xref: /aosp_15_r20/external/llvm/test/CodeGen/AMDGPU/split-scalar-i64-add.ll (revision 9880d6810fe72a1726cb53787c6711e909410d58)
1*9880d681SAndroid Build Coastguard Worker; RUN: llc -march=amdgcn -verify-machineinstrs < %s | FileCheck -check-prefix=SI -check-prefix=FUNC %s
2*9880d681SAndroid Build Coastguard Worker
3*9880d681SAndroid Build Coastguard Workerdeclare i32 @llvm.amdgcn.workitem.id.x() readnone
4*9880d681SAndroid Build Coastguard Worker
5*9880d681SAndroid Build Coastguard Worker; This is broken because the low half of the 64-bit add remains on the
6*9880d681SAndroid Build Coastguard Worker; SALU, but the upper half does not. The addc expects the carry bit
7*9880d681SAndroid Build Coastguard Worker; set in vcc, which is undefined since the low scalar half add sets
8*9880d681SAndroid Build Coastguard Worker; scc instead.
9*9880d681SAndroid Build Coastguard Worker
10*9880d681SAndroid Build Coastguard Worker; FUNC-LABEL: {{^}}imp_def_vcc_split_i64_add_0:
11*9880d681SAndroid Build Coastguard Worker; SI: v_add_i32_e32 v{{[0-9]+}}, vcc, 0x18f, v{{[0-9]+}}
12*9880d681SAndroid Build Coastguard Worker; SI: v_addc_u32_e32 v{{[0-9]+}}, vcc, 0, v{{[0-9]+}}, vcc
13*9880d681SAndroid Build Coastguard Workerdefine void @imp_def_vcc_split_i64_add_0(i64 addrspace(1)* %out, i32 addrspace(1)* %in, i32 %s.val) {
14*9880d681SAndroid Build Coastguard Worker  %v.val = load volatile i32, i32 addrspace(1)* %in
15*9880d681SAndroid Build Coastguard Worker  %vec.0 = insertelement <2 x i32> undef, i32 %s.val, i32 0
16*9880d681SAndroid Build Coastguard Worker  %vec.1 = insertelement <2 x i32> %vec.0, i32 %v.val, i32 1
17*9880d681SAndroid Build Coastguard Worker  %bc = bitcast <2 x i32> %vec.1 to i64
18*9880d681SAndroid Build Coastguard Worker  %add = add i64 %bc, 399
19*9880d681SAndroid Build Coastguard Worker  store i64 %add, i64 addrspace(1)* %out, align 8
20*9880d681SAndroid Build Coastguard Worker  ret void
21*9880d681SAndroid Build Coastguard Worker}
22*9880d681SAndroid Build Coastguard Worker
23*9880d681SAndroid Build Coastguard Worker; FUNC-LABEL: {{^}}s_imp_def_vcc_split_i64_add_0:
24*9880d681SAndroid Build Coastguard Worker; SI: s_add_u32 {{s[0-9]+}}, {{s[0-9]+}}, 0x18f
25*9880d681SAndroid Build Coastguard Worker; SI: s_addc_u32 {{s[0-9]+}}, 0xf423f, 0
26*9880d681SAndroid Build Coastguard Workerdefine void @s_imp_def_vcc_split_i64_add_0(i64 addrspace(1)* %out, i32 %val) {
27*9880d681SAndroid Build Coastguard Worker  %vec.0 = insertelement <2 x i32> undef, i32 %val, i32 0
28*9880d681SAndroid Build Coastguard Worker  %vec.1 = insertelement <2 x i32> %vec.0, i32 999999, i32 1
29*9880d681SAndroid Build Coastguard Worker  %bc = bitcast <2 x i32> %vec.1 to i64
30*9880d681SAndroid Build Coastguard Worker  %add = add i64 %bc, 399
31*9880d681SAndroid Build Coastguard Worker  store i64 %add, i64 addrspace(1)* %out, align 8
32*9880d681SAndroid Build Coastguard Worker  ret void
33*9880d681SAndroid Build Coastguard Worker}
34*9880d681SAndroid Build Coastguard Worker
35*9880d681SAndroid Build Coastguard Worker; FUNC-LABEL: {{^}}imp_def_vcc_split_i64_add_1:
36*9880d681SAndroid Build Coastguard Worker; SI: v_add_i32
37*9880d681SAndroid Build Coastguard Worker; SI: v_addc_u32
38*9880d681SAndroid Build Coastguard Workerdefine void @imp_def_vcc_split_i64_add_1(i64 addrspace(1)* %out, i32 addrspace(1)* %in, i32 %val0, i64 %val1) {
39*9880d681SAndroid Build Coastguard Worker  %v.val = load volatile i32, i32 addrspace(1)* %in
40*9880d681SAndroid Build Coastguard Worker  %vec.0 = insertelement <2 x i32> undef, i32 %val0, i32 0
41*9880d681SAndroid Build Coastguard Worker  %vec.1 = insertelement <2 x i32> %vec.0, i32 %v.val, i32 1
42*9880d681SAndroid Build Coastguard Worker  %bc = bitcast <2 x i32> %vec.1 to i64
43*9880d681SAndroid Build Coastguard Worker  %add = add i64 %bc, %val1
44*9880d681SAndroid Build Coastguard Worker  store i64 %add, i64 addrspace(1)* %out, align 8
45*9880d681SAndroid Build Coastguard Worker  ret void
46*9880d681SAndroid Build Coastguard Worker}
47*9880d681SAndroid Build Coastguard Worker
48*9880d681SAndroid Build Coastguard Worker; FUNC-LABEL: {{^}}s_imp_def_vcc_split_i64_add_1:
49*9880d681SAndroid Build Coastguard Worker; SI: s_add_u32 {{s[0-9]+}}, {{s[0-9]+}}, {{s[0-9]+}}
50*9880d681SAndroid Build Coastguard Worker; SI: s_addc_u32 {{s[0-9]+}}, 0x1869f, {{s[0-9]+}}
51*9880d681SAndroid Build Coastguard Workerdefine void @s_imp_def_vcc_split_i64_add_1(i64 addrspace(1)* %out, i32 %val0, i64 %val1) {
52*9880d681SAndroid Build Coastguard Worker  %vec.0 = insertelement <2 x i32> undef, i32 %val0, i32 0
53*9880d681SAndroid Build Coastguard Worker  %vec.1 = insertelement <2 x i32> %vec.0, i32 99999, i32 1
54*9880d681SAndroid Build Coastguard Worker  %bc = bitcast <2 x i32> %vec.1 to i64
55*9880d681SAndroid Build Coastguard Worker  %add = add i64 %bc, %val1
56*9880d681SAndroid Build Coastguard Worker  store i64 %add, i64 addrspace(1)* %out, align 8
57*9880d681SAndroid Build Coastguard Worker  ret void
58*9880d681SAndroid Build Coastguard Worker}
59*9880d681SAndroid Build Coastguard Worker
60*9880d681SAndroid Build Coastguard Worker; Doesn't use constants
61*9880d681SAndroid Build Coastguard Worker; FUNC-LABEL: {{^}}imp_def_vcc_split_i64_add_2:
62*9880d681SAndroid Build Coastguard Worker; SI: v_add_i32_e32 {{v[0-9]+}}, vcc, {{s[0-9]+}}, {{v[0-9]+}}
63*9880d681SAndroid Build Coastguard Worker; SI: v_addc_u32_e32 {{v[0-9]+}}, vcc, {{v[0-9]+}}, {{v[0-9]+}}, vcc
64*9880d681SAndroid Build Coastguard Workerdefine void @imp_def_vcc_split_i64_add_2(i64 addrspace(1)* %out, i32 addrspace(1)* %in, i32 %val0, i64 %val1) {
65*9880d681SAndroid Build Coastguard Worker  %tid = call i32 @llvm.amdgcn.workitem.id.x() readnone
66*9880d681SAndroid Build Coastguard Worker  %gep = getelementptr i32, i32 addrspace(1)* %in, i32 %tid
67*9880d681SAndroid Build Coastguard Worker  %load = load i32, i32 addrspace(1)* %gep
68*9880d681SAndroid Build Coastguard Worker  %vec.0 = insertelement <2 x i32> undef, i32 %val0, i32 0
69*9880d681SAndroid Build Coastguard Worker  %vec.1 = insertelement <2 x i32> %vec.0, i32 %load, i32 1
70*9880d681SAndroid Build Coastguard Worker  %bc = bitcast <2 x i32> %vec.1 to i64
71*9880d681SAndroid Build Coastguard Worker  %add = add i64 %bc, %val1
72*9880d681SAndroid Build Coastguard Worker  store i64 %add, i64 addrspace(1)* %out, align 8
73*9880d681SAndroid Build Coastguard Worker  ret void
74*9880d681SAndroid Build Coastguard Worker}
75