1*9880d681SAndroid Build Coastguard Worker; RUN: llc -march=amdgcn -mcpu=tahiti -verify-machineinstrs < %s | FileCheck -check-prefix=GCN %s 2*9880d681SAndroid Build Coastguard Worker; RUN: llc -march=amdgcn -mcpu=tonga -verify-machineinstrs < %s | FileCheck -check-prefix=GCN %s 3*9880d681SAndroid Build Coastguard Worker 4*9880d681SAndroid Build Coastguard Worker; This should end with an no-op sequence of exec mask manipulations 5*9880d681SAndroid Build Coastguard Worker; Mask should be in original state after executed unreachable block 6*9880d681SAndroid Build Coastguard Worker 7*9880d681SAndroid Build Coastguard Worker; GCN-LABEL: {{^}}main: 8*9880d681SAndroid Build Coastguard Worker; GCN: s_cbranch_vccnz [[RET_BB:BB[0-9]+_[0-9]+]] 9*9880d681SAndroid Build Coastguard Worker 10*9880d681SAndroid Build Coastguard Worker; GCN: s_and_saveexec_b64 [[SAVE_EXEC:s\[[0-9]+:[0-9]+\]]], vcc 11*9880d681SAndroid Build Coastguard Worker; GCN-NEXT: s_xor_b64 [[XOR_EXEC:s\[[0-9]+:[0-9]+\]]], exec, [[SAVE_EXEC]] 12*9880d681SAndroid Build Coastguard Worker; GCN-NEXT: ; mask branch [[UNREACHABLE_BB:BB[0-9]+_[0-9]+]] 13*9880d681SAndroid Build Coastguard Worker 14*9880d681SAndroid Build Coastguard Worker; GCN: [[RET_BB]]: 15*9880d681SAndroid Build Coastguard Worker; GCN-NEXT: s_branch [[FINAL_BB:BB[0-9]+_[0-9]+]] 16*9880d681SAndroid Build Coastguard Worker 17*9880d681SAndroid Build Coastguard Worker; GCN-NEXT: [[UNREACHABLE_BB]]: 18*9880d681SAndroid Build Coastguard Worker; GCN-NEXT: s_or_b64 exec, exec, [[XOR_EXEC]] 19*9880d681SAndroid Build Coastguard Worker; GCN-NEXT: [[FINAL_BB]]: 20*9880d681SAndroid Build Coastguard Worker; GCN-NEXT: .Lfunc_end0 21*9880d681SAndroid Build Coastguard Workerdefine amdgpu_ps <{ i32, i32, i32, i32, i32, i32, i32, i32, i32, float, float, float, float, float, float, float, float, float, float, float, float, float, float }> @main([9 x <16 x i8>] addrspace(2)* byval, [17 x <16 x i8>] addrspace(2)* byval, [17 x <8 x i32>] addrspace(2)* byval, i32 addrspace(2)* byval, float inreg, i32 inreg, <2 x i32>, <2 x i32>, <2 x i32>, <3 x i32>, <2 x i32>, <2 x i32>, <2 x i32>, float, float, float, float, float, i32, i32, float, i32) #0 { 22*9880d681SAndroid Build Coastguard Workermain_body: 23*9880d681SAndroid Build Coastguard Worker %p83 = call float @llvm.SI.fs.interp(i32 1, i32 0, i32 %5, <2 x i32> %7) 24*9880d681SAndroid Build Coastguard Worker %p87 = fmul float undef, %p83 25*9880d681SAndroid Build Coastguard Worker %p88 = fadd float %p87, undef 26*9880d681SAndroid Build Coastguard Worker %p93 = fadd float %p88, undef 27*9880d681SAndroid Build Coastguard Worker %p97 = fmul float %p93, undef 28*9880d681SAndroid Build Coastguard Worker %p102 = fsub float %p97, undef 29*9880d681SAndroid Build Coastguard Worker %p104 = fmul float %p102, undef 30*9880d681SAndroid Build Coastguard Worker %p106 = fadd float 0.000000e+00, %p104 31*9880d681SAndroid Build Coastguard Worker %p108 = fadd float undef, %p106 32*9880d681SAndroid Build Coastguard Worker br i1 undef, label %ENDIF69, label %ELSE 33*9880d681SAndroid Build Coastguard Worker 34*9880d681SAndroid Build Coastguard WorkerELSE: ; preds = %main_body 35*9880d681SAndroid Build Coastguard Worker %p124 = fmul float %p108, %p108 36*9880d681SAndroid Build Coastguard Worker %p125 = fsub float %p124, undef 37*9880d681SAndroid Build Coastguard Worker %p126 = fcmp olt float %p125, 0.000000e+00 38*9880d681SAndroid Build Coastguard Worker br i1 %p126, label %ENDIF69, label %ELSE41 39*9880d681SAndroid Build Coastguard Worker 40*9880d681SAndroid Build Coastguard WorkerELSE41: ; preds = %ELSE 41*9880d681SAndroid Build Coastguard Worker unreachable 42*9880d681SAndroid Build Coastguard Worker 43*9880d681SAndroid Build Coastguard WorkerENDIF69: ; preds = %ELSE, %main_body 44*9880d681SAndroid Build Coastguard Worker ret <{ i32, i32, i32, i32, i32, i32, i32, i32, i32, float, float, float, float, float, float, float, float, float, float, float, float, float, float }> undef 45*9880d681SAndroid Build Coastguard Worker} 46*9880d681SAndroid Build Coastguard Worker 47*9880d681SAndroid Build Coastguard Worker; Function Attrs: nounwind readnone 48*9880d681SAndroid Build Coastguard Workerdeclare float @llvm.SI.load.const(<16 x i8>, i32) #1 49*9880d681SAndroid Build Coastguard Worker 50*9880d681SAndroid Build Coastguard Worker; Function Attrs: nounwind readnone 51*9880d681SAndroid Build Coastguard Workerdeclare float @llvm.SI.fs.interp(i32, i32, i32, <2 x i32>) #1 52*9880d681SAndroid Build Coastguard Worker 53*9880d681SAndroid Build Coastguard Worker; Function Attrs: nounwind readnone 54*9880d681SAndroid Build Coastguard Workerdeclare float @llvm.fabs.f32(float) #1 55*9880d681SAndroid Build Coastguard Worker 56*9880d681SAndroid Build Coastguard Worker; Function Attrs: nounwind readnone 57*9880d681SAndroid Build Coastguard Workerdeclare float @llvm.sqrt.f32(float) #1 58*9880d681SAndroid Build Coastguard Worker 59*9880d681SAndroid Build Coastguard Worker; Function Attrs: nounwind readnone 60*9880d681SAndroid Build Coastguard Workerdeclare float @llvm.floor.f32(float) #1 61*9880d681SAndroid Build Coastguard Worker 62*9880d681SAndroid Build Coastguard Workerattributes #0 = { "InitialPSInputAddr"="36983" } 63*9880d681SAndroid Build Coastguard Workerattributes #1 = { nounwind readnone } 64