xref: /aosp_15_r20/external/llvm/test/CodeGen/AMDGPU/llvm.amdgcn.buffer.atomic.ll (revision 9880d6810fe72a1726cb53787c6711e909410d58)
1*9880d681SAndroid Build Coastguard Worker;RUN: llc < %s -march=amdgcn -mcpu=verde -verify-machineinstrs | FileCheck %s -check-prefix=CHECK -check-prefix=SICI
2*9880d681SAndroid Build Coastguard Worker;RUN: llc < %s -march=amdgcn -mcpu=tonga -verify-machineinstrs | FileCheck %s -check-prefix=CHECK -check-prefix=VI
3*9880d681SAndroid Build Coastguard Worker
4*9880d681SAndroid Build Coastguard Worker;CHECK-LABEL: {{^}}test1:
5*9880d681SAndroid Build Coastguard Worker;CHECK: buffer_atomic_swap v0, off, s[0:3], 0 glc
6*9880d681SAndroid Build Coastguard Worker;VI: s_movk_i32 [[SOFS:s[0-9]+]], 0x1fff
7*9880d681SAndroid Build Coastguard Worker;CHECK: s_waitcnt vmcnt(0)
8*9880d681SAndroid Build Coastguard Worker;CHECK: buffer_atomic_swap v0, v1, s[0:3], 0 idxen glc
9*9880d681SAndroid Build Coastguard Worker;CHECK: s_waitcnt vmcnt(0)
10*9880d681SAndroid Build Coastguard Worker;CHECK: buffer_atomic_swap v0, v2, s[0:3], 0 offen glc
11*9880d681SAndroid Build Coastguard Worker;CHECK: s_waitcnt vmcnt(0)
12*9880d681SAndroid Build Coastguard Worker;CHECK: buffer_atomic_swap v0, v[1:2], s[0:3], 0 idxen offen glc
13*9880d681SAndroid Build Coastguard Worker;CHECK: s_waitcnt vmcnt(0)
14*9880d681SAndroid Build Coastguard Worker;CHECK: buffer_atomic_swap v0, v2, s[0:3], 0 offen offset:42 glc
15*9880d681SAndroid Build Coastguard Worker;CHECK-DAG: s_waitcnt vmcnt(0)
16*9880d681SAndroid Build Coastguard Worker;SICI: buffer_atomic_swap v0, v1, s[0:3], 0 offen glc
17*9880d681SAndroid Build Coastguard Worker;VI: buffer_atomic_swap v0, off, s[0:3], [[SOFS]] offset:1 glc
18*9880d681SAndroid Build Coastguard Worker;CHECK: s_waitcnt vmcnt(0)
19*9880d681SAndroid Build Coastguard Worker;CHECK: buffer_atomic_swap v0, off, s[0:3], 0{{$}}
20*9880d681SAndroid Build Coastguard Workerdefine amdgpu_ps float @test1(<4 x i32> inreg %rsrc, i32 %data, i32 %vindex, i32 %voffset) {
21*9880d681SAndroid Build Coastguard Workermain_body:
22*9880d681SAndroid Build Coastguard Worker  %o1 = call i32 @llvm.amdgcn.buffer.atomic.swap(i32 %data, <4 x i32> %rsrc, i32 0, i32 0, i1 0)
23*9880d681SAndroid Build Coastguard Worker  %o2 = call i32 @llvm.amdgcn.buffer.atomic.swap(i32 %o1, <4 x i32> %rsrc, i32 %vindex, i32 0, i1 0)
24*9880d681SAndroid Build Coastguard Worker  %o3 = call i32 @llvm.amdgcn.buffer.atomic.swap(i32 %o2, <4 x i32> %rsrc, i32 0, i32 %voffset, i1 0)
25*9880d681SAndroid Build Coastguard Worker  %o4 = call i32 @llvm.amdgcn.buffer.atomic.swap(i32 %o3, <4 x i32> %rsrc, i32 %vindex, i32 %voffset, i1 0)
26*9880d681SAndroid Build Coastguard Worker  %ofs.5 = add i32 %voffset, 42
27*9880d681SAndroid Build Coastguard Worker  %o5 = call i32 @llvm.amdgcn.buffer.atomic.swap(i32 %o4, <4 x i32> %rsrc, i32 0, i32 %ofs.5, i1 0)
28*9880d681SAndroid Build Coastguard Worker  %o6 = call i32 @llvm.amdgcn.buffer.atomic.swap(i32 %o5, <4 x i32> %rsrc, i32 0, i32 8192, i1 0)
29*9880d681SAndroid Build Coastguard Worker  %unused = call i32 @llvm.amdgcn.buffer.atomic.swap(i32 %o6, <4 x i32> %rsrc, i32 0, i32 0, i1 0)
30*9880d681SAndroid Build Coastguard Worker  %out = bitcast i32 %o6 to float
31*9880d681SAndroid Build Coastguard Worker  ret float %out
32*9880d681SAndroid Build Coastguard Worker}
33*9880d681SAndroid Build Coastguard Worker
34*9880d681SAndroid Build Coastguard Worker;CHECK-LABEL: {{^}}test2:
35*9880d681SAndroid Build Coastguard Worker;CHECK: buffer_atomic_add v0, v1, s[0:3], 0 idxen glc
36*9880d681SAndroid Build Coastguard Worker;CHECK: s_waitcnt vmcnt(0)
37*9880d681SAndroid Build Coastguard Worker;CHECK: buffer_atomic_sub v0, v1, s[0:3], 0 idxen glc
38*9880d681SAndroid Build Coastguard Worker;CHECK: s_waitcnt vmcnt(0)
39*9880d681SAndroid Build Coastguard Worker;CHECK: buffer_atomic_smin v0, v1, s[0:3], 0 idxen glc
40*9880d681SAndroid Build Coastguard Worker;CHECK: s_waitcnt vmcnt(0)
41*9880d681SAndroid Build Coastguard Worker;CHECK: buffer_atomic_umin v0, v1, s[0:3], 0 idxen glc
42*9880d681SAndroid Build Coastguard Worker;CHECK: s_waitcnt vmcnt(0)
43*9880d681SAndroid Build Coastguard Worker;CHECK: buffer_atomic_smax v0, v1, s[0:3], 0 idxen glc
44*9880d681SAndroid Build Coastguard Worker;CHECK: s_waitcnt vmcnt(0)
45*9880d681SAndroid Build Coastguard Worker;CHECK: buffer_atomic_umax v0, v1, s[0:3], 0 idxen glc
46*9880d681SAndroid Build Coastguard Worker;CHECK: s_waitcnt vmcnt(0)
47*9880d681SAndroid Build Coastguard Worker;CHECK: buffer_atomic_and v0, v1, s[0:3], 0 idxen glc
48*9880d681SAndroid Build Coastguard Worker;CHECK: s_waitcnt vmcnt(0)
49*9880d681SAndroid Build Coastguard Worker;CHECK: buffer_atomic_or v0, v1, s[0:3], 0 idxen glc
50*9880d681SAndroid Build Coastguard Worker;CHECK: s_waitcnt vmcnt(0)
51*9880d681SAndroid Build Coastguard Worker;CHECK: buffer_atomic_xor v0, v1, s[0:3], 0 idxen glc
52*9880d681SAndroid Build Coastguard Workerdefine amdgpu_ps float @test2(<4 x i32> inreg %rsrc, i32 %data, i32 %vindex) {
53*9880d681SAndroid Build Coastguard Workermain_body:
54*9880d681SAndroid Build Coastguard Worker  %t1 = call i32 @llvm.amdgcn.buffer.atomic.add(i32 %data, <4 x i32> %rsrc, i32 %vindex, i32 0, i1 0)
55*9880d681SAndroid Build Coastguard Worker  %t2 = call i32 @llvm.amdgcn.buffer.atomic.sub(i32 %t1, <4 x i32> %rsrc, i32 %vindex, i32 0, i1 0)
56*9880d681SAndroid Build Coastguard Worker  %t3 = call i32 @llvm.amdgcn.buffer.atomic.smin(i32 %t2, <4 x i32> %rsrc, i32 %vindex, i32 0, i1 0)
57*9880d681SAndroid Build Coastguard Worker  %t4 = call i32 @llvm.amdgcn.buffer.atomic.umin(i32 %t3, <4 x i32> %rsrc, i32 %vindex, i32 0, i1 0)
58*9880d681SAndroid Build Coastguard Worker  %t5 = call i32 @llvm.amdgcn.buffer.atomic.smax(i32 %t4, <4 x i32> %rsrc, i32 %vindex, i32 0, i1 0)
59*9880d681SAndroid Build Coastguard Worker  %t6 = call i32 @llvm.amdgcn.buffer.atomic.umax(i32 %t5, <4 x i32> %rsrc, i32 %vindex, i32 0, i1 0)
60*9880d681SAndroid Build Coastguard Worker  %t7 = call i32 @llvm.amdgcn.buffer.atomic.and(i32 %t6, <4 x i32> %rsrc, i32 %vindex, i32 0, i1 0)
61*9880d681SAndroid Build Coastguard Worker  %t8 = call i32 @llvm.amdgcn.buffer.atomic.or(i32 %t7, <4 x i32> %rsrc, i32 %vindex, i32 0, i1 0)
62*9880d681SAndroid Build Coastguard Worker  %t9 = call i32 @llvm.amdgcn.buffer.atomic.xor(i32 %t8, <4 x i32> %rsrc, i32 %vindex, i32 0, i1 0)
63*9880d681SAndroid Build Coastguard Worker  %out = bitcast i32 %t9 to float
64*9880d681SAndroid Build Coastguard Worker  ret float %out
65*9880d681SAndroid Build Coastguard Worker}
66*9880d681SAndroid Build Coastguard Worker
67*9880d681SAndroid Build Coastguard Worker; Ideally, we would teach tablegen & friends that cmpswap only modifies the
68*9880d681SAndroid Build Coastguard Worker; first vgpr. Since we don't do that yet, the register allocator will have to
69*9880d681SAndroid Build Coastguard Worker; create copies which we don't bother to track here.
70*9880d681SAndroid Build Coastguard Worker;
71*9880d681SAndroid Build Coastguard Worker;CHECK-LABEL: {{^}}test3:
72*9880d681SAndroid Build Coastguard Worker;CHECK: buffer_atomic_cmpswap {{v\[[0-9]+:[0-9]+\]}}, off, s[0:3], 0 glc
73*9880d681SAndroid Build Coastguard Worker;CHECK: s_waitcnt vmcnt(0)
74*9880d681SAndroid Build Coastguard Worker;VI: s_movk_i32 [[SOFS:s[0-9]+]], 0x1fff
75*9880d681SAndroid Build Coastguard Worker;CHECK: buffer_atomic_cmpswap {{v\[[0-9]+:[0-9]+\]}}, v2, s[0:3], 0 idxen glc
76*9880d681SAndroid Build Coastguard Worker;CHECK: s_waitcnt vmcnt(0)
77*9880d681SAndroid Build Coastguard Worker;CHECK: buffer_atomic_cmpswap {{v\[[0-9]+:[0-9]+\]}}, v3, s[0:3], 0 offen glc
78*9880d681SAndroid Build Coastguard Worker;CHECK: s_waitcnt vmcnt(0)
79*9880d681SAndroid Build Coastguard Worker;CHECK: buffer_atomic_cmpswap {{v\[[0-9]+:[0-9]+\]}}, v[2:3], s[0:3], 0 idxen offen glc
80*9880d681SAndroid Build Coastguard Worker;CHECK: s_waitcnt vmcnt(0)
81*9880d681SAndroid Build Coastguard Worker;CHECK: buffer_atomic_cmpswap {{v\[[0-9]+:[0-9]+\]}}, v3, s[0:3], 0 offen offset:42 glc
82*9880d681SAndroid Build Coastguard Worker;CHECK-DAG: s_waitcnt vmcnt(0)
83*9880d681SAndroid Build Coastguard Worker;SICI: buffer_atomic_cmpswap {{v\[[0-9]+:[0-9]+\]}}, {{v[0-9]+}}, s[0:3], 0 offen glc
84*9880d681SAndroid Build Coastguard Worker;VI: buffer_atomic_cmpswap {{v\[[0-9]+:[0-9]+\]}}, off, s[0:3], [[SOFS]] offset:1 glc
85*9880d681SAndroid Build Coastguard Workerdefine amdgpu_ps float @test3(<4 x i32> inreg %rsrc, i32 %data, i32 %cmp, i32 %vindex, i32 %voffset) {
86*9880d681SAndroid Build Coastguard Workermain_body:
87*9880d681SAndroid Build Coastguard Worker  %o1 = call i32 @llvm.amdgcn.buffer.atomic.cmpswap(i32 %data, i32 %cmp, <4 x i32> %rsrc, i32 0, i32 0, i1 0)
88*9880d681SAndroid Build Coastguard Worker  %o2 = call i32 @llvm.amdgcn.buffer.atomic.cmpswap(i32 %o1, i32 %cmp, <4 x i32> %rsrc, i32 %vindex, i32 0, i1 0)
89*9880d681SAndroid Build Coastguard Worker  %o3 = call i32 @llvm.amdgcn.buffer.atomic.cmpswap(i32 %o2, i32 %cmp, <4 x i32> %rsrc, i32 0, i32 %voffset, i1 0)
90*9880d681SAndroid Build Coastguard Worker  %o4 = call i32 @llvm.amdgcn.buffer.atomic.cmpswap(i32 %o3, i32 %cmp, <4 x i32> %rsrc, i32 %vindex, i32 %voffset, i1 0)
91*9880d681SAndroid Build Coastguard Worker  %ofs.5 = add i32 %voffset, 42
92*9880d681SAndroid Build Coastguard Worker  %o5 = call i32 @llvm.amdgcn.buffer.atomic.cmpswap(i32 %o4, i32 %cmp, <4 x i32> %rsrc, i32 0, i32 %ofs.5, i1 0)
93*9880d681SAndroid Build Coastguard Worker  %o6 = call i32 @llvm.amdgcn.buffer.atomic.cmpswap(i32 %o5, i32 %cmp, <4 x i32> %rsrc, i32 0, i32 8192, i1 0)
94*9880d681SAndroid Build Coastguard Worker
95*9880d681SAndroid Build Coastguard Worker; Detecting the no-return variant doesn't work right now because of how the
96*9880d681SAndroid Build Coastguard Worker; intrinsic is replaced by an instruction that feeds into an EXTRACT_SUBREG.
97*9880d681SAndroid Build Coastguard Worker; Since there probably isn't a reasonable use-case of cmpswap that discards
98*9880d681SAndroid Build Coastguard Worker; the return value, that seems okay.
99*9880d681SAndroid Build Coastguard Worker;
100*9880d681SAndroid Build Coastguard Worker;  %unused = call i32 @llvm.amdgcn.buffer.atomic.cmpswap(i32 %o6, i32 %cmp, <4 x i32> %rsrc, i32 0, i32 0, i1 0)
101*9880d681SAndroid Build Coastguard Worker  %out = bitcast i32 %o6 to float
102*9880d681SAndroid Build Coastguard Worker  ret float %out
103*9880d681SAndroid Build Coastguard Worker}
104*9880d681SAndroid Build Coastguard Worker
105*9880d681SAndroid Build Coastguard Worker;CHECK-LABEL: {{^}}test4:
106*9880d681SAndroid Build Coastguard Worker;CHECK: buffer_atomic_add v0,
107*9880d681SAndroid Build Coastguard Workerdefine amdgpu_ps float @test4() {
108*9880d681SAndroid Build Coastguard Workermain_body:
109*9880d681SAndroid Build Coastguard Worker  %v = call i32 @llvm.amdgcn.buffer.atomic.add(i32 1, <4 x i32> undef, i32 0, i32 4, i1 false)
110*9880d681SAndroid Build Coastguard Worker  %v.float = bitcast i32 %v to float
111*9880d681SAndroid Build Coastguard Worker  ret float %v.float
112*9880d681SAndroid Build Coastguard Worker}
113*9880d681SAndroid Build Coastguard Worker
114*9880d681SAndroid Build Coastguard Workerdeclare i32 @llvm.amdgcn.buffer.atomic.swap(i32, <4 x i32>, i32, i32, i1) #0
115*9880d681SAndroid Build Coastguard Workerdeclare i32 @llvm.amdgcn.buffer.atomic.add(i32, <4 x i32>, i32, i32, i1) #0
116*9880d681SAndroid Build Coastguard Workerdeclare i32 @llvm.amdgcn.buffer.atomic.sub(i32, <4 x i32>, i32, i32, i1) #0
117*9880d681SAndroid Build Coastguard Workerdeclare i32 @llvm.amdgcn.buffer.atomic.smin(i32, <4 x i32>, i32, i32, i1) #0
118*9880d681SAndroid Build Coastguard Workerdeclare i32 @llvm.amdgcn.buffer.atomic.umin(i32, <4 x i32>, i32, i32, i1) #0
119*9880d681SAndroid Build Coastguard Workerdeclare i32 @llvm.amdgcn.buffer.atomic.smax(i32, <4 x i32>, i32, i32, i1) #0
120*9880d681SAndroid Build Coastguard Workerdeclare i32 @llvm.amdgcn.buffer.atomic.umax(i32, <4 x i32>, i32, i32, i1) #0
121*9880d681SAndroid Build Coastguard Workerdeclare i32 @llvm.amdgcn.buffer.atomic.and(i32, <4 x i32>, i32, i32, i1) #0
122*9880d681SAndroid Build Coastguard Workerdeclare i32 @llvm.amdgcn.buffer.atomic.or(i32, <4 x i32>, i32, i32, i1) #0
123*9880d681SAndroid Build Coastguard Workerdeclare i32 @llvm.amdgcn.buffer.atomic.xor(i32, <4 x i32>, i32, i32, i1) #0
124*9880d681SAndroid Build Coastguard Workerdeclare i32 @llvm.amdgcn.buffer.atomic.cmpswap(i32, i32, <4 x i32>, i32, i32, i1) #0
125*9880d681SAndroid Build Coastguard Worker
126*9880d681SAndroid Build Coastguard Workerattributes #0 = { nounwind }
127