1*9880d681SAndroid Build Coastguard Worker; RUN: llc -verify-machineinstrs -o - %s -mtriple=arm64-apple-ios7.0 | FileCheck %s 2*9880d681SAndroid Build Coastguard Worker 3*9880d681SAndroid Build Coastguard Workerdefine i64 @ror_i64(i64 %in) { 4*9880d681SAndroid Build Coastguard Worker; CHECK-LABEL: ror_i64: 5*9880d681SAndroid Build Coastguard Worker %left = shl i64 %in, 19 6*9880d681SAndroid Build Coastguard Worker %right = lshr i64 %in, 45 7*9880d681SAndroid Build Coastguard Worker %val5 = or i64 %left, %right 8*9880d681SAndroid Build Coastguard Worker; CHECK: ror {{x[0-9]+}}, x0, #45 9*9880d681SAndroid Build Coastguard Worker ret i64 %val5 10*9880d681SAndroid Build Coastguard Worker} 11*9880d681SAndroid Build Coastguard Worker 12*9880d681SAndroid Build Coastguard Workerdefine i32 @ror_i32(i32 %in) { 13*9880d681SAndroid Build Coastguard Worker; CHECK-LABEL: ror_i32: 14*9880d681SAndroid Build Coastguard Worker %left = shl i32 %in, 9 15*9880d681SAndroid Build Coastguard Worker %right = lshr i32 %in, 23 16*9880d681SAndroid Build Coastguard Worker %val5 = or i32 %left, %right 17*9880d681SAndroid Build Coastguard Worker; CHECK: ror {{w[0-9]+}}, w0, #23 18*9880d681SAndroid Build Coastguard Worker ret i32 %val5 19*9880d681SAndroid Build Coastguard Worker} 20*9880d681SAndroid Build Coastguard Worker 21*9880d681SAndroid Build Coastguard Workerdefine i32 @extr_i32(i32 %lhs, i32 %rhs) { 22*9880d681SAndroid Build Coastguard Worker; CHECK-LABEL: extr_i32: 23*9880d681SAndroid Build Coastguard Worker %left = shl i32 %lhs, 6 24*9880d681SAndroid Build Coastguard Worker %right = lshr i32 %rhs, 26 25*9880d681SAndroid Build Coastguard Worker %val = or i32 %left, %right 26*9880d681SAndroid Build Coastguard Worker ; Order of lhs and rhs matters here. Regalloc would have to be very odd to use 27*9880d681SAndroid Build Coastguard Worker ; something other than w0 and w1. 28*9880d681SAndroid Build Coastguard Worker; CHECK: extr {{w[0-9]+}}, w0, w1, #26 29*9880d681SAndroid Build Coastguard Worker 30*9880d681SAndroid Build Coastguard Worker ret i32 %val 31*9880d681SAndroid Build Coastguard Worker} 32*9880d681SAndroid Build Coastguard Worker 33*9880d681SAndroid Build Coastguard Workerdefine i64 @extr_i64(i64 %lhs, i64 %rhs) { 34*9880d681SAndroid Build Coastguard Worker; CHECK-LABEL: extr_i64: 35*9880d681SAndroid Build Coastguard Worker %right = lshr i64 %rhs, 40 36*9880d681SAndroid Build Coastguard Worker %left = shl i64 %lhs, 24 37*9880d681SAndroid Build Coastguard Worker %val = or i64 %right, %left 38*9880d681SAndroid Build Coastguard Worker ; Order of lhs and rhs matters here. Regalloc would have to be very odd to use 39*9880d681SAndroid Build Coastguard Worker ; something other than w0 and w1. 40*9880d681SAndroid Build Coastguard Worker; CHECK: extr {{x[0-9]+}}, x0, x1, #40 41*9880d681SAndroid Build Coastguard Worker 42*9880d681SAndroid Build Coastguard Worker ret i64 %val 43*9880d681SAndroid Build Coastguard Worker} 44*9880d681SAndroid Build Coastguard Worker 45*9880d681SAndroid Build Coastguard Worker; Regression test: a bad experimental pattern crept into git which optimised 46*9880d681SAndroid Build Coastguard Worker; this pattern to a single EXTR. 47*9880d681SAndroid Build Coastguard Workerdefine i32 @extr_regress(i32 %a, i32 %b) { 48*9880d681SAndroid Build Coastguard Worker; CHECK-LABEL: extr_regress: 49*9880d681SAndroid Build Coastguard Worker 50*9880d681SAndroid Build Coastguard Worker %sh1 = shl i32 %a, 14 51*9880d681SAndroid Build Coastguard Worker %sh2 = lshr i32 %b, 14 52*9880d681SAndroid Build Coastguard Worker %val = or i32 %sh2, %sh1 53*9880d681SAndroid Build Coastguard Worker; CHECK-NOT: extr {{w[0-9]+}}, {{w[0-9]+}}, {{w[0-9]+}}, #{{[0-9]+}} 54*9880d681SAndroid Build Coastguard Worker 55*9880d681SAndroid Build Coastguard Worker ret i32 %val 56*9880d681SAndroid Build Coastguard Worker; CHECK: ret 57*9880d681SAndroid Build Coastguard Worker} 58