1*9880d681SAndroid Build Coastguard Worker; RUN: llc -verify-machineinstrs < %s \ 2*9880d681SAndroid Build Coastguard Worker; RUN: -march=arm64 | FileCheck %s 3*9880d681SAndroid Build Coastguard Worker 4*9880d681SAndroid Build Coastguard Workerdefine i64 @ror_i64(i64 %in) { 5*9880d681SAndroid Build Coastguard Worker; CHECK-LABEL: ror_i64: 6*9880d681SAndroid Build Coastguard Worker %left = shl i64 %in, 19 7*9880d681SAndroid Build Coastguard Worker %right = lshr i64 %in, 45 8*9880d681SAndroid Build Coastguard Worker %val5 = or i64 %left, %right 9*9880d681SAndroid Build Coastguard Worker; CHECK: ror {{x[0-9]+}}, x0, #45 10*9880d681SAndroid Build Coastguard Worker ret i64 %val5 11*9880d681SAndroid Build Coastguard Worker} 12*9880d681SAndroid Build Coastguard Worker 13*9880d681SAndroid Build Coastguard Workerdefine i32 @ror_i32(i32 %in) { 14*9880d681SAndroid Build Coastguard Worker; CHECK-LABEL: ror_i32: 15*9880d681SAndroid Build Coastguard Worker %left = shl i32 %in, 9 16*9880d681SAndroid Build Coastguard Worker %right = lshr i32 %in, 23 17*9880d681SAndroid Build Coastguard Worker %val5 = or i32 %left, %right 18*9880d681SAndroid Build Coastguard Worker; CHECK: ror {{w[0-9]+}}, w0, #23 19*9880d681SAndroid Build Coastguard Worker ret i32 %val5 20*9880d681SAndroid Build Coastguard Worker} 21*9880d681SAndroid Build Coastguard Worker 22*9880d681SAndroid Build Coastguard Workerdefine i32 @extr_i32(i32 %lhs, i32 %rhs) { 23*9880d681SAndroid Build Coastguard Worker; CHECK-LABEL: extr_i32: 24*9880d681SAndroid Build Coastguard Worker %left = shl i32 %lhs, 6 25*9880d681SAndroid Build Coastguard Worker %right = lshr i32 %rhs, 26 26*9880d681SAndroid Build Coastguard Worker %val = or i32 %left, %right 27*9880d681SAndroid Build Coastguard Worker ; Order of lhs and rhs matters here. Regalloc would have to be very odd to use 28*9880d681SAndroid Build Coastguard Worker ; something other than w0 and w1. 29*9880d681SAndroid Build Coastguard Worker; CHECK: extr {{w[0-9]+}}, w0, w1, #26 30*9880d681SAndroid Build Coastguard Worker 31*9880d681SAndroid Build Coastguard Worker ret i32 %val 32*9880d681SAndroid Build Coastguard Worker} 33*9880d681SAndroid Build Coastguard Worker 34*9880d681SAndroid Build Coastguard Workerdefine i64 @extr_i64(i64 %lhs, i64 %rhs) { 35*9880d681SAndroid Build Coastguard Worker; CHECK-LABEL: extr_i64: 36*9880d681SAndroid Build Coastguard Worker %right = lshr i64 %rhs, 40 37*9880d681SAndroid Build Coastguard Worker %left = shl i64 %lhs, 24 38*9880d681SAndroid Build Coastguard Worker %val = or i64 %right, %left 39*9880d681SAndroid Build Coastguard Worker ; Order of lhs and rhs matters here. Regalloc would have to be very odd to use 40*9880d681SAndroid Build Coastguard Worker ; something other than w0 and w1. 41*9880d681SAndroid Build Coastguard Worker; CHECK: extr {{x[0-9]+}}, x0, x1, #40 42*9880d681SAndroid Build Coastguard Worker 43*9880d681SAndroid Build Coastguard Worker ret i64 %val 44*9880d681SAndroid Build Coastguard Worker} 45*9880d681SAndroid Build Coastguard Worker 46*9880d681SAndroid Build Coastguard Worker; Regression test: a bad experimental pattern crept into git which optimised 47*9880d681SAndroid Build Coastguard Worker; this pattern to a single EXTR. 48*9880d681SAndroid Build Coastguard Workerdefine i32 @extr_regress(i32 %a, i32 %b) { 49*9880d681SAndroid Build Coastguard Worker; CHECK-LABEL: extr_regress: 50*9880d681SAndroid Build Coastguard Worker 51*9880d681SAndroid Build Coastguard Worker %sh1 = shl i32 %a, 14 52*9880d681SAndroid Build Coastguard Worker %sh2 = lshr i32 %b, 14 53*9880d681SAndroid Build Coastguard Worker %val = or i32 %sh2, %sh1 54*9880d681SAndroid Build Coastguard Worker; CHECK-NOT: extr {{w[0-9]+}}, {{w[0-9]+}}, {{w[0-9]+}}, #{{[0-9]+}} 55*9880d681SAndroid Build Coastguard Worker 56*9880d681SAndroid Build Coastguard Worker ret i32 %val 57*9880d681SAndroid Build Coastguard Worker; CHECK: ret 58*9880d681SAndroid Build Coastguard Worker} 59