xref: /aosp_15_r20/external/llvm/test/CodeGen/AArch64/arm64-build-vector.ll (revision 9880d6810fe72a1726cb53787c6711e909410d58)
1*9880d681SAndroid Build Coastguard Worker; RUN: llc < %s -march=arm64 -aarch64-neon-syntax=apple | FileCheck %s
2*9880d681SAndroid Build Coastguard Worker
3*9880d681SAndroid Build Coastguard Worker; Check that building up a vector w/ only one non-zero lane initializes
4*9880d681SAndroid Build Coastguard Worker; intelligently.
5*9880d681SAndroid Build Coastguard Workerdefine void @one_lane(i32* nocapture %out_int, i32 %skip0) nounwind {
6*9880d681SAndroid Build Coastguard Worker; CHECK-LABEL: one_lane:
7*9880d681SAndroid Build Coastguard Worker; CHECK: dup.16b v[[REG:[0-9]+]], wzr
8*9880d681SAndroid Build Coastguard Worker; CHECK-NEXT: ins.b v[[REG]][0], w1
9*9880d681SAndroid Build Coastguard Worker; v and q are aliases, and str is preferred against st.16b when possible
10*9880d681SAndroid Build Coastguard Worker; rdar://11246289
11*9880d681SAndroid Build Coastguard Worker; CHECK: str q[[REG]], [x0]
12*9880d681SAndroid Build Coastguard Worker; CHECK: ret
13*9880d681SAndroid Build Coastguard Worker  %conv = trunc i32 %skip0 to i8
14*9880d681SAndroid Build Coastguard Worker  %vset_lane = insertelement <16 x i8> <i8 undef, i8 0, i8 0, i8 0, i8 0, i8 0, i8 0, i8 0, i8 0, i8 0, i8 0, i8 0, i8 0, i8 0, i8 0, i8 0>, i8 %conv, i32 0
15*9880d681SAndroid Build Coastguard Worker  %tmp = bitcast i32* %out_int to <4 x i32>*
16*9880d681SAndroid Build Coastguard Worker  %tmp1 = bitcast <16 x i8> %vset_lane to <4 x i32>
17*9880d681SAndroid Build Coastguard Worker  store <4 x i32> %tmp1, <4 x i32>* %tmp, align 16
18*9880d681SAndroid Build Coastguard Worker  ret void
19*9880d681SAndroid Build Coastguard Worker}
20*9880d681SAndroid Build Coastguard Worker
21*9880d681SAndroid Build Coastguard Worker; Check that building a vector from floats doesn't insert an unnecessary
22*9880d681SAndroid Build Coastguard Worker; copy for lane zero.
23*9880d681SAndroid Build Coastguard Workerdefine <4 x float>  @foo(float %a, float %b, float %c, float %d) nounwind {
24*9880d681SAndroid Build Coastguard Worker; CHECK-LABEL: foo:
25*9880d681SAndroid Build Coastguard Worker; CHECK-NOT: ins.s v0[0], v0[0]
26*9880d681SAndroid Build Coastguard Worker; CHECK: ins.s v0[1], v1[0]
27*9880d681SAndroid Build Coastguard Worker; CHECK: ins.s v0[2], v2[0]
28*9880d681SAndroid Build Coastguard Worker; CHECK: ins.s v0[3], v3[0]
29*9880d681SAndroid Build Coastguard Worker; CHECK: ret
30*9880d681SAndroid Build Coastguard Worker  %1 = insertelement <4 x float> undef, float %a, i32 0
31*9880d681SAndroid Build Coastguard Worker  %2 = insertelement <4 x float> %1, float %b, i32 1
32*9880d681SAndroid Build Coastguard Worker  %3 = insertelement <4 x float> %2, float %c, i32 2
33*9880d681SAndroid Build Coastguard Worker  %4 = insertelement <4 x float> %3, float %d, i32 3
34*9880d681SAndroid Build Coastguard Worker  ret <4 x float> %4
35*9880d681SAndroid Build Coastguard Worker}
36*9880d681SAndroid Build Coastguard Worker
37*9880d681SAndroid Build Coastguard Workerdefine <8 x i16> @build_all_zero(<8 x i16> %a) #1 {
38*9880d681SAndroid Build Coastguard Worker; CHECK-LABEL: build_all_zero:
39*9880d681SAndroid Build Coastguard Worker; CHECK: mov	w[[GREG:[0-9]+]], #44672
40*9880d681SAndroid Build Coastguard Worker; CHECK-NEXT:	fmov	s[[FREG:[0-9]+]], w[[GREG]]
41*9880d681SAndroid Build Coastguard Worker; CHECK-NEXT:	mul.8h	v0, v0, v[[FREG]]
42*9880d681SAndroid Build Coastguard Worker  %b = add <8 x i16> %a, <i16 -32768, i16 undef, i16 undef, i16 undef, i16 undef, i16 undef, i16 undef, i16 undef>
43*9880d681SAndroid Build Coastguard Worker  %c = mul <8 x i16> %b, <i16 -20864, i16 undef, i16 undef, i16 undef, i16 undef, i16 undef, i16 undef, i16 undef>
44*9880d681SAndroid Build Coastguard Worker  ret <8 x i16> %c
45*9880d681SAndroid Build Coastguard Worker}
46*9880d681SAndroid Build Coastguard Worker
47*9880d681SAndroid Build Coastguard Worker; There is an optimization in DAG Combiner as following:
48*9880d681SAndroid Build Coastguard Worker;   fold (concat_vectors (BUILD_VECTOR A, B, ...), (BUILD_VECTOR C, D, ...))
49*9880d681SAndroid Build Coastguard Worker;        -> (BUILD_VECTOR A, B, ..., C, D, ...)
50*9880d681SAndroid Build Coastguard Worker; This case checks when A,B and C,D are different types, there should be no
51*9880d681SAndroid Build Coastguard Worker; assertion failure.
52*9880d681SAndroid Build Coastguard Workerdefine <8 x i16> @concat_2_build_vector(<4 x i16> %in0) {
53*9880d681SAndroid Build Coastguard Worker; CHECK-LABEL: concat_2_build_vector:
54*9880d681SAndroid Build Coastguard Worker; CHECK: movi
55*9880d681SAndroid Build Coastguard Worker  %vshl_n = shl <4 x i16> %in0, <i16 8, i16 8, i16 8, i16 8>
56*9880d681SAndroid Build Coastguard Worker  %vshl_n2 = shl <4 x i16> %vshl_n, <i16 9, i16 9, i16 9, i16 9>
57*9880d681SAndroid Build Coastguard Worker  %shuffle.i = shufflevector <4 x i16> %vshl_n2, <4 x i16> zeroinitializer, <8 x i32> <i32 0, i32 1, i32 2, i32 3, i32 4, i32 5, i32 6, i32 7>
58*9880d681SAndroid Build Coastguard Worker  ret <8 x i16> %shuffle.i
59*9880d681SAndroid Build Coastguard Worker}
60