xref: /aosp_15_r20/external/llvm/test/Analysis/DivergenceAnalysis/AMDGPU/llvm.amdgcn.image.atomic.ll (revision 9880d6810fe72a1726cb53787c6711e909410d58)
1*9880d681SAndroid Build Coastguard Worker;RUN: opt -mtriple=amdgcn-mesa-mesa3d -analyze -divergence %s | FileCheck %s
2*9880d681SAndroid Build Coastguard Worker
3*9880d681SAndroid Build Coastguard Worker;CHECK: DIVERGENT: %orig = call i32 @llvm.amdgcn.image.atomic.swap.i32(
4*9880d681SAndroid Build Coastguard Workerdefine float @image_atomic_swap(<8 x i32> inreg %rsrc, i32 inreg %addr, i32 inreg %data) #0 {
5*9880d681SAndroid Build Coastguard Workermain_body:
6*9880d681SAndroid Build Coastguard Worker  %orig = call i32 @llvm.amdgcn.image.atomic.swap.i32(i32 %data, i32 %addr, <8 x i32> %rsrc, i1 0, i1 0, i1 0)
7*9880d681SAndroid Build Coastguard Worker  %r = bitcast i32 %orig to float
8*9880d681SAndroid Build Coastguard Worker  ret float %r
9*9880d681SAndroid Build Coastguard Worker}
10*9880d681SAndroid Build Coastguard Worker
11*9880d681SAndroid Build Coastguard Worker;CHECK: DIVERGENT: %orig = call i32 @llvm.amdgcn.image.atomic.add.i32(
12*9880d681SAndroid Build Coastguard Workerdefine float @image_atomic_add(<8 x i32> inreg %rsrc, i32 inreg %addr, i32 inreg %data) #0 {
13*9880d681SAndroid Build Coastguard Workermain_body:
14*9880d681SAndroid Build Coastguard Worker  %orig = call i32 @llvm.amdgcn.image.atomic.add.i32(i32 %data, i32 %addr, <8 x i32> %rsrc, i1 0, i1 0, i1 0)
15*9880d681SAndroid Build Coastguard Worker  %r = bitcast i32 %orig to float
16*9880d681SAndroid Build Coastguard Worker  ret float %r
17*9880d681SAndroid Build Coastguard Worker}
18*9880d681SAndroid Build Coastguard Worker
19*9880d681SAndroid Build Coastguard Worker;CHECK: DIVERGENT: %orig = call i32 @llvm.amdgcn.image.atomic.sub.i32(
20*9880d681SAndroid Build Coastguard Workerdefine float @image_atomic_sub(<8 x i32> inreg %rsrc, i32 inreg %addr, i32 inreg %data) #0 {
21*9880d681SAndroid Build Coastguard Workermain_body:
22*9880d681SAndroid Build Coastguard Worker  %orig = call i32 @llvm.amdgcn.image.atomic.sub.i32(i32 %data, i32 %addr, <8 x i32> %rsrc, i1 0, i1 0, i1 0)
23*9880d681SAndroid Build Coastguard Worker  %r = bitcast i32 %orig to float
24*9880d681SAndroid Build Coastguard Worker  ret float %r
25*9880d681SAndroid Build Coastguard Worker}
26*9880d681SAndroid Build Coastguard Worker
27*9880d681SAndroid Build Coastguard Worker;CHECK: DIVERGENT: %orig = call i32 @llvm.amdgcn.image.atomic.smin.i32(
28*9880d681SAndroid Build Coastguard Workerdefine float @image_atomic_smin(<8 x i32> inreg %rsrc, i32 inreg %addr, i32 inreg %data) #0 {
29*9880d681SAndroid Build Coastguard Workermain_body:
30*9880d681SAndroid Build Coastguard Worker  %orig = call i32 @llvm.amdgcn.image.atomic.smin.i32(i32 %data, i32 %addr, <8 x i32> %rsrc, i1 0, i1 0, i1 0)
31*9880d681SAndroid Build Coastguard Worker  %r = bitcast i32 %orig to float
32*9880d681SAndroid Build Coastguard Worker  ret float %r
33*9880d681SAndroid Build Coastguard Worker}
34*9880d681SAndroid Build Coastguard Worker
35*9880d681SAndroid Build Coastguard Worker;CHECK: DIVERGENT: %orig = call i32 @llvm.amdgcn.image.atomic.umin.i32(
36*9880d681SAndroid Build Coastguard Workerdefine float @image_atomic_umin(<8 x i32> inreg %rsrc, i32 inreg %addr, i32 inreg %data) #0 {
37*9880d681SAndroid Build Coastguard Workermain_body:
38*9880d681SAndroid Build Coastguard Worker  %orig = call i32 @llvm.amdgcn.image.atomic.umin.i32(i32 %data, i32 %addr, <8 x i32> %rsrc, i1 0, i1 0, i1 0)
39*9880d681SAndroid Build Coastguard Worker  %r = bitcast i32 %orig to float
40*9880d681SAndroid Build Coastguard Worker  ret float %r
41*9880d681SAndroid Build Coastguard Worker}
42*9880d681SAndroid Build Coastguard Worker
43*9880d681SAndroid Build Coastguard Worker;CHECK: DIVERGENT: %orig = call i32 @llvm.amdgcn.image.atomic.smax.i32(
44*9880d681SAndroid Build Coastguard Workerdefine float @image_atomic_smax(<8 x i32> inreg %rsrc, i32 inreg %addr, i32 inreg %data) #0 {
45*9880d681SAndroid Build Coastguard Workermain_body:
46*9880d681SAndroid Build Coastguard Worker  %orig = call i32 @llvm.amdgcn.image.atomic.smax.i32(i32 %data, i32 %addr, <8 x i32> %rsrc, i1 0, i1 0, i1 0)
47*9880d681SAndroid Build Coastguard Worker  %r = bitcast i32 %orig to float
48*9880d681SAndroid Build Coastguard Worker  ret float %r
49*9880d681SAndroid Build Coastguard Worker}
50*9880d681SAndroid Build Coastguard Worker
51*9880d681SAndroid Build Coastguard Worker;CHECK: DIVERGENT: %orig = call i32 @llvm.amdgcn.image.atomic.umax.i32(
52*9880d681SAndroid Build Coastguard Workerdefine float @image_atomic_umax(<8 x i32> inreg %rsrc, i32 inreg %addr, i32 inreg %data) #0 {
53*9880d681SAndroid Build Coastguard Workermain_body:
54*9880d681SAndroid Build Coastguard Worker  %orig = call i32 @llvm.amdgcn.image.atomic.umax.i32(i32 %data, i32 %addr, <8 x i32> %rsrc, i1 0, i1 0, i1 0)
55*9880d681SAndroid Build Coastguard Worker  %r = bitcast i32 %orig to float
56*9880d681SAndroid Build Coastguard Worker  ret float %r
57*9880d681SAndroid Build Coastguard Worker}
58*9880d681SAndroid Build Coastguard Worker
59*9880d681SAndroid Build Coastguard Worker;CHECK: DIVERGENT: %orig = call i32 @llvm.amdgcn.image.atomic.and.i32(
60*9880d681SAndroid Build Coastguard Workerdefine float @image_atomic_and(<8 x i32> inreg %rsrc, i32 inreg %addr, i32 inreg %data) #0 {
61*9880d681SAndroid Build Coastguard Workermain_body:
62*9880d681SAndroid Build Coastguard Worker  %orig = call i32 @llvm.amdgcn.image.atomic.and.i32(i32 %data, i32 %addr, <8 x i32> %rsrc, i1 0, i1 0, i1 0)
63*9880d681SAndroid Build Coastguard Worker  %r = bitcast i32 %orig to float
64*9880d681SAndroid Build Coastguard Worker  ret float %r
65*9880d681SAndroid Build Coastguard Worker}
66*9880d681SAndroid Build Coastguard Worker
67*9880d681SAndroid Build Coastguard Worker;CHECK: DIVERGENT: %orig = call i32 @llvm.amdgcn.image.atomic.or.i32(
68*9880d681SAndroid Build Coastguard Workerdefine float @image_atomic_or(<8 x i32> inreg %rsrc, i32 inreg %addr, i32 inreg %data) #0 {
69*9880d681SAndroid Build Coastguard Workermain_body:
70*9880d681SAndroid Build Coastguard Worker  %orig = call i32 @llvm.amdgcn.image.atomic.or.i32(i32 %data, i32 %addr, <8 x i32> %rsrc, i1 0, i1 0, i1 0)
71*9880d681SAndroid Build Coastguard Worker  %r = bitcast i32 %orig to float
72*9880d681SAndroid Build Coastguard Worker  ret float %r
73*9880d681SAndroid Build Coastguard Worker}
74*9880d681SAndroid Build Coastguard Worker
75*9880d681SAndroid Build Coastguard Worker;CHECK: DIVERGENT: %orig = call i32 @llvm.amdgcn.image.atomic.xor.i32(
76*9880d681SAndroid Build Coastguard Workerdefine float @image_atomic_xor(<8 x i32> inreg %rsrc, i32 inreg %addr, i32 inreg %data) #0 {
77*9880d681SAndroid Build Coastguard Workermain_body:
78*9880d681SAndroid Build Coastguard Worker  %orig = call i32 @llvm.amdgcn.image.atomic.xor.i32(i32 %data, i32 %addr, <8 x i32> %rsrc, i1 0, i1 0, i1 0)
79*9880d681SAndroid Build Coastguard Worker  %r = bitcast i32 %orig to float
80*9880d681SAndroid Build Coastguard Worker  ret float %r
81*9880d681SAndroid Build Coastguard Worker}
82*9880d681SAndroid Build Coastguard Worker
83*9880d681SAndroid Build Coastguard Worker;CHECK: DIVERGENT: %orig = call i32 @llvm.amdgcn.image.atomic.inc.i32(
84*9880d681SAndroid Build Coastguard Workerdefine float @image_atomic_inc(<8 x i32> inreg %rsrc, i32 inreg %addr, i32 inreg %data) #0 {
85*9880d681SAndroid Build Coastguard Workermain_body:
86*9880d681SAndroid Build Coastguard Worker  %orig = call i32 @llvm.amdgcn.image.atomic.inc.i32(i32 %data, i32 %addr, <8 x i32> %rsrc, i1 0, i1 0, i1 0)
87*9880d681SAndroid Build Coastguard Worker  %r = bitcast i32 %orig to float
88*9880d681SAndroid Build Coastguard Worker  ret float %r
89*9880d681SAndroid Build Coastguard Worker}
90*9880d681SAndroid Build Coastguard Worker
91*9880d681SAndroid Build Coastguard Worker;CHECK: DIVERGENT: %orig = call i32 @llvm.amdgcn.image.atomic.dec.i32(
92*9880d681SAndroid Build Coastguard Workerdefine float @image_atomic_dec(<8 x i32> inreg %rsrc, i32 inreg %addr, i32 inreg %data) #0 {
93*9880d681SAndroid Build Coastguard Workermain_body:
94*9880d681SAndroid Build Coastguard Worker  %orig = call i32 @llvm.amdgcn.image.atomic.dec.i32(i32 %data, i32 %addr, <8 x i32> %rsrc, i1 0, i1 0, i1 0)
95*9880d681SAndroid Build Coastguard Worker  %r = bitcast i32 %orig to float
96*9880d681SAndroid Build Coastguard Worker  ret float %r
97*9880d681SAndroid Build Coastguard Worker}
98*9880d681SAndroid Build Coastguard Worker
99*9880d681SAndroid Build Coastguard Worker;CHECK: DIVERGENT: %orig = call i32 @llvm.amdgcn.image.atomic.cmpswap.i32(
100*9880d681SAndroid Build Coastguard Workerdefine float @image_atomic_cmpswap(<8 x i32> inreg %rsrc, i32 inreg %addr, i32 inreg %data, i32 inreg %cmp) #0 {
101*9880d681SAndroid Build Coastguard Workermain_body:
102*9880d681SAndroid Build Coastguard Worker  %orig = call i32 @llvm.amdgcn.image.atomic.cmpswap.i32(i32 %data, i32 %cmp, i32 %addr, <8 x i32> %rsrc, i1 0, i1 0, i1 0)
103*9880d681SAndroid Build Coastguard Worker  %r = bitcast i32 %orig to float
104*9880d681SAndroid Build Coastguard Worker  ret float %r
105*9880d681SAndroid Build Coastguard Worker}
106*9880d681SAndroid Build Coastguard Worker
107*9880d681SAndroid Build Coastguard Workerdeclare i32 @llvm.amdgcn.image.atomic.swap.i32(i32, i32, <8 x i32>, i1, i1, i1) #0
108*9880d681SAndroid Build Coastguard Workerdeclare i32 @llvm.amdgcn.image.atomic.add.i32(i32, i32, <8 x i32>, i1, i1, i1) #0
109*9880d681SAndroid Build Coastguard Workerdeclare i32 @llvm.amdgcn.image.atomic.sub.i32(i32, i32, <8 x i32>, i1, i1, i1) #0
110*9880d681SAndroid Build Coastguard Workerdeclare i32 @llvm.amdgcn.image.atomic.smin.i32(i32, i32, <8 x i32>, i1, i1, i1) #0
111*9880d681SAndroid Build Coastguard Workerdeclare i32 @llvm.amdgcn.image.atomic.umin.i32(i32, i32, <8 x i32>, i1, i1, i1) #0
112*9880d681SAndroid Build Coastguard Workerdeclare i32 @llvm.amdgcn.image.atomic.smax.i32(i32, i32, <8 x i32>, i1, i1, i1) #0
113*9880d681SAndroid Build Coastguard Workerdeclare i32 @llvm.amdgcn.image.atomic.umax.i32(i32, i32, <8 x i32>, i1, i1, i1) #0
114*9880d681SAndroid Build Coastguard Workerdeclare i32 @llvm.amdgcn.image.atomic.and.i32(i32, i32, <8 x i32>, i1, i1, i1) #0
115*9880d681SAndroid Build Coastguard Workerdeclare i32 @llvm.amdgcn.image.atomic.or.i32(i32, i32, <8 x i32>, i1, i1, i1) #0
116*9880d681SAndroid Build Coastguard Workerdeclare i32 @llvm.amdgcn.image.atomic.xor.i32(i32, i32, <8 x i32>, i1, i1, i1) #0
117*9880d681SAndroid Build Coastguard Workerdeclare i32 @llvm.amdgcn.image.atomic.inc.i32(i32, i32, <8 x i32>, i1, i1, i1) #0
118*9880d681SAndroid Build Coastguard Workerdeclare i32 @llvm.amdgcn.image.atomic.dec.i32(i32, i32, <8 x i32>, i1, i1, i1) #0
119*9880d681SAndroid Build Coastguard Workerdeclare i32 @llvm.amdgcn.image.atomic.cmpswap.i32(i32, i32, i32, <8 x i32>,i1, i1, i1) #0
120*9880d681SAndroid Build Coastguard Worker
121*9880d681SAndroid Build Coastguard Workerattributes #0 = { nounwind }
122