1*9880d681SAndroid Build Coastguard Worker;RUN: opt -mtriple=amdgcn-mesa-mesa3d -analyze -divergence %s | FileCheck %s 2*9880d681SAndroid Build Coastguard Worker 3*9880d681SAndroid Build Coastguard Worker;CHECK: DIVERGENT: %orig = call i32 @llvm.amdgcn.buffer.atomic.swap( 4*9880d681SAndroid Build Coastguard Workerdefine float @buffer_atomic_swap(<4 x i32> inreg %rsrc, i32 inreg %data) #0 { 5*9880d681SAndroid Build Coastguard Workermain_body: 6*9880d681SAndroid Build Coastguard Worker %orig = call i32 @llvm.amdgcn.buffer.atomic.swap(i32 %data, <4 x i32> %rsrc, i32 0, i32 0, i1 0) 7*9880d681SAndroid Build Coastguard Worker %r = bitcast i32 %orig to float 8*9880d681SAndroid Build Coastguard Worker ret float %r 9*9880d681SAndroid Build Coastguard Worker} 10*9880d681SAndroid Build Coastguard Worker 11*9880d681SAndroid Build Coastguard Worker;CHECK: DIVERGENT: %orig = call i32 @llvm.amdgcn.buffer.atomic.add( 12*9880d681SAndroid Build Coastguard Workerdefine float @buffer_atomic_add(<4 x i32> inreg %rsrc, i32 inreg %data) #0 { 13*9880d681SAndroid Build Coastguard Workermain_body: 14*9880d681SAndroid Build Coastguard Worker %orig = call i32 @llvm.amdgcn.buffer.atomic.add(i32 %data, <4 x i32> %rsrc, i32 0, i32 0, i1 0) 15*9880d681SAndroid Build Coastguard Worker %r = bitcast i32 %orig to float 16*9880d681SAndroid Build Coastguard Worker ret float %r 17*9880d681SAndroid Build Coastguard Worker} 18*9880d681SAndroid Build Coastguard Worker 19*9880d681SAndroid Build Coastguard Worker;CHECK: DIVERGENT: %orig = call i32 @llvm.amdgcn.buffer.atomic.sub( 20*9880d681SAndroid Build Coastguard Workerdefine float @buffer_atomic_sub(<4 x i32> inreg %rsrc, i32 inreg %data) #0 { 21*9880d681SAndroid Build Coastguard Workermain_body: 22*9880d681SAndroid Build Coastguard Worker %orig = call i32 @llvm.amdgcn.buffer.atomic.sub(i32 %data, <4 x i32> %rsrc, i32 0, i32 0, i1 0) 23*9880d681SAndroid Build Coastguard Worker %r = bitcast i32 %orig to float 24*9880d681SAndroid Build Coastguard Worker ret float %r 25*9880d681SAndroid Build Coastguard Worker} 26*9880d681SAndroid Build Coastguard Worker 27*9880d681SAndroid Build Coastguard Worker;CHECK: DIVERGENT: %orig = call i32 @llvm.amdgcn.buffer.atomic.smin( 28*9880d681SAndroid Build Coastguard Workerdefine float @buffer_atomic_smin(<4 x i32> inreg %rsrc, i32 inreg %data) #0 { 29*9880d681SAndroid Build Coastguard Workermain_body: 30*9880d681SAndroid Build Coastguard Worker %orig = call i32 @llvm.amdgcn.buffer.atomic.smin(i32 %data, <4 x i32> %rsrc, i32 0, i32 0, i1 0) 31*9880d681SAndroid Build Coastguard Worker %r = bitcast i32 %orig to float 32*9880d681SAndroid Build Coastguard Worker ret float %r 33*9880d681SAndroid Build Coastguard Worker} 34*9880d681SAndroid Build Coastguard Worker 35*9880d681SAndroid Build Coastguard Worker;CHECK: DIVERGENT: %orig = call i32 @llvm.amdgcn.buffer.atomic.umin( 36*9880d681SAndroid Build Coastguard Workerdefine float @buffer_atomic_umin(<4 x i32> inreg %rsrc, i32 inreg %data) #0 { 37*9880d681SAndroid Build Coastguard Workermain_body: 38*9880d681SAndroid Build Coastguard Worker %orig = call i32 @llvm.amdgcn.buffer.atomic.umin(i32 %data, <4 x i32> %rsrc, i32 0, i32 0, i1 0) 39*9880d681SAndroid Build Coastguard Worker %r = bitcast i32 %orig to float 40*9880d681SAndroid Build Coastguard Worker ret float %r 41*9880d681SAndroid Build Coastguard Worker} 42*9880d681SAndroid Build Coastguard Worker 43*9880d681SAndroid Build Coastguard Worker;CHECK: DIVERGENT: %orig = call i32 @llvm.amdgcn.buffer.atomic.smax( 44*9880d681SAndroid Build Coastguard Workerdefine float @buffer_atomic_smax(<4 x i32> inreg %rsrc, i32 inreg %data) #0 { 45*9880d681SAndroid Build Coastguard Workermain_body: 46*9880d681SAndroid Build Coastguard Worker %orig = call i32 @llvm.amdgcn.buffer.atomic.smax(i32 %data, <4 x i32> %rsrc, i32 0, i32 0, i1 0) 47*9880d681SAndroid Build Coastguard Worker %r = bitcast i32 %orig to float 48*9880d681SAndroid Build Coastguard Worker ret float %r 49*9880d681SAndroid Build Coastguard Worker} 50*9880d681SAndroid Build Coastguard Worker 51*9880d681SAndroid Build Coastguard Worker;CHECK: DIVERGENT: %orig = call i32 @llvm.amdgcn.buffer.atomic.umax( 52*9880d681SAndroid Build Coastguard Workerdefine float @buffer_atomic_umax(<4 x i32> inreg %rsrc, i32 inreg %data) #0 { 53*9880d681SAndroid Build Coastguard Workermain_body: 54*9880d681SAndroid Build Coastguard Worker %orig = call i32 @llvm.amdgcn.buffer.atomic.umax(i32 %data, <4 x i32> %rsrc, i32 0, i32 0, i1 0) 55*9880d681SAndroid Build Coastguard Worker %r = bitcast i32 %orig to float 56*9880d681SAndroid Build Coastguard Worker ret float %r 57*9880d681SAndroid Build Coastguard Worker} 58*9880d681SAndroid Build Coastguard Worker 59*9880d681SAndroid Build Coastguard Worker;CHECK: DIVERGENT: %orig = call i32 @llvm.amdgcn.buffer.atomic.and( 60*9880d681SAndroid Build Coastguard Workerdefine float @buffer_atomic_and(<4 x i32> inreg %rsrc, i32 inreg %data) #0 { 61*9880d681SAndroid Build Coastguard Workermain_body: 62*9880d681SAndroid Build Coastguard Worker %orig = call i32 @llvm.amdgcn.buffer.atomic.and(i32 %data, <4 x i32> %rsrc, i32 0, i32 0, i1 0) 63*9880d681SAndroid Build Coastguard Worker %r = bitcast i32 %orig to float 64*9880d681SAndroid Build Coastguard Worker ret float %r 65*9880d681SAndroid Build Coastguard Worker} 66*9880d681SAndroid Build Coastguard Worker 67*9880d681SAndroid Build Coastguard Worker;CHECK: DIVERGENT: %orig = call i32 @llvm.amdgcn.buffer.atomic.or( 68*9880d681SAndroid Build Coastguard Workerdefine float @buffer_atomic_or(<4 x i32> inreg %rsrc, i32 inreg %data) #0 { 69*9880d681SAndroid Build Coastguard Workermain_body: 70*9880d681SAndroid Build Coastguard Worker %orig = call i32 @llvm.amdgcn.buffer.atomic.or(i32 %data, <4 x i32> %rsrc, i32 0, i32 0, i1 0) 71*9880d681SAndroid Build Coastguard Worker %r = bitcast i32 %orig to float 72*9880d681SAndroid Build Coastguard Worker ret float %r 73*9880d681SAndroid Build Coastguard Worker} 74*9880d681SAndroid Build Coastguard Worker 75*9880d681SAndroid Build Coastguard Worker;CHECK: DIVERGENT: %orig = call i32 @llvm.amdgcn.buffer.atomic.xor( 76*9880d681SAndroid Build Coastguard Workerdefine float @buffer_atomic_xor(<4 x i32> inreg %rsrc, i32 inreg %data) #0 { 77*9880d681SAndroid Build Coastguard Workermain_body: 78*9880d681SAndroid Build Coastguard Worker %orig = call i32 @llvm.amdgcn.buffer.atomic.xor(i32 %data, <4 x i32> %rsrc, i32 0, i32 0, i1 0) 79*9880d681SAndroid Build Coastguard Worker %r = bitcast i32 %orig to float 80*9880d681SAndroid Build Coastguard Worker ret float %r 81*9880d681SAndroid Build Coastguard Worker} 82*9880d681SAndroid Build Coastguard Worker 83*9880d681SAndroid Build Coastguard Worker;CHECK: DIVERGENT: %orig = call i32 @llvm.amdgcn.buffer.atomic.cmpswap( 84*9880d681SAndroid Build Coastguard Workerdefine float @buffer_atomic_cmpswap(<4 x i32> inreg %rsrc, i32 inreg %data, i32 inreg %cmp) #0 { 85*9880d681SAndroid Build Coastguard Workermain_body: 86*9880d681SAndroid Build Coastguard Worker %orig = call i32 @llvm.amdgcn.buffer.atomic.cmpswap(i32 %data, i32 %cmp, <4 x i32> %rsrc, i32 0, i32 0, i1 0) 87*9880d681SAndroid Build Coastguard Worker %r = bitcast i32 %orig to float 88*9880d681SAndroid Build Coastguard Worker ret float %r 89*9880d681SAndroid Build Coastguard Worker} 90*9880d681SAndroid Build Coastguard Worker 91*9880d681SAndroid Build Coastguard Workerdeclare i32 @llvm.amdgcn.buffer.atomic.swap(i32, <4 x i32>, i32, i32, i1) #0 92*9880d681SAndroid Build Coastguard Workerdeclare i32 @llvm.amdgcn.buffer.atomic.add(i32, <4 x i32>, i32, i32, i1) #0 93*9880d681SAndroid Build Coastguard Workerdeclare i32 @llvm.amdgcn.buffer.atomic.sub(i32, <4 x i32>, i32, i32, i1) #0 94*9880d681SAndroid Build Coastguard Workerdeclare i32 @llvm.amdgcn.buffer.atomic.smin(i32, <4 x i32>, i32, i32, i1) #0 95*9880d681SAndroid Build Coastguard Workerdeclare i32 @llvm.amdgcn.buffer.atomic.umin(i32, <4 x i32>, i32, i32, i1) #0 96*9880d681SAndroid Build Coastguard Workerdeclare i32 @llvm.amdgcn.buffer.atomic.smax(i32, <4 x i32>, i32, i32, i1) #0 97*9880d681SAndroid Build Coastguard Workerdeclare i32 @llvm.amdgcn.buffer.atomic.umax(i32, <4 x i32>, i32, i32, i1) #0 98*9880d681SAndroid Build Coastguard Workerdeclare i32 @llvm.amdgcn.buffer.atomic.and(i32, <4 x i32>, i32, i32, i1) #0 99*9880d681SAndroid Build Coastguard Workerdeclare i32 @llvm.amdgcn.buffer.atomic.or(i32, <4 x i32>, i32, i32, i1) #0 100*9880d681SAndroid Build Coastguard Workerdeclare i32 @llvm.amdgcn.buffer.atomic.xor(i32, <4 x i32>, i32, i32, i1) #0 101*9880d681SAndroid Build Coastguard Workerdeclare i32 @llvm.amdgcn.buffer.atomic.cmpswap(i32, i32, <4 x i32>, i32, i32, i1) #0 102*9880d681SAndroid Build Coastguard Worker 103*9880d681SAndroid Build Coastguard Workerattributes #0 = { nounwind } 104