1*9880d681SAndroid Build Coastguard Worker//=- X86ScheduleSLM.td - X86 Silvermont Scheduling -----------*- tablegen -*-=// 2*9880d681SAndroid Build Coastguard Worker// 3*9880d681SAndroid Build Coastguard Worker// The LLVM Compiler Infrastructure 4*9880d681SAndroid Build Coastguard Worker// 5*9880d681SAndroid Build Coastguard Worker// This file is distributed under the University of Illinois Open Source 6*9880d681SAndroid Build Coastguard Worker// License. See LICENSE.TXT for details. 7*9880d681SAndroid Build Coastguard Worker// 8*9880d681SAndroid Build Coastguard Worker//===----------------------------------------------------------------------===// 9*9880d681SAndroid Build Coastguard Worker// 10*9880d681SAndroid Build Coastguard Worker// This file defines the machine model for Intel Silvermont to support 11*9880d681SAndroid Build Coastguard Worker// instruction scheduling and other instruction cost heuristics. 12*9880d681SAndroid Build Coastguard Worker// 13*9880d681SAndroid Build Coastguard Worker//===----------------------------------------------------------------------===// 14*9880d681SAndroid Build Coastguard Worker 15*9880d681SAndroid Build Coastguard Workerdef SLMModel : SchedMachineModel { 16*9880d681SAndroid Build Coastguard Worker // All x86 instructions are modeled as a single micro-op, and SLM can decode 2 17*9880d681SAndroid Build Coastguard Worker // instructions per cycle. 18*9880d681SAndroid Build Coastguard Worker let IssueWidth = 2; 19*9880d681SAndroid Build Coastguard Worker let MicroOpBufferSize = 32; // Based on the reorder buffer. 20*9880d681SAndroid Build Coastguard Worker let LoadLatency = 3; 21*9880d681SAndroid Build Coastguard Worker let MispredictPenalty = 10; 22*9880d681SAndroid Build Coastguard Worker let PostRAScheduler = 1; 23*9880d681SAndroid Build Coastguard Worker 24*9880d681SAndroid Build Coastguard Worker // For small loops, expand by a small factor to hide the backedge cost. 25*9880d681SAndroid Build Coastguard Worker let LoopMicroOpBufferSize = 10; 26*9880d681SAndroid Build Coastguard Worker 27*9880d681SAndroid Build Coastguard Worker // FIXME: SSE4 is unimplemented. This flag is set to allow 28*9880d681SAndroid Build Coastguard Worker // the scheduler to assign a default model to unrecognized opcodes. 29*9880d681SAndroid Build Coastguard Worker let CompleteModel = 0; 30*9880d681SAndroid Build Coastguard Worker} 31*9880d681SAndroid Build Coastguard Worker 32*9880d681SAndroid Build Coastguard Workerlet SchedModel = SLMModel in { 33*9880d681SAndroid Build Coastguard Worker 34*9880d681SAndroid Build Coastguard Worker// Silvermont has 5 reservation stations for micro-ops 35*9880d681SAndroid Build Coastguard Worker 36*9880d681SAndroid Build Coastguard Workerdef IEC_RSV0 : ProcResource<1>; 37*9880d681SAndroid Build Coastguard Workerdef IEC_RSV1 : ProcResource<1>; 38*9880d681SAndroid Build Coastguard Workerdef FPC_RSV0 : ProcResource<1> { let BufferSize = 1; } 39*9880d681SAndroid Build Coastguard Workerdef FPC_RSV1 : ProcResource<1> { let BufferSize = 1; } 40*9880d681SAndroid Build Coastguard Workerdef MEC_RSV : ProcResource<1>; 41*9880d681SAndroid Build Coastguard Worker 42*9880d681SAndroid Build Coastguard Worker// Many micro-ops are capable of issuing on multiple ports. 43*9880d681SAndroid Build Coastguard Workerdef IEC_RSV01 : ProcResGroup<[IEC_RSV0, IEC_RSV1]>; 44*9880d681SAndroid Build Coastguard Workerdef FPC_RSV01 : ProcResGroup<[FPC_RSV0, FPC_RSV1]>; 45*9880d681SAndroid Build Coastguard Worker 46*9880d681SAndroid Build Coastguard Workerdef SMDivider : ProcResource<1>; 47*9880d681SAndroid Build Coastguard Workerdef SMFPMultiplier : ProcResource<1>; 48*9880d681SAndroid Build Coastguard Workerdef SMFPDivider : ProcResource<1>; 49*9880d681SAndroid Build Coastguard Worker 50*9880d681SAndroid Build Coastguard Worker// Loads are 3 cycles, so ReadAfterLd registers needn't be available until 3 51*9880d681SAndroid Build Coastguard Worker// cycles after the memory operand. 52*9880d681SAndroid Build Coastguard Workerdef : ReadAdvance<ReadAfterLd, 3>; 53*9880d681SAndroid Build Coastguard Worker 54*9880d681SAndroid Build Coastguard Worker// Many SchedWrites are defined in pairs with and without a folded load. 55*9880d681SAndroid Build Coastguard Worker// Instructions with folded loads are usually micro-fused, so they only appear 56*9880d681SAndroid Build Coastguard Worker// as two micro-ops when queued in the reservation station. 57*9880d681SAndroid Build Coastguard Worker// This multiclass defines the resource usage for variants with and without 58*9880d681SAndroid Build Coastguard Worker// folded loads. 59*9880d681SAndroid Build Coastguard Workermulticlass SMWriteResPair<X86FoldableSchedWrite SchedRW, 60*9880d681SAndroid Build Coastguard Worker ProcResourceKind ExePort, 61*9880d681SAndroid Build Coastguard Worker int Lat> { 62*9880d681SAndroid Build Coastguard Worker // Register variant is using a single cycle on ExePort. 63*9880d681SAndroid Build Coastguard Worker def : WriteRes<SchedRW, [ExePort]> { let Latency = Lat; } 64*9880d681SAndroid Build Coastguard Worker 65*9880d681SAndroid Build Coastguard Worker // Memory variant also uses a cycle on MEC_RSV and adds 3 cycles to the 66*9880d681SAndroid Build Coastguard Worker // latency. 67*9880d681SAndroid Build Coastguard Worker def : WriteRes<SchedRW.Folded, [MEC_RSV, ExePort]> { 68*9880d681SAndroid Build Coastguard Worker let Latency = !add(Lat, 3); 69*9880d681SAndroid Build Coastguard Worker } 70*9880d681SAndroid Build Coastguard Worker} 71*9880d681SAndroid Build Coastguard Worker 72*9880d681SAndroid Build Coastguard Worker// A folded store needs a cycle on MEC_RSV for the store data, but it does not 73*9880d681SAndroid Build Coastguard Worker// need an extra port cycle to recompute the address. 74*9880d681SAndroid Build Coastguard Workerdef : WriteRes<WriteRMW, [MEC_RSV]>; 75*9880d681SAndroid Build Coastguard Worker 76*9880d681SAndroid Build Coastguard Workerdef : WriteRes<WriteStore, [IEC_RSV01, MEC_RSV]>; 77*9880d681SAndroid Build Coastguard Workerdef : WriteRes<WriteLoad, [MEC_RSV]> { let Latency = 3; } 78*9880d681SAndroid Build Coastguard Workerdef : WriteRes<WriteMove, [IEC_RSV01]>; 79*9880d681SAndroid Build Coastguard Workerdef : WriteRes<WriteZero, []>; 80*9880d681SAndroid Build Coastguard Worker 81*9880d681SAndroid Build Coastguard Workerdefm : SMWriteResPair<WriteALU, IEC_RSV01, 1>; 82*9880d681SAndroid Build Coastguard Workerdefm : SMWriteResPair<WriteIMul, IEC_RSV1, 3>; 83*9880d681SAndroid Build Coastguard Workerdefm : SMWriteResPair<WriteShift, IEC_RSV0, 1>; 84*9880d681SAndroid Build Coastguard Workerdefm : SMWriteResPair<WriteJump, IEC_RSV1, 1>; 85*9880d681SAndroid Build Coastguard Worker 86*9880d681SAndroid Build Coastguard Worker// This is for simple LEAs with one or two input operands. 87*9880d681SAndroid Build Coastguard Worker// The complex ones can only execute on port 1, and they require two cycles on 88*9880d681SAndroid Build Coastguard Worker// the port to read all inputs. We don't model that. 89*9880d681SAndroid Build Coastguard Workerdef : WriteRes<WriteLEA, [IEC_RSV1]>; 90*9880d681SAndroid Build Coastguard Worker 91*9880d681SAndroid Build Coastguard Worker// This is quite rough, latency depends on the dividend. 92*9880d681SAndroid Build Coastguard Workerdef : WriteRes<WriteIDiv, [IEC_RSV01, SMDivider]> { 93*9880d681SAndroid Build Coastguard Worker let Latency = 25; 94*9880d681SAndroid Build Coastguard Worker let ResourceCycles = [1, 25]; 95*9880d681SAndroid Build Coastguard Worker} 96*9880d681SAndroid Build Coastguard Workerdef : WriteRes<WriteIDivLd, [MEC_RSV, IEC_RSV01, SMDivider]> { 97*9880d681SAndroid Build Coastguard Worker let Latency = 29; 98*9880d681SAndroid Build Coastguard Worker let ResourceCycles = [1, 1, 25]; 99*9880d681SAndroid Build Coastguard Worker} 100*9880d681SAndroid Build Coastguard Worker 101*9880d681SAndroid Build Coastguard Worker// Scalar and vector floating point. 102*9880d681SAndroid Build Coastguard Workerdefm : SMWriteResPair<WriteFAdd, FPC_RSV1, 3>; 103*9880d681SAndroid Build Coastguard Workerdefm : SMWriteResPair<WriteFRcp, FPC_RSV0, 5>; 104*9880d681SAndroid Build Coastguard Workerdefm : SMWriteResPair<WriteFRsqrt, FPC_RSV0, 5>; 105*9880d681SAndroid Build Coastguard Workerdefm : SMWriteResPair<WriteFSqrt, FPC_RSV0, 15>; 106*9880d681SAndroid Build Coastguard Workerdefm : SMWriteResPair<WriteCvtF2I, FPC_RSV01, 4>; 107*9880d681SAndroid Build Coastguard Workerdefm : SMWriteResPair<WriteCvtI2F, FPC_RSV01, 4>; 108*9880d681SAndroid Build Coastguard Workerdefm : SMWriteResPair<WriteCvtF2F, FPC_RSV01, 4>; 109*9880d681SAndroid Build Coastguard Workerdefm : SMWriteResPair<WriteFShuffle, FPC_RSV0, 1>; 110*9880d681SAndroid Build Coastguard Workerdefm : SMWriteResPair<WriteFBlend, FPC_RSV0, 1>; 111*9880d681SAndroid Build Coastguard Worker 112*9880d681SAndroid Build Coastguard Worker// This is quite rough, latency depends on precision 113*9880d681SAndroid Build Coastguard Workerdef : WriteRes<WriteFMul, [FPC_RSV0, SMFPMultiplier]> { 114*9880d681SAndroid Build Coastguard Worker let Latency = 5; 115*9880d681SAndroid Build Coastguard Worker let ResourceCycles = [1, 2]; 116*9880d681SAndroid Build Coastguard Worker} 117*9880d681SAndroid Build Coastguard Workerdef : WriteRes<WriteFMulLd, [MEC_RSV, FPC_RSV0, SMFPMultiplier]> { 118*9880d681SAndroid Build Coastguard Worker let Latency = 8; 119*9880d681SAndroid Build Coastguard Worker let ResourceCycles = [1, 1, 2]; 120*9880d681SAndroid Build Coastguard Worker} 121*9880d681SAndroid Build Coastguard Worker 122*9880d681SAndroid Build Coastguard Workerdef : WriteRes<WriteFDiv, [FPC_RSV0, SMFPDivider]> { 123*9880d681SAndroid Build Coastguard Worker let Latency = 34; 124*9880d681SAndroid Build Coastguard Worker let ResourceCycles = [1, 34]; 125*9880d681SAndroid Build Coastguard Worker} 126*9880d681SAndroid Build Coastguard Workerdef : WriteRes<WriteFDivLd, [MEC_RSV, FPC_RSV0, SMFPDivider]> { 127*9880d681SAndroid Build Coastguard Worker let Latency = 37; 128*9880d681SAndroid Build Coastguard Worker let ResourceCycles = [1, 1, 34]; 129*9880d681SAndroid Build Coastguard Worker} 130*9880d681SAndroid Build Coastguard Worker 131*9880d681SAndroid Build Coastguard Worker// Vector integer operations. 132*9880d681SAndroid Build Coastguard Workerdefm : SMWriteResPair<WriteVecShift, FPC_RSV0, 1>; 133*9880d681SAndroid Build Coastguard Workerdefm : SMWriteResPair<WriteVecLogic, FPC_RSV01, 1>; 134*9880d681SAndroid Build Coastguard Workerdefm : SMWriteResPair<WriteVecALU, FPC_RSV01, 1>; 135*9880d681SAndroid Build Coastguard Workerdefm : SMWriteResPair<WriteVecIMul, FPC_RSV0, 4>; 136*9880d681SAndroid Build Coastguard Workerdefm : SMWriteResPair<WriteShuffle, FPC_RSV0, 1>; 137*9880d681SAndroid Build Coastguard Workerdefm : SMWriteResPair<WriteBlend, FPC_RSV0, 1>; 138*9880d681SAndroid Build Coastguard Workerdefm : SMWriteResPair<WriteMPSAD, FPC_RSV0, 7>; 139*9880d681SAndroid Build Coastguard Worker 140*9880d681SAndroid Build Coastguard Worker// String instructions. 141*9880d681SAndroid Build Coastguard Worker// Packed Compare Implicit Length Strings, Return Mask 142*9880d681SAndroid Build Coastguard Workerdef : WriteRes<WritePCmpIStrM, [FPC_RSV0]> { 143*9880d681SAndroid Build Coastguard Worker let Latency = 13; 144*9880d681SAndroid Build Coastguard Worker let ResourceCycles = [13]; 145*9880d681SAndroid Build Coastguard Worker} 146*9880d681SAndroid Build Coastguard Workerdef : WriteRes<WritePCmpIStrMLd, [FPC_RSV0, MEC_RSV]> { 147*9880d681SAndroid Build Coastguard Worker let Latency = 13; 148*9880d681SAndroid Build Coastguard Worker let ResourceCycles = [13, 1]; 149*9880d681SAndroid Build Coastguard Worker} 150*9880d681SAndroid Build Coastguard Worker 151*9880d681SAndroid Build Coastguard Worker// Packed Compare Explicit Length Strings, Return Mask 152*9880d681SAndroid Build Coastguard Workerdef : WriteRes<WritePCmpEStrM, [FPC_RSV0]> { 153*9880d681SAndroid Build Coastguard Worker let Latency = 17; 154*9880d681SAndroid Build Coastguard Worker let ResourceCycles = [17]; 155*9880d681SAndroid Build Coastguard Worker} 156*9880d681SAndroid Build Coastguard Workerdef : WriteRes<WritePCmpEStrMLd, [FPC_RSV0, MEC_RSV]> { 157*9880d681SAndroid Build Coastguard Worker let Latency = 17; 158*9880d681SAndroid Build Coastguard Worker let ResourceCycles = [17, 1]; 159*9880d681SAndroid Build Coastguard Worker} 160*9880d681SAndroid Build Coastguard Worker 161*9880d681SAndroid Build Coastguard Worker// Packed Compare Implicit Length Strings, Return Index 162*9880d681SAndroid Build Coastguard Workerdef : WriteRes<WritePCmpIStrI, [FPC_RSV0]> { 163*9880d681SAndroid Build Coastguard Worker let Latency = 17; 164*9880d681SAndroid Build Coastguard Worker let ResourceCycles = [17]; 165*9880d681SAndroid Build Coastguard Worker} 166*9880d681SAndroid Build Coastguard Workerdef : WriteRes<WritePCmpIStrILd, [FPC_RSV0, MEC_RSV]> { 167*9880d681SAndroid Build Coastguard Worker let Latency = 17; 168*9880d681SAndroid Build Coastguard Worker let ResourceCycles = [17, 1]; 169*9880d681SAndroid Build Coastguard Worker} 170*9880d681SAndroid Build Coastguard Worker 171*9880d681SAndroid Build Coastguard Worker// Packed Compare Explicit Length Strings, Return Index 172*9880d681SAndroid Build Coastguard Workerdef : WriteRes<WritePCmpEStrI, [FPC_RSV0]> { 173*9880d681SAndroid Build Coastguard Worker let Latency = 21; 174*9880d681SAndroid Build Coastguard Worker let ResourceCycles = [21]; 175*9880d681SAndroid Build Coastguard Worker} 176*9880d681SAndroid Build Coastguard Workerdef : WriteRes<WritePCmpEStrILd, [FPC_RSV0, MEC_RSV]> { 177*9880d681SAndroid Build Coastguard Worker let Latency = 21; 178*9880d681SAndroid Build Coastguard Worker let ResourceCycles = [21, 1]; 179*9880d681SAndroid Build Coastguard Worker} 180*9880d681SAndroid Build Coastguard Worker 181*9880d681SAndroid Build Coastguard Worker// AES Instructions. 182*9880d681SAndroid Build Coastguard Workerdef : WriteRes<WriteAESDecEnc, [FPC_RSV0]> { 183*9880d681SAndroid Build Coastguard Worker let Latency = 8; 184*9880d681SAndroid Build Coastguard Worker let ResourceCycles = [5]; 185*9880d681SAndroid Build Coastguard Worker} 186*9880d681SAndroid Build Coastguard Workerdef : WriteRes<WriteAESDecEncLd, [FPC_RSV0, MEC_RSV]> { 187*9880d681SAndroid Build Coastguard Worker let Latency = 8; 188*9880d681SAndroid Build Coastguard Worker let ResourceCycles = [5, 1]; 189*9880d681SAndroid Build Coastguard Worker} 190*9880d681SAndroid Build Coastguard Worker 191*9880d681SAndroid Build Coastguard Workerdef : WriteRes<WriteAESIMC, [FPC_RSV0]> { 192*9880d681SAndroid Build Coastguard Worker let Latency = 8; 193*9880d681SAndroid Build Coastguard Worker let ResourceCycles = [5]; 194*9880d681SAndroid Build Coastguard Worker} 195*9880d681SAndroid Build Coastguard Workerdef : WriteRes<WriteAESIMCLd, [FPC_RSV0, MEC_RSV]> { 196*9880d681SAndroid Build Coastguard Worker let Latency = 8; 197*9880d681SAndroid Build Coastguard Worker let ResourceCycles = [5, 1]; 198*9880d681SAndroid Build Coastguard Worker} 199*9880d681SAndroid Build Coastguard Worker 200*9880d681SAndroid Build Coastguard Workerdef : WriteRes<WriteAESKeyGen, [FPC_RSV0]> { 201*9880d681SAndroid Build Coastguard Worker let Latency = 8; 202*9880d681SAndroid Build Coastguard Worker let ResourceCycles = [5]; 203*9880d681SAndroid Build Coastguard Worker} 204*9880d681SAndroid Build Coastguard Workerdef : WriteRes<WriteAESKeyGenLd, [FPC_RSV0, MEC_RSV]> { 205*9880d681SAndroid Build Coastguard Worker let Latency = 8; 206*9880d681SAndroid Build Coastguard Worker let ResourceCycles = [5, 1]; 207*9880d681SAndroid Build Coastguard Worker} 208*9880d681SAndroid Build Coastguard Worker 209*9880d681SAndroid Build Coastguard Worker// Carry-less multiplication instructions. 210*9880d681SAndroid Build Coastguard Workerdef : WriteRes<WriteCLMul, [FPC_RSV0]> { 211*9880d681SAndroid Build Coastguard Worker let Latency = 10; 212*9880d681SAndroid Build Coastguard Worker let ResourceCycles = [10]; 213*9880d681SAndroid Build Coastguard Worker} 214*9880d681SAndroid Build Coastguard Workerdef : WriteRes<WriteCLMulLd, [FPC_RSV0, MEC_RSV]> { 215*9880d681SAndroid Build Coastguard Worker let Latency = 10; 216*9880d681SAndroid Build Coastguard Worker let ResourceCycles = [10, 1]; 217*9880d681SAndroid Build Coastguard Worker} 218*9880d681SAndroid Build Coastguard Worker 219*9880d681SAndroid Build Coastguard Worker 220*9880d681SAndroid Build Coastguard Workerdef : WriteRes<WriteSystem, [FPC_RSV0]> { let Latency = 100; } 221*9880d681SAndroid Build Coastguard Workerdef : WriteRes<WriteMicrocoded, [FPC_RSV0]> { let Latency = 100; } 222*9880d681SAndroid Build Coastguard Workerdef : WriteRes<WriteFence, [MEC_RSV]>; 223*9880d681SAndroid Build Coastguard Workerdef : WriteRes<WriteNop, []>; 224*9880d681SAndroid Build Coastguard Worker 225*9880d681SAndroid Build Coastguard Worker// AVX is not supported on that architecture, but we should define the basic 226*9880d681SAndroid Build Coastguard Worker// scheduling resources anyway. 227*9880d681SAndroid Build Coastguard Workerdef : WriteRes<WriteIMulH, [FPC_RSV0]>; 228*9880d681SAndroid Build Coastguard Workerdefm : SMWriteResPair<WriteVarBlend, FPC_RSV0, 1>; 229*9880d681SAndroid Build Coastguard Workerdefm : SMWriteResPair<WriteFVarBlend, FPC_RSV0, 1>; 230*9880d681SAndroid Build Coastguard Workerdefm : SMWriteResPair<WriteFShuffle256, FPC_RSV0, 1>; 231*9880d681SAndroid Build Coastguard Workerdefm : SMWriteResPair<WriteShuffle256, FPC_RSV0, 1>; 232*9880d681SAndroid Build Coastguard Workerdefm : SMWriteResPair<WriteVarVecShift, FPC_RSV0, 1>; 233*9880d681SAndroid Build Coastguard Worker} // SchedModel 234