xref: /aosp_15_r20/external/llvm/lib/Target/X86/X86RegisterInfo.td (revision 9880d6810fe72a1726cb53787c6711e909410d58)
1*9880d681SAndroid Build Coastguard Worker//===- X86RegisterInfo.td - Describe the X86 Register File --*- tablegen -*-==//
2*9880d681SAndroid Build Coastguard Worker//
3*9880d681SAndroid Build Coastguard Worker//                     The LLVM Compiler Infrastructure
4*9880d681SAndroid Build Coastguard Worker//
5*9880d681SAndroid Build Coastguard Worker// This file is distributed under the University of Illinois Open Source
6*9880d681SAndroid Build Coastguard Worker// License. See LICENSE.TXT for details.
7*9880d681SAndroid Build Coastguard Worker//
8*9880d681SAndroid Build Coastguard Worker//===----------------------------------------------------------------------===//
9*9880d681SAndroid Build Coastguard Worker//
10*9880d681SAndroid Build Coastguard Worker// This file describes the X86 Register file, defining the registers themselves,
11*9880d681SAndroid Build Coastguard Worker// aliases between the registers, and the register classes built out of the
12*9880d681SAndroid Build Coastguard Worker// registers.
13*9880d681SAndroid Build Coastguard Worker//
14*9880d681SAndroid Build Coastguard Worker//===----------------------------------------------------------------------===//
15*9880d681SAndroid Build Coastguard Worker
16*9880d681SAndroid Build Coastguard Workerclass X86Reg<string n, bits<16> Enc, list<Register> subregs = []> : Register<n> {
17*9880d681SAndroid Build Coastguard Worker  let Namespace = "X86";
18*9880d681SAndroid Build Coastguard Worker  let HWEncoding = Enc;
19*9880d681SAndroid Build Coastguard Worker  let SubRegs = subregs;
20*9880d681SAndroid Build Coastguard Worker}
21*9880d681SAndroid Build Coastguard Worker
22*9880d681SAndroid Build Coastguard Worker// Subregister indices.
23*9880d681SAndroid Build Coastguard Workerlet Namespace = "X86" in {
24*9880d681SAndroid Build Coastguard Worker  def sub_8bit    : SubRegIndex<8>;
25*9880d681SAndroid Build Coastguard Worker  def sub_8bit_hi : SubRegIndex<8, 8>;
26*9880d681SAndroid Build Coastguard Worker  def sub_16bit   : SubRegIndex<16>;
27*9880d681SAndroid Build Coastguard Worker  def sub_32bit   : SubRegIndex<32>;
28*9880d681SAndroid Build Coastguard Worker  def sub_xmm     : SubRegIndex<128>;
29*9880d681SAndroid Build Coastguard Worker  def sub_ymm     : SubRegIndex<256>;
30*9880d681SAndroid Build Coastguard Worker}
31*9880d681SAndroid Build Coastguard Worker
32*9880d681SAndroid Build Coastguard Worker//===----------------------------------------------------------------------===//
33*9880d681SAndroid Build Coastguard Worker//  Register definitions...
34*9880d681SAndroid Build Coastguard Worker//
35*9880d681SAndroid Build Coastguard Worker
36*9880d681SAndroid Build Coastguard Worker// In the register alias definitions below, we define which registers alias
37*9880d681SAndroid Build Coastguard Worker// which others.  We only specify which registers the small registers alias,
38*9880d681SAndroid Build Coastguard Worker// because the register file generator is smart enough to figure out that
39*9880d681SAndroid Build Coastguard Worker// AL aliases AX if we tell it that AX aliased AL (for example).
40*9880d681SAndroid Build Coastguard Worker
41*9880d681SAndroid Build Coastguard Worker// Dwarf numbering is different for 32-bit and 64-bit, and there are
42*9880d681SAndroid Build Coastguard Worker// variations by target as well. Currently the first entry is for X86-64,
43*9880d681SAndroid Build Coastguard Worker// second - for EH on X86-32/Darwin and third is 'generic' one (X86-32/Linux
44*9880d681SAndroid Build Coastguard Worker// and debug information on X86-32/Darwin)
45*9880d681SAndroid Build Coastguard Worker
46*9880d681SAndroid Build Coastguard Worker// 8-bit registers
47*9880d681SAndroid Build Coastguard Worker// Low registers
48*9880d681SAndroid Build Coastguard Workerdef AL : X86Reg<"al", 0>;
49*9880d681SAndroid Build Coastguard Workerdef DL : X86Reg<"dl", 2>;
50*9880d681SAndroid Build Coastguard Workerdef CL : X86Reg<"cl", 1>;
51*9880d681SAndroid Build Coastguard Workerdef BL : X86Reg<"bl", 3>;
52*9880d681SAndroid Build Coastguard Worker
53*9880d681SAndroid Build Coastguard Worker// High registers. On x86-64, these cannot be used in any instruction
54*9880d681SAndroid Build Coastguard Worker// with a REX prefix.
55*9880d681SAndroid Build Coastguard Workerdef AH : X86Reg<"ah", 4>;
56*9880d681SAndroid Build Coastguard Workerdef DH : X86Reg<"dh", 6>;
57*9880d681SAndroid Build Coastguard Workerdef CH : X86Reg<"ch", 5>;
58*9880d681SAndroid Build Coastguard Workerdef BH : X86Reg<"bh", 7>;
59*9880d681SAndroid Build Coastguard Worker
60*9880d681SAndroid Build Coastguard Worker// X86-64 only, requires REX.
61*9880d681SAndroid Build Coastguard Workerlet CostPerUse = 1 in {
62*9880d681SAndroid Build Coastguard Workerdef SIL  : X86Reg<"sil",   6>;
63*9880d681SAndroid Build Coastguard Workerdef DIL  : X86Reg<"dil",   7>;
64*9880d681SAndroid Build Coastguard Workerdef BPL  : X86Reg<"bpl",   5>;
65*9880d681SAndroid Build Coastguard Workerdef SPL  : X86Reg<"spl",   4>;
66*9880d681SAndroid Build Coastguard Workerdef R8B  : X86Reg<"r8b",   8>;
67*9880d681SAndroid Build Coastguard Workerdef R9B  : X86Reg<"r9b",   9>;
68*9880d681SAndroid Build Coastguard Workerdef R10B : X86Reg<"r10b", 10>;
69*9880d681SAndroid Build Coastguard Workerdef R11B : X86Reg<"r11b", 11>;
70*9880d681SAndroid Build Coastguard Workerdef R12B : X86Reg<"r12b", 12>;
71*9880d681SAndroid Build Coastguard Workerdef R13B : X86Reg<"r13b", 13>;
72*9880d681SAndroid Build Coastguard Workerdef R14B : X86Reg<"r14b", 14>;
73*9880d681SAndroid Build Coastguard Workerdef R15B : X86Reg<"r15b", 15>;
74*9880d681SAndroid Build Coastguard Worker}
75*9880d681SAndroid Build Coastguard Worker
76*9880d681SAndroid Build Coastguard Worker// 16-bit registers
77*9880d681SAndroid Build Coastguard Workerlet SubRegIndices = [sub_8bit, sub_8bit_hi], CoveredBySubRegs = 1 in {
78*9880d681SAndroid Build Coastguard Workerdef AX : X86Reg<"ax", 0, [AL,AH]>;
79*9880d681SAndroid Build Coastguard Workerdef DX : X86Reg<"dx", 2, [DL,DH]>;
80*9880d681SAndroid Build Coastguard Workerdef CX : X86Reg<"cx", 1, [CL,CH]>;
81*9880d681SAndroid Build Coastguard Workerdef BX : X86Reg<"bx", 3, [BL,BH]>;
82*9880d681SAndroid Build Coastguard Worker}
83*9880d681SAndroid Build Coastguard Workerlet SubRegIndices = [sub_8bit] in {
84*9880d681SAndroid Build Coastguard Workerdef SI : X86Reg<"si", 6, [SIL]>;
85*9880d681SAndroid Build Coastguard Workerdef DI : X86Reg<"di", 7, [DIL]>;
86*9880d681SAndroid Build Coastguard Workerdef BP : X86Reg<"bp", 5, [BPL]>;
87*9880d681SAndroid Build Coastguard Workerdef SP : X86Reg<"sp", 4, [SPL]>;
88*9880d681SAndroid Build Coastguard Worker}
89*9880d681SAndroid Build Coastguard Workerdef IP : X86Reg<"ip", 0>;
90*9880d681SAndroid Build Coastguard Worker
91*9880d681SAndroid Build Coastguard Worker// X86-64 only, requires REX.
92*9880d681SAndroid Build Coastguard Workerlet SubRegIndices = [sub_8bit], CostPerUse = 1 in {
93*9880d681SAndroid Build Coastguard Workerdef R8W  : X86Reg<"r8w",   8, [R8B]>;
94*9880d681SAndroid Build Coastguard Workerdef R9W  : X86Reg<"r9w",   9, [R9B]>;
95*9880d681SAndroid Build Coastguard Workerdef R10W : X86Reg<"r10w", 10, [R10B]>;
96*9880d681SAndroid Build Coastguard Workerdef R11W : X86Reg<"r11w", 11, [R11B]>;
97*9880d681SAndroid Build Coastguard Workerdef R12W : X86Reg<"r12w", 12, [R12B]>;
98*9880d681SAndroid Build Coastguard Workerdef R13W : X86Reg<"r13w", 13, [R13B]>;
99*9880d681SAndroid Build Coastguard Workerdef R14W : X86Reg<"r14w", 14, [R14B]>;
100*9880d681SAndroid Build Coastguard Workerdef R15W : X86Reg<"r15w", 15, [R15B]>;
101*9880d681SAndroid Build Coastguard Worker}
102*9880d681SAndroid Build Coastguard Worker
103*9880d681SAndroid Build Coastguard Worker// 32-bit registers
104*9880d681SAndroid Build Coastguard Workerlet SubRegIndices = [sub_16bit] in {
105*9880d681SAndroid Build Coastguard Workerdef EAX : X86Reg<"eax", 0, [AX]>, DwarfRegNum<[-2, 0, 0]>;
106*9880d681SAndroid Build Coastguard Workerdef EDX : X86Reg<"edx", 2, [DX]>, DwarfRegNum<[-2, 2, 2]>;
107*9880d681SAndroid Build Coastguard Workerdef ECX : X86Reg<"ecx", 1, [CX]>, DwarfRegNum<[-2, 1, 1]>;
108*9880d681SAndroid Build Coastguard Workerdef EBX : X86Reg<"ebx", 3, [BX]>, DwarfRegNum<[-2, 3, 3]>;
109*9880d681SAndroid Build Coastguard Workerdef ESI : X86Reg<"esi", 6, [SI]>, DwarfRegNum<[-2, 6, 6]>;
110*9880d681SAndroid Build Coastguard Workerdef EDI : X86Reg<"edi", 7, [DI]>, DwarfRegNum<[-2, 7, 7]>;
111*9880d681SAndroid Build Coastguard Workerdef EBP : X86Reg<"ebp", 5, [BP]>, DwarfRegNum<[-2, 4, 5]>;
112*9880d681SAndroid Build Coastguard Workerdef ESP : X86Reg<"esp", 4, [SP]>, DwarfRegNum<[-2, 5, 4]>;
113*9880d681SAndroid Build Coastguard Workerdef EIP : X86Reg<"eip", 0, [IP]>, DwarfRegNum<[-2, 8, 8]>;
114*9880d681SAndroid Build Coastguard Worker
115*9880d681SAndroid Build Coastguard Worker// X86-64 only, requires REX
116*9880d681SAndroid Build Coastguard Workerlet CostPerUse = 1 in {
117*9880d681SAndroid Build Coastguard Workerdef R8D  : X86Reg<"r8d",   8, [R8W]>;
118*9880d681SAndroid Build Coastguard Workerdef R9D  : X86Reg<"r9d",   9, [R9W]>;
119*9880d681SAndroid Build Coastguard Workerdef R10D : X86Reg<"r10d", 10, [R10W]>;
120*9880d681SAndroid Build Coastguard Workerdef R11D : X86Reg<"r11d", 11, [R11W]>;
121*9880d681SAndroid Build Coastguard Workerdef R12D : X86Reg<"r12d", 12, [R12W]>;
122*9880d681SAndroid Build Coastguard Workerdef R13D : X86Reg<"r13d", 13, [R13W]>;
123*9880d681SAndroid Build Coastguard Workerdef R14D : X86Reg<"r14d", 14, [R14W]>;
124*9880d681SAndroid Build Coastguard Workerdef R15D : X86Reg<"r15d", 15, [R15W]>;
125*9880d681SAndroid Build Coastguard Worker}}
126*9880d681SAndroid Build Coastguard Worker
127*9880d681SAndroid Build Coastguard Worker// 64-bit registers, X86-64 only
128*9880d681SAndroid Build Coastguard Workerlet SubRegIndices = [sub_32bit] in {
129*9880d681SAndroid Build Coastguard Workerdef RAX : X86Reg<"rax", 0, [EAX]>, DwarfRegNum<[0, -2, -2]>;
130*9880d681SAndroid Build Coastguard Workerdef RDX : X86Reg<"rdx", 2, [EDX]>, DwarfRegNum<[1, -2, -2]>;
131*9880d681SAndroid Build Coastguard Workerdef RCX : X86Reg<"rcx", 1, [ECX]>, DwarfRegNum<[2, -2, -2]>;
132*9880d681SAndroid Build Coastguard Workerdef RBX : X86Reg<"rbx", 3, [EBX]>, DwarfRegNum<[3, -2, -2]>;
133*9880d681SAndroid Build Coastguard Workerdef RSI : X86Reg<"rsi", 6, [ESI]>, DwarfRegNum<[4, -2, -2]>;
134*9880d681SAndroid Build Coastguard Workerdef RDI : X86Reg<"rdi", 7, [EDI]>, DwarfRegNum<[5, -2, -2]>;
135*9880d681SAndroid Build Coastguard Workerdef RBP : X86Reg<"rbp", 5, [EBP]>, DwarfRegNum<[6, -2, -2]>;
136*9880d681SAndroid Build Coastguard Workerdef RSP : X86Reg<"rsp", 4, [ESP]>, DwarfRegNum<[7, -2, -2]>;
137*9880d681SAndroid Build Coastguard Worker
138*9880d681SAndroid Build Coastguard Worker// These also require REX.
139*9880d681SAndroid Build Coastguard Workerlet CostPerUse = 1 in {
140*9880d681SAndroid Build Coastguard Workerdef R8  : X86Reg<"r8",   8, [R8D]>,  DwarfRegNum<[ 8, -2, -2]>;
141*9880d681SAndroid Build Coastguard Workerdef R9  : X86Reg<"r9",   9, [R9D]>,  DwarfRegNum<[ 9, -2, -2]>;
142*9880d681SAndroid Build Coastguard Workerdef R10 : X86Reg<"r10", 10, [R10D]>, DwarfRegNum<[10, -2, -2]>;
143*9880d681SAndroid Build Coastguard Workerdef R11 : X86Reg<"r11", 11, [R11D]>, DwarfRegNum<[11, -2, -2]>;
144*9880d681SAndroid Build Coastguard Workerdef R12 : X86Reg<"r12", 12, [R12D]>, DwarfRegNum<[12, -2, -2]>;
145*9880d681SAndroid Build Coastguard Workerdef R13 : X86Reg<"r13", 13, [R13D]>, DwarfRegNum<[13, -2, -2]>;
146*9880d681SAndroid Build Coastguard Workerdef R14 : X86Reg<"r14", 14, [R14D]>, DwarfRegNum<[14, -2, -2]>;
147*9880d681SAndroid Build Coastguard Workerdef R15 : X86Reg<"r15", 15, [R15D]>, DwarfRegNum<[15, -2, -2]>;
148*9880d681SAndroid Build Coastguard Workerdef RIP : X86Reg<"rip",  0, [EIP]>,  DwarfRegNum<[16, -2, -2]>;
149*9880d681SAndroid Build Coastguard Worker}}
150*9880d681SAndroid Build Coastguard Worker
151*9880d681SAndroid Build Coastguard Worker// MMX Registers. These are actually aliased to ST0 .. ST7
152*9880d681SAndroid Build Coastguard Workerdef MM0 : X86Reg<"mm0", 0>, DwarfRegNum<[41, 29, 29]>;
153*9880d681SAndroid Build Coastguard Workerdef MM1 : X86Reg<"mm1", 1>, DwarfRegNum<[42, 30, 30]>;
154*9880d681SAndroid Build Coastguard Workerdef MM2 : X86Reg<"mm2", 2>, DwarfRegNum<[43, 31, 31]>;
155*9880d681SAndroid Build Coastguard Workerdef MM3 : X86Reg<"mm3", 3>, DwarfRegNum<[44, 32, 32]>;
156*9880d681SAndroid Build Coastguard Workerdef MM4 : X86Reg<"mm4", 4>, DwarfRegNum<[45, 33, 33]>;
157*9880d681SAndroid Build Coastguard Workerdef MM5 : X86Reg<"mm5", 5>, DwarfRegNum<[46, 34, 34]>;
158*9880d681SAndroid Build Coastguard Workerdef MM6 : X86Reg<"mm6", 6>, DwarfRegNum<[47, 35, 35]>;
159*9880d681SAndroid Build Coastguard Workerdef MM7 : X86Reg<"mm7", 7>, DwarfRegNum<[48, 36, 36]>;
160*9880d681SAndroid Build Coastguard Worker
161*9880d681SAndroid Build Coastguard Worker// Pseudo Floating Point registers
162*9880d681SAndroid Build Coastguard Workerdef FP0 : X86Reg<"fp0", 0>;
163*9880d681SAndroid Build Coastguard Workerdef FP1 : X86Reg<"fp1", 0>;
164*9880d681SAndroid Build Coastguard Workerdef FP2 : X86Reg<"fp2", 0>;
165*9880d681SAndroid Build Coastguard Workerdef FP3 : X86Reg<"fp3", 0>;
166*9880d681SAndroid Build Coastguard Workerdef FP4 : X86Reg<"fp4", 0>;
167*9880d681SAndroid Build Coastguard Workerdef FP5 : X86Reg<"fp5", 0>;
168*9880d681SAndroid Build Coastguard Workerdef FP6 : X86Reg<"fp6", 0>;
169*9880d681SAndroid Build Coastguard Workerdef FP7 : X86Reg<"fp7", 0>;
170*9880d681SAndroid Build Coastguard Worker
171*9880d681SAndroid Build Coastguard Worker// XMM Registers, used by the various SSE instruction set extensions.
172*9880d681SAndroid Build Coastguard Workerdef XMM0: X86Reg<"xmm0", 0>, DwarfRegNum<[17, 21, 21]>;
173*9880d681SAndroid Build Coastguard Workerdef XMM1: X86Reg<"xmm1", 1>, DwarfRegNum<[18, 22, 22]>;
174*9880d681SAndroid Build Coastguard Workerdef XMM2: X86Reg<"xmm2", 2>, DwarfRegNum<[19, 23, 23]>;
175*9880d681SAndroid Build Coastguard Workerdef XMM3: X86Reg<"xmm3", 3>, DwarfRegNum<[20, 24, 24]>;
176*9880d681SAndroid Build Coastguard Workerdef XMM4: X86Reg<"xmm4", 4>, DwarfRegNum<[21, 25, 25]>;
177*9880d681SAndroid Build Coastguard Workerdef XMM5: X86Reg<"xmm5", 5>, DwarfRegNum<[22, 26, 26]>;
178*9880d681SAndroid Build Coastguard Workerdef XMM6: X86Reg<"xmm6", 6>, DwarfRegNum<[23, 27, 27]>;
179*9880d681SAndroid Build Coastguard Workerdef XMM7: X86Reg<"xmm7", 7>, DwarfRegNum<[24, 28, 28]>;
180*9880d681SAndroid Build Coastguard Worker
181*9880d681SAndroid Build Coastguard Worker// X86-64 only
182*9880d681SAndroid Build Coastguard Workerlet CostPerUse = 1 in {
183*9880d681SAndroid Build Coastguard Workerdef XMM8:  X86Reg<"xmm8",   8>, DwarfRegNum<[25, -2, -2]>;
184*9880d681SAndroid Build Coastguard Workerdef XMM9:  X86Reg<"xmm9",   9>, DwarfRegNum<[26, -2, -2]>;
185*9880d681SAndroid Build Coastguard Workerdef XMM10: X86Reg<"xmm10", 10>, DwarfRegNum<[27, -2, -2]>;
186*9880d681SAndroid Build Coastguard Workerdef XMM11: X86Reg<"xmm11", 11>, DwarfRegNum<[28, -2, -2]>;
187*9880d681SAndroid Build Coastguard Workerdef XMM12: X86Reg<"xmm12", 12>, DwarfRegNum<[29, -2, -2]>;
188*9880d681SAndroid Build Coastguard Workerdef XMM13: X86Reg<"xmm13", 13>, DwarfRegNum<[30, -2, -2]>;
189*9880d681SAndroid Build Coastguard Workerdef XMM14: X86Reg<"xmm14", 14>, DwarfRegNum<[31, -2, -2]>;
190*9880d681SAndroid Build Coastguard Workerdef XMM15: X86Reg<"xmm15", 15>, DwarfRegNum<[32, -2, -2]>;
191*9880d681SAndroid Build Coastguard Worker
192*9880d681SAndroid Build Coastguard Workerdef XMM16:  X86Reg<"xmm16", 16>, DwarfRegNum<[60, -2, -2]>;
193*9880d681SAndroid Build Coastguard Workerdef XMM17:  X86Reg<"xmm17", 17>, DwarfRegNum<[61, -2, -2]>;
194*9880d681SAndroid Build Coastguard Workerdef XMM18:  X86Reg<"xmm18", 18>, DwarfRegNum<[62, -2, -2]>;
195*9880d681SAndroid Build Coastguard Workerdef XMM19:  X86Reg<"xmm19", 19>, DwarfRegNum<[63, -2, -2]>;
196*9880d681SAndroid Build Coastguard Workerdef XMM20:  X86Reg<"xmm20", 20>, DwarfRegNum<[64, -2, -2]>;
197*9880d681SAndroid Build Coastguard Workerdef XMM21:  X86Reg<"xmm21", 21>, DwarfRegNum<[65, -2, -2]>;
198*9880d681SAndroid Build Coastguard Workerdef XMM22:  X86Reg<"xmm22", 22>, DwarfRegNum<[66, -2, -2]>;
199*9880d681SAndroid Build Coastguard Workerdef XMM23:  X86Reg<"xmm23", 23>, DwarfRegNum<[67, -2, -2]>;
200*9880d681SAndroid Build Coastguard Workerdef XMM24:  X86Reg<"xmm24", 24>, DwarfRegNum<[68, -2, -2]>;
201*9880d681SAndroid Build Coastguard Workerdef XMM25:  X86Reg<"xmm25", 25>, DwarfRegNum<[69, -2, -2]>;
202*9880d681SAndroid Build Coastguard Workerdef XMM26:  X86Reg<"xmm26", 26>, DwarfRegNum<[70, -2, -2]>;
203*9880d681SAndroid Build Coastguard Workerdef XMM27:  X86Reg<"xmm27", 27>, DwarfRegNum<[71, -2, -2]>;
204*9880d681SAndroid Build Coastguard Workerdef XMM28:  X86Reg<"xmm28", 28>, DwarfRegNum<[72, -2, -2]>;
205*9880d681SAndroid Build Coastguard Workerdef XMM29:  X86Reg<"xmm29", 29>, DwarfRegNum<[73, -2, -2]>;
206*9880d681SAndroid Build Coastguard Workerdef XMM30:  X86Reg<"xmm30", 30>, DwarfRegNum<[74, -2, -2]>;
207*9880d681SAndroid Build Coastguard Workerdef XMM31:  X86Reg<"xmm31", 31>, DwarfRegNum<[75, -2, -2]>;
208*9880d681SAndroid Build Coastguard Worker
209*9880d681SAndroid Build Coastguard Worker} // CostPerUse
210*9880d681SAndroid Build Coastguard Worker
211*9880d681SAndroid Build Coastguard Worker// YMM0-15 registers, used by AVX instructions and
212*9880d681SAndroid Build Coastguard Worker// YMM16-31 registers, used by AVX-512 instructions.
213*9880d681SAndroid Build Coastguard Workerlet SubRegIndices = [sub_xmm] in {
214*9880d681SAndroid Build Coastguard Worker  foreach  Index = 0-31 in {
215*9880d681SAndroid Build Coastguard Worker    def YMM#Index : X86Reg<"ymm"#Index, Index, [!cast<X86Reg>("XMM"#Index)]>,
216*9880d681SAndroid Build Coastguard Worker                    DwarfRegAlias<!cast<X86Reg>("XMM"#Index)>;
217*9880d681SAndroid Build Coastguard Worker  }
218*9880d681SAndroid Build Coastguard Worker}
219*9880d681SAndroid Build Coastguard Worker
220*9880d681SAndroid Build Coastguard Worker// ZMM Registers, used by AVX-512 instructions.
221*9880d681SAndroid Build Coastguard Workerlet SubRegIndices = [sub_ymm] in {
222*9880d681SAndroid Build Coastguard Worker  foreach  Index = 0-31 in {
223*9880d681SAndroid Build Coastguard Worker    def ZMM#Index : X86Reg<"zmm"#Index, Index, [!cast<X86Reg>("YMM"#Index)]>,
224*9880d681SAndroid Build Coastguard Worker                    DwarfRegAlias<!cast<X86Reg>("XMM"#Index)>;
225*9880d681SAndroid Build Coastguard Worker  }
226*9880d681SAndroid Build Coastguard Worker}
227*9880d681SAndroid Build Coastguard Worker
228*9880d681SAndroid Build Coastguard Worker// Mask Registers, used by AVX-512 instructions.
229*9880d681SAndroid Build Coastguard Workerdef K0 : X86Reg<"k0", 0>, DwarfRegNum<[118,  93,  93]>;
230*9880d681SAndroid Build Coastguard Workerdef K1 : X86Reg<"k1", 1>, DwarfRegNum<[119,  94,  94]>;
231*9880d681SAndroid Build Coastguard Workerdef K2 : X86Reg<"k2", 2>, DwarfRegNum<[120,  95,  95]>;
232*9880d681SAndroid Build Coastguard Workerdef K3 : X86Reg<"k3", 3>, DwarfRegNum<[121,  96,  96]>;
233*9880d681SAndroid Build Coastguard Workerdef K4 : X86Reg<"k4", 4>, DwarfRegNum<[122,  97,  97]>;
234*9880d681SAndroid Build Coastguard Workerdef K5 : X86Reg<"k5", 5>, DwarfRegNum<[123,  98,  98]>;
235*9880d681SAndroid Build Coastguard Workerdef K6 : X86Reg<"k6", 6>, DwarfRegNum<[124,  99,  99]>;
236*9880d681SAndroid Build Coastguard Workerdef K7 : X86Reg<"k7", 7>, DwarfRegNum<[125, 100, 100]>;
237*9880d681SAndroid Build Coastguard Worker
238*9880d681SAndroid Build Coastguard Worker// Floating point stack registers. These don't map one-to-one to the FP
239*9880d681SAndroid Build Coastguard Worker// pseudo registers, but we still mark them as aliasing FP registers. That
240*9880d681SAndroid Build Coastguard Worker// way both kinds can be live without exceeding the stack depth. ST registers
241*9880d681SAndroid Build Coastguard Worker// are only live around inline assembly.
242*9880d681SAndroid Build Coastguard Workerdef ST0 : X86Reg<"st(0)", 0>, DwarfRegNum<[33, 12, 11]>;
243*9880d681SAndroid Build Coastguard Workerdef ST1 : X86Reg<"st(1)", 1>, DwarfRegNum<[34, 13, 12]>;
244*9880d681SAndroid Build Coastguard Workerdef ST2 : X86Reg<"st(2)", 2>, DwarfRegNum<[35, 14, 13]>;
245*9880d681SAndroid Build Coastguard Workerdef ST3 : X86Reg<"st(3)", 3>, DwarfRegNum<[36, 15, 14]>;
246*9880d681SAndroid Build Coastguard Workerdef ST4 : X86Reg<"st(4)", 4>, DwarfRegNum<[37, 16, 15]>;
247*9880d681SAndroid Build Coastguard Workerdef ST5 : X86Reg<"st(5)", 5>, DwarfRegNum<[38, 17, 16]>;
248*9880d681SAndroid Build Coastguard Workerdef ST6 : X86Reg<"st(6)", 6>, DwarfRegNum<[39, 18, 17]>;
249*9880d681SAndroid Build Coastguard Workerdef ST7 : X86Reg<"st(7)", 7>, DwarfRegNum<[40, 19, 18]>;
250*9880d681SAndroid Build Coastguard Worker
251*9880d681SAndroid Build Coastguard Worker// Floating-point status word
252*9880d681SAndroid Build Coastguard Workerdef FPSW : X86Reg<"fpsw", 0>;
253*9880d681SAndroid Build Coastguard Worker
254*9880d681SAndroid Build Coastguard Worker// Status flags register
255*9880d681SAndroid Build Coastguard Workerdef EFLAGS : X86Reg<"flags", 0>;
256*9880d681SAndroid Build Coastguard Worker
257*9880d681SAndroid Build Coastguard Worker// Segment registers
258*9880d681SAndroid Build Coastguard Workerdef CS : X86Reg<"cs", 1>;
259*9880d681SAndroid Build Coastguard Workerdef DS : X86Reg<"ds", 3>;
260*9880d681SAndroid Build Coastguard Workerdef SS : X86Reg<"ss", 2>;
261*9880d681SAndroid Build Coastguard Workerdef ES : X86Reg<"es", 0>;
262*9880d681SAndroid Build Coastguard Workerdef FS : X86Reg<"fs", 4>;
263*9880d681SAndroid Build Coastguard Workerdef GS : X86Reg<"gs", 5>;
264*9880d681SAndroid Build Coastguard Worker
265*9880d681SAndroid Build Coastguard Worker// Debug registers
266*9880d681SAndroid Build Coastguard Workerdef DR0  : X86Reg<"dr0",   0>;
267*9880d681SAndroid Build Coastguard Workerdef DR1  : X86Reg<"dr1",   1>;
268*9880d681SAndroid Build Coastguard Workerdef DR2  : X86Reg<"dr2",   2>;
269*9880d681SAndroid Build Coastguard Workerdef DR3  : X86Reg<"dr3",   3>;
270*9880d681SAndroid Build Coastguard Workerdef DR4  : X86Reg<"dr4",   4>;
271*9880d681SAndroid Build Coastguard Workerdef DR5  : X86Reg<"dr5",   5>;
272*9880d681SAndroid Build Coastguard Workerdef DR6  : X86Reg<"dr6",   6>;
273*9880d681SAndroid Build Coastguard Workerdef DR7  : X86Reg<"dr7",   7>;
274*9880d681SAndroid Build Coastguard Workerdef DR8  : X86Reg<"dr8",   8>;
275*9880d681SAndroid Build Coastguard Workerdef DR9  : X86Reg<"dr9",   9>;
276*9880d681SAndroid Build Coastguard Workerdef DR10 : X86Reg<"dr10", 10>;
277*9880d681SAndroid Build Coastguard Workerdef DR11 : X86Reg<"dr11", 11>;
278*9880d681SAndroid Build Coastguard Workerdef DR12 : X86Reg<"dr12", 12>;
279*9880d681SAndroid Build Coastguard Workerdef DR13 : X86Reg<"dr13", 13>;
280*9880d681SAndroid Build Coastguard Workerdef DR14 : X86Reg<"dr14", 14>;
281*9880d681SAndroid Build Coastguard Workerdef DR15 : X86Reg<"dr15", 15>;
282*9880d681SAndroid Build Coastguard Worker
283*9880d681SAndroid Build Coastguard Worker// Control registers
284*9880d681SAndroid Build Coastguard Workerdef CR0  : X86Reg<"cr0",   0>;
285*9880d681SAndroid Build Coastguard Workerdef CR1  : X86Reg<"cr1",   1>;
286*9880d681SAndroid Build Coastguard Workerdef CR2  : X86Reg<"cr2",   2>;
287*9880d681SAndroid Build Coastguard Workerdef CR3  : X86Reg<"cr3",   3>;
288*9880d681SAndroid Build Coastguard Workerdef CR4  : X86Reg<"cr4",   4>;
289*9880d681SAndroid Build Coastguard Workerdef CR5  : X86Reg<"cr5",   5>;
290*9880d681SAndroid Build Coastguard Workerdef CR6  : X86Reg<"cr6",   6>;
291*9880d681SAndroid Build Coastguard Workerdef CR7  : X86Reg<"cr7",   7>;
292*9880d681SAndroid Build Coastguard Workerdef CR8  : X86Reg<"cr8",   8>;
293*9880d681SAndroid Build Coastguard Workerdef CR9  : X86Reg<"cr9",   9>;
294*9880d681SAndroid Build Coastguard Workerdef CR10 : X86Reg<"cr10", 10>;
295*9880d681SAndroid Build Coastguard Workerdef CR11 : X86Reg<"cr11", 11>;
296*9880d681SAndroid Build Coastguard Workerdef CR12 : X86Reg<"cr12", 12>;
297*9880d681SAndroid Build Coastguard Workerdef CR13 : X86Reg<"cr13", 13>;
298*9880d681SAndroid Build Coastguard Workerdef CR14 : X86Reg<"cr14", 14>;
299*9880d681SAndroid Build Coastguard Workerdef CR15 : X86Reg<"cr15", 15>;
300*9880d681SAndroid Build Coastguard Worker
301*9880d681SAndroid Build Coastguard Worker// Pseudo index registers
302*9880d681SAndroid Build Coastguard Workerdef EIZ : X86Reg<"eiz", 4>;
303*9880d681SAndroid Build Coastguard Workerdef RIZ : X86Reg<"riz", 4>;
304*9880d681SAndroid Build Coastguard Worker
305*9880d681SAndroid Build Coastguard Worker// Bound registers, used in MPX instructions
306*9880d681SAndroid Build Coastguard Workerdef BND0 : X86Reg<"bnd0",   0>;
307*9880d681SAndroid Build Coastguard Workerdef BND1 : X86Reg<"bnd1",   1>;
308*9880d681SAndroid Build Coastguard Workerdef BND2 : X86Reg<"bnd2",   2>;
309*9880d681SAndroid Build Coastguard Workerdef BND3 : X86Reg<"bnd3",   3>;
310*9880d681SAndroid Build Coastguard Worker
311*9880d681SAndroid Build Coastguard Worker//===----------------------------------------------------------------------===//
312*9880d681SAndroid Build Coastguard Worker// Register Class Definitions... now that we have all of the pieces, define the
313*9880d681SAndroid Build Coastguard Worker// top-level register classes.  The order specified in the register list is
314*9880d681SAndroid Build Coastguard Worker// implicitly defined to be the register allocation order.
315*9880d681SAndroid Build Coastguard Worker//
316*9880d681SAndroid Build Coastguard Worker
317*9880d681SAndroid Build Coastguard Worker// List call-clobbered registers before callee-save registers. RBX, RBP, (and
318*9880d681SAndroid Build Coastguard Worker// R12, R13, R14, and R15 for X86-64) are callee-save registers.
319*9880d681SAndroid Build Coastguard Worker// In 64-mode, there are 12 additional i8 registers, SIL, DIL, BPL, SPL, and
320*9880d681SAndroid Build Coastguard Worker// R8B, ... R15B.
321*9880d681SAndroid Build Coastguard Worker// Allocate R12 and R13 last, as these require an extra byte when
322*9880d681SAndroid Build Coastguard Worker// encoded in x86_64 instructions.
323*9880d681SAndroid Build Coastguard Worker// FIXME: Allow AH, CH, DH, BH to be used as general-purpose registers in
324*9880d681SAndroid Build Coastguard Worker// 64-bit mode. The main complication is that they cannot be encoded in an
325*9880d681SAndroid Build Coastguard Worker// instruction requiring a REX prefix, while SIL, DIL, BPL, R8D, etc.
326*9880d681SAndroid Build Coastguard Worker// require a REX prefix. For example, "addb %ah, %dil" and "movzbl %ah, %r8d"
327*9880d681SAndroid Build Coastguard Worker// cannot be encoded.
328*9880d681SAndroid Build Coastguard Workerdef GR8 : RegisterClass<"X86", [i8],  8,
329*9880d681SAndroid Build Coastguard Worker                        (add AL, CL, DL, AH, CH, DH, BL, BH, SIL, DIL, BPL, SPL,
330*9880d681SAndroid Build Coastguard Worker                             R8B, R9B, R10B, R11B, R14B, R15B, R12B, R13B)> {
331*9880d681SAndroid Build Coastguard Worker  let AltOrders = [(sub GR8, AH, BH, CH, DH)];
332*9880d681SAndroid Build Coastguard Worker  let AltOrderSelect = [{
333*9880d681SAndroid Build Coastguard Worker    return MF.getSubtarget<X86Subtarget>().is64Bit();
334*9880d681SAndroid Build Coastguard Worker  }];
335*9880d681SAndroid Build Coastguard Worker}
336*9880d681SAndroid Build Coastguard Worker
337*9880d681SAndroid Build Coastguard Workerdef GR16 : RegisterClass<"X86", [i16], 16,
338*9880d681SAndroid Build Coastguard Worker                         (add AX, CX, DX, SI, DI, BX, BP, SP,
339*9880d681SAndroid Build Coastguard Worker                              R8W, R9W, R10W, R11W, R14W, R15W, R12W, R13W)>;
340*9880d681SAndroid Build Coastguard Worker
341*9880d681SAndroid Build Coastguard Workerdef GR32 : RegisterClass<"X86", [i32], 32,
342*9880d681SAndroid Build Coastguard Worker                         (add EAX, ECX, EDX, ESI, EDI, EBX, EBP, ESP,
343*9880d681SAndroid Build Coastguard Worker                              R8D, R9D, R10D, R11D, R14D, R15D, R12D, R13D)>;
344*9880d681SAndroid Build Coastguard Worker
345*9880d681SAndroid Build Coastguard Worker// GR64 - 64-bit GPRs. This oddly includes RIP, which isn't accurate, since
346*9880d681SAndroid Build Coastguard Worker// RIP isn't really a register and it can't be used anywhere except in an
347*9880d681SAndroid Build Coastguard Worker// address, but it doesn't cause trouble.
348*9880d681SAndroid Build Coastguard Workerdef GR64 : RegisterClass<"X86", [i64], 64,
349*9880d681SAndroid Build Coastguard Worker                         (add RAX, RCX, RDX, RSI, RDI, R8, R9, R10, R11,
350*9880d681SAndroid Build Coastguard Worker                              RBX, R14, R15, R12, R13, RBP, RSP, RIP)>;
351*9880d681SAndroid Build Coastguard Worker
352*9880d681SAndroid Build Coastguard Worker// Segment registers for use by MOV instructions (and others) that have a
353*9880d681SAndroid Build Coastguard Worker//   segment register as one operand.  Always contain a 16-bit segment
354*9880d681SAndroid Build Coastguard Worker//   descriptor.
355*9880d681SAndroid Build Coastguard Workerdef SEGMENT_REG : RegisterClass<"X86", [i16], 16, (add CS, DS, SS, ES, FS, GS)>;
356*9880d681SAndroid Build Coastguard Worker
357*9880d681SAndroid Build Coastguard Worker// Debug registers.
358*9880d681SAndroid Build Coastguard Workerdef DEBUG_REG : RegisterClass<"X86", [i32], 32, (sequence "DR%u", 0, 7)>;
359*9880d681SAndroid Build Coastguard Worker
360*9880d681SAndroid Build Coastguard Worker// Control registers.
361*9880d681SAndroid Build Coastguard Workerdef CONTROL_REG : RegisterClass<"X86", [i64], 64, (sequence "CR%u", 0, 15)>;
362*9880d681SAndroid Build Coastguard Worker
363*9880d681SAndroid Build Coastguard Worker// GR8_ABCD_L, GR8_ABCD_H, GR16_ABCD, GR32_ABCD, GR64_ABCD - Subclasses of
364*9880d681SAndroid Build Coastguard Worker// GR8, GR16, GR32, and GR64 which contain just the "a" "b", "c", and "d"
365*9880d681SAndroid Build Coastguard Worker// registers. On x86-32, GR16_ABCD and GR32_ABCD are classes for registers
366*9880d681SAndroid Build Coastguard Worker// that support 8-bit subreg operations. On x86-64, GR16_ABCD, GR32_ABCD,
367*9880d681SAndroid Build Coastguard Worker// and GR64_ABCD are classes for registers that support 8-bit h-register
368*9880d681SAndroid Build Coastguard Worker// operations.
369*9880d681SAndroid Build Coastguard Workerdef GR8_ABCD_L : RegisterClass<"X86", [i8], 8, (add AL, CL, DL, BL)>;
370*9880d681SAndroid Build Coastguard Workerdef GR8_ABCD_H : RegisterClass<"X86", [i8], 8, (add AH, CH, DH, BH)>;
371*9880d681SAndroid Build Coastguard Workerdef GR16_ABCD : RegisterClass<"X86", [i16], 16, (add AX, CX, DX, BX)>;
372*9880d681SAndroid Build Coastguard Workerdef GR32_ABCD : RegisterClass<"X86", [i32], 32, (add EAX, ECX, EDX, EBX)>;
373*9880d681SAndroid Build Coastguard Workerdef GR64_ABCD : RegisterClass<"X86", [i64], 64, (add RAX, RCX, RDX, RBX)>;
374*9880d681SAndroid Build Coastguard Workerdef GR32_TC   : RegisterClass<"X86", [i32], 32, (add EAX, ECX, EDX)>;
375*9880d681SAndroid Build Coastguard Workerdef GR64_TC   : RegisterClass<"X86", [i64], 64, (add RAX, RCX, RDX, RSI, RDI,
376*9880d681SAndroid Build Coastguard Worker                                                     R8, R9, R11, RIP)>;
377*9880d681SAndroid Build Coastguard Workerdef GR64_TCW64 : RegisterClass<"X86", [i64], 64, (add RAX, RCX, RDX,
378*9880d681SAndroid Build Coastguard Worker                                                      R8, R9, R10, R11, RIP)>;
379*9880d681SAndroid Build Coastguard Worker
380*9880d681SAndroid Build Coastguard Worker// GR8_NOREX - GR8 registers which do not require a REX prefix.
381*9880d681SAndroid Build Coastguard Workerdef GR8_NOREX : RegisterClass<"X86", [i8], 8,
382*9880d681SAndroid Build Coastguard Worker                              (add AL, CL, DL, AH, CH, DH, BL, BH)> {
383*9880d681SAndroid Build Coastguard Worker  let AltOrders = [(sub GR8_NOREX, AH, BH, CH, DH)];
384*9880d681SAndroid Build Coastguard Worker  let AltOrderSelect = [{
385*9880d681SAndroid Build Coastguard Worker    return MF.getSubtarget<X86Subtarget>().is64Bit();
386*9880d681SAndroid Build Coastguard Worker  }];
387*9880d681SAndroid Build Coastguard Worker}
388*9880d681SAndroid Build Coastguard Worker// GR16_NOREX - GR16 registers which do not require a REX prefix.
389*9880d681SAndroid Build Coastguard Workerdef GR16_NOREX : RegisterClass<"X86", [i16], 16,
390*9880d681SAndroid Build Coastguard Worker                               (add AX, CX, DX, SI, DI, BX, BP, SP)>;
391*9880d681SAndroid Build Coastguard Worker// GR32_NOREX - GR32 registers which do not require a REX prefix.
392*9880d681SAndroid Build Coastguard Workerdef GR32_NOREX : RegisterClass<"X86", [i32], 32,
393*9880d681SAndroid Build Coastguard Worker                               (add EAX, ECX, EDX, ESI, EDI, EBX, EBP, ESP)>;
394*9880d681SAndroid Build Coastguard Worker// GR64_NOREX - GR64 registers which do not require a REX prefix.
395*9880d681SAndroid Build Coastguard Workerdef GR64_NOREX : RegisterClass<"X86", [i64], 64,
396*9880d681SAndroid Build Coastguard Worker                            (add RAX, RCX, RDX, RSI, RDI, RBX, RBP, RSP, RIP)>;
397*9880d681SAndroid Build Coastguard Worker
398*9880d681SAndroid Build Coastguard Worker// GR32_NOAX - GR32 registers except EAX. Used by AddRegFrm of XCHG32 in 64-bit
399*9880d681SAndroid Build Coastguard Worker// mode to prevent encoding using the 0x90 NOP encoding. xchg %eax, %eax needs
400*9880d681SAndroid Build Coastguard Worker// to clear upper 32-bits of RAX so is not a NOP.
401*9880d681SAndroid Build Coastguard Workerdef GR32_NOAX : RegisterClass<"X86", [i32], 32, (sub GR32, EAX)>;
402*9880d681SAndroid Build Coastguard Worker
403*9880d681SAndroid Build Coastguard Worker// GR32_NOSP - GR32 registers except ESP.
404*9880d681SAndroid Build Coastguard Workerdef GR32_NOSP : RegisterClass<"X86", [i32], 32, (sub GR32, ESP)>;
405*9880d681SAndroid Build Coastguard Worker
406*9880d681SAndroid Build Coastguard Worker// GR64_NOSP - GR64 registers except RSP (and RIP).
407*9880d681SAndroid Build Coastguard Workerdef GR64_NOSP : RegisterClass<"X86", [i64], 64, (sub GR64, RSP, RIP)>;
408*9880d681SAndroid Build Coastguard Worker
409*9880d681SAndroid Build Coastguard Worker// GR32_NOREX_NOSP - GR32 registers which do not require a REX prefix except
410*9880d681SAndroid Build Coastguard Worker// ESP.
411*9880d681SAndroid Build Coastguard Workerdef GR32_NOREX_NOSP : RegisterClass<"X86", [i32], 32,
412*9880d681SAndroid Build Coastguard Worker                                    (and GR32_NOREX, GR32_NOSP)>;
413*9880d681SAndroid Build Coastguard Worker
414*9880d681SAndroid Build Coastguard Worker// GR64_NOREX_NOSP - GR64_NOREX registers except RSP.
415*9880d681SAndroid Build Coastguard Workerdef GR64_NOREX_NOSP : RegisterClass<"X86", [i64], 64,
416*9880d681SAndroid Build Coastguard Worker                                    (and GR64_NOREX, GR64_NOSP)>;
417*9880d681SAndroid Build Coastguard Worker
418*9880d681SAndroid Build Coastguard Worker// Register classes used for ABIs that use 32-bit address accesses,
419*9880d681SAndroid Build Coastguard Worker// while using the whole x84_64 ISA.
420*9880d681SAndroid Build Coastguard Worker
421*9880d681SAndroid Build Coastguard Worker// In such cases, it is fine to use RIP as we are sure the 32 high
422*9880d681SAndroid Build Coastguard Worker// bits are not set. We do not need variants for NOSP as RIP is not
423*9880d681SAndroid Build Coastguard Worker// allowed there.
424*9880d681SAndroid Build Coastguard Worker// RIP is not spilled anywhere for now, so stick to 32-bit alignment
425*9880d681SAndroid Build Coastguard Worker// to save on memory space.
426*9880d681SAndroid Build Coastguard Worker// FIXME: We could allow all 64bit registers, but we would need
427*9880d681SAndroid Build Coastguard Worker// something to check that the 32 high bits are not set,
428*9880d681SAndroid Build Coastguard Worker// which we do not have right now.
429*9880d681SAndroid Build Coastguard Workerdef LOW32_ADDR_ACCESS : RegisterClass<"X86", [i32], 32, (add GR32, RIP)>;
430*9880d681SAndroid Build Coastguard Worker
431*9880d681SAndroid Build Coastguard Worker// When RBP is used as a base pointer in a 32-bit addresses environement,
432*9880d681SAndroid Build Coastguard Worker// this is also safe to use the full register to access addresses.
433*9880d681SAndroid Build Coastguard Worker// Since RBP will never be spilled, stick to a 32 alignment to save
434*9880d681SAndroid Build Coastguard Worker// on memory consumption.
435*9880d681SAndroid Build Coastguard Workerdef LOW32_ADDR_ACCESS_RBP : RegisterClass<"X86", [i32], 32,
436*9880d681SAndroid Build Coastguard Worker                                          (add LOW32_ADDR_ACCESS, RBP)>;
437*9880d681SAndroid Build Coastguard Worker
438*9880d681SAndroid Build Coastguard Worker// A class to support the 'A' assembler constraint: EAX then EDX.
439*9880d681SAndroid Build Coastguard Workerdef GR32_AD : RegisterClass<"X86", [i32], 32, (add EAX, EDX)>;
440*9880d681SAndroid Build Coastguard Worker
441*9880d681SAndroid Build Coastguard Worker// Scalar SSE2 floating point registers.
442*9880d681SAndroid Build Coastguard Workerdef FR32 : RegisterClass<"X86", [f32], 32, (sequence "XMM%u", 0, 15)>;
443*9880d681SAndroid Build Coastguard Worker
444*9880d681SAndroid Build Coastguard Workerdef FR64 : RegisterClass<"X86", [f64], 64, (add FR32)>;
445*9880d681SAndroid Build Coastguard Worker
446*9880d681SAndroid Build Coastguard Workerdef FR128 : RegisterClass<"X86", [i128, f128], 128, (add FR32)>;
447*9880d681SAndroid Build Coastguard Worker
448*9880d681SAndroid Build Coastguard Worker
449*9880d681SAndroid Build Coastguard Worker// FIXME: This sets up the floating point register files as though they are f64
450*9880d681SAndroid Build Coastguard Worker// values, though they really are f80 values.  This will cause us to spill
451*9880d681SAndroid Build Coastguard Worker// values as 64-bit quantities instead of 80-bit quantities, which is much much
452*9880d681SAndroid Build Coastguard Worker// faster on common hardware.  In reality, this should be controlled by a
453*9880d681SAndroid Build Coastguard Worker// command line option or something.
454*9880d681SAndroid Build Coastguard Worker
455*9880d681SAndroid Build Coastguard Workerdef RFP32 : RegisterClass<"X86",[f32], 32, (sequence "FP%u", 0, 6)>;
456*9880d681SAndroid Build Coastguard Workerdef RFP64 : RegisterClass<"X86",[f64], 32, (add RFP32)>;
457*9880d681SAndroid Build Coastguard Workerdef RFP80 : RegisterClass<"X86",[f80], 32, (add RFP32)>;
458*9880d681SAndroid Build Coastguard Worker
459*9880d681SAndroid Build Coastguard Worker// Floating point stack registers (these are not allocatable by the
460*9880d681SAndroid Build Coastguard Worker// register allocator - the floating point stackifier is responsible
461*9880d681SAndroid Build Coastguard Worker// for transforming FPn allocations to STn registers)
462*9880d681SAndroid Build Coastguard Workerdef RST : RegisterClass<"X86", [f80, f64, f32], 32, (sequence "ST%u", 0, 7)> {
463*9880d681SAndroid Build Coastguard Worker  let isAllocatable = 0;
464*9880d681SAndroid Build Coastguard Worker}
465*9880d681SAndroid Build Coastguard Worker
466*9880d681SAndroid Build Coastguard Worker// Generic vector registers: VR64 and VR128.
467*9880d681SAndroid Build Coastguard Worker// Ensure that float types are declared first - only float is legal on SSE1.
468*9880d681SAndroid Build Coastguard Workerdef VR64: RegisterClass<"X86", [x86mmx], 64, (sequence "MM%u", 0, 7)>;
469*9880d681SAndroid Build Coastguard Workerdef VR128 : RegisterClass<"X86", [v4f32, v2f64, v16i8, v8i16, v4i32, v2i64],
470*9880d681SAndroid Build Coastguard Worker                          128, (add FR32)>;
471*9880d681SAndroid Build Coastguard Workerdef VR256 : RegisterClass<"X86", [v8f32, v4f64, v32i8, v16i16, v8i32, v4i64],
472*9880d681SAndroid Build Coastguard Worker                          256, (sequence "YMM%u", 0, 15)>;
473*9880d681SAndroid Build Coastguard Worker
474*9880d681SAndroid Build Coastguard Worker// Special classes that help the assembly parser choose some alternate
475*9880d681SAndroid Build Coastguard Worker// instructions to favor 2-byte VEX encodings.
476*9880d681SAndroid Build Coastguard Workerdef VR128L : RegisterClass<"X86", [v4f32, v2f64, v16i8, v8i16, v4i32, v2i64],
477*9880d681SAndroid Build Coastguard Worker                           128, (sequence "XMM%u", 0, 7)>;
478*9880d681SAndroid Build Coastguard Workerdef VR128H : RegisterClass<"X86", [v4f32, v2f64, v16i8, v8i16, v4i32, v2i64],
479*9880d681SAndroid Build Coastguard Worker                           128, (sequence "XMM%u", 8, 15)>;
480*9880d681SAndroid Build Coastguard Workerdef VR256L : RegisterClass<"X86", [v8f32, v4f64, v32i8, v16i16, v8i32, v4i64],
481*9880d681SAndroid Build Coastguard Worker                           256, (sequence "YMM%u", 0, 7)>;
482*9880d681SAndroid Build Coastguard Workerdef VR256H : RegisterClass<"X86", [v8f32, v4f64, v32i8, v16i16, v8i32, v4i64],
483*9880d681SAndroid Build Coastguard Worker                           256, (sequence "YMM%u", 8, 15)>;
484*9880d681SAndroid Build Coastguard Worker
485*9880d681SAndroid Build Coastguard Worker// Status flags registers.
486*9880d681SAndroid Build Coastguard Workerdef CCR : RegisterClass<"X86", [i32], 32, (add EFLAGS)> {
487*9880d681SAndroid Build Coastguard Worker  let CopyCost = -1;  // Don't allow copying of status registers.
488*9880d681SAndroid Build Coastguard Worker  let isAllocatable = 0;
489*9880d681SAndroid Build Coastguard Worker}
490*9880d681SAndroid Build Coastguard Workerdef FPCCR : RegisterClass<"X86", [i16], 16, (add FPSW)> {
491*9880d681SAndroid Build Coastguard Worker  let CopyCost = -1;  // Don't allow copying of status registers.
492*9880d681SAndroid Build Coastguard Worker  let isAllocatable = 0;
493*9880d681SAndroid Build Coastguard Worker}
494*9880d681SAndroid Build Coastguard Worker
495*9880d681SAndroid Build Coastguard Worker// AVX-512 vector/mask registers.
496*9880d681SAndroid Build Coastguard Workerdef VR512 : RegisterClass<"X86", [v16f32, v8f64, v64i8, v32i16, v16i32, v8i64],
497*9880d681SAndroid Build Coastguard Worker                          512, (sequence "ZMM%u", 0, 31)>;
498*9880d681SAndroid Build Coastguard Worker
499*9880d681SAndroid Build Coastguard Worker// Scalar AVX-512 floating point registers.
500*9880d681SAndroid Build Coastguard Workerdef FR32X : RegisterClass<"X86", [f32], 32, (sequence "XMM%u", 0, 31)>;
501*9880d681SAndroid Build Coastguard Worker
502*9880d681SAndroid Build Coastguard Workerdef FR64X : RegisterClass<"X86", [f64], 64, (add FR32X)>;
503*9880d681SAndroid Build Coastguard Worker
504*9880d681SAndroid Build Coastguard Worker// Extended VR128 and VR256 for AVX-512 instructions
505*9880d681SAndroid Build Coastguard Workerdef VR128X : RegisterClass<"X86", [v4f32, v2f64, v16i8, v8i16, v4i32, v2i64],
506*9880d681SAndroid Build Coastguard Worker                           128, (add FR32X)>;
507*9880d681SAndroid Build Coastguard Workerdef VR256X : RegisterClass<"X86", [v8f32, v4f64, v32i8, v16i16, v8i32, v4i64],
508*9880d681SAndroid Build Coastguard Worker                           256, (sequence "YMM%u", 0, 31)>;
509*9880d681SAndroid Build Coastguard Worker
510*9880d681SAndroid Build Coastguard Worker// Mask registers
511*9880d681SAndroid Build Coastguard Workerdef VK1     : RegisterClass<"X86", [i1],    16,  (sequence "K%u", 0, 7)> {let Size = 16;}
512*9880d681SAndroid Build Coastguard Workerdef VK2     : RegisterClass<"X86", [v2i1],  16,  (add VK1)> {let Size = 16;}
513*9880d681SAndroid Build Coastguard Workerdef VK4     : RegisterClass<"X86", [v4i1],  16,  (add VK2)> {let Size = 16;}
514*9880d681SAndroid Build Coastguard Workerdef VK8     : RegisterClass<"X86", [v8i1],  16,  (add VK4)> {let Size = 16;}
515*9880d681SAndroid Build Coastguard Workerdef VK16    : RegisterClass<"X86", [v16i1], 16, (add VK8)> {let Size = 16;}
516*9880d681SAndroid Build Coastguard Workerdef VK32    : RegisterClass<"X86", [v32i1], 32, (add VK16)> {let Size = 32;}
517*9880d681SAndroid Build Coastguard Workerdef VK64    : RegisterClass<"X86", [v64i1], 64, (add VK32)> {let Size = 64;}
518*9880d681SAndroid Build Coastguard Worker
519*9880d681SAndroid Build Coastguard Workerdef VK1WM   : RegisterClass<"X86", [i1],    16,  (sub VK1, K0)> {let Size = 16;}
520*9880d681SAndroid Build Coastguard Workerdef VK2WM   : RegisterClass<"X86", [v2i1],  16,  (sub VK2, K0)> {let Size = 16;}
521*9880d681SAndroid Build Coastguard Workerdef VK4WM   : RegisterClass<"X86", [v4i1],  16,  (sub VK4, K0)> {let Size = 16;}
522*9880d681SAndroid Build Coastguard Workerdef VK8WM   : RegisterClass<"X86", [v8i1],  16,  (sub VK8, K0)> {let Size = 16;}
523*9880d681SAndroid Build Coastguard Workerdef VK16WM  : RegisterClass<"X86", [v16i1], 16, (add VK8WM)>   {let Size = 16;}
524*9880d681SAndroid Build Coastguard Workerdef VK32WM  : RegisterClass<"X86", [v32i1], 32, (add VK16WM)> {let Size = 32;}
525*9880d681SAndroid Build Coastguard Workerdef VK64WM  : RegisterClass<"X86", [v64i1], 64, (add VK32WM)> {let Size = 64;}
526*9880d681SAndroid Build Coastguard Worker
527*9880d681SAndroid Build Coastguard Worker// Bound registers
528*9880d681SAndroid Build Coastguard Workerdef BNDR : RegisterClass<"X86", [v2i64], 128, (sequence "BND%u", 0, 3)>;
529