1*9880d681SAndroid Build Coastguard Worker//===-- X86InstrCMovSetCC.td - Conditional Move and SetCC --*- tablegen -*-===// 2*9880d681SAndroid Build Coastguard Worker// 3*9880d681SAndroid Build Coastguard Worker// The LLVM Compiler Infrastructure 4*9880d681SAndroid Build Coastguard Worker// 5*9880d681SAndroid Build Coastguard Worker// This file is distributed under the University of Illinois Open Source 6*9880d681SAndroid Build Coastguard Worker// License. See LICENSE.TXT for details. 7*9880d681SAndroid Build Coastguard Worker// 8*9880d681SAndroid Build Coastguard Worker//===----------------------------------------------------------------------===// 9*9880d681SAndroid Build Coastguard Worker// 10*9880d681SAndroid Build Coastguard Worker// This file describes the X86 conditional move and set on condition 11*9880d681SAndroid Build Coastguard Worker// instructions. 12*9880d681SAndroid Build Coastguard Worker// 13*9880d681SAndroid Build Coastguard Worker//===----------------------------------------------------------------------===// 14*9880d681SAndroid Build Coastguard Worker 15*9880d681SAndroid Build Coastguard Worker 16*9880d681SAndroid Build Coastguard Worker// CMOV instructions. 17*9880d681SAndroid Build Coastguard Workermulticlass CMOV<bits<8> opc, string Mnemonic, PatLeaf CondNode> { 18*9880d681SAndroid Build Coastguard Worker let Uses = [EFLAGS], Predicates = [HasCMov], Constraints = "$src1 = $dst", 19*9880d681SAndroid Build Coastguard Worker isCommutable = 1, SchedRW = [WriteALU] in { 20*9880d681SAndroid Build Coastguard Worker def NAME#16rr 21*9880d681SAndroid Build Coastguard Worker : I<opc, MRMSrcReg, (outs GR16:$dst), (ins GR16:$src1, GR16:$src2), 22*9880d681SAndroid Build Coastguard Worker !strconcat(Mnemonic, "{w}\t{$src2, $dst|$dst, $src2}"), 23*9880d681SAndroid Build Coastguard Worker [(set GR16:$dst, 24*9880d681SAndroid Build Coastguard Worker (X86cmov GR16:$src1, GR16:$src2, CondNode, EFLAGS))], 25*9880d681SAndroid Build Coastguard Worker IIC_CMOV16_RR>, TB, OpSize16; 26*9880d681SAndroid Build Coastguard Worker def NAME#32rr 27*9880d681SAndroid Build Coastguard Worker : I<opc, MRMSrcReg, (outs GR32:$dst), (ins GR32:$src1, GR32:$src2), 28*9880d681SAndroid Build Coastguard Worker !strconcat(Mnemonic, "{l}\t{$src2, $dst|$dst, $src2}"), 29*9880d681SAndroid Build Coastguard Worker [(set GR32:$dst, 30*9880d681SAndroid Build Coastguard Worker (X86cmov GR32:$src1, GR32:$src2, CondNode, EFLAGS))], 31*9880d681SAndroid Build Coastguard Worker IIC_CMOV32_RR>, TB, OpSize32; 32*9880d681SAndroid Build Coastguard Worker def NAME#64rr 33*9880d681SAndroid Build Coastguard Worker :RI<opc, MRMSrcReg, (outs GR64:$dst), (ins GR64:$src1, GR64:$src2), 34*9880d681SAndroid Build Coastguard Worker !strconcat(Mnemonic, "{q}\t{$src2, $dst|$dst, $src2}"), 35*9880d681SAndroid Build Coastguard Worker [(set GR64:$dst, 36*9880d681SAndroid Build Coastguard Worker (X86cmov GR64:$src1, GR64:$src2, CondNode, EFLAGS))], 37*9880d681SAndroid Build Coastguard Worker IIC_CMOV32_RR>, TB; 38*9880d681SAndroid Build Coastguard Worker } 39*9880d681SAndroid Build Coastguard Worker 40*9880d681SAndroid Build Coastguard Worker let Uses = [EFLAGS], Predicates = [HasCMov], Constraints = "$src1 = $dst", 41*9880d681SAndroid Build Coastguard Worker SchedRW = [WriteALULd, ReadAfterLd] in { 42*9880d681SAndroid Build Coastguard Worker def NAME#16rm 43*9880d681SAndroid Build Coastguard Worker : I<opc, MRMSrcMem, (outs GR16:$dst), (ins GR16:$src1, i16mem:$src2), 44*9880d681SAndroid Build Coastguard Worker !strconcat(Mnemonic, "{w}\t{$src2, $dst|$dst, $src2}"), 45*9880d681SAndroid Build Coastguard Worker [(set GR16:$dst, (X86cmov GR16:$src1, (loadi16 addr:$src2), 46*9880d681SAndroid Build Coastguard Worker CondNode, EFLAGS))], IIC_CMOV16_RM>, 47*9880d681SAndroid Build Coastguard Worker TB, OpSize16; 48*9880d681SAndroid Build Coastguard Worker def NAME#32rm 49*9880d681SAndroid Build Coastguard Worker : I<opc, MRMSrcMem, (outs GR32:$dst), (ins GR32:$src1, i32mem:$src2), 50*9880d681SAndroid Build Coastguard Worker !strconcat(Mnemonic, "{l}\t{$src2, $dst|$dst, $src2}"), 51*9880d681SAndroid Build Coastguard Worker [(set GR32:$dst, (X86cmov GR32:$src1, (loadi32 addr:$src2), 52*9880d681SAndroid Build Coastguard Worker CondNode, EFLAGS))], IIC_CMOV32_RM>, 53*9880d681SAndroid Build Coastguard Worker TB, OpSize32; 54*9880d681SAndroid Build Coastguard Worker def NAME#64rm 55*9880d681SAndroid Build Coastguard Worker :RI<opc, MRMSrcMem, (outs GR64:$dst), (ins GR64:$src1, i64mem:$src2), 56*9880d681SAndroid Build Coastguard Worker !strconcat(Mnemonic, "{q}\t{$src2, $dst|$dst, $src2}"), 57*9880d681SAndroid Build Coastguard Worker [(set GR64:$dst, (X86cmov GR64:$src1, (loadi64 addr:$src2), 58*9880d681SAndroid Build Coastguard Worker CondNode, EFLAGS))], IIC_CMOV32_RM>, TB; 59*9880d681SAndroid Build Coastguard Worker } // Uses = [EFLAGS], Predicates = [HasCMov], Constraints = "$src1 = $dst" 60*9880d681SAndroid Build Coastguard Worker} // end multiclass 61*9880d681SAndroid Build Coastguard Worker 62*9880d681SAndroid Build Coastguard Worker 63*9880d681SAndroid Build Coastguard Worker// Conditional Moves. 64*9880d681SAndroid Build Coastguard Workerdefm CMOVO : CMOV<0x40, "cmovo" , X86_COND_O>; 65*9880d681SAndroid Build Coastguard Workerdefm CMOVNO : CMOV<0x41, "cmovno", X86_COND_NO>; 66*9880d681SAndroid Build Coastguard Workerdefm CMOVB : CMOV<0x42, "cmovb" , X86_COND_B>; 67*9880d681SAndroid Build Coastguard Workerdefm CMOVAE : CMOV<0x43, "cmovae", X86_COND_AE>; 68*9880d681SAndroid Build Coastguard Workerdefm CMOVE : CMOV<0x44, "cmove" , X86_COND_E>; 69*9880d681SAndroid Build Coastguard Workerdefm CMOVNE : CMOV<0x45, "cmovne", X86_COND_NE>; 70*9880d681SAndroid Build Coastguard Workerdefm CMOVBE : CMOV<0x46, "cmovbe", X86_COND_BE>; 71*9880d681SAndroid Build Coastguard Workerdefm CMOVA : CMOV<0x47, "cmova" , X86_COND_A>; 72*9880d681SAndroid Build Coastguard Workerdefm CMOVS : CMOV<0x48, "cmovs" , X86_COND_S>; 73*9880d681SAndroid Build Coastguard Workerdefm CMOVNS : CMOV<0x49, "cmovns", X86_COND_NS>; 74*9880d681SAndroid Build Coastguard Workerdefm CMOVP : CMOV<0x4A, "cmovp" , X86_COND_P>; 75*9880d681SAndroid Build Coastguard Workerdefm CMOVNP : CMOV<0x4B, "cmovnp", X86_COND_NP>; 76*9880d681SAndroid Build Coastguard Workerdefm CMOVL : CMOV<0x4C, "cmovl" , X86_COND_L>; 77*9880d681SAndroid Build Coastguard Workerdefm CMOVGE : CMOV<0x4D, "cmovge", X86_COND_GE>; 78*9880d681SAndroid Build Coastguard Workerdefm CMOVLE : CMOV<0x4E, "cmovle", X86_COND_LE>; 79*9880d681SAndroid Build Coastguard Workerdefm CMOVG : CMOV<0x4F, "cmovg" , X86_COND_G>; 80*9880d681SAndroid Build Coastguard Worker 81*9880d681SAndroid Build Coastguard Worker 82*9880d681SAndroid Build Coastguard Worker// SetCC instructions. 83*9880d681SAndroid Build Coastguard Workermulticlass SETCC<bits<8> opc, string Mnemonic, PatLeaf OpNode> { 84*9880d681SAndroid Build Coastguard Worker let Uses = [EFLAGS] in { 85*9880d681SAndroid Build Coastguard Worker def r : I<opc, MRMXr, (outs GR8:$dst), (ins), 86*9880d681SAndroid Build Coastguard Worker !strconcat(Mnemonic, "\t$dst"), 87*9880d681SAndroid Build Coastguard Worker [(set GR8:$dst, (X86setcc OpNode, EFLAGS))], 88*9880d681SAndroid Build Coastguard Worker IIC_SET_R>, TB, Sched<[WriteALU]>; 89*9880d681SAndroid Build Coastguard Worker def m : I<opc, MRMXm, (outs), (ins i8mem:$dst), 90*9880d681SAndroid Build Coastguard Worker !strconcat(Mnemonic, "\t$dst"), 91*9880d681SAndroid Build Coastguard Worker [(store (X86setcc OpNode, EFLAGS), addr:$dst)], 92*9880d681SAndroid Build Coastguard Worker IIC_SET_M>, TB, Sched<[WriteALU, WriteStore]>; 93*9880d681SAndroid Build Coastguard Worker } // Uses = [EFLAGS] 94*9880d681SAndroid Build Coastguard Worker} 95*9880d681SAndroid Build Coastguard Worker 96*9880d681SAndroid Build Coastguard Workerdefm SETO : SETCC<0x90, "seto", X86_COND_O>; // is overflow bit set 97*9880d681SAndroid Build Coastguard Workerdefm SETNO : SETCC<0x91, "setno", X86_COND_NO>; // is overflow bit not set 98*9880d681SAndroid Build Coastguard Workerdefm SETB : SETCC<0x92, "setb", X86_COND_B>; // unsigned less than 99*9880d681SAndroid Build Coastguard Workerdefm SETAE : SETCC<0x93, "setae", X86_COND_AE>; // unsigned greater or equal 100*9880d681SAndroid Build Coastguard Workerdefm SETE : SETCC<0x94, "sete", X86_COND_E>; // equal to 101*9880d681SAndroid Build Coastguard Workerdefm SETNE : SETCC<0x95, "setne", X86_COND_NE>; // not equal to 102*9880d681SAndroid Build Coastguard Workerdefm SETBE : SETCC<0x96, "setbe", X86_COND_BE>; // unsigned less than or equal 103*9880d681SAndroid Build Coastguard Workerdefm SETA : SETCC<0x97, "seta", X86_COND_A>; // unsigned greater than 104*9880d681SAndroid Build Coastguard Workerdefm SETS : SETCC<0x98, "sets", X86_COND_S>; // is signed bit set 105*9880d681SAndroid Build Coastguard Workerdefm SETNS : SETCC<0x99, "setns", X86_COND_NS>; // is not signed 106*9880d681SAndroid Build Coastguard Workerdefm SETP : SETCC<0x9A, "setp", X86_COND_P>; // is parity bit set 107*9880d681SAndroid Build Coastguard Workerdefm SETNP : SETCC<0x9B, "setnp", X86_COND_NP>; // is parity bit not set 108*9880d681SAndroid Build Coastguard Workerdefm SETL : SETCC<0x9C, "setl", X86_COND_L>; // signed less than 109*9880d681SAndroid Build Coastguard Workerdefm SETGE : SETCC<0x9D, "setge", X86_COND_GE>; // signed greater or equal 110*9880d681SAndroid Build Coastguard Workerdefm SETLE : SETCC<0x9E, "setle", X86_COND_LE>; // signed less than or equal 111*9880d681SAndroid Build Coastguard Workerdefm SETG : SETCC<0x9F, "setg", X86_COND_G>; // signed greater than 112*9880d681SAndroid Build Coastguard Worker 113