xref: /aosp_15_r20/external/llvm/lib/Target/X86/MCTargetDesc/X86MCCodeEmitter.cpp (revision 9880d6810fe72a1726cb53787c6711e909410d58)
1*9880d681SAndroid Build Coastguard Worker //===-- X86MCCodeEmitter.cpp - Convert X86 code to machine code -----------===//
2*9880d681SAndroid Build Coastguard Worker //
3*9880d681SAndroid Build Coastguard Worker //                     The LLVM Compiler Infrastructure
4*9880d681SAndroid Build Coastguard Worker //
5*9880d681SAndroid Build Coastguard Worker // This file is distributed under the University of Illinois Open Source
6*9880d681SAndroid Build Coastguard Worker // License. See LICENSE.TXT for details.
7*9880d681SAndroid Build Coastguard Worker //
8*9880d681SAndroid Build Coastguard Worker //===----------------------------------------------------------------------===//
9*9880d681SAndroid Build Coastguard Worker //
10*9880d681SAndroid Build Coastguard Worker // This file implements the X86MCCodeEmitter class.
11*9880d681SAndroid Build Coastguard Worker //
12*9880d681SAndroid Build Coastguard Worker //===----------------------------------------------------------------------===//
13*9880d681SAndroid Build Coastguard Worker 
14*9880d681SAndroid Build Coastguard Worker #include "MCTargetDesc/X86MCTargetDesc.h"
15*9880d681SAndroid Build Coastguard Worker #include "MCTargetDesc/X86BaseInfo.h"
16*9880d681SAndroid Build Coastguard Worker #include "MCTargetDesc/X86FixupKinds.h"
17*9880d681SAndroid Build Coastguard Worker #include "llvm/MC/MCCodeEmitter.h"
18*9880d681SAndroid Build Coastguard Worker #include "llvm/MC/MCContext.h"
19*9880d681SAndroid Build Coastguard Worker #include "llvm/MC/MCExpr.h"
20*9880d681SAndroid Build Coastguard Worker #include "llvm/MC/MCInst.h"
21*9880d681SAndroid Build Coastguard Worker #include "llvm/MC/MCInstrInfo.h"
22*9880d681SAndroid Build Coastguard Worker #include "llvm/MC/MCRegisterInfo.h"
23*9880d681SAndroid Build Coastguard Worker #include "llvm/MC/MCSubtargetInfo.h"
24*9880d681SAndroid Build Coastguard Worker #include "llvm/MC/MCSymbol.h"
25*9880d681SAndroid Build Coastguard Worker #include "llvm/Support/raw_ostream.h"
26*9880d681SAndroid Build Coastguard Worker 
27*9880d681SAndroid Build Coastguard Worker using namespace llvm;
28*9880d681SAndroid Build Coastguard Worker 
29*9880d681SAndroid Build Coastguard Worker #define DEBUG_TYPE "mccodeemitter"
30*9880d681SAndroid Build Coastguard Worker 
31*9880d681SAndroid Build Coastguard Worker namespace {
32*9880d681SAndroid Build Coastguard Worker class X86MCCodeEmitter : public MCCodeEmitter {
33*9880d681SAndroid Build Coastguard Worker   X86MCCodeEmitter(const X86MCCodeEmitter &) = delete;
34*9880d681SAndroid Build Coastguard Worker   void operator=(const X86MCCodeEmitter &) = delete;
35*9880d681SAndroid Build Coastguard Worker   const MCInstrInfo &MCII;
36*9880d681SAndroid Build Coastguard Worker   MCContext &Ctx;
37*9880d681SAndroid Build Coastguard Worker public:
X86MCCodeEmitter(const MCInstrInfo & mcii,MCContext & ctx)38*9880d681SAndroid Build Coastguard Worker   X86MCCodeEmitter(const MCInstrInfo &mcii, MCContext &ctx)
39*9880d681SAndroid Build Coastguard Worker     : MCII(mcii), Ctx(ctx) {
40*9880d681SAndroid Build Coastguard Worker   }
41*9880d681SAndroid Build Coastguard Worker 
~X86MCCodeEmitter()42*9880d681SAndroid Build Coastguard Worker   ~X86MCCodeEmitter() override {}
43*9880d681SAndroid Build Coastguard Worker 
is64BitMode(const MCSubtargetInfo & STI) const44*9880d681SAndroid Build Coastguard Worker   bool is64BitMode(const MCSubtargetInfo &STI) const {
45*9880d681SAndroid Build Coastguard Worker     return STI.getFeatureBits()[X86::Mode64Bit];
46*9880d681SAndroid Build Coastguard Worker   }
47*9880d681SAndroid Build Coastguard Worker 
is32BitMode(const MCSubtargetInfo & STI) const48*9880d681SAndroid Build Coastguard Worker   bool is32BitMode(const MCSubtargetInfo &STI) const {
49*9880d681SAndroid Build Coastguard Worker     return STI.getFeatureBits()[X86::Mode32Bit];
50*9880d681SAndroid Build Coastguard Worker   }
51*9880d681SAndroid Build Coastguard Worker 
is16BitMode(const MCSubtargetInfo & STI) const52*9880d681SAndroid Build Coastguard Worker   bool is16BitMode(const MCSubtargetInfo &STI) const {
53*9880d681SAndroid Build Coastguard Worker     return STI.getFeatureBits()[X86::Mode16Bit];
54*9880d681SAndroid Build Coastguard Worker   }
55*9880d681SAndroid Build Coastguard Worker 
56*9880d681SAndroid Build Coastguard Worker   /// Is16BitMemOperand - Return true if the specified instruction has
57*9880d681SAndroid Build Coastguard Worker   /// a 16-bit memory operand. Op specifies the operand # of the memoperand.
Is16BitMemOperand(const MCInst & MI,unsigned Op,const MCSubtargetInfo & STI) const58*9880d681SAndroid Build Coastguard Worker   bool Is16BitMemOperand(const MCInst &MI, unsigned Op,
59*9880d681SAndroid Build Coastguard Worker                          const MCSubtargetInfo &STI) const {
60*9880d681SAndroid Build Coastguard Worker     const MCOperand &BaseReg  = MI.getOperand(Op+X86::AddrBaseReg);
61*9880d681SAndroid Build Coastguard Worker     const MCOperand &IndexReg = MI.getOperand(Op+X86::AddrIndexReg);
62*9880d681SAndroid Build Coastguard Worker     const MCOperand &Disp     = MI.getOperand(Op+X86::AddrDisp);
63*9880d681SAndroid Build Coastguard Worker 
64*9880d681SAndroid Build Coastguard Worker     if (is16BitMode(STI) && BaseReg.getReg() == 0 &&
65*9880d681SAndroid Build Coastguard Worker         Disp.isImm() && Disp.getImm() < 0x10000)
66*9880d681SAndroid Build Coastguard Worker       return true;
67*9880d681SAndroid Build Coastguard Worker     if ((BaseReg.getReg() != 0 &&
68*9880d681SAndroid Build Coastguard Worker          X86MCRegisterClasses[X86::GR16RegClassID].contains(BaseReg.getReg())) ||
69*9880d681SAndroid Build Coastguard Worker         (IndexReg.getReg() != 0 &&
70*9880d681SAndroid Build Coastguard Worker          X86MCRegisterClasses[X86::GR16RegClassID].contains(IndexReg.getReg())))
71*9880d681SAndroid Build Coastguard Worker       return true;
72*9880d681SAndroid Build Coastguard Worker     return false;
73*9880d681SAndroid Build Coastguard Worker   }
74*9880d681SAndroid Build Coastguard Worker 
GetX86RegNum(const MCOperand & MO) const75*9880d681SAndroid Build Coastguard Worker   unsigned GetX86RegNum(const MCOperand &MO) const {
76*9880d681SAndroid Build Coastguard Worker     return Ctx.getRegisterInfo()->getEncodingValue(MO.getReg()) & 0x7;
77*9880d681SAndroid Build Coastguard Worker   }
78*9880d681SAndroid Build Coastguard Worker 
getX86RegEncoding(const MCInst & MI,unsigned OpNum) const79*9880d681SAndroid Build Coastguard Worker   unsigned getX86RegEncoding(const MCInst &MI, unsigned OpNum) const {
80*9880d681SAndroid Build Coastguard Worker     return Ctx.getRegisterInfo()->getEncodingValue(
81*9880d681SAndroid Build Coastguard Worker                                                  MI.getOperand(OpNum).getReg());
82*9880d681SAndroid Build Coastguard Worker   }
83*9880d681SAndroid Build Coastguard Worker 
isX86_64ExtendedReg(const MCInst & MI,unsigned OpNum) const84*9880d681SAndroid Build Coastguard Worker   bool isX86_64ExtendedReg(const MCInst &MI, unsigned OpNum) const {
85*9880d681SAndroid Build Coastguard Worker     return (getX86RegEncoding(MI, OpNum) >> 3) & 1;
86*9880d681SAndroid Build Coastguard Worker   }
87*9880d681SAndroid Build Coastguard Worker 
EmitByte(uint8_t C,unsigned & CurByte,raw_ostream & OS) const88*9880d681SAndroid Build Coastguard Worker   void EmitByte(uint8_t C, unsigned &CurByte, raw_ostream &OS) const {
89*9880d681SAndroid Build Coastguard Worker     OS << (char)C;
90*9880d681SAndroid Build Coastguard Worker     ++CurByte;
91*9880d681SAndroid Build Coastguard Worker   }
92*9880d681SAndroid Build Coastguard Worker 
EmitConstant(uint64_t Val,unsigned Size,unsigned & CurByte,raw_ostream & OS) const93*9880d681SAndroid Build Coastguard Worker   void EmitConstant(uint64_t Val, unsigned Size, unsigned &CurByte,
94*9880d681SAndroid Build Coastguard Worker                     raw_ostream &OS) const {
95*9880d681SAndroid Build Coastguard Worker     // Output the constant in little endian byte order.
96*9880d681SAndroid Build Coastguard Worker     for (unsigned i = 0; i != Size; ++i) {
97*9880d681SAndroid Build Coastguard Worker       EmitByte(Val & 255, CurByte, OS);
98*9880d681SAndroid Build Coastguard Worker       Val >>= 8;
99*9880d681SAndroid Build Coastguard Worker     }
100*9880d681SAndroid Build Coastguard Worker   }
101*9880d681SAndroid Build Coastguard Worker 
102*9880d681SAndroid Build Coastguard Worker   void EmitImmediate(const MCOperand &Disp, SMLoc Loc,
103*9880d681SAndroid Build Coastguard Worker                      unsigned ImmSize, MCFixupKind FixupKind,
104*9880d681SAndroid Build Coastguard Worker                      unsigned &CurByte, raw_ostream &OS,
105*9880d681SAndroid Build Coastguard Worker                      SmallVectorImpl<MCFixup> &Fixups,
106*9880d681SAndroid Build Coastguard Worker                      int ImmOffset = 0) const;
107*9880d681SAndroid Build Coastguard Worker 
ModRMByte(unsigned Mod,unsigned RegOpcode,unsigned RM)108*9880d681SAndroid Build Coastguard Worker   inline static uint8_t ModRMByte(unsigned Mod, unsigned RegOpcode,
109*9880d681SAndroid Build Coastguard Worker                                   unsigned RM) {
110*9880d681SAndroid Build Coastguard Worker     assert(Mod < 4 && RegOpcode < 8 && RM < 8 && "ModRM Fields out of range!");
111*9880d681SAndroid Build Coastguard Worker     return RM | (RegOpcode << 3) | (Mod << 6);
112*9880d681SAndroid Build Coastguard Worker   }
113*9880d681SAndroid Build Coastguard Worker 
EmitRegModRMByte(const MCOperand & ModRMReg,unsigned RegOpcodeFld,unsigned & CurByte,raw_ostream & OS) const114*9880d681SAndroid Build Coastguard Worker   void EmitRegModRMByte(const MCOperand &ModRMReg, unsigned RegOpcodeFld,
115*9880d681SAndroid Build Coastguard Worker                         unsigned &CurByte, raw_ostream &OS) const {
116*9880d681SAndroid Build Coastguard Worker     EmitByte(ModRMByte(3, RegOpcodeFld, GetX86RegNum(ModRMReg)), CurByte, OS);
117*9880d681SAndroid Build Coastguard Worker   }
118*9880d681SAndroid Build Coastguard Worker 
EmitSIBByte(unsigned SS,unsigned Index,unsigned Base,unsigned & CurByte,raw_ostream & OS) const119*9880d681SAndroid Build Coastguard Worker   void EmitSIBByte(unsigned SS, unsigned Index, unsigned Base,
120*9880d681SAndroid Build Coastguard Worker                    unsigned &CurByte, raw_ostream &OS) const {
121*9880d681SAndroid Build Coastguard Worker     // SIB byte is in the same format as the ModRMByte.
122*9880d681SAndroid Build Coastguard Worker     EmitByte(ModRMByte(SS, Index, Base), CurByte, OS);
123*9880d681SAndroid Build Coastguard Worker   }
124*9880d681SAndroid Build Coastguard Worker 
125*9880d681SAndroid Build Coastguard Worker   void emitMemModRMByte(const MCInst &MI, unsigned Op, unsigned RegOpcodeField,
126*9880d681SAndroid Build Coastguard Worker                         uint64_t TSFlags, bool Rex, unsigned &CurByte,
127*9880d681SAndroid Build Coastguard Worker                         raw_ostream &OS, SmallVectorImpl<MCFixup> &Fixups,
128*9880d681SAndroid Build Coastguard Worker                         const MCSubtargetInfo &STI) const;
129*9880d681SAndroid Build Coastguard Worker 
130*9880d681SAndroid Build Coastguard Worker   void encodeInstruction(const MCInst &MI, raw_ostream &OS,
131*9880d681SAndroid Build Coastguard Worker                          SmallVectorImpl<MCFixup> &Fixups,
132*9880d681SAndroid Build Coastguard Worker                          const MCSubtargetInfo &STI) const override;
133*9880d681SAndroid Build Coastguard Worker 
134*9880d681SAndroid Build Coastguard Worker   void EmitVEXOpcodePrefix(uint64_t TSFlags, unsigned &CurByte, int MemOperand,
135*9880d681SAndroid Build Coastguard Worker                            const MCInst &MI, const MCInstrDesc &Desc,
136*9880d681SAndroid Build Coastguard Worker                            raw_ostream &OS) const;
137*9880d681SAndroid Build Coastguard Worker 
138*9880d681SAndroid Build Coastguard Worker   void EmitSegmentOverridePrefix(unsigned &CurByte, unsigned SegOperand,
139*9880d681SAndroid Build Coastguard Worker                                  const MCInst &MI, raw_ostream &OS) const;
140*9880d681SAndroid Build Coastguard Worker 
141*9880d681SAndroid Build Coastguard Worker   bool emitOpcodePrefix(uint64_t TSFlags, unsigned &CurByte, int MemOperand,
142*9880d681SAndroid Build Coastguard Worker                         const MCInst &MI, const MCInstrDesc &Desc,
143*9880d681SAndroid Build Coastguard Worker                         const MCSubtargetInfo &STI, raw_ostream &OS) const;
144*9880d681SAndroid Build Coastguard Worker 
145*9880d681SAndroid Build Coastguard Worker   uint8_t DetermineREXPrefix(const MCInst &MI, uint64_t TSFlags,
146*9880d681SAndroid Build Coastguard Worker                              int MemOperand, const MCInstrDesc &Desc) const;
147*9880d681SAndroid Build Coastguard Worker };
148*9880d681SAndroid Build Coastguard Worker 
149*9880d681SAndroid Build Coastguard Worker } // end anonymous namespace
150*9880d681SAndroid Build Coastguard Worker 
createX86MCCodeEmitter(const MCInstrInfo & MCII,const MCRegisterInfo & MRI,MCContext & Ctx)151*9880d681SAndroid Build Coastguard Worker MCCodeEmitter *llvm::createX86MCCodeEmitter(const MCInstrInfo &MCII,
152*9880d681SAndroid Build Coastguard Worker                                             const MCRegisterInfo &MRI,
153*9880d681SAndroid Build Coastguard Worker                                             MCContext &Ctx) {
154*9880d681SAndroid Build Coastguard Worker   return new X86MCCodeEmitter(MCII, Ctx);
155*9880d681SAndroid Build Coastguard Worker }
156*9880d681SAndroid Build Coastguard Worker 
157*9880d681SAndroid Build Coastguard Worker /// isDisp8 - Return true if this signed displacement fits in a 8-bit
158*9880d681SAndroid Build Coastguard Worker /// sign-extended field.
isDisp8(int Value)159*9880d681SAndroid Build Coastguard Worker static bool isDisp8(int Value) {
160*9880d681SAndroid Build Coastguard Worker   return Value == (int8_t)Value;
161*9880d681SAndroid Build Coastguard Worker }
162*9880d681SAndroid Build Coastguard Worker 
163*9880d681SAndroid Build Coastguard Worker /// isCDisp8 - Return true if this signed displacement fits in a 8-bit
164*9880d681SAndroid Build Coastguard Worker /// compressed dispacement field.
isCDisp8(uint64_t TSFlags,int Value,int & CValue)165*9880d681SAndroid Build Coastguard Worker static bool isCDisp8(uint64_t TSFlags, int Value, int& CValue) {
166*9880d681SAndroid Build Coastguard Worker   assert(((TSFlags & X86II::EncodingMask) == X86II::EVEX) &&
167*9880d681SAndroid Build Coastguard Worker          "Compressed 8-bit displacement is only valid for EVEX inst.");
168*9880d681SAndroid Build Coastguard Worker 
169*9880d681SAndroid Build Coastguard Worker   unsigned CD8_Scale =
170*9880d681SAndroid Build Coastguard Worker     (TSFlags & X86II::CD8_Scale_Mask) >> X86II::CD8_Scale_Shift;
171*9880d681SAndroid Build Coastguard Worker   if (CD8_Scale == 0) {
172*9880d681SAndroid Build Coastguard Worker     CValue = Value;
173*9880d681SAndroid Build Coastguard Worker     return isDisp8(Value);
174*9880d681SAndroid Build Coastguard Worker   }
175*9880d681SAndroid Build Coastguard Worker 
176*9880d681SAndroid Build Coastguard Worker   unsigned Mask = CD8_Scale - 1;
177*9880d681SAndroid Build Coastguard Worker   assert((CD8_Scale & Mask) == 0 && "Invalid memory object size.");
178*9880d681SAndroid Build Coastguard Worker   if (Value & Mask) // Unaligned offset
179*9880d681SAndroid Build Coastguard Worker     return false;
180*9880d681SAndroid Build Coastguard Worker   Value /= (int)CD8_Scale;
181*9880d681SAndroid Build Coastguard Worker   bool Ret = (Value == (int8_t)Value);
182*9880d681SAndroid Build Coastguard Worker 
183*9880d681SAndroid Build Coastguard Worker   if (Ret)
184*9880d681SAndroid Build Coastguard Worker     CValue = Value;
185*9880d681SAndroid Build Coastguard Worker   return Ret;
186*9880d681SAndroid Build Coastguard Worker }
187*9880d681SAndroid Build Coastguard Worker 
188*9880d681SAndroid Build Coastguard Worker /// getImmFixupKind - Return the appropriate fixup kind to use for an immediate
189*9880d681SAndroid Build Coastguard Worker /// in an instruction with the specified TSFlags.
getImmFixupKind(uint64_t TSFlags)190*9880d681SAndroid Build Coastguard Worker static MCFixupKind getImmFixupKind(uint64_t TSFlags) {
191*9880d681SAndroid Build Coastguard Worker   unsigned Size = X86II::getSizeOfImm(TSFlags);
192*9880d681SAndroid Build Coastguard Worker   bool isPCRel = X86II::isImmPCRel(TSFlags);
193*9880d681SAndroid Build Coastguard Worker 
194*9880d681SAndroid Build Coastguard Worker   if (X86II::isImmSigned(TSFlags)) {
195*9880d681SAndroid Build Coastguard Worker     switch (Size) {
196*9880d681SAndroid Build Coastguard Worker     default: llvm_unreachable("Unsupported signed fixup size!");
197*9880d681SAndroid Build Coastguard Worker     case 4: return MCFixupKind(X86::reloc_signed_4byte);
198*9880d681SAndroid Build Coastguard Worker     }
199*9880d681SAndroid Build Coastguard Worker   }
200*9880d681SAndroid Build Coastguard Worker   return MCFixup::getKindForSize(Size, isPCRel);
201*9880d681SAndroid Build Coastguard Worker }
202*9880d681SAndroid Build Coastguard Worker 
203*9880d681SAndroid Build Coastguard Worker /// Is32BitMemOperand - Return true if the specified instruction has
204*9880d681SAndroid Build Coastguard Worker /// a 32-bit memory operand. Op specifies the operand # of the memoperand.
Is32BitMemOperand(const MCInst & MI,unsigned Op)205*9880d681SAndroid Build Coastguard Worker static bool Is32BitMemOperand(const MCInst &MI, unsigned Op) {
206*9880d681SAndroid Build Coastguard Worker   const MCOperand &BaseReg  = MI.getOperand(Op+X86::AddrBaseReg);
207*9880d681SAndroid Build Coastguard Worker   const MCOperand &IndexReg = MI.getOperand(Op+X86::AddrIndexReg);
208*9880d681SAndroid Build Coastguard Worker 
209*9880d681SAndroid Build Coastguard Worker   if ((BaseReg.getReg() != 0 &&
210*9880d681SAndroid Build Coastguard Worker        X86MCRegisterClasses[X86::GR32RegClassID].contains(BaseReg.getReg())) ||
211*9880d681SAndroid Build Coastguard Worker       (IndexReg.getReg() != 0 &&
212*9880d681SAndroid Build Coastguard Worker        X86MCRegisterClasses[X86::GR32RegClassID].contains(IndexReg.getReg())))
213*9880d681SAndroid Build Coastguard Worker     return true;
214*9880d681SAndroid Build Coastguard Worker   if (BaseReg.getReg() == X86::EIP) {
215*9880d681SAndroid Build Coastguard Worker     assert(IndexReg.getReg() == 0 && "Invalid eip-based address.");
216*9880d681SAndroid Build Coastguard Worker     return true;
217*9880d681SAndroid Build Coastguard Worker   }
218*9880d681SAndroid Build Coastguard Worker   return false;
219*9880d681SAndroid Build Coastguard Worker }
220*9880d681SAndroid Build Coastguard Worker 
221*9880d681SAndroid Build Coastguard Worker /// Is64BitMemOperand - Return true if the specified instruction has
222*9880d681SAndroid Build Coastguard Worker /// a 64-bit memory operand. Op specifies the operand # of the memoperand.
223*9880d681SAndroid Build Coastguard Worker #ifndef NDEBUG
Is64BitMemOperand(const MCInst & MI,unsigned Op)224*9880d681SAndroid Build Coastguard Worker static bool Is64BitMemOperand(const MCInst &MI, unsigned Op) {
225*9880d681SAndroid Build Coastguard Worker   const MCOperand &BaseReg  = MI.getOperand(Op+X86::AddrBaseReg);
226*9880d681SAndroid Build Coastguard Worker   const MCOperand &IndexReg = MI.getOperand(Op+X86::AddrIndexReg);
227*9880d681SAndroid Build Coastguard Worker 
228*9880d681SAndroid Build Coastguard Worker   if ((BaseReg.getReg() != 0 &&
229*9880d681SAndroid Build Coastguard Worker        X86MCRegisterClasses[X86::GR64RegClassID].contains(BaseReg.getReg())) ||
230*9880d681SAndroid Build Coastguard Worker       (IndexReg.getReg() != 0 &&
231*9880d681SAndroid Build Coastguard Worker        X86MCRegisterClasses[X86::GR64RegClassID].contains(IndexReg.getReg())))
232*9880d681SAndroid Build Coastguard Worker     return true;
233*9880d681SAndroid Build Coastguard Worker   return false;
234*9880d681SAndroid Build Coastguard Worker }
235*9880d681SAndroid Build Coastguard Worker #endif
236*9880d681SAndroid Build Coastguard Worker 
237*9880d681SAndroid Build Coastguard Worker /// StartsWithGlobalOffsetTable - Check if this expression starts with
238*9880d681SAndroid Build Coastguard Worker ///  _GLOBAL_OFFSET_TABLE_ and if it is of the form
239*9880d681SAndroid Build Coastguard Worker ///  _GLOBAL_OFFSET_TABLE_-symbol. This is needed to support PIC on ELF
240*9880d681SAndroid Build Coastguard Worker /// i386 as _GLOBAL_OFFSET_TABLE_ is magical. We check only simple case that
241*9880d681SAndroid Build Coastguard Worker /// are know to be used: _GLOBAL_OFFSET_TABLE_ by itself or at the start
242*9880d681SAndroid Build Coastguard Worker /// of a binary expression.
243*9880d681SAndroid Build Coastguard Worker enum GlobalOffsetTableExprKind {
244*9880d681SAndroid Build Coastguard Worker   GOT_None,
245*9880d681SAndroid Build Coastguard Worker   GOT_Normal,
246*9880d681SAndroid Build Coastguard Worker   GOT_SymDiff
247*9880d681SAndroid Build Coastguard Worker };
248*9880d681SAndroid Build Coastguard Worker static GlobalOffsetTableExprKind
StartsWithGlobalOffsetTable(const MCExpr * Expr)249*9880d681SAndroid Build Coastguard Worker StartsWithGlobalOffsetTable(const MCExpr *Expr) {
250*9880d681SAndroid Build Coastguard Worker   const MCExpr *RHS = nullptr;
251*9880d681SAndroid Build Coastguard Worker   if (Expr->getKind() == MCExpr::Binary) {
252*9880d681SAndroid Build Coastguard Worker     const MCBinaryExpr *BE = static_cast<const MCBinaryExpr *>(Expr);
253*9880d681SAndroid Build Coastguard Worker     Expr = BE->getLHS();
254*9880d681SAndroid Build Coastguard Worker     RHS = BE->getRHS();
255*9880d681SAndroid Build Coastguard Worker   }
256*9880d681SAndroid Build Coastguard Worker 
257*9880d681SAndroid Build Coastguard Worker   if (Expr->getKind() != MCExpr::SymbolRef)
258*9880d681SAndroid Build Coastguard Worker     return GOT_None;
259*9880d681SAndroid Build Coastguard Worker 
260*9880d681SAndroid Build Coastguard Worker   const MCSymbolRefExpr *Ref = static_cast<const MCSymbolRefExpr*>(Expr);
261*9880d681SAndroid Build Coastguard Worker   const MCSymbol &S = Ref->getSymbol();
262*9880d681SAndroid Build Coastguard Worker   if (S.getName() != "_GLOBAL_OFFSET_TABLE_")
263*9880d681SAndroid Build Coastguard Worker     return GOT_None;
264*9880d681SAndroid Build Coastguard Worker   if (RHS && RHS->getKind() == MCExpr::SymbolRef)
265*9880d681SAndroid Build Coastguard Worker     return GOT_SymDiff;
266*9880d681SAndroid Build Coastguard Worker   return GOT_Normal;
267*9880d681SAndroid Build Coastguard Worker }
268*9880d681SAndroid Build Coastguard Worker 
HasSecRelSymbolRef(const MCExpr * Expr)269*9880d681SAndroid Build Coastguard Worker static bool HasSecRelSymbolRef(const MCExpr *Expr) {
270*9880d681SAndroid Build Coastguard Worker   if (Expr->getKind() == MCExpr::SymbolRef) {
271*9880d681SAndroid Build Coastguard Worker     const MCSymbolRefExpr *Ref = static_cast<const MCSymbolRefExpr*>(Expr);
272*9880d681SAndroid Build Coastguard Worker     return Ref->getKind() == MCSymbolRefExpr::VK_SECREL;
273*9880d681SAndroid Build Coastguard Worker   }
274*9880d681SAndroid Build Coastguard Worker   return false;
275*9880d681SAndroid Build Coastguard Worker }
276*9880d681SAndroid Build Coastguard Worker 
277*9880d681SAndroid Build Coastguard Worker void X86MCCodeEmitter::
EmitImmediate(const MCOperand & DispOp,SMLoc Loc,unsigned Size,MCFixupKind FixupKind,unsigned & CurByte,raw_ostream & OS,SmallVectorImpl<MCFixup> & Fixups,int ImmOffset) const278*9880d681SAndroid Build Coastguard Worker EmitImmediate(const MCOperand &DispOp, SMLoc Loc, unsigned Size,
279*9880d681SAndroid Build Coastguard Worker               MCFixupKind FixupKind, unsigned &CurByte, raw_ostream &OS,
280*9880d681SAndroid Build Coastguard Worker               SmallVectorImpl<MCFixup> &Fixups, int ImmOffset) const {
281*9880d681SAndroid Build Coastguard Worker   const MCExpr *Expr = nullptr;
282*9880d681SAndroid Build Coastguard Worker   if (DispOp.isImm()) {
283*9880d681SAndroid Build Coastguard Worker     // If this is a simple integer displacement that doesn't require a
284*9880d681SAndroid Build Coastguard Worker     // relocation, emit it now.
285*9880d681SAndroid Build Coastguard Worker     if (FixupKind != FK_PCRel_1 &&
286*9880d681SAndroid Build Coastguard Worker         FixupKind != FK_PCRel_2 &&
287*9880d681SAndroid Build Coastguard Worker         FixupKind != FK_PCRel_4) {
288*9880d681SAndroid Build Coastguard Worker       EmitConstant(DispOp.getImm()+ImmOffset, Size, CurByte, OS);
289*9880d681SAndroid Build Coastguard Worker       return;
290*9880d681SAndroid Build Coastguard Worker     }
291*9880d681SAndroid Build Coastguard Worker     Expr = MCConstantExpr::create(DispOp.getImm(), Ctx);
292*9880d681SAndroid Build Coastguard Worker   } else {
293*9880d681SAndroid Build Coastguard Worker     Expr = DispOp.getExpr();
294*9880d681SAndroid Build Coastguard Worker   }
295*9880d681SAndroid Build Coastguard Worker 
296*9880d681SAndroid Build Coastguard Worker   // If we have an immoffset, add it to the expression.
297*9880d681SAndroid Build Coastguard Worker   if ((FixupKind == FK_Data_4 ||
298*9880d681SAndroid Build Coastguard Worker        FixupKind == FK_Data_8 ||
299*9880d681SAndroid Build Coastguard Worker        FixupKind == MCFixupKind(X86::reloc_signed_4byte))) {
300*9880d681SAndroid Build Coastguard Worker     GlobalOffsetTableExprKind Kind = StartsWithGlobalOffsetTable(Expr);
301*9880d681SAndroid Build Coastguard Worker     if (Kind != GOT_None) {
302*9880d681SAndroid Build Coastguard Worker       assert(ImmOffset == 0);
303*9880d681SAndroid Build Coastguard Worker 
304*9880d681SAndroid Build Coastguard Worker       if (Size == 8) {
305*9880d681SAndroid Build Coastguard Worker         FixupKind = MCFixupKind(X86::reloc_global_offset_table8);
306*9880d681SAndroid Build Coastguard Worker       } else {
307*9880d681SAndroid Build Coastguard Worker         assert(Size == 4);
308*9880d681SAndroid Build Coastguard Worker         FixupKind = MCFixupKind(X86::reloc_global_offset_table);
309*9880d681SAndroid Build Coastguard Worker       }
310*9880d681SAndroid Build Coastguard Worker 
311*9880d681SAndroid Build Coastguard Worker       if (Kind == GOT_Normal)
312*9880d681SAndroid Build Coastguard Worker         ImmOffset = CurByte;
313*9880d681SAndroid Build Coastguard Worker     } else if (Expr->getKind() == MCExpr::SymbolRef) {
314*9880d681SAndroid Build Coastguard Worker       if (HasSecRelSymbolRef(Expr)) {
315*9880d681SAndroid Build Coastguard Worker         FixupKind = MCFixupKind(FK_SecRel_4);
316*9880d681SAndroid Build Coastguard Worker       }
317*9880d681SAndroid Build Coastguard Worker     } else if (Expr->getKind() == MCExpr::Binary) {
318*9880d681SAndroid Build Coastguard Worker       const MCBinaryExpr *Bin = static_cast<const MCBinaryExpr*>(Expr);
319*9880d681SAndroid Build Coastguard Worker       if (HasSecRelSymbolRef(Bin->getLHS())
320*9880d681SAndroid Build Coastguard Worker           || HasSecRelSymbolRef(Bin->getRHS())) {
321*9880d681SAndroid Build Coastguard Worker         FixupKind = MCFixupKind(FK_SecRel_4);
322*9880d681SAndroid Build Coastguard Worker       }
323*9880d681SAndroid Build Coastguard Worker     }
324*9880d681SAndroid Build Coastguard Worker   }
325*9880d681SAndroid Build Coastguard Worker 
326*9880d681SAndroid Build Coastguard Worker   // If the fixup is pc-relative, we need to bias the value to be relative to
327*9880d681SAndroid Build Coastguard Worker   // the start of the field, not the end of the field.
328*9880d681SAndroid Build Coastguard Worker   if (FixupKind == FK_PCRel_4 ||
329*9880d681SAndroid Build Coastguard Worker       FixupKind == MCFixupKind(X86::reloc_riprel_4byte) ||
330*9880d681SAndroid Build Coastguard Worker       FixupKind == MCFixupKind(X86::reloc_riprel_4byte_movq_load) ||
331*9880d681SAndroid Build Coastguard Worker       FixupKind == MCFixupKind(X86::reloc_riprel_4byte_relax) ||
332*9880d681SAndroid Build Coastguard Worker       FixupKind == MCFixupKind(X86::reloc_riprel_4byte_relax_rex))
333*9880d681SAndroid Build Coastguard Worker     ImmOffset -= 4;
334*9880d681SAndroid Build Coastguard Worker   if (FixupKind == FK_PCRel_2)
335*9880d681SAndroid Build Coastguard Worker     ImmOffset -= 2;
336*9880d681SAndroid Build Coastguard Worker   if (FixupKind == FK_PCRel_1)
337*9880d681SAndroid Build Coastguard Worker     ImmOffset -= 1;
338*9880d681SAndroid Build Coastguard Worker 
339*9880d681SAndroid Build Coastguard Worker   if (ImmOffset)
340*9880d681SAndroid Build Coastguard Worker     Expr = MCBinaryExpr::createAdd(Expr, MCConstantExpr::create(ImmOffset, Ctx),
341*9880d681SAndroid Build Coastguard Worker                                    Ctx);
342*9880d681SAndroid Build Coastguard Worker 
343*9880d681SAndroid Build Coastguard Worker   // Emit a symbolic constant as a fixup and 4 zeros.
344*9880d681SAndroid Build Coastguard Worker   Fixups.push_back(MCFixup::create(CurByte, Expr, FixupKind, Loc));
345*9880d681SAndroid Build Coastguard Worker   EmitConstant(0, Size, CurByte, OS);
346*9880d681SAndroid Build Coastguard Worker }
347*9880d681SAndroid Build Coastguard Worker 
emitMemModRMByte(const MCInst & MI,unsigned Op,unsigned RegOpcodeField,uint64_t TSFlags,bool Rex,unsigned & CurByte,raw_ostream & OS,SmallVectorImpl<MCFixup> & Fixups,const MCSubtargetInfo & STI) const348*9880d681SAndroid Build Coastguard Worker void X86MCCodeEmitter::emitMemModRMByte(const MCInst &MI, unsigned Op,
349*9880d681SAndroid Build Coastguard Worker                                         unsigned RegOpcodeField,
350*9880d681SAndroid Build Coastguard Worker                                         uint64_t TSFlags, bool Rex,
351*9880d681SAndroid Build Coastguard Worker                                         unsigned &CurByte, raw_ostream &OS,
352*9880d681SAndroid Build Coastguard Worker                                         SmallVectorImpl<MCFixup> &Fixups,
353*9880d681SAndroid Build Coastguard Worker                                         const MCSubtargetInfo &STI) const {
354*9880d681SAndroid Build Coastguard Worker   const MCOperand &Disp     = MI.getOperand(Op+X86::AddrDisp);
355*9880d681SAndroid Build Coastguard Worker   const MCOperand &Base     = MI.getOperand(Op+X86::AddrBaseReg);
356*9880d681SAndroid Build Coastguard Worker   const MCOperand &Scale    = MI.getOperand(Op+X86::AddrScaleAmt);
357*9880d681SAndroid Build Coastguard Worker   const MCOperand &IndexReg = MI.getOperand(Op+X86::AddrIndexReg);
358*9880d681SAndroid Build Coastguard Worker   unsigned BaseReg = Base.getReg();
359*9880d681SAndroid Build Coastguard Worker   bool HasEVEX = (TSFlags & X86II::EncodingMask) == X86II::EVEX;
360*9880d681SAndroid Build Coastguard Worker 
361*9880d681SAndroid Build Coastguard Worker   // Handle %rip relative addressing.
362*9880d681SAndroid Build Coastguard Worker   if (BaseReg == X86::RIP ||
363*9880d681SAndroid Build Coastguard Worker       BaseReg == X86::EIP) {    // [disp32+rIP] in X86-64 mode
364*9880d681SAndroid Build Coastguard Worker     assert(is64BitMode(STI) && "Rip-relative addressing requires 64-bit mode");
365*9880d681SAndroid Build Coastguard Worker     assert(IndexReg.getReg() == 0 && "Invalid rip-relative address");
366*9880d681SAndroid Build Coastguard Worker     EmitByte(ModRMByte(0, RegOpcodeField, 5), CurByte, OS);
367*9880d681SAndroid Build Coastguard Worker 
368*9880d681SAndroid Build Coastguard Worker     unsigned Opcode = MI.getOpcode();
369*9880d681SAndroid Build Coastguard Worker     // movq loads are handled with a special relocation form which allows the
370*9880d681SAndroid Build Coastguard Worker     // linker to eliminate some loads for GOT references which end up in the
371*9880d681SAndroid Build Coastguard Worker     // same linkage unit.
372*9880d681SAndroid Build Coastguard Worker     unsigned FixupKind = [=]() {
373*9880d681SAndroid Build Coastguard Worker       switch (Opcode) {
374*9880d681SAndroid Build Coastguard Worker       default:
375*9880d681SAndroid Build Coastguard Worker         return X86::reloc_riprel_4byte;
376*9880d681SAndroid Build Coastguard Worker       case X86::MOV64rm:
377*9880d681SAndroid Build Coastguard Worker         assert(Rex);
378*9880d681SAndroid Build Coastguard Worker         return X86::reloc_riprel_4byte_movq_load;
379*9880d681SAndroid Build Coastguard Worker       case X86::CALL64m:
380*9880d681SAndroid Build Coastguard Worker       case X86::JMP64m:
381*9880d681SAndroid Build Coastguard Worker       case X86::TEST64rm:
382*9880d681SAndroid Build Coastguard Worker       case X86::ADC64rm:
383*9880d681SAndroid Build Coastguard Worker       case X86::ADD64rm:
384*9880d681SAndroid Build Coastguard Worker       case X86::AND64rm:
385*9880d681SAndroid Build Coastguard Worker       case X86::CMP64rm:
386*9880d681SAndroid Build Coastguard Worker       case X86::OR64rm:
387*9880d681SAndroid Build Coastguard Worker       case X86::SBB64rm:
388*9880d681SAndroid Build Coastguard Worker       case X86::SUB64rm:
389*9880d681SAndroid Build Coastguard Worker       case X86::XOR64rm:
390*9880d681SAndroid Build Coastguard Worker         return Rex ? X86::reloc_riprel_4byte_relax_rex
391*9880d681SAndroid Build Coastguard Worker                    : X86::reloc_riprel_4byte_relax;
392*9880d681SAndroid Build Coastguard Worker       }
393*9880d681SAndroid Build Coastguard Worker     }();
394*9880d681SAndroid Build Coastguard Worker 
395*9880d681SAndroid Build Coastguard Worker     // rip-relative addressing is actually relative to the *next* instruction.
396*9880d681SAndroid Build Coastguard Worker     // Since an immediate can follow the mod/rm byte for an instruction, this
397*9880d681SAndroid Build Coastguard Worker     // means that we need to bias the immediate field of the instruction with
398*9880d681SAndroid Build Coastguard Worker     // the size of the immediate field.  If we have this case, add it into the
399*9880d681SAndroid Build Coastguard Worker     // expression to emit.
400*9880d681SAndroid Build Coastguard Worker     int ImmSize = X86II::hasImm(TSFlags) ? X86II::getSizeOfImm(TSFlags) : 0;
401*9880d681SAndroid Build Coastguard Worker 
402*9880d681SAndroid Build Coastguard Worker     EmitImmediate(Disp, MI.getLoc(), 4, MCFixupKind(FixupKind),
403*9880d681SAndroid Build Coastguard Worker                   CurByte, OS, Fixups, -ImmSize);
404*9880d681SAndroid Build Coastguard Worker     return;
405*9880d681SAndroid Build Coastguard Worker   }
406*9880d681SAndroid Build Coastguard Worker 
407*9880d681SAndroid Build Coastguard Worker   unsigned BaseRegNo = BaseReg ? GetX86RegNum(Base) : -1U;
408*9880d681SAndroid Build Coastguard Worker 
409*9880d681SAndroid Build Coastguard Worker   // 16-bit addressing forms of the ModR/M byte have a different encoding for
410*9880d681SAndroid Build Coastguard Worker   // the R/M field and are far more limited in which registers can be used.
411*9880d681SAndroid Build Coastguard Worker   if (Is16BitMemOperand(MI, Op, STI)) {
412*9880d681SAndroid Build Coastguard Worker     if (BaseReg) {
413*9880d681SAndroid Build Coastguard Worker       // For 32-bit addressing, the row and column values in Table 2-2 are
414*9880d681SAndroid Build Coastguard Worker       // basically the same. It's AX/CX/DX/BX/SP/BP/SI/DI in that order, with
415*9880d681SAndroid Build Coastguard Worker       // some special cases. And GetX86RegNum reflects that numbering.
416*9880d681SAndroid Build Coastguard Worker       // For 16-bit addressing it's more fun, as shown in the SDM Vol 2A,
417*9880d681SAndroid Build Coastguard Worker       // Table 2-1 "16-Bit Addressing Forms with the ModR/M byte". We can only
418*9880d681SAndroid Build Coastguard Worker       // use SI/DI/BP/BX, which have "row" values 4-7 in no particular order,
419*9880d681SAndroid Build Coastguard Worker       // while values 0-3 indicate the allowed combinations (base+index) of
420*9880d681SAndroid Build Coastguard Worker       // those: 0 for BX+SI, 1 for BX+DI, 2 for BP+SI, 3 for BP+DI.
421*9880d681SAndroid Build Coastguard Worker       //
422*9880d681SAndroid Build Coastguard Worker       // R16Table[] is a lookup from the normal RegNo, to the row values from
423*9880d681SAndroid Build Coastguard Worker       // Table 2-1 for 16-bit addressing modes. Where zero means disallowed.
424*9880d681SAndroid Build Coastguard Worker       static const unsigned R16Table[] = { 0, 0, 0, 7, 0, 6, 4, 5 };
425*9880d681SAndroid Build Coastguard Worker       unsigned RMfield = R16Table[BaseRegNo];
426*9880d681SAndroid Build Coastguard Worker 
427*9880d681SAndroid Build Coastguard Worker       assert(RMfield && "invalid 16-bit base register");
428*9880d681SAndroid Build Coastguard Worker 
429*9880d681SAndroid Build Coastguard Worker       if (IndexReg.getReg()) {
430*9880d681SAndroid Build Coastguard Worker         unsigned IndexReg16 = R16Table[GetX86RegNum(IndexReg)];
431*9880d681SAndroid Build Coastguard Worker 
432*9880d681SAndroid Build Coastguard Worker         assert(IndexReg16 && "invalid 16-bit index register");
433*9880d681SAndroid Build Coastguard Worker         // We must have one of SI/DI (4,5), and one of BP/BX (6,7).
434*9880d681SAndroid Build Coastguard Worker         assert(((IndexReg16 ^ RMfield) & 2) &&
435*9880d681SAndroid Build Coastguard Worker                "invalid 16-bit base/index register combination");
436*9880d681SAndroid Build Coastguard Worker         assert(Scale.getImm() == 1 &&
437*9880d681SAndroid Build Coastguard Worker                "invalid scale for 16-bit memory reference");
438*9880d681SAndroid Build Coastguard Worker 
439*9880d681SAndroid Build Coastguard Worker         // Allow base/index to appear in either order (although GAS doesn't).
440*9880d681SAndroid Build Coastguard Worker         if (IndexReg16 & 2)
441*9880d681SAndroid Build Coastguard Worker           RMfield = (RMfield & 1) | ((7 - IndexReg16) << 1);
442*9880d681SAndroid Build Coastguard Worker         else
443*9880d681SAndroid Build Coastguard Worker           RMfield = (IndexReg16 & 1) | ((7 - RMfield) << 1);
444*9880d681SAndroid Build Coastguard Worker       }
445*9880d681SAndroid Build Coastguard Worker 
446*9880d681SAndroid Build Coastguard Worker       if (Disp.isImm() && isDisp8(Disp.getImm())) {
447*9880d681SAndroid Build Coastguard Worker         if (Disp.getImm() == 0 && BaseRegNo != N86::EBP) {
448*9880d681SAndroid Build Coastguard Worker           // There is no displacement; just the register.
449*9880d681SAndroid Build Coastguard Worker           EmitByte(ModRMByte(0, RegOpcodeField, RMfield), CurByte, OS);
450*9880d681SAndroid Build Coastguard Worker           return;
451*9880d681SAndroid Build Coastguard Worker         }
452*9880d681SAndroid Build Coastguard Worker         // Use the [REG]+disp8 form, including for [BP] which cannot be encoded.
453*9880d681SAndroid Build Coastguard Worker         EmitByte(ModRMByte(1, RegOpcodeField, RMfield), CurByte, OS);
454*9880d681SAndroid Build Coastguard Worker         EmitImmediate(Disp, MI.getLoc(), 1, FK_Data_1, CurByte, OS, Fixups);
455*9880d681SAndroid Build Coastguard Worker         return;
456*9880d681SAndroid Build Coastguard Worker       }
457*9880d681SAndroid Build Coastguard Worker       // This is the [REG]+disp16 case.
458*9880d681SAndroid Build Coastguard Worker       EmitByte(ModRMByte(2, RegOpcodeField, RMfield), CurByte, OS);
459*9880d681SAndroid Build Coastguard Worker     } else {
460*9880d681SAndroid Build Coastguard Worker       // There is no BaseReg; this is the plain [disp16] case.
461*9880d681SAndroid Build Coastguard Worker       EmitByte(ModRMByte(0, RegOpcodeField, 6), CurByte, OS);
462*9880d681SAndroid Build Coastguard Worker     }
463*9880d681SAndroid Build Coastguard Worker 
464*9880d681SAndroid Build Coastguard Worker     // Emit 16-bit displacement for plain disp16 or [REG]+disp16 cases.
465*9880d681SAndroid Build Coastguard Worker     EmitImmediate(Disp, MI.getLoc(), 2, FK_Data_2, CurByte, OS, Fixups);
466*9880d681SAndroid Build Coastguard Worker     return;
467*9880d681SAndroid Build Coastguard Worker   }
468*9880d681SAndroid Build Coastguard Worker 
469*9880d681SAndroid Build Coastguard Worker   // Determine whether a SIB byte is needed.
470*9880d681SAndroid Build Coastguard Worker   // If no BaseReg, issue a RIP relative instruction only if the MCE can
471*9880d681SAndroid Build Coastguard Worker   // resolve addresses on-the-fly, otherwise use SIB (Intel Manual 2A, table
472*9880d681SAndroid Build Coastguard Worker   // 2-7) and absolute references.
473*9880d681SAndroid Build Coastguard Worker 
474*9880d681SAndroid Build Coastguard Worker   if (// The SIB byte must be used if there is an index register.
475*9880d681SAndroid Build Coastguard Worker       IndexReg.getReg() == 0 &&
476*9880d681SAndroid Build Coastguard Worker       // The SIB byte must be used if the base is ESP/RSP/R12, all of which
477*9880d681SAndroid Build Coastguard Worker       // encode to an R/M value of 4, which indicates that a SIB byte is
478*9880d681SAndroid Build Coastguard Worker       // present.
479*9880d681SAndroid Build Coastguard Worker       BaseRegNo != N86::ESP &&
480*9880d681SAndroid Build Coastguard Worker       // If there is no base register and we're in 64-bit mode, we need a SIB
481*9880d681SAndroid Build Coastguard Worker       // byte to emit an addr that is just 'disp32' (the non-RIP relative form).
482*9880d681SAndroid Build Coastguard Worker       (!is64BitMode(STI) || BaseReg != 0)) {
483*9880d681SAndroid Build Coastguard Worker 
484*9880d681SAndroid Build Coastguard Worker     if (BaseReg == 0) {          // [disp32]     in X86-32 mode
485*9880d681SAndroid Build Coastguard Worker       EmitByte(ModRMByte(0, RegOpcodeField, 5), CurByte, OS);
486*9880d681SAndroid Build Coastguard Worker       EmitImmediate(Disp, MI.getLoc(), 4, FK_Data_4, CurByte, OS, Fixups);
487*9880d681SAndroid Build Coastguard Worker       return;
488*9880d681SAndroid Build Coastguard Worker     }
489*9880d681SAndroid Build Coastguard Worker 
490*9880d681SAndroid Build Coastguard Worker     // If the base is not EBP/ESP and there is no displacement, use simple
491*9880d681SAndroid Build Coastguard Worker     // indirect register encoding, this handles addresses like [EAX].  The
492*9880d681SAndroid Build Coastguard Worker     // encoding for [EBP] with no displacement means [disp32] so we handle it
493*9880d681SAndroid Build Coastguard Worker     // by emitting a displacement of 0 below.
494*9880d681SAndroid Build Coastguard Worker     if (Disp.isImm() && Disp.getImm() == 0 && BaseRegNo != N86::EBP) {
495*9880d681SAndroid Build Coastguard Worker       EmitByte(ModRMByte(0, RegOpcodeField, BaseRegNo), CurByte, OS);
496*9880d681SAndroid Build Coastguard Worker       return;
497*9880d681SAndroid Build Coastguard Worker     }
498*9880d681SAndroid Build Coastguard Worker 
499*9880d681SAndroid Build Coastguard Worker     // Otherwise, if the displacement fits in a byte, encode as [REG+disp8].
500*9880d681SAndroid Build Coastguard Worker     if (Disp.isImm()) {
501*9880d681SAndroid Build Coastguard Worker       if (!HasEVEX && isDisp8(Disp.getImm())) {
502*9880d681SAndroid Build Coastguard Worker         EmitByte(ModRMByte(1, RegOpcodeField, BaseRegNo), CurByte, OS);
503*9880d681SAndroid Build Coastguard Worker         EmitImmediate(Disp, MI.getLoc(), 1, FK_Data_1, CurByte, OS, Fixups);
504*9880d681SAndroid Build Coastguard Worker         return;
505*9880d681SAndroid Build Coastguard Worker       }
506*9880d681SAndroid Build Coastguard Worker       // Try EVEX compressed 8-bit displacement first; if failed, fall back to
507*9880d681SAndroid Build Coastguard Worker       // 32-bit displacement.
508*9880d681SAndroid Build Coastguard Worker       int CDisp8 = 0;
509*9880d681SAndroid Build Coastguard Worker       if (HasEVEX && isCDisp8(TSFlags, Disp.getImm(), CDisp8)) {
510*9880d681SAndroid Build Coastguard Worker         EmitByte(ModRMByte(1, RegOpcodeField, BaseRegNo), CurByte, OS);
511*9880d681SAndroid Build Coastguard Worker         EmitImmediate(Disp, MI.getLoc(), 1, FK_Data_1, CurByte, OS, Fixups,
512*9880d681SAndroid Build Coastguard Worker                       CDisp8 - Disp.getImm());
513*9880d681SAndroid Build Coastguard Worker         return;
514*9880d681SAndroid Build Coastguard Worker       }
515*9880d681SAndroid Build Coastguard Worker     }
516*9880d681SAndroid Build Coastguard Worker 
517*9880d681SAndroid Build Coastguard Worker     // Otherwise, emit the most general non-SIB encoding: [REG+disp32]
518*9880d681SAndroid Build Coastguard Worker     EmitByte(ModRMByte(2, RegOpcodeField, BaseRegNo), CurByte, OS);
519*9880d681SAndroid Build Coastguard Worker     unsigned Opcode = MI.getOpcode();
520*9880d681SAndroid Build Coastguard Worker     unsigned FixupKind = Opcode == X86::MOV32rm ? X86::reloc_signed_4byte_relax
521*9880d681SAndroid Build Coastguard Worker                                                 : X86::reloc_signed_4byte;
522*9880d681SAndroid Build Coastguard Worker     EmitImmediate(Disp, MI.getLoc(), 4, MCFixupKind(FixupKind), CurByte, OS,
523*9880d681SAndroid Build Coastguard Worker                   Fixups);
524*9880d681SAndroid Build Coastguard Worker     return;
525*9880d681SAndroid Build Coastguard Worker   }
526*9880d681SAndroid Build Coastguard Worker 
527*9880d681SAndroid Build Coastguard Worker   // We need a SIB byte, so start by outputting the ModR/M byte first
528*9880d681SAndroid Build Coastguard Worker   assert(IndexReg.getReg() != X86::ESP &&
529*9880d681SAndroid Build Coastguard Worker          IndexReg.getReg() != X86::RSP && "Cannot use ESP as index reg!");
530*9880d681SAndroid Build Coastguard Worker 
531*9880d681SAndroid Build Coastguard Worker   bool ForceDisp32 = false;
532*9880d681SAndroid Build Coastguard Worker   bool ForceDisp8  = false;
533*9880d681SAndroid Build Coastguard Worker   int CDisp8 = 0;
534*9880d681SAndroid Build Coastguard Worker   int ImmOffset = 0;
535*9880d681SAndroid Build Coastguard Worker   if (BaseReg == 0) {
536*9880d681SAndroid Build Coastguard Worker     // If there is no base register, we emit the special case SIB byte with
537*9880d681SAndroid Build Coastguard Worker     // MOD=0, BASE=5, to JUST get the index, scale, and displacement.
538*9880d681SAndroid Build Coastguard Worker     EmitByte(ModRMByte(0, RegOpcodeField, 4), CurByte, OS);
539*9880d681SAndroid Build Coastguard Worker     ForceDisp32 = true;
540*9880d681SAndroid Build Coastguard Worker   } else if (!Disp.isImm()) {
541*9880d681SAndroid Build Coastguard Worker     // Emit the normal disp32 encoding.
542*9880d681SAndroid Build Coastguard Worker     EmitByte(ModRMByte(2, RegOpcodeField, 4), CurByte, OS);
543*9880d681SAndroid Build Coastguard Worker     ForceDisp32 = true;
544*9880d681SAndroid Build Coastguard Worker   } else if (Disp.getImm() == 0 &&
545*9880d681SAndroid Build Coastguard Worker              // Base reg can't be anything that ends up with '5' as the base
546*9880d681SAndroid Build Coastguard Worker              // reg, it is the magic [*] nomenclature that indicates no base.
547*9880d681SAndroid Build Coastguard Worker              BaseRegNo != N86::EBP) {
548*9880d681SAndroid Build Coastguard Worker     // Emit no displacement ModR/M byte
549*9880d681SAndroid Build Coastguard Worker     EmitByte(ModRMByte(0, RegOpcodeField, 4), CurByte, OS);
550*9880d681SAndroid Build Coastguard Worker   } else if (!HasEVEX && isDisp8(Disp.getImm())) {
551*9880d681SAndroid Build Coastguard Worker     // Emit the disp8 encoding.
552*9880d681SAndroid Build Coastguard Worker     EmitByte(ModRMByte(1, RegOpcodeField, 4), CurByte, OS);
553*9880d681SAndroid Build Coastguard Worker     ForceDisp8 = true;           // Make sure to force 8 bit disp if Base=EBP
554*9880d681SAndroid Build Coastguard Worker   } else if (HasEVEX && isCDisp8(TSFlags, Disp.getImm(), CDisp8)) {
555*9880d681SAndroid Build Coastguard Worker     // Emit the disp8 encoding.
556*9880d681SAndroid Build Coastguard Worker     EmitByte(ModRMByte(1, RegOpcodeField, 4), CurByte, OS);
557*9880d681SAndroid Build Coastguard Worker     ForceDisp8 = true;           // Make sure to force 8 bit disp if Base=EBP
558*9880d681SAndroid Build Coastguard Worker     ImmOffset = CDisp8 - Disp.getImm();
559*9880d681SAndroid Build Coastguard Worker   } else {
560*9880d681SAndroid Build Coastguard Worker     // Emit the normal disp32 encoding.
561*9880d681SAndroid Build Coastguard Worker     EmitByte(ModRMByte(2, RegOpcodeField, 4), CurByte, OS);
562*9880d681SAndroid Build Coastguard Worker   }
563*9880d681SAndroid Build Coastguard Worker 
564*9880d681SAndroid Build Coastguard Worker   // Calculate what the SS field value should be...
565*9880d681SAndroid Build Coastguard Worker   static const unsigned SSTable[] = { ~0U, 0, 1, ~0U, 2, ~0U, ~0U, ~0U, 3 };
566*9880d681SAndroid Build Coastguard Worker   unsigned SS = SSTable[Scale.getImm()];
567*9880d681SAndroid Build Coastguard Worker 
568*9880d681SAndroid Build Coastguard Worker   if (BaseReg == 0) {
569*9880d681SAndroid Build Coastguard Worker     // Handle the SIB byte for the case where there is no base, see Intel
570*9880d681SAndroid Build Coastguard Worker     // Manual 2A, table 2-7. The displacement has already been output.
571*9880d681SAndroid Build Coastguard Worker     unsigned IndexRegNo;
572*9880d681SAndroid Build Coastguard Worker     if (IndexReg.getReg())
573*9880d681SAndroid Build Coastguard Worker       IndexRegNo = GetX86RegNum(IndexReg);
574*9880d681SAndroid Build Coastguard Worker     else // Examples: [ESP+1*<noreg>+4] or [scaled idx]+disp32 (MOD=0,BASE=5)
575*9880d681SAndroid Build Coastguard Worker       IndexRegNo = 4;
576*9880d681SAndroid Build Coastguard Worker     EmitSIBByte(SS, IndexRegNo, 5, CurByte, OS);
577*9880d681SAndroid Build Coastguard Worker   } else {
578*9880d681SAndroid Build Coastguard Worker     unsigned IndexRegNo;
579*9880d681SAndroid Build Coastguard Worker     if (IndexReg.getReg())
580*9880d681SAndroid Build Coastguard Worker       IndexRegNo = GetX86RegNum(IndexReg);
581*9880d681SAndroid Build Coastguard Worker     else
582*9880d681SAndroid Build Coastguard Worker       IndexRegNo = 4;   // For example [ESP+1*<noreg>+4]
583*9880d681SAndroid Build Coastguard Worker     EmitSIBByte(SS, IndexRegNo, GetX86RegNum(Base), CurByte, OS);
584*9880d681SAndroid Build Coastguard Worker   }
585*9880d681SAndroid Build Coastguard Worker 
586*9880d681SAndroid Build Coastguard Worker   // Do we need to output a displacement?
587*9880d681SAndroid Build Coastguard Worker   if (ForceDisp8)
588*9880d681SAndroid Build Coastguard Worker     EmitImmediate(Disp, MI.getLoc(), 1, FK_Data_1, CurByte, OS, Fixups, ImmOffset);
589*9880d681SAndroid Build Coastguard Worker   else if (ForceDisp32 || Disp.getImm() != 0)
590*9880d681SAndroid Build Coastguard Worker     EmitImmediate(Disp, MI.getLoc(), 4, MCFixupKind(X86::reloc_signed_4byte),
591*9880d681SAndroid Build Coastguard Worker                   CurByte, OS, Fixups);
592*9880d681SAndroid Build Coastguard Worker }
593*9880d681SAndroid Build Coastguard Worker 
594*9880d681SAndroid Build Coastguard Worker /// EmitVEXOpcodePrefix - AVX instructions are encoded using a opcode prefix
595*9880d681SAndroid Build Coastguard Worker /// called VEX.
EmitVEXOpcodePrefix(uint64_t TSFlags,unsigned & CurByte,int MemOperand,const MCInst & MI,const MCInstrDesc & Desc,raw_ostream & OS) const596*9880d681SAndroid Build Coastguard Worker void X86MCCodeEmitter::EmitVEXOpcodePrefix(uint64_t TSFlags, unsigned &CurByte,
597*9880d681SAndroid Build Coastguard Worker                                            int MemOperand, const MCInst &MI,
598*9880d681SAndroid Build Coastguard Worker                                            const MCInstrDesc &Desc,
599*9880d681SAndroid Build Coastguard Worker                                            raw_ostream &OS) const {
600*9880d681SAndroid Build Coastguard Worker   assert(!(TSFlags & X86II::LOCK) && "Can't have LOCK VEX.");
601*9880d681SAndroid Build Coastguard Worker 
602*9880d681SAndroid Build Coastguard Worker   uint64_t Encoding = TSFlags & X86II::EncodingMask;
603*9880d681SAndroid Build Coastguard Worker   bool HasEVEX_K = TSFlags & X86II::EVEX_K;
604*9880d681SAndroid Build Coastguard Worker   bool HasVEX_4V = TSFlags & X86II::VEX_4V;
605*9880d681SAndroid Build Coastguard Worker   bool HasVEX_4VOp3 = TSFlags & X86II::VEX_4VOp3;
606*9880d681SAndroid Build Coastguard Worker   bool HasMemOp4 = TSFlags & X86II::MemOp4;
607*9880d681SAndroid Build Coastguard Worker   bool HasEVEX_RC = TSFlags & X86II::EVEX_RC;
608*9880d681SAndroid Build Coastguard Worker 
609*9880d681SAndroid Build Coastguard Worker   // VEX_R: opcode externsion equivalent to REX.R in
610*9880d681SAndroid Build Coastguard Worker   // 1's complement (inverted) form
611*9880d681SAndroid Build Coastguard Worker   //
612*9880d681SAndroid Build Coastguard Worker   //  1: Same as REX_R=0 (must be 1 in 32-bit mode)
613*9880d681SAndroid Build Coastguard Worker   //  0: Same as REX_R=1 (64 bit mode only)
614*9880d681SAndroid Build Coastguard Worker   //
615*9880d681SAndroid Build Coastguard Worker   uint8_t VEX_R = 0x1;
616*9880d681SAndroid Build Coastguard Worker   uint8_t EVEX_R2 = 0x1;
617*9880d681SAndroid Build Coastguard Worker 
618*9880d681SAndroid Build Coastguard Worker   // VEX_X: equivalent to REX.X, only used when a
619*9880d681SAndroid Build Coastguard Worker   // register is used for index in SIB Byte.
620*9880d681SAndroid Build Coastguard Worker   //
621*9880d681SAndroid Build Coastguard Worker   //  1: Same as REX.X=0 (must be 1 in 32-bit mode)
622*9880d681SAndroid Build Coastguard Worker   //  0: Same as REX.X=1 (64-bit mode only)
623*9880d681SAndroid Build Coastguard Worker   uint8_t VEX_X = 0x1;
624*9880d681SAndroid Build Coastguard Worker 
625*9880d681SAndroid Build Coastguard Worker   // VEX_B:
626*9880d681SAndroid Build Coastguard Worker   //
627*9880d681SAndroid Build Coastguard Worker   //  1: Same as REX_B=0 (ignored in 32-bit mode)
628*9880d681SAndroid Build Coastguard Worker   //  0: Same as REX_B=1 (64 bit mode only)
629*9880d681SAndroid Build Coastguard Worker   //
630*9880d681SAndroid Build Coastguard Worker   uint8_t VEX_B = 0x1;
631*9880d681SAndroid Build Coastguard Worker 
632*9880d681SAndroid Build Coastguard Worker   // VEX_W: opcode specific (use like REX.W, or used for
633*9880d681SAndroid Build Coastguard Worker   // opcode extension, or ignored, depending on the opcode byte)
634*9880d681SAndroid Build Coastguard Worker   uint8_t VEX_W = (TSFlags & X86II::VEX_W) ? 1 : 0;
635*9880d681SAndroid Build Coastguard Worker 
636*9880d681SAndroid Build Coastguard Worker   // VEX_5M (VEX m-mmmmm field):
637*9880d681SAndroid Build Coastguard Worker   //
638*9880d681SAndroid Build Coastguard Worker   //  0b00000: Reserved for future use
639*9880d681SAndroid Build Coastguard Worker   //  0b00001: implied 0F leading opcode
640*9880d681SAndroid Build Coastguard Worker   //  0b00010: implied 0F 38 leading opcode bytes
641*9880d681SAndroid Build Coastguard Worker   //  0b00011: implied 0F 3A leading opcode bytes
642*9880d681SAndroid Build Coastguard Worker   //  0b00100-0b11111: Reserved for future use
643*9880d681SAndroid Build Coastguard Worker   //  0b01000: XOP map select - 08h instructions with imm byte
644*9880d681SAndroid Build Coastguard Worker   //  0b01001: XOP map select - 09h instructions with no imm byte
645*9880d681SAndroid Build Coastguard Worker   //  0b01010: XOP map select - 0Ah instructions with imm dword
646*9880d681SAndroid Build Coastguard Worker   uint8_t VEX_5M;
647*9880d681SAndroid Build Coastguard Worker   switch (TSFlags & X86II::OpMapMask) {
648*9880d681SAndroid Build Coastguard Worker   default: llvm_unreachable("Invalid prefix!");
649*9880d681SAndroid Build Coastguard Worker   case X86II::TB:   VEX_5M = 0x1; break; // 0F
650*9880d681SAndroid Build Coastguard Worker   case X86II::T8:   VEX_5M = 0x2; break; // 0F 38
651*9880d681SAndroid Build Coastguard Worker   case X86II::TA:   VEX_5M = 0x3; break; // 0F 3A
652*9880d681SAndroid Build Coastguard Worker   case X86II::XOP8: VEX_5M = 0x8; break;
653*9880d681SAndroid Build Coastguard Worker   case X86II::XOP9: VEX_5M = 0x9; break;
654*9880d681SAndroid Build Coastguard Worker   case X86II::XOPA: VEX_5M = 0xA; break;
655*9880d681SAndroid Build Coastguard Worker   }
656*9880d681SAndroid Build Coastguard Worker 
657*9880d681SAndroid Build Coastguard Worker   // VEX_4V (VEX vvvv field): a register specifier
658*9880d681SAndroid Build Coastguard Worker   // (in 1's complement form) or 1111 if unused.
659*9880d681SAndroid Build Coastguard Worker   uint8_t VEX_4V = 0xf;
660*9880d681SAndroid Build Coastguard Worker   uint8_t EVEX_V2 = 0x1;
661*9880d681SAndroid Build Coastguard Worker 
662*9880d681SAndroid Build Coastguard Worker   // EVEX_L2/VEX_L (Vector Length):
663*9880d681SAndroid Build Coastguard Worker   //
664*9880d681SAndroid Build Coastguard Worker   // L2 L
665*9880d681SAndroid Build Coastguard Worker   //  0 0: scalar or 128-bit vector
666*9880d681SAndroid Build Coastguard Worker   //  0 1: 256-bit vector
667*9880d681SAndroid Build Coastguard Worker   //  1 0: 512-bit vector
668*9880d681SAndroid Build Coastguard Worker   //
669*9880d681SAndroid Build Coastguard Worker   uint8_t VEX_L = (TSFlags & X86II::VEX_L) ? 1 : 0;
670*9880d681SAndroid Build Coastguard Worker   uint8_t EVEX_L2 = (TSFlags & X86II::EVEX_L2) ? 1 : 0;
671*9880d681SAndroid Build Coastguard Worker 
672*9880d681SAndroid Build Coastguard Worker   // VEX_PP: opcode extension providing equivalent
673*9880d681SAndroid Build Coastguard Worker   // functionality of a SIMD prefix
674*9880d681SAndroid Build Coastguard Worker   //
675*9880d681SAndroid Build Coastguard Worker   //  0b00: None
676*9880d681SAndroid Build Coastguard Worker   //  0b01: 66
677*9880d681SAndroid Build Coastguard Worker   //  0b10: F3
678*9880d681SAndroid Build Coastguard Worker   //  0b11: F2
679*9880d681SAndroid Build Coastguard Worker   //
680*9880d681SAndroid Build Coastguard Worker   uint8_t VEX_PP;
681*9880d681SAndroid Build Coastguard Worker   switch (TSFlags & X86II::OpPrefixMask) {
682*9880d681SAndroid Build Coastguard Worker   default: llvm_unreachable("Invalid op prefix!");
683*9880d681SAndroid Build Coastguard Worker   case X86II::PS: VEX_PP = 0x0; break; // none
684*9880d681SAndroid Build Coastguard Worker   case X86II::PD: VEX_PP = 0x1; break; // 66
685*9880d681SAndroid Build Coastguard Worker   case X86II::XS: VEX_PP = 0x2; break; // F3
686*9880d681SAndroid Build Coastguard Worker   case X86II::XD: VEX_PP = 0x3; break; // F2
687*9880d681SAndroid Build Coastguard Worker   }
688*9880d681SAndroid Build Coastguard Worker 
689*9880d681SAndroid Build Coastguard Worker   // EVEX_U
690*9880d681SAndroid Build Coastguard Worker   uint8_t EVEX_U = 1; // Always '1' so far
691*9880d681SAndroid Build Coastguard Worker 
692*9880d681SAndroid Build Coastguard Worker   // EVEX_z
693*9880d681SAndroid Build Coastguard Worker   uint8_t EVEX_z = (HasEVEX_K && (TSFlags & X86II::EVEX_Z)) ? 1 : 0;
694*9880d681SAndroid Build Coastguard Worker 
695*9880d681SAndroid Build Coastguard Worker   // EVEX_b
696*9880d681SAndroid Build Coastguard Worker   uint8_t EVEX_b = (TSFlags & X86II::EVEX_B) ? 1 : 0;
697*9880d681SAndroid Build Coastguard Worker 
698*9880d681SAndroid Build Coastguard Worker   // EVEX_rc
699*9880d681SAndroid Build Coastguard Worker   uint8_t EVEX_rc = 0;
700*9880d681SAndroid Build Coastguard Worker 
701*9880d681SAndroid Build Coastguard Worker   // EVEX_aaa
702*9880d681SAndroid Build Coastguard Worker   uint8_t EVEX_aaa = 0;
703*9880d681SAndroid Build Coastguard Worker 
704*9880d681SAndroid Build Coastguard Worker   bool EncodeRC = false;
705*9880d681SAndroid Build Coastguard Worker 
706*9880d681SAndroid Build Coastguard Worker   // Classify VEX_B, VEX_4V, VEX_R, VEX_X
707*9880d681SAndroid Build Coastguard Worker   unsigned NumOps = Desc.getNumOperands();
708*9880d681SAndroid Build Coastguard Worker   unsigned CurOp = X86II::getOperandBias(Desc);
709*9880d681SAndroid Build Coastguard Worker 
710*9880d681SAndroid Build Coastguard Worker   switch (TSFlags & X86II::FormMask) {
711*9880d681SAndroid Build Coastguard Worker   default: llvm_unreachable("Unexpected form in EmitVEXOpcodePrefix!");
712*9880d681SAndroid Build Coastguard Worker   case X86II::RawFrm:
713*9880d681SAndroid Build Coastguard Worker     break;
714*9880d681SAndroid Build Coastguard Worker   case X86II::MRMDestMem: {
715*9880d681SAndroid Build Coastguard Worker     // MRMDestMem instructions forms:
716*9880d681SAndroid Build Coastguard Worker     //  MemAddr, src1(ModR/M)
717*9880d681SAndroid Build Coastguard Worker     //  MemAddr, src1(VEX_4V), src2(ModR/M)
718*9880d681SAndroid Build Coastguard Worker     //  MemAddr, src1(ModR/M), imm8
719*9880d681SAndroid Build Coastguard Worker     //
720*9880d681SAndroid Build Coastguard Worker     unsigned BaseRegEnc = getX86RegEncoding(MI, MemOperand + X86::AddrBaseReg);
721*9880d681SAndroid Build Coastguard Worker     VEX_B = ~(BaseRegEnc >> 3) & 1;
722*9880d681SAndroid Build Coastguard Worker     unsigned IndexRegEnc = getX86RegEncoding(MI, MemOperand+X86::AddrIndexReg);
723*9880d681SAndroid Build Coastguard Worker     VEX_X = ~(IndexRegEnc >> 3) & 1;
724*9880d681SAndroid Build Coastguard Worker     if (!HasVEX_4V) // Only needed with VSIB which don't use VVVV.
725*9880d681SAndroid Build Coastguard Worker       EVEX_V2 = ~(IndexRegEnc >> 4) & 1;
726*9880d681SAndroid Build Coastguard Worker 
727*9880d681SAndroid Build Coastguard Worker     CurOp += X86::AddrNumOperands;
728*9880d681SAndroid Build Coastguard Worker 
729*9880d681SAndroid Build Coastguard Worker     if (HasEVEX_K)
730*9880d681SAndroid Build Coastguard Worker       EVEX_aaa = getX86RegEncoding(MI, CurOp++);
731*9880d681SAndroid Build Coastguard Worker 
732*9880d681SAndroid Build Coastguard Worker     if (HasVEX_4V) {
733*9880d681SAndroid Build Coastguard Worker       unsigned VRegEnc = getX86RegEncoding(MI, CurOp++);
734*9880d681SAndroid Build Coastguard Worker       VEX_4V = ~VRegEnc & 0xf;
735*9880d681SAndroid Build Coastguard Worker       EVEX_V2 = ~(VRegEnc >> 4) & 1;
736*9880d681SAndroid Build Coastguard Worker     }
737*9880d681SAndroid Build Coastguard Worker 
738*9880d681SAndroid Build Coastguard Worker     unsigned RegEnc = getX86RegEncoding(MI, CurOp++);
739*9880d681SAndroid Build Coastguard Worker     VEX_R = ~(RegEnc >> 3) & 1;
740*9880d681SAndroid Build Coastguard Worker     EVEX_R2 = ~(RegEnc >> 4) & 1;
741*9880d681SAndroid Build Coastguard Worker     break;
742*9880d681SAndroid Build Coastguard Worker   }
743*9880d681SAndroid Build Coastguard Worker   case X86II::MRMSrcMem: {
744*9880d681SAndroid Build Coastguard Worker     // MRMSrcMem instructions forms:
745*9880d681SAndroid Build Coastguard Worker     //  src1(ModR/M), MemAddr
746*9880d681SAndroid Build Coastguard Worker     //  src1(ModR/M), src2(VEX_4V), MemAddr
747*9880d681SAndroid Build Coastguard Worker     //  src1(ModR/M), MemAddr, imm8
748*9880d681SAndroid Build Coastguard Worker     //  src1(ModR/M), MemAddr, src2(VEX_I8IMM)
749*9880d681SAndroid Build Coastguard Worker     //
750*9880d681SAndroid Build Coastguard Worker     //  FMA4:
751*9880d681SAndroid Build Coastguard Worker     //  dst(ModR/M.reg), src1(VEX_4V), src2(ModR/M), src3(VEX_I8IMM)
752*9880d681SAndroid Build Coastguard Worker     //  dst(ModR/M.reg), src1(VEX_4V), src2(VEX_I8IMM), src3(ModR/M),
753*9880d681SAndroid Build Coastguard Worker     unsigned RegEnc = getX86RegEncoding(MI, CurOp++);
754*9880d681SAndroid Build Coastguard Worker     VEX_R = ~(RegEnc >> 3) & 1;
755*9880d681SAndroid Build Coastguard Worker     EVEX_R2 = ~(RegEnc >> 4) & 1;
756*9880d681SAndroid Build Coastguard Worker 
757*9880d681SAndroid Build Coastguard Worker     if (HasEVEX_K)
758*9880d681SAndroid Build Coastguard Worker       EVEX_aaa = getX86RegEncoding(MI, CurOp++);
759*9880d681SAndroid Build Coastguard Worker 
760*9880d681SAndroid Build Coastguard Worker     if (HasVEX_4V) {
761*9880d681SAndroid Build Coastguard Worker       unsigned VRegEnc = getX86RegEncoding(MI, CurOp++);
762*9880d681SAndroid Build Coastguard Worker       VEX_4V = ~VRegEnc & 0xf;
763*9880d681SAndroid Build Coastguard Worker       EVEX_V2 = ~(VRegEnc >> 4) & 1;
764*9880d681SAndroid Build Coastguard Worker     }
765*9880d681SAndroid Build Coastguard Worker 
766*9880d681SAndroid Build Coastguard Worker     unsigned BaseRegEnc = getX86RegEncoding(MI, MemOperand + X86::AddrBaseReg);
767*9880d681SAndroid Build Coastguard Worker     VEX_B = ~(BaseRegEnc >> 3) & 1;
768*9880d681SAndroid Build Coastguard Worker     unsigned IndexRegEnc = getX86RegEncoding(MI, MemOperand+X86::AddrIndexReg);
769*9880d681SAndroid Build Coastguard Worker     VEX_X = ~(IndexRegEnc >> 3) & 1;
770*9880d681SAndroid Build Coastguard Worker     if (!HasVEX_4V) // Only needed with VSIB which don't use VVVV.
771*9880d681SAndroid Build Coastguard Worker       EVEX_V2 = ~(IndexRegEnc >> 4) & 1;
772*9880d681SAndroid Build Coastguard Worker 
773*9880d681SAndroid Build Coastguard Worker     if (HasVEX_4VOp3)
774*9880d681SAndroid Build Coastguard Worker       // Instruction format for 4VOp3:
775*9880d681SAndroid Build Coastguard Worker       //   src1(ModR/M), MemAddr, src3(VEX_4V)
776*9880d681SAndroid Build Coastguard Worker       // CurOp points to start of the MemoryOperand,
777*9880d681SAndroid Build Coastguard Worker       //   it skips TIED_TO operands if exist, then increments past src1.
778*9880d681SAndroid Build Coastguard Worker       // CurOp + X86::AddrNumOperands will point to src3.
779*9880d681SAndroid Build Coastguard Worker       VEX_4V = ~getX86RegEncoding(MI, CurOp + X86::AddrNumOperands) & 0xf;
780*9880d681SAndroid Build Coastguard Worker     break;
781*9880d681SAndroid Build Coastguard Worker   }
782*9880d681SAndroid Build Coastguard Worker   case X86II::MRM0m: case X86II::MRM1m:
783*9880d681SAndroid Build Coastguard Worker   case X86II::MRM2m: case X86II::MRM3m:
784*9880d681SAndroid Build Coastguard Worker   case X86II::MRM4m: case X86II::MRM5m:
785*9880d681SAndroid Build Coastguard Worker   case X86II::MRM6m: case X86II::MRM7m: {
786*9880d681SAndroid Build Coastguard Worker     // MRM[0-9]m instructions forms:
787*9880d681SAndroid Build Coastguard Worker     //  MemAddr
788*9880d681SAndroid Build Coastguard Worker     //  src1(VEX_4V), MemAddr
789*9880d681SAndroid Build Coastguard Worker     if (HasVEX_4V) {
790*9880d681SAndroid Build Coastguard Worker       unsigned VRegEnc = getX86RegEncoding(MI, CurOp++);
791*9880d681SAndroid Build Coastguard Worker       VEX_4V = ~VRegEnc & 0xf;
792*9880d681SAndroid Build Coastguard Worker       EVEX_V2 = ~(VRegEnc >> 4) & 1;
793*9880d681SAndroid Build Coastguard Worker     }
794*9880d681SAndroid Build Coastguard Worker 
795*9880d681SAndroid Build Coastguard Worker     if (HasEVEX_K)
796*9880d681SAndroid Build Coastguard Worker       EVEX_aaa = getX86RegEncoding(MI, CurOp++);
797*9880d681SAndroid Build Coastguard Worker 
798*9880d681SAndroid Build Coastguard Worker     unsigned BaseRegEnc = getX86RegEncoding(MI, MemOperand + X86::AddrBaseReg);
799*9880d681SAndroid Build Coastguard Worker     VEX_B = ~(BaseRegEnc >> 3) & 1;
800*9880d681SAndroid Build Coastguard Worker     unsigned IndexRegEnc = getX86RegEncoding(MI, MemOperand+X86::AddrIndexReg);
801*9880d681SAndroid Build Coastguard Worker     VEX_X = ~(IndexRegEnc >> 3) & 1;
802*9880d681SAndroid Build Coastguard Worker     break;
803*9880d681SAndroid Build Coastguard Worker   }
804*9880d681SAndroid Build Coastguard Worker   case X86II::MRMSrcReg: {
805*9880d681SAndroid Build Coastguard Worker     // MRMSrcReg instructions forms:
806*9880d681SAndroid Build Coastguard Worker     //  dst(ModR/M), src1(VEX_4V), src2(ModR/M), src3(VEX_I8IMM)
807*9880d681SAndroid Build Coastguard Worker     //  dst(ModR/M), src1(ModR/M)
808*9880d681SAndroid Build Coastguard Worker     //  dst(ModR/M), src1(ModR/M), imm8
809*9880d681SAndroid Build Coastguard Worker     //
810*9880d681SAndroid Build Coastguard Worker     //  FMA4:
811*9880d681SAndroid Build Coastguard Worker     //  dst(ModR/M.reg), src1(VEX_4V), src2(ModR/M), src3(VEX_I8IMM)
812*9880d681SAndroid Build Coastguard Worker     //  dst(ModR/M.reg), src1(VEX_4V), src2(VEX_I8IMM), src3(ModR/M),
813*9880d681SAndroid Build Coastguard Worker     unsigned RegEnc = getX86RegEncoding(MI, CurOp++);
814*9880d681SAndroid Build Coastguard Worker     VEX_R = ~(RegEnc >> 3) & 1;
815*9880d681SAndroid Build Coastguard Worker     EVEX_R2 = ~(RegEnc >> 4) & 1;
816*9880d681SAndroid Build Coastguard Worker 
817*9880d681SAndroid Build Coastguard Worker     if (HasEVEX_K)
818*9880d681SAndroid Build Coastguard Worker       EVEX_aaa = getX86RegEncoding(MI, CurOp++);
819*9880d681SAndroid Build Coastguard Worker 
820*9880d681SAndroid Build Coastguard Worker     if (HasVEX_4V) {
821*9880d681SAndroid Build Coastguard Worker       unsigned VRegEnc = getX86RegEncoding(MI, CurOp++);
822*9880d681SAndroid Build Coastguard Worker       VEX_4V = ~VRegEnc & 0xf;
823*9880d681SAndroid Build Coastguard Worker       EVEX_V2 = ~(VRegEnc >> 4) & 1;
824*9880d681SAndroid Build Coastguard Worker     }
825*9880d681SAndroid Build Coastguard Worker 
826*9880d681SAndroid Build Coastguard Worker     if (HasMemOp4) // Skip second register source (encoded in I8IMM)
827*9880d681SAndroid Build Coastguard Worker       CurOp++;
828*9880d681SAndroid Build Coastguard Worker 
829*9880d681SAndroid Build Coastguard Worker     RegEnc = getX86RegEncoding(MI, CurOp++);
830*9880d681SAndroid Build Coastguard Worker     VEX_B = ~(RegEnc >> 3) & 1;
831*9880d681SAndroid Build Coastguard Worker     VEX_X = ~(RegEnc >> 4) & 1;
832*9880d681SAndroid Build Coastguard Worker     if (HasVEX_4VOp3)
833*9880d681SAndroid Build Coastguard Worker       VEX_4V = ~getX86RegEncoding(MI, CurOp++) & 0xf;
834*9880d681SAndroid Build Coastguard Worker     if (EVEX_b) {
835*9880d681SAndroid Build Coastguard Worker       if (HasEVEX_RC) {
836*9880d681SAndroid Build Coastguard Worker         unsigned RcOperand = NumOps-1;
837*9880d681SAndroid Build Coastguard Worker         assert(RcOperand >= CurOp);
838*9880d681SAndroid Build Coastguard Worker         EVEX_rc = MI.getOperand(RcOperand).getImm() & 0x3;
839*9880d681SAndroid Build Coastguard Worker       }
840*9880d681SAndroid Build Coastguard Worker       EncodeRC = true;
841*9880d681SAndroid Build Coastguard Worker     }
842*9880d681SAndroid Build Coastguard Worker     break;
843*9880d681SAndroid Build Coastguard Worker   }
844*9880d681SAndroid Build Coastguard Worker   case X86II::MRMDestReg: {
845*9880d681SAndroid Build Coastguard Worker     // MRMDestReg instructions forms:
846*9880d681SAndroid Build Coastguard Worker     //  dst(ModR/M), src(ModR/M)
847*9880d681SAndroid Build Coastguard Worker     //  dst(ModR/M), src(ModR/M), imm8
848*9880d681SAndroid Build Coastguard Worker     //  dst(ModR/M), src1(VEX_4V), src2(ModR/M)
849*9880d681SAndroid Build Coastguard Worker     unsigned RegEnc = getX86RegEncoding(MI, CurOp++);
850*9880d681SAndroid Build Coastguard Worker     VEX_B = ~(RegEnc >> 3) & 1;
851*9880d681SAndroid Build Coastguard Worker     VEX_X = ~(RegEnc >> 4) & 1;
852*9880d681SAndroid Build Coastguard Worker 
853*9880d681SAndroid Build Coastguard Worker     if (HasEVEX_K)
854*9880d681SAndroid Build Coastguard Worker       EVEX_aaa = getX86RegEncoding(MI, CurOp++);
855*9880d681SAndroid Build Coastguard Worker 
856*9880d681SAndroid Build Coastguard Worker     if (HasVEX_4V) {
857*9880d681SAndroid Build Coastguard Worker       unsigned VRegEnc = getX86RegEncoding(MI, CurOp++);
858*9880d681SAndroid Build Coastguard Worker       VEX_4V = ~VRegEnc & 0xf;
859*9880d681SAndroid Build Coastguard Worker       EVEX_V2 = ~(VRegEnc >> 4) & 1;
860*9880d681SAndroid Build Coastguard Worker     }
861*9880d681SAndroid Build Coastguard Worker 
862*9880d681SAndroid Build Coastguard Worker     RegEnc = getX86RegEncoding(MI, CurOp++);
863*9880d681SAndroid Build Coastguard Worker     VEX_R = ~(RegEnc >> 3) & 1;
864*9880d681SAndroid Build Coastguard Worker     EVEX_R2 = ~(RegEnc >> 4) & 1;
865*9880d681SAndroid Build Coastguard Worker     if (EVEX_b)
866*9880d681SAndroid Build Coastguard Worker       EncodeRC = true;
867*9880d681SAndroid Build Coastguard Worker     break;
868*9880d681SAndroid Build Coastguard Worker   }
869*9880d681SAndroid Build Coastguard Worker   case X86II::MRM0r: case X86II::MRM1r:
870*9880d681SAndroid Build Coastguard Worker   case X86II::MRM2r: case X86II::MRM3r:
871*9880d681SAndroid Build Coastguard Worker   case X86II::MRM4r: case X86II::MRM5r:
872*9880d681SAndroid Build Coastguard Worker   case X86II::MRM6r: case X86II::MRM7r: {
873*9880d681SAndroid Build Coastguard Worker     // MRM0r-MRM7r instructions forms:
874*9880d681SAndroid Build Coastguard Worker     //  dst(VEX_4V), src(ModR/M), imm8
875*9880d681SAndroid Build Coastguard Worker     if (HasVEX_4V) {
876*9880d681SAndroid Build Coastguard Worker       unsigned VRegEnc = getX86RegEncoding(MI, CurOp++);
877*9880d681SAndroid Build Coastguard Worker       VEX_4V = ~VRegEnc & 0xf;
878*9880d681SAndroid Build Coastguard Worker       EVEX_V2 = ~(VRegEnc >> 4) & 1;
879*9880d681SAndroid Build Coastguard Worker     }
880*9880d681SAndroid Build Coastguard Worker     if (HasEVEX_K)
881*9880d681SAndroid Build Coastguard Worker       EVEX_aaa = getX86RegEncoding(MI, CurOp++);
882*9880d681SAndroid Build Coastguard Worker 
883*9880d681SAndroid Build Coastguard Worker     unsigned RegEnc = getX86RegEncoding(MI, CurOp++);
884*9880d681SAndroid Build Coastguard Worker     VEX_B = ~(RegEnc >> 3) & 1;
885*9880d681SAndroid Build Coastguard Worker     VEX_X = ~(RegEnc >> 4) & 1;
886*9880d681SAndroid Build Coastguard Worker     break;
887*9880d681SAndroid Build Coastguard Worker   }
888*9880d681SAndroid Build Coastguard Worker   }
889*9880d681SAndroid Build Coastguard Worker 
890*9880d681SAndroid Build Coastguard Worker   if (Encoding == X86II::VEX || Encoding == X86II::XOP) {
891*9880d681SAndroid Build Coastguard Worker     // VEX opcode prefix can have 2 or 3 bytes
892*9880d681SAndroid Build Coastguard Worker     //
893*9880d681SAndroid Build Coastguard Worker     //  3 bytes:
894*9880d681SAndroid Build Coastguard Worker     //    +-----+ +--------------+ +-------------------+
895*9880d681SAndroid Build Coastguard Worker     //    | C4h | | RXB | m-mmmm | | W | vvvv | L | pp |
896*9880d681SAndroid Build Coastguard Worker     //    +-----+ +--------------+ +-------------------+
897*9880d681SAndroid Build Coastguard Worker     //  2 bytes:
898*9880d681SAndroid Build Coastguard Worker     //    +-----+ +-------------------+
899*9880d681SAndroid Build Coastguard Worker     //    | C5h | | R | vvvv | L | pp |
900*9880d681SAndroid Build Coastguard Worker     //    +-----+ +-------------------+
901*9880d681SAndroid Build Coastguard Worker     //
902*9880d681SAndroid Build Coastguard Worker     //  XOP uses a similar prefix:
903*9880d681SAndroid Build Coastguard Worker     //    +-----+ +--------------+ +-------------------+
904*9880d681SAndroid Build Coastguard Worker     //    | 8Fh | | RXB | m-mmmm | | W | vvvv | L | pp |
905*9880d681SAndroid Build Coastguard Worker     //    +-----+ +--------------+ +-------------------+
906*9880d681SAndroid Build Coastguard Worker     uint8_t LastByte = VEX_PP | (VEX_L << 2) | (VEX_4V << 3);
907*9880d681SAndroid Build Coastguard Worker 
908*9880d681SAndroid Build Coastguard Worker     // Can we use the 2 byte VEX prefix?
909*9880d681SAndroid Build Coastguard Worker     if (Encoding == X86II::VEX && VEX_B && VEX_X && !VEX_W && (VEX_5M == 1)) {
910*9880d681SAndroid Build Coastguard Worker       EmitByte(0xC5, CurByte, OS);
911*9880d681SAndroid Build Coastguard Worker       EmitByte(LastByte | (VEX_R << 7), CurByte, OS);
912*9880d681SAndroid Build Coastguard Worker       return;
913*9880d681SAndroid Build Coastguard Worker     }
914*9880d681SAndroid Build Coastguard Worker 
915*9880d681SAndroid Build Coastguard Worker     // 3 byte VEX prefix
916*9880d681SAndroid Build Coastguard Worker     EmitByte(Encoding == X86II::XOP ? 0x8F : 0xC4, CurByte, OS);
917*9880d681SAndroid Build Coastguard Worker     EmitByte(VEX_R << 7 | VEX_X << 6 | VEX_B << 5 | VEX_5M, CurByte, OS);
918*9880d681SAndroid Build Coastguard Worker     EmitByte(LastByte | (VEX_W << 7), CurByte, OS);
919*9880d681SAndroid Build Coastguard Worker   } else {
920*9880d681SAndroid Build Coastguard Worker     assert(Encoding == X86II::EVEX && "unknown encoding!");
921*9880d681SAndroid Build Coastguard Worker     // EVEX opcode prefix can have 4 bytes
922*9880d681SAndroid Build Coastguard Worker     //
923*9880d681SAndroid Build Coastguard Worker     // +-----+ +--------------+ +-------------------+ +------------------------+
924*9880d681SAndroid Build Coastguard Worker     // | 62h | | RXBR' | 00mm | | W | vvvv | U | pp | | z | L'L | b | v' | aaa |
925*9880d681SAndroid Build Coastguard Worker     // +-----+ +--------------+ +-------------------+ +------------------------+
926*9880d681SAndroid Build Coastguard Worker     assert((VEX_5M & 0x3) == VEX_5M
927*9880d681SAndroid Build Coastguard Worker            && "More than 2 significant bits in VEX.m-mmmm fields for EVEX!");
928*9880d681SAndroid Build Coastguard Worker 
929*9880d681SAndroid Build Coastguard Worker     EmitByte(0x62, CurByte, OS);
930*9880d681SAndroid Build Coastguard Worker     EmitByte((VEX_R   << 7) |
931*9880d681SAndroid Build Coastguard Worker              (VEX_X   << 6) |
932*9880d681SAndroid Build Coastguard Worker              (VEX_B   << 5) |
933*9880d681SAndroid Build Coastguard Worker              (EVEX_R2 << 4) |
934*9880d681SAndroid Build Coastguard Worker              VEX_5M, CurByte, OS);
935*9880d681SAndroid Build Coastguard Worker     EmitByte((VEX_W   << 7) |
936*9880d681SAndroid Build Coastguard Worker              (VEX_4V  << 3) |
937*9880d681SAndroid Build Coastguard Worker              (EVEX_U  << 2) |
938*9880d681SAndroid Build Coastguard Worker              VEX_PP, CurByte, OS);
939*9880d681SAndroid Build Coastguard Worker     if (EncodeRC)
940*9880d681SAndroid Build Coastguard Worker       EmitByte((EVEX_z  << 7) |
941*9880d681SAndroid Build Coastguard Worker                (EVEX_rc << 5) |
942*9880d681SAndroid Build Coastguard Worker                (EVEX_b  << 4) |
943*9880d681SAndroid Build Coastguard Worker                (EVEX_V2 << 3) |
944*9880d681SAndroid Build Coastguard Worker                EVEX_aaa, CurByte, OS);
945*9880d681SAndroid Build Coastguard Worker     else
946*9880d681SAndroid Build Coastguard Worker       EmitByte((EVEX_z  << 7) |
947*9880d681SAndroid Build Coastguard Worker                (EVEX_L2 << 6) |
948*9880d681SAndroid Build Coastguard Worker                (VEX_L   << 5) |
949*9880d681SAndroid Build Coastguard Worker                (EVEX_b  << 4) |
950*9880d681SAndroid Build Coastguard Worker                (EVEX_V2 << 3) |
951*9880d681SAndroid Build Coastguard Worker                EVEX_aaa, CurByte, OS);
952*9880d681SAndroid Build Coastguard Worker   }
953*9880d681SAndroid Build Coastguard Worker }
954*9880d681SAndroid Build Coastguard Worker 
955*9880d681SAndroid Build Coastguard Worker /// DetermineREXPrefix - Determine if the MCInst has to be encoded with a X86-64
956*9880d681SAndroid Build Coastguard Worker /// REX prefix which specifies 1) 64-bit instructions, 2) non-default operand
957*9880d681SAndroid Build Coastguard Worker /// size, and 3) use of X86-64 extended registers.
DetermineREXPrefix(const MCInst & MI,uint64_t TSFlags,int MemOperand,const MCInstrDesc & Desc) const958*9880d681SAndroid Build Coastguard Worker uint8_t X86MCCodeEmitter::DetermineREXPrefix(const MCInst &MI, uint64_t TSFlags,
959*9880d681SAndroid Build Coastguard Worker                                              int MemOperand,
960*9880d681SAndroid Build Coastguard Worker                                              const MCInstrDesc &Desc) const {
961*9880d681SAndroid Build Coastguard Worker   uint8_t REX = 0;
962*9880d681SAndroid Build Coastguard Worker   bool UsesHighByteReg = false;
963*9880d681SAndroid Build Coastguard Worker 
964*9880d681SAndroid Build Coastguard Worker   if (TSFlags & X86II::REX_W)
965*9880d681SAndroid Build Coastguard Worker     REX |= 1 << 3; // set REX.W
966*9880d681SAndroid Build Coastguard Worker 
967*9880d681SAndroid Build Coastguard Worker   if (MI.getNumOperands() == 0) return REX;
968*9880d681SAndroid Build Coastguard Worker 
969*9880d681SAndroid Build Coastguard Worker   unsigned NumOps = MI.getNumOperands();
970*9880d681SAndroid Build Coastguard Worker   unsigned CurOp = X86II::getOperandBias(Desc);
971*9880d681SAndroid Build Coastguard Worker 
972*9880d681SAndroid Build Coastguard Worker   // If it accesses SPL, BPL, SIL, or DIL, then it requires a 0x40 REX prefix.
973*9880d681SAndroid Build Coastguard Worker   for (unsigned i = CurOp; i != NumOps; ++i) {
974*9880d681SAndroid Build Coastguard Worker     const MCOperand &MO = MI.getOperand(i);
975*9880d681SAndroid Build Coastguard Worker     if (!MO.isReg()) continue;
976*9880d681SAndroid Build Coastguard Worker     unsigned Reg = MO.getReg();
977*9880d681SAndroid Build Coastguard Worker     if (Reg == X86::AH || Reg == X86::BH || Reg == X86::CH || Reg == X86::DH)
978*9880d681SAndroid Build Coastguard Worker       UsesHighByteReg = true;
979*9880d681SAndroid Build Coastguard Worker     if (!X86II::isX86_64NonExtLowByteReg(Reg)) continue;
980*9880d681SAndroid Build Coastguard Worker     // FIXME: The caller of DetermineREXPrefix slaps this prefix onto anything
981*9880d681SAndroid Build Coastguard Worker     // that returns non-zero.
982*9880d681SAndroid Build Coastguard Worker     REX |= 0x40; // REX fixed encoding prefix
983*9880d681SAndroid Build Coastguard Worker     break;
984*9880d681SAndroid Build Coastguard Worker   }
985*9880d681SAndroid Build Coastguard Worker 
986*9880d681SAndroid Build Coastguard Worker   switch (TSFlags & X86II::FormMask) {
987*9880d681SAndroid Build Coastguard Worker   case X86II::AddRegFrm:
988*9880d681SAndroid Build Coastguard Worker     REX |= isX86_64ExtendedReg(MI, CurOp++) << 0; // REX.B
989*9880d681SAndroid Build Coastguard Worker     break;
990*9880d681SAndroid Build Coastguard Worker   case X86II::MRMSrcReg:
991*9880d681SAndroid Build Coastguard Worker     REX |= isX86_64ExtendedReg(MI, CurOp++) << 2; // REX.R
992*9880d681SAndroid Build Coastguard Worker     REX |= isX86_64ExtendedReg(MI, CurOp++) << 0; // REX.B
993*9880d681SAndroid Build Coastguard Worker     break;
994*9880d681SAndroid Build Coastguard Worker   case X86II::MRMSrcMem: {
995*9880d681SAndroid Build Coastguard Worker     REX |= isX86_64ExtendedReg(MI, CurOp++) << 2; // REX.R
996*9880d681SAndroid Build Coastguard Worker     REX |= isX86_64ExtendedReg(MI, MemOperand+X86::AddrBaseReg) << 0; // REX.B
997*9880d681SAndroid Build Coastguard Worker     REX |= isX86_64ExtendedReg(MI, MemOperand+X86::AddrIndexReg) << 1; // REX.X
998*9880d681SAndroid Build Coastguard Worker     CurOp += X86::AddrNumOperands;
999*9880d681SAndroid Build Coastguard Worker     break;
1000*9880d681SAndroid Build Coastguard Worker   }
1001*9880d681SAndroid Build Coastguard Worker   case X86II::MRMDestReg:
1002*9880d681SAndroid Build Coastguard Worker     REX |= isX86_64ExtendedReg(MI, CurOp++) << 0; // REX.B
1003*9880d681SAndroid Build Coastguard Worker     REX |= isX86_64ExtendedReg(MI, CurOp++) << 2; // REX.R
1004*9880d681SAndroid Build Coastguard Worker     break;
1005*9880d681SAndroid Build Coastguard Worker   case X86II::MRMDestMem:
1006*9880d681SAndroid Build Coastguard Worker     REX |= isX86_64ExtendedReg(MI, MemOperand+X86::AddrBaseReg) << 0; // REX.B
1007*9880d681SAndroid Build Coastguard Worker     REX |= isX86_64ExtendedReg(MI, MemOperand+X86::AddrIndexReg) << 1; // REX.X
1008*9880d681SAndroid Build Coastguard Worker     CurOp += X86::AddrNumOperands;
1009*9880d681SAndroid Build Coastguard Worker     REX |= isX86_64ExtendedReg(MI, CurOp++) << 2; // REX.R
1010*9880d681SAndroid Build Coastguard Worker     break;
1011*9880d681SAndroid Build Coastguard Worker   case X86II::MRMXm:
1012*9880d681SAndroid Build Coastguard Worker   case X86II::MRM0m: case X86II::MRM1m:
1013*9880d681SAndroid Build Coastguard Worker   case X86II::MRM2m: case X86II::MRM3m:
1014*9880d681SAndroid Build Coastguard Worker   case X86II::MRM4m: case X86II::MRM5m:
1015*9880d681SAndroid Build Coastguard Worker   case X86II::MRM6m: case X86II::MRM7m:
1016*9880d681SAndroid Build Coastguard Worker     REX |= isX86_64ExtendedReg(MI, MemOperand+X86::AddrBaseReg) << 0; // REX.B
1017*9880d681SAndroid Build Coastguard Worker     REX |= isX86_64ExtendedReg(MI, MemOperand+X86::AddrIndexReg) << 1; // REX.X
1018*9880d681SAndroid Build Coastguard Worker     break;
1019*9880d681SAndroid Build Coastguard Worker   case X86II::MRMXr:
1020*9880d681SAndroid Build Coastguard Worker   case X86II::MRM0r: case X86II::MRM1r:
1021*9880d681SAndroid Build Coastguard Worker   case X86II::MRM2r: case X86II::MRM3r:
1022*9880d681SAndroid Build Coastguard Worker   case X86II::MRM4r: case X86II::MRM5r:
1023*9880d681SAndroid Build Coastguard Worker   case X86II::MRM6r: case X86II::MRM7r:
1024*9880d681SAndroid Build Coastguard Worker     REX |= isX86_64ExtendedReg(MI, CurOp++) << 0; // REX.B
1025*9880d681SAndroid Build Coastguard Worker     break;
1026*9880d681SAndroid Build Coastguard Worker   }
1027*9880d681SAndroid Build Coastguard Worker   if (REX && UsesHighByteReg)
1028*9880d681SAndroid Build Coastguard Worker     report_fatal_error("Cannot encode high byte register in REX-prefixed instruction");
1029*9880d681SAndroid Build Coastguard Worker 
1030*9880d681SAndroid Build Coastguard Worker   return REX;
1031*9880d681SAndroid Build Coastguard Worker }
1032*9880d681SAndroid Build Coastguard Worker 
1033*9880d681SAndroid Build Coastguard Worker /// EmitSegmentOverridePrefix - Emit segment override opcode prefix as needed
EmitSegmentOverridePrefix(unsigned & CurByte,unsigned SegOperand,const MCInst & MI,raw_ostream & OS) const1034*9880d681SAndroid Build Coastguard Worker void X86MCCodeEmitter::EmitSegmentOverridePrefix(unsigned &CurByte,
1035*9880d681SAndroid Build Coastguard Worker                                                  unsigned SegOperand,
1036*9880d681SAndroid Build Coastguard Worker                                                  const MCInst &MI,
1037*9880d681SAndroid Build Coastguard Worker                                                  raw_ostream &OS) const {
1038*9880d681SAndroid Build Coastguard Worker   // Check for explicit segment override on memory operand.
1039*9880d681SAndroid Build Coastguard Worker   switch (MI.getOperand(SegOperand).getReg()) {
1040*9880d681SAndroid Build Coastguard Worker   default: llvm_unreachable("Unknown segment register!");
1041*9880d681SAndroid Build Coastguard Worker   case 0: break;
1042*9880d681SAndroid Build Coastguard Worker   case X86::CS: EmitByte(0x2E, CurByte, OS); break;
1043*9880d681SAndroid Build Coastguard Worker   case X86::SS: EmitByte(0x36, CurByte, OS); break;
1044*9880d681SAndroid Build Coastguard Worker   case X86::DS: EmitByte(0x3E, CurByte, OS); break;
1045*9880d681SAndroid Build Coastguard Worker   case X86::ES: EmitByte(0x26, CurByte, OS); break;
1046*9880d681SAndroid Build Coastguard Worker   case X86::FS: EmitByte(0x64, CurByte, OS); break;
1047*9880d681SAndroid Build Coastguard Worker   case X86::GS: EmitByte(0x65, CurByte, OS); break;
1048*9880d681SAndroid Build Coastguard Worker   }
1049*9880d681SAndroid Build Coastguard Worker }
1050*9880d681SAndroid Build Coastguard Worker 
1051*9880d681SAndroid Build Coastguard Worker /// Emit all instruction prefixes prior to the opcode.
1052*9880d681SAndroid Build Coastguard Worker ///
1053*9880d681SAndroid Build Coastguard Worker /// MemOperand is the operand # of the start of a memory operand if present.  If
1054*9880d681SAndroid Build Coastguard Worker /// Not present, it is -1.
1055*9880d681SAndroid Build Coastguard Worker ///
1056*9880d681SAndroid Build Coastguard Worker /// Returns true if a REX prefix was used.
emitOpcodePrefix(uint64_t TSFlags,unsigned & CurByte,int MemOperand,const MCInst & MI,const MCInstrDesc & Desc,const MCSubtargetInfo & STI,raw_ostream & OS) const1057*9880d681SAndroid Build Coastguard Worker bool X86MCCodeEmitter::emitOpcodePrefix(uint64_t TSFlags, unsigned &CurByte,
1058*9880d681SAndroid Build Coastguard Worker                                         int MemOperand, const MCInst &MI,
1059*9880d681SAndroid Build Coastguard Worker                                         const MCInstrDesc &Desc,
1060*9880d681SAndroid Build Coastguard Worker                                         const MCSubtargetInfo &STI,
1061*9880d681SAndroid Build Coastguard Worker                                         raw_ostream &OS) const {
1062*9880d681SAndroid Build Coastguard Worker   bool Ret = false;
1063*9880d681SAndroid Build Coastguard Worker   // Emit the operand size opcode prefix as needed.
1064*9880d681SAndroid Build Coastguard Worker   if ((TSFlags & X86II::OpSizeMask) == (is16BitMode(STI) ? X86II::OpSize32
1065*9880d681SAndroid Build Coastguard Worker                                                          : X86II::OpSize16))
1066*9880d681SAndroid Build Coastguard Worker     EmitByte(0x66, CurByte, OS);
1067*9880d681SAndroid Build Coastguard Worker 
1068*9880d681SAndroid Build Coastguard Worker   // Emit the LOCK opcode prefix.
1069*9880d681SAndroid Build Coastguard Worker   if (TSFlags & X86II::LOCK)
1070*9880d681SAndroid Build Coastguard Worker     EmitByte(0xF0, CurByte, OS);
1071*9880d681SAndroid Build Coastguard Worker 
1072*9880d681SAndroid Build Coastguard Worker   switch (TSFlags & X86II::OpPrefixMask) {
1073*9880d681SAndroid Build Coastguard Worker   case X86II::PD:   // 66
1074*9880d681SAndroid Build Coastguard Worker     EmitByte(0x66, CurByte, OS);
1075*9880d681SAndroid Build Coastguard Worker     break;
1076*9880d681SAndroid Build Coastguard Worker   case X86II::XS:   // F3
1077*9880d681SAndroid Build Coastguard Worker     EmitByte(0xF3, CurByte, OS);
1078*9880d681SAndroid Build Coastguard Worker     break;
1079*9880d681SAndroid Build Coastguard Worker   case X86II::XD:   // F2
1080*9880d681SAndroid Build Coastguard Worker     EmitByte(0xF2, CurByte, OS);
1081*9880d681SAndroid Build Coastguard Worker     break;
1082*9880d681SAndroid Build Coastguard Worker   }
1083*9880d681SAndroid Build Coastguard Worker 
1084*9880d681SAndroid Build Coastguard Worker   // Handle REX prefix.
1085*9880d681SAndroid Build Coastguard Worker   // FIXME: Can this come before F2 etc to simplify emission?
1086*9880d681SAndroid Build Coastguard Worker   if (is64BitMode(STI)) {
1087*9880d681SAndroid Build Coastguard Worker     if (uint8_t REX = DetermineREXPrefix(MI, TSFlags, MemOperand, Desc)) {
1088*9880d681SAndroid Build Coastguard Worker       EmitByte(0x40 | REX, CurByte, OS);
1089*9880d681SAndroid Build Coastguard Worker       Ret = true;
1090*9880d681SAndroid Build Coastguard Worker     }
1091*9880d681SAndroid Build Coastguard Worker   }
1092*9880d681SAndroid Build Coastguard Worker 
1093*9880d681SAndroid Build Coastguard Worker   // 0x0F escape code must be emitted just before the opcode.
1094*9880d681SAndroid Build Coastguard Worker   switch (TSFlags & X86II::OpMapMask) {
1095*9880d681SAndroid Build Coastguard Worker   case X86II::TB:  // Two-byte opcode map
1096*9880d681SAndroid Build Coastguard Worker   case X86II::T8:  // 0F 38
1097*9880d681SAndroid Build Coastguard Worker   case X86II::TA:  // 0F 3A
1098*9880d681SAndroid Build Coastguard Worker     EmitByte(0x0F, CurByte, OS);
1099*9880d681SAndroid Build Coastguard Worker     break;
1100*9880d681SAndroid Build Coastguard Worker   }
1101*9880d681SAndroid Build Coastguard Worker 
1102*9880d681SAndroid Build Coastguard Worker   switch (TSFlags & X86II::OpMapMask) {
1103*9880d681SAndroid Build Coastguard Worker   case X86II::T8:    // 0F 38
1104*9880d681SAndroid Build Coastguard Worker     EmitByte(0x38, CurByte, OS);
1105*9880d681SAndroid Build Coastguard Worker     break;
1106*9880d681SAndroid Build Coastguard Worker   case X86II::TA:    // 0F 3A
1107*9880d681SAndroid Build Coastguard Worker     EmitByte(0x3A, CurByte, OS);
1108*9880d681SAndroid Build Coastguard Worker     break;
1109*9880d681SAndroid Build Coastguard Worker   }
1110*9880d681SAndroid Build Coastguard Worker   return Ret;
1111*9880d681SAndroid Build Coastguard Worker }
1112*9880d681SAndroid Build Coastguard Worker 
1113*9880d681SAndroid Build Coastguard Worker void X86MCCodeEmitter::
encodeInstruction(const MCInst & MI,raw_ostream & OS,SmallVectorImpl<MCFixup> & Fixups,const MCSubtargetInfo & STI) const1114*9880d681SAndroid Build Coastguard Worker encodeInstruction(const MCInst &MI, raw_ostream &OS,
1115*9880d681SAndroid Build Coastguard Worker                   SmallVectorImpl<MCFixup> &Fixups,
1116*9880d681SAndroid Build Coastguard Worker                   const MCSubtargetInfo &STI) const {
1117*9880d681SAndroid Build Coastguard Worker   unsigned Opcode = MI.getOpcode();
1118*9880d681SAndroid Build Coastguard Worker   const MCInstrDesc &Desc = MCII.get(Opcode);
1119*9880d681SAndroid Build Coastguard Worker   uint64_t TSFlags = Desc.TSFlags;
1120*9880d681SAndroid Build Coastguard Worker 
1121*9880d681SAndroid Build Coastguard Worker   // Pseudo instructions don't get encoded.
1122*9880d681SAndroid Build Coastguard Worker   if ((TSFlags & X86II::FormMask) == X86II::Pseudo)
1123*9880d681SAndroid Build Coastguard Worker     return;
1124*9880d681SAndroid Build Coastguard Worker 
1125*9880d681SAndroid Build Coastguard Worker   unsigned NumOps = Desc.getNumOperands();
1126*9880d681SAndroid Build Coastguard Worker   unsigned CurOp = X86II::getOperandBias(Desc);
1127*9880d681SAndroid Build Coastguard Worker 
1128*9880d681SAndroid Build Coastguard Worker   // Keep track of the current byte being emitted.
1129*9880d681SAndroid Build Coastguard Worker   unsigned CurByte = 0;
1130*9880d681SAndroid Build Coastguard Worker 
1131*9880d681SAndroid Build Coastguard Worker   // Encoding type for this instruction.
1132*9880d681SAndroid Build Coastguard Worker   uint64_t Encoding = TSFlags & X86II::EncodingMask;
1133*9880d681SAndroid Build Coastguard Worker 
1134*9880d681SAndroid Build Coastguard Worker   // It uses the VEX.VVVV field?
1135*9880d681SAndroid Build Coastguard Worker   bool HasVEX_4V = TSFlags & X86II::VEX_4V;
1136*9880d681SAndroid Build Coastguard Worker   bool HasVEX_4VOp3 = TSFlags & X86II::VEX_4VOp3;
1137*9880d681SAndroid Build Coastguard Worker   bool HasMemOp4 = TSFlags & X86II::MemOp4;
1138*9880d681SAndroid Build Coastguard Worker   bool HasVEX_I8IMM = TSFlags & X86II::VEX_I8IMM;
1139*9880d681SAndroid Build Coastguard Worker   assert((!HasMemOp4 || HasVEX_I8IMM) && "MemOp4 should imply VEX_I8IMM");
1140*9880d681SAndroid Build Coastguard Worker 
1141*9880d681SAndroid Build Coastguard Worker   // It uses the EVEX.aaa field?
1142*9880d681SAndroid Build Coastguard Worker   bool HasEVEX_K = TSFlags & X86II::EVEX_K;
1143*9880d681SAndroid Build Coastguard Worker   bool HasEVEX_RC = TSFlags & X86II::EVEX_RC;
1144*9880d681SAndroid Build Coastguard Worker 
1145*9880d681SAndroid Build Coastguard Worker   // Used if a register is encoded in 7:4 of immediate.
1146*9880d681SAndroid Build Coastguard Worker   unsigned I8RegNum = 0;
1147*9880d681SAndroid Build Coastguard Worker 
1148*9880d681SAndroid Build Coastguard Worker   // Determine where the memory operand starts, if present.
1149*9880d681SAndroid Build Coastguard Worker   int MemoryOperand = X86II::getMemoryOperandNo(TSFlags);
1150*9880d681SAndroid Build Coastguard Worker   if (MemoryOperand != -1) MemoryOperand += CurOp;
1151*9880d681SAndroid Build Coastguard Worker 
1152*9880d681SAndroid Build Coastguard Worker   // Emit segment override opcode prefix as needed.
1153*9880d681SAndroid Build Coastguard Worker   if (MemoryOperand >= 0)
1154*9880d681SAndroid Build Coastguard Worker     EmitSegmentOverridePrefix(CurByte, MemoryOperand+X86::AddrSegmentReg,
1155*9880d681SAndroid Build Coastguard Worker                               MI, OS);
1156*9880d681SAndroid Build Coastguard Worker 
1157*9880d681SAndroid Build Coastguard Worker   // Emit the repeat opcode prefix as needed.
1158*9880d681SAndroid Build Coastguard Worker   if (TSFlags & X86II::REP)
1159*9880d681SAndroid Build Coastguard Worker     EmitByte(0xF3, CurByte, OS);
1160*9880d681SAndroid Build Coastguard Worker 
1161*9880d681SAndroid Build Coastguard Worker   // Emit the address size opcode prefix as needed.
1162*9880d681SAndroid Build Coastguard Worker   bool need_address_override;
1163*9880d681SAndroid Build Coastguard Worker   uint64_t AdSize = TSFlags & X86II::AdSizeMask;
1164*9880d681SAndroid Build Coastguard Worker   if ((is16BitMode(STI) && AdSize == X86II::AdSize32) ||
1165*9880d681SAndroid Build Coastguard Worker       (is32BitMode(STI) && AdSize == X86II::AdSize16) ||
1166*9880d681SAndroid Build Coastguard Worker       (is64BitMode(STI) && AdSize == X86II::AdSize32)) {
1167*9880d681SAndroid Build Coastguard Worker     need_address_override = true;
1168*9880d681SAndroid Build Coastguard Worker   } else if (MemoryOperand < 0) {
1169*9880d681SAndroid Build Coastguard Worker     need_address_override = false;
1170*9880d681SAndroid Build Coastguard Worker   } else if (is64BitMode(STI)) {
1171*9880d681SAndroid Build Coastguard Worker     assert(!Is16BitMemOperand(MI, MemoryOperand, STI));
1172*9880d681SAndroid Build Coastguard Worker     need_address_override = Is32BitMemOperand(MI, MemoryOperand);
1173*9880d681SAndroid Build Coastguard Worker   } else if (is32BitMode(STI)) {
1174*9880d681SAndroid Build Coastguard Worker     assert(!Is64BitMemOperand(MI, MemoryOperand));
1175*9880d681SAndroid Build Coastguard Worker     need_address_override = Is16BitMemOperand(MI, MemoryOperand, STI);
1176*9880d681SAndroid Build Coastguard Worker   } else {
1177*9880d681SAndroid Build Coastguard Worker     assert(is16BitMode(STI));
1178*9880d681SAndroid Build Coastguard Worker     assert(!Is64BitMemOperand(MI, MemoryOperand));
1179*9880d681SAndroid Build Coastguard Worker     need_address_override = !Is16BitMemOperand(MI, MemoryOperand, STI);
1180*9880d681SAndroid Build Coastguard Worker   }
1181*9880d681SAndroid Build Coastguard Worker 
1182*9880d681SAndroid Build Coastguard Worker   if (need_address_override)
1183*9880d681SAndroid Build Coastguard Worker     EmitByte(0x67, CurByte, OS);
1184*9880d681SAndroid Build Coastguard Worker 
1185*9880d681SAndroid Build Coastguard Worker   bool Rex = false;
1186*9880d681SAndroid Build Coastguard Worker   if (Encoding == 0)
1187*9880d681SAndroid Build Coastguard Worker     Rex = emitOpcodePrefix(TSFlags, CurByte, MemoryOperand, MI, Desc, STI, OS);
1188*9880d681SAndroid Build Coastguard Worker   else
1189*9880d681SAndroid Build Coastguard Worker     EmitVEXOpcodePrefix(TSFlags, CurByte, MemoryOperand, MI, Desc, OS);
1190*9880d681SAndroid Build Coastguard Worker 
1191*9880d681SAndroid Build Coastguard Worker   uint8_t BaseOpcode = X86II::getBaseOpcodeFor(TSFlags);
1192*9880d681SAndroid Build Coastguard Worker 
1193*9880d681SAndroid Build Coastguard Worker   if (TSFlags & X86II::Has3DNow0F0FOpcode)
1194*9880d681SAndroid Build Coastguard Worker     BaseOpcode = 0x0F;   // Weird 3DNow! encoding.
1195*9880d681SAndroid Build Coastguard Worker 
1196*9880d681SAndroid Build Coastguard Worker   uint64_t Form = TSFlags & X86II::FormMask;
1197*9880d681SAndroid Build Coastguard Worker   switch (Form) {
1198*9880d681SAndroid Build Coastguard Worker   default: errs() << "FORM: " << Form << "\n";
1199*9880d681SAndroid Build Coastguard Worker     llvm_unreachable("Unknown FormMask value in X86MCCodeEmitter!");
1200*9880d681SAndroid Build Coastguard Worker   case X86II::Pseudo:
1201*9880d681SAndroid Build Coastguard Worker     llvm_unreachable("Pseudo instruction shouldn't be emitted");
1202*9880d681SAndroid Build Coastguard Worker   case X86II::RawFrmDstSrc: {
1203*9880d681SAndroid Build Coastguard Worker     unsigned siReg = MI.getOperand(1).getReg();
1204*9880d681SAndroid Build Coastguard Worker     assert(((siReg == X86::SI && MI.getOperand(0).getReg() == X86::DI) ||
1205*9880d681SAndroid Build Coastguard Worker             (siReg == X86::ESI && MI.getOperand(0).getReg() == X86::EDI) ||
1206*9880d681SAndroid Build Coastguard Worker             (siReg == X86::RSI && MI.getOperand(0).getReg() == X86::RDI)) &&
1207*9880d681SAndroid Build Coastguard Worker            "SI and DI register sizes do not match");
1208*9880d681SAndroid Build Coastguard Worker     // Emit segment override opcode prefix as needed (not for %ds).
1209*9880d681SAndroid Build Coastguard Worker     if (MI.getOperand(2).getReg() != X86::DS)
1210*9880d681SAndroid Build Coastguard Worker       EmitSegmentOverridePrefix(CurByte, 2, MI, OS);
1211*9880d681SAndroid Build Coastguard Worker     // Emit AdSize prefix as needed.
1212*9880d681SAndroid Build Coastguard Worker     if ((!is32BitMode(STI) && siReg == X86::ESI) ||
1213*9880d681SAndroid Build Coastguard Worker         (is32BitMode(STI) && siReg == X86::SI))
1214*9880d681SAndroid Build Coastguard Worker       EmitByte(0x67, CurByte, OS);
1215*9880d681SAndroid Build Coastguard Worker     CurOp += 3; // Consume operands.
1216*9880d681SAndroid Build Coastguard Worker     EmitByte(BaseOpcode, CurByte, OS);
1217*9880d681SAndroid Build Coastguard Worker     break;
1218*9880d681SAndroid Build Coastguard Worker   }
1219*9880d681SAndroid Build Coastguard Worker   case X86II::RawFrmSrc: {
1220*9880d681SAndroid Build Coastguard Worker     unsigned siReg = MI.getOperand(0).getReg();
1221*9880d681SAndroid Build Coastguard Worker     // Emit segment override opcode prefix as needed (not for %ds).
1222*9880d681SAndroid Build Coastguard Worker     if (MI.getOperand(1).getReg() != X86::DS)
1223*9880d681SAndroid Build Coastguard Worker       EmitSegmentOverridePrefix(CurByte, 1, MI, OS);
1224*9880d681SAndroid Build Coastguard Worker     // Emit AdSize prefix as needed.
1225*9880d681SAndroid Build Coastguard Worker     if ((!is32BitMode(STI) && siReg == X86::ESI) ||
1226*9880d681SAndroid Build Coastguard Worker         (is32BitMode(STI) && siReg == X86::SI))
1227*9880d681SAndroid Build Coastguard Worker       EmitByte(0x67, CurByte, OS);
1228*9880d681SAndroid Build Coastguard Worker     CurOp += 2; // Consume operands.
1229*9880d681SAndroid Build Coastguard Worker     EmitByte(BaseOpcode, CurByte, OS);
1230*9880d681SAndroid Build Coastguard Worker     break;
1231*9880d681SAndroid Build Coastguard Worker   }
1232*9880d681SAndroid Build Coastguard Worker   case X86II::RawFrmDst: {
1233*9880d681SAndroid Build Coastguard Worker     unsigned siReg = MI.getOperand(0).getReg();
1234*9880d681SAndroid Build Coastguard Worker     // Emit AdSize prefix as needed.
1235*9880d681SAndroid Build Coastguard Worker     if ((!is32BitMode(STI) && siReg == X86::EDI) ||
1236*9880d681SAndroid Build Coastguard Worker         (is32BitMode(STI) && siReg == X86::DI))
1237*9880d681SAndroid Build Coastguard Worker       EmitByte(0x67, CurByte, OS);
1238*9880d681SAndroid Build Coastguard Worker     ++CurOp; // Consume operand.
1239*9880d681SAndroid Build Coastguard Worker     EmitByte(BaseOpcode, CurByte, OS);
1240*9880d681SAndroid Build Coastguard Worker     break;
1241*9880d681SAndroid Build Coastguard Worker   }
1242*9880d681SAndroid Build Coastguard Worker   case X86II::RawFrm:
1243*9880d681SAndroid Build Coastguard Worker     EmitByte(BaseOpcode, CurByte, OS);
1244*9880d681SAndroid Build Coastguard Worker     break;
1245*9880d681SAndroid Build Coastguard Worker   case X86II::RawFrmMemOffs:
1246*9880d681SAndroid Build Coastguard Worker     // Emit segment override opcode prefix as needed.
1247*9880d681SAndroid Build Coastguard Worker     EmitSegmentOverridePrefix(CurByte, 1, MI, OS);
1248*9880d681SAndroid Build Coastguard Worker     EmitByte(BaseOpcode, CurByte, OS);
1249*9880d681SAndroid Build Coastguard Worker     EmitImmediate(MI.getOperand(CurOp++), MI.getLoc(),
1250*9880d681SAndroid Build Coastguard Worker                   X86II::getSizeOfImm(TSFlags), getImmFixupKind(TSFlags),
1251*9880d681SAndroid Build Coastguard Worker                   CurByte, OS, Fixups);
1252*9880d681SAndroid Build Coastguard Worker     ++CurOp; // skip segment operand
1253*9880d681SAndroid Build Coastguard Worker     break;
1254*9880d681SAndroid Build Coastguard Worker   case X86II::RawFrmImm8:
1255*9880d681SAndroid Build Coastguard Worker     EmitByte(BaseOpcode, CurByte, OS);
1256*9880d681SAndroid Build Coastguard Worker     EmitImmediate(MI.getOperand(CurOp++), MI.getLoc(),
1257*9880d681SAndroid Build Coastguard Worker                   X86II::getSizeOfImm(TSFlags), getImmFixupKind(TSFlags),
1258*9880d681SAndroid Build Coastguard Worker                   CurByte, OS, Fixups);
1259*9880d681SAndroid Build Coastguard Worker     EmitImmediate(MI.getOperand(CurOp++), MI.getLoc(), 1, FK_Data_1, CurByte,
1260*9880d681SAndroid Build Coastguard Worker                   OS, Fixups);
1261*9880d681SAndroid Build Coastguard Worker     break;
1262*9880d681SAndroid Build Coastguard Worker   case X86II::RawFrmImm16:
1263*9880d681SAndroid Build Coastguard Worker     EmitByte(BaseOpcode, CurByte, OS);
1264*9880d681SAndroid Build Coastguard Worker     EmitImmediate(MI.getOperand(CurOp++), MI.getLoc(),
1265*9880d681SAndroid Build Coastguard Worker                   X86II::getSizeOfImm(TSFlags), getImmFixupKind(TSFlags),
1266*9880d681SAndroid Build Coastguard Worker                   CurByte, OS, Fixups);
1267*9880d681SAndroid Build Coastguard Worker     EmitImmediate(MI.getOperand(CurOp++), MI.getLoc(), 2, FK_Data_2, CurByte,
1268*9880d681SAndroid Build Coastguard Worker                   OS, Fixups);
1269*9880d681SAndroid Build Coastguard Worker     break;
1270*9880d681SAndroid Build Coastguard Worker 
1271*9880d681SAndroid Build Coastguard Worker   case X86II::AddRegFrm:
1272*9880d681SAndroid Build Coastguard Worker     EmitByte(BaseOpcode + GetX86RegNum(MI.getOperand(CurOp++)), CurByte, OS);
1273*9880d681SAndroid Build Coastguard Worker     break;
1274*9880d681SAndroid Build Coastguard Worker 
1275*9880d681SAndroid Build Coastguard Worker   case X86II::MRMDestReg: {
1276*9880d681SAndroid Build Coastguard Worker     EmitByte(BaseOpcode, CurByte, OS);
1277*9880d681SAndroid Build Coastguard Worker     unsigned SrcRegNum = CurOp + 1;
1278*9880d681SAndroid Build Coastguard Worker 
1279*9880d681SAndroid Build Coastguard Worker     if (HasEVEX_K) // Skip writemask
1280*9880d681SAndroid Build Coastguard Worker       ++SrcRegNum;
1281*9880d681SAndroid Build Coastguard Worker 
1282*9880d681SAndroid Build Coastguard Worker     if (HasVEX_4V) // Skip 1st src (which is encoded in VEX_VVVV)
1283*9880d681SAndroid Build Coastguard Worker       ++SrcRegNum;
1284*9880d681SAndroid Build Coastguard Worker 
1285*9880d681SAndroid Build Coastguard Worker     EmitRegModRMByte(MI.getOperand(CurOp),
1286*9880d681SAndroid Build Coastguard Worker                      GetX86RegNum(MI.getOperand(SrcRegNum)), CurByte, OS);
1287*9880d681SAndroid Build Coastguard Worker     CurOp = SrcRegNum + 1;
1288*9880d681SAndroid Build Coastguard Worker     break;
1289*9880d681SAndroid Build Coastguard Worker   }
1290*9880d681SAndroid Build Coastguard Worker   case X86II::MRMDestMem: {
1291*9880d681SAndroid Build Coastguard Worker     EmitByte(BaseOpcode, CurByte, OS);
1292*9880d681SAndroid Build Coastguard Worker     unsigned SrcRegNum = CurOp + X86::AddrNumOperands;
1293*9880d681SAndroid Build Coastguard Worker 
1294*9880d681SAndroid Build Coastguard Worker     if (HasEVEX_K) // Skip writemask
1295*9880d681SAndroid Build Coastguard Worker       ++SrcRegNum;
1296*9880d681SAndroid Build Coastguard Worker 
1297*9880d681SAndroid Build Coastguard Worker     if (HasVEX_4V) // Skip 1st src (which is encoded in VEX_VVVV)
1298*9880d681SAndroid Build Coastguard Worker       ++SrcRegNum;
1299*9880d681SAndroid Build Coastguard Worker 
1300*9880d681SAndroid Build Coastguard Worker     emitMemModRMByte(MI, CurOp, GetX86RegNum(MI.getOperand(SrcRegNum)), TSFlags,
1301*9880d681SAndroid Build Coastguard Worker                      Rex, CurByte, OS, Fixups, STI);
1302*9880d681SAndroid Build Coastguard Worker     CurOp = SrcRegNum + 1;
1303*9880d681SAndroid Build Coastguard Worker     break;
1304*9880d681SAndroid Build Coastguard Worker   }
1305*9880d681SAndroid Build Coastguard Worker   case X86II::MRMSrcReg: {
1306*9880d681SAndroid Build Coastguard Worker     EmitByte(BaseOpcode, CurByte, OS);
1307*9880d681SAndroid Build Coastguard Worker     unsigned SrcRegNum = CurOp + 1;
1308*9880d681SAndroid Build Coastguard Worker 
1309*9880d681SAndroid Build Coastguard Worker     if (HasEVEX_K) // Skip writemask
1310*9880d681SAndroid Build Coastguard Worker       ++SrcRegNum;
1311*9880d681SAndroid Build Coastguard Worker 
1312*9880d681SAndroid Build Coastguard Worker     if (HasVEX_4V) // Skip 1st src (which is encoded in VEX_VVVV)
1313*9880d681SAndroid Build Coastguard Worker       ++SrcRegNum;
1314*9880d681SAndroid Build Coastguard Worker 
1315*9880d681SAndroid Build Coastguard Worker     if (HasMemOp4) // Capture 2nd src (which is encoded in I8IMM)
1316*9880d681SAndroid Build Coastguard Worker       I8RegNum = getX86RegEncoding(MI, SrcRegNum++);
1317*9880d681SAndroid Build Coastguard Worker 
1318*9880d681SAndroid Build Coastguard Worker     EmitRegModRMByte(MI.getOperand(SrcRegNum),
1319*9880d681SAndroid Build Coastguard Worker                      GetX86RegNum(MI.getOperand(CurOp)), CurByte, OS);
1320*9880d681SAndroid Build Coastguard Worker     CurOp = SrcRegNum + 1;
1321*9880d681SAndroid Build Coastguard Worker     if (HasVEX_4VOp3)
1322*9880d681SAndroid Build Coastguard Worker       ++CurOp;
1323*9880d681SAndroid Build Coastguard Worker     if (!HasMemOp4 && HasVEX_I8IMM)
1324*9880d681SAndroid Build Coastguard Worker       I8RegNum = getX86RegEncoding(MI, CurOp++);
1325*9880d681SAndroid Build Coastguard Worker     // do not count the rounding control operand
1326*9880d681SAndroid Build Coastguard Worker     if (HasEVEX_RC)
1327*9880d681SAndroid Build Coastguard Worker       --NumOps;
1328*9880d681SAndroid Build Coastguard Worker     break;
1329*9880d681SAndroid Build Coastguard Worker   }
1330*9880d681SAndroid Build Coastguard Worker   case X86II::MRMSrcMem: {
1331*9880d681SAndroid Build Coastguard Worker     unsigned FirstMemOp = CurOp+1;
1332*9880d681SAndroid Build Coastguard Worker 
1333*9880d681SAndroid Build Coastguard Worker     if (HasEVEX_K) // Skip writemask
1334*9880d681SAndroid Build Coastguard Worker       ++FirstMemOp;
1335*9880d681SAndroid Build Coastguard Worker 
1336*9880d681SAndroid Build Coastguard Worker     if (HasVEX_4V)
1337*9880d681SAndroid Build Coastguard Worker       ++FirstMemOp;  // Skip the register source (which is encoded in VEX_VVVV).
1338*9880d681SAndroid Build Coastguard Worker 
1339*9880d681SAndroid Build Coastguard Worker     if (HasMemOp4) // Capture second register source (encoded in I8IMM)
1340*9880d681SAndroid Build Coastguard Worker       I8RegNum = getX86RegEncoding(MI, FirstMemOp++);
1341*9880d681SAndroid Build Coastguard Worker 
1342*9880d681SAndroid Build Coastguard Worker     EmitByte(BaseOpcode, CurByte, OS);
1343*9880d681SAndroid Build Coastguard Worker 
1344*9880d681SAndroid Build Coastguard Worker     emitMemModRMByte(MI, FirstMemOp, GetX86RegNum(MI.getOperand(CurOp)),
1345*9880d681SAndroid Build Coastguard Worker                      TSFlags, Rex, CurByte, OS, Fixups, STI);
1346*9880d681SAndroid Build Coastguard Worker     CurOp = FirstMemOp + X86::AddrNumOperands;
1347*9880d681SAndroid Build Coastguard Worker     if (HasVEX_4VOp3)
1348*9880d681SAndroid Build Coastguard Worker       ++CurOp;
1349*9880d681SAndroid Build Coastguard Worker     if (!HasMemOp4 && HasVEX_I8IMM)
1350*9880d681SAndroid Build Coastguard Worker       I8RegNum = getX86RegEncoding(MI, CurOp++);
1351*9880d681SAndroid Build Coastguard Worker     break;
1352*9880d681SAndroid Build Coastguard Worker   }
1353*9880d681SAndroid Build Coastguard Worker 
1354*9880d681SAndroid Build Coastguard Worker   case X86II::MRMXr:
1355*9880d681SAndroid Build Coastguard Worker   case X86II::MRM0r: case X86II::MRM1r:
1356*9880d681SAndroid Build Coastguard Worker   case X86II::MRM2r: case X86II::MRM3r:
1357*9880d681SAndroid Build Coastguard Worker   case X86II::MRM4r: case X86II::MRM5r:
1358*9880d681SAndroid Build Coastguard Worker   case X86II::MRM6r: case X86II::MRM7r: {
1359*9880d681SAndroid Build Coastguard Worker     if (HasVEX_4V) // Skip the register dst (which is encoded in VEX_VVVV).
1360*9880d681SAndroid Build Coastguard Worker       ++CurOp;
1361*9880d681SAndroid Build Coastguard Worker     if (HasEVEX_K) // Skip writemask
1362*9880d681SAndroid Build Coastguard Worker       ++CurOp;
1363*9880d681SAndroid Build Coastguard Worker     EmitByte(BaseOpcode, CurByte, OS);
1364*9880d681SAndroid Build Coastguard Worker     EmitRegModRMByte(MI.getOperand(CurOp++),
1365*9880d681SAndroid Build Coastguard Worker                      (Form == X86II::MRMXr) ? 0 : Form-X86II::MRM0r,
1366*9880d681SAndroid Build Coastguard Worker                      CurByte, OS);
1367*9880d681SAndroid Build Coastguard Worker     break;
1368*9880d681SAndroid Build Coastguard Worker   }
1369*9880d681SAndroid Build Coastguard Worker 
1370*9880d681SAndroid Build Coastguard Worker   case X86II::MRMXm:
1371*9880d681SAndroid Build Coastguard Worker   case X86II::MRM0m: case X86II::MRM1m:
1372*9880d681SAndroid Build Coastguard Worker   case X86II::MRM2m: case X86II::MRM3m:
1373*9880d681SAndroid Build Coastguard Worker   case X86II::MRM4m: case X86II::MRM5m:
1374*9880d681SAndroid Build Coastguard Worker   case X86II::MRM6m: case X86II::MRM7m: {
1375*9880d681SAndroid Build Coastguard Worker     if (HasVEX_4V) // Skip the register dst (which is encoded in VEX_VVVV).
1376*9880d681SAndroid Build Coastguard Worker       ++CurOp;
1377*9880d681SAndroid Build Coastguard Worker     if (HasEVEX_K) // Skip writemask
1378*9880d681SAndroid Build Coastguard Worker       ++CurOp;
1379*9880d681SAndroid Build Coastguard Worker     EmitByte(BaseOpcode, CurByte, OS);
1380*9880d681SAndroid Build Coastguard Worker     emitMemModRMByte(MI, CurOp,
1381*9880d681SAndroid Build Coastguard Worker                      (Form == X86II::MRMXm) ? 0 : Form - X86II::MRM0m, TSFlags,
1382*9880d681SAndroid Build Coastguard Worker                      Rex, CurByte, OS, Fixups, STI);
1383*9880d681SAndroid Build Coastguard Worker     CurOp += X86::AddrNumOperands;
1384*9880d681SAndroid Build Coastguard Worker     break;
1385*9880d681SAndroid Build Coastguard Worker   }
1386*9880d681SAndroid Build Coastguard Worker   case X86II::MRM_C0: case X86II::MRM_C1: case X86II::MRM_C2:
1387*9880d681SAndroid Build Coastguard Worker   case X86II::MRM_C3: case X86II::MRM_C4: case X86II::MRM_C5:
1388*9880d681SAndroid Build Coastguard Worker   case X86II::MRM_C6: case X86II::MRM_C7: case X86II::MRM_C8:
1389*9880d681SAndroid Build Coastguard Worker   case X86II::MRM_C9: case X86II::MRM_CA: case X86II::MRM_CB:
1390*9880d681SAndroid Build Coastguard Worker   case X86II::MRM_CC: case X86II::MRM_CD: case X86II::MRM_CE:
1391*9880d681SAndroid Build Coastguard Worker   case X86II::MRM_CF: case X86II::MRM_D0: case X86II::MRM_D1:
1392*9880d681SAndroid Build Coastguard Worker   case X86II::MRM_D2: case X86II::MRM_D3: case X86II::MRM_D4:
1393*9880d681SAndroid Build Coastguard Worker   case X86II::MRM_D5: case X86II::MRM_D6: case X86II::MRM_D7:
1394*9880d681SAndroid Build Coastguard Worker   case X86II::MRM_D8: case X86II::MRM_D9: case X86II::MRM_DA:
1395*9880d681SAndroid Build Coastguard Worker   case X86II::MRM_DB: case X86II::MRM_DC: case X86II::MRM_DD:
1396*9880d681SAndroid Build Coastguard Worker   case X86II::MRM_DE: case X86II::MRM_DF: case X86II::MRM_E0:
1397*9880d681SAndroid Build Coastguard Worker   case X86II::MRM_E1: case X86II::MRM_E2: case X86II::MRM_E3:
1398*9880d681SAndroid Build Coastguard Worker   case X86II::MRM_E4: case X86II::MRM_E5: case X86II::MRM_E6:
1399*9880d681SAndroid Build Coastguard Worker   case X86II::MRM_E7: case X86II::MRM_E8: case X86II::MRM_E9:
1400*9880d681SAndroid Build Coastguard Worker   case X86II::MRM_EA: case X86II::MRM_EB: case X86II::MRM_EC:
1401*9880d681SAndroid Build Coastguard Worker   case X86II::MRM_ED: case X86II::MRM_EE: case X86II::MRM_EF:
1402*9880d681SAndroid Build Coastguard Worker   case X86II::MRM_F0: case X86II::MRM_F1: case X86II::MRM_F2:
1403*9880d681SAndroid Build Coastguard Worker   case X86II::MRM_F3: case X86II::MRM_F4: case X86II::MRM_F5:
1404*9880d681SAndroid Build Coastguard Worker   case X86II::MRM_F6: case X86II::MRM_F7: case X86II::MRM_F8:
1405*9880d681SAndroid Build Coastguard Worker   case X86II::MRM_F9: case X86II::MRM_FA: case X86II::MRM_FB:
1406*9880d681SAndroid Build Coastguard Worker   case X86II::MRM_FC: case X86II::MRM_FD: case X86II::MRM_FE:
1407*9880d681SAndroid Build Coastguard Worker   case X86II::MRM_FF:
1408*9880d681SAndroid Build Coastguard Worker     EmitByte(BaseOpcode, CurByte, OS);
1409*9880d681SAndroid Build Coastguard Worker     EmitByte(0xC0 + Form - X86II::MRM_C0, CurByte, OS);
1410*9880d681SAndroid Build Coastguard Worker     break;
1411*9880d681SAndroid Build Coastguard Worker   }
1412*9880d681SAndroid Build Coastguard Worker 
1413*9880d681SAndroid Build Coastguard Worker   if (HasVEX_I8IMM) {
1414*9880d681SAndroid Build Coastguard Worker     // The last source register of a 4 operand instruction in AVX is encoded
1415*9880d681SAndroid Build Coastguard Worker     // in bits[7:4] of a immediate byte.
1416*9880d681SAndroid Build Coastguard Worker     assert(I8RegNum < 16 && "Register encoding out of range");
1417*9880d681SAndroid Build Coastguard Worker     I8RegNum <<= 4;
1418*9880d681SAndroid Build Coastguard Worker     if (CurOp != NumOps) {
1419*9880d681SAndroid Build Coastguard Worker       unsigned Val = MI.getOperand(CurOp++).getImm();
1420*9880d681SAndroid Build Coastguard Worker       assert(Val < 16 && "Immediate operand value out of range");
1421*9880d681SAndroid Build Coastguard Worker       I8RegNum |= Val;
1422*9880d681SAndroid Build Coastguard Worker     }
1423*9880d681SAndroid Build Coastguard Worker     EmitImmediate(MCOperand::createImm(I8RegNum), MI.getLoc(), 1, FK_Data_1,
1424*9880d681SAndroid Build Coastguard Worker                   CurByte, OS, Fixups);
1425*9880d681SAndroid Build Coastguard Worker   } else {
1426*9880d681SAndroid Build Coastguard Worker     // If there is a remaining operand, it must be a trailing immediate. Emit it
1427*9880d681SAndroid Build Coastguard Worker     // according to the right size for the instruction. Some instructions
1428*9880d681SAndroid Build Coastguard Worker     // (SSE4a extrq and insertq) have two trailing immediates.
1429*9880d681SAndroid Build Coastguard Worker     while (CurOp != NumOps && NumOps - CurOp <= 2) {
1430*9880d681SAndroid Build Coastguard Worker       EmitImmediate(MI.getOperand(CurOp++), MI.getLoc(),
1431*9880d681SAndroid Build Coastguard Worker                     X86II::getSizeOfImm(TSFlags), getImmFixupKind(TSFlags),
1432*9880d681SAndroid Build Coastguard Worker                     CurByte, OS, Fixups);
1433*9880d681SAndroid Build Coastguard Worker     }
1434*9880d681SAndroid Build Coastguard Worker   }
1435*9880d681SAndroid Build Coastguard Worker 
1436*9880d681SAndroid Build Coastguard Worker   if (TSFlags & X86II::Has3DNow0F0FOpcode)
1437*9880d681SAndroid Build Coastguard Worker     EmitByte(X86II::getBaseOpcodeFor(TSFlags), CurByte, OS);
1438*9880d681SAndroid Build Coastguard Worker 
1439*9880d681SAndroid Build Coastguard Worker #ifndef NDEBUG
1440*9880d681SAndroid Build Coastguard Worker   // FIXME: Verify.
1441*9880d681SAndroid Build Coastguard Worker   if (/*!Desc.isVariadic() &&*/ CurOp != NumOps) {
1442*9880d681SAndroid Build Coastguard Worker     errs() << "Cannot encode all operands of: ";
1443*9880d681SAndroid Build Coastguard Worker     MI.dump();
1444*9880d681SAndroid Build Coastguard Worker     errs() << '\n';
1445*9880d681SAndroid Build Coastguard Worker     abort();
1446*9880d681SAndroid Build Coastguard Worker   }
1447*9880d681SAndroid Build Coastguard Worker #endif
1448*9880d681SAndroid Build Coastguard Worker }
1449