xref: /aosp_15_r20/external/llvm/lib/Target/X86/InstPrinter/X86ATTInstPrinter.cpp (revision 9880d6810fe72a1726cb53787c6711e909410d58)
1*9880d681SAndroid Build Coastguard Worker //===-- X86ATTInstPrinter.cpp - AT&T assembly instruction printing --------===//
2*9880d681SAndroid Build Coastguard Worker //
3*9880d681SAndroid Build Coastguard Worker //                     The LLVM Compiler Infrastructure
4*9880d681SAndroid Build Coastguard Worker //
5*9880d681SAndroid Build Coastguard Worker // This file is distributed under the University of Illinois Open Source
6*9880d681SAndroid Build Coastguard Worker // License. See LICENSE.TXT for details.
7*9880d681SAndroid Build Coastguard Worker //
8*9880d681SAndroid Build Coastguard Worker //===----------------------------------------------------------------------===//
9*9880d681SAndroid Build Coastguard Worker //
10*9880d681SAndroid Build Coastguard Worker // This file includes code for rendering MCInst instances as AT&T-style
11*9880d681SAndroid Build Coastguard Worker // assembly.
12*9880d681SAndroid Build Coastguard Worker //
13*9880d681SAndroid Build Coastguard Worker //===----------------------------------------------------------------------===//
14*9880d681SAndroid Build Coastguard Worker 
15*9880d681SAndroid Build Coastguard Worker #include "X86ATTInstPrinter.h"
16*9880d681SAndroid Build Coastguard Worker #include "MCTargetDesc/X86BaseInfo.h"
17*9880d681SAndroid Build Coastguard Worker #include "MCTargetDesc/X86MCTargetDesc.h"
18*9880d681SAndroid Build Coastguard Worker #include "X86InstComments.h"
19*9880d681SAndroid Build Coastguard Worker #include "llvm/MC/MCAsmInfo.h"
20*9880d681SAndroid Build Coastguard Worker #include "llvm/MC/MCExpr.h"
21*9880d681SAndroid Build Coastguard Worker #include "llvm/MC/MCInst.h"
22*9880d681SAndroid Build Coastguard Worker #include "llvm/MC/MCInstrInfo.h"
23*9880d681SAndroid Build Coastguard Worker #include "llvm/MC/MCRegisterInfo.h"
24*9880d681SAndroid Build Coastguard Worker #include "llvm/MC/MCSubtargetInfo.h"
25*9880d681SAndroid Build Coastguard Worker #include "llvm/Support/ErrorHandling.h"
26*9880d681SAndroid Build Coastguard Worker #include "llvm/Support/Format.h"
27*9880d681SAndroid Build Coastguard Worker #include "llvm/Support/FormattedStream.h"
28*9880d681SAndroid Build Coastguard Worker using namespace llvm;
29*9880d681SAndroid Build Coastguard Worker 
30*9880d681SAndroid Build Coastguard Worker #define DEBUG_TYPE "asm-printer"
31*9880d681SAndroid Build Coastguard Worker 
32*9880d681SAndroid Build Coastguard Worker // Include the auto-generated portion of the assembly writer.
33*9880d681SAndroid Build Coastguard Worker #define PRINT_ALIAS_INSTR
34*9880d681SAndroid Build Coastguard Worker #include "X86GenAsmWriter.inc"
35*9880d681SAndroid Build Coastguard Worker 
printRegName(raw_ostream & OS,unsigned RegNo) const36*9880d681SAndroid Build Coastguard Worker void X86ATTInstPrinter::printRegName(raw_ostream &OS, unsigned RegNo) const {
37*9880d681SAndroid Build Coastguard Worker   OS << markup("<reg:") << '%' << getRegisterName(RegNo) << markup(">");
38*9880d681SAndroid Build Coastguard Worker }
39*9880d681SAndroid Build Coastguard Worker 
printInst(const MCInst * MI,raw_ostream & OS,StringRef Annot,const MCSubtargetInfo & STI)40*9880d681SAndroid Build Coastguard Worker void X86ATTInstPrinter::printInst(const MCInst *MI, raw_ostream &OS,
41*9880d681SAndroid Build Coastguard Worker                                   StringRef Annot, const MCSubtargetInfo &STI) {
42*9880d681SAndroid Build Coastguard Worker   const MCInstrDesc &Desc = MII.get(MI->getOpcode());
43*9880d681SAndroid Build Coastguard Worker   uint64_t TSFlags = Desc.TSFlags;
44*9880d681SAndroid Build Coastguard Worker 
45*9880d681SAndroid Build Coastguard Worker   // If verbose assembly is enabled, we can print some informative comments.
46*9880d681SAndroid Build Coastguard Worker   if (CommentStream)
47*9880d681SAndroid Build Coastguard Worker     HasCustomInstComment =
48*9880d681SAndroid Build Coastguard Worker         EmitAnyX86InstComments(MI, *CommentStream, getRegisterName);
49*9880d681SAndroid Build Coastguard Worker 
50*9880d681SAndroid Build Coastguard Worker   if (TSFlags & X86II::LOCK)
51*9880d681SAndroid Build Coastguard Worker     OS << "\tlock\t";
52*9880d681SAndroid Build Coastguard Worker 
53*9880d681SAndroid Build Coastguard Worker   // Output CALLpcrel32 as "callq" in 64-bit mode.
54*9880d681SAndroid Build Coastguard Worker   // In Intel annotation it's always emitted as "call".
55*9880d681SAndroid Build Coastguard Worker   //
56*9880d681SAndroid Build Coastguard Worker   // TODO: Probably this hack should be redesigned via InstAlias in
57*9880d681SAndroid Build Coastguard Worker   // InstrInfo.td as soon as Requires clause is supported properly
58*9880d681SAndroid Build Coastguard Worker   // for InstAlias.
59*9880d681SAndroid Build Coastguard Worker   if (MI->getOpcode() == X86::CALLpcrel32 &&
60*9880d681SAndroid Build Coastguard Worker       (STI.getFeatureBits()[X86::Mode64Bit])) {
61*9880d681SAndroid Build Coastguard Worker     OS << "\tcallq\t";
62*9880d681SAndroid Build Coastguard Worker     printPCRelImm(MI, 0, OS);
63*9880d681SAndroid Build Coastguard Worker   }
64*9880d681SAndroid Build Coastguard Worker   // Try to print any aliases first.
65*9880d681SAndroid Build Coastguard Worker   else if (!printAliasInstr(MI, OS))
66*9880d681SAndroid Build Coastguard Worker     printInstruction(MI, OS);
67*9880d681SAndroid Build Coastguard Worker 
68*9880d681SAndroid Build Coastguard Worker   // Next always print the annotation.
69*9880d681SAndroid Build Coastguard Worker   printAnnotation(OS, Annot);
70*9880d681SAndroid Build Coastguard Worker }
71*9880d681SAndroid Build Coastguard Worker 
printSSEAVXCC(const MCInst * MI,unsigned Op,raw_ostream & O)72*9880d681SAndroid Build Coastguard Worker void X86ATTInstPrinter::printSSEAVXCC(const MCInst *MI, unsigned Op,
73*9880d681SAndroid Build Coastguard Worker                                       raw_ostream &O) {
74*9880d681SAndroid Build Coastguard Worker   int64_t Imm = MI->getOperand(Op).getImm();
75*9880d681SAndroid Build Coastguard Worker   switch (Imm) {
76*9880d681SAndroid Build Coastguard Worker   default: llvm_unreachable("Invalid ssecc/avxcc argument!");
77*9880d681SAndroid Build Coastguard Worker   case    0: O << "eq"; break;
78*9880d681SAndroid Build Coastguard Worker   case    1: O << "lt"; break;
79*9880d681SAndroid Build Coastguard Worker   case    2: O << "le"; break;
80*9880d681SAndroid Build Coastguard Worker   case    3: O << "unord"; break;
81*9880d681SAndroid Build Coastguard Worker   case    4: O << "neq"; break;
82*9880d681SAndroid Build Coastguard Worker   case    5: O << "nlt"; break;
83*9880d681SAndroid Build Coastguard Worker   case    6: O << "nle"; break;
84*9880d681SAndroid Build Coastguard Worker   case    7: O << "ord"; break;
85*9880d681SAndroid Build Coastguard Worker   case    8: O << "eq_uq"; break;
86*9880d681SAndroid Build Coastguard Worker   case    9: O << "nge"; break;
87*9880d681SAndroid Build Coastguard Worker   case  0xa: O << "ngt"; break;
88*9880d681SAndroid Build Coastguard Worker   case  0xb: O << "false"; break;
89*9880d681SAndroid Build Coastguard Worker   case  0xc: O << "neq_oq"; break;
90*9880d681SAndroid Build Coastguard Worker   case  0xd: O << "ge"; break;
91*9880d681SAndroid Build Coastguard Worker   case  0xe: O << "gt"; break;
92*9880d681SAndroid Build Coastguard Worker   case  0xf: O << "true"; break;
93*9880d681SAndroid Build Coastguard Worker   case 0x10: O << "eq_os"; break;
94*9880d681SAndroid Build Coastguard Worker   case 0x11: O << "lt_oq"; break;
95*9880d681SAndroid Build Coastguard Worker   case 0x12: O << "le_oq"; break;
96*9880d681SAndroid Build Coastguard Worker   case 0x13: O << "unord_s"; break;
97*9880d681SAndroid Build Coastguard Worker   case 0x14: O << "neq_us"; break;
98*9880d681SAndroid Build Coastguard Worker   case 0x15: O << "nlt_uq"; break;
99*9880d681SAndroid Build Coastguard Worker   case 0x16: O << "nle_uq"; break;
100*9880d681SAndroid Build Coastguard Worker   case 0x17: O << "ord_s"; break;
101*9880d681SAndroid Build Coastguard Worker   case 0x18: O << "eq_us"; break;
102*9880d681SAndroid Build Coastguard Worker   case 0x19: O << "nge_uq"; break;
103*9880d681SAndroid Build Coastguard Worker   case 0x1a: O << "ngt_uq"; break;
104*9880d681SAndroid Build Coastguard Worker   case 0x1b: O << "false_os"; break;
105*9880d681SAndroid Build Coastguard Worker   case 0x1c: O << "neq_os"; break;
106*9880d681SAndroid Build Coastguard Worker   case 0x1d: O << "ge_oq"; break;
107*9880d681SAndroid Build Coastguard Worker   case 0x1e: O << "gt_oq"; break;
108*9880d681SAndroid Build Coastguard Worker   case 0x1f: O << "true_us"; break;
109*9880d681SAndroid Build Coastguard Worker   }
110*9880d681SAndroid Build Coastguard Worker }
111*9880d681SAndroid Build Coastguard Worker 
printXOPCC(const MCInst * MI,unsigned Op,raw_ostream & O)112*9880d681SAndroid Build Coastguard Worker void X86ATTInstPrinter::printXOPCC(const MCInst *MI, unsigned Op,
113*9880d681SAndroid Build Coastguard Worker                                    raw_ostream &O) {
114*9880d681SAndroid Build Coastguard Worker   int64_t Imm = MI->getOperand(Op).getImm();
115*9880d681SAndroid Build Coastguard Worker   switch (Imm) {
116*9880d681SAndroid Build Coastguard Worker   default: llvm_unreachable("Invalid xopcc argument!");
117*9880d681SAndroid Build Coastguard Worker   case 0: O << "lt"; break;
118*9880d681SAndroid Build Coastguard Worker   case 1: O << "le"; break;
119*9880d681SAndroid Build Coastguard Worker   case 2: O << "gt"; break;
120*9880d681SAndroid Build Coastguard Worker   case 3: O << "ge"; break;
121*9880d681SAndroid Build Coastguard Worker   case 4: O << "eq"; break;
122*9880d681SAndroid Build Coastguard Worker   case 5: O << "neq"; break;
123*9880d681SAndroid Build Coastguard Worker   case 6: O << "false"; break;
124*9880d681SAndroid Build Coastguard Worker   case 7: O << "true"; break;
125*9880d681SAndroid Build Coastguard Worker   }
126*9880d681SAndroid Build Coastguard Worker }
127*9880d681SAndroid Build Coastguard Worker 
printRoundingControl(const MCInst * MI,unsigned Op,raw_ostream & O)128*9880d681SAndroid Build Coastguard Worker void X86ATTInstPrinter::printRoundingControl(const MCInst *MI, unsigned Op,
129*9880d681SAndroid Build Coastguard Worker                                             raw_ostream &O) {
130*9880d681SAndroid Build Coastguard Worker   int64_t Imm = MI->getOperand(Op).getImm() & 0x3;
131*9880d681SAndroid Build Coastguard Worker   switch (Imm) {
132*9880d681SAndroid Build Coastguard Worker   case 0: O << "{rn-sae}"; break;
133*9880d681SAndroid Build Coastguard Worker   case 1: O << "{rd-sae}"; break;
134*9880d681SAndroid Build Coastguard Worker   case 2: O << "{ru-sae}"; break;
135*9880d681SAndroid Build Coastguard Worker   case 3: O << "{rz-sae}"; break;
136*9880d681SAndroid Build Coastguard Worker   }
137*9880d681SAndroid Build Coastguard Worker }
138*9880d681SAndroid Build Coastguard Worker /// printPCRelImm - This is used to print an immediate value that ends up
139*9880d681SAndroid Build Coastguard Worker /// being encoded as a pc-relative value (e.g. for jumps and calls).  These
140*9880d681SAndroid Build Coastguard Worker /// print slightly differently than normal immediates.  For example, a $ is not
141*9880d681SAndroid Build Coastguard Worker /// emitted.
printPCRelImm(const MCInst * MI,unsigned OpNo,raw_ostream & O)142*9880d681SAndroid Build Coastguard Worker void X86ATTInstPrinter::printPCRelImm(const MCInst *MI, unsigned OpNo,
143*9880d681SAndroid Build Coastguard Worker                                       raw_ostream &O) {
144*9880d681SAndroid Build Coastguard Worker   const MCOperand &Op = MI->getOperand(OpNo);
145*9880d681SAndroid Build Coastguard Worker   if (Op.isImm())
146*9880d681SAndroid Build Coastguard Worker     O << formatImm(Op.getImm());
147*9880d681SAndroid Build Coastguard Worker   else {
148*9880d681SAndroid Build Coastguard Worker     assert(Op.isExpr() && "unknown pcrel immediate operand");
149*9880d681SAndroid Build Coastguard Worker     // If a symbolic branch target was added as a constant expression then print
150*9880d681SAndroid Build Coastguard Worker     // that address in hex.
151*9880d681SAndroid Build Coastguard Worker     const MCConstantExpr *BranchTarget = dyn_cast<MCConstantExpr>(Op.getExpr());
152*9880d681SAndroid Build Coastguard Worker     int64_t Address;
153*9880d681SAndroid Build Coastguard Worker     if (BranchTarget && BranchTarget->evaluateAsAbsolute(Address)) {
154*9880d681SAndroid Build Coastguard Worker       O << formatHex((uint64_t)Address);
155*9880d681SAndroid Build Coastguard Worker     } else {
156*9880d681SAndroid Build Coastguard Worker       // Otherwise, just print the expression.
157*9880d681SAndroid Build Coastguard Worker       Op.getExpr()->print(O, &MAI);
158*9880d681SAndroid Build Coastguard Worker     }
159*9880d681SAndroid Build Coastguard Worker   }
160*9880d681SAndroid Build Coastguard Worker }
161*9880d681SAndroid Build Coastguard Worker 
printOperand(const MCInst * MI,unsigned OpNo,raw_ostream & O)162*9880d681SAndroid Build Coastguard Worker void X86ATTInstPrinter::printOperand(const MCInst *MI, unsigned OpNo,
163*9880d681SAndroid Build Coastguard Worker                                      raw_ostream &O) {
164*9880d681SAndroid Build Coastguard Worker   const MCOperand &Op = MI->getOperand(OpNo);
165*9880d681SAndroid Build Coastguard Worker   if (Op.isReg()) {
166*9880d681SAndroid Build Coastguard Worker     printRegName(O, Op.getReg());
167*9880d681SAndroid Build Coastguard Worker   } else if (Op.isImm()) {
168*9880d681SAndroid Build Coastguard Worker     // Print immediates as signed values.
169*9880d681SAndroid Build Coastguard Worker     int64_t Imm = Op.getImm();
170*9880d681SAndroid Build Coastguard Worker     O << markup("<imm:") << '$' << formatImm(Imm) << markup(">");
171*9880d681SAndroid Build Coastguard Worker 
172*9880d681SAndroid Build Coastguard Worker     // TODO: This should be in a helper function in the base class, so it can
173*9880d681SAndroid Build Coastguard Worker     // be used by other printers.
174*9880d681SAndroid Build Coastguard Worker 
175*9880d681SAndroid Build Coastguard Worker     // If there are no instruction-specific comments, add a comment clarifying
176*9880d681SAndroid Build Coastguard Worker     // the hex value of the immediate operand when it isn't in the range
177*9880d681SAndroid Build Coastguard Worker     // [-256,255].
178*9880d681SAndroid Build Coastguard Worker     if (CommentStream && !HasCustomInstComment && (Imm > 255 || Imm < -256)) {
179*9880d681SAndroid Build Coastguard Worker       // Don't print unnecessary hex sign bits.
180*9880d681SAndroid Build Coastguard Worker       if (Imm == (int16_t)(Imm))
181*9880d681SAndroid Build Coastguard Worker         *CommentStream << format("imm = 0x%" PRIX16 "\n", (uint16_t)Imm);
182*9880d681SAndroid Build Coastguard Worker       else if (Imm == (int32_t)(Imm))
183*9880d681SAndroid Build Coastguard Worker         *CommentStream << format("imm = 0x%" PRIX32 "\n", (uint32_t)Imm);
184*9880d681SAndroid Build Coastguard Worker       else
185*9880d681SAndroid Build Coastguard Worker         *CommentStream << format("imm = 0x%" PRIX64 "\n", (uint64_t)Imm);
186*9880d681SAndroid Build Coastguard Worker     }
187*9880d681SAndroid Build Coastguard Worker   } else {
188*9880d681SAndroid Build Coastguard Worker     assert(Op.isExpr() && "unknown operand kind in printOperand");
189*9880d681SAndroid Build Coastguard Worker     O << markup("<imm:") << '$';
190*9880d681SAndroid Build Coastguard Worker     Op.getExpr()->print(O, &MAI);
191*9880d681SAndroid Build Coastguard Worker     O << markup(">");
192*9880d681SAndroid Build Coastguard Worker   }
193*9880d681SAndroid Build Coastguard Worker }
194*9880d681SAndroid Build Coastguard Worker 
printMemReference(const MCInst * MI,unsigned Op,raw_ostream & O)195*9880d681SAndroid Build Coastguard Worker void X86ATTInstPrinter::printMemReference(const MCInst *MI, unsigned Op,
196*9880d681SAndroid Build Coastguard Worker                                           raw_ostream &O) {
197*9880d681SAndroid Build Coastguard Worker   const MCOperand &BaseReg = MI->getOperand(Op + X86::AddrBaseReg);
198*9880d681SAndroid Build Coastguard Worker   const MCOperand &IndexReg = MI->getOperand(Op + X86::AddrIndexReg);
199*9880d681SAndroid Build Coastguard Worker   const MCOperand &DispSpec = MI->getOperand(Op + X86::AddrDisp);
200*9880d681SAndroid Build Coastguard Worker   const MCOperand &SegReg = MI->getOperand(Op + X86::AddrSegmentReg);
201*9880d681SAndroid Build Coastguard Worker 
202*9880d681SAndroid Build Coastguard Worker   O << markup("<mem:");
203*9880d681SAndroid Build Coastguard Worker 
204*9880d681SAndroid Build Coastguard Worker   // If this has a segment register, print it.
205*9880d681SAndroid Build Coastguard Worker   if (SegReg.getReg()) {
206*9880d681SAndroid Build Coastguard Worker     printOperand(MI, Op + X86::AddrSegmentReg, O);
207*9880d681SAndroid Build Coastguard Worker     O << ':';
208*9880d681SAndroid Build Coastguard Worker   }
209*9880d681SAndroid Build Coastguard Worker 
210*9880d681SAndroid Build Coastguard Worker   if (DispSpec.isImm()) {
211*9880d681SAndroid Build Coastguard Worker     int64_t DispVal = DispSpec.getImm();
212*9880d681SAndroid Build Coastguard Worker     if (DispVal || (!IndexReg.getReg() && !BaseReg.getReg()))
213*9880d681SAndroid Build Coastguard Worker       O << formatImm(DispVal);
214*9880d681SAndroid Build Coastguard Worker   } else {
215*9880d681SAndroid Build Coastguard Worker     assert(DispSpec.isExpr() && "non-immediate displacement for LEA?");
216*9880d681SAndroid Build Coastguard Worker     DispSpec.getExpr()->print(O, &MAI);
217*9880d681SAndroid Build Coastguard Worker   }
218*9880d681SAndroid Build Coastguard Worker 
219*9880d681SAndroid Build Coastguard Worker   if (IndexReg.getReg() || BaseReg.getReg()) {
220*9880d681SAndroid Build Coastguard Worker     O << '(';
221*9880d681SAndroid Build Coastguard Worker     if (BaseReg.getReg())
222*9880d681SAndroid Build Coastguard Worker       printOperand(MI, Op + X86::AddrBaseReg, O);
223*9880d681SAndroid Build Coastguard Worker 
224*9880d681SAndroid Build Coastguard Worker     if (IndexReg.getReg()) {
225*9880d681SAndroid Build Coastguard Worker       O << ',';
226*9880d681SAndroid Build Coastguard Worker       printOperand(MI, Op + X86::AddrIndexReg, O);
227*9880d681SAndroid Build Coastguard Worker       unsigned ScaleVal = MI->getOperand(Op + X86::AddrScaleAmt).getImm();
228*9880d681SAndroid Build Coastguard Worker       if (ScaleVal != 1) {
229*9880d681SAndroid Build Coastguard Worker         O << ',' << markup("<imm:") << ScaleVal // never printed in hex.
230*9880d681SAndroid Build Coastguard Worker           << markup(">");
231*9880d681SAndroid Build Coastguard Worker       }
232*9880d681SAndroid Build Coastguard Worker     }
233*9880d681SAndroid Build Coastguard Worker     O << ')';
234*9880d681SAndroid Build Coastguard Worker   }
235*9880d681SAndroid Build Coastguard Worker 
236*9880d681SAndroid Build Coastguard Worker   O << markup(">");
237*9880d681SAndroid Build Coastguard Worker }
238*9880d681SAndroid Build Coastguard Worker 
printSrcIdx(const MCInst * MI,unsigned Op,raw_ostream & O)239*9880d681SAndroid Build Coastguard Worker void X86ATTInstPrinter::printSrcIdx(const MCInst *MI, unsigned Op,
240*9880d681SAndroid Build Coastguard Worker                                     raw_ostream &O) {
241*9880d681SAndroid Build Coastguard Worker   const MCOperand &SegReg = MI->getOperand(Op + 1);
242*9880d681SAndroid Build Coastguard Worker 
243*9880d681SAndroid Build Coastguard Worker   O << markup("<mem:");
244*9880d681SAndroid Build Coastguard Worker 
245*9880d681SAndroid Build Coastguard Worker   // If this has a segment register, print it.
246*9880d681SAndroid Build Coastguard Worker   if (SegReg.getReg()) {
247*9880d681SAndroid Build Coastguard Worker     printOperand(MI, Op + 1, O);
248*9880d681SAndroid Build Coastguard Worker     O << ':';
249*9880d681SAndroid Build Coastguard Worker   }
250*9880d681SAndroid Build Coastguard Worker 
251*9880d681SAndroid Build Coastguard Worker   O << "(";
252*9880d681SAndroid Build Coastguard Worker   printOperand(MI, Op, O);
253*9880d681SAndroid Build Coastguard Worker   O << ")";
254*9880d681SAndroid Build Coastguard Worker 
255*9880d681SAndroid Build Coastguard Worker   O << markup(">");
256*9880d681SAndroid Build Coastguard Worker }
257*9880d681SAndroid Build Coastguard Worker 
printDstIdx(const MCInst * MI,unsigned Op,raw_ostream & O)258*9880d681SAndroid Build Coastguard Worker void X86ATTInstPrinter::printDstIdx(const MCInst *MI, unsigned Op,
259*9880d681SAndroid Build Coastguard Worker                                     raw_ostream &O) {
260*9880d681SAndroid Build Coastguard Worker   O << markup("<mem:");
261*9880d681SAndroid Build Coastguard Worker 
262*9880d681SAndroid Build Coastguard Worker   O << "%es:(";
263*9880d681SAndroid Build Coastguard Worker   printOperand(MI, Op, O);
264*9880d681SAndroid Build Coastguard Worker   O << ")";
265*9880d681SAndroid Build Coastguard Worker 
266*9880d681SAndroid Build Coastguard Worker   O << markup(">");
267*9880d681SAndroid Build Coastguard Worker }
268*9880d681SAndroid Build Coastguard Worker 
printMemOffset(const MCInst * MI,unsigned Op,raw_ostream & O)269*9880d681SAndroid Build Coastguard Worker void X86ATTInstPrinter::printMemOffset(const MCInst *MI, unsigned Op,
270*9880d681SAndroid Build Coastguard Worker                                        raw_ostream &O) {
271*9880d681SAndroid Build Coastguard Worker   const MCOperand &DispSpec = MI->getOperand(Op);
272*9880d681SAndroid Build Coastguard Worker   const MCOperand &SegReg = MI->getOperand(Op + 1);
273*9880d681SAndroid Build Coastguard Worker 
274*9880d681SAndroid Build Coastguard Worker   O << markup("<mem:");
275*9880d681SAndroid Build Coastguard Worker 
276*9880d681SAndroid Build Coastguard Worker   // If this has a segment register, print it.
277*9880d681SAndroid Build Coastguard Worker   if (SegReg.getReg()) {
278*9880d681SAndroid Build Coastguard Worker     printOperand(MI, Op + 1, O);
279*9880d681SAndroid Build Coastguard Worker     O << ':';
280*9880d681SAndroid Build Coastguard Worker   }
281*9880d681SAndroid Build Coastguard Worker 
282*9880d681SAndroid Build Coastguard Worker   if (DispSpec.isImm()) {
283*9880d681SAndroid Build Coastguard Worker     O << formatImm(DispSpec.getImm());
284*9880d681SAndroid Build Coastguard Worker   } else {
285*9880d681SAndroid Build Coastguard Worker     assert(DispSpec.isExpr() && "non-immediate displacement?");
286*9880d681SAndroid Build Coastguard Worker     DispSpec.getExpr()->print(O, &MAI);
287*9880d681SAndroid Build Coastguard Worker   }
288*9880d681SAndroid Build Coastguard Worker 
289*9880d681SAndroid Build Coastguard Worker   O << markup(">");
290*9880d681SAndroid Build Coastguard Worker }
291*9880d681SAndroid Build Coastguard Worker 
printU8Imm(const MCInst * MI,unsigned Op,raw_ostream & O)292*9880d681SAndroid Build Coastguard Worker void X86ATTInstPrinter::printU8Imm(const MCInst *MI, unsigned Op,
293*9880d681SAndroid Build Coastguard Worker                                    raw_ostream &O) {
294*9880d681SAndroid Build Coastguard Worker   O << markup("<imm:") << '$' << formatImm(MI->getOperand(Op).getImm() & 0xff)
295*9880d681SAndroid Build Coastguard Worker     << markup(">");
296*9880d681SAndroid Build Coastguard Worker }
297