xref: /aosp_15_r20/external/llvm/lib/Target/PowerPC/PPCFrameLowering.cpp (revision 9880d6810fe72a1726cb53787c6711e909410d58)
1*9880d681SAndroid Build Coastguard Worker //===-- PPCFrameLowering.cpp - PPC Frame Information ----------------------===//
2*9880d681SAndroid Build Coastguard Worker //
3*9880d681SAndroid Build Coastguard Worker //                     The LLVM Compiler Infrastructure
4*9880d681SAndroid Build Coastguard Worker //
5*9880d681SAndroid Build Coastguard Worker // This file is distributed under the University of Illinois Open Source
6*9880d681SAndroid Build Coastguard Worker // License. See LICENSE.TXT for details.
7*9880d681SAndroid Build Coastguard Worker //
8*9880d681SAndroid Build Coastguard Worker //===----------------------------------------------------------------------===//
9*9880d681SAndroid Build Coastguard Worker //
10*9880d681SAndroid Build Coastguard Worker // This file contains the PPC implementation of TargetFrameLowering class.
11*9880d681SAndroid Build Coastguard Worker //
12*9880d681SAndroid Build Coastguard Worker //===----------------------------------------------------------------------===//
13*9880d681SAndroid Build Coastguard Worker 
14*9880d681SAndroid Build Coastguard Worker #include "PPCFrameLowering.h"
15*9880d681SAndroid Build Coastguard Worker #include "PPCInstrBuilder.h"
16*9880d681SAndroid Build Coastguard Worker #include "PPCInstrInfo.h"
17*9880d681SAndroid Build Coastguard Worker #include "PPCMachineFunctionInfo.h"
18*9880d681SAndroid Build Coastguard Worker #include "PPCSubtarget.h"
19*9880d681SAndroid Build Coastguard Worker #include "PPCTargetMachine.h"
20*9880d681SAndroid Build Coastguard Worker #include "llvm/CodeGen/MachineFrameInfo.h"
21*9880d681SAndroid Build Coastguard Worker #include "llvm/CodeGen/MachineFunction.h"
22*9880d681SAndroid Build Coastguard Worker #include "llvm/CodeGen/MachineInstrBuilder.h"
23*9880d681SAndroid Build Coastguard Worker #include "llvm/CodeGen/MachineModuleInfo.h"
24*9880d681SAndroid Build Coastguard Worker #include "llvm/CodeGen/MachineRegisterInfo.h"
25*9880d681SAndroid Build Coastguard Worker #include "llvm/CodeGen/RegisterScavenging.h"
26*9880d681SAndroid Build Coastguard Worker #include "llvm/IR/Function.h"
27*9880d681SAndroid Build Coastguard Worker #include "llvm/Target/TargetOptions.h"
28*9880d681SAndroid Build Coastguard Worker 
29*9880d681SAndroid Build Coastguard Worker using namespace llvm;
30*9880d681SAndroid Build Coastguard Worker 
31*9880d681SAndroid Build Coastguard Worker /// VRRegNo - Map from a numbered VR register to its enum value.
32*9880d681SAndroid Build Coastguard Worker ///
33*9880d681SAndroid Build Coastguard Worker static const MCPhysReg VRRegNo[] = {
34*9880d681SAndroid Build Coastguard Worker  PPC::V0 , PPC::V1 , PPC::V2 , PPC::V3 , PPC::V4 , PPC::V5 , PPC::V6 , PPC::V7 ,
35*9880d681SAndroid Build Coastguard Worker  PPC::V8 , PPC::V9 , PPC::V10, PPC::V11, PPC::V12, PPC::V13, PPC::V14, PPC::V15,
36*9880d681SAndroid Build Coastguard Worker  PPC::V16, PPC::V17, PPC::V18, PPC::V19, PPC::V20, PPC::V21, PPC::V22, PPC::V23,
37*9880d681SAndroid Build Coastguard Worker  PPC::V24, PPC::V25, PPC::V26, PPC::V27, PPC::V28, PPC::V29, PPC::V30, PPC::V31
38*9880d681SAndroid Build Coastguard Worker };
39*9880d681SAndroid Build Coastguard Worker 
computeReturnSaveOffset(const PPCSubtarget & STI)40*9880d681SAndroid Build Coastguard Worker static unsigned computeReturnSaveOffset(const PPCSubtarget &STI) {
41*9880d681SAndroid Build Coastguard Worker   if (STI.isDarwinABI())
42*9880d681SAndroid Build Coastguard Worker     return STI.isPPC64() ? 16 : 8;
43*9880d681SAndroid Build Coastguard Worker   // SVR4 ABI:
44*9880d681SAndroid Build Coastguard Worker   return STI.isPPC64() ? 16 : 4;
45*9880d681SAndroid Build Coastguard Worker }
46*9880d681SAndroid Build Coastguard Worker 
computeTOCSaveOffset(const PPCSubtarget & STI)47*9880d681SAndroid Build Coastguard Worker static unsigned computeTOCSaveOffset(const PPCSubtarget &STI) {
48*9880d681SAndroid Build Coastguard Worker   return STI.isELFv2ABI() ? 24 : 40;
49*9880d681SAndroid Build Coastguard Worker }
50*9880d681SAndroid Build Coastguard Worker 
computeFramePointerSaveOffset(const PPCSubtarget & STI)51*9880d681SAndroid Build Coastguard Worker static unsigned computeFramePointerSaveOffset(const PPCSubtarget &STI) {
52*9880d681SAndroid Build Coastguard Worker   // For the Darwin ABI:
53*9880d681SAndroid Build Coastguard Worker   // We cannot use the TOC save slot (offset +20) in the PowerPC linkage area
54*9880d681SAndroid Build Coastguard Worker   // for saving the frame pointer (if needed.)  While the published ABI has
55*9880d681SAndroid Build Coastguard Worker   // not used this slot since at least MacOSX 10.2, there is older code
56*9880d681SAndroid Build Coastguard Worker   // around that does use it, and that needs to continue to work.
57*9880d681SAndroid Build Coastguard Worker   if (STI.isDarwinABI())
58*9880d681SAndroid Build Coastguard Worker     return STI.isPPC64() ? -8U : -4U;
59*9880d681SAndroid Build Coastguard Worker 
60*9880d681SAndroid Build Coastguard Worker   // SVR4 ABI: First slot in the general register save area.
61*9880d681SAndroid Build Coastguard Worker   return STI.isPPC64() ? -8U : -4U;
62*9880d681SAndroid Build Coastguard Worker }
63*9880d681SAndroid Build Coastguard Worker 
computeLinkageSize(const PPCSubtarget & STI)64*9880d681SAndroid Build Coastguard Worker static unsigned computeLinkageSize(const PPCSubtarget &STI) {
65*9880d681SAndroid Build Coastguard Worker   if (STI.isDarwinABI() || STI.isPPC64())
66*9880d681SAndroid Build Coastguard Worker     return (STI.isELFv2ABI() ? 4 : 6) * (STI.isPPC64() ? 8 : 4);
67*9880d681SAndroid Build Coastguard Worker 
68*9880d681SAndroid Build Coastguard Worker   // SVR4 ABI:
69*9880d681SAndroid Build Coastguard Worker   return 8;
70*9880d681SAndroid Build Coastguard Worker }
71*9880d681SAndroid Build Coastguard Worker 
computeBasePointerSaveOffset(const PPCSubtarget & STI)72*9880d681SAndroid Build Coastguard Worker static unsigned computeBasePointerSaveOffset(const PPCSubtarget &STI) {
73*9880d681SAndroid Build Coastguard Worker   if (STI.isDarwinABI())
74*9880d681SAndroid Build Coastguard Worker     return STI.isPPC64() ? -16U : -8U;
75*9880d681SAndroid Build Coastguard Worker 
76*9880d681SAndroid Build Coastguard Worker   // SVR4 ABI: First slot in the general register save area.
77*9880d681SAndroid Build Coastguard Worker   return STI.isPPC64()
78*9880d681SAndroid Build Coastguard Worker              ? -16U
79*9880d681SAndroid Build Coastguard Worker              : STI.getTargetMachine().isPositionIndependent() ? -12U : -8U;
80*9880d681SAndroid Build Coastguard Worker }
81*9880d681SAndroid Build Coastguard Worker 
PPCFrameLowering(const PPCSubtarget & STI)82*9880d681SAndroid Build Coastguard Worker PPCFrameLowering::PPCFrameLowering(const PPCSubtarget &STI)
83*9880d681SAndroid Build Coastguard Worker     : TargetFrameLowering(TargetFrameLowering::StackGrowsDown,
84*9880d681SAndroid Build Coastguard Worker                           STI.getPlatformStackAlignment(), 0),
85*9880d681SAndroid Build Coastguard Worker       Subtarget(STI), ReturnSaveOffset(computeReturnSaveOffset(Subtarget)),
86*9880d681SAndroid Build Coastguard Worker       TOCSaveOffset(computeTOCSaveOffset(Subtarget)),
87*9880d681SAndroid Build Coastguard Worker       FramePointerSaveOffset(computeFramePointerSaveOffset(Subtarget)),
88*9880d681SAndroid Build Coastguard Worker       LinkageSize(computeLinkageSize(Subtarget)),
89*9880d681SAndroid Build Coastguard Worker       BasePointerSaveOffset(computeBasePointerSaveOffset(STI)) {}
90*9880d681SAndroid Build Coastguard Worker 
91*9880d681SAndroid Build Coastguard Worker // With the SVR4 ABI, callee-saved registers have fixed offsets on the stack.
getCalleeSavedSpillSlots(unsigned & NumEntries) const92*9880d681SAndroid Build Coastguard Worker const PPCFrameLowering::SpillSlot *PPCFrameLowering::getCalleeSavedSpillSlots(
93*9880d681SAndroid Build Coastguard Worker     unsigned &NumEntries) const {
94*9880d681SAndroid Build Coastguard Worker   if (Subtarget.isDarwinABI()) {
95*9880d681SAndroid Build Coastguard Worker     NumEntries = 1;
96*9880d681SAndroid Build Coastguard Worker     if (Subtarget.isPPC64()) {
97*9880d681SAndroid Build Coastguard Worker       static const SpillSlot darwin64Offsets = {PPC::X31, -8};
98*9880d681SAndroid Build Coastguard Worker       return &darwin64Offsets;
99*9880d681SAndroid Build Coastguard Worker     } else {
100*9880d681SAndroid Build Coastguard Worker       static const SpillSlot darwinOffsets = {PPC::R31, -4};
101*9880d681SAndroid Build Coastguard Worker       return &darwinOffsets;
102*9880d681SAndroid Build Coastguard Worker     }
103*9880d681SAndroid Build Coastguard Worker   }
104*9880d681SAndroid Build Coastguard Worker 
105*9880d681SAndroid Build Coastguard Worker   // Early exit if not using the SVR4 ABI.
106*9880d681SAndroid Build Coastguard Worker   if (!Subtarget.isSVR4ABI()) {
107*9880d681SAndroid Build Coastguard Worker     NumEntries = 0;
108*9880d681SAndroid Build Coastguard Worker     return nullptr;
109*9880d681SAndroid Build Coastguard Worker   }
110*9880d681SAndroid Build Coastguard Worker 
111*9880d681SAndroid Build Coastguard Worker   // Note that the offsets here overlap, but this is fixed up in
112*9880d681SAndroid Build Coastguard Worker   // processFunctionBeforeFrameFinalized.
113*9880d681SAndroid Build Coastguard Worker 
114*9880d681SAndroid Build Coastguard Worker   static const SpillSlot Offsets[] = {
115*9880d681SAndroid Build Coastguard Worker       // Floating-point register save area offsets.
116*9880d681SAndroid Build Coastguard Worker       {PPC::F31, -8},
117*9880d681SAndroid Build Coastguard Worker       {PPC::F30, -16},
118*9880d681SAndroid Build Coastguard Worker       {PPC::F29, -24},
119*9880d681SAndroid Build Coastguard Worker       {PPC::F28, -32},
120*9880d681SAndroid Build Coastguard Worker       {PPC::F27, -40},
121*9880d681SAndroid Build Coastguard Worker       {PPC::F26, -48},
122*9880d681SAndroid Build Coastguard Worker       {PPC::F25, -56},
123*9880d681SAndroid Build Coastguard Worker       {PPC::F24, -64},
124*9880d681SAndroid Build Coastguard Worker       {PPC::F23, -72},
125*9880d681SAndroid Build Coastguard Worker       {PPC::F22, -80},
126*9880d681SAndroid Build Coastguard Worker       {PPC::F21, -88},
127*9880d681SAndroid Build Coastguard Worker       {PPC::F20, -96},
128*9880d681SAndroid Build Coastguard Worker       {PPC::F19, -104},
129*9880d681SAndroid Build Coastguard Worker       {PPC::F18, -112},
130*9880d681SAndroid Build Coastguard Worker       {PPC::F17, -120},
131*9880d681SAndroid Build Coastguard Worker       {PPC::F16, -128},
132*9880d681SAndroid Build Coastguard Worker       {PPC::F15, -136},
133*9880d681SAndroid Build Coastguard Worker       {PPC::F14, -144},
134*9880d681SAndroid Build Coastguard Worker 
135*9880d681SAndroid Build Coastguard Worker       // General register save area offsets.
136*9880d681SAndroid Build Coastguard Worker       {PPC::R31, -4},
137*9880d681SAndroid Build Coastguard Worker       {PPC::R30, -8},
138*9880d681SAndroid Build Coastguard Worker       {PPC::R29, -12},
139*9880d681SAndroid Build Coastguard Worker       {PPC::R28, -16},
140*9880d681SAndroid Build Coastguard Worker       {PPC::R27, -20},
141*9880d681SAndroid Build Coastguard Worker       {PPC::R26, -24},
142*9880d681SAndroid Build Coastguard Worker       {PPC::R25, -28},
143*9880d681SAndroid Build Coastguard Worker       {PPC::R24, -32},
144*9880d681SAndroid Build Coastguard Worker       {PPC::R23, -36},
145*9880d681SAndroid Build Coastguard Worker       {PPC::R22, -40},
146*9880d681SAndroid Build Coastguard Worker       {PPC::R21, -44},
147*9880d681SAndroid Build Coastguard Worker       {PPC::R20, -48},
148*9880d681SAndroid Build Coastguard Worker       {PPC::R19, -52},
149*9880d681SAndroid Build Coastguard Worker       {PPC::R18, -56},
150*9880d681SAndroid Build Coastguard Worker       {PPC::R17, -60},
151*9880d681SAndroid Build Coastguard Worker       {PPC::R16, -64},
152*9880d681SAndroid Build Coastguard Worker       {PPC::R15, -68},
153*9880d681SAndroid Build Coastguard Worker       {PPC::R14, -72},
154*9880d681SAndroid Build Coastguard Worker 
155*9880d681SAndroid Build Coastguard Worker       // CR save area offset.  We map each of the nonvolatile CR fields
156*9880d681SAndroid Build Coastguard Worker       // to the slot for CR2, which is the first of the nonvolatile CR
157*9880d681SAndroid Build Coastguard Worker       // fields to be assigned, so that we only allocate one save slot.
158*9880d681SAndroid Build Coastguard Worker       // See PPCRegisterInfo::hasReservedSpillSlot() for more information.
159*9880d681SAndroid Build Coastguard Worker       {PPC::CR2, -4},
160*9880d681SAndroid Build Coastguard Worker 
161*9880d681SAndroid Build Coastguard Worker       // VRSAVE save area offset.
162*9880d681SAndroid Build Coastguard Worker       {PPC::VRSAVE, -4},
163*9880d681SAndroid Build Coastguard Worker 
164*9880d681SAndroid Build Coastguard Worker       // Vector register save area
165*9880d681SAndroid Build Coastguard Worker       {PPC::V31, -16},
166*9880d681SAndroid Build Coastguard Worker       {PPC::V30, -32},
167*9880d681SAndroid Build Coastguard Worker       {PPC::V29, -48},
168*9880d681SAndroid Build Coastguard Worker       {PPC::V28, -64},
169*9880d681SAndroid Build Coastguard Worker       {PPC::V27, -80},
170*9880d681SAndroid Build Coastguard Worker       {PPC::V26, -96},
171*9880d681SAndroid Build Coastguard Worker       {PPC::V25, -112},
172*9880d681SAndroid Build Coastguard Worker       {PPC::V24, -128},
173*9880d681SAndroid Build Coastguard Worker       {PPC::V23, -144},
174*9880d681SAndroid Build Coastguard Worker       {PPC::V22, -160},
175*9880d681SAndroid Build Coastguard Worker       {PPC::V21, -176},
176*9880d681SAndroid Build Coastguard Worker       {PPC::V20, -192}};
177*9880d681SAndroid Build Coastguard Worker 
178*9880d681SAndroid Build Coastguard Worker   static const SpillSlot Offsets64[] = {
179*9880d681SAndroid Build Coastguard Worker       // Floating-point register save area offsets.
180*9880d681SAndroid Build Coastguard Worker       {PPC::F31, -8},
181*9880d681SAndroid Build Coastguard Worker       {PPC::F30, -16},
182*9880d681SAndroid Build Coastguard Worker       {PPC::F29, -24},
183*9880d681SAndroid Build Coastguard Worker       {PPC::F28, -32},
184*9880d681SAndroid Build Coastguard Worker       {PPC::F27, -40},
185*9880d681SAndroid Build Coastguard Worker       {PPC::F26, -48},
186*9880d681SAndroid Build Coastguard Worker       {PPC::F25, -56},
187*9880d681SAndroid Build Coastguard Worker       {PPC::F24, -64},
188*9880d681SAndroid Build Coastguard Worker       {PPC::F23, -72},
189*9880d681SAndroid Build Coastguard Worker       {PPC::F22, -80},
190*9880d681SAndroid Build Coastguard Worker       {PPC::F21, -88},
191*9880d681SAndroid Build Coastguard Worker       {PPC::F20, -96},
192*9880d681SAndroid Build Coastguard Worker       {PPC::F19, -104},
193*9880d681SAndroid Build Coastguard Worker       {PPC::F18, -112},
194*9880d681SAndroid Build Coastguard Worker       {PPC::F17, -120},
195*9880d681SAndroid Build Coastguard Worker       {PPC::F16, -128},
196*9880d681SAndroid Build Coastguard Worker       {PPC::F15, -136},
197*9880d681SAndroid Build Coastguard Worker       {PPC::F14, -144},
198*9880d681SAndroid Build Coastguard Worker 
199*9880d681SAndroid Build Coastguard Worker       // General register save area offsets.
200*9880d681SAndroid Build Coastguard Worker       {PPC::X31, -8},
201*9880d681SAndroid Build Coastguard Worker       {PPC::X30, -16},
202*9880d681SAndroid Build Coastguard Worker       {PPC::X29, -24},
203*9880d681SAndroid Build Coastguard Worker       {PPC::X28, -32},
204*9880d681SAndroid Build Coastguard Worker       {PPC::X27, -40},
205*9880d681SAndroid Build Coastguard Worker       {PPC::X26, -48},
206*9880d681SAndroid Build Coastguard Worker       {PPC::X25, -56},
207*9880d681SAndroid Build Coastguard Worker       {PPC::X24, -64},
208*9880d681SAndroid Build Coastguard Worker       {PPC::X23, -72},
209*9880d681SAndroid Build Coastguard Worker       {PPC::X22, -80},
210*9880d681SAndroid Build Coastguard Worker       {PPC::X21, -88},
211*9880d681SAndroid Build Coastguard Worker       {PPC::X20, -96},
212*9880d681SAndroid Build Coastguard Worker       {PPC::X19, -104},
213*9880d681SAndroid Build Coastguard Worker       {PPC::X18, -112},
214*9880d681SAndroid Build Coastguard Worker       {PPC::X17, -120},
215*9880d681SAndroid Build Coastguard Worker       {PPC::X16, -128},
216*9880d681SAndroid Build Coastguard Worker       {PPC::X15, -136},
217*9880d681SAndroid Build Coastguard Worker       {PPC::X14, -144},
218*9880d681SAndroid Build Coastguard Worker 
219*9880d681SAndroid Build Coastguard Worker       // VRSAVE save area offset.
220*9880d681SAndroid Build Coastguard Worker       {PPC::VRSAVE, -4},
221*9880d681SAndroid Build Coastguard Worker 
222*9880d681SAndroid Build Coastguard Worker       // Vector register save area
223*9880d681SAndroid Build Coastguard Worker       {PPC::V31, -16},
224*9880d681SAndroid Build Coastguard Worker       {PPC::V30, -32},
225*9880d681SAndroid Build Coastguard Worker       {PPC::V29, -48},
226*9880d681SAndroid Build Coastguard Worker       {PPC::V28, -64},
227*9880d681SAndroid Build Coastguard Worker       {PPC::V27, -80},
228*9880d681SAndroid Build Coastguard Worker       {PPC::V26, -96},
229*9880d681SAndroid Build Coastguard Worker       {PPC::V25, -112},
230*9880d681SAndroid Build Coastguard Worker       {PPC::V24, -128},
231*9880d681SAndroid Build Coastguard Worker       {PPC::V23, -144},
232*9880d681SAndroid Build Coastguard Worker       {PPC::V22, -160},
233*9880d681SAndroid Build Coastguard Worker       {PPC::V21, -176},
234*9880d681SAndroid Build Coastguard Worker       {PPC::V20, -192}};
235*9880d681SAndroid Build Coastguard Worker 
236*9880d681SAndroid Build Coastguard Worker   if (Subtarget.isPPC64()) {
237*9880d681SAndroid Build Coastguard Worker     NumEntries = array_lengthof(Offsets64);
238*9880d681SAndroid Build Coastguard Worker 
239*9880d681SAndroid Build Coastguard Worker     return Offsets64;
240*9880d681SAndroid Build Coastguard Worker   } else {
241*9880d681SAndroid Build Coastguard Worker     NumEntries = array_lengthof(Offsets);
242*9880d681SAndroid Build Coastguard Worker 
243*9880d681SAndroid Build Coastguard Worker     return Offsets;
244*9880d681SAndroid Build Coastguard Worker   }
245*9880d681SAndroid Build Coastguard Worker }
246*9880d681SAndroid Build Coastguard Worker 
247*9880d681SAndroid Build Coastguard Worker /// RemoveVRSaveCode - We have found that this function does not need any code
248*9880d681SAndroid Build Coastguard Worker /// to manipulate the VRSAVE register, even though it uses vector registers.
249*9880d681SAndroid Build Coastguard Worker /// This can happen when the only registers used are known to be live in or out
250*9880d681SAndroid Build Coastguard Worker /// of the function.  Remove all of the VRSAVE related code from the function.
251*9880d681SAndroid Build Coastguard Worker /// FIXME: The removal of the code results in a compile failure at -O0 when the
252*9880d681SAndroid Build Coastguard Worker /// function contains a function call, as the GPR containing original VRSAVE
253*9880d681SAndroid Build Coastguard Worker /// contents is spilled and reloaded around the call.  Without the prolog code,
254*9880d681SAndroid Build Coastguard Worker /// the spill instruction refers to an undefined register.  This code needs
255*9880d681SAndroid Build Coastguard Worker /// to account for all uses of that GPR.
RemoveVRSaveCode(MachineInstr * MI)256*9880d681SAndroid Build Coastguard Worker static void RemoveVRSaveCode(MachineInstr *MI) {
257*9880d681SAndroid Build Coastguard Worker   MachineBasicBlock *Entry = MI->getParent();
258*9880d681SAndroid Build Coastguard Worker   MachineFunction *MF = Entry->getParent();
259*9880d681SAndroid Build Coastguard Worker 
260*9880d681SAndroid Build Coastguard Worker   // We know that the MTVRSAVE instruction immediately follows MI.  Remove it.
261*9880d681SAndroid Build Coastguard Worker   MachineBasicBlock::iterator MBBI = MI;
262*9880d681SAndroid Build Coastguard Worker   ++MBBI;
263*9880d681SAndroid Build Coastguard Worker   assert(MBBI != Entry->end() && MBBI->getOpcode() == PPC::MTVRSAVE);
264*9880d681SAndroid Build Coastguard Worker   MBBI->eraseFromParent();
265*9880d681SAndroid Build Coastguard Worker 
266*9880d681SAndroid Build Coastguard Worker   bool RemovedAllMTVRSAVEs = true;
267*9880d681SAndroid Build Coastguard Worker   // See if we can find and remove the MTVRSAVE instruction from all of the
268*9880d681SAndroid Build Coastguard Worker   // epilog blocks.
269*9880d681SAndroid Build Coastguard Worker   for (MachineFunction::iterator I = MF->begin(), E = MF->end(); I != E; ++I) {
270*9880d681SAndroid Build Coastguard Worker     // If last instruction is a return instruction, add an epilogue
271*9880d681SAndroid Build Coastguard Worker     if (I->isReturnBlock()) {
272*9880d681SAndroid Build Coastguard Worker       bool FoundIt = false;
273*9880d681SAndroid Build Coastguard Worker       for (MBBI = I->end(); MBBI != I->begin(); ) {
274*9880d681SAndroid Build Coastguard Worker         --MBBI;
275*9880d681SAndroid Build Coastguard Worker         if (MBBI->getOpcode() == PPC::MTVRSAVE) {
276*9880d681SAndroid Build Coastguard Worker           MBBI->eraseFromParent();  // remove it.
277*9880d681SAndroid Build Coastguard Worker           FoundIt = true;
278*9880d681SAndroid Build Coastguard Worker           break;
279*9880d681SAndroid Build Coastguard Worker         }
280*9880d681SAndroid Build Coastguard Worker       }
281*9880d681SAndroid Build Coastguard Worker       RemovedAllMTVRSAVEs &= FoundIt;
282*9880d681SAndroid Build Coastguard Worker     }
283*9880d681SAndroid Build Coastguard Worker   }
284*9880d681SAndroid Build Coastguard Worker 
285*9880d681SAndroid Build Coastguard Worker   // If we found and removed all MTVRSAVE instructions, remove the read of
286*9880d681SAndroid Build Coastguard Worker   // VRSAVE as well.
287*9880d681SAndroid Build Coastguard Worker   if (RemovedAllMTVRSAVEs) {
288*9880d681SAndroid Build Coastguard Worker     MBBI = MI;
289*9880d681SAndroid Build Coastguard Worker     assert(MBBI != Entry->begin() && "UPDATE_VRSAVE is first instr in block?");
290*9880d681SAndroid Build Coastguard Worker     --MBBI;
291*9880d681SAndroid Build Coastguard Worker     assert(MBBI->getOpcode() == PPC::MFVRSAVE && "VRSAVE instrs wandered?");
292*9880d681SAndroid Build Coastguard Worker     MBBI->eraseFromParent();
293*9880d681SAndroid Build Coastguard Worker   }
294*9880d681SAndroid Build Coastguard Worker 
295*9880d681SAndroid Build Coastguard Worker   // Finally, nuke the UPDATE_VRSAVE.
296*9880d681SAndroid Build Coastguard Worker   MI->eraseFromParent();
297*9880d681SAndroid Build Coastguard Worker }
298*9880d681SAndroid Build Coastguard Worker 
299*9880d681SAndroid Build Coastguard Worker // HandleVRSaveUpdate - MI is the UPDATE_VRSAVE instruction introduced by the
300*9880d681SAndroid Build Coastguard Worker // instruction selector.  Based on the vector registers that have been used,
301*9880d681SAndroid Build Coastguard Worker // transform this into the appropriate ORI instruction.
HandleVRSaveUpdate(MachineInstr * MI,const TargetInstrInfo & TII)302*9880d681SAndroid Build Coastguard Worker static void HandleVRSaveUpdate(MachineInstr *MI, const TargetInstrInfo &TII) {
303*9880d681SAndroid Build Coastguard Worker   MachineFunction *MF = MI->getParent()->getParent();
304*9880d681SAndroid Build Coastguard Worker   const TargetRegisterInfo *TRI = MF->getSubtarget().getRegisterInfo();
305*9880d681SAndroid Build Coastguard Worker   DebugLoc dl = MI->getDebugLoc();
306*9880d681SAndroid Build Coastguard Worker 
307*9880d681SAndroid Build Coastguard Worker   const MachineRegisterInfo &MRI = MF->getRegInfo();
308*9880d681SAndroid Build Coastguard Worker   unsigned UsedRegMask = 0;
309*9880d681SAndroid Build Coastguard Worker   for (unsigned i = 0; i != 32; ++i)
310*9880d681SAndroid Build Coastguard Worker     if (MRI.isPhysRegModified(VRRegNo[i]))
311*9880d681SAndroid Build Coastguard Worker       UsedRegMask |= 1 << (31-i);
312*9880d681SAndroid Build Coastguard Worker 
313*9880d681SAndroid Build Coastguard Worker   // Live in and live out values already must be in the mask, so don't bother
314*9880d681SAndroid Build Coastguard Worker   // marking them.
315*9880d681SAndroid Build Coastguard Worker   for (MachineRegisterInfo::livein_iterator
316*9880d681SAndroid Build Coastguard Worker        I = MF->getRegInfo().livein_begin(),
317*9880d681SAndroid Build Coastguard Worker        E = MF->getRegInfo().livein_end(); I != E; ++I) {
318*9880d681SAndroid Build Coastguard Worker     unsigned RegNo = TRI->getEncodingValue(I->first);
319*9880d681SAndroid Build Coastguard Worker     if (VRRegNo[RegNo] == I->first)        // If this really is a vector reg.
320*9880d681SAndroid Build Coastguard Worker       UsedRegMask &= ~(1 << (31-RegNo));   // Doesn't need to be marked.
321*9880d681SAndroid Build Coastguard Worker   }
322*9880d681SAndroid Build Coastguard Worker 
323*9880d681SAndroid Build Coastguard Worker   // Live out registers appear as use operands on return instructions.
324*9880d681SAndroid Build Coastguard Worker   for (MachineFunction::const_iterator BI = MF->begin(), BE = MF->end();
325*9880d681SAndroid Build Coastguard Worker        UsedRegMask != 0 && BI != BE; ++BI) {
326*9880d681SAndroid Build Coastguard Worker     const MachineBasicBlock &MBB = *BI;
327*9880d681SAndroid Build Coastguard Worker     if (!MBB.isReturnBlock())
328*9880d681SAndroid Build Coastguard Worker       continue;
329*9880d681SAndroid Build Coastguard Worker     const MachineInstr &Ret = MBB.back();
330*9880d681SAndroid Build Coastguard Worker     for (unsigned I = 0, E = Ret.getNumOperands(); I != E; ++I) {
331*9880d681SAndroid Build Coastguard Worker       const MachineOperand &MO = Ret.getOperand(I);
332*9880d681SAndroid Build Coastguard Worker       if (!MO.isReg() || !PPC::VRRCRegClass.contains(MO.getReg()))
333*9880d681SAndroid Build Coastguard Worker         continue;
334*9880d681SAndroid Build Coastguard Worker       unsigned RegNo = TRI->getEncodingValue(MO.getReg());
335*9880d681SAndroid Build Coastguard Worker       UsedRegMask &= ~(1 << (31-RegNo));
336*9880d681SAndroid Build Coastguard Worker     }
337*9880d681SAndroid Build Coastguard Worker   }
338*9880d681SAndroid Build Coastguard Worker 
339*9880d681SAndroid Build Coastguard Worker   // If no registers are used, turn this into a copy.
340*9880d681SAndroid Build Coastguard Worker   if (UsedRegMask == 0) {
341*9880d681SAndroid Build Coastguard Worker     // Remove all VRSAVE code.
342*9880d681SAndroid Build Coastguard Worker     RemoveVRSaveCode(MI);
343*9880d681SAndroid Build Coastguard Worker     return;
344*9880d681SAndroid Build Coastguard Worker   }
345*9880d681SAndroid Build Coastguard Worker 
346*9880d681SAndroid Build Coastguard Worker   unsigned SrcReg = MI->getOperand(1).getReg();
347*9880d681SAndroid Build Coastguard Worker   unsigned DstReg = MI->getOperand(0).getReg();
348*9880d681SAndroid Build Coastguard Worker 
349*9880d681SAndroid Build Coastguard Worker   if ((UsedRegMask & 0xFFFF) == UsedRegMask) {
350*9880d681SAndroid Build Coastguard Worker     if (DstReg != SrcReg)
351*9880d681SAndroid Build Coastguard Worker       BuildMI(*MI->getParent(), MI, dl, TII.get(PPC::ORI), DstReg)
352*9880d681SAndroid Build Coastguard Worker         .addReg(SrcReg)
353*9880d681SAndroid Build Coastguard Worker         .addImm(UsedRegMask);
354*9880d681SAndroid Build Coastguard Worker     else
355*9880d681SAndroid Build Coastguard Worker       BuildMI(*MI->getParent(), MI, dl, TII.get(PPC::ORI), DstReg)
356*9880d681SAndroid Build Coastguard Worker         .addReg(SrcReg, RegState::Kill)
357*9880d681SAndroid Build Coastguard Worker         .addImm(UsedRegMask);
358*9880d681SAndroid Build Coastguard Worker   } else if ((UsedRegMask & 0xFFFF0000) == UsedRegMask) {
359*9880d681SAndroid Build Coastguard Worker     if (DstReg != SrcReg)
360*9880d681SAndroid Build Coastguard Worker       BuildMI(*MI->getParent(), MI, dl, TII.get(PPC::ORIS), DstReg)
361*9880d681SAndroid Build Coastguard Worker         .addReg(SrcReg)
362*9880d681SAndroid Build Coastguard Worker         .addImm(UsedRegMask >> 16);
363*9880d681SAndroid Build Coastguard Worker     else
364*9880d681SAndroid Build Coastguard Worker       BuildMI(*MI->getParent(), MI, dl, TII.get(PPC::ORIS), DstReg)
365*9880d681SAndroid Build Coastguard Worker         .addReg(SrcReg, RegState::Kill)
366*9880d681SAndroid Build Coastguard Worker         .addImm(UsedRegMask >> 16);
367*9880d681SAndroid Build Coastguard Worker   } else {
368*9880d681SAndroid Build Coastguard Worker     if (DstReg != SrcReg)
369*9880d681SAndroid Build Coastguard Worker       BuildMI(*MI->getParent(), MI, dl, TII.get(PPC::ORIS), DstReg)
370*9880d681SAndroid Build Coastguard Worker         .addReg(SrcReg)
371*9880d681SAndroid Build Coastguard Worker         .addImm(UsedRegMask >> 16);
372*9880d681SAndroid Build Coastguard Worker     else
373*9880d681SAndroid Build Coastguard Worker       BuildMI(*MI->getParent(), MI, dl, TII.get(PPC::ORIS), DstReg)
374*9880d681SAndroid Build Coastguard Worker         .addReg(SrcReg, RegState::Kill)
375*9880d681SAndroid Build Coastguard Worker         .addImm(UsedRegMask >> 16);
376*9880d681SAndroid Build Coastguard Worker 
377*9880d681SAndroid Build Coastguard Worker     BuildMI(*MI->getParent(), MI, dl, TII.get(PPC::ORI), DstReg)
378*9880d681SAndroid Build Coastguard Worker       .addReg(DstReg, RegState::Kill)
379*9880d681SAndroid Build Coastguard Worker       .addImm(UsedRegMask & 0xFFFF);
380*9880d681SAndroid Build Coastguard Worker   }
381*9880d681SAndroid Build Coastguard Worker 
382*9880d681SAndroid Build Coastguard Worker   // Remove the old UPDATE_VRSAVE instruction.
383*9880d681SAndroid Build Coastguard Worker   MI->eraseFromParent();
384*9880d681SAndroid Build Coastguard Worker }
385*9880d681SAndroid Build Coastguard Worker 
spillsCR(const MachineFunction & MF)386*9880d681SAndroid Build Coastguard Worker static bool spillsCR(const MachineFunction &MF) {
387*9880d681SAndroid Build Coastguard Worker   const PPCFunctionInfo *FuncInfo = MF.getInfo<PPCFunctionInfo>();
388*9880d681SAndroid Build Coastguard Worker   return FuncInfo->isCRSpilled();
389*9880d681SAndroid Build Coastguard Worker }
390*9880d681SAndroid Build Coastguard Worker 
spillsVRSAVE(const MachineFunction & MF)391*9880d681SAndroid Build Coastguard Worker static bool spillsVRSAVE(const MachineFunction &MF) {
392*9880d681SAndroid Build Coastguard Worker   const PPCFunctionInfo *FuncInfo = MF.getInfo<PPCFunctionInfo>();
393*9880d681SAndroid Build Coastguard Worker   return FuncInfo->isVRSAVESpilled();
394*9880d681SAndroid Build Coastguard Worker }
395*9880d681SAndroid Build Coastguard Worker 
hasSpills(const MachineFunction & MF)396*9880d681SAndroid Build Coastguard Worker static bool hasSpills(const MachineFunction &MF) {
397*9880d681SAndroid Build Coastguard Worker   const PPCFunctionInfo *FuncInfo = MF.getInfo<PPCFunctionInfo>();
398*9880d681SAndroid Build Coastguard Worker   return FuncInfo->hasSpills();
399*9880d681SAndroid Build Coastguard Worker }
400*9880d681SAndroid Build Coastguard Worker 
hasNonRISpills(const MachineFunction & MF)401*9880d681SAndroid Build Coastguard Worker static bool hasNonRISpills(const MachineFunction &MF) {
402*9880d681SAndroid Build Coastguard Worker   const PPCFunctionInfo *FuncInfo = MF.getInfo<PPCFunctionInfo>();
403*9880d681SAndroid Build Coastguard Worker   return FuncInfo->hasNonRISpills();
404*9880d681SAndroid Build Coastguard Worker }
405*9880d681SAndroid Build Coastguard Worker 
406*9880d681SAndroid Build Coastguard Worker /// MustSaveLR - Return true if this function requires that we save the LR
407*9880d681SAndroid Build Coastguard Worker /// register onto the stack in the prolog and restore it in the epilog of the
408*9880d681SAndroid Build Coastguard Worker /// function.
MustSaveLR(const MachineFunction & MF,unsigned LR)409*9880d681SAndroid Build Coastguard Worker static bool MustSaveLR(const MachineFunction &MF, unsigned LR) {
410*9880d681SAndroid Build Coastguard Worker   const PPCFunctionInfo *MFI = MF.getInfo<PPCFunctionInfo>();
411*9880d681SAndroid Build Coastguard Worker 
412*9880d681SAndroid Build Coastguard Worker   // We need a save/restore of LR if there is any def of LR (which is
413*9880d681SAndroid Build Coastguard Worker   // defined by calls, including the PIC setup sequence), or if there is
414*9880d681SAndroid Build Coastguard Worker   // some use of the LR stack slot (e.g. for builtin_return_address).
415*9880d681SAndroid Build Coastguard Worker   // (LR comes in 32 and 64 bit versions.)
416*9880d681SAndroid Build Coastguard Worker   MachineRegisterInfo::def_iterator RI = MF.getRegInfo().def_begin(LR);
417*9880d681SAndroid Build Coastguard Worker   return RI !=MF.getRegInfo().def_end() || MFI->isLRStoreRequired();
418*9880d681SAndroid Build Coastguard Worker }
419*9880d681SAndroid Build Coastguard Worker 
420*9880d681SAndroid Build Coastguard Worker /// determineFrameLayout - Determine the size of the frame and maximum call
421*9880d681SAndroid Build Coastguard Worker /// frame size.
determineFrameLayout(MachineFunction & MF,bool UpdateMF,bool UseEstimate) const422*9880d681SAndroid Build Coastguard Worker unsigned PPCFrameLowering::determineFrameLayout(MachineFunction &MF,
423*9880d681SAndroid Build Coastguard Worker                                                 bool UpdateMF,
424*9880d681SAndroid Build Coastguard Worker                                                 bool UseEstimate) const {
425*9880d681SAndroid Build Coastguard Worker   MachineFrameInfo *MFI = MF.getFrameInfo();
426*9880d681SAndroid Build Coastguard Worker 
427*9880d681SAndroid Build Coastguard Worker   // Get the number of bytes to allocate from the FrameInfo
428*9880d681SAndroid Build Coastguard Worker   unsigned FrameSize =
429*9880d681SAndroid Build Coastguard Worker     UseEstimate ? MFI->estimateStackSize(MF) : MFI->getStackSize();
430*9880d681SAndroid Build Coastguard Worker 
431*9880d681SAndroid Build Coastguard Worker   // Get stack alignments. The frame must be aligned to the greatest of these:
432*9880d681SAndroid Build Coastguard Worker   unsigned TargetAlign = getStackAlignment(); // alignment required per the ABI
433*9880d681SAndroid Build Coastguard Worker   unsigned MaxAlign = MFI->getMaxAlignment(); // algmt required by data in frame
434*9880d681SAndroid Build Coastguard Worker   unsigned AlignMask = std::max(MaxAlign, TargetAlign) - 1;
435*9880d681SAndroid Build Coastguard Worker 
436*9880d681SAndroid Build Coastguard Worker   const PPCRegisterInfo *RegInfo =
437*9880d681SAndroid Build Coastguard Worker       static_cast<const PPCRegisterInfo *>(Subtarget.getRegisterInfo());
438*9880d681SAndroid Build Coastguard Worker 
439*9880d681SAndroid Build Coastguard Worker   // If we are a leaf function, and use up to 224 bytes of stack space,
440*9880d681SAndroid Build Coastguard Worker   // don't have a frame pointer, calls, or dynamic alloca then we do not need
441*9880d681SAndroid Build Coastguard Worker   // to adjust the stack pointer (we fit in the Red Zone).
442*9880d681SAndroid Build Coastguard Worker   // The 32-bit SVR4 ABI has no Red Zone. However, it can still generate
443*9880d681SAndroid Build Coastguard Worker   // stackless code if all local vars are reg-allocated.
444*9880d681SAndroid Build Coastguard Worker   bool DisableRedZone = MF.getFunction()->hasFnAttribute(Attribute::NoRedZone);
445*9880d681SAndroid Build Coastguard Worker   unsigned LR = RegInfo->getRARegister();
446*9880d681SAndroid Build Coastguard Worker   if (!DisableRedZone &&
447*9880d681SAndroid Build Coastguard Worker       (Subtarget.isPPC64() ||                      // 32-bit SVR4, no stack-
448*9880d681SAndroid Build Coastguard Worker        !Subtarget.isSVR4ABI() ||                   //   allocated locals.
449*9880d681SAndroid Build Coastguard Worker         FrameSize == 0) &&
450*9880d681SAndroid Build Coastguard Worker       FrameSize <= 224 &&                          // Fits in red zone.
451*9880d681SAndroid Build Coastguard Worker       !MFI->hasVarSizedObjects() &&                // No dynamic alloca.
452*9880d681SAndroid Build Coastguard Worker       !MFI->adjustsStack() &&                      // No calls.
453*9880d681SAndroid Build Coastguard Worker       !MustSaveLR(MF, LR) &&
454*9880d681SAndroid Build Coastguard Worker       !RegInfo->hasBasePointer(MF)) { // No special alignment.
455*9880d681SAndroid Build Coastguard Worker     // No need for frame
456*9880d681SAndroid Build Coastguard Worker     if (UpdateMF)
457*9880d681SAndroid Build Coastguard Worker       MFI->setStackSize(0);
458*9880d681SAndroid Build Coastguard Worker     return 0;
459*9880d681SAndroid Build Coastguard Worker   }
460*9880d681SAndroid Build Coastguard Worker 
461*9880d681SAndroid Build Coastguard Worker   // Get the maximum call frame size of all the calls.
462*9880d681SAndroid Build Coastguard Worker   unsigned maxCallFrameSize = MFI->getMaxCallFrameSize();
463*9880d681SAndroid Build Coastguard Worker 
464*9880d681SAndroid Build Coastguard Worker   // Maximum call frame needs to be at least big enough for linkage area.
465*9880d681SAndroid Build Coastguard Worker   unsigned minCallFrameSize = getLinkageSize();
466*9880d681SAndroid Build Coastguard Worker   maxCallFrameSize = std::max(maxCallFrameSize, minCallFrameSize);
467*9880d681SAndroid Build Coastguard Worker 
468*9880d681SAndroid Build Coastguard Worker   // If we have dynamic alloca then maxCallFrameSize needs to be aligned so
469*9880d681SAndroid Build Coastguard Worker   // that allocations will be aligned.
470*9880d681SAndroid Build Coastguard Worker   if (MFI->hasVarSizedObjects())
471*9880d681SAndroid Build Coastguard Worker     maxCallFrameSize = (maxCallFrameSize + AlignMask) & ~AlignMask;
472*9880d681SAndroid Build Coastguard Worker 
473*9880d681SAndroid Build Coastguard Worker   // Update maximum call frame size.
474*9880d681SAndroid Build Coastguard Worker   if (UpdateMF)
475*9880d681SAndroid Build Coastguard Worker     MFI->setMaxCallFrameSize(maxCallFrameSize);
476*9880d681SAndroid Build Coastguard Worker 
477*9880d681SAndroid Build Coastguard Worker   // Include call frame size in total.
478*9880d681SAndroid Build Coastguard Worker   FrameSize += maxCallFrameSize;
479*9880d681SAndroid Build Coastguard Worker 
480*9880d681SAndroid Build Coastguard Worker   // Make sure the frame is aligned.
481*9880d681SAndroid Build Coastguard Worker   FrameSize = (FrameSize + AlignMask) & ~AlignMask;
482*9880d681SAndroid Build Coastguard Worker 
483*9880d681SAndroid Build Coastguard Worker   // Update frame info.
484*9880d681SAndroid Build Coastguard Worker   if (UpdateMF)
485*9880d681SAndroid Build Coastguard Worker     MFI->setStackSize(FrameSize);
486*9880d681SAndroid Build Coastguard Worker 
487*9880d681SAndroid Build Coastguard Worker   return FrameSize;
488*9880d681SAndroid Build Coastguard Worker }
489*9880d681SAndroid Build Coastguard Worker 
490*9880d681SAndroid Build Coastguard Worker // hasFP - Return true if the specified function actually has a dedicated frame
491*9880d681SAndroid Build Coastguard Worker // pointer register.
hasFP(const MachineFunction & MF) const492*9880d681SAndroid Build Coastguard Worker bool PPCFrameLowering::hasFP(const MachineFunction &MF) const {
493*9880d681SAndroid Build Coastguard Worker   const MachineFrameInfo *MFI = MF.getFrameInfo();
494*9880d681SAndroid Build Coastguard Worker   // FIXME: This is pretty much broken by design: hasFP() might be called really
495*9880d681SAndroid Build Coastguard Worker   // early, before the stack layout was calculated and thus hasFP() might return
496*9880d681SAndroid Build Coastguard Worker   // true or false here depending on the time of call.
497*9880d681SAndroid Build Coastguard Worker   return (MFI->getStackSize()) && needsFP(MF);
498*9880d681SAndroid Build Coastguard Worker }
499*9880d681SAndroid Build Coastguard Worker 
500*9880d681SAndroid Build Coastguard Worker // needsFP - Return true if the specified function should have a dedicated frame
501*9880d681SAndroid Build Coastguard Worker // pointer register.  This is true if the function has variable sized allocas or
502*9880d681SAndroid Build Coastguard Worker // if frame pointer elimination is disabled.
needsFP(const MachineFunction & MF) const503*9880d681SAndroid Build Coastguard Worker bool PPCFrameLowering::needsFP(const MachineFunction &MF) const {
504*9880d681SAndroid Build Coastguard Worker   const MachineFrameInfo *MFI = MF.getFrameInfo();
505*9880d681SAndroid Build Coastguard Worker 
506*9880d681SAndroid Build Coastguard Worker   // Naked functions have no stack frame pushed, so we don't have a frame
507*9880d681SAndroid Build Coastguard Worker   // pointer.
508*9880d681SAndroid Build Coastguard Worker   if (MF.getFunction()->hasFnAttribute(Attribute::Naked))
509*9880d681SAndroid Build Coastguard Worker     return false;
510*9880d681SAndroid Build Coastguard Worker 
511*9880d681SAndroid Build Coastguard Worker   return MF.getTarget().Options.DisableFramePointerElim(MF) ||
512*9880d681SAndroid Build Coastguard Worker     MFI->hasVarSizedObjects() ||
513*9880d681SAndroid Build Coastguard Worker     MFI->hasStackMap() || MFI->hasPatchPoint() ||
514*9880d681SAndroid Build Coastguard Worker     (MF.getTarget().Options.GuaranteedTailCallOpt &&
515*9880d681SAndroid Build Coastguard Worker      MF.getInfo<PPCFunctionInfo>()->hasFastCall());
516*9880d681SAndroid Build Coastguard Worker }
517*9880d681SAndroid Build Coastguard Worker 
replaceFPWithRealFP(MachineFunction & MF) const518*9880d681SAndroid Build Coastguard Worker void PPCFrameLowering::replaceFPWithRealFP(MachineFunction &MF) const {
519*9880d681SAndroid Build Coastguard Worker   bool is31 = needsFP(MF);
520*9880d681SAndroid Build Coastguard Worker   unsigned FPReg  = is31 ? PPC::R31 : PPC::R1;
521*9880d681SAndroid Build Coastguard Worker   unsigned FP8Reg = is31 ? PPC::X31 : PPC::X1;
522*9880d681SAndroid Build Coastguard Worker 
523*9880d681SAndroid Build Coastguard Worker   const PPCRegisterInfo *RegInfo =
524*9880d681SAndroid Build Coastguard Worker       static_cast<const PPCRegisterInfo *>(Subtarget.getRegisterInfo());
525*9880d681SAndroid Build Coastguard Worker   bool HasBP = RegInfo->hasBasePointer(MF);
526*9880d681SAndroid Build Coastguard Worker   unsigned BPReg  = HasBP ? (unsigned) RegInfo->getBaseRegister(MF) : FPReg;
527*9880d681SAndroid Build Coastguard Worker   unsigned BP8Reg = HasBP ? (unsigned) PPC::X30 : FPReg;
528*9880d681SAndroid Build Coastguard Worker 
529*9880d681SAndroid Build Coastguard Worker   for (MachineFunction::iterator BI = MF.begin(), BE = MF.end();
530*9880d681SAndroid Build Coastguard Worker        BI != BE; ++BI)
531*9880d681SAndroid Build Coastguard Worker     for (MachineBasicBlock::iterator MBBI = BI->end(); MBBI != BI->begin(); ) {
532*9880d681SAndroid Build Coastguard Worker       --MBBI;
533*9880d681SAndroid Build Coastguard Worker       for (unsigned I = 0, E = MBBI->getNumOperands(); I != E; ++I) {
534*9880d681SAndroid Build Coastguard Worker         MachineOperand &MO = MBBI->getOperand(I);
535*9880d681SAndroid Build Coastguard Worker         if (!MO.isReg())
536*9880d681SAndroid Build Coastguard Worker           continue;
537*9880d681SAndroid Build Coastguard Worker 
538*9880d681SAndroid Build Coastguard Worker         switch (MO.getReg()) {
539*9880d681SAndroid Build Coastguard Worker         case PPC::FP:
540*9880d681SAndroid Build Coastguard Worker           MO.setReg(FPReg);
541*9880d681SAndroid Build Coastguard Worker           break;
542*9880d681SAndroid Build Coastguard Worker         case PPC::FP8:
543*9880d681SAndroid Build Coastguard Worker           MO.setReg(FP8Reg);
544*9880d681SAndroid Build Coastguard Worker           break;
545*9880d681SAndroid Build Coastguard Worker         case PPC::BP:
546*9880d681SAndroid Build Coastguard Worker           MO.setReg(BPReg);
547*9880d681SAndroid Build Coastguard Worker           break;
548*9880d681SAndroid Build Coastguard Worker         case PPC::BP8:
549*9880d681SAndroid Build Coastguard Worker           MO.setReg(BP8Reg);
550*9880d681SAndroid Build Coastguard Worker           break;
551*9880d681SAndroid Build Coastguard Worker 
552*9880d681SAndroid Build Coastguard Worker         }
553*9880d681SAndroid Build Coastguard Worker       }
554*9880d681SAndroid Build Coastguard Worker     }
555*9880d681SAndroid Build Coastguard Worker }
556*9880d681SAndroid Build Coastguard Worker 
557*9880d681SAndroid Build Coastguard Worker /*  This function will do the following:
558*9880d681SAndroid Build Coastguard Worker     - If MBB is an entry or exit block, set SR1 and SR2 to R0 and R12
559*9880d681SAndroid Build Coastguard Worker       respectively (defaults recommended by the ABI) and return true
560*9880d681SAndroid Build Coastguard Worker     - If MBB is not an entry block, initialize the register scavenger and look
561*9880d681SAndroid Build Coastguard Worker       for available registers.
562*9880d681SAndroid Build Coastguard Worker     - If the defaults (R0/R12) are available, return true
563*9880d681SAndroid Build Coastguard Worker     - If TwoUniqueRegsRequired is set to true, it looks for two unique
564*9880d681SAndroid Build Coastguard Worker       registers. Otherwise, look for a single available register.
565*9880d681SAndroid Build Coastguard Worker       - If the required registers are found, set SR1 and SR2 and return true.
566*9880d681SAndroid Build Coastguard Worker       - If the required registers are not found, set SR2 or both SR1 and SR2 to
567*9880d681SAndroid Build Coastguard Worker         PPC::NoRegister and return false.
568*9880d681SAndroid Build Coastguard Worker 
569*9880d681SAndroid Build Coastguard Worker     Note that if both SR1 and SR2 are valid parameters and TwoUniqueRegsRequired
570*9880d681SAndroid Build Coastguard Worker     is not set, this function will attempt to find two different registers, but
571*9880d681SAndroid Build Coastguard Worker     still return true if only one register is available (and set SR1 == SR2).
572*9880d681SAndroid Build Coastguard Worker */
573*9880d681SAndroid Build Coastguard Worker bool
findScratchRegister(MachineBasicBlock * MBB,bool UseAtEnd,bool TwoUniqueRegsRequired,unsigned * SR1,unsigned * SR2) const574*9880d681SAndroid Build Coastguard Worker PPCFrameLowering::findScratchRegister(MachineBasicBlock *MBB,
575*9880d681SAndroid Build Coastguard Worker                                       bool UseAtEnd,
576*9880d681SAndroid Build Coastguard Worker                                       bool TwoUniqueRegsRequired,
577*9880d681SAndroid Build Coastguard Worker                                       unsigned *SR1,
578*9880d681SAndroid Build Coastguard Worker                                       unsigned *SR2) const {
579*9880d681SAndroid Build Coastguard Worker   RegScavenger RS;
580*9880d681SAndroid Build Coastguard Worker   unsigned R0 =  Subtarget.isPPC64() ? PPC::X0 : PPC::R0;
581*9880d681SAndroid Build Coastguard Worker   unsigned R12 = Subtarget.isPPC64() ? PPC::X12 : PPC::R12;
582*9880d681SAndroid Build Coastguard Worker 
583*9880d681SAndroid Build Coastguard Worker   // Set the defaults for the two scratch registers.
584*9880d681SAndroid Build Coastguard Worker   if (SR1)
585*9880d681SAndroid Build Coastguard Worker     *SR1 = R0;
586*9880d681SAndroid Build Coastguard Worker 
587*9880d681SAndroid Build Coastguard Worker   if (SR2) {
588*9880d681SAndroid Build Coastguard Worker     assert (SR1 && "Asking for the second scratch register but not the first?");
589*9880d681SAndroid Build Coastguard Worker     *SR2 = R12;
590*9880d681SAndroid Build Coastguard Worker   }
591*9880d681SAndroid Build Coastguard Worker 
592*9880d681SAndroid Build Coastguard Worker   // If MBB is an entry or exit block, use R0 and R12 as the scratch registers.
593*9880d681SAndroid Build Coastguard Worker   if ((UseAtEnd && MBB->isReturnBlock()) ||
594*9880d681SAndroid Build Coastguard Worker       (!UseAtEnd && (&MBB->getParent()->front() == MBB)))
595*9880d681SAndroid Build Coastguard Worker     return true;
596*9880d681SAndroid Build Coastguard Worker 
597*9880d681SAndroid Build Coastguard Worker   RS.enterBasicBlock(*MBB);
598*9880d681SAndroid Build Coastguard Worker 
599*9880d681SAndroid Build Coastguard Worker   if (UseAtEnd && !MBB->empty()) {
600*9880d681SAndroid Build Coastguard Worker     // The scratch register will be used at the end of the block, so must
601*9880d681SAndroid Build Coastguard Worker     // consider all registers used within the block
602*9880d681SAndroid Build Coastguard Worker 
603*9880d681SAndroid Build Coastguard Worker     MachineBasicBlock::iterator MBBI = MBB->getFirstTerminator();
604*9880d681SAndroid Build Coastguard Worker     // If no terminator, back iterator up to previous instruction.
605*9880d681SAndroid Build Coastguard Worker     if (MBBI == MBB->end())
606*9880d681SAndroid Build Coastguard Worker       MBBI = std::prev(MBBI);
607*9880d681SAndroid Build Coastguard Worker 
608*9880d681SAndroid Build Coastguard Worker     if (MBBI != MBB->begin())
609*9880d681SAndroid Build Coastguard Worker       RS.forward(MBBI);
610*9880d681SAndroid Build Coastguard Worker   }
611*9880d681SAndroid Build Coastguard Worker 
612*9880d681SAndroid Build Coastguard Worker   // If the two registers are available, we're all good.
613*9880d681SAndroid Build Coastguard Worker   // Note that we only return here if both R0 and R12 are available because
614*9880d681SAndroid Build Coastguard Worker   // although the function may not require two unique registers, it may benefit
615*9880d681SAndroid Build Coastguard Worker   // from having two so we should try to provide them.
616*9880d681SAndroid Build Coastguard Worker   if (!RS.isRegUsed(R0) && !RS.isRegUsed(R12))
617*9880d681SAndroid Build Coastguard Worker     return true;
618*9880d681SAndroid Build Coastguard Worker 
619*9880d681SAndroid Build Coastguard Worker   // Get the list of callee-saved registers for the target.
620*9880d681SAndroid Build Coastguard Worker   const PPCRegisterInfo *RegInfo =
621*9880d681SAndroid Build Coastguard Worker       static_cast<const PPCRegisterInfo *>(Subtarget.getRegisterInfo());
622*9880d681SAndroid Build Coastguard Worker   const MCPhysReg *CSRegs = RegInfo->getCalleeSavedRegs(MBB->getParent());
623*9880d681SAndroid Build Coastguard Worker 
624*9880d681SAndroid Build Coastguard Worker   // Get all the available registers in the block.
625*9880d681SAndroid Build Coastguard Worker   BitVector BV = RS.getRegsAvailable(Subtarget.isPPC64() ? &PPC::G8RCRegClass :
626*9880d681SAndroid Build Coastguard Worker                                      &PPC::GPRCRegClass);
627*9880d681SAndroid Build Coastguard Worker 
628*9880d681SAndroid Build Coastguard Worker   // We shouldn't use callee-saved registers as scratch registers as they may be
629*9880d681SAndroid Build Coastguard Worker   // available when looking for a candidate block for shrink wrapping but not
630*9880d681SAndroid Build Coastguard Worker   // available when the actual prologue/epilogue is being emitted because they
631*9880d681SAndroid Build Coastguard Worker   // were added as live-in to the prologue block by PrologueEpilogueInserter.
632*9880d681SAndroid Build Coastguard Worker   for (int i = 0; CSRegs[i]; ++i)
633*9880d681SAndroid Build Coastguard Worker     BV.reset(CSRegs[i]);
634*9880d681SAndroid Build Coastguard Worker 
635*9880d681SAndroid Build Coastguard Worker   // Set the first scratch register to the first available one.
636*9880d681SAndroid Build Coastguard Worker   if (SR1) {
637*9880d681SAndroid Build Coastguard Worker     int FirstScratchReg = BV.find_first();
638*9880d681SAndroid Build Coastguard Worker     *SR1 = FirstScratchReg == -1 ? (unsigned)PPC::NoRegister : FirstScratchReg;
639*9880d681SAndroid Build Coastguard Worker   }
640*9880d681SAndroid Build Coastguard Worker 
641*9880d681SAndroid Build Coastguard Worker   // If there is another one available, set the second scratch register to that.
642*9880d681SAndroid Build Coastguard Worker   // Otherwise, set it to either PPC::NoRegister if this function requires two
643*9880d681SAndroid Build Coastguard Worker   // or to whatever SR1 is set to if this function doesn't require two.
644*9880d681SAndroid Build Coastguard Worker   if (SR2) {
645*9880d681SAndroid Build Coastguard Worker     int SecondScratchReg = BV.find_next(*SR1);
646*9880d681SAndroid Build Coastguard Worker     if (SecondScratchReg != -1)
647*9880d681SAndroid Build Coastguard Worker       *SR2 = SecondScratchReg;
648*9880d681SAndroid Build Coastguard Worker     else
649*9880d681SAndroid Build Coastguard Worker       *SR2 = TwoUniqueRegsRequired ? (unsigned)PPC::NoRegister : *SR1;
650*9880d681SAndroid Build Coastguard Worker   }
651*9880d681SAndroid Build Coastguard Worker 
652*9880d681SAndroid Build Coastguard Worker   // Now that we've done our best to provide both registers, double check
653*9880d681SAndroid Build Coastguard Worker   // whether we were unable to provide enough.
654*9880d681SAndroid Build Coastguard Worker   if (BV.count() < (TwoUniqueRegsRequired ? 2U : 1U))
655*9880d681SAndroid Build Coastguard Worker     return false;
656*9880d681SAndroid Build Coastguard Worker 
657*9880d681SAndroid Build Coastguard Worker   return true;
658*9880d681SAndroid Build Coastguard Worker }
659*9880d681SAndroid Build Coastguard Worker 
660*9880d681SAndroid Build Coastguard Worker // We need a scratch register for spilling LR and for spilling CR. By default,
661*9880d681SAndroid Build Coastguard Worker // we use two scratch registers to hide latency. However, if only one scratch
662*9880d681SAndroid Build Coastguard Worker // register is available, we can adjust for that by not overlapping the spill
663*9880d681SAndroid Build Coastguard Worker // code. However, if we need to realign the stack (i.e. have a base pointer)
664*9880d681SAndroid Build Coastguard Worker // and the stack frame is large, we need two scratch registers.
665*9880d681SAndroid Build Coastguard Worker bool
twoUniqueScratchRegsRequired(MachineBasicBlock * MBB) const666*9880d681SAndroid Build Coastguard Worker PPCFrameLowering::twoUniqueScratchRegsRequired(MachineBasicBlock *MBB) const {
667*9880d681SAndroid Build Coastguard Worker   const PPCRegisterInfo *RegInfo =
668*9880d681SAndroid Build Coastguard Worker       static_cast<const PPCRegisterInfo *>(Subtarget.getRegisterInfo());
669*9880d681SAndroid Build Coastguard Worker   MachineFunction &MF = *(MBB->getParent());
670*9880d681SAndroid Build Coastguard Worker   bool HasBP = RegInfo->hasBasePointer(MF);
671*9880d681SAndroid Build Coastguard Worker   unsigned FrameSize = determineFrameLayout(MF, false);
672*9880d681SAndroid Build Coastguard Worker   int NegFrameSize = -FrameSize;
673*9880d681SAndroid Build Coastguard Worker   bool IsLargeFrame = !isInt<16>(NegFrameSize);
674*9880d681SAndroid Build Coastguard Worker   MachineFrameInfo *MFI = MF.getFrameInfo();
675*9880d681SAndroid Build Coastguard Worker   unsigned MaxAlign = MFI->getMaxAlignment();
676*9880d681SAndroid Build Coastguard Worker 
677*9880d681SAndroid Build Coastguard Worker   return IsLargeFrame && HasBP && MaxAlign > 1;
678*9880d681SAndroid Build Coastguard Worker }
679*9880d681SAndroid Build Coastguard Worker 
canUseAsPrologue(const MachineBasicBlock & MBB) const680*9880d681SAndroid Build Coastguard Worker bool PPCFrameLowering::canUseAsPrologue(const MachineBasicBlock &MBB) const {
681*9880d681SAndroid Build Coastguard Worker   MachineBasicBlock *TmpMBB = const_cast<MachineBasicBlock *>(&MBB);
682*9880d681SAndroid Build Coastguard Worker 
683*9880d681SAndroid Build Coastguard Worker   return findScratchRegister(TmpMBB, false,
684*9880d681SAndroid Build Coastguard Worker                              twoUniqueScratchRegsRequired(TmpMBB));
685*9880d681SAndroid Build Coastguard Worker }
686*9880d681SAndroid Build Coastguard Worker 
canUseAsEpilogue(const MachineBasicBlock & MBB) const687*9880d681SAndroid Build Coastguard Worker bool PPCFrameLowering::canUseAsEpilogue(const MachineBasicBlock &MBB) const {
688*9880d681SAndroid Build Coastguard Worker   MachineBasicBlock *TmpMBB = const_cast<MachineBasicBlock *>(&MBB);
689*9880d681SAndroid Build Coastguard Worker 
690*9880d681SAndroid Build Coastguard Worker   return findScratchRegister(TmpMBB, true);
691*9880d681SAndroid Build Coastguard Worker }
692*9880d681SAndroid Build Coastguard Worker 
emitPrologue(MachineFunction & MF,MachineBasicBlock & MBB) const693*9880d681SAndroid Build Coastguard Worker void PPCFrameLowering::emitPrologue(MachineFunction &MF,
694*9880d681SAndroid Build Coastguard Worker                                     MachineBasicBlock &MBB) const {
695*9880d681SAndroid Build Coastguard Worker   MachineBasicBlock::iterator MBBI = MBB.begin();
696*9880d681SAndroid Build Coastguard Worker   MachineFrameInfo *MFI = MF.getFrameInfo();
697*9880d681SAndroid Build Coastguard Worker   const PPCInstrInfo &TII =
698*9880d681SAndroid Build Coastguard Worker       *static_cast<const PPCInstrInfo *>(Subtarget.getInstrInfo());
699*9880d681SAndroid Build Coastguard Worker   const PPCRegisterInfo *RegInfo =
700*9880d681SAndroid Build Coastguard Worker       static_cast<const PPCRegisterInfo *>(Subtarget.getRegisterInfo());
701*9880d681SAndroid Build Coastguard Worker 
702*9880d681SAndroid Build Coastguard Worker   MachineModuleInfo &MMI = MF.getMMI();
703*9880d681SAndroid Build Coastguard Worker   const MCRegisterInfo *MRI = MMI.getContext().getRegisterInfo();
704*9880d681SAndroid Build Coastguard Worker   DebugLoc dl;
705*9880d681SAndroid Build Coastguard Worker   bool needsCFI = MMI.hasDebugInfo() ||
706*9880d681SAndroid Build Coastguard Worker     MF.getFunction()->needsUnwindTableEntry();
707*9880d681SAndroid Build Coastguard Worker 
708*9880d681SAndroid Build Coastguard Worker   // Get processor type.
709*9880d681SAndroid Build Coastguard Worker   bool isPPC64 = Subtarget.isPPC64();
710*9880d681SAndroid Build Coastguard Worker   // Get the ABI.
711*9880d681SAndroid Build Coastguard Worker   bool isSVR4ABI = Subtarget.isSVR4ABI();
712*9880d681SAndroid Build Coastguard Worker   bool isELFv2ABI = Subtarget.isELFv2ABI();
713*9880d681SAndroid Build Coastguard Worker   assert((Subtarget.isDarwinABI() || isSVR4ABI) &&
714*9880d681SAndroid Build Coastguard Worker          "Currently only Darwin and SVR4 ABIs are supported for PowerPC.");
715*9880d681SAndroid Build Coastguard Worker 
716*9880d681SAndroid Build Coastguard Worker   // Scan the prolog, looking for an UPDATE_VRSAVE instruction.  If we find it,
717*9880d681SAndroid Build Coastguard Worker   // process it.
718*9880d681SAndroid Build Coastguard Worker   if (!isSVR4ABI)
719*9880d681SAndroid Build Coastguard Worker     for (unsigned i = 0; MBBI != MBB.end(); ++i, ++MBBI) {
720*9880d681SAndroid Build Coastguard Worker       if (MBBI->getOpcode() == PPC::UPDATE_VRSAVE) {
721*9880d681SAndroid Build Coastguard Worker         HandleVRSaveUpdate(MBBI, TII);
722*9880d681SAndroid Build Coastguard Worker         break;
723*9880d681SAndroid Build Coastguard Worker       }
724*9880d681SAndroid Build Coastguard Worker     }
725*9880d681SAndroid Build Coastguard Worker 
726*9880d681SAndroid Build Coastguard Worker   // Move MBBI back to the beginning of the prologue block.
727*9880d681SAndroid Build Coastguard Worker   MBBI = MBB.begin();
728*9880d681SAndroid Build Coastguard Worker 
729*9880d681SAndroid Build Coastguard Worker   // Work out frame sizes.
730*9880d681SAndroid Build Coastguard Worker   unsigned FrameSize = determineFrameLayout(MF);
731*9880d681SAndroid Build Coastguard Worker   int NegFrameSize = -FrameSize;
732*9880d681SAndroid Build Coastguard Worker   if (!isInt<32>(NegFrameSize))
733*9880d681SAndroid Build Coastguard Worker     llvm_unreachable("Unhandled stack size!");
734*9880d681SAndroid Build Coastguard Worker 
735*9880d681SAndroid Build Coastguard Worker   if (MFI->isFrameAddressTaken())
736*9880d681SAndroid Build Coastguard Worker     replaceFPWithRealFP(MF);
737*9880d681SAndroid Build Coastguard Worker 
738*9880d681SAndroid Build Coastguard Worker   // Check if the link register (LR) must be saved.
739*9880d681SAndroid Build Coastguard Worker   PPCFunctionInfo *FI = MF.getInfo<PPCFunctionInfo>();
740*9880d681SAndroid Build Coastguard Worker   bool MustSaveLR = FI->mustSaveLR();
741*9880d681SAndroid Build Coastguard Worker   const SmallVectorImpl<unsigned> &MustSaveCRs = FI->getMustSaveCRs();
742*9880d681SAndroid Build Coastguard Worker   bool MustSaveCR = !MustSaveCRs.empty();
743*9880d681SAndroid Build Coastguard Worker   // Do we have a frame pointer and/or base pointer for this function?
744*9880d681SAndroid Build Coastguard Worker   bool HasFP = hasFP(MF);
745*9880d681SAndroid Build Coastguard Worker   bool HasBP = RegInfo->hasBasePointer(MF);
746*9880d681SAndroid Build Coastguard Worker 
747*9880d681SAndroid Build Coastguard Worker   unsigned SPReg       = isPPC64 ? PPC::X1  : PPC::R1;
748*9880d681SAndroid Build Coastguard Worker   unsigned BPReg       = RegInfo->getBaseRegister(MF);
749*9880d681SAndroid Build Coastguard Worker   unsigned FPReg       = isPPC64 ? PPC::X31 : PPC::R31;
750*9880d681SAndroid Build Coastguard Worker   unsigned LRReg       = isPPC64 ? PPC::LR8 : PPC::LR;
751*9880d681SAndroid Build Coastguard Worker   unsigned ScratchReg  = 0;
752*9880d681SAndroid Build Coastguard Worker   unsigned TempReg     = isPPC64 ? PPC::X12 : PPC::R12; // another scratch reg
753*9880d681SAndroid Build Coastguard Worker   //  ...(R12/X12 is volatile in both Darwin & SVR4, & can't be a function arg.)
754*9880d681SAndroid Build Coastguard Worker   const MCInstrDesc& MFLRInst = TII.get(isPPC64 ? PPC::MFLR8
755*9880d681SAndroid Build Coastguard Worker                                                 : PPC::MFLR );
756*9880d681SAndroid Build Coastguard Worker   const MCInstrDesc& StoreInst = TII.get(isPPC64 ? PPC::STD
757*9880d681SAndroid Build Coastguard Worker                                                  : PPC::STW );
758*9880d681SAndroid Build Coastguard Worker   const MCInstrDesc& StoreUpdtInst = TII.get(isPPC64 ? PPC::STDU
759*9880d681SAndroid Build Coastguard Worker                                                      : PPC::STWU );
760*9880d681SAndroid Build Coastguard Worker   const MCInstrDesc& StoreUpdtIdxInst = TII.get(isPPC64 ? PPC::STDUX
761*9880d681SAndroid Build Coastguard Worker                                                         : PPC::STWUX);
762*9880d681SAndroid Build Coastguard Worker   const MCInstrDesc& LoadImmShiftedInst = TII.get(isPPC64 ? PPC::LIS8
763*9880d681SAndroid Build Coastguard Worker                                                           : PPC::LIS );
764*9880d681SAndroid Build Coastguard Worker   const MCInstrDesc& OrImmInst = TII.get(isPPC64 ? PPC::ORI8
765*9880d681SAndroid Build Coastguard Worker                                                  : PPC::ORI );
766*9880d681SAndroid Build Coastguard Worker   const MCInstrDesc& OrInst = TII.get(isPPC64 ? PPC::OR8
767*9880d681SAndroid Build Coastguard Worker                                               : PPC::OR );
768*9880d681SAndroid Build Coastguard Worker   const MCInstrDesc& SubtractCarryingInst = TII.get(isPPC64 ? PPC::SUBFC8
769*9880d681SAndroid Build Coastguard Worker                                                             : PPC::SUBFC);
770*9880d681SAndroid Build Coastguard Worker   const MCInstrDesc& SubtractImmCarryingInst = TII.get(isPPC64 ? PPC::SUBFIC8
771*9880d681SAndroid Build Coastguard Worker                                                                : PPC::SUBFIC);
772*9880d681SAndroid Build Coastguard Worker 
773*9880d681SAndroid Build Coastguard Worker   // Regarding this assert: Even though LR is saved in the caller's frame (i.e.,
774*9880d681SAndroid Build Coastguard Worker   // LROffset is positive), that slot is callee-owned. Because PPC32 SVR4 has no
775*9880d681SAndroid Build Coastguard Worker   // Red Zone, an asynchronous event (a form of "callee") could claim a frame &
776*9880d681SAndroid Build Coastguard Worker   // overwrite it, so PPC32 SVR4 must claim at least a minimal frame to save LR.
777*9880d681SAndroid Build Coastguard Worker   assert((isPPC64 || !isSVR4ABI || !(!FrameSize && (MustSaveLR || HasFP))) &&
778*9880d681SAndroid Build Coastguard Worker          "FrameSize must be >0 to save/restore the FP or LR for 32-bit SVR4.");
779*9880d681SAndroid Build Coastguard Worker 
780*9880d681SAndroid Build Coastguard Worker   // Using the same bool variable as below to supress compiler warnings.
781*9880d681SAndroid Build Coastguard Worker   bool SingleScratchReg =
782*9880d681SAndroid Build Coastguard Worker     findScratchRegister(&MBB, false, twoUniqueScratchRegsRequired(&MBB),
783*9880d681SAndroid Build Coastguard Worker                         &ScratchReg, &TempReg);
784*9880d681SAndroid Build Coastguard Worker   assert(SingleScratchReg &&
785*9880d681SAndroid Build Coastguard Worker          "Required number of registers not available in this block");
786*9880d681SAndroid Build Coastguard Worker 
787*9880d681SAndroid Build Coastguard Worker   SingleScratchReg = ScratchReg == TempReg;
788*9880d681SAndroid Build Coastguard Worker 
789*9880d681SAndroid Build Coastguard Worker   int LROffset = getReturnSaveOffset();
790*9880d681SAndroid Build Coastguard Worker 
791*9880d681SAndroid Build Coastguard Worker   int FPOffset = 0;
792*9880d681SAndroid Build Coastguard Worker   if (HasFP) {
793*9880d681SAndroid Build Coastguard Worker     if (isSVR4ABI) {
794*9880d681SAndroid Build Coastguard Worker       MachineFrameInfo *FFI = MF.getFrameInfo();
795*9880d681SAndroid Build Coastguard Worker       int FPIndex = FI->getFramePointerSaveIndex();
796*9880d681SAndroid Build Coastguard Worker       assert(FPIndex && "No Frame Pointer Save Slot!");
797*9880d681SAndroid Build Coastguard Worker       FPOffset = FFI->getObjectOffset(FPIndex);
798*9880d681SAndroid Build Coastguard Worker     } else {
799*9880d681SAndroid Build Coastguard Worker       FPOffset = getFramePointerSaveOffset();
800*9880d681SAndroid Build Coastguard Worker     }
801*9880d681SAndroid Build Coastguard Worker   }
802*9880d681SAndroid Build Coastguard Worker 
803*9880d681SAndroid Build Coastguard Worker   int BPOffset = 0;
804*9880d681SAndroid Build Coastguard Worker   if (HasBP) {
805*9880d681SAndroid Build Coastguard Worker     if (isSVR4ABI) {
806*9880d681SAndroid Build Coastguard Worker       MachineFrameInfo *FFI = MF.getFrameInfo();
807*9880d681SAndroid Build Coastguard Worker       int BPIndex = FI->getBasePointerSaveIndex();
808*9880d681SAndroid Build Coastguard Worker       assert(BPIndex && "No Base Pointer Save Slot!");
809*9880d681SAndroid Build Coastguard Worker       BPOffset = FFI->getObjectOffset(BPIndex);
810*9880d681SAndroid Build Coastguard Worker     } else {
811*9880d681SAndroid Build Coastguard Worker       BPOffset = getBasePointerSaveOffset();
812*9880d681SAndroid Build Coastguard Worker     }
813*9880d681SAndroid Build Coastguard Worker   }
814*9880d681SAndroid Build Coastguard Worker 
815*9880d681SAndroid Build Coastguard Worker   int PBPOffset = 0;
816*9880d681SAndroid Build Coastguard Worker   if (FI->usesPICBase()) {
817*9880d681SAndroid Build Coastguard Worker     MachineFrameInfo *FFI = MF.getFrameInfo();
818*9880d681SAndroid Build Coastguard Worker     int PBPIndex = FI->getPICBasePointerSaveIndex();
819*9880d681SAndroid Build Coastguard Worker     assert(PBPIndex && "No PIC Base Pointer Save Slot!");
820*9880d681SAndroid Build Coastguard Worker     PBPOffset = FFI->getObjectOffset(PBPIndex);
821*9880d681SAndroid Build Coastguard Worker   }
822*9880d681SAndroid Build Coastguard Worker 
823*9880d681SAndroid Build Coastguard Worker   // Get stack alignments.
824*9880d681SAndroid Build Coastguard Worker   unsigned MaxAlign = MFI->getMaxAlignment();
825*9880d681SAndroid Build Coastguard Worker   if (HasBP && MaxAlign > 1)
826*9880d681SAndroid Build Coastguard Worker     assert(isPowerOf2_32(MaxAlign) && isInt<16>(MaxAlign) &&
827*9880d681SAndroid Build Coastguard Worker            "Invalid alignment!");
828*9880d681SAndroid Build Coastguard Worker 
829*9880d681SAndroid Build Coastguard Worker   // Frames of 32KB & larger require special handling because they cannot be
830*9880d681SAndroid Build Coastguard Worker   // indexed into with a simple STDU/STWU/STD/STW immediate offset operand.
831*9880d681SAndroid Build Coastguard Worker   bool isLargeFrame = !isInt<16>(NegFrameSize);
832*9880d681SAndroid Build Coastguard Worker 
833*9880d681SAndroid Build Coastguard Worker   assert((isPPC64 || !MustSaveCR) &&
834*9880d681SAndroid Build Coastguard Worker          "Prologue CR saving supported only in 64-bit mode");
835*9880d681SAndroid Build Coastguard Worker 
836*9880d681SAndroid Build Coastguard Worker   // If we need to spill the CR and the LR but we don't have two separate
837*9880d681SAndroid Build Coastguard Worker   // registers available, we must spill them one at a time
838*9880d681SAndroid Build Coastguard Worker   if (MustSaveCR && SingleScratchReg && MustSaveLR) {
839*9880d681SAndroid Build Coastguard Worker     // In the ELFv2 ABI, we are not required to save all CR fields.
840*9880d681SAndroid Build Coastguard Worker     // If only one or two CR fields are clobbered, it is more efficient to use
841*9880d681SAndroid Build Coastguard Worker     // mfocrf to selectively save just those fields, because mfocrf has short
842*9880d681SAndroid Build Coastguard Worker     // latency compares to mfcr.
843*9880d681SAndroid Build Coastguard Worker     unsigned MfcrOpcode = PPC::MFCR8;
844*9880d681SAndroid Build Coastguard Worker     unsigned CrState = RegState::ImplicitKill;
845*9880d681SAndroid Build Coastguard Worker     if (isELFv2ABI && MustSaveCRs.size() == 1) {
846*9880d681SAndroid Build Coastguard Worker       MfcrOpcode = PPC::MFOCRF8;
847*9880d681SAndroid Build Coastguard Worker       CrState = RegState::Kill;
848*9880d681SAndroid Build Coastguard Worker     }
849*9880d681SAndroid Build Coastguard Worker     MachineInstrBuilder MIB =
850*9880d681SAndroid Build Coastguard Worker       BuildMI(MBB, MBBI, dl, TII.get(MfcrOpcode), TempReg);
851*9880d681SAndroid Build Coastguard Worker     for (unsigned i = 0, e = MustSaveCRs.size(); i != e; ++i)
852*9880d681SAndroid Build Coastguard Worker       MIB.addReg(MustSaveCRs[i], CrState);
853*9880d681SAndroid Build Coastguard Worker     BuildMI(MBB, MBBI, dl, TII.get(PPC::STW8))
854*9880d681SAndroid Build Coastguard Worker       .addReg(TempReg, getKillRegState(true))
855*9880d681SAndroid Build Coastguard Worker       .addImm(8)
856*9880d681SAndroid Build Coastguard Worker       .addReg(SPReg);
857*9880d681SAndroid Build Coastguard Worker   }
858*9880d681SAndroid Build Coastguard Worker 
859*9880d681SAndroid Build Coastguard Worker   if (MustSaveLR)
860*9880d681SAndroid Build Coastguard Worker     BuildMI(MBB, MBBI, dl, MFLRInst, ScratchReg);
861*9880d681SAndroid Build Coastguard Worker 
862*9880d681SAndroid Build Coastguard Worker   if (MustSaveCR &&
863*9880d681SAndroid Build Coastguard Worker       !(SingleScratchReg && MustSaveLR)) { // will only occur for PPC64
864*9880d681SAndroid Build Coastguard Worker     // In the ELFv2 ABI, we are not required to save all CR fields.
865*9880d681SAndroid Build Coastguard Worker     // If only one or two CR fields are clobbered, it is more efficient to use
866*9880d681SAndroid Build Coastguard Worker     // mfocrf to selectively save just those fields, because mfocrf has short
867*9880d681SAndroid Build Coastguard Worker     // latency compares to mfcr.
868*9880d681SAndroid Build Coastguard Worker     unsigned MfcrOpcode = PPC::MFCR8;
869*9880d681SAndroid Build Coastguard Worker     unsigned CrState = RegState::ImplicitKill;
870*9880d681SAndroid Build Coastguard Worker     if (isELFv2ABI && MustSaveCRs.size() == 1) {
871*9880d681SAndroid Build Coastguard Worker       MfcrOpcode = PPC::MFOCRF8;
872*9880d681SAndroid Build Coastguard Worker       CrState = RegState::Kill;
873*9880d681SAndroid Build Coastguard Worker     }
874*9880d681SAndroid Build Coastguard Worker     MachineInstrBuilder MIB =
875*9880d681SAndroid Build Coastguard Worker       BuildMI(MBB, MBBI, dl, TII.get(MfcrOpcode), TempReg);
876*9880d681SAndroid Build Coastguard Worker     for (unsigned i = 0, e = MustSaveCRs.size(); i != e; ++i)
877*9880d681SAndroid Build Coastguard Worker       MIB.addReg(MustSaveCRs[i], CrState);
878*9880d681SAndroid Build Coastguard Worker   }
879*9880d681SAndroid Build Coastguard Worker 
880*9880d681SAndroid Build Coastguard Worker   if (HasFP)
881*9880d681SAndroid Build Coastguard Worker     // FIXME: On PPC32 SVR4, we must not spill before claiming the stackframe.
882*9880d681SAndroid Build Coastguard Worker     BuildMI(MBB, MBBI, dl, StoreInst)
883*9880d681SAndroid Build Coastguard Worker       .addReg(FPReg)
884*9880d681SAndroid Build Coastguard Worker       .addImm(FPOffset)
885*9880d681SAndroid Build Coastguard Worker       .addReg(SPReg);
886*9880d681SAndroid Build Coastguard Worker 
887*9880d681SAndroid Build Coastguard Worker   if (FI->usesPICBase())
888*9880d681SAndroid Build Coastguard Worker     // FIXME: On PPC32 SVR4, we must not spill before claiming the stackframe.
889*9880d681SAndroid Build Coastguard Worker     BuildMI(MBB, MBBI, dl, StoreInst)
890*9880d681SAndroid Build Coastguard Worker       .addReg(PPC::R30)
891*9880d681SAndroid Build Coastguard Worker       .addImm(PBPOffset)
892*9880d681SAndroid Build Coastguard Worker       .addReg(SPReg);
893*9880d681SAndroid Build Coastguard Worker 
894*9880d681SAndroid Build Coastguard Worker   if (HasBP)
895*9880d681SAndroid Build Coastguard Worker     // FIXME: On PPC32 SVR4, we must not spill before claiming the stackframe.
896*9880d681SAndroid Build Coastguard Worker     BuildMI(MBB, MBBI, dl, StoreInst)
897*9880d681SAndroid Build Coastguard Worker       .addReg(BPReg)
898*9880d681SAndroid Build Coastguard Worker       .addImm(BPOffset)
899*9880d681SAndroid Build Coastguard Worker       .addReg(SPReg);
900*9880d681SAndroid Build Coastguard Worker 
901*9880d681SAndroid Build Coastguard Worker   if (MustSaveLR)
902*9880d681SAndroid Build Coastguard Worker     // FIXME: On PPC32 SVR4, we must not spill before claiming the stackframe.
903*9880d681SAndroid Build Coastguard Worker     BuildMI(MBB, MBBI, dl, StoreInst)
904*9880d681SAndroid Build Coastguard Worker       .addReg(ScratchReg)
905*9880d681SAndroid Build Coastguard Worker       .addImm(LROffset)
906*9880d681SAndroid Build Coastguard Worker       .addReg(SPReg);
907*9880d681SAndroid Build Coastguard Worker 
908*9880d681SAndroid Build Coastguard Worker   if (MustSaveCR &&
909*9880d681SAndroid Build Coastguard Worker       !(SingleScratchReg && MustSaveLR)) // will only occur for PPC64
910*9880d681SAndroid Build Coastguard Worker     BuildMI(MBB, MBBI, dl, TII.get(PPC::STW8))
911*9880d681SAndroid Build Coastguard Worker       .addReg(TempReg, getKillRegState(true))
912*9880d681SAndroid Build Coastguard Worker       .addImm(8)
913*9880d681SAndroid Build Coastguard Worker       .addReg(SPReg);
914*9880d681SAndroid Build Coastguard Worker 
915*9880d681SAndroid Build Coastguard Worker   // Skip the rest if this is a leaf function & all spills fit in the Red Zone.
916*9880d681SAndroid Build Coastguard Worker   if (!FrameSize) return;
917*9880d681SAndroid Build Coastguard Worker 
918*9880d681SAndroid Build Coastguard Worker   // Adjust stack pointer: r1 += NegFrameSize.
919*9880d681SAndroid Build Coastguard Worker   // If there is a preferred stack alignment, align R1 now
920*9880d681SAndroid Build Coastguard Worker 
921*9880d681SAndroid Build Coastguard Worker   if (HasBP) {
922*9880d681SAndroid Build Coastguard Worker     // Save a copy of r1 as the base pointer.
923*9880d681SAndroid Build Coastguard Worker     BuildMI(MBB, MBBI, dl, OrInst, BPReg)
924*9880d681SAndroid Build Coastguard Worker       .addReg(SPReg)
925*9880d681SAndroid Build Coastguard Worker       .addReg(SPReg);
926*9880d681SAndroid Build Coastguard Worker   }
927*9880d681SAndroid Build Coastguard Worker 
928*9880d681SAndroid Build Coastguard Worker   // This condition must be kept in sync with canUseAsPrologue.
929*9880d681SAndroid Build Coastguard Worker   if (HasBP && MaxAlign > 1) {
930*9880d681SAndroid Build Coastguard Worker     if (isPPC64)
931*9880d681SAndroid Build Coastguard Worker       BuildMI(MBB, MBBI, dl, TII.get(PPC::RLDICL), ScratchReg)
932*9880d681SAndroid Build Coastguard Worker         .addReg(SPReg)
933*9880d681SAndroid Build Coastguard Worker         .addImm(0)
934*9880d681SAndroid Build Coastguard Worker         .addImm(64 - Log2_32(MaxAlign));
935*9880d681SAndroid Build Coastguard Worker     else // PPC32...
936*9880d681SAndroid Build Coastguard Worker       BuildMI(MBB, MBBI, dl, TII.get(PPC::RLWINM), ScratchReg)
937*9880d681SAndroid Build Coastguard Worker         .addReg(SPReg)
938*9880d681SAndroid Build Coastguard Worker         .addImm(0)
939*9880d681SAndroid Build Coastguard Worker         .addImm(32 - Log2_32(MaxAlign))
940*9880d681SAndroid Build Coastguard Worker         .addImm(31);
941*9880d681SAndroid Build Coastguard Worker     if (!isLargeFrame) {
942*9880d681SAndroid Build Coastguard Worker       BuildMI(MBB, MBBI, dl, SubtractImmCarryingInst, ScratchReg)
943*9880d681SAndroid Build Coastguard Worker         .addReg(ScratchReg, RegState::Kill)
944*9880d681SAndroid Build Coastguard Worker         .addImm(NegFrameSize);
945*9880d681SAndroid Build Coastguard Worker     } else {
946*9880d681SAndroid Build Coastguard Worker       assert(!SingleScratchReg && "Only a single scratch reg available");
947*9880d681SAndroid Build Coastguard Worker       BuildMI(MBB, MBBI, dl, LoadImmShiftedInst, TempReg)
948*9880d681SAndroid Build Coastguard Worker         .addImm(NegFrameSize >> 16);
949*9880d681SAndroid Build Coastguard Worker       BuildMI(MBB, MBBI, dl, OrImmInst, TempReg)
950*9880d681SAndroid Build Coastguard Worker         .addReg(TempReg, RegState::Kill)
951*9880d681SAndroid Build Coastguard Worker         .addImm(NegFrameSize & 0xFFFF);
952*9880d681SAndroid Build Coastguard Worker       BuildMI(MBB, MBBI, dl, SubtractCarryingInst, ScratchReg)
953*9880d681SAndroid Build Coastguard Worker         .addReg(ScratchReg, RegState::Kill)
954*9880d681SAndroid Build Coastguard Worker         .addReg(TempReg, RegState::Kill);
955*9880d681SAndroid Build Coastguard Worker     }
956*9880d681SAndroid Build Coastguard Worker     BuildMI(MBB, MBBI, dl, StoreUpdtIdxInst, SPReg)
957*9880d681SAndroid Build Coastguard Worker       .addReg(SPReg, RegState::Kill)
958*9880d681SAndroid Build Coastguard Worker       .addReg(SPReg)
959*9880d681SAndroid Build Coastguard Worker       .addReg(ScratchReg);
960*9880d681SAndroid Build Coastguard Worker 
961*9880d681SAndroid Build Coastguard Worker   } else if (!isLargeFrame) {
962*9880d681SAndroid Build Coastguard Worker     BuildMI(MBB, MBBI, dl, StoreUpdtInst, SPReg)
963*9880d681SAndroid Build Coastguard Worker       .addReg(SPReg)
964*9880d681SAndroid Build Coastguard Worker       .addImm(NegFrameSize)
965*9880d681SAndroid Build Coastguard Worker       .addReg(SPReg);
966*9880d681SAndroid Build Coastguard Worker 
967*9880d681SAndroid Build Coastguard Worker   } else {
968*9880d681SAndroid Build Coastguard Worker     BuildMI(MBB, MBBI, dl, LoadImmShiftedInst, ScratchReg)
969*9880d681SAndroid Build Coastguard Worker       .addImm(NegFrameSize >> 16);
970*9880d681SAndroid Build Coastguard Worker     BuildMI(MBB, MBBI, dl, OrImmInst, ScratchReg)
971*9880d681SAndroid Build Coastguard Worker       .addReg(ScratchReg, RegState::Kill)
972*9880d681SAndroid Build Coastguard Worker       .addImm(NegFrameSize & 0xFFFF);
973*9880d681SAndroid Build Coastguard Worker     BuildMI(MBB, MBBI, dl, StoreUpdtIdxInst, SPReg)
974*9880d681SAndroid Build Coastguard Worker       .addReg(SPReg, RegState::Kill)
975*9880d681SAndroid Build Coastguard Worker       .addReg(SPReg)
976*9880d681SAndroid Build Coastguard Worker       .addReg(ScratchReg);
977*9880d681SAndroid Build Coastguard Worker   }
978*9880d681SAndroid Build Coastguard Worker 
979*9880d681SAndroid Build Coastguard Worker   // Add Call Frame Information for the instructions we generated above.
980*9880d681SAndroid Build Coastguard Worker   if (needsCFI) {
981*9880d681SAndroid Build Coastguard Worker     unsigned CFIIndex;
982*9880d681SAndroid Build Coastguard Worker 
983*9880d681SAndroid Build Coastguard Worker     if (HasBP) {
984*9880d681SAndroid Build Coastguard Worker       // Define CFA in terms of BP. Do this in preference to using FP/SP,
985*9880d681SAndroid Build Coastguard Worker       // because if the stack needed aligning then CFA won't be at a fixed
986*9880d681SAndroid Build Coastguard Worker       // offset from FP/SP.
987*9880d681SAndroid Build Coastguard Worker       unsigned Reg = MRI->getDwarfRegNum(BPReg, true);
988*9880d681SAndroid Build Coastguard Worker       CFIIndex = MMI.addFrameInst(
989*9880d681SAndroid Build Coastguard Worker           MCCFIInstruction::createDefCfaRegister(nullptr, Reg));
990*9880d681SAndroid Build Coastguard Worker     } else {
991*9880d681SAndroid Build Coastguard Worker       // Adjust the definition of CFA to account for the change in SP.
992*9880d681SAndroid Build Coastguard Worker       assert(NegFrameSize);
993*9880d681SAndroid Build Coastguard Worker       CFIIndex = MMI.addFrameInst(
994*9880d681SAndroid Build Coastguard Worker           MCCFIInstruction::createDefCfaOffset(nullptr, NegFrameSize));
995*9880d681SAndroid Build Coastguard Worker     }
996*9880d681SAndroid Build Coastguard Worker     BuildMI(MBB, MBBI, dl, TII.get(TargetOpcode::CFI_INSTRUCTION))
997*9880d681SAndroid Build Coastguard Worker         .addCFIIndex(CFIIndex);
998*9880d681SAndroid Build Coastguard Worker 
999*9880d681SAndroid Build Coastguard Worker     if (HasFP) {
1000*9880d681SAndroid Build Coastguard Worker       // Describe where FP was saved, at a fixed offset from CFA.
1001*9880d681SAndroid Build Coastguard Worker       unsigned Reg = MRI->getDwarfRegNum(FPReg, true);
1002*9880d681SAndroid Build Coastguard Worker       CFIIndex = MMI.addFrameInst(
1003*9880d681SAndroid Build Coastguard Worker           MCCFIInstruction::createOffset(nullptr, Reg, FPOffset));
1004*9880d681SAndroid Build Coastguard Worker       BuildMI(MBB, MBBI, dl, TII.get(TargetOpcode::CFI_INSTRUCTION))
1005*9880d681SAndroid Build Coastguard Worker           .addCFIIndex(CFIIndex);
1006*9880d681SAndroid Build Coastguard Worker     }
1007*9880d681SAndroid Build Coastguard Worker 
1008*9880d681SAndroid Build Coastguard Worker     if (FI->usesPICBase()) {
1009*9880d681SAndroid Build Coastguard Worker       // Describe where FP was saved, at a fixed offset from CFA.
1010*9880d681SAndroid Build Coastguard Worker       unsigned Reg = MRI->getDwarfRegNum(PPC::R30, true);
1011*9880d681SAndroid Build Coastguard Worker       CFIIndex = MMI.addFrameInst(
1012*9880d681SAndroid Build Coastguard Worker           MCCFIInstruction::createOffset(nullptr, Reg, PBPOffset));
1013*9880d681SAndroid Build Coastguard Worker       BuildMI(MBB, MBBI, dl, TII.get(TargetOpcode::CFI_INSTRUCTION))
1014*9880d681SAndroid Build Coastguard Worker           .addCFIIndex(CFIIndex);
1015*9880d681SAndroid Build Coastguard Worker     }
1016*9880d681SAndroid Build Coastguard Worker 
1017*9880d681SAndroid Build Coastguard Worker     if (HasBP) {
1018*9880d681SAndroid Build Coastguard Worker       // Describe where BP was saved, at a fixed offset from CFA.
1019*9880d681SAndroid Build Coastguard Worker       unsigned Reg = MRI->getDwarfRegNum(BPReg, true);
1020*9880d681SAndroid Build Coastguard Worker       CFIIndex = MMI.addFrameInst(
1021*9880d681SAndroid Build Coastguard Worker           MCCFIInstruction::createOffset(nullptr, Reg, BPOffset));
1022*9880d681SAndroid Build Coastguard Worker       BuildMI(MBB, MBBI, dl, TII.get(TargetOpcode::CFI_INSTRUCTION))
1023*9880d681SAndroid Build Coastguard Worker           .addCFIIndex(CFIIndex);
1024*9880d681SAndroid Build Coastguard Worker     }
1025*9880d681SAndroid Build Coastguard Worker 
1026*9880d681SAndroid Build Coastguard Worker     if (MustSaveLR) {
1027*9880d681SAndroid Build Coastguard Worker       // Describe where LR was saved, at a fixed offset from CFA.
1028*9880d681SAndroid Build Coastguard Worker       unsigned Reg = MRI->getDwarfRegNum(LRReg, true);
1029*9880d681SAndroid Build Coastguard Worker       CFIIndex = MMI.addFrameInst(
1030*9880d681SAndroid Build Coastguard Worker           MCCFIInstruction::createOffset(nullptr, Reg, LROffset));
1031*9880d681SAndroid Build Coastguard Worker       BuildMI(MBB, MBBI, dl, TII.get(TargetOpcode::CFI_INSTRUCTION))
1032*9880d681SAndroid Build Coastguard Worker           .addCFIIndex(CFIIndex);
1033*9880d681SAndroid Build Coastguard Worker     }
1034*9880d681SAndroid Build Coastguard Worker   }
1035*9880d681SAndroid Build Coastguard Worker 
1036*9880d681SAndroid Build Coastguard Worker   // If there is a frame pointer, copy R1 into R31
1037*9880d681SAndroid Build Coastguard Worker   if (HasFP) {
1038*9880d681SAndroid Build Coastguard Worker     BuildMI(MBB, MBBI, dl, OrInst, FPReg)
1039*9880d681SAndroid Build Coastguard Worker       .addReg(SPReg)
1040*9880d681SAndroid Build Coastguard Worker       .addReg(SPReg);
1041*9880d681SAndroid Build Coastguard Worker 
1042*9880d681SAndroid Build Coastguard Worker     if (!HasBP && needsCFI) {
1043*9880d681SAndroid Build Coastguard Worker       // Change the definition of CFA from SP+offset to FP+offset, because SP
1044*9880d681SAndroid Build Coastguard Worker       // will change at every alloca.
1045*9880d681SAndroid Build Coastguard Worker       unsigned Reg = MRI->getDwarfRegNum(FPReg, true);
1046*9880d681SAndroid Build Coastguard Worker       unsigned CFIIndex = MMI.addFrameInst(
1047*9880d681SAndroid Build Coastguard Worker           MCCFIInstruction::createDefCfaRegister(nullptr, Reg));
1048*9880d681SAndroid Build Coastguard Worker 
1049*9880d681SAndroid Build Coastguard Worker       BuildMI(MBB, MBBI, dl, TII.get(TargetOpcode::CFI_INSTRUCTION))
1050*9880d681SAndroid Build Coastguard Worker           .addCFIIndex(CFIIndex);
1051*9880d681SAndroid Build Coastguard Worker     }
1052*9880d681SAndroid Build Coastguard Worker   }
1053*9880d681SAndroid Build Coastguard Worker 
1054*9880d681SAndroid Build Coastguard Worker   if (needsCFI) {
1055*9880d681SAndroid Build Coastguard Worker     // Describe where callee saved registers were saved, at fixed offsets from
1056*9880d681SAndroid Build Coastguard Worker     // CFA.
1057*9880d681SAndroid Build Coastguard Worker     const std::vector<CalleeSavedInfo> &CSI = MFI->getCalleeSavedInfo();
1058*9880d681SAndroid Build Coastguard Worker     for (unsigned I = 0, E = CSI.size(); I != E; ++I) {
1059*9880d681SAndroid Build Coastguard Worker       unsigned Reg = CSI[I].getReg();
1060*9880d681SAndroid Build Coastguard Worker       if (Reg == PPC::LR || Reg == PPC::LR8 || Reg == PPC::RM) continue;
1061*9880d681SAndroid Build Coastguard Worker 
1062*9880d681SAndroid Build Coastguard Worker       // This is a bit of a hack: CR2LT, CR2GT, CR2EQ and CR2UN are just
1063*9880d681SAndroid Build Coastguard Worker       // subregisters of CR2. We just need to emit a move of CR2.
1064*9880d681SAndroid Build Coastguard Worker       if (PPC::CRBITRCRegClass.contains(Reg))
1065*9880d681SAndroid Build Coastguard Worker         continue;
1066*9880d681SAndroid Build Coastguard Worker 
1067*9880d681SAndroid Build Coastguard Worker       // For SVR4, don't emit a move for the CR spill slot if we haven't
1068*9880d681SAndroid Build Coastguard Worker       // spilled CRs.
1069*9880d681SAndroid Build Coastguard Worker       if (isSVR4ABI && (PPC::CR2 <= Reg && Reg <= PPC::CR4)
1070*9880d681SAndroid Build Coastguard Worker           && !MustSaveCR)
1071*9880d681SAndroid Build Coastguard Worker         continue;
1072*9880d681SAndroid Build Coastguard Worker 
1073*9880d681SAndroid Build Coastguard Worker       // For 64-bit SVR4 when we have spilled CRs, the spill location
1074*9880d681SAndroid Build Coastguard Worker       // is SP+8, not a frame-relative slot.
1075*9880d681SAndroid Build Coastguard Worker       if (isSVR4ABI && isPPC64 && (PPC::CR2 <= Reg && Reg <= PPC::CR4)) {
1076*9880d681SAndroid Build Coastguard Worker         // In the ELFv1 ABI, only CR2 is noted in CFI and stands in for
1077*9880d681SAndroid Build Coastguard Worker         // the whole CR word.  In the ELFv2 ABI, every CR that was
1078*9880d681SAndroid Build Coastguard Worker         // actually saved gets its own CFI record.
1079*9880d681SAndroid Build Coastguard Worker         unsigned CRReg = isELFv2ABI? Reg : (unsigned) PPC::CR2;
1080*9880d681SAndroid Build Coastguard Worker         unsigned CFIIndex = MMI.addFrameInst(MCCFIInstruction::createOffset(
1081*9880d681SAndroid Build Coastguard Worker             nullptr, MRI->getDwarfRegNum(CRReg, true), 8));
1082*9880d681SAndroid Build Coastguard Worker         BuildMI(MBB, MBBI, dl, TII.get(TargetOpcode::CFI_INSTRUCTION))
1083*9880d681SAndroid Build Coastguard Worker             .addCFIIndex(CFIIndex);
1084*9880d681SAndroid Build Coastguard Worker         continue;
1085*9880d681SAndroid Build Coastguard Worker       }
1086*9880d681SAndroid Build Coastguard Worker 
1087*9880d681SAndroid Build Coastguard Worker       int Offset = MFI->getObjectOffset(CSI[I].getFrameIdx());
1088*9880d681SAndroid Build Coastguard Worker       unsigned CFIIndex = MMI.addFrameInst(MCCFIInstruction::createOffset(
1089*9880d681SAndroid Build Coastguard Worker           nullptr, MRI->getDwarfRegNum(Reg, true), Offset));
1090*9880d681SAndroid Build Coastguard Worker       BuildMI(MBB, MBBI, dl, TII.get(TargetOpcode::CFI_INSTRUCTION))
1091*9880d681SAndroid Build Coastguard Worker           .addCFIIndex(CFIIndex);
1092*9880d681SAndroid Build Coastguard Worker     }
1093*9880d681SAndroid Build Coastguard Worker   }
1094*9880d681SAndroid Build Coastguard Worker }
1095*9880d681SAndroid Build Coastguard Worker 
emitEpilogue(MachineFunction & MF,MachineBasicBlock & MBB) const1096*9880d681SAndroid Build Coastguard Worker void PPCFrameLowering::emitEpilogue(MachineFunction &MF,
1097*9880d681SAndroid Build Coastguard Worker                                     MachineBasicBlock &MBB) const {
1098*9880d681SAndroid Build Coastguard Worker   MachineBasicBlock::iterator MBBI = MBB.getFirstTerminator();
1099*9880d681SAndroid Build Coastguard Worker   DebugLoc dl;
1100*9880d681SAndroid Build Coastguard Worker 
1101*9880d681SAndroid Build Coastguard Worker   if (MBBI != MBB.end())
1102*9880d681SAndroid Build Coastguard Worker     dl = MBBI->getDebugLoc();
1103*9880d681SAndroid Build Coastguard Worker 
1104*9880d681SAndroid Build Coastguard Worker   const PPCInstrInfo &TII =
1105*9880d681SAndroid Build Coastguard Worker       *static_cast<const PPCInstrInfo *>(Subtarget.getInstrInfo());
1106*9880d681SAndroid Build Coastguard Worker   const PPCRegisterInfo *RegInfo =
1107*9880d681SAndroid Build Coastguard Worker       static_cast<const PPCRegisterInfo *>(Subtarget.getRegisterInfo());
1108*9880d681SAndroid Build Coastguard Worker 
1109*9880d681SAndroid Build Coastguard Worker   // Get alignment info so we know how to restore the SP.
1110*9880d681SAndroid Build Coastguard Worker   const MachineFrameInfo *MFI = MF.getFrameInfo();
1111*9880d681SAndroid Build Coastguard Worker 
1112*9880d681SAndroid Build Coastguard Worker   // Get the number of bytes allocated from the FrameInfo.
1113*9880d681SAndroid Build Coastguard Worker   int FrameSize = MFI->getStackSize();
1114*9880d681SAndroid Build Coastguard Worker 
1115*9880d681SAndroid Build Coastguard Worker   // Get processor type.
1116*9880d681SAndroid Build Coastguard Worker   bool isPPC64 = Subtarget.isPPC64();
1117*9880d681SAndroid Build Coastguard Worker   // Get the ABI.
1118*9880d681SAndroid Build Coastguard Worker   bool isSVR4ABI = Subtarget.isSVR4ABI();
1119*9880d681SAndroid Build Coastguard Worker 
1120*9880d681SAndroid Build Coastguard Worker   // Check if the link register (LR) has been saved.
1121*9880d681SAndroid Build Coastguard Worker   PPCFunctionInfo *FI = MF.getInfo<PPCFunctionInfo>();
1122*9880d681SAndroid Build Coastguard Worker   bool MustSaveLR = FI->mustSaveLR();
1123*9880d681SAndroid Build Coastguard Worker   const SmallVectorImpl<unsigned> &MustSaveCRs = FI->getMustSaveCRs();
1124*9880d681SAndroid Build Coastguard Worker   bool MustSaveCR = !MustSaveCRs.empty();
1125*9880d681SAndroid Build Coastguard Worker   // Do we have a frame pointer and/or base pointer for this function?
1126*9880d681SAndroid Build Coastguard Worker   bool HasFP = hasFP(MF);
1127*9880d681SAndroid Build Coastguard Worker   bool HasBP = RegInfo->hasBasePointer(MF);
1128*9880d681SAndroid Build Coastguard Worker 
1129*9880d681SAndroid Build Coastguard Worker   unsigned SPReg      = isPPC64 ? PPC::X1  : PPC::R1;
1130*9880d681SAndroid Build Coastguard Worker   unsigned BPReg      = RegInfo->getBaseRegister(MF);
1131*9880d681SAndroid Build Coastguard Worker   unsigned FPReg      = isPPC64 ? PPC::X31 : PPC::R31;
1132*9880d681SAndroid Build Coastguard Worker   unsigned ScratchReg = 0;
1133*9880d681SAndroid Build Coastguard Worker   unsigned TempReg     = isPPC64 ? PPC::X12 : PPC::R12; // another scratch reg
1134*9880d681SAndroid Build Coastguard Worker   const MCInstrDesc& MTLRInst = TII.get( isPPC64 ? PPC::MTLR8
1135*9880d681SAndroid Build Coastguard Worker                                                  : PPC::MTLR );
1136*9880d681SAndroid Build Coastguard Worker   const MCInstrDesc& LoadInst = TII.get( isPPC64 ? PPC::LD
1137*9880d681SAndroid Build Coastguard Worker                                                  : PPC::LWZ );
1138*9880d681SAndroid Build Coastguard Worker   const MCInstrDesc& LoadImmShiftedInst = TII.get( isPPC64 ? PPC::LIS8
1139*9880d681SAndroid Build Coastguard Worker                                                            : PPC::LIS );
1140*9880d681SAndroid Build Coastguard Worker   const MCInstrDesc& OrImmInst = TII.get( isPPC64 ? PPC::ORI8
1141*9880d681SAndroid Build Coastguard Worker                                                   : PPC::ORI );
1142*9880d681SAndroid Build Coastguard Worker   const MCInstrDesc& AddImmInst = TII.get( isPPC64 ? PPC::ADDI8
1143*9880d681SAndroid Build Coastguard Worker                                                    : PPC::ADDI );
1144*9880d681SAndroid Build Coastguard Worker   const MCInstrDesc& AddInst = TII.get( isPPC64 ? PPC::ADD8
1145*9880d681SAndroid Build Coastguard Worker                                                 : PPC::ADD4 );
1146*9880d681SAndroid Build Coastguard Worker 
1147*9880d681SAndroid Build Coastguard Worker   int LROffset = getReturnSaveOffset();
1148*9880d681SAndroid Build Coastguard Worker 
1149*9880d681SAndroid Build Coastguard Worker   int FPOffset = 0;
1150*9880d681SAndroid Build Coastguard Worker 
1151*9880d681SAndroid Build Coastguard Worker   // Using the same bool variable as below to supress compiler warnings.
1152*9880d681SAndroid Build Coastguard Worker   bool SingleScratchReg = findScratchRegister(&MBB, true, false, &ScratchReg,
1153*9880d681SAndroid Build Coastguard Worker                                               &TempReg);
1154*9880d681SAndroid Build Coastguard Worker   assert(SingleScratchReg &&
1155*9880d681SAndroid Build Coastguard Worker          "Could not find an available scratch register");
1156*9880d681SAndroid Build Coastguard Worker 
1157*9880d681SAndroid Build Coastguard Worker   SingleScratchReg = ScratchReg == TempReg;
1158*9880d681SAndroid Build Coastguard Worker 
1159*9880d681SAndroid Build Coastguard Worker   if (HasFP) {
1160*9880d681SAndroid Build Coastguard Worker     if (isSVR4ABI) {
1161*9880d681SAndroid Build Coastguard Worker       MachineFrameInfo *FFI = MF.getFrameInfo();
1162*9880d681SAndroid Build Coastguard Worker       int FPIndex = FI->getFramePointerSaveIndex();
1163*9880d681SAndroid Build Coastguard Worker       assert(FPIndex && "No Frame Pointer Save Slot!");
1164*9880d681SAndroid Build Coastguard Worker       FPOffset = FFI->getObjectOffset(FPIndex);
1165*9880d681SAndroid Build Coastguard Worker     } else {
1166*9880d681SAndroid Build Coastguard Worker       FPOffset = getFramePointerSaveOffset();
1167*9880d681SAndroid Build Coastguard Worker     }
1168*9880d681SAndroid Build Coastguard Worker   }
1169*9880d681SAndroid Build Coastguard Worker 
1170*9880d681SAndroid Build Coastguard Worker   int BPOffset = 0;
1171*9880d681SAndroid Build Coastguard Worker   if (HasBP) {
1172*9880d681SAndroid Build Coastguard Worker     if (isSVR4ABI) {
1173*9880d681SAndroid Build Coastguard Worker       MachineFrameInfo *FFI = MF.getFrameInfo();
1174*9880d681SAndroid Build Coastguard Worker       int BPIndex = FI->getBasePointerSaveIndex();
1175*9880d681SAndroid Build Coastguard Worker       assert(BPIndex && "No Base Pointer Save Slot!");
1176*9880d681SAndroid Build Coastguard Worker       BPOffset = FFI->getObjectOffset(BPIndex);
1177*9880d681SAndroid Build Coastguard Worker     } else {
1178*9880d681SAndroid Build Coastguard Worker       BPOffset = getBasePointerSaveOffset();
1179*9880d681SAndroid Build Coastguard Worker     }
1180*9880d681SAndroid Build Coastguard Worker   }
1181*9880d681SAndroid Build Coastguard Worker 
1182*9880d681SAndroid Build Coastguard Worker   int PBPOffset = 0;
1183*9880d681SAndroid Build Coastguard Worker   if (FI->usesPICBase()) {
1184*9880d681SAndroid Build Coastguard Worker     MachineFrameInfo *FFI = MF.getFrameInfo();
1185*9880d681SAndroid Build Coastguard Worker     int PBPIndex = FI->getPICBasePointerSaveIndex();
1186*9880d681SAndroid Build Coastguard Worker     assert(PBPIndex && "No PIC Base Pointer Save Slot!");
1187*9880d681SAndroid Build Coastguard Worker     PBPOffset = FFI->getObjectOffset(PBPIndex);
1188*9880d681SAndroid Build Coastguard Worker   }
1189*9880d681SAndroid Build Coastguard Worker 
1190*9880d681SAndroid Build Coastguard Worker   bool IsReturnBlock = (MBBI != MBB.end() && MBBI->isReturn());
1191*9880d681SAndroid Build Coastguard Worker 
1192*9880d681SAndroid Build Coastguard Worker   if (IsReturnBlock) {
1193*9880d681SAndroid Build Coastguard Worker     unsigned RetOpcode = MBBI->getOpcode();
1194*9880d681SAndroid Build Coastguard Worker     bool UsesTCRet =  RetOpcode == PPC::TCRETURNri ||
1195*9880d681SAndroid Build Coastguard Worker                       RetOpcode == PPC::TCRETURNdi ||
1196*9880d681SAndroid Build Coastguard Worker                       RetOpcode == PPC::TCRETURNai ||
1197*9880d681SAndroid Build Coastguard Worker                       RetOpcode == PPC::TCRETURNri8 ||
1198*9880d681SAndroid Build Coastguard Worker                       RetOpcode == PPC::TCRETURNdi8 ||
1199*9880d681SAndroid Build Coastguard Worker                       RetOpcode == PPC::TCRETURNai8;
1200*9880d681SAndroid Build Coastguard Worker 
1201*9880d681SAndroid Build Coastguard Worker     if (UsesTCRet) {
1202*9880d681SAndroid Build Coastguard Worker       int MaxTCRetDelta = FI->getTailCallSPDelta();
1203*9880d681SAndroid Build Coastguard Worker       MachineOperand &StackAdjust = MBBI->getOperand(1);
1204*9880d681SAndroid Build Coastguard Worker       assert(StackAdjust.isImm() && "Expecting immediate value.");
1205*9880d681SAndroid Build Coastguard Worker       // Adjust stack pointer.
1206*9880d681SAndroid Build Coastguard Worker       int StackAdj = StackAdjust.getImm();
1207*9880d681SAndroid Build Coastguard Worker       int Delta = StackAdj - MaxTCRetDelta;
1208*9880d681SAndroid Build Coastguard Worker       assert((Delta >= 0) && "Delta must be positive");
1209*9880d681SAndroid Build Coastguard Worker       if (MaxTCRetDelta>0)
1210*9880d681SAndroid Build Coastguard Worker         FrameSize += (StackAdj +Delta);
1211*9880d681SAndroid Build Coastguard Worker       else
1212*9880d681SAndroid Build Coastguard Worker         FrameSize += StackAdj;
1213*9880d681SAndroid Build Coastguard Worker     }
1214*9880d681SAndroid Build Coastguard Worker   }
1215*9880d681SAndroid Build Coastguard Worker 
1216*9880d681SAndroid Build Coastguard Worker   // Frames of 32KB & larger require special handling because they cannot be
1217*9880d681SAndroid Build Coastguard Worker   // indexed into with a simple LD/LWZ immediate offset operand.
1218*9880d681SAndroid Build Coastguard Worker   bool isLargeFrame = !isInt<16>(FrameSize);
1219*9880d681SAndroid Build Coastguard Worker 
1220*9880d681SAndroid Build Coastguard Worker   if (FrameSize) {
1221*9880d681SAndroid Build Coastguard Worker     // In the prologue, the loaded (or persistent) stack pointer value is offset
1222*9880d681SAndroid Build Coastguard Worker     // by the STDU/STDUX/STWU/STWUX instruction.  Add this offset back now.
1223*9880d681SAndroid Build Coastguard Worker 
1224*9880d681SAndroid Build Coastguard Worker     // If this function contained a fastcc call and GuaranteedTailCallOpt is
1225*9880d681SAndroid Build Coastguard Worker     // enabled (=> hasFastCall()==true) the fastcc call might contain a tail
1226*9880d681SAndroid Build Coastguard Worker     // call which invalidates the stack pointer value in SP(0). So we use the
1227*9880d681SAndroid Build Coastguard Worker     // value of R31 in this case.
1228*9880d681SAndroid Build Coastguard Worker     if (FI->hasFastCall()) {
1229*9880d681SAndroid Build Coastguard Worker       assert(HasFP && "Expecting a valid frame pointer.");
1230*9880d681SAndroid Build Coastguard Worker       if (!isLargeFrame) {
1231*9880d681SAndroid Build Coastguard Worker         BuildMI(MBB, MBBI, dl, AddImmInst, SPReg)
1232*9880d681SAndroid Build Coastguard Worker           .addReg(FPReg).addImm(FrameSize);
1233*9880d681SAndroid Build Coastguard Worker       } else {
1234*9880d681SAndroid Build Coastguard Worker         BuildMI(MBB, MBBI, dl, LoadImmShiftedInst, ScratchReg)
1235*9880d681SAndroid Build Coastguard Worker           .addImm(FrameSize >> 16);
1236*9880d681SAndroid Build Coastguard Worker         BuildMI(MBB, MBBI, dl, OrImmInst, ScratchReg)
1237*9880d681SAndroid Build Coastguard Worker           .addReg(ScratchReg, RegState::Kill)
1238*9880d681SAndroid Build Coastguard Worker           .addImm(FrameSize & 0xFFFF);
1239*9880d681SAndroid Build Coastguard Worker         BuildMI(MBB, MBBI, dl, AddInst)
1240*9880d681SAndroid Build Coastguard Worker           .addReg(SPReg)
1241*9880d681SAndroid Build Coastguard Worker           .addReg(FPReg)
1242*9880d681SAndroid Build Coastguard Worker           .addReg(ScratchReg);
1243*9880d681SAndroid Build Coastguard Worker       }
1244*9880d681SAndroid Build Coastguard Worker     } else if (!isLargeFrame && !HasBP && !MFI->hasVarSizedObjects()) {
1245*9880d681SAndroid Build Coastguard Worker       BuildMI(MBB, MBBI, dl, AddImmInst, SPReg)
1246*9880d681SAndroid Build Coastguard Worker         .addReg(SPReg)
1247*9880d681SAndroid Build Coastguard Worker         .addImm(FrameSize);
1248*9880d681SAndroid Build Coastguard Worker     } else {
1249*9880d681SAndroid Build Coastguard Worker       BuildMI(MBB, MBBI, dl, LoadInst, SPReg)
1250*9880d681SAndroid Build Coastguard Worker         .addImm(0)
1251*9880d681SAndroid Build Coastguard Worker         .addReg(SPReg);
1252*9880d681SAndroid Build Coastguard Worker     }
1253*9880d681SAndroid Build Coastguard Worker   }
1254*9880d681SAndroid Build Coastguard Worker 
1255*9880d681SAndroid Build Coastguard Worker   assert((isPPC64 || !MustSaveCR) &&
1256*9880d681SAndroid Build Coastguard Worker          "Epilogue CR restoring supported only in 64-bit mode");
1257*9880d681SAndroid Build Coastguard Worker 
1258*9880d681SAndroid Build Coastguard Worker   // If we need to save both the LR and the CR and we only have one available
1259*9880d681SAndroid Build Coastguard Worker   // scratch register, we must do them one at a time.
1260*9880d681SAndroid Build Coastguard Worker   if (MustSaveCR && SingleScratchReg && MustSaveLR) {
1261*9880d681SAndroid Build Coastguard Worker     BuildMI(MBB, MBBI, dl, TII.get(PPC::LWZ8), TempReg)
1262*9880d681SAndroid Build Coastguard Worker       .addImm(8)
1263*9880d681SAndroid Build Coastguard Worker       .addReg(SPReg);
1264*9880d681SAndroid Build Coastguard Worker     for (unsigned i = 0, e = MustSaveCRs.size(); i != e; ++i)
1265*9880d681SAndroid Build Coastguard Worker       BuildMI(MBB, MBBI, dl, TII.get(PPC::MTOCRF8), MustSaveCRs[i])
1266*9880d681SAndroid Build Coastguard Worker         .addReg(TempReg, getKillRegState(i == e-1));
1267*9880d681SAndroid Build Coastguard Worker   }
1268*9880d681SAndroid Build Coastguard Worker 
1269*9880d681SAndroid Build Coastguard Worker   if (MustSaveLR)
1270*9880d681SAndroid Build Coastguard Worker     BuildMI(MBB, MBBI, dl, LoadInst, ScratchReg)
1271*9880d681SAndroid Build Coastguard Worker       .addImm(LROffset)
1272*9880d681SAndroid Build Coastguard Worker       .addReg(SPReg);
1273*9880d681SAndroid Build Coastguard Worker 
1274*9880d681SAndroid Build Coastguard Worker   if (MustSaveCR &&
1275*9880d681SAndroid Build Coastguard Worker       !(SingleScratchReg && MustSaveLR)) // will only occur for PPC64
1276*9880d681SAndroid Build Coastguard Worker     BuildMI(MBB, MBBI, dl, TII.get(PPC::LWZ8), TempReg)
1277*9880d681SAndroid Build Coastguard Worker       .addImm(8)
1278*9880d681SAndroid Build Coastguard Worker       .addReg(SPReg);
1279*9880d681SAndroid Build Coastguard Worker 
1280*9880d681SAndroid Build Coastguard Worker   if (HasFP)
1281*9880d681SAndroid Build Coastguard Worker     BuildMI(MBB, MBBI, dl, LoadInst, FPReg)
1282*9880d681SAndroid Build Coastguard Worker       .addImm(FPOffset)
1283*9880d681SAndroid Build Coastguard Worker       .addReg(SPReg);
1284*9880d681SAndroid Build Coastguard Worker 
1285*9880d681SAndroid Build Coastguard Worker   if (FI->usesPICBase())
1286*9880d681SAndroid Build Coastguard Worker     // FIXME: On PPC32 SVR4, we must not spill before claiming the stackframe.
1287*9880d681SAndroid Build Coastguard Worker     BuildMI(MBB, MBBI, dl, LoadInst)
1288*9880d681SAndroid Build Coastguard Worker       .addReg(PPC::R30)
1289*9880d681SAndroid Build Coastguard Worker       .addImm(PBPOffset)
1290*9880d681SAndroid Build Coastguard Worker       .addReg(SPReg);
1291*9880d681SAndroid Build Coastguard Worker 
1292*9880d681SAndroid Build Coastguard Worker   if (HasBP)
1293*9880d681SAndroid Build Coastguard Worker     BuildMI(MBB, MBBI, dl, LoadInst, BPReg)
1294*9880d681SAndroid Build Coastguard Worker       .addImm(BPOffset)
1295*9880d681SAndroid Build Coastguard Worker       .addReg(SPReg);
1296*9880d681SAndroid Build Coastguard Worker 
1297*9880d681SAndroid Build Coastguard Worker   if (MustSaveCR &&
1298*9880d681SAndroid Build Coastguard Worker       !(SingleScratchReg && MustSaveLR)) // will only occur for PPC64
1299*9880d681SAndroid Build Coastguard Worker     for (unsigned i = 0, e = MustSaveCRs.size(); i != e; ++i)
1300*9880d681SAndroid Build Coastguard Worker       BuildMI(MBB, MBBI, dl, TII.get(PPC::MTOCRF8), MustSaveCRs[i])
1301*9880d681SAndroid Build Coastguard Worker         .addReg(TempReg, getKillRegState(i == e-1));
1302*9880d681SAndroid Build Coastguard Worker 
1303*9880d681SAndroid Build Coastguard Worker   if (MustSaveLR)
1304*9880d681SAndroid Build Coastguard Worker     BuildMI(MBB, MBBI, dl, MTLRInst).addReg(ScratchReg);
1305*9880d681SAndroid Build Coastguard Worker 
1306*9880d681SAndroid Build Coastguard Worker   // Callee pop calling convention. Pop parameter/linkage area. Used for tail
1307*9880d681SAndroid Build Coastguard Worker   // call optimization
1308*9880d681SAndroid Build Coastguard Worker   if (IsReturnBlock) {
1309*9880d681SAndroid Build Coastguard Worker     unsigned RetOpcode = MBBI->getOpcode();
1310*9880d681SAndroid Build Coastguard Worker     if (MF.getTarget().Options.GuaranteedTailCallOpt &&
1311*9880d681SAndroid Build Coastguard Worker         (RetOpcode == PPC::BLR || RetOpcode == PPC::BLR8) &&
1312*9880d681SAndroid Build Coastguard Worker         MF.getFunction()->getCallingConv() == CallingConv::Fast) {
1313*9880d681SAndroid Build Coastguard Worker       PPCFunctionInfo *FI = MF.getInfo<PPCFunctionInfo>();
1314*9880d681SAndroid Build Coastguard Worker       unsigned CallerAllocatedAmt = FI->getMinReservedArea();
1315*9880d681SAndroid Build Coastguard Worker 
1316*9880d681SAndroid Build Coastguard Worker       if (CallerAllocatedAmt && isInt<16>(CallerAllocatedAmt)) {
1317*9880d681SAndroid Build Coastguard Worker         BuildMI(MBB, MBBI, dl, AddImmInst, SPReg)
1318*9880d681SAndroid Build Coastguard Worker           .addReg(SPReg).addImm(CallerAllocatedAmt);
1319*9880d681SAndroid Build Coastguard Worker       } else {
1320*9880d681SAndroid Build Coastguard Worker         BuildMI(MBB, MBBI, dl, LoadImmShiftedInst, ScratchReg)
1321*9880d681SAndroid Build Coastguard Worker           .addImm(CallerAllocatedAmt >> 16);
1322*9880d681SAndroid Build Coastguard Worker         BuildMI(MBB, MBBI, dl, OrImmInst, ScratchReg)
1323*9880d681SAndroid Build Coastguard Worker           .addReg(ScratchReg, RegState::Kill)
1324*9880d681SAndroid Build Coastguard Worker           .addImm(CallerAllocatedAmt & 0xFFFF);
1325*9880d681SAndroid Build Coastguard Worker         BuildMI(MBB, MBBI, dl, AddInst)
1326*9880d681SAndroid Build Coastguard Worker           .addReg(SPReg)
1327*9880d681SAndroid Build Coastguard Worker           .addReg(FPReg)
1328*9880d681SAndroid Build Coastguard Worker           .addReg(ScratchReg);
1329*9880d681SAndroid Build Coastguard Worker       }
1330*9880d681SAndroid Build Coastguard Worker     } else {
1331*9880d681SAndroid Build Coastguard Worker       createTailCallBranchInstr(MBB);
1332*9880d681SAndroid Build Coastguard Worker     }
1333*9880d681SAndroid Build Coastguard Worker   }
1334*9880d681SAndroid Build Coastguard Worker }
1335*9880d681SAndroid Build Coastguard Worker 
createTailCallBranchInstr(MachineBasicBlock & MBB) const1336*9880d681SAndroid Build Coastguard Worker void PPCFrameLowering::createTailCallBranchInstr(MachineBasicBlock &MBB) const {
1337*9880d681SAndroid Build Coastguard Worker   MachineBasicBlock::iterator MBBI = MBB.getFirstTerminator();
1338*9880d681SAndroid Build Coastguard Worker   DebugLoc dl;
1339*9880d681SAndroid Build Coastguard Worker 
1340*9880d681SAndroid Build Coastguard Worker   if (MBBI != MBB.end())
1341*9880d681SAndroid Build Coastguard Worker     dl = MBBI->getDebugLoc();
1342*9880d681SAndroid Build Coastguard Worker 
1343*9880d681SAndroid Build Coastguard Worker   const PPCInstrInfo &TII =
1344*9880d681SAndroid Build Coastguard Worker       *static_cast<const PPCInstrInfo *>(Subtarget.getInstrInfo());
1345*9880d681SAndroid Build Coastguard Worker 
1346*9880d681SAndroid Build Coastguard Worker   // Create branch instruction for pseudo tail call return instruction
1347*9880d681SAndroid Build Coastguard Worker   unsigned RetOpcode = MBBI->getOpcode();
1348*9880d681SAndroid Build Coastguard Worker   if (RetOpcode == PPC::TCRETURNdi) {
1349*9880d681SAndroid Build Coastguard Worker     MBBI = MBB.getLastNonDebugInstr();
1350*9880d681SAndroid Build Coastguard Worker     MachineOperand &JumpTarget = MBBI->getOperand(0);
1351*9880d681SAndroid Build Coastguard Worker     BuildMI(MBB, MBBI, dl, TII.get(PPC::TAILB)).
1352*9880d681SAndroid Build Coastguard Worker       addGlobalAddress(JumpTarget.getGlobal(), JumpTarget.getOffset());
1353*9880d681SAndroid Build Coastguard Worker   } else if (RetOpcode == PPC::TCRETURNri) {
1354*9880d681SAndroid Build Coastguard Worker     MBBI = MBB.getLastNonDebugInstr();
1355*9880d681SAndroid Build Coastguard Worker     assert(MBBI->getOperand(0).isReg() && "Expecting register operand.");
1356*9880d681SAndroid Build Coastguard Worker     BuildMI(MBB, MBBI, dl, TII.get(PPC::TAILBCTR));
1357*9880d681SAndroid Build Coastguard Worker   } else if (RetOpcode == PPC::TCRETURNai) {
1358*9880d681SAndroid Build Coastguard Worker     MBBI = MBB.getLastNonDebugInstr();
1359*9880d681SAndroid Build Coastguard Worker     MachineOperand &JumpTarget = MBBI->getOperand(0);
1360*9880d681SAndroid Build Coastguard Worker     BuildMI(MBB, MBBI, dl, TII.get(PPC::TAILBA)).addImm(JumpTarget.getImm());
1361*9880d681SAndroid Build Coastguard Worker   } else if (RetOpcode == PPC::TCRETURNdi8) {
1362*9880d681SAndroid Build Coastguard Worker     MBBI = MBB.getLastNonDebugInstr();
1363*9880d681SAndroid Build Coastguard Worker     MachineOperand &JumpTarget = MBBI->getOperand(0);
1364*9880d681SAndroid Build Coastguard Worker     BuildMI(MBB, MBBI, dl, TII.get(PPC::TAILB8)).
1365*9880d681SAndroid Build Coastguard Worker       addGlobalAddress(JumpTarget.getGlobal(), JumpTarget.getOffset());
1366*9880d681SAndroid Build Coastguard Worker   } else if (RetOpcode == PPC::TCRETURNri8) {
1367*9880d681SAndroid Build Coastguard Worker     MBBI = MBB.getLastNonDebugInstr();
1368*9880d681SAndroid Build Coastguard Worker     assert(MBBI->getOperand(0).isReg() && "Expecting register operand.");
1369*9880d681SAndroid Build Coastguard Worker     BuildMI(MBB, MBBI, dl, TII.get(PPC::TAILBCTR8));
1370*9880d681SAndroid Build Coastguard Worker   } else if (RetOpcode == PPC::TCRETURNai8) {
1371*9880d681SAndroid Build Coastguard Worker     MBBI = MBB.getLastNonDebugInstr();
1372*9880d681SAndroid Build Coastguard Worker     MachineOperand &JumpTarget = MBBI->getOperand(0);
1373*9880d681SAndroid Build Coastguard Worker     BuildMI(MBB, MBBI, dl, TII.get(PPC::TAILBA8)).addImm(JumpTarget.getImm());
1374*9880d681SAndroid Build Coastguard Worker   }
1375*9880d681SAndroid Build Coastguard Worker }
1376*9880d681SAndroid Build Coastguard Worker 
determineCalleeSaves(MachineFunction & MF,BitVector & SavedRegs,RegScavenger * RS) const1377*9880d681SAndroid Build Coastguard Worker void PPCFrameLowering::determineCalleeSaves(MachineFunction &MF,
1378*9880d681SAndroid Build Coastguard Worker                                             BitVector &SavedRegs,
1379*9880d681SAndroid Build Coastguard Worker                                             RegScavenger *RS) const {
1380*9880d681SAndroid Build Coastguard Worker   TargetFrameLowering::determineCalleeSaves(MF, SavedRegs, RS);
1381*9880d681SAndroid Build Coastguard Worker 
1382*9880d681SAndroid Build Coastguard Worker   const PPCRegisterInfo *RegInfo =
1383*9880d681SAndroid Build Coastguard Worker       static_cast<const PPCRegisterInfo *>(Subtarget.getRegisterInfo());
1384*9880d681SAndroid Build Coastguard Worker 
1385*9880d681SAndroid Build Coastguard Worker   //  Save and clear the LR state.
1386*9880d681SAndroid Build Coastguard Worker   PPCFunctionInfo *FI = MF.getInfo<PPCFunctionInfo>();
1387*9880d681SAndroid Build Coastguard Worker   unsigned LR = RegInfo->getRARegister();
1388*9880d681SAndroid Build Coastguard Worker   FI->setMustSaveLR(MustSaveLR(MF, LR));
1389*9880d681SAndroid Build Coastguard Worker   SavedRegs.reset(LR);
1390*9880d681SAndroid Build Coastguard Worker 
1391*9880d681SAndroid Build Coastguard Worker   //  Save R31 if necessary
1392*9880d681SAndroid Build Coastguard Worker   int FPSI = FI->getFramePointerSaveIndex();
1393*9880d681SAndroid Build Coastguard Worker   bool isPPC64 = Subtarget.isPPC64();
1394*9880d681SAndroid Build Coastguard Worker   bool isDarwinABI  = Subtarget.isDarwinABI();
1395*9880d681SAndroid Build Coastguard Worker   MachineFrameInfo *MFI = MF.getFrameInfo();
1396*9880d681SAndroid Build Coastguard Worker 
1397*9880d681SAndroid Build Coastguard Worker   // If the frame pointer save index hasn't been defined yet.
1398*9880d681SAndroid Build Coastguard Worker   if (!FPSI && needsFP(MF)) {
1399*9880d681SAndroid Build Coastguard Worker     // Find out what the fix offset of the frame pointer save area.
1400*9880d681SAndroid Build Coastguard Worker     int FPOffset = getFramePointerSaveOffset();
1401*9880d681SAndroid Build Coastguard Worker     // Allocate the frame index for frame pointer save area.
1402*9880d681SAndroid Build Coastguard Worker     FPSI = MFI->CreateFixedObject(isPPC64? 8 : 4, FPOffset, true);
1403*9880d681SAndroid Build Coastguard Worker     // Save the result.
1404*9880d681SAndroid Build Coastguard Worker     FI->setFramePointerSaveIndex(FPSI);
1405*9880d681SAndroid Build Coastguard Worker   }
1406*9880d681SAndroid Build Coastguard Worker 
1407*9880d681SAndroid Build Coastguard Worker   int BPSI = FI->getBasePointerSaveIndex();
1408*9880d681SAndroid Build Coastguard Worker   if (!BPSI && RegInfo->hasBasePointer(MF)) {
1409*9880d681SAndroid Build Coastguard Worker     int BPOffset = getBasePointerSaveOffset();
1410*9880d681SAndroid Build Coastguard Worker     // Allocate the frame index for the base pointer save area.
1411*9880d681SAndroid Build Coastguard Worker     BPSI = MFI->CreateFixedObject(isPPC64? 8 : 4, BPOffset, true);
1412*9880d681SAndroid Build Coastguard Worker     // Save the result.
1413*9880d681SAndroid Build Coastguard Worker     FI->setBasePointerSaveIndex(BPSI);
1414*9880d681SAndroid Build Coastguard Worker   }
1415*9880d681SAndroid Build Coastguard Worker 
1416*9880d681SAndroid Build Coastguard Worker   // Reserve stack space for the PIC Base register (R30).
1417*9880d681SAndroid Build Coastguard Worker   // Only used in SVR4 32-bit.
1418*9880d681SAndroid Build Coastguard Worker   if (FI->usesPICBase()) {
1419*9880d681SAndroid Build Coastguard Worker     int PBPSI = MFI->CreateFixedObject(4, -8, true);
1420*9880d681SAndroid Build Coastguard Worker     FI->setPICBasePointerSaveIndex(PBPSI);
1421*9880d681SAndroid Build Coastguard Worker   }
1422*9880d681SAndroid Build Coastguard Worker 
1423*9880d681SAndroid Build Coastguard Worker   // Reserve stack space to move the linkage area to in case of a tail call.
1424*9880d681SAndroid Build Coastguard Worker   int TCSPDelta = 0;
1425*9880d681SAndroid Build Coastguard Worker   if (MF.getTarget().Options.GuaranteedTailCallOpt &&
1426*9880d681SAndroid Build Coastguard Worker       (TCSPDelta = FI->getTailCallSPDelta()) < 0) {
1427*9880d681SAndroid Build Coastguard Worker     MFI->CreateFixedObject(-1 * TCSPDelta, TCSPDelta, true);
1428*9880d681SAndroid Build Coastguard Worker   }
1429*9880d681SAndroid Build Coastguard Worker 
1430*9880d681SAndroid Build Coastguard Worker   // For 32-bit SVR4, allocate the nonvolatile CR spill slot iff the
1431*9880d681SAndroid Build Coastguard Worker   // function uses CR 2, 3, or 4.
1432*9880d681SAndroid Build Coastguard Worker   if (!isPPC64 && !isDarwinABI &&
1433*9880d681SAndroid Build Coastguard Worker       (SavedRegs.test(PPC::CR2) ||
1434*9880d681SAndroid Build Coastguard Worker        SavedRegs.test(PPC::CR3) ||
1435*9880d681SAndroid Build Coastguard Worker        SavedRegs.test(PPC::CR4))) {
1436*9880d681SAndroid Build Coastguard Worker     int FrameIdx = MFI->CreateFixedObject((uint64_t)4, (int64_t)-4, true);
1437*9880d681SAndroid Build Coastguard Worker     FI->setCRSpillFrameIndex(FrameIdx);
1438*9880d681SAndroid Build Coastguard Worker   }
1439*9880d681SAndroid Build Coastguard Worker }
1440*9880d681SAndroid Build Coastguard Worker 
processFunctionBeforeFrameFinalized(MachineFunction & MF,RegScavenger * RS) const1441*9880d681SAndroid Build Coastguard Worker void PPCFrameLowering::processFunctionBeforeFrameFinalized(MachineFunction &MF,
1442*9880d681SAndroid Build Coastguard Worker                                                        RegScavenger *RS) const {
1443*9880d681SAndroid Build Coastguard Worker   // Early exit if not using the SVR4 ABI.
1444*9880d681SAndroid Build Coastguard Worker   if (!Subtarget.isSVR4ABI()) {
1445*9880d681SAndroid Build Coastguard Worker     addScavengingSpillSlot(MF, RS);
1446*9880d681SAndroid Build Coastguard Worker     return;
1447*9880d681SAndroid Build Coastguard Worker   }
1448*9880d681SAndroid Build Coastguard Worker 
1449*9880d681SAndroid Build Coastguard Worker   // Get callee saved register information.
1450*9880d681SAndroid Build Coastguard Worker   MachineFrameInfo *FFI = MF.getFrameInfo();
1451*9880d681SAndroid Build Coastguard Worker   const std::vector<CalleeSavedInfo> &CSI = FFI->getCalleeSavedInfo();
1452*9880d681SAndroid Build Coastguard Worker 
1453*9880d681SAndroid Build Coastguard Worker   // If the function is shrink-wrapped, and if the function has a tail call, the
1454*9880d681SAndroid Build Coastguard Worker   // tail call might not be in the new RestoreBlock, so real branch instruction
1455*9880d681SAndroid Build Coastguard Worker   // won't be generated by emitEpilogue(), because shrink-wrap has chosen new
1456*9880d681SAndroid Build Coastguard Worker   // RestoreBlock. So we handle this case here.
1457*9880d681SAndroid Build Coastguard Worker   if (FFI->getSavePoint() && FFI->hasTailCall()) {
1458*9880d681SAndroid Build Coastguard Worker     MachineBasicBlock *RestoreBlock = FFI->getRestorePoint();
1459*9880d681SAndroid Build Coastguard Worker     for (MachineBasicBlock &MBB : MF) {
1460*9880d681SAndroid Build Coastguard Worker       if (MBB.isReturnBlock() && (&MBB) != RestoreBlock)
1461*9880d681SAndroid Build Coastguard Worker         createTailCallBranchInstr(MBB);
1462*9880d681SAndroid Build Coastguard Worker     }
1463*9880d681SAndroid Build Coastguard Worker   }
1464*9880d681SAndroid Build Coastguard Worker 
1465*9880d681SAndroid Build Coastguard Worker   // Early exit if no callee saved registers are modified!
1466*9880d681SAndroid Build Coastguard Worker   if (CSI.empty() && !needsFP(MF)) {
1467*9880d681SAndroid Build Coastguard Worker     addScavengingSpillSlot(MF, RS);
1468*9880d681SAndroid Build Coastguard Worker     return;
1469*9880d681SAndroid Build Coastguard Worker   }
1470*9880d681SAndroid Build Coastguard Worker 
1471*9880d681SAndroid Build Coastguard Worker   unsigned MinGPR = PPC::R31;
1472*9880d681SAndroid Build Coastguard Worker   unsigned MinG8R = PPC::X31;
1473*9880d681SAndroid Build Coastguard Worker   unsigned MinFPR = PPC::F31;
1474*9880d681SAndroid Build Coastguard Worker   unsigned MinVR = PPC::V31;
1475*9880d681SAndroid Build Coastguard Worker 
1476*9880d681SAndroid Build Coastguard Worker   bool HasGPSaveArea = false;
1477*9880d681SAndroid Build Coastguard Worker   bool HasG8SaveArea = false;
1478*9880d681SAndroid Build Coastguard Worker   bool HasFPSaveArea = false;
1479*9880d681SAndroid Build Coastguard Worker   bool HasVRSAVESaveArea = false;
1480*9880d681SAndroid Build Coastguard Worker   bool HasVRSaveArea = false;
1481*9880d681SAndroid Build Coastguard Worker 
1482*9880d681SAndroid Build Coastguard Worker   SmallVector<CalleeSavedInfo, 18> GPRegs;
1483*9880d681SAndroid Build Coastguard Worker   SmallVector<CalleeSavedInfo, 18> G8Regs;
1484*9880d681SAndroid Build Coastguard Worker   SmallVector<CalleeSavedInfo, 18> FPRegs;
1485*9880d681SAndroid Build Coastguard Worker   SmallVector<CalleeSavedInfo, 18> VRegs;
1486*9880d681SAndroid Build Coastguard Worker 
1487*9880d681SAndroid Build Coastguard Worker   for (unsigned i = 0, e = CSI.size(); i != e; ++i) {
1488*9880d681SAndroid Build Coastguard Worker     unsigned Reg = CSI[i].getReg();
1489*9880d681SAndroid Build Coastguard Worker     if (PPC::GPRCRegClass.contains(Reg)) {
1490*9880d681SAndroid Build Coastguard Worker       HasGPSaveArea = true;
1491*9880d681SAndroid Build Coastguard Worker 
1492*9880d681SAndroid Build Coastguard Worker       GPRegs.push_back(CSI[i]);
1493*9880d681SAndroid Build Coastguard Worker 
1494*9880d681SAndroid Build Coastguard Worker       if (Reg < MinGPR) {
1495*9880d681SAndroid Build Coastguard Worker         MinGPR = Reg;
1496*9880d681SAndroid Build Coastguard Worker       }
1497*9880d681SAndroid Build Coastguard Worker     } else if (PPC::G8RCRegClass.contains(Reg)) {
1498*9880d681SAndroid Build Coastguard Worker       HasG8SaveArea = true;
1499*9880d681SAndroid Build Coastguard Worker 
1500*9880d681SAndroid Build Coastguard Worker       G8Regs.push_back(CSI[i]);
1501*9880d681SAndroid Build Coastguard Worker 
1502*9880d681SAndroid Build Coastguard Worker       if (Reg < MinG8R) {
1503*9880d681SAndroid Build Coastguard Worker         MinG8R = Reg;
1504*9880d681SAndroid Build Coastguard Worker       }
1505*9880d681SAndroid Build Coastguard Worker     } else if (PPC::F8RCRegClass.contains(Reg)) {
1506*9880d681SAndroid Build Coastguard Worker       HasFPSaveArea = true;
1507*9880d681SAndroid Build Coastguard Worker 
1508*9880d681SAndroid Build Coastguard Worker       FPRegs.push_back(CSI[i]);
1509*9880d681SAndroid Build Coastguard Worker 
1510*9880d681SAndroid Build Coastguard Worker       if (Reg < MinFPR) {
1511*9880d681SAndroid Build Coastguard Worker         MinFPR = Reg;
1512*9880d681SAndroid Build Coastguard Worker       }
1513*9880d681SAndroid Build Coastguard Worker     } else if (PPC::CRBITRCRegClass.contains(Reg) ||
1514*9880d681SAndroid Build Coastguard Worker                PPC::CRRCRegClass.contains(Reg)) {
1515*9880d681SAndroid Build Coastguard Worker       ; // do nothing, as we already know whether CRs are spilled
1516*9880d681SAndroid Build Coastguard Worker     } else if (PPC::VRSAVERCRegClass.contains(Reg)) {
1517*9880d681SAndroid Build Coastguard Worker       HasVRSAVESaveArea = true;
1518*9880d681SAndroid Build Coastguard Worker     } else if (PPC::VRRCRegClass.contains(Reg)) {
1519*9880d681SAndroid Build Coastguard Worker       HasVRSaveArea = true;
1520*9880d681SAndroid Build Coastguard Worker 
1521*9880d681SAndroid Build Coastguard Worker       VRegs.push_back(CSI[i]);
1522*9880d681SAndroid Build Coastguard Worker 
1523*9880d681SAndroid Build Coastguard Worker       if (Reg < MinVR) {
1524*9880d681SAndroid Build Coastguard Worker         MinVR = Reg;
1525*9880d681SAndroid Build Coastguard Worker       }
1526*9880d681SAndroid Build Coastguard Worker     } else {
1527*9880d681SAndroid Build Coastguard Worker       llvm_unreachable("Unknown RegisterClass!");
1528*9880d681SAndroid Build Coastguard Worker     }
1529*9880d681SAndroid Build Coastguard Worker   }
1530*9880d681SAndroid Build Coastguard Worker 
1531*9880d681SAndroid Build Coastguard Worker   PPCFunctionInfo *PFI = MF.getInfo<PPCFunctionInfo>();
1532*9880d681SAndroid Build Coastguard Worker   const TargetRegisterInfo *TRI = Subtarget.getRegisterInfo();
1533*9880d681SAndroid Build Coastguard Worker 
1534*9880d681SAndroid Build Coastguard Worker   int64_t LowerBound = 0;
1535*9880d681SAndroid Build Coastguard Worker 
1536*9880d681SAndroid Build Coastguard Worker   // Take into account stack space reserved for tail calls.
1537*9880d681SAndroid Build Coastguard Worker   int TCSPDelta = 0;
1538*9880d681SAndroid Build Coastguard Worker   if (MF.getTarget().Options.GuaranteedTailCallOpt &&
1539*9880d681SAndroid Build Coastguard Worker       (TCSPDelta = PFI->getTailCallSPDelta()) < 0) {
1540*9880d681SAndroid Build Coastguard Worker     LowerBound = TCSPDelta;
1541*9880d681SAndroid Build Coastguard Worker   }
1542*9880d681SAndroid Build Coastguard Worker 
1543*9880d681SAndroid Build Coastguard Worker   // The Floating-point register save area is right below the back chain word
1544*9880d681SAndroid Build Coastguard Worker   // of the previous stack frame.
1545*9880d681SAndroid Build Coastguard Worker   if (HasFPSaveArea) {
1546*9880d681SAndroid Build Coastguard Worker     for (unsigned i = 0, e = FPRegs.size(); i != e; ++i) {
1547*9880d681SAndroid Build Coastguard Worker       int FI = FPRegs[i].getFrameIdx();
1548*9880d681SAndroid Build Coastguard Worker 
1549*9880d681SAndroid Build Coastguard Worker       FFI->setObjectOffset(FI, LowerBound + FFI->getObjectOffset(FI));
1550*9880d681SAndroid Build Coastguard Worker     }
1551*9880d681SAndroid Build Coastguard Worker 
1552*9880d681SAndroid Build Coastguard Worker     LowerBound -= (31 - TRI->getEncodingValue(MinFPR) + 1) * 8;
1553*9880d681SAndroid Build Coastguard Worker   }
1554*9880d681SAndroid Build Coastguard Worker 
1555*9880d681SAndroid Build Coastguard Worker   // Check whether the frame pointer register is allocated. If so, make sure it
1556*9880d681SAndroid Build Coastguard Worker   // is spilled to the correct offset.
1557*9880d681SAndroid Build Coastguard Worker   if (needsFP(MF)) {
1558*9880d681SAndroid Build Coastguard Worker     HasGPSaveArea = true;
1559*9880d681SAndroid Build Coastguard Worker 
1560*9880d681SAndroid Build Coastguard Worker     int FI = PFI->getFramePointerSaveIndex();
1561*9880d681SAndroid Build Coastguard Worker     assert(FI && "No Frame Pointer Save Slot!");
1562*9880d681SAndroid Build Coastguard Worker 
1563*9880d681SAndroid Build Coastguard Worker     FFI->setObjectOffset(FI, LowerBound + FFI->getObjectOffset(FI));
1564*9880d681SAndroid Build Coastguard Worker   }
1565*9880d681SAndroid Build Coastguard Worker 
1566*9880d681SAndroid Build Coastguard Worker   if (PFI->usesPICBase()) {
1567*9880d681SAndroid Build Coastguard Worker     HasGPSaveArea = true;
1568*9880d681SAndroid Build Coastguard Worker 
1569*9880d681SAndroid Build Coastguard Worker     int FI = PFI->getPICBasePointerSaveIndex();
1570*9880d681SAndroid Build Coastguard Worker     assert(FI && "No PIC Base Pointer Save Slot!");
1571*9880d681SAndroid Build Coastguard Worker 
1572*9880d681SAndroid Build Coastguard Worker     FFI->setObjectOffset(FI, LowerBound + FFI->getObjectOffset(FI));
1573*9880d681SAndroid Build Coastguard Worker   }
1574*9880d681SAndroid Build Coastguard Worker 
1575*9880d681SAndroid Build Coastguard Worker   const PPCRegisterInfo *RegInfo =
1576*9880d681SAndroid Build Coastguard Worker       static_cast<const PPCRegisterInfo *>(Subtarget.getRegisterInfo());
1577*9880d681SAndroid Build Coastguard Worker   if (RegInfo->hasBasePointer(MF)) {
1578*9880d681SAndroid Build Coastguard Worker     HasGPSaveArea = true;
1579*9880d681SAndroid Build Coastguard Worker 
1580*9880d681SAndroid Build Coastguard Worker     int FI = PFI->getBasePointerSaveIndex();
1581*9880d681SAndroid Build Coastguard Worker     assert(FI && "No Base Pointer Save Slot!");
1582*9880d681SAndroid Build Coastguard Worker 
1583*9880d681SAndroid Build Coastguard Worker     FFI->setObjectOffset(FI, LowerBound + FFI->getObjectOffset(FI));
1584*9880d681SAndroid Build Coastguard Worker   }
1585*9880d681SAndroid Build Coastguard Worker 
1586*9880d681SAndroid Build Coastguard Worker   // General register save area starts right below the Floating-point
1587*9880d681SAndroid Build Coastguard Worker   // register save area.
1588*9880d681SAndroid Build Coastguard Worker   if (HasGPSaveArea || HasG8SaveArea) {
1589*9880d681SAndroid Build Coastguard Worker     // Move general register save area spill slots down, taking into account
1590*9880d681SAndroid Build Coastguard Worker     // the size of the Floating-point register save area.
1591*9880d681SAndroid Build Coastguard Worker     for (unsigned i = 0, e = GPRegs.size(); i != e; ++i) {
1592*9880d681SAndroid Build Coastguard Worker       int FI = GPRegs[i].getFrameIdx();
1593*9880d681SAndroid Build Coastguard Worker 
1594*9880d681SAndroid Build Coastguard Worker       FFI->setObjectOffset(FI, LowerBound + FFI->getObjectOffset(FI));
1595*9880d681SAndroid Build Coastguard Worker     }
1596*9880d681SAndroid Build Coastguard Worker 
1597*9880d681SAndroid Build Coastguard Worker     // Move general register save area spill slots down, taking into account
1598*9880d681SAndroid Build Coastguard Worker     // the size of the Floating-point register save area.
1599*9880d681SAndroid Build Coastguard Worker     for (unsigned i = 0, e = G8Regs.size(); i != e; ++i) {
1600*9880d681SAndroid Build Coastguard Worker       int FI = G8Regs[i].getFrameIdx();
1601*9880d681SAndroid Build Coastguard Worker 
1602*9880d681SAndroid Build Coastguard Worker       FFI->setObjectOffset(FI, LowerBound + FFI->getObjectOffset(FI));
1603*9880d681SAndroid Build Coastguard Worker     }
1604*9880d681SAndroid Build Coastguard Worker 
1605*9880d681SAndroid Build Coastguard Worker     unsigned MinReg =
1606*9880d681SAndroid Build Coastguard Worker       std::min<unsigned>(TRI->getEncodingValue(MinGPR),
1607*9880d681SAndroid Build Coastguard Worker                          TRI->getEncodingValue(MinG8R));
1608*9880d681SAndroid Build Coastguard Worker 
1609*9880d681SAndroid Build Coastguard Worker     if (Subtarget.isPPC64()) {
1610*9880d681SAndroid Build Coastguard Worker       LowerBound -= (31 - MinReg + 1) * 8;
1611*9880d681SAndroid Build Coastguard Worker     } else {
1612*9880d681SAndroid Build Coastguard Worker       LowerBound -= (31 - MinReg + 1) * 4;
1613*9880d681SAndroid Build Coastguard Worker     }
1614*9880d681SAndroid Build Coastguard Worker   }
1615*9880d681SAndroid Build Coastguard Worker 
1616*9880d681SAndroid Build Coastguard Worker   // For 32-bit only, the CR save area is below the general register
1617*9880d681SAndroid Build Coastguard Worker   // save area.  For 64-bit SVR4, the CR save area is addressed relative
1618*9880d681SAndroid Build Coastguard Worker   // to the stack pointer and hence does not need an adjustment here.
1619*9880d681SAndroid Build Coastguard Worker   // Only CR2 (the first nonvolatile spilled) has an associated frame
1620*9880d681SAndroid Build Coastguard Worker   // index so that we have a single uniform save area.
1621*9880d681SAndroid Build Coastguard Worker   if (spillsCR(MF) && !(Subtarget.isPPC64() && Subtarget.isSVR4ABI())) {
1622*9880d681SAndroid Build Coastguard Worker     // Adjust the frame index of the CR spill slot.
1623*9880d681SAndroid Build Coastguard Worker     for (unsigned i = 0, e = CSI.size(); i != e; ++i) {
1624*9880d681SAndroid Build Coastguard Worker       unsigned Reg = CSI[i].getReg();
1625*9880d681SAndroid Build Coastguard Worker 
1626*9880d681SAndroid Build Coastguard Worker       if ((Subtarget.isSVR4ABI() && Reg == PPC::CR2)
1627*9880d681SAndroid Build Coastguard Worker           // Leave Darwin logic as-is.
1628*9880d681SAndroid Build Coastguard Worker           || (!Subtarget.isSVR4ABI() &&
1629*9880d681SAndroid Build Coastguard Worker               (PPC::CRBITRCRegClass.contains(Reg) ||
1630*9880d681SAndroid Build Coastguard Worker                PPC::CRRCRegClass.contains(Reg)))) {
1631*9880d681SAndroid Build Coastguard Worker         int FI = CSI[i].getFrameIdx();
1632*9880d681SAndroid Build Coastguard Worker 
1633*9880d681SAndroid Build Coastguard Worker         FFI->setObjectOffset(FI, LowerBound + FFI->getObjectOffset(FI));
1634*9880d681SAndroid Build Coastguard Worker       }
1635*9880d681SAndroid Build Coastguard Worker     }
1636*9880d681SAndroid Build Coastguard Worker 
1637*9880d681SAndroid Build Coastguard Worker     LowerBound -= 4; // The CR save area is always 4 bytes long.
1638*9880d681SAndroid Build Coastguard Worker   }
1639*9880d681SAndroid Build Coastguard Worker 
1640*9880d681SAndroid Build Coastguard Worker   if (HasVRSAVESaveArea) {
1641*9880d681SAndroid Build Coastguard Worker     // FIXME SVR4: Is it actually possible to have multiple elements in CSI
1642*9880d681SAndroid Build Coastguard Worker     //             which have the VRSAVE register class?
1643*9880d681SAndroid Build Coastguard Worker     // Adjust the frame index of the VRSAVE spill slot.
1644*9880d681SAndroid Build Coastguard Worker     for (unsigned i = 0, e = CSI.size(); i != e; ++i) {
1645*9880d681SAndroid Build Coastguard Worker       unsigned Reg = CSI[i].getReg();
1646*9880d681SAndroid Build Coastguard Worker 
1647*9880d681SAndroid Build Coastguard Worker       if (PPC::VRSAVERCRegClass.contains(Reg)) {
1648*9880d681SAndroid Build Coastguard Worker         int FI = CSI[i].getFrameIdx();
1649*9880d681SAndroid Build Coastguard Worker 
1650*9880d681SAndroid Build Coastguard Worker         FFI->setObjectOffset(FI, LowerBound + FFI->getObjectOffset(FI));
1651*9880d681SAndroid Build Coastguard Worker       }
1652*9880d681SAndroid Build Coastguard Worker     }
1653*9880d681SAndroid Build Coastguard Worker 
1654*9880d681SAndroid Build Coastguard Worker     LowerBound -= 4; // The VRSAVE save area is always 4 bytes long.
1655*9880d681SAndroid Build Coastguard Worker   }
1656*9880d681SAndroid Build Coastguard Worker 
1657*9880d681SAndroid Build Coastguard Worker   if (HasVRSaveArea) {
1658*9880d681SAndroid Build Coastguard Worker     // Insert alignment padding, we need 16-byte alignment.
1659*9880d681SAndroid Build Coastguard Worker     LowerBound = (LowerBound - 15) & ~(15);
1660*9880d681SAndroid Build Coastguard Worker 
1661*9880d681SAndroid Build Coastguard Worker     for (unsigned i = 0, e = VRegs.size(); i != e; ++i) {
1662*9880d681SAndroid Build Coastguard Worker       int FI = VRegs[i].getFrameIdx();
1663*9880d681SAndroid Build Coastguard Worker 
1664*9880d681SAndroid Build Coastguard Worker       FFI->setObjectOffset(FI, LowerBound + FFI->getObjectOffset(FI));
1665*9880d681SAndroid Build Coastguard Worker     }
1666*9880d681SAndroid Build Coastguard Worker   }
1667*9880d681SAndroid Build Coastguard Worker 
1668*9880d681SAndroid Build Coastguard Worker   addScavengingSpillSlot(MF, RS);
1669*9880d681SAndroid Build Coastguard Worker }
1670*9880d681SAndroid Build Coastguard Worker 
1671*9880d681SAndroid Build Coastguard Worker void
addScavengingSpillSlot(MachineFunction & MF,RegScavenger * RS) const1672*9880d681SAndroid Build Coastguard Worker PPCFrameLowering::addScavengingSpillSlot(MachineFunction &MF,
1673*9880d681SAndroid Build Coastguard Worker                                          RegScavenger *RS) const {
1674*9880d681SAndroid Build Coastguard Worker   // Reserve a slot closest to SP or frame pointer if we have a dynalloc or
1675*9880d681SAndroid Build Coastguard Worker   // a large stack, which will require scavenging a register to materialize a
1676*9880d681SAndroid Build Coastguard Worker   // large offset.
1677*9880d681SAndroid Build Coastguard Worker 
1678*9880d681SAndroid Build Coastguard Worker   // We need to have a scavenger spill slot for spills if the frame size is
1679*9880d681SAndroid Build Coastguard Worker   // large. In case there is no free register for large-offset addressing,
1680*9880d681SAndroid Build Coastguard Worker   // this slot is used for the necessary emergency spill. Also, we need the
1681*9880d681SAndroid Build Coastguard Worker   // slot for dynamic stack allocations.
1682*9880d681SAndroid Build Coastguard Worker 
1683*9880d681SAndroid Build Coastguard Worker   // The scavenger might be invoked if the frame offset does not fit into
1684*9880d681SAndroid Build Coastguard Worker   // the 16-bit immediate. We don't know the complete frame size here
1685*9880d681SAndroid Build Coastguard Worker   // because we've not yet computed callee-saved register spills or the
1686*9880d681SAndroid Build Coastguard Worker   // needed alignment padding.
1687*9880d681SAndroid Build Coastguard Worker   unsigned StackSize = determineFrameLayout(MF, false, true);
1688*9880d681SAndroid Build Coastguard Worker   MachineFrameInfo *MFI = MF.getFrameInfo();
1689*9880d681SAndroid Build Coastguard Worker   if (MFI->hasVarSizedObjects() || spillsCR(MF) || spillsVRSAVE(MF) ||
1690*9880d681SAndroid Build Coastguard Worker       hasNonRISpills(MF) || (hasSpills(MF) && !isInt<16>(StackSize))) {
1691*9880d681SAndroid Build Coastguard Worker     const TargetRegisterClass *GPRC = &PPC::GPRCRegClass;
1692*9880d681SAndroid Build Coastguard Worker     const TargetRegisterClass *G8RC = &PPC::G8RCRegClass;
1693*9880d681SAndroid Build Coastguard Worker     const TargetRegisterClass *RC = Subtarget.isPPC64() ? G8RC : GPRC;
1694*9880d681SAndroid Build Coastguard Worker     RS->addScavengingFrameIndex(MFI->CreateStackObject(RC->getSize(),
1695*9880d681SAndroid Build Coastguard Worker                                                        RC->getAlignment(),
1696*9880d681SAndroid Build Coastguard Worker                                                        false));
1697*9880d681SAndroid Build Coastguard Worker 
1698*9880d681SAndroid Build Coastguard Worker     // Might we have over-aligned allocas?
1699*9880d681SAndroid Build Coastguard Worker     bool HasAlVars = MFI->hasVarSizedObjects() &&
1700*9880d681SAndroid Build Coastguard Worker                      MFI->getMaxAlignment() > getStackAlignment();
1701*9880d681SAndroid Build Coastguard Worker 
1702*9880d681SAndroid Build Coastguard Worker     // These kinds of spills might need two registers.
1703*9880d681SAndroid Build Coastguard Worker     if (spillsCR(MF) || spillsVRSAVE(MF) || HasAlVars)
1704*9880d681SAndroid Build Coastguard Worker       RS->addScavengingFrameIndex(MFI->CreateStackObject(RC->getSize(),
1705*9880d681SAndroid Build Coastguard Worker                                                          RC->getAlignment(),
1706*9880d681SAndroid Build Coastguard Worker                                                          false));
1707*9880d681SAndroid Build Coastguard Worker 
1708*9880d681SAndroid Build Coastguard Worker   }
1709*9880d681SAndroid Build Coastguard Worker }
1710*9880d681SAndroid Build Coastguard Worker 
1711*9880d681SAndroid Build Coastguard Worker bool
spillCalleeSavedRegisters(MachineBasicBlock & MBB,MachineBasicBlock::iterator MI,const std::vector<CalleeSavedInfo> & CSI,const TargetRegisterInfo * TRI) const1712*9880d681SAndroid Build Coastguard Worker PPCFrameLowering::spillCalleeSavedRegisters(MachineBasicBlock &MBB,
1713*9880d681SAndroid Build Coastguard Worker                                      MachineBasicBlock::iterator MI,
1714*9880d681SAndroid Build Coastguard Worker                                      const std::vector<CalleeSavedInfo> &CSI,
1715*9880d681SAndroid Build Coastguard Worker                                      const TargetRegisterInfo *TRI) const {
1716*9880d681SAndroid Build Coastguard Worker 
1717*9880d681SAndroid Build Coastguard Worker   // Currently, this function only handles SVR4 32- and 64-bit ABIs.
1718*9880d681SAndroid Build Coastguard Worker   // Return false otherwise to maintain pre-existing behavior.
1719*9880d681SAndroid Build Coastguard Worker   if (!Subtarget.isSVR4ABI())
1720*9880d681SAndroid Build Coastguard Worker     return false;
1721*9880d681SAndroid Build Coastguard Worker 
1722*9880d681SAndroid Build Coastguard Worker   MachineFunction *MF = MBB.getParent();
1723*9880d681SAndroid Build Coastguard Worker   const PPCInstrInfo &TII =
1724*9880d681SAndroid Build Coastguard Worker       *static_cast<const PPCInstrInfo *>(Subtarget.getInstrInfo());
1725*9880d681SAndroid Build Coastguard Worker   DebugLoc DL;
1726*9880d681SAndroid Build Coastguard Worker   bool CRSpilled = false;
1727*9880d681SAndroid Build Coastguard Worker   MachineInstrBuilder CRMIB;
1728*9880d681SAndroid Build Coastguard Worker 
1729*9880d681SAndroid Build Coastguard Worker   for (unsigned i = 0, e = CSI.size(); i != e; ++i) {
1730*9880d681SAndroid Build Coastguard Worker     unsigned Reg = CSI[i].getReg();
1731*9880d681SAndroid Build Coastguard Worker     // Only Darwin actually uses the VRSAVE register, but it can still appear
1732*9880d681SAndroid Build Coastguard Worker     // here if, for example, @llvm.eh.unwind.init() is used.  If we're not on
1733*9880d681SAndroid Build Coastguard Worker     // Darwin, ignore it.
1734*9880d681SAndroid Build Coastguard Worker     if (Reg == PPC::VRSAVE && !Subtarget.isDarwinABI())
1735*9880d681SAndroid Build Coastguard Worker       continue;
1736*9880d681SAndroid Build Coastguard Worker 
1737*9880d681SAndroid Build Coastguard Worker     // CR2 through CR4 are the nonvolatile CR fields.
1738*9880d681SAndroid Build Coastguard Worker     bool IsCRField = PPC::CR2 <= Reg && Reg <= PPC::CR4;
1739*9880d681SAndroid Build Coastguard Worker 
1740*9880d681SAndroid Build Coastguard Worker     // Add the callee-saved register as live-in; it's killed at the spill.
1741*9880d681SAndroid Build Coastguard Worker     MBB.addLiveIn(Reg);
1742*9880d681SAndroid Build Coastguard Worker 
1743*9880d681SAndroid Build Coastguard Worker     if (CRSpilled && IsCRField) {
1744*9880d681SAndroid Build Coastguard Worker       CRMIB.addReg(Reg, RegState::ImplicitKill);
1745*9880d681SAndroid Build Coastguard Worker       continue;
1746*9880d681SAndroid Build Coastguard Worker     }
1747*9880d681SAndroid Build Coastguard Worker 
1748*9880d681SAndroid Build Coastguard Worker     // Insert the spill to the stack frame.
1749*9880d681SAndroid Build Coastguard Worker     if (IsCRField) {
1750*9880d681SAndroid Build Coastguard Worker       PPCFunctionInfo *FuncInfo = MF->getInfo<PPCFunctionInfo>();
1751*9880d681SAndroid Build Coastguard Worker       if (Subtarget.isPPC64()) {
1752*9880d681SAndroid Build Coastguard Worker         // The actual spill will happen at the start of the prologue.
1753*9880d681SAndroid Build Coastguard Worker         FuncInfo->addMustSaveCR(Reg);
1754*9880d681SAndroid Build Coastguard Worker       } else {
1755*9880d681SAndroid Build Coastguard Worker         CRSpilled = true;
1756*9880d681SAndroid Build Coastguard Worker         FuncInfo->setSpillsCR();
1757*9880d681SAndroid Build Coastguard Worker 
1758*9880d681SAndroid Build Coastguard Worker         // 32-bit:  FP-relative.  Note that we made sure CR2-CR4 all have
1759*9880d681SAndroid Build Coastguard Worker         // the same frame index in PPCRegisterInfo::hasReservedSpillSlot.
1760*9880d681SAndroid Build Coastguard Worker         CRMIB = BuildMI(*MF, DL, TII.get(PPC::MFCR), PPC::R12)
1761*9880d681SAndroid Build Coastguard Worker                   .addReg(Reg, RegState::ImplicitKill);
1762*9880d681SAndroid Build Coastguard Worker 
1763*9880d681SAndroid Build Coastguard Worker         MBB.insert(MI, CRMIB);
1764*9880d681SAndroid Build Coastguard Worker         MBB.insert(MI, addFrameReference(BuildMI(*MF, DL, TII.get(PPC::STW))
1765*9880d681SAndroid Build Coastguard Worker                                          .addReg(PPC::R12,
1766*9880d681SAndroid Build Coastguard Worker                                                  getKillRegState(true)),
1767*9880d681SAndroid Build Coastguard Worker                                          CSI[i].getFrameIdx()));
1768*9880d681SAndroid Build Coastguard Worker       }
1769*9880d681SAndroid Build Coastguard Worker     } else {
1770*9880d681SAndroid Build Coastguard Worker       const TargetRegisterClass *RC = TRI->getMinimalPhysRegClass(Reg);
1771*9880d681SAndroid Build Coastguard Worker       TII.storeRegToStackSlot(MBB, MI, Reg, true,
1772*9880d681SAndroid Build Coastguard Worker                               CSI[i].getFrameIdx(), RC, TRI);
1773*9880d681SAndroid Build Coastguard Worker     }
1774*9880d681SAndroid Build Coastguard Worker   }
1775*9880d681SAndroid Build Coastguard Worker   return true;
1776*9880d681SAndroid Build Coastguard Worker }
1777*9880d681SAndroid Build Coastguard Worker 
1778*9880d681SAndroid Build Coastguard Worker static void
restoreCRs(bool isPPC64,bool is31,bool CR2Spilled,bool CR3Spilled,bool CR4Spilled,MachineBasicBlock & MBB,MachineBasicBlock::iterator MI,const std::vector<CalleeSavedInfo> & CSI,unsigned CSIIndex)1779*9880d681SAndroid Build Coastguard Worker restoreCRs(bool isPPC64, bool is31,
1780*9880d681SAndroid Build Coastguard Worker            bool CR2Spilled, bool CR3Spilled, bool CR4Spilled,
1781*9880d681SAndroid Build Coastguard Worker            MachineBasicBlock &MBB, MachineBasicBlock::iterator MI,
1782*9880d681SAndroid Build Coastguard Worker            const std::vector<CalleeSavedInfo> &CSI, unsigned CSIIndex) {
1783*9880d681SAndroid Build Coastguard Worker 
1784*9880d681SAndroid Build Coastguard Worker   MachineFunction *MF = MBB.getParent();
1785*9880d681SAndroid Build Coastguard Worker   const PPCInstrInfo &TII = *MF->getSubtarget<PPCSubtarget>().getInstrInfo();
1786*9880d681SAndroid Build Coastguard Worker   DebugLoc DL;
1787*9880d681SAndroid Build Coastguard Worker   unsigned RestoreOp, MoveReg;
1788*9880d681SAndroid Build Coastguard Worker 
1789*9880d681SAndroid Build Coastguard Worker   if (isPPC64)
1790*9880d681SAndroid Build Coastguard Worker     // This is handled during epilogue generation.
1791*9880d681SAndroid Build Coastguard Worker     return;
1792*9880d681SAndroid Build Coastguard Worker   else {
1793*9880d681SAndroid Build Coastguard Worker     // 32-bit:  FP-relative
1794*9880d681SAndroid Build Coastguard Worker     MBB.insert(MI, addFrameReference(BuildMI(*MF, DL, TII.get(PPC::LWZ),
1795*9880d681SAndroid Build Coastguard Worker                                              PPC::R12),
1796*9880d681SAndroid Build Coastguard Worker                                      CSI[CSIIndex].getFrameIdx()));
1797*9880d681SAndroid Build Coastguard Worker     RestoreOp = PPC::MTOCRF;
1798*9880d681SAndroid Build Coastguard Worker     MoveReg = PPC::R12;
1799*9880d681SAndroid Build Coastguard Worker   }
1800*9880d681SAndroid Build Coastguard Worker 
1801*9880d681SAndroid Build Coastguard Worker   if (CR2Spilled)
1802*9880d681SAndroid Build Coastguard Worker     MBB.insert(MI, BuildMI(*MF, DL, TII.get(RestoreOp), PPC::CR2)
1803*9880d681SAndroid Build Coastguard Worker                .addReg(MoveReg, getKillRegState(!CR3Spilled && !CR4Spilled)));
1804*9880d681SAndroid Build Coastguard Worker 
1805*9880d681SAndroid Build Coastguard Worker   if (CR3Spilled)
1806*9880d681SAndroid Build Coastguard Worker     MBB.insert(MI, BuildMI(*MF, DL, TII.get(RestoreOp), PPC::CR3)
1807*9880d681SAndroid Build Coastguard Worker                .addReg(MoveReg, getKillRegState(!CR4Spilled)));
1808*9880d681SAndroid Build Coastguard Worker 
1809*9880d681SAndroid Build Coastguard Worker   if (CR4Spilled)
1810*9880d681SAndroid Build Coastguard Worker     MBB.insert(MI, BuildMI(*MF, DL, TII.get(RestoreOp), PPC::CR4)
1811*9880d681SAndroid Build Coastguard Worker                .addReg(MoveReg, getKillRegState(true)));
1812*9880d681SAndroid Build Coastguard Worker }
1813*9880d681SAndroid Build Coastguard Worker 
1814*9880d681SAndroid Build Coastguard Worker MachineBasicBlock::iterator PPCFrameLowering::
eliminateCallFramePseudoInstr(MachineFunction & MF,MachineBasicBlock & MBB,MachineBasicBlock::iterator I) const1815*9880d681SAndroid Build Coastguard Worker eliminateCallFramePseudoInstr(MachineFunction &MF, MachineBasicBlock &MBB,
1816*9880d681SAndroid Build Coastguard Worker                               MachineBasicBlock::iterator I) const {
1817*9880d681SAndroid Build Coastguard Worker   const TargetInstrInfo &TII = *Subtarget.getInstrInfo();
1818*9880d681SAndroid Build Coastguard Worker   if (MF.getTarget().Options.GuaranteedTailCallOpt &&
1819*9880d681SAndroid Build Coastguard Worker       I->getOpcode() == PPC::ADJCALLSTACKUP) {
1820*9880d681SAndroid Build Coastguard Worker     // Add (actually subtract) back the amount the callee popped on return.
1821*9880d681SAndroid Build Coastguard Worker     if (int CalleeAmt =  I->getOperand(1).getImm()) {
1822*9880d681SAndroid Build Coastguard Worker       bool is64Bit = Subtarget.isPPC64();
1823*9880d681SAndroid Build Coastguard Worker       CalleeAmt *= -1;
1824*9880d681SAndroid Build Coastguard Worker       unsigned StackReg = is64Bit ? PPC::X1 : PPC::R1;
1825*9880d681SAndroid Build Coastguard Worker       unsigned TmpReg = is64Bit ? PPC::X0 : PPC::R0;
1826*9880d681SAndroid Build Coastguard Worker       unsigned ADDIInstr = is64Bit ? PPC::ADDI8 : PPC::ADDI;
1827*9880d681SAndroid Build Coastguard Worker       unsigned ADDInstr = is64Bit ? PPC::ADD8 : PPC::ADD4;
1828*9880d681SAndroid Build Coastguard Worker       unsigned LISInstr = is64Bit ? PPC::LIS8 : PPC::LIS;
1829*9880d681SAndroid Build Coastguard Worker       unsigned ORIInstr = is64Bit ? PPC::ORI8 : PPC::ORI;
1830*9880d681SAndroid Build Coastguard Worker       MachineInstr *MI = I;
1831*9880d681SAndroid Build Coastguard Worker       const DebugLoc &dl = MI->getDebugLoc();
1832*9880d681SAndroid Build Coastguard Worker 
1833*9880d681SAndroid Build Coastguard Worker       if (isInt<16>(CalleeAmt)) {
1834*9880d681SAndroid Build Coastguard Worker         BuildMI(MBB, I, dl, TII.get(ADDIInstr), StackReg)
1835*9880d681SAndroid Build Coastguard Worker           .addReg(StackReg, RegState::Kill)
1836*9880d681SAndroid Build Coastguard Worker           .addImm(CalleeAmt);
1837*9880d681SAndroid Build Coastguard Worker       } else {
1838*9880d681SAndroid Build Coastguard Worker         MachineBasicBlock::iterator MBBI = I;
1839*9880d681SAndroid Build Coastguard Worker         BuildMI(MBB, MBBI, dl, TII.get(LISInstr), TmpReg)
1840*9880d681SAndroid Build Coastguard Worker           .addImm(CalleeAmt >> 16);
1841*9880d681SAndroid Build Coastguard Worker         BuildMI(MBB, MBBI, dl, TII.get(ORIInstr), TmpReg)
1842*9880d681SAndroid Build Coastguard Worker           .addReg(TmpReg, RegState::Kill)
1843*9880d681SAndroid Build Coastguard Worker           .addImm(CalleeAmt & 0xFFFF);
1844*9880d681SAndroid Build Coastguard Worker         BuildMI(MBB, MBBI, dl, TII.get(ADDInstr), StackReg)
1845*9880d681SAndroid Build Coastguard Worker           .addReg(StackReg, RegState::Kill)
1846*9880d681SAndroid Build Coastguard Worker           .addReg(TmpReg);
1847*9880d681SAndroid Build Coastguard Worker       }
1848*9880d681SAndroid Build Coastguard Worker     }
1849*9880d681SAndroid Build Coastguard Worker   }
1850*9880d681SAndroid Build Coastguard Worker   // Simply discard ADJCALLSTACKDOWN, ADJCALLSTACKUP instructions.
1851*9880d681SAndroid Build Coastguard Worker   return MBB.erase(I);
1852*9880d681SAndroid Build Coastguard Worker }
1853*9880d681SAndroid Build Coastguard Worker 
1854*9880d681SAndroid Build Coastguard Worker bool
restoreCalleeSavedRegisters(MachineBasicBlock & MBB,MachineBasicBlock::iterator MI,const std::vector<CalleeSavedInfo> & CSI,const TargetRegisterInfo * TRI) const1855*9880d681SAndroid Build Coastguard Worker PPCFrameLowering::restoreCalleeSavedRegisters(MachineBasicBlock &MBB,
1856*9880d681SAndroid Build Coastguard Worker                                         MachineBasicBlock::iterator MI,
1857*9880d681SAndroid Build Coastguard Worker                                         const std::vector<CalleeSavedInfo> &CSI,
1858*9880d681SAndroid Build Coastguard Worker                                         const TargetRegisterInfo *TRI) const {
1859*9880d681SAndroid Build Coastguard Worker 
1860*9880d681SAndroid Build Coastguard Worker   // Currently, this function only handles SVR4 32- and 64-bit ABIs.
1861*9880d681SAndroid Build Coastguard Worker   // Return false otherwise to maintain pre-existing behavior.
1862*9880d681SAndroid Build Coastguard Worker   if (!Subtarget.isSVR4ABI())
1863*9880d681SAndroid Build Coastguard Worker     return false;
1864*9880d681SAndroid Build Coastguard Worker 
1865*9880d681SAndroid Build Coastguard Worker   MachineFunction *MF = MBB.getParent();
1866*9880d681SAndroid Build Coastguard Worker   const PPCInstrInfo &TII =
1867*9880d681SAndroid Build Coastguard Worker       *static_cast<const PPCInstrInfo *>(Subtarget.getInstrInfo());
1868*9880d681SAndroid Build Coastguard Worker   bool CR2Spilled = false;
1869*9880d681SAndroid Build Coastguard Worker   bool CR3Spilled = false;
1870*9880d681SAndroid Build Coastguard Worker   bool CR4Spilled = false;
1871*9880d681SAndroid Build Coastguard Worker   unsigned CSIIndex = 0;
1872*9880d681SAndroid Build Coastguard Worker 
1873*9880d681SAndroid Build Coastguard Worker   // Initialize insertion-point logic; we will be restoring in reverse
1874*9880d681SAndroid Build Coastguard Worker   // order of spill.
1875*9880d681SAndroid Build Coastguard Worker   MachineBasicBlock::iterator I = MI, BeforeI = I;
1876*9880d681SAndroid Build Coastguard Worker   bool AtStart = I == MBB.begin();
1877*9880d681SAndroid Build Coastguard Worker 
1878*9880d681SAndroid Build Coastguard Worker   if (!AtStart)
1879*9880d681SAndroid Build Coastguard Worker     --BeforeI;
1880*9880d681SAndroid Build Coastguard Worker 
1881*9880d681SAndroid Build Coastguard Worker   for (unsigned i = 0, e = CSI.size(); i != e; ++i) {
1882*9880d681SAndroid Build Coastguard Worker     unsigned Reg = CSI[i].getReg();
1883*9880d681SAndroid Build Coastguard Worker 
1884*9880d681SAndroid Build Coastguard Worker     // Only Darwin actually uses the VRSAVE register, but it can still appear
1885*9880d681SAndroid Build Coastguard Worker     // here if, for example, @llvm.eh.unwind.init() is used.  If we're not on
1886*9880d681SAndroid Build Coastguard Worker     // Darwin, ignore it.
1887*9880d681SAndroid Build Coastguard Worker     if (Reg == PPC::VRSAVE && !Subtarget.isDarwinABI())
1888*9880d681SAndroid Build Coastguard Worker       continue;
1889*9880d681SAndroid Build Coastguard Worker 
1890*9880d681SAndroid Build Coastguard Worker     if (Reg == PPC::CR2) {
1891*9880d681SAndroid Build Coastguard Worker       CR2Spilled = true;
1892*9880d681SAndroid Build Coastguard Worker       // The spill slot is associated only with CR2, which is the
1893*9880d681SAndroid Build Coastguard Worker       // first nonvolatile spilled.  Save it here.
1894*9880d681SAndroid Build Coastguard Worker       CSIIndex = i;
1895*9880d681SAndroid Build Coastguard Worker       continue;
1896*9880d681SAndroid Build Coastguard Worker     } else if (Reg == PPC::CR3) {
1897*9880d681SAndroid Build Coastguard Worker       CR3Spilled = true;
1898*9880d681SAndroid Build Coastguard Worker       continue;
1899*9880d681SAndroid Build Coastguard Worker     } else if (Reg == PPC::CR4) {
1900*9880d681SAndroid Build Coastguard Worker       CR4Spilled = true;
1901*9880d681SAndroid Build Coastguard Worker       continue;
1902*9880d681SAndroid Build Coastguard Worker     } else {
1903*9880d681SAndroid Build Coastguard Worker       // When we first encounter a non-CR register after seeing at
1904*9880d681SAndroid Build Coastguard Worker       // least one CR register, restore all spilled CRs together.
1905*9880d681SAndroid Build Coastguard Worker       if ((CR2Spilled || CR3Spilled || CR4Spilled)
1906*9880d681SAndroid Build Coastguard Worker           && !(PPC::CR2 <= Reg && Reg <= PPC::CR4)) {
1907*9880d681SAndroid Build Coastguard Worker         bool is31 = needsFP(*MF);
1908*9880d681SAndroid Build Coastguard Worker         restoreCRs(Subtarget.isPPC64(), is31,
1909*9880d681SAndroid Build Coastguard Worker                    CR2Spilled, CR3Spilled, CR4Spilled,
1910*9880d681SAndroid Build Coastguard Worker                    MBB, I, CSI, CSIIndex);
1911*9880d681SAndroid Build Coastguard Worker         CR2Spilled = CR3Spilled = CR4Spilled = false;
1912*9880d681SAndroid Build Coastguard Worker       }
1913*9880d681SAndroid Build Coastguard Worker 
1914*9880d681SAndroid Build Coastguard Worker       // Default behavior for non-CR saves.
1915*9880d681SAndroid Build Coastguard Worker       const TargetRegisterClass *RC = TRI->getMinimalPhysRegClass(Reg);
1916*9880d681SAndroid Build Coastguard Worker       TII.loadRegFromStackSlot(MBB, I, Reg, CSI[i].getFrameIdx(),
1917*9880d681SAndroid Build Coastguard Worker                                RC, TRI);
1918*9880d681SAndroid Build Coastguard Worker       assert(I != MBB.begin() &&
1919*9880d681SAndroid Build Coastguard Worker              "loadRegFromStackSlot didn't insert any code!");
1920*9880d681SAndroid Build Coastguard Worker       }
1921*9880d681SAndroid Build Coastguard Worker 
1922*9880d681SAndroid Build Coastguard Worker     // Insert in reverse order.
1923*9880d681SAndroid Build Coastguard Worker     if (AtStart)
1924*9880d681SAndroid Build Coastguard Worker       I = MBB.begin();
1925*9880d681SAndroid Build Coastguard Worker     else {
1926*9880d681SAndroid Build Coastguard Worker       I = BeforeI;
1927*9880d681SAndroid Build Coastguard Worker       ++I;
1928*9880d681SAndroid Build Coastguard Worker     }
1929*9880d681SAndroid Build Coastguard Worker   }
1930*9880d681SAndroid Build Coastguard Worker 
1931*9880d681SAndroid Build Coastguard Worker   // If we haven't yet spilled the CRs, do so now.
1932*9880d681SAndroid Build Coastguard Worker   if (CR2Spilled || CR3Spilled || CR4Spilled) {
1933*9880d681SAndroid Build Coastguard Worker     bool is31 = needsFP(*MF);
1934*9880d681SAndroid Build Coastguard Worker     restoreCRs(Subtarget.isPPC64(), is31, CR2Spilled, CR3Spilled, CR4Spilled,
1935*9880d681SAndroid Build Coastguard Worker                MBB, I, CSI, CSIIndex);
1936*9880d681SAndroid Build Coastguard Worker   }
1937*9880d681SAndroid Build Coastguard Worker 
1938*9880d681SAndroid Build Coastguard Worker   return true;
1939*9880d681SAndroid Build Coastguard Worker }
1940*9880d681SAndroid Build Coastguard Worker 
enableShrinkWrapping(const MachineFunction & MF) const1941*9880d681SAndroid Build Coastguard Worker bool PPCFrameLowering::enableShrinkWrapping(const MachineFunction &MF) const {
1942*9880d681SAndroid Build Coastguard Worker   return (MF.getSubtarget<PPCSubtarget>().isSVR4ABI() &&
1943*9880d681SAndroid Build Coastguard Worker           MF.getSubtarget<PPCSubtarget>().isPPC64());
1944*9880d681SAndroid Build Coastguard Worker }
1945