xref: /aosp_15_r20/external/llvm/lib/Target/Mips/MipsSEInstrInfo.cpp (revision 9880d6810fe72a1726cb53787c6711e909410d58)
1*9880d681SAndroid Build Coastguard Worker //===-- MipsSEInstrInfo.cpp - Mips32/64 Instruction Information -----------===//
2*9880d681SAndroid Build Coastguard Worker //
3*9880d681SAndroid Build Coastguard Worker //                     The LLVM Compiler Infrastructure
4*9880d681SAndroid Build Coastguard Worker //
5*9880d681SAndroid Build Coastguard Worker // This file is distributed under the University of Illinois Open Source
6*9880d681SAndroid Build Coastguard Worker // License. See LICENSE.TXT for details.
7*9880d681SAndroid Build Coastguard Worker //
8*9880d681SAndroid Build Coastguard Worker //===----------------------------------------------------------------------===//
9*9880d681SAndroid Build Coastguard Worker //
10*9880d681SAndroid Build Coastguard Worker // This file contains the Mips32/64 implementation of the TargetInstrInfo class.
11*9880d681SAndroid Build Coastguard Worker //
12*9880d681SAndroid Build Coastguard Worker //===----------------------------------------------------------------------===//
13*9880d681SAndroid Build Coastguard Worker 
14*9880d681SAndroid Build Coastguard Worker #include "MipsSEInstrInfo.h"
15*9880d681SAndroid Build Coastguard Worker #include "InstPrinter/MipsInstPrinter.h"
16*9880d681SAndroid Build Coastguard Worker #include "MipsAnalyzeImmediate.h"
17*9880d681SAndroid Build Coastguard Worker #include "MipsMachineFunction.h"
18*9880d681SAndroid Build Coastguard Worker #include "MipsTargetMachine.h"
19*9880d681SAndroid Build Coastguard Worker #include "llvm/ADT/STLExtras.h"
20*9880d681SAndroid Build Coastguard Worker #include "llvm/CodeGen/MachineInstrBuilder.h"
21*9880d681SAndroid Build Coastguard Worker #include "llvm/CodeGen/MachineRegisterInfo.h"
22*9880d681SAndroid Build Coastguard Worker #include "llvm/Support/ErrorHandling.h"
23*9880d681SAndroid Build Coastguard Worker #include "llvm/Support/MathExtras.h"
24*9880d681SAndroid Build Coastguard Worker #include "llvm/Support/TargetRegistry.h"
25*9880d681SAndroid Build Coastguard Worker 
26*9880d681SAndroid Build Coastguard Worker using namespace llvm;
27*9880d681SAndroid Build Coastguard Worker 
MipsSEInstrInfo(const MipsSubtarget & STI)28*9880d681SAndroid Build Coastguard Worker MipsSEInstrInfo::MipsSEInstrInfo(const MipsSubtarget &STI)
29*9880d681SAndroid Build Coastguard Worker     : MipsInstrInfo(STI, STI.isPositionIndependent() ? Mips::B : Mips::J),
30*9880d681SAndroid Build Coastguard Worker       RI() {}
31*9880d681SAndroid Build Coastguard Worker 
getRegisterInfo() const32*9880d681SAndroid Build Coastguard Worker const MipsRegisterInfo &MipsSEInstrInfo::getRegisterInfo() const {
33*9880d681SAndroid Build Coastguard Worker   return RI;
34*9880d681SAndroid Build Coastguard Worker }
35*9880d681SAndroid Build Coastguard Worker 
36*9880d681SAndroid Build Coastguard Worker /// isLoadFromStackSlot - If the specified machine instruction is a direct
37*9880d681SAndroid Build Coastguard Worker /// load from a stack slot, return the virtual or physical register number of
38*9880d681SAndroid Build Coastguard Worker /// the destination along with the FrameIndex of the loaded stack slot.  If
39*9880d681SAndroid Build Coastguard Worker /// not, return 0.  This predicate must return 0 if the instruction has
40*9880d681SAndroid Build Coastguard Worker /// any side effects other than loading from the stack slot.
isLoadFromStackSlot(const MachineInstr & MI,int & FrameIndex) const41*9880d681SAndroid Build Coastguard Worker unsigned MipsSEInstrInfo::isLoadFromStackSlot(const MachineInstr &MI,
42*9880d681SAndroid Build Coastguard Worker                                               int &FrameIndex) const {
43*9880d681SAndroid Build Coastguard Worker   unsigned Opc = MI.getOpcode();
44*9880d681SAndroid Build Coastguard Worker 
45*9880d681SAndroid Build Coastguard Worker   if ((Opc == Mips::LW)   || (Opc == Mips::LD)   ||
46*9880d681SAndroid Build Coastguard Worker       (Opc == Mips::LWC1) || (Opc == Mips::LDC1) || (Opc == Mips::LDC164)) {
47*9880d681SAndroid Build Coastguard Worker     if ((MI.getOperand(1).isFI()) &&  // is a stack slot
48*9880d681SAndroid Build Coastguard Worker         (MI.getOperand(2).isImm()) && // the imm is zero
49*9880d681SAndroid Build Coastguard Worker         (isZeroImm(MI.getOperand(2)))) {
50*9880d681SAndroid Build Coastguard Worker       FrameIndex = MI.getOperand(1).getIndex();
51*9880d681SAndroid Build Coastguard Worker       return MI.getOperand(0).getReg();
52*9880d681SAndroid Build Coastguard Worker     }
53*9880d681SAndroid Build Coastguard Worker   }
54*9880d681SAndroid Build Coastguard Worker 
55*9880d681SAndroid Build Coastguard Worker   return 0;
56*9880d681SAndroid Build Coastguard Worker }
57*9880d681SAndroid Build Coastguard Worker 
58*9880d681SAndroid Build Coastguard Worker /// isStoreToStackSlot - If the specified machine instruction is a direct
59*9880d681SAndroid Build Coastguard Worker /// store to a stack slot, return the virtual or physical register number of
60*9880d681SAndroid Build Coastguard Worker /// the source reg along with the FrameIndex of the loaded stack slot.  If
61*9880d681SAndroid Build Coastguard Worker /// not, return 0.  This predicate must return 0 if the instruction has
62*9880d681SAndroid Build Coastguard Worker /// any side effects other than storing to the stack slot.
isStoreToStackSlot(const MachineInstr & MI,int & FrameIndex) const63*9880d681SAndroid Build Coastguard Worker unsigned MipsSEInstrInfo::isStoreToStackSlot(const MachineInstr &MI,
64*9880d681SAndroid Build Coastguard Worker                                              int &FrameIndex) const {
65*9880d681SAndroid Build Coastguard Worker   unsigned Opc = MI.getOpcode();
66*9880d681SAndroid Build Coastguard Worker 
67*9880d681SAndroid Build Coastguard Worker   if ((Opc == Mips::SW)   || (Opc == Mips::SD)   ||
68*9880d681SAndroid Build Coastguard Worker       (Opc == Mips::SWC1) || (Opc == Mips::SDC1) || (Opc == Mips::SDC164)) {
69*9880d681SAndroid Build Coastguard Worker     if ((MI.getOperand(1).isFI()) &&  // is a stack slot
70*9880d681SAndroid Build Coastguard Worker         (MI.getOperand(2).isImm()) && // the imm is zero
71*9880d681SAndroid Build Coastguard Worker         (isZeroImm(MI.getOperand(2)))) {
72*9880d681SAndroid Build Coastguard Worker       FrameIndex = MI.getOperand(1).getIndex();
73*9880d681SAndroid Build Coastguard Worker       return MI.getOperand(0).getReg();
74*9880d681SAndroid Build Coastguard Worker     }
75*9880d681SAndroid Build Coastguard Worker   }
76*9880d681SAndroid Build Coastguard Worker   return 0;
77*9880d681SAndroid Build Coastguard Worker }
78*9880d681SAndroid Build Coastguard Worker 
copyPhysReg(MachineBasicBlock & MBB,MachineBasicBlock::iterator I,const DebugLoc & DL,unsigned DestReg,unsigned SrcReg,bool KillSrc) const79*9880d681SAndroid Build Coastguard Worker void MipsSEInstrInfo::copyPhysReg(MachineBasicBlock &MBB,
80*9880d681SAndroid Build Coastguard Worker                                   MachineBasicBlock::iterator I,
81*9880d681SAndroid Build Coastguard Worker                                   const DebugLoc &DL, unsigned DestReg,
82*9880d681SAndroid Build Coastguard Worker                                   unsigned SrcReg, bool KillSrc) const {
83*9880d681SAndroid Build Coastguard Worker   unsigned Opc = 0, ZeroReg = 0;
84*9880d681SAndroid Build Coastguard Worker   bool isMicroMips = Subtarget.inMicroMipsMode();
85*9880d681SAndroid Build Coastguard Worker 
86*9880d681SAndroid Build Coastguard Worker   if (Mips::GPR32RegClass.contains(DestReg)) { // Copy to CPU Reg.
87*9880d681SAndroid Build Coastguard Worker     if (Mips::GPR32RegClass.contains(SrcReg)) {
88*9880d681SAndroid Build Coastguard Worker       if (isMicroMips)
89*9880d681SAndroid Build Coastguard Worker         Opc = Mips::MOVE16_MM;
90*9880d681SAndroid Build Coastguard Worker       else
91*9880d681SAndroid Build Coastguard Worker         Opc = Mips::OR, ZeroReg = Mips::ZERO;
92*9880d681SAndroid Build Coastguard Worker     } else if (Mips::CCRRegClass.contains(SrcReg))
93*9880d681SAndroid Build Coastguard Worker       Opc = Mips::CFC1;
94*9880d681SAndroid Build Coastguard Worker     else if (Mips::FGR32RegClass.contains(SrcReg))
95*9880d681SAndroid Build Coastguard Worker       Opc = Mips::MFC1;
96*9880d681SAndroid Build Coastguard Worker     else if (Mips::HI32RegClass.contains(SrcReg)) {
97*9880d681SAndroid Build Coastguard Worker       Opc = isMicroMips ? Mips::MFHI16_MM : Mips::MFHI;
98*9880d681SAndroid Build Coastguard Worker       SrcReg = 0;
99*9880d681SAndroid Build Coastguard Worker     } else if (Mips::LO32RegClass.contains(SrcReg)) {
100*9880d681SAndroid Build Coastguard Worker       Opc = isMicroMips ? Mips::MFLO16_MM : Mips::MFLO;
101*9880d681SAndroid Build Coastguard Worker       SrcReg = 0;
102*9880d681SAndroid Build Coastguard Worker     } else if (Mips::HI32DSPRegClass.contains(SrcReg))
103*9880d681SAndroid Build Coastguard Worker       Opc = Mips::MFHI_DSP;
104*9880d681SAndroid Build Coastguard Worker     else if (Mips::LO32DSPRegClass.contains(SrcReg))
105*9880d681SAndroid Build Coastguard Worker       Opc = Mips::MFLO_DSP;
106*9880d681SAndroid Build Coastguard Worker     else if (Mips::DSPCCRegClass.contains(SrcReg)) {
107*9880d681SAndroid Build Coastguard Worker       BuildMI(MBB, I, DL, get(Mips::RDDSP), DestReg).addImm(1 << 4)
108*9880d681SAndroid Build Coastguard Worker         .addReg(SrcReg, RegState::Implicit | getKillRegState(KillSrc));
109*9880d681SAndroid Build Coastguard Worker       return;
110*9880d681SAndroid Build Coastguard Worker     }
111*9880d681SAndroid Build Coastguard Worker     else if (Mips::MSACtrlRegClass.contains(SrcReg))
112*9880d681SAndroid Build Coastguard Worker       Opc = Mips::CFCMSA;
113*9880d681SAndroid Build Coastguard Worker   }
114*9880d681SAndroid Build Coastguard Worker   else if (Mips::GPR32RegClass.contains(SrcReg)) { // Copy from CPU Reg.
115*9880d681SAndroid Build Coastguard Worker     if (Mips::CCRRegClass.contains(DestReg))
116*9880d681SAndroid Build Coastguard Worker       Opc = Mips::CTC1;
117*9880d681SAndroid Build Coastguard Worker     else if (Mips::FGR32RegClass.contains(DestReg))
118*9880d681SAndroid Build Coastguard Worker       Opc = Mips::MTC1;
119*9880d681SAndroid Build Coastguard Worker     else if (Mips::HI32RegClass.contains(DestReg))
120*9880d681SAndroid Build Coastguard Worker       Opc = Mips::MTHI, DestReg = 0;
121*9880d681SAndroid Build Coastguard Worker     else if (Mips::LO32RegClass.contains(DestReg))
122*9880d681SAndroid Build Coastguard Worker       Opc = Mips::MTLO, DestReg = 0;
123*9880d681SAndroid Build Coastguard Worker     else if (Mips::HI32DSPRegClass.contains(DestReg))
124*9880d681SAndroid Build Coastguard Worker       Opc = Mips::MTHI_DSP;
125*9880d681SAndroid Build Coastguard Worker     else if (Mips::LO32DSPRegClass.contains(DestReg))
126*9880d681SAndroid Build Coastguard Worker       Opc = Mips::MTLO_DSP;
127*9880d681SAndroid Build Coastguard Worker     else if (Mips::DSPCCRegClass.contains(DestReg)) {
128*9880d681SAndroid Build Coastguard Worker       BuildMI(MBB, I, DL, get(Mips::WRDSP))
129*9880d681SAndroid Build Coastguard Worker         .addReg(SrcReg, getKillRegState(KillSrc)).addImm(1 << 4)
130*9880d681SAndroid Build Coastguard Worker         .addReg(DestReg, RegState::ImplicitDefine);
131*9880d681SAndroid Build Coastguard Worker       return;
132*9880d681SAndroid Build Coastguard Worker     } else if (Mips::MSACtrlRegClass.contains(DestReg)) {
133*9880d681SAndroid Build Coastguard Worker       BuildMI(MBB, I, DL, get(Mips::CTCMSA))
134*9880d681SAndroid Build Coastguard Worker           .addReg(DestReg)
135*9880d681SAndroid Build Coastguard Worker           .addReg(SrcReg, getKillRegState(KillSrc));
136*9880d681SAndroid Build Coastguard Worker       return;
137*9880d681SAndroid Build Coastguard Worker     }
138*9880d681SAndroid Build Coastguard Worker   }
139*9880d681SAndroid Build Coastguard Worker   else if (Mips::FGR32RegClass.contains(DestReg, SrcReg))
140*9880d681SAndroid Build Coastguard Worker     Opc = Mips::FMOV_S;
141*9880d681SAndroid Build Coastguard Worker   else if (Mips::AFGR64RegClass.contains(DestReg, SrcReg))
142*9880d681SAndroid Build Coastguard Worker     Opc = Mips::FMOV_D32;
143*9880d681SAndroid Build Coastguard Worker   else if (Mips::FGR64RegClass.contains(DestReg, SrcReg))
144*9880d681SAndroid Build Coastguard Worker     Opc = Mips::FMOV_D64;
145*9880d681SAndroid Build Coastguard Worker   else if (Mips::GPR64RegClass.contains(DestReg)) { // Copy to CPU64 Reg.
146*9880d681SAndroid Build Coastguard Worker     if (Mips::GPR64RegClass.contains(SrcReg))
147*9880d681SAndroid Build Coastguard Worker       Opc = Mips::OR64, ZeroReg = Mips::ZERO_64;
148*9880d681SAndroid Build Coastguard Worker     else if (Mips::HI64RegClass.contains(SrcReg))
149*9880d681SAndroid Build Coastguard Worker       Opc = Mips::MFHI64, SrcReg = 0;
150*9880d681SAndroid Build Coastguard Worker     else if (Mips::LO64RegClass.contains(SrcReg))
151*9880d681SAndroid Build Coastguard Worker       Opc = Mips::MFLO64, SrcReg = 0;
152*9880d681SAndroid Build Coastguard Worker     else if (Mips::FGR64RegClass.contains(SrcReg))
153*9880d681SAndroid Build Coastguard Worker       Opc = Mips::DMFC1;
154*9880d681SAndroid Build Coastguard Worker   }
155*9880d681SAndroid Build Coastguard Worker   else if (Mips::GPR64RegClass.contains(SrcReg)) { // Copy from CPU64 Reg.
156*9880d681SAndroid Build Coastguard Worker     if (Mips::HI64RegClass.contains(DestReg))
157*9880d681SAndroid Build Coastguard Worker       Opc = Mips::MTHI64, DestReg = 0;
158*9880d681SAndroid Build Coastguard Worker     else if (Mips::LO64RegClass.contains(DestReg))
159*9880d681SAndroid Build Coastguard Worker       Opc = Mips::MTLO64, DestReg = 0;
160*9880d681SAndroid Build Coastguard Worker     else if (Mips::FGR64RegClass.contains(DestReg))
161*9880d681SAndroid Build Coastguard Worker       Opc = Mips::DMTC1;
162*9880d681SAndroid Build Coastguard Worker   }
163*9880d681SAndroid Build Coastguard Worker   else if (Mips::MSA128BRegClass.contains(DestReg)) { // Copy to MSA reg
164*9880d681SAndroid Build Coastguard Worker     if (Mips::MSA128BRegClass.contains(SrcReg))
165*9880d681SAndroid Build Coastguard Worker       Opc = Mips::MOVE_V;
166*9880d681SAndroid Build Coastguard Worker   }
167*9880d681SAndroid Build Coastguard Worker 
168*9880d681SAndroid Build Coastguard Worker   assert(Opc && "Cannot copy registers");
169*9880d681SAndroid Build Coastguard Worker 
170*9880d681SAndroid Build Coastguard Worker   MachineInstrBuilder MIB = BuildMI(MBB, I, DL, get(Opc));
171*9880d681SAndroid Build Coastguard Worker 
172*9880d681SAndroid Build Coastguard Worker   if (DestReg)
173*9880d681SAndroid Build Coastguard Worker     MIB.addReg(DestReg, RegState::Define);
174*9880d681SAndroid Build Coastguard Worker 
175*9880d681SAndroid Build Coastguard Worker   if (SrcReg)
176*9880d681SAndroid Build Coastguard Worker     MIB.addReg(SrcReg, getKillRegState(KillSrc));
177*9880d681SAndroid Build Coastguard Worker 
178*9880d681SAndroid Build Coastguard Worker   if (ZeroReg)
179*9880d681SAndroid Build Coastguard Worker     MIB.addReg(ZeroReg);
180*9880d681SAndroid Build Coastguard Worker }
181*9880d681SAndroid Build Coastguard Worker 
182*9880d681SAndroid Build Coastguard Worker void MipsSEInstrInfo::
storeRegToStack(MachineBasicBlock & MBB,MachineBasicBlock::iterator I,unsigned SrcReg,bool isKill,int FI,const TargetRegisterClass * RC,const TargetRegisterInfo * TRI,int64_t Offset) const183*9880d681SAndroid Build Coastguard Worker storeRegToStack(MachineBasicBlock &MBB, MachineBasicBlock::iterator I,
184*9880d681SAndroid Build Coastguard Worker                 unsigned SrcReg, bool isKill, int FI,
185*9880d681SAndroid Build Coastguard Worker                 const TargetRegisterClass *RC, const TargetRegisterInfo *TRI,
186*9880d681SAndroid Build Coastguard Worker                 int64_t Offset) const {
187*9880d681SAndroid Build Coastguard Worker   DebugLoc DL;
188*9880d681SAndroid Build Coastguard Worker   MachineMemOperand *MMO = GetMemOperand(MBB, FI, MachineMemOperand::MOStore);
189*9880d681SAndroid Build Coastguard Worker 
190*9880d681SAndroid Build Coastguard Worker   unsigned Opc = 0;
191*9880d681SAndroid Build Coastguard Worker 
192*9880d681SAndroid Build Coastguard Worker   if (Mips::GPR32RegClass.hasSubClassEq(RC))
193*9880d681SAndroid Build Coastguard Worker     Opc = Mips::SW;
194*9880d681SAndroid Build Coastguard Worker   else if (Mips::GPR64RegClass.hasSubClassEq(RC))
195*9880d681SAndroid Build Coastguard Worker     Opc = Mips::SD;
196*9880d681SAndroid Build Coastguard Worker   else if (Mips::ACC64RegClass.hasSubClassEq(RC))
197*9880d681SAndroid Build Coastguard Worker     Opc = Mips::STORE_ACC64;
198*9880d681SAndroid Build Coastguard Worker   else if (Mips::ACC64DSPRegClass.hasSubClassEq(RC))
199*9880d681SAndroid Build Coastguard Worker     Opc = Mips::STORE_ACC64DSP;
200*9880d681SAndroid Build Coastguard Worker   else if (Mips::ACC128RegClass.hasSubClassEq(RC))
201*9880d681SAndroid Build Coastguard Worker     Opc = Mips::STORE_ACC128;
202*9880d681SAndroid Build Coastguard Worker   else if (Mips::DSPCCRegClass.hasSubClassEq(RC))
203*9880d681SAndroid Build Coastguard Worker     Opc = Mips::STORE_CCOND_DSP;
204*9880d681SAndroid Build Coastguard Worker   else if (Mips::FGR32RegClass.hasSubClassEq(RC))
205*9880d681SAndroid Build Coastguard Worker     Opc = Mips::SWC1;
206*9880d681SAndroid Build Coastguard Worker   else if (Mips::AFGR64RegClass.hasSubClassEq(RC))
207*9880d681SAndroid Build Coastguard Worker     Opc = Mips::SDC1;
208*9880d681SAndroid Build Coastguard Worker   else if (Mips::FGR64RegClass.hasSubClassEq(RC))
209*9880d681SAndroid Build Coastguard Worker     Opc = Mips::SDC164;
210*9880d681SAndroid Build Coastguard Worker   else if (RC->hasType(MVT::v16i8))
211*9880d681SAndroid Build Coastguard Worker     Opc = Mips::ST_B;
212*9880d681SAndroid Build Coastguard Worker   else if (RC->hasType(MVT::v8i16) || RC->hasType(MVT::v8f16))
213*9880d681SAndroid Build Coastguard Worker     Opc = Mips::ST_H;
214*9880d681SAndroid Build Coastguard Worker   else if (RC->hasType(MVT::v4i32) || RC->hasType(MVT::v4f32))
215*9880d681SAndroid Build Coastguard Worker     Opc = Mips::ST_W;
216*9880d681SAndroid Build Coastguard Worker   else if (RC->hasType(MVT::v2i64) || RC->hasType(MVT::v2f64))
217*9880d681SAndroid Build Coastguard Worker     Opc = Mips::ST_D;
218*9880d681SAndroid Build Coastguard Worker   else if (Mips::LO32RegClass.hasSubClassEq(RC))
219*9880d681SAndroid Build Coastguard Worker     Opc = Mips::SW;
220*9880d681SAndroid Build Coastguard Worker   else if (Mips::LO64RegClass.hasSubClassEq(RC))
221*9880d681SAndroid Build Coastguard Worker     Opc = Mips::SD;
222*9880d681SAndroid Build Coastguard Worker   else if (Mips::HI32RegClass.hasSubClassEq(RC))
223*9880d681SAndroid Build Coastguard Worker     Opc = Mips::SW;
224*9880d681SAndroid Build Coastguard Worker   else if (Mips::HI64RegClass.hasSubClassEq(RC))
225*9880d681SAndroid Build Coastguard Worker     Opc = Mips::SD;
226*9880d681SAndroid Build Coastguard Worker 
227*9880d681SAndroid Build Coastguard Worker   // Hi, Lo are normally caller save but they are callee save
228*9880d681SAndroid Build Coastguard Worker   // for interrupt handling.
229*9880d681SAndroid Build Coastguard Worker   const Function *Func = MBB.getParent()->getFunction();
230*9880d681SAndroid Build Coastguard Worker   if (Func->hasFnAttribute("interrupt")) {
231*9880d681SAndroid Build Coastguard Worker     if (Mips::HI32RegClass.hasSubClassEq(RC)) {
232*9880d681SAndroid Build Coastguard Worker       BuildMI(MBB, I, DL, get(Mips::MFHI), Mips::K0);
233*9880d681SAndroid Build Coastguard Worker       SrcReg = Mips::K0;
234*9880d681SAndroid Build Coastguard Worker     } else if (Mips::HI64RegClass.hasSubClassEq(RC)) {
235*9880d681SAndroid Build Coastguard Worker       BuildMI(MBB, I, DL, get(Mips::MFHI64), Mips::K0_64);
236*9880d681SAndroid Build Coastguard Worker       SrcReg = Mips::K0_64;
237*9880d681SAndroid Build Coastguard Worker     } else if (Mips::LO32RegClass.hasSubClassEq(RC)) {
238*9880d681SAndroid Build Coastguard Worker       BuildMI(MBB, I, DL, get(Mips::MFLO), Mips::K0);
239*9880d681SAndroid Build Coastguard Worker       SrcReg = Mips::K0;
240*9880d681SAndroid Build Coastguard Worker     } else if (Mips::LO64RegClass.hasSubClassEq(RC)) {
241*9880d681SAndroid Build Coastguard Worker       BuildMI(MBB, I, DL, get(Mips::MFLO64), Mips::K0_64);
242*9880d681SAndroid Build Coastguard Worker       SrcReg = Mips::K0_64;
243*9880d681SAndroid Build Coastguard Worker     }
244*9880d681SAndroid Build Coastguard Worker   }
245*9880d681SAndroid Build Coastguard Worker 
246*9880d681SAndroid Build Coastguard Worker   assert(Opc && "Register class not handled!");
247*9880d681SAndroid Build Coastguard Worker   BuildMI(MBB, I, DL, get(Opc)).addReg(SrcReg, getKillRegState(isKill))
248*9880d681SAndroid Build Coastguard Worker     .addFrameIndex(FI).addImm(Offset).addMemOperand(MMO);
249*9880d681SAndroid Build Coastguard Worker }
250*9880d681SAndroid Build Coastguard Worker 
251*9880d681SAndroid Build Coastguard Worker void MipsSEInstrInfo::
loadRegFromStack(MachineBasicBlock & MBB,MachineBasicBlock::iterator I,unsigned DestReg,int FI,const TargetRegisterClass * RC,const TargetRegisterInfo * TRI,int64_t Offset) const252*9880d681SAndroid Build Coastguard Worker loadRegFromStack(MachineBasicBlock &MBB, MachineBasicBlock::iterator I,
253*9880d681SAndroid Build Coastguard Worker                  unsigned DestReg, int FI, const TargetRegisterClass *RC,
254*9880d681SAndroid Build Coastguard Worker                  const TargetRegisterInfo *TRI, int64_t Offset) const {
255*9880d681SAndroid Build Coastguard Worker   DebugLoc DL;
256*9880d681SAndroid Build Coastguard Worker   if (I != MBB.end()) DL = I->getDebugLoc();
257*9880d681SAndroid Build Coastguard Worker   MachineMemOperand *MMO = GetMemOperand(MBB, FI, MachineMemOperand::MOLoad);
258*9880d681SAndroid Build Coastguard Worker   unsigned Opc = 0;
259*9880d681SAndroid Build Coastguard Worker 
260*9880d681SAndroid Build Coastguard Worker   const Function *Func = MBB.getParent()->getFunction();
261*9880d681SAndroid Build Coastguard Worker   bool ReqIndirectLoad = Func->hasFnAttribute("interrupt") &&
262*9880d681SAndroid Build Coastguard Worker                          (DestReg == Mips::LO0 || DestReg == Mips::LO0_64 ||
263*9880d681SAndroid Build Coastguard Worker                           DestReg == Mips::HI0 || DestReg == Mips::HI0_64);
264*9880d681SAndroid Build Coastguard Worker 
265*9880d681SAndroid Build Coastguard Worker   if (Mips::GPR32RegClass.hasSubClassEq(RC))
266*9880d681SAndroid Build Coastguard Worker     Opc = Mips::LW;
267*9880d681SAndroid Build Coastguard Worker   else if (Mips::GPR64RegClass.hasSubClassEq(RC))
268*9880d681SAndroid Build Coastguard Worker     Opc = Mips::LD;
269*9880d681SAndroid Build Coastguard Worker   else if (Mips::ACC64RegClass.hasSubClassEq(RC))
270*9880d681SAndroid Build Coastguard Worker     Opc = Mips::LOAD_ACC64;
271*9880d681SAndroid Build Coastguard Worker   else if (Mips::ACC64DSPRegClass.hasSubClassEq(RC))
272*9880d681SAndroid Build Coastguard Worker     Opc = Mips::LOAD_ACC64DSP;
273*9880d681SAndroid Build Coastguard Worker   else if (Mips::ACC128RegClass.hasSubClassEq(RC))
274*9880d681SAndroid Build Coastguard Worker     Opc = Mips::LOAD_ACC128;
275*9880d681SAndroid Build Coastguard Worker   else if (Mips::DSPCCRegClass.hasSubClassEq(RC))
276*9880d681SAndroid Build Coastguard Worker     Opc = Mips::LOAD_CCOND_DSP;
277*9880d681SAndroid Build Coastguard Worker   else if (Mips::FGR32RegClass.hasSubClassEq(RC))
278*9880d681SAndroid Build Coastguard Worker     Opc = Mips::LWC1;
279*9880d681SAndroid Build Coastguard Worker   else if (Mips::AFGR64RegClass.hasSubClassEq(RC))
280*9880d681SAndroid Build Coastguard Worker     Opc = Mips::LDC1;
281*9880d681SAndroid Build Coastguard Worker   else if (Mips::FGR64RegClass.hasSubClassEq(RC))
282*9880d681SAndroid Build Coastguard Worker     Opc = Mips::LDC164;
283*9880d681SAndroid Build Coastguard Worker   else if (RC->hasType(MVT::v16i8))
284*9880d681SAndroid Build Coastguard Worker     Opc = Mips::LD_B;
285*9880d681SAndroid Build Coastguard Worker   else if (RC->hasType(MVT::v8i16) || RC->hasType(MVT::v8f16))
286*9880d681SAndroid Build Coastguard Worker     Opc = Mips::LD_H;
287*9880d681SAndroid Build Coastguard Worker   else if (RC->hasType(MVT::v4i32) || RC->hasType(MVT::v4f32))
288*9880d681SAndroid Build Coastguard Worker     Opc = Mips::LD_W;
289*9880d681SAndroid Build Coastguard Worker   else if (RC->hasType(MVT::v2i64) || RC->hasType(MVT::v2f64))
290*9880d681SAndroid Build Coastguard Worker     Opc = Mips::LD_D;
291*9880d681SAndroid Build Coastguard Worker   else if (Mips::HI32RegClass.hasSubClassEq(RC))
292*9880d681SAndroid Build Coastguard Worker     Opc = Mips::LW;
293*9880d681SAndroid Build Coastguard Worker   else if (Mips::HI64RegClass.hasSubClassEq(RC))
294*9880d681SAndroid Build Coastguard Worker     Opc = Mips::LD;
295*9880d681SAndroid Build Coastguard Worker   else if (Mips::LO32RegClass.hasSubClassEq(RC))
296*9880d681SAndroid Build Coastguard Worker     Opc = Mips::LW;
297*9880d681SAndroid Build Coastguard Worker   else if (Mips::LO64RegClass.hasSubClassEq(RC))
298*9880d681SAndroid Build Coastguard Worker     Opc = Mips::LD;
299*9880d681SAndroid Build Coastguard Worker 
300*9880d681SAndroid Build Coastguard Worker   assert(Opc && "Register class not handled!");
301*9880d681SAndroid Build Coastguard Worker 
302*9880d681SAndroid Build Coastguard Worker   if (!ReqIndirectLoad)
303*9880d681SAndroid Build Coastguard Worker     BuildMI(MBB, I, DL, get(Opc), DestReg)
304*9880d681SAndroid Build Coastguard Worker         .addFrameIndex(FI)
305*9880d681SAndroid Build Coastguard Worker         .addImm(Offset)
306*9880d681SAndroid Build Coastguard Worker         .addMemOperand(MMO);
307*9880d681SAndroid Build Coastguard Worker   else {
308*9880d681SAndroid Build Coastguard Worker     // Load HI/LO through K0. Notably the DestReg is encoded into the
309*9880d681SAndroid Build Coastguard Worker     // instruction itself.
310*9880d681SAndroid Build Coastguard Worker     unsigned Reg = Mips::K0;
311*9880d681SAndroid Build Coastguard Worker     unsigned LdOp = Mips::MTLO;
312*9880d681SAndroid Build Coastguard Worker     if (DestReg == Mips::HI0)
313*9880d681SAndroid Build Coastguard Worker       LdOp = Mips::MTHI;
314*9880d681SAndroid Build Coastguard Worker 
315*9880d681SAndroid Build Coastguard Worker     if (Subtarget.getABI().ArePtrs64bit()) {
316*9880d681SAndroid Build Coastguard Worker       Reg = Mips::K0_64;
317*9880d681SAndroid Build Coastguard Worker       if (DestReg == Mips::HI0_64)
318*9880d681SAndroid Build Coastguard Worker         LdOp = Mips::MTHI64;
319*9880d681SAndroid Build Coastguard Worker       else
320*9880d681SAndroid Build Coastguard Worker         LdOp = Mips::MTLO64;
321*9880d681SAndroid Build Coastguard Worker     }
322*9880d681SAndroid Build Coastguard Worker 
323*9880d681SAndroid Build Coastguard Worker     BuildMI(MBB, I, DL, get(Opc), Reg)
324*9880d681SAndroid Build Coastguard Worker         .addFrameIndex(FI)
325*9880d681SAndroid Build Coastguard Worker         .addImm(Offset)
326*9880d681SAndroid Build Coastguard Worker         .addMemOperand(MMO);
327*9880d681SAndroid Build Coastguard Worker     BuildMI(MBB, I, DL, get(LdOp)).addReg(Reg);
328*9880d681SAndroid Build Coastguard Worker   }
329*9880d681SAndroid Build Coastguard Worker }
330*9880d681SAndroid Build Coastguard Worker 
expandPostRAPseudo(MachineInstr & MI) const331*9880d681SAndroid Build Coastguard Worker bool MipsSEInstrInfo::expandPostRAPseudo(MachineInstr &MI) const {
332*9880d681SAndroid Build Coastguard Worker   MachineBasicBlock &MBB = *MI.getParent();
333*9880d681SAndroid Build Coastguard Worker   bool isMicroMips = Subtarget.inMicroMipsMode();
334*9880d681SAndroid Build Coastguard Worker   unsigned Opc;
335*9880d681SAndroid Build Coastguard Worker 
336*9880d681SAndroid Build Coastguard Worker   switch (MI.getDesc().getOpcode()) {
337*9880d681SAndroid Build Coastguard Worker   default:
338*9880d681SAndroid Build Coastguard Worker     return false;
339*9880d681SAndroid Build Coastguard Worker   case Mips::RetRA:
340*9880d681SAndroid Build Coastguard Worker     expandRetRA(MBB, MI);
341*9880d681SAndroid Build Coastguard Worker     break;
342*9880d681SAndroid Build Coastguard Worker   case Mips::ERet:
343*9880d681SAndroid Build Coastguard Worker     expandERet(MBB, MI);
344*9880d681SAndroid Build Coastguard Worker     break;
345*9880d681SAndroid Build Coastguard Worker   case Mips::PseudoMFHI:
346*9880d681SAndroid Build Coastguard Worker     Opc = isMicroMips ? Mips::MFHI16_MM : Mips::MFHI;
347*9880d681SAndroid Build Coastguard Worker     expandPseudoMFHiLo(MBB, MI, Opc);
348*9880d681SAndroid Build Coastguard Worker     break;
349*9880d681SAndroid Build Coastguard Worker   case Mips::PseudoMFLO:
350*9880d681SAndroid Build Coastguard Worker     Opc = isMicroMips ? Mips::MFLO16_MM : Mips::MFLO;
351*9880d681SAndroid Build Coastguard Worker     expandPseudoMFHiLo(MBB, MI, Opc);
352*9880d681SAndroid Build Coastguard Worker     break;
353*9880d681SAndroid Build Coastguard Worker   case Mips::PseudoMFHI64:
354*9880d681SAndroid Build Coastguard Worker     expandPseudoMFHiLo(MBB, MI, Mips::MFHI64);
355*9880d681SAndroid Build Coastguard Worker     break;
356*9880d681SAndroid Build Coastguard Worker   case Mips::PseudoMFLO64:
357*9880d681SAndroid Build Coastguard Worker     expandPseudoMFHiLo(MBB, MI, Mips::MFLO64);
358*9880d681SAndroid Build Coastguard Worker     break;
359*9880d681SAndroid Build Coastguard Worker   case Mips::PseudoMTLOHI:
360*9880d681SAndroid Build Coastguard Worker     expandPseudoMTLoHi(MBB, MI, Mips::MTLO, Mips::MTHI, false);
361*9880d681SAndroid Build Coastguard Worker     break;
362*9880d681SAndroid Build Coastguard Worker   case Mips::PseudoMTLOHI64:
363*9880d681SAndroid Build Coastguard Worker     expandPseudoMTLoHi(MBB, MI, Mips::MTLO64, Mips::MTHI64, false);
364*9880d681SAndroid Build Coastguard Worker     break;
365*9880d681SAndroid Build Coastguard Worker   case Mips::PseudoMTLOHI_DSP:
366*9880d681SAndroid Build Coastguard Worker     expandPseudoMTLoHi(MBB, MI, Mips::MTLO_DSP, Mips::MTHI_DSP, true);
367*9880d681SAndroid Build Coastguard Worker     break;
368*9880d681SAndroid Build Coastguard Worker   case Mips::PseudoCVT_S_W:
369*9880d681SAndroid Build Coastguard Worker     expandCvtFPInt(MBB, MI, Mips::CVT_S_W, Mips::MTC1, false);
370*9880d681SAndroid Build Coastguard Worker     break;
371*9880d681SAndroid Build Coastguard Worker   case Mips::PseudoCVT_D32_W:
372*9880d681SAndroid Build Coastguard Worker     expandCvtFPInt(MBB, MI, Mips::CVT_D32_W, Mips::MTC1, false);
373*9880d681SAndroid Build Coastguard Worker     break;
374*9880d681SAndroid Build Coastguard Worker   case Mips::PseudoCVT_S_L:
375*9880d681SAndroid Build Coastguard Worker     expandCvtFPInt(MBB, MI, Mips::CVT_S_L, Mips::DMTC1, true);
376*9880d681SAndroid Build Coastguard Worker     break;
377*9880d681SAndroid Build Coastguard Worker   case Mips::PseudoCVT_D64_W:
378*9880d681SAndroid Build Coastguard Worker     expandCvtFPInt(MBB, MI, Mips::CVT_D64_W, Mips::MTC1, true);
379*9880d681SAndroid Build Coastguard Worker     break;
380*9880d681SAndroid Build Coastguard Worker   case Mips::PseudoCVT_D64_L:
381*9880d681SAndroid Build Coastguard Worker     expandCvtFPInt(MBB, MI, Mips::CVT_D64_L, Mips::DMTC1, true);
382*9880d681SAndroid Build Coastguard Worker     break;
383*9880d681SAndroid Build Coastguard Worker   case Mips::BuildPairF64:
384*9880d681SAndroid Build Coastguard Worker     expandBuildPairF64(MBB, MI, false);
385*9880d681SAndroid Build Coastguard Worker     break;
386*9880d681SAndroid Build Coastguard Worker   case Mips::BuildPairF64_64:
387*9880d681SAndroid Build Coastguard Worker     expandBuildPairF64(MBB, MI, true);
388*9880d681SAndroid Build Coastguard Worker     break;
389*9880d681SAndroid Build Coastguard Worker   case Mips::ExtractElementF64:
390*9880d681SAndroid Build Coastguard Worker     expandExtractElementF64(MBB, MI, false);
391*9880d681SAndroid Build Coastguard Worker     break;
392*9880d681SAndroid Build Coastguard Worker   case Mips::ExtractElementF64_64:
393*9880d681SAndroid Build Coastguard Worker     expandExtractElementF64(MBB, MI, true);
394*9880d681SAndroid Build Coastguard Worker     break;
395*9880d681SAndroid Build Coastguard Worker   case Mips::MIPSeh_return32:
396*9880d681SAndroid Build Coastguard Worker   case Mips::MIPSeh_return64:
397*9880d681SAndroid Build Coastguard Worker     expandEhReturn(MBB, MI);
398*9880d681SAndroid Build Coastguard Worker     break;
399*9880d681SAndroid Build Coastguard Worker   }
400*9880d681SAndroid Build Coastguard Worker 
401*9880d681SAndroid Build Coastguard Worker   MBB.erase(MI);
402*9880d681SAndroid Build Coastguard Worker   return true;
403*9880d681SAndroid Build Coastguard Worker }
404*9880d681SAndroid Build Coastguard Worker 
405*9880d681SAndroid Build Coastguard Worker /// getOppositeBranchOpc - Return the inverse of the specified
406*9880d681SAndroid Build Coastguard Worker /// opcode, e.g. turning BEQ to BNE.
getOppositeBranchOpc(unsigned Opc) const407*9880d681SAndroid Build Coastguard Worker unsigned MipsSEInstrInfo::getOppositeBranchOpc(unsigned Opc) const {
408*9880d681SAndroid Build Coastguard Worker   switch (Opc) {
409*9880d681SAndroid Build Coastguard Worker   default:           llvm_unreachable("Illegal opcode!");
410*9880d681SAndroid Build Coastguard Worker   case Mips::BEQ:    return Mips::BNE;
411*9880d681SAndroid Build Coastguard Worker   case Mips::BNE:    return Mips::BEQ;
412*9880d681SAndroid Build Coastguard Worker   case Mips::BGTZ:   return Mips::BLEZ;
413*9880d681SAndroid Build Coastguard Worker   case Mips::BGEZ:   return Mips::BLTZ;
414*9880d681SAndroid Build Coastguard Worker   case Mips::BLTZ:   return Mips::BGEZ;
415*9880d681SAndroid Build Coastguard Worker   case Mips::BLEZ:   return Mips::BGTZ;
416*9880d681SAndroid Build Coastguard Worker   case Mips::BEQ64:  return Mips::BNE64;
417*9880d681SAndroid Build Coastguard Worker   case Mips::BNE64:  return Mips::BEQ64;
418*9880d681SAndroid Build Coastguard Worker   case Mips::BGTZ64: return Mips::BLEZ64;
419*9880d681SAndroid Build Coastguard Worker   case Mips::BGEZ64: return Mips::BLTZ64;
420*9880d681SAndroid Build Coastguard Worker   case Mips::BLTZ64: return Mips::BGEZ64;
421*9880d681SAndroid Build Coastguard Worker   case Mips::BLEZ64: return Mips::BGTZ64;
422*9880d681SAndroid Build Coastguard Worker   case Mips::BC1T:   return Mips::BC1F;
423*9880d681SAndroid Build Coastguard Worker   case Mips::BC1F:   return Mips::BC1T;
424*9880d681SAndroid Build Coastguard Worker   case Mips::BEQZC_MM: return Mips::BNEZC_MM;
425*9880d681SAndroid Build Coastguard Worker   case Mips::BNEZC_MM: return Mips::BEQZC_MM;
426*9880d681SAndroid Build Coastguard Worker   case Mips::BEQZC:  return Mips::BNEZC;
427*9880d681SAndroid Build Coastguard Worker   case Mips::BNEZC:  return Mips::BEQZC;
428*9880d681SAndroid Build Coastguard Worker   case Mips::BEQC:   return Mips::BNEC;
429*9880d681SAndroid Build Coastguard Worker   case Mips::BNEC:   return Mips::BEQC;
430*9880d681SAndroid Build Coastguard Worker   case Mips::BGTZC:  return Mips::BLEZC;
431*9880d681SAndroid Build Coastguard Worker   case Mips::BGEZC:  return Mips::BLTZC;
432*9880d681SAndroid Build Coastguard Worker   case Mips::BLTZC:  return Mips::BGEZC;
433*9880d681SAndroid Build Coastguard Worker   case Mips::BLEZC:  return Mips::BGTZC;
434*9880d681SAndroid Build Coastguard Worker   }
435*9880d681SAndroid Build Coastguard Worker }
436*9880d681SAndroid Build Coastguard Worker 
437*9880d681SAndroid Build Coastguard Worker /// Adjust SP by Amount bytes.
adjustStackPtr(unsigned SP,int64_t Amount,MachineBasicBlock & MBB,MachineBasicBlock::iterator I) const438*9880d681SAndroid Build Coastguard Worker void MipsSEInstrInfo::adjustStackPtr(unsigned SP, int64_t Amount,
439*9880d681SAndroid Build Coastguard Worker                                      MachineBasicBlock &MBB,
440*9880d681SAndroid Build Coastguard Worker                                      MachineBasicBlock::iterator I) const {
441*9880d681SAndroid Build Coastguard Worker   MipsABIInfo ABI = Subtarget.getABI();
442*9880d681SAndroid Build Coastguard Worker   DebugLoc DL;
443*9880d681SAndroid Build Coastguard Worker   unsigned ADDiu = ABI.GetPtrAddiuOp();
444*9880d681SAndroid Build Coastguard Worker 
445*9880d681SAndroid Build Coastguard Worker   if (Amount == 0)
446*9880d681SAndroid Build Coastguard Worker     return;
447*9880d681SAndroid Build Coastguard Worker 
448*9880d681SAndroid Build Coastguard Worker   if (isInt<16>(Amount)) {
449*9880d681SAndroid Build Coastguard Worker     // addi sp, sp, amount
450*9880d681SAndroid Build Coastguard Worker     BuildMI(MBB, I, DL, get(ADDiu), SP).addReg(SP).addImm(Amount);
451*9880d681SAndroid Build Coastguard Worker   } else {
452*9880d681SAndroid Build Coastguard Worker     // For numbers which are not 16bit integers we synthesize Amount inline
453*9880d681SAndroid Build Coastguard Worker     // then add or subtract it from sp.
454*9880d681SAndroid Build Coastguard Worker     unsigned Opc = ABI.GetPtrAdduOp();
455*9880d681SAndroid Build Coastguard Worker     if (Amount < 0) {
456*9880d681SAndroid Build Coastguard Worker       Opc = ABI.GetPtrSubuOp();
457*9880d681SAndroid Build Coastguard Worker       Amount = -Amount;
458*9880d681SAndroid Build Coastguard Worker     }
459*9880d681SAndroid Build Coastguard Worker     unsigned Reg = loadImmediate(Amount, MBB, I, DL, nullptr);
460*9880d681SAndroid Build Coastguard Worker     BuildMI(MBB, I, DL, get(Opc), SP).addReg(SP).addReg(Reg, RegState::Kill);
461*9880d681SAndroid Build Coastguard Worker   }
462*9880d681SAndroid Build Coastguard Worker }
463*9880d681SAndroid Build Coastguard Worker 
464*9880d681SAndroid Build Coastguard Worker /// This function generates the sequence of instructions needed to get the
465*9880d681SAndroid Build Coastguard Worker /// result of adding register REG and immediate IMM.
loadImmediate(int64_t Imm,MachineBasicBlock & MBB,MachineBasicBlock::iterator II,const DebugLoc & DL,unsigned * NewImm) const466*9880d681SAndroid Build Coastguard Worker unsigned MipsSEInstrInfo::loadImmediate(int64_t Imm, MachineBasicBlock &MBB,
467*9880d681SAndroid Build Coastguard Worker                                         MachineBasicBlock::iterator II,
468*9880d681SAndroid Build Coastguard Worker                                         const DebugLoc &DL,
469*9880d681SAndroid Build Coastguard Worker                                         unsigned *NewImm) const {
470*9880d681SAndroid Build Coastguard Worker   MipsAnalyzeImmediate AnalyzeImm;
471*9880d681SAndroid Build Coastguard Worker   const MipsSubtarget &STI = Subtarget;
472*9880d681SAndroid Build Coastguard Worker   MachineRegisterInfo &RegInfo = MBB.getParent()->getRegInfo();
473*9880d681SAndroid Build Coastguard Worker   unsigned Size = STI.isABI_N64() ? 64 : 32;
474*9880d681SAndroid Build Coastguard Worker   unsigned LUi = STI.isABI_N64() ? Mips::LUi64 : Mips::LUi;
475*9880d681SAndroid Build Coastguard Worker   unsigned ZEROReg = STI.isABI_N64() ? Mips::ZERO_64 : Mips::ZERO;
476*9880d681SAndroid Build Coastguard Worker   const TargetRegisterClass *RC = STI.isABI_N64() ?
477*9880d681SAndroid Build Coastguard Worker     &Mips::GPR64RegClass : &Mips::GPR32RegClass;
478*9880d681SAndroid Build Coastguard Worker   bool LastInstrIsADDiu = NewImm;
479*9880d681SAndroid Build Coastguard Worker 
480*9880d681SAndroid Build Coastguard Worker   const MipsAnalyzeImmediate::InstSeq &Seq =
481*9880d681SAndroid Build Coastguard Worker     AnalyzeImm.Analyze(Imm, Size, LastInstrIsADDiu);
482*9880d681SAndroid Build Coastguard Worker   MipsAnalyzeImmediate::InstSeq::const_iterator Inst = Seq.begin();
483*9880d681SAndroid Build Coastguard Worker 
484*9880d681SAndroid Build Coastguard Worker   assert(Seq.size() && (!LastInstrIsADDiu || (Seq.size() > 1)));
485*9880d681SAndroid Build Coastguard Worker 
486*9880d681SAndroid Build Coastguard Worker   // The first instruction can be a LUi, which is different from other
487*9880d681SAndroid Build Coastguard Worker   // instructions (ADDiu, ORI and SLL) in that it does not have a register
488*9880d681SAndroid Build Coastguard Worker   // operand.
489*9880d681SAndroid Build Coastguard Worker   unsigned Reg = RegInfo.createVirtualRegister(RC);
490*9880d681SAndroid Build Coastguard Worker 
491*9880d681SAndroid Build Coastguard Worker   if (Inst->Opc == LUi)
492*9880d681SAndroid Build Coastguard Worker     BuildMI(MBB, II, DL, get(LUi), Reg).addImm(SignExtend64<16>(Inst->ImmOpnd));
493*9880d681SAndroid Build Coastguard Worker   else
494*9880d681SAndroid Build Coastguard Worker     BuildMI(MBB, II, DL, get(Inst->Opc), Reg).addReg(ZEROReg)
495*9880d681SAndroid Build Coastguard Worker       .addImm(SignExtend64<16>(Inst->ImmOpnd));
496*9880d681SAndroid Build Coastguard Worker 
497*9880d681SAndroid Build Coastguard Worker   // Build the remaining instructions in Seq.
498*9880d681SAndroid Build Coastguard Worker   for (++Inst; Inst != Seq.end() - LastInstrIsADDiu; ++Inst)
499*9880d681SAndroid Build Coastguard Worker     BuildMI(MBB, II, DL, get(Inst->Opc), Reg).addReg(Reg, RegState::Kill)
500*9880d681SAndroid Build Coastguard Worker       .addImm(SignExtend64<16>(Inst->ImmOpnd));
501*9880d681SAndroid Build Coastguard Worker 
502*9880d681SAndroid Build Coastguard Worker   if (LastInstrIsADDiu)
503*9880d681SAndroid Build Coastguard Worker     *NewImm = Inst->ImmOpnd;
504*9880d681SAndroid Build Coastguard Worker 
505*9880d681SAndroid Build Coastguard Worker   return Reg;
506*9880d681SAndroid Build Coastguard Worker }
507*9880d681SAndroid Build Coastguard Worker 
getAnalyzableBrOpc(unsigned Opc) const508*9880d681SAndroid Build Coastguard Worker unsigned MipsSEInstrInfo::getAnalyzableBrOpc(unsigned Opc) const {
509*9880d681SAndroid Build Coastguard Worker   return (Opc == Mips::BEQ    || Opc == Mips::BNE    || Opc == Mips::BGTZ   ||
510*9880d681SAndroid Build Coastguard Worker           Opc == Mips::BGEZ   || Opc == Mips::BLTZ   || Opc == Mips::BLEZ   ||
511*9880d681SAndroid Build Coastguard Worker           Opc == Mips::BEQ64  || Opc == Mips::BNE64  || Opc == Mips::BGTZ64 ||
512*9880d681SAndroid Build Coastguard Worker           Opc == Mips::BGEZ64 || Opc == Mips::BLTZ64 || Opc == Mips::BLEZ64 ||
513*9880d681SAndroid Build Coastguard Worker           Opc == Mips::BC1T   || Opc == Mips::BC1F   || Opc == Mips::B      ||
514*9880d681SAndroid Build Coastguard Worker           Opc == Mips::J  || Opc == Mips::BEQZC_MM || Opc == Mips::BNEZC_MM ||
515*9880d681SAndroid Build Coastguard Worker           Opc == Mips::BEQC   || Opc == Mips::BNEC   || Opc == Mips::BLTC   ||
516*9880d681SAndroid Build Coastguard Worker           Opc == Mips::BGEC   || Opc == Mips::BLTUC  || Opc == Mips::BGEUC  ||
517*9880d681SAndroid Build Coastguard Worker           Opc == Mips::BGTZC  || Opc == Mips::BLEZC  || Opc == Mips::BGEZC  ||
518*9880d681SAndroid Build Coastguard Worker           Opc == Mips::BLTZC  || Opc == Mips::BEQZC  || Opc == Mips::BNEZC  ||
519*9880d681SAndroid Build Coastguard Worker           Opc == Mips::BC) ? Opc : 0;
520*9880d681SAndroid Build Coastguard Worker }
521*9880d681SAndroid Build Coastguard Worker 
expandRetRA(MachineBasicBlock & MBB,MachineBasicBlock::iterator I) const522*9880d681SAndroid Build Coastguard Worker void MipsSEInstrInfo::expandRetRA(MachineBasicBlock &MBB,
523*9880d681SAndroid Build Coastguard Worker                                   MachineBasicBlock::iterator I) const {
524*9880d681SAndroid Build Coastguard Worker   if (Subtarget.isGP64bit())
525*9880d681SAndroid Build Coastguard Worker     BuildMI(MBB, I, I->getDebugLoc(), get(Mips::PseudoReturn64))
526*9880d681SAndroid Build Coastguard Worker         .addReg(Mips::RA_64);
527*9880d681SAndroid Build Coastguard Worker   else
528*9880d681SAndroid Build Coastguard Worker     BuildMI(MBB, I, I->getDebugLoc(), get(Mips::PseudoReturn)).addReg(Mips::RA);
529*9880d681SAndroid Build Coastguard Worker }
530*9880d681SAndroid Build Coastguard Worker 
expandERet(MachineBasicBlock & MBB,MachineBasicBlock::iterator I) const531*9880d681SAndroid Build Coastguard Worker void MipsSEInstrInfo::expandERet(MachineBasicBlock &MBB,
532*9880d681SAndroid Build Coastguard Worker                                  MachineBasicBlock::iterator I) const {
533*9880d681SAndroid Build Coastguard Worker   BuildMI(MBB, I, I->getDebugLoc(), get(Mips::ERET));
534*9880d681SAndroid Build Coastguard Worker }
535*9880d681SAndroid Build Coastguard Worker 
536*9880d681SAndroid Build Coastguard Worker std::pair<bool, bool>
compareOpndSize(unsigned Opc,const MachineFunction & MF) const537*9880d681SAndroid Build Coastguard Worker MipsSEInstrInfo::compareOpndSize(unsigned Opc,
538*9880d681SAndroid Build Coastguard Worker                                  const MachineFunction &MF) const {
539*9880d681SAndroid Build Coastguard Worker   const MCInstrDesc &Desc = get(Opc);
540*9880d681SAndroid Build Coastguard Worker   assert(Desc.NumOperands == 2 && "Unary instruction expected.");
541*9880d681SAndroid Build Coastguard Worker   const MipsRegisterInfo *RI = &getRegisterInfo();
542*9880d681SAndroid Build Coastguard Worker   unsigned DstRegSize = getRegClass(Desc, 0, RI, MF)->getSize();
543*9880d681SAndroid Build Coastguard Worker   unsigned SrcRegSize = getRegClass(Desc, 1, RI, MF)->getSize();
544*9880d681SAndroid Build Coastguard Worker 
545*9880d681SAndroid Build Coastguard Worker   return std::make_pair(DstRegSize > SrcRegSize, DstRegSize < SrcRegSize);
546*9880d681SAndroid Build Coastguard Worker }
547*9880d681SAndroid Build Coastguard Worker 
expandPseudoMFHiLo(MachineBasicBlock & MBB,MachineBasicBlock::iterator I,unsigned NewOpc) const548*9880d681SAndroid Build Coastguard Worker void MipsSEInstrInfo::expandPseudoMFHiLo(MachineBasicBlock &MBB,
549*9880d681SAndroid Build Coastguard Worker                                          MachineBasicBlock::iterator I,
550*9880d681SAndroid Build Coastguard Worker                                          unsigned NewOpc) const {
551*9880d681SAndroid Build Coastguard Worker   BuildMI(MBB, I, I->getDebugLoc(), get(NewOpc), I->getOperand(0).getReg());
552*9880d681SAndroid Build Coastguard Worker }
553*9880d681SAndroid Build Coastguard Worker 
expandPseudoMTLoHi(MachineBasicBlock & MBB,MachineBasicBlock::iterator I,unsigned LoOpc,unsigned HiOpc,bool HasExplicitDef) const554*9880d681SAndroid Build Coastguard Worker void MipsSEInstrInfo::expandPseudoMTLoHi(MachineBasicBlock &MBB,
555*9880d681SAndroid Build Coastguard Worker                                          MachineBasicBlock::iterator I,
556*9880d681SAndroid Build Coastguard Worker                                          unsigned LoOpc,
557*9880d681SAndroid Build Coastguard Worker                                          unsigned HiOpc,
558*9880d681SAndroid Build Coastguard Worker                                          bool HasExplicitDef) const {
559*9880d681SAndroid Build Coastguard Worker   // Expand
560*9880d681SAndroid Build Coastguard Worker   //  lo_hi pseudomtlohi $gpr0, $gpr1
561*9880d681SAndroid Build Coastguard Worker   // to these two instructions:
562*9880d681SAndroid Build Coastguard Worker   //  mtlo $gpr0
563*9880d681SAndroid Build Coastguard Worker   //  mthi $gpr1
564*9880d681SAndroid Build Coastguard Worker 
565*9880d681SAndroid Build Coastguard Worker   DebugLoc DL = I->getDebugLoc();
566*9880d681SAndroid Build Coastguard Worker   const MachineOperand &SrcLo = I->getOperand(1), &SrcHi = I->getOperand(2);
567*9880d681SAndroid Build Coastguard Worker   MachineInstrBuilder LoInst = BuildMI(MBB, I, DL, get(LoOpc));
568*9880d681SAndroid Build Coastguard Worker   MachineInstrBuilder HiInst = BuildMI(MBB, I, DL, get(HiOpc));
569*9880d681SAndroid Build Coastguard Worker 
570*9880d681SAndroid Build Coastguard Worker   // Add lo/hi registers if the mtlo/hi instructions created have explicit
571*9880d681SAndroid Build Coastguard Worker   // def registers.
572*9880d681SAndroid Build Coastguard Worker   if (HasExplicitDef) {
573*9880d681SAndroid Build Coastguard Worker     unsigned DstReg = I->getOperand(0).getReg();
574*9880d681SAndroid Build Coastguard Worker     unsigned DstLo = getRegisterInfo().getSubReg(DstReg, Mips::sub_lo);
575*9880d681SAndroid Build Coastguard Worker     unsigned DstHi = getRegisterInfo().getSubReg(DstReg, Mips::sub_hi);
576*9880d681SAndroid Build Coastguard Worker     LoInst.addReg(DstLo, RegState::Define);
577*9880d681SAndroid Build Coastguard Worker     HiInst.addReg(DstHi, RegState::Define);
578*9880d681SAndroid Build Coastguard Worker   }
579*9880d681SAndroid Build Coastguard Worker 
580*9880d681SAndroid Build Coastguard Worker   LoInst.addReg(SrcLo.getReg(), getKillRegState(SrcLo.isKill()));
581*9880d681SAndroid Build Coastguard Worker   HiInst.addReg(SrcHi.getReg(), getKillRegState(SrcHi.isKill()));
582*9880d681SAndroid Build Coastguard Worker }
583*9880d681SAndroid Build Coastguard Worker 
expandCvtFPInt(MachineBasicBlock & MBB,MachineBasicBlock::iterator I,unsigned CvtOpc,unsigned MovOpc,bool IsI64) const584*9880d681SAndroid Build Coastguard Worker void MipsSEInstrInfo::expandCvtFPInt(MachineBasicBlock &MBB,
585*9880d681SAndroid Build Coastguard Worker                                      MachineBasicBlock::iterator I,
586*9880d681SAndroid Build Coastguard Worker                                      unsigned CvtOpc, unsigned MovOpc,
587*9880d681SAndroid Build Coastguard Worker                                      bool IsI64) const {
588*9880d681SAndroid Build Coastguard Worker   const MCInstrDesc &CvtDesc = get(CvtOpc), &MovDesc = get(MovOpc);
589*9880d681SAndroid Build Coastguard Worker   const MachineOperand &Dst = I->getOperand(0), &Src = I->getOperand(1);
590*9880d681SAndroid Build Coastguard Worker   unsigned DstReg = Dst.getReg(), SrcReg = Src.getReg(), TmpReg = DstReg;
591*9880d681SAndroid Build Coastguard Worker   unsigned KillSrc =  getKillRegState(Src.isKill());
592*9880d681SAndroid Build Coastguard Worker   DebugLoc DL = I->getDebugLoc();
593*9880d681SAndroid Build Coastguard Worker   bool DstIsLarger, SrcIsLarger;
594*9880d681SAndroid Build Coastguard Worker 
595*9880d681SAndroid Build Coastguard Worker   std::tie(DstIsLarger, SrcIsLarger) =
596*9880d681SAndroid Build Coastguard Worker       compareOpndSize(CvtOpc, *MBB.getParent());
597*9880d681SAndroid Build Coastguard Worker 
598*9880d681SAndroid Build Coastguard Worker   if (DstIsLarger)
599*9880d681SAndroid Build Coastguard Worker     TmpReg = getRegisterInfo().getSubReg(DstReg, Mips::sub_lo);
600*9880d681SAndroid Build Coastguard Worker 
601*9880d681SAndroid Build Coastguard Worker   if (SrcIsLarger)
602*9880d681SAndroid Build Coastguard Worker     DstReg = getRegisterInfo().getSubReg(DstReg, Mips::sub_lo);
603*9880d681SAndroid Build Coastguard Worker 
604*9880d681SAndroid Build Coastguard Worker   BuildMI(MBB, I, DL, MovDesc, TmpReg).addReg(SrcReg, KillSrc);
605*9880d681SAndroid Build Coastguard Worker   BuildMI(MBB, I, DL, CvtDesc, DstReg).addReg(TmpReg, RegState::Kill);
606*9880d681SAndroid Build Coastguard Worker }
607*9880d681SAndroid Build Coastguard Worker 
expandExtractElementF64(MachineBasicBlock & MBB,MachineBasicBlock::iterator I,bool FP64) const608*9880d681SAndroid Build Coastguard Worker void MipsSEInstrInfo::expandExtractElementF64(MachineBasicBlock &MBB,
609*9880d681SAndroid Build Coastguard Worker                                               MachineBasicBlock::iterator I,
610*9880d681SAndroid Build Coastguard Worker                                               bool FP64) const {
611*9880d681SAndroid Build Coastguard Worker   unsigned DstReg = I->getOperand(0).getReg();
612*9880d681SAndroid Build Coastguard Worker   unsigned SrcReg = I->getOperand(1).getReg();
613*9880d681SAndroid Build Coastguard Worker   unsigned N = I->getOperand(2).getImm();
614*9880d681SAndroid Build Coastguard Worker   DebugLoc dl = I->getDebugLoc();
615*9880d681SAndroid Build Coastguard Worker 
616*9880d681SAndroid Build Coastguard Worker   assert(N < 2 && "Invalid immediate");
617*9880d681SAndroid Build Coastguard Worker   unsigned SubIdx = N ? Mips::sub_hi : Mips::sub_lo;
618*9880d681SAndroid Build Coastguard Worker   unsigned SubReg = getRegisterInfo().getSubReg(SrcReg, SubIdx);
619*9880d681SAndroid Build Coastguard Worker 
620*9880d681SAndroid Build Coastguard Worker   // FPXX on MIPS-II or MIPS32r1 should have been handled with a spill/reload
621*9880d681SAndroid Build Coastguard Worker   // in MipsSEFrameLowering.cpp.
622*9880d681SAndroid Build Coastguard Worker   assert(!(Subtarget.isABI_FPXX() && !Subtarget.hasMips32r2()));
623*9880d681SAndroid Build Coastguard Worker 
624*9880d681SAndroid Build Coastguard Worker   // FP64A (FP64 with nooddspreg) should have been handled with a spill/reload
625*9880d681SAndroid Build Coastguard Worker   // in MipsSEFrameLowering.cpp.
626*9880d681SAndroid Build Coastguard Worker   assert(!(Subtarget.isFP64bit() && !Subtarget.useOddSPReg()));
627*9880d681SAndroid Build Coastguard Worker 
628*9880d681SAndroid Build Coastguard Worker   if (SubIdx == Mips::sub_hi && Subtarget.hasMTHC1()) {
629*9880d681SAndroid Build Coastguard Worker     // FIXME: Strictly speaking MFHC1 only reads the top 32-bits however, we
630*9880d681SAndroid Build Coastguard Worker     //        claim to read the whole 64-bits as part of a white lie used to
631*9880d681SAndroid Build Coastguard Worker     //        temporarily work around a widespread bug in the -mfp64 support.
632*9880d681SAndroid Build Coastguard Worker     //        The problem is that none of the 32-bit fpu ops mention the fact
633*9880d681SAndroid Build Coastguard Worker     //        that they clobber the upper 32-bits of the 64-bit FPR. Fixing that
634*9880d681SAndroid Build Coastguard Worker     //        requires a major overhaul of the FPU implementation which can't
635*9880d681SAndroid Build Coastguard Worker     //        be done right now due to time constraints.
636*9880d681SAndroid Build Coastguard Worker     //        MFHC1 is one of two instructions that are affected since they are
637*9880d681SAndroid Build Coastguard Worker     //        the only instructions that don't read the lower 32-bits.
638*9880d681SAndroid Build Coastguard Worker     //        We therefore pretend that it reads the bottom 32-bits to
639*9880d681SAndroid Build Coastguard Worker     //        artificially create a dependency and prevent the scheduler
640*9880d681SAndroid Build Coastguard Worker     //        changing the behaviour of the code.
641*9880d681SAndroid Build Coastguard Worker     BuildMI(MBB, I, dl, get(FP64 ? Mips::MFHC1_D64 : Mips::MFHC1_D32), DstReg)
642*9880d681SAndroid Build Coastguard Worker         .addReg(SrcReg);
643*9880d681SAndroid Build Coastguard Worker   } else
644*9880d681SAndroid Build Coastguard Worker     BuildMI(MBB, I, dl, get(Mips::MFC1), DstReg).addReg(SubReg);
645*9880d681SAndroid Build Coastguard Worker }
646*9880d681SAndroid Build Coastguard Worker 
expandBuildPairF64(MachineBasicBlock & MBB,MachineBasicBlock::iterator I,bool FP64) const647*9880d681SAndroid Build Coastguard Worker void MipsSEInstrInfo::expandBuildPairF64(MachineBasicBlock &MBB,
648*9880d681SAndroid Build Coastguard Worker                                          MachineBasicBlock::iterator I,
649*9880d681SAndroid Build Coastguard Worker                                          bool FP64) const {
650*9880d681SAndroid Build Coastguard Worker   unsigned DstReg = I->getOperand(0).getReg();
651*9880d681SAndroid Build Coastguard Worker   unsigned LoReg = I->getOperand(1).getReg(), HiReg = I->getOperand(2).getReg();
652*9880d681SAndroid Build Coastguard Worker   const MCInstrDesc& Mtc1Tdd = get(Mips::MTC1);
653*9880d681SAndroid Build Coastguard Worker   DebugLoc dl = I->getDebugLoc();
654*9880d681SAndroid Build Coastguard Worker   const TargetRegisterInfo &TRI = getRegisterInfo();
655*9880d681SAndroid Build Coastguard Worker 
656*9880d681SAndroid Build Coastguard Worker   // When mthc1 is available, use:
657*9880d681SAndroid Build Coastguard Worker   //   mtc1 Lo, $fp
658*9880d681SAndroid Build Coastguard Worker   //   mthc1 Hi, $fp
659*9880d681SAndroid Build Coastguard Worker   //
660*9880d681SAndroid Build Coastguard Worker   // Otherwise, for O32 FPXX ABI:
661*9880d681SAndroid Build Coastguard Worker   //   spill + reload via ldc1
662*9880d681SAndroid Build Coastguard Worker   // This case is handled by the frame lowering code.
663*9880d681SAndroid Build Coastguard Worker   //
664*9880d681SAndroid Build Coastguard Worker   // Otherwise, for FP32:
665*9880d681SAndroid Build Coastguard Worker   //   mtc1 Lo, $fp
666*9880d681SAndroid Build Coastguard Worker   //   mtc1 Hi, $fp + 1
667*9880d681SAndroid Build Coastguard Worker   //
668*9880d681SAndroid Build Coastguard Worker   // The case where dmtc1 is available doesn't need to be handled here
669*9880d681SAndroid Build Coastguard Worker   // because it never creates a BuildPairF64 node.
670*9880d681SAndroid Build Coastguard Worker 
671*9880d681SAndroid Build Coastguard Worker   // FPXX on MIPS-II or MIPS32r1 should have been handled with a spill/reload
672*9880d681SAndroid Build Coastguard Worker   // in MipsSEFrameLowering.cpp.
673*9880d681SAndroid Build Coastguard Worker   assert(!(Subtarget.isABI_FPXX() && !Subtarget.hasMips32r2()));
674*9880d681SAndroid Build Coastguard Worker 
675*9880d681SAndroid Build Coastguard Worker   // FP64A (FP64 with nooddspreg) should have been handled with a spill/reload
676*9880d681SAndroid Build Coastguard Worker   // in MipsSEFrameLowering.cpp.
677*9880d681SAndroid Build Coastguard Worker   assert(!(Subtarget.isFP64bit() && !Subtarget.useOddSPReg()));
678*9880d681SAndroid Build Coastguard Worker 
679*9880d681SAndroid Build Coastguard Worker   BuildMI(MBB, I, dl, Mtc1Tdd, TRI.getSubReg(DstReg, Mips::sub_lo))
680*9880d681SAndroid Build Coastguard Worker     .addReg(LoReg);
681*9880d681SAndroid Build Coastguard Worker 
682*9880d681SAndroid Build Coastguard Worker   if (Subtarget.hasMTHC1()) {
683*9880d681SAndroid Build Coastguard Worker     // FIXME: The .addReg(DstReg) is a white lie used to temporarily work
684*9880d681SAndroid Build Coastguard Worker     //        around a widespread bug in the -mfp64 support.
685*9880d681SAndroid Build Coastguard Worker     //        The problem is that none of the 32-bit fpu ops mention the fact
686*9880d681SAndroid Build Coastguard Worker     //        that they clobber the upper 32-bits of the 64-bit FPR. Fixing that
687*9880d681SAndroid Build Coastguard Worker     //        requires a major overhaul of the FPU implementation which can't
688*9880d681SAndroid Build Coastguard Worker     //        be done right now due to time constraints.
689*9880d681SAndroid Build Coastguard Worker     //        MTHC1 is one of two instructions that are affected since they are
690*9880d681SAndroid Build Coastguard Worker     //        the only instructions that don't read the lower 32-bits.
691*9880d681SAndroid Build Coastguard Worker     //        We therefore pretend that it reads the bottom 32-bits to
692*9880d681SAndroid Build Coastguard Worker     //        artificially create a dependency and prevent the scheduler
693*9880d681SAndroid Build Coastguard Worker     //        changing the behaviour of the code.
694*9880d681SAndroid Build Coastguard Worker     BuildMI(MBB, I, dl, get(FP64 ? Mips::MTHC1_D64 : Mips::MTHC1_D32), DstReg)
695*9880d681SAndroid Build Coastguard Worker         .addReg(DstReg)
696*9880d681SAndroid Build Coastguard Worker         .addReg(HiReg);
697*9880d681SAndroid Build Coastguard Worker   } else if (Subtarget.isABI_FPXX())
698*9880d681SAndroid Build Coastguard Worker     llvm_unreachable("BuildPairF64 not expanded in frame lowering code!");
699*9880d681SAndroid Build Coastguard Worker   else
700*9880d681SAndroid Build Coastguard Worker     BuildMI(MBB, I, dl, Mtc1Tdd, TRI.getSubReg(DstReg, Mips::sub_hi))
701*9880d681SAndroid Build Coastguard Worker       .addReg(HiReg);
702*9880d681SAndroid Build Coastguard Worker }
703*9880d681SAndroid Build Coastguard Worker 
expandEhReturn(MachineBasicBlock & MBB,MachineBasicBlock::iterator I) const704*9880d681SAndroid Build Coastguard Worker void MipsSEInstrInfo::expandEhReturn(MachineBasicBlock &MBB,
705*9880d681SAndroid Build Coastguard Worker                                      MachineBasicBlock::iterator I) const {
706*9880d681SAndroid Build Coastguard Worker   // This pseudo instruction is generated as part of the lowering of
707*9880d681SAndroid Build Coastguard Worker   // ISD::EH_RETURN. We convert it to a stack increment by OffsetReg, and
708*9880d681SAndroid Build Coastguard Worker   // indirect jump to TargetReg
709*9880d681SAndroid Build Coastguard Worker   MipsABIInfo ABI = Subtarget.getABI();
710*9880d681SAndroid Build Coastguard Worker   unsigned ADDU = ABI.GetPtrAdduOp();
711*9880d681SAndroid Build Coastguard Worker   unsigned SP = Subtarget.isGP64bit() ? Mips::SP_64 : Mips::SP;
712*9880d681SAndroid Build Coastguard Worker   unsigned RA = Subtarget.isGP64bit() ? Mips::RA_64 : Mips::RA;
713*9880d681SAndroid Build Coastguard Worker   unsigned T9 = Subtarget.isGP64bit() ? Mips::T9_64 : Mips::T9;
714*9880d681SAndroid Build Coastguard Worker   unsigned ZERO = Subtarget.isGP64bit() ? Mips::ZERO_64 : Mips::ZERO;
715*9880d681SAndroid Build Coastguard Worker   unsigned OffsetReg = I->getOperand(0).getReg();
716*9880d681SAndroid Build Coastguard Worker   unsigned TargetReg = I->getOperand(1).getReg();
717*9880d681SAndroid Build Coastguard Worker 
718*9880d681SAndroid Build Coastguard Worker   // addu $ra, $v0, $zero
719*9880d681SAndroid Build Coastguard Worker   // addu $sp, $sp, $v1
720*9880d681SAndroid Build Coastguard Worker   // jr   $ra (via RetRA)
721*9880d681SAndroid Build Coastguard Worker   const TargetMachine &TM = MBB.getParent()->getTarget();
722*9880d681SAndroid Build Coastguard Worker   if (TM.isPositionIndependent())
723*9880d681SAndroid Build Coastguard Worker     BuildMI(MBB, I, I->getDebugLoc(), get(ADDU), T9)
724*9880d681SAndroid Build Coastguard Worker         .addReg(TargetReg)
725*9880d681SAndroid Build Coastguard Worker         .addReg(ZERO);
726*9880d681SAndroid Build Coastguard Worker   BuildMI(MBB, I, I->getDebugLoc(), get(ADDU), RA)
727*9880d681SAndroid Build Coastguard Worker       .addReg(TargetReg)
728*9880d681SAndroid Build Coastguard Worker       .addReg(ZERO);
729*9880d681SAndroid Build Coastguard Worker   BuildMI(MBB, I, I->getDebugLoc(), get(ADDU), SP).addReg(SP).addReg(OffsetReg);
730*9880d681SAndroid Build Coastguard Worker   expandRetRA(MBB, I);
731*9880d681SAndroid Build Coastguard Worker }
732*9880d681SAndroid Build Coastguard Worker 
createMipsSEInstrInfo(const MipsSubtarget & STI)733*9880d681SAndroid Build Coastguard Worker const MipsInstrInfo *llvm::createMipsSEInstrInfo(const MipsSubtarget &STI) {
734*9880d681SAndroid Build Coastguard Worker   return new MipsSEInstrInfo(STI);
735*9880d681SAndroid Build Coastguard Worker }
736