xref: /aosp_15_r20/external/llvm/lib/Target/Mips/MCTargetDesc/MipsMCCodeEmitter.cpp (revision 9880d6810fe72a1726cb53787c6711e909410d58)
1*9880d681SAndroid Build Coastguard Worker //===-- MipsMCCodeEmitter.cpp - Convert Mips Code to Machine Code ---------===//
2*9880d681SAndroid Build Coastguard Worker //
3*9880d681SAndroid Build Coastguard Worker //                     The LLVM Compiler Infrastructure
4*9880d681SAndroid Build Coastguard Worker //
5*9880d681SAndroid Build Coastguard Worker // This file is distributed under the University of Illinois Open Source
6*9880d681SAndroid Build Coastguard Worker // License. See LICENSE.TXT for details.
7*9880d681SAndroid Build Coastguard Worker //
8*9880d681SAndroid Build Coastguard Worker //===----------------------------------------------------------------------===//
9*9880d681SAndroid Build Coastguard Worker //
10*9880d681SAndroid Build Coastguard Worker // This file implements the MipsMCCodeEmitter class.
11*9880d681SAndroid Build Coastguard Worker //
12*9880d681SAndroid Build Coastguard Worker //===----------------------------------------------------------------------===//
13*9880d681SAndroid Build Coastguard Worker //
14*9880d681SAndroid Build Coastguard Worker 
15*9880d681SAndroid Build Coastguard Worker #include "MipsMCCodeEmitter.h"
16*9880d681SAndroid Build Coastguard Worker #include "MCTargetDesc/MipsFixupKinds.h"
17*9880d681SAndroid Build Coastguard Worker #include "MCTargetDesc/MipsMCExpr.h"
18*9880d681SAndroid Build Coastguard Worker #include "MCTargetDesc/MipsMCTargetDesc.h"
19*9880d681SAndroid Build Coastguard Worker #include "llvm/ADT/APFloat.h"
20*9880d681SAndroid Build Coastguard Worker #include "llvm/ADT/SmallVector.h"
21*9880d681SAndroid Build Coastguard Worker #include "llvm/MC/MCContext.h"
22*9880d681SAndroid Build Coastguard Worker #include "llvm/MC/MCExpr.h"
23*9880d681SAndroid Build Coastguard Worker #include "llvm/MC/MCFixup.h"
24*9880d681SAndroid Build Coastguard Worker #include "llvm/MC/MCInst.h"
25*9880d681SAndroid Build Coastguard Worker #include "llvm/MC/MCInstrInfo.h"
26*9880d681SAndroid Build Coastguard Worker #include "llvm/MC/MCRegisterInfo.h"
27*9880d681SAndroid Build Coastguard Worker #include "llvm/MC/MCSubtargetInfo.h"
28*9880d681SAndroid Build Coastguard Worker #include "llvm/Support/raw_ostream.h"
29*9880d681SAndroid Build Coastguard Worker 
30*9880d681SAndroid Build Coastguard Worker #define DEBUG_TYPE "mccodeemitter"
31*9880d681SAndroid Build Coastguard Worker 
32*9880d681SAndroid Build Coastguard Worker #define GET_INSTRMAP_INFO
33*9880d681SAndroid Build Coastguard Worker #include "MipsGenInstrInfo.inc"
34*9880d681SAndroid Build Coastguard Worker #undef GET_INSTRMAP_INFO
35*9880d681SAndroid Build Coastguard Worker 
36*9880d681SAndroid Build Coastguard Worker namespace llvm {
createMipsMCCodeEmitterEB(const MCInstrInfo & MCII,const MCRegisterInfo & MRI,MCContext & Ctx)37*9880d681SAndroid Build Coastguard Worker MCCodeEmitter *createMipsMCCodeEmitterEB(const MCInstrInfo &MCII,
38*9880d681SAndroid Build Coastguard Worker                                          const MCRegisterInfo &MRI,
39*9880d681SAndroid Build Coastguard Worker                                          MCContext &Ctx) {
40*9880d681SAndroid Build Coastguard Worker   return new MipsMCCodeEmitter(MCII, Ctx, false);
41*9880d681SAndroid Build Coastguard Worker }
42*9880d681SAndroid Build Coastguard Worker 
createMipsMCCodeEmitterEL(const MCInstrInfo & MCII,const MCRegisterInfo & MRI,MCContext & Ctx)43*9880d681SAndroid Build Coastguard Worker MCCodeEmitter *createMipsMCCodeEmitterEL(const MCInstrInfo &MCII,
44*9880d681SAndroid Build Coastguard Worker                                          const MCRegisterInfo &MRI,
45*9880d681SAndroid Build Coastguard Worker                                          MCContext &Ctx) {
46*9880d681SAndroid Build Coastguard Worker   return new MipsMCCodeEmitter(MCII, Ctx, true);
47*9880d681SAndroid Build Coastguard Worker }
48*9880d681SAndroid Build Coastguard Worker } // End of namespace llvm.
49*9880d681SAndroid Build Coastguard Worker 
50*9880d681SAndroid Build Coastguard Worker // If the D<shift> instruction has a shift amount that is greater
51*9880d681SAndroid Build Coastguard Worker // than 31 (checked in calling routine), lower it to a D<shift>32 instruction
LowerLargeShift(MCInst & Inst)52*9880d681SAndroid Build Coastguard Worker static void LowerLargeShift(MCInst& Inst) {
53*9880d681SAndroid Build Coastguard Worker 
54*9880d681SAndroid Build Coastguard Worker   assert(Inst.getNumOperands() == 3 && "Invalid no. of operands for shift!");
55*9880d681SAndroid Build Coastguard Worker   assert(Inst.getOperand(2).isImm());
56*9880d681SAndroid Build Coastguard Worker 
57*9880d681SAndroid Build Coastguard Worker   int64_t Shift = Inst.getOperand(2).getImm();
58*9880d681SAndroid Build Coastguard Worker   if (Shift <= 31)
59*9880d681SAndroid Build Coastguard Worker     return; // Do nothing
60*9880d681SAndroid Build Coastguard Worker   Shift -= 32;
61*9880d681SAndroid Build Coastguard Worker 
62*9880d681SAndroid Build Coastguard Worker   // saminus32
63*9880d681SAndroid Build Coastguard Worker   Inst.getOperand(2).setImm(Shift);
64*9880d681SAndroid Build Coastguard Worker 
65*9880d681SAndroid Build Coastguard Worker   switch (Inst.getOpcode()) {
66*9880d681SAndroid Build Coastguard Worker   default:
67*9880d681SAndroid Build Coastguard Worker     // Calling function is not synchronized
68*9880d681SAndroid Build Coastguard Worker     llvm_unreachable("Unexpected shift instruction");
69*9880d681SAndroid Build Coastguard Worker   case Mips::DSLL:
70*9880d681SAndroid Build Coastguard Worker     Inst.setOpcode(Mips::DSLL32);
71*9880d681SAndroid Build Coastguard Worker     return;
72*9880d681SAndroid Build Coastguard Worker   case Mips::DSRL:
73*9880d681SAndroid Build Coastguard Worker     Inst.setOpcode(Mips::DSRL32);
74*9880d681SAndroid Build Coastguard Worker     return;
75*9880d681SAndroid Build Coastguard Worker   case Mips::DSRA:
76*9880d681SAndroid Build Coastguard Worker     Inst.setOpcode(Mips::DSRA32);
77*9880d681SAndroid Build Coastguard Worker     return;
78*9880d681SAndroid Build Coastguard Worker   case Mips::DROTR:
79*9880d681SAndroid Build Coastguard Worker     Inst.setOpcode(Mips::DROTR32);
80*9880d681SAndroid Build Coastguard Worker     return;
81*9880d681SAndroid Build Coastguard Worker   case Mips::DSLL_MM64R6:
82*9880d681SAndroid Build Coastguard Worker     Inst.setOpcode(Mips::DSLL32_MM64R6);
83*9880d681SAndroid Build Coastguard Worker     return;
84*9880d681SAndroid Build Coastguard Worker   case Mips::DSRL_MM64R6:
85*9880d681SAndroid Build Coastguard Worker     Inst.setOpcode(Mips::DSRL32_MM64R6);
86*9880d681SAndroid Build Coastguard Worker     return;
87*9880d681SAndroid Build Coastguard Worker   case Mips::DSRA_MM64R6:
88*9880d681SAndroid Build Coastguard Worker     Inst.setOpcode(Mips::DSRA32_MM64R6);
89*9880d681SAndroid Build Coastguard Worker     return;
90*9880d681SAndroid Build Coastguard Worker   case Mips::DROTR_MM64R6:
91*9880d681SAndroid Build Coastguard Worker     Inst.setOpcode(Mips::DROTR32_MM64R6);
92*9880d681SAndroid Build Coastguard Worker     return;
93*9880d681SAndroid Build Coastguard Worker   }
94*9880d681SAndroid Build Coastguard Worker }
95*9880d681SAndroid Build Coastguard Worker 
96*9880d681SAndroid Build Coastguard Worker // Pick a DINS instruction variant based on the pos and size operands
LowerDins(MCInst & InstIn)97*9880d681SAndroid Build Coastguard Worker static void LowerDins(MCInst& InstIn) {
98*9880d681SAndroid Build Coastguard Worker   assert(InstIn.getNumOperands() == 5 &&
99*9880d681SAndroid Build Coastguard Worker          "Invalid no. of machine operands for DINS!");
100*9880d681SAndroid Build Coastguard Worker 
101*9880d681SAndroid Build Coastguard Worker   assert(InstIn.getOperand(2).isImm());
102*9880d681SAndroid Build Coastguard Worker   int64_t pos = InstIn.getOperand(2).getImm();
103*9880d681SAndroid Build Coastguard Worker   assert(InstIn.getOperand(3).isImm());
104*9880d681SAndroid Build Coastguard Worker   int64_t size = InstIn.getOperand(3).getImm();
105*9880d681SAndroid Build Coastguard Worker 
106*9880d681SAndroid Build Coastguard Worker   if (size <= 32) {
107*9880d681SAndroid Build Coastguard Worker     if (pos < 32)  // DINS, do nothing
108*9880d681SAndroid Build Coastguard Worker       return;
109*9880d681SAndroid Build Coastguard Worker     // DINSU
110*9880d681SAndroid Build Coastguard Worker     InstIn.getOperand(2).setImm(pos - 32);
111*9880d681SAndroid Build Coastguard Worker     InstIn.setOpcode(Mips::DINSU);
112*9880d681SAndroid Build Coastguard Worker     return;
113*9880d681SAndroid Build Coastguard Worker   }
114*9880d681SAndroid Build Coastguard Worker   // DINSM
115*9880d681SAndroid Build Coastguard Worker   assert(pos < 32 && "DINS cannot have both size and pos > 32");
116*9880d681SAndroid Build Coastguard Worker   InstIn.getOperand(3).setImm(size - 32);
117*9880d681SAndroid Build Coastguard Worker   InstIn.setOpcode(Mips::DINSM);
118*9880d681SAndroid Build Coastguard Worker   return;
119*9880d681SAndroid Build Coastguard Worker }
120*9880d681SAndroid Build Coastguard Worker 
121*9880d681SAndroid Build Coastguard Worker // Fix a bad compact branch encoding for beqc/bnec.
LowerCompactBranch(MCInst & Inst) const122*9880d681SAndroid Build Coastguard Worker void MipsMCCodeEmitter::LowerCompactBranch(MCInst& Inst) const {
123*9880d681SAndroid Build Coastguard Worker 
124*9880d681SAndroid Build Coastguard Worker   // Encoding may be illegal !(rs < rt), but this situation is
125*9880d681SAndroid Build Coastguard Worker   // easily fixed.
126*9880d681SAndroid Build Coastguard Worker   unsigned RegOp0 = Inst.getOperand(0).getReg();
127*9880d681SAndroid Build Coastguard Worker   unsigned RegOp1 = Inst.getOperand(1).getReg();
128*9880d681SAndroid Build Coastguard Worker 
129*9880d681SAndroid Build Coastguard Worker   unsigned Reg0 =  Ctx.getRegisterInfo()->getEncodingValue(RegOp0);
130*9880d681SAndroid Build Coastguard Worker   unsigned Reg1 =  Ctx.getRegisterInfo()->getEncodingValue(RegOp1);
131*9880d681SAndroid Build Coastguard Worker 
132*9880d681SAndroid Build Coastguard Worker   if (Inst.getOpcode() == Mips::BNEC || Inst.getOpcode() == Mips::BEQC) {
133*9880d681SAndroid Build Coastguard Worker     assert(Reg0 != Reg1 && "Instruction has bad operands ($rs == $rt)!");
134*9880d681SAndroid Build Coastguard Worker     if (Reg0 < Reg1)
135*9880d681SAndroid Build Coastguard Worker       return;
136*9880d681SAndroid Build Coastguard Worker   } else if (Inst.getOpcode() == Mips::BNVC || Inst.getOpcode() == Mips::BOVC) {
137*9880d681SAndroid Build Coastguard Worker     if (Reg0 >= Reg1)
138*9880d681SAndroid Build Coastguard Worker       return;
139*9880d681SAndroid Build Coastguard Worker   } else if (Inst.getOpcode() == Mips::BNVC_MMR6 ||
140*9880d681SAndroid Build Coastguard Worker              Inst.getOpcode() == Mips::BOVC_MMR6) {
141*9880d681SAndroid Build Coastguard Worker     if (Reg1 >= Reg0)
142*9880d681SAndroid Build Coastguard Worker       return;
143*9880d681SAndroid Build Coastguard Worker   } else
144*9880d681SAndroid Build Coastguard Worker    llvm_unreachable("Cannot rewrite unknown branch!");
145*9880d681SAndroid Build Coastguard Worker 
146*9880d681SAndroid Build Coastguard Worker   Inst.getOperand(0).setReg(RegOp1);
147*9880d681SAndroid Build Coastguard Worker   Inst.getOperand(1).setReg(RegOp0);
148*9880d681SAndroid Build Coastguard Worker 
149*9880d681SAndroid Build Coastguard Worker }
150*9880d681SAndroid Build Coastguard Worker 
isMicroMips(const MCSubtargetInfo & STI) const151*9880d681SAndroid Build Coastguard Worker bool MipsMCCodeEmitter::isMicroMips(const MCSubtargetInfo &STI) const {
152*9880d681SAndroid Build Coastguard Worker   return STI.getFeatureBits()[Mips::FeatureMicroMips];
153*9880d681SAndroid Build Coastguard Worker }
154*9880d681SAndroid Build Coastguard Worker 
isMips32r6(const MCSubtargetInfo & STI) const155*9880d681SAndroid Build Coastguard Worker bool MipsMCCodeEmitter::isMips32r6(const MCSubtargetInfo &STI) const {
156*9880d681SAndroid Build Coastguard Worker   return STI.getFeatureBits()[Mips::FeatureMips32r6];
157*9880d681SAndroid Build Coastguard Worker }
158*9880d681SAndroid Build Coastguard Worker 
EmitByte(unsigned char C,raw_ostream & OS) const159*9880d681SAndroid Build Coastguard Worker void MipsMCCodeEmitter::EmitByte(unsigned char C, raw_ostream &OS) const {
160*9880d681SAndroid Build Coastguard Worker   OS << (char)C;
161*9880d681SAndroid Build Coastguard Worker }
162*9880d681SAndroid Build Coastguard Worker 
EmitInstruction(uint64_t Val,unsigned Size,const MCSubtargetInfo & STI,raw_ostream & OS) const163*9880d681SAndroid Build Coastguard Worker void MipsMCCodeEmitter::EmitInstruction(uint64_t Val, unsigned Size,
164*9880d681SAndroid Build Coastguard Worker                                         const MCSubtargetInfo &STI,
165*9880d681SAndroid Build Coastguard Worker                                         raw_ostream &OS) const {
166*9880d681SAndroid Build Coastguard Worker   // Output the instruction encoding in little endian byte order.
167*9880d681SAndroid Build Coastguard Worker   // Little-endian byte ordering:
168*9880d681SAndroid Build Coastguard Worker   //   mips32r2:   4 | 3 | 2 | 1
169*9880d681SAndroid Build Coastguard Worker   //   microMIPS:  2 | 1 | 4 | 3
170*9880d681SAndroid Build Coastguard Worker   if (IsLittleEndian && Size == 4 && isMicroMips(STI)) {
171*9880d681SAndroid Build Coastguard Worker     EmitInstruction(Val >> 16, 2, STI, OS);
172*9880d681SAndroid Build Coastguard Worker     EmitInstruction(Val, 2, STI, OS);
173*9880d681SAndroid Build Coastguard Worker   } else {
174*9880d681SAndroid Build Coastguard Worker     for (unsigned i = 0; i < Size; ++i) {
175*9880d681SAndroid Build Coastguard Worker       unsigned Shift = IsLittleEndian ? i * 8 : (Size - 1 - i) * 8;
176*9880d681SAndroid Build Coastguard Worker       EmitByte((Val >> Shift) & 0xff, OS);
177*9880d681SAndroid Build Coastguard Worker     }
178*9880d681SAndroid Build Coastguard Worker   }
179*9880d681SAndroid Build Coastguard Worker }
180*9880d681SAndroid Build Coastguard Worker 
181*9880d681SAndroid Build Coastguard Worker /// encodeInstruction - Emit the instruction.
182*9880d681SAndroid Build Coastguard Worker /// Size the instruction with Desc.getSize().
183*9880d681SAndroid Build Coastguard Worker void MipsMCCodeEmitter::
encodeInstruction(const MCInst & MI,raw_ostream & OS,SmallVectorImpl<MCFixup> & Fixups,const MCSubtargetInfo & STI) const184*9880d681SAndroid Build Coastguard Worker encodeInstruction(const MCInst &MI, raw_ostream &OS,
185*9880d681SAndroid Build Coastguard Worker                   SmallVectorImpl<MCFixup> &Fixups,
186*9880d681SAndroid Build Coastguard Worker                   const MCSubtargetInfo &STI) const
187*9880d681SAndroid Build Coastguard Worker {
188*9880d681SAndroid Build Coastguard Worker 
189*9880d681SAndroid Build Coastguard Worker   // Non-pseudo instructions that get changed for direct object
190*9880d681SAndroid Build Coastguard Worker   // only based on operand values.
191*9880d681SAndroid Build Coastguard Worker   // If this list of instructions get much longer we will move
192*9880d681SAndroid Build Coastguard Worker   // the check to a function call. Until then, this is more efficient.
193*9880d681SAndroid Build Coastguard Worker   MCInst TmpInst = MI;
194*9880d681SAndroid Build Coastguard Worker   switch (MI.getOpcode()) {
195*9880d681SAndroid Build Coastguard Worker   // If shift amount is >= 32 it the inst needs to be lowered further
196*9880d681SAndroid Build Coastguard Worker   case Mips::DSLL:
197*9880d681SAndroid Build Coastguard Worker   case Mips::DSRL:
198*9880d681SAndroid Build Coastguard Worker   case Mips::DSRA:
199*9880d681SAndroid Build Coastguard Worker   case Mips::DROTR:
200*9880d681SAndroid Build Coastguard Worker   case Mips::DSLL_MM64R6:
201*9880d681SAndroid Build Coastguard Worker   case Mips::DSRL_MM64R6:
202*9880d681SAndroid Build Coastguard Worker   case Mips::DSRA_MM64R6:
203*9880d681SAndroid Build Coastguard Worker   case Mips::DROTR_MM64R6:
204*9880d681SAndroid Build Coastguard Worker     LowerLargeShift(TmpInst);
205*9880d681SAndroid Build Coastguard Worker     break;
206*9880d681SAndroid Build Coastguard Worker     // Double extract instruction is chosen by pos and size operands
207*9880d681SAndroid Build Coastguard Worker   case Mips::DINS:
208*9880d681SAndroid Build Coastguard Worker     LowerDins(TmpInst);
209*9880d681SAndroid Build Coastguard Worker     break;
210*9880d681SAndroid Build Coastguard Worker   // Compact branches, enforce encoding restrictions.
211*9880d681SAndroid Build Coastguard Worker   case Mips::BEQC:
212*9880d681SAndroid Build Coastguard Worker   case Mips::BNEC:
213*9880d681SAndroid Build Coastguard Worker   case Mips::BOVC:
214*9880d681SAndroid Build Coastguard Worker   case Mips::BOVC_MMR6:
215*9880d681SAndroid Build Coastguard Worker   case Mips::BNVC:
216*9880d681SAndroid Build Coastguard Worker   case Mips::BNVC_MMR6:
217*9880d681SAndroid Build Coastguard Worker     LowerCompactBranch(TmpInst);
218*9880d681SAndroid Build Coastguard Worker   }
219*9880d681SAndroid Build Coastguard Worker 
220*9880d681SAndroid Build Coastguard Worker   unsigned long N = Fixups.size();
221*9880d681SAndroid Build Coastguard Worker   uint32_t Binary = getBinaryCodeForInstr(TmpInst, Fixups, STI);
222*9880d681SAndroid Build Coastguard Worker 
223*9880d681SAndroid Build Coastguard Worker   // Check for unimplemented opcodes.
224*9880d681SAndroid Build Coastguard Worker   // Unfortunately in MIPS both NOP and SLL will come in with Binary == 0
225*9880d681SAndroid Build Coastguard Worker   // so we have to special check for them.
226*9880d681SAndroid Build Coastguard Worker   unsigned Opcode = TmpInst.getOpcode();
227*9880d681SAndroid Build Coastguard Worker   if ((Opcode != Mips::NOP) && (Opcode != Mips::SLL) &&
228*9880d681SAndroid Build Coastguard Worker       (Opcode != Mips::SLL_MM) && !Binary)
229*9880d681SAndroid Build Coastguard Worker     llvm_unreachable("unimplemented opcode in encodeInstruction()");
230*9880d681SAndroid Build Coastguard Worker 
231*9880d681SAndroid Build Coastguard Worker   int NewOpcode = -1;
232*9880d681SAndroid Build Coastguard Worker   if (isMicroMips(STI)) {
233*9880d681SAndroid Build Coastguard Worker     if (isMips32r6(STI)) {
234*9880d681SAndroid Build Coastguard Worker       NewOpcode = Mips::MipsR62MicroMipsR6(Opcode, Mips::Arch_micromipsr6);
235*9880d681SAndroid Build Coastguard Worker       if (NewOpcode == -1)
236*9880d681SAndroid Build Coastguard Worker         NewOpcode = Mips::Std2MicroMipsR6(Opcode, Mips::Arch_micromipsr6);
237*9880d681SAndroid Build Coastguard Worker     }
238*9880d681SAndroid Build Coastguard Worker     else
239*9880d681SAndroid Build Coastguard Worker       NewOpcode = Mips::Std2MicroMips(Opcode, Mips::Arch_micromips);
240*9880d681SAndroid Build Coastguard Worker 
241*9880d681SAndroid Build Coastguard Worker     // Check whether it is Dsp instruction.
242*9880d681SAndroid Build Coastguard Worker     if (NewOpcode == -1)
243*9880d681SAndroid Build Coastguard Worker       NewOpcode = Mips::Dsp2MicroMips(Opcode, Mips::Arch_mmdsp);
244*9880d681SAndroid Build Coastguard Worker 
245*9880d681SAndroid Build Coastguard Worker     if (NewOpcode != -1) {
246*9880d681SAndroid Build Coastguard Worker       if (Fixups.size() > N)
247*9880d681SAndroid Build Coastguard Worker         Fixups.pop_back();
248*9880d681SAndroid Build Coastguard Worker 
249*9880d681SAndroid Build Coastguard Worker       Opcode = NewOpcode;
250*9880d681SAndroid Build Coastguard Worker       TmpInst.setOpcode (NewOpcode);
251*9880d681SAndroid Build Coastguard Worker       Binary = getBinaryCodeForInstr(TmpInst, Fixups, STI);
252*9880d681SAndroid Build Coastguard Worker     }
253*9880d681SAndroid Build Coastguard Worker   }
254*9880d681SAndroid Build Coastguard Worker 
255*9880d681SAndroid Build Coastguard Worker   const MCInstrDesc &Desc = MCII.get(TmpInst.getOpcode());
256*9880d681SAndroid Build Coastguard Worker 
257*9880d681SAndroid Build Coastguard Worker   // Get byte count of instruction
258*9880d681SAndroid Build Coastguard Worker   unsigned Size = Desc.getSize();
259*9880d681SAndroid Build Coastguard Worker   if (!Size)
260*9880d681SAndroid Build Coastguard Worker     llvm_unreachable("Desc.getSize() returns 0");
261*9880d681SAndroid Build Coastguard Worker 
262*9880d681SAndroid Build Coastguard Worker   EmitInstruction(Binary, Size, STI, OS);
263*9880d681SAndroid Build Coastguard Worker }
264*9880d681SAndroid Build Coastguard Worker 
265*9880d681SAndroid Build Coastguard Worker /// getBranchTargetOpValue - Return binary encoding of the branch
266*9880d681SAndroid Build Coastguard Worker /// target operand. If the machine operand requires relocation,
267*9880d681SAndroid Build Coastguard Worker /// record the relocation and return zero.
268*9880d681SAndroid Build Coastguard Worker unsigned MipsMCCodeEmitter::
getBranchTargetOpValue(const MCInst & MI,unsigned OpNo,SmallVectorImpl<MCFixup> & Fixups,const MCSubtargetInfo & STI) const269*9880d681SAndroid Build Coastguard Worker getBranchTargetOpValue(const MCInst &MI, unsigned OpNo,
270*9880d681SAndroid Build Coastguard Worker                        SmallVectorImpl<MCFixup> &Fixups,
271*9880d681SAndroid Build Coastguard Worker                        const MCSubtargetInfo &STI) const {
272*9880d681SAndroid Build Coastguard Worker 
273*9880d681SAndroid Build Coastguard Worker   const MCOperand &MO = MI.getOperand(OpNo);
274*9880d681SAndroid Build Coastguard Worker 
275*9880d681SAndroid Build Coastguard Worker   // If the destination is an immediate, divide by 4.
276*9880d681SAndroid Build Coastguard Worker   if (MO.isImm()) return MO.getImm() >> 2;
277*9880d681SAndroid Build Coastguard Worker 
278*9880d681SAndroid Build Coastguard Worker   assert(MO.isExpr() &&
279*9880d681SAndroid Build Coastguard Worker          "getBranchTargetOpValue expects only expressions or immediates");
280*9880d681SAndroid Build Coastguard Worker 
281*9880d681SAndroid Build Coastguard Worker   const MCExpr *FixupExpression = MCBinaryExpr::createAdd(
282*9880d681SAndroid Build Coastguard Worker       MO.getExpr(), MCConstantExpr::create(-4, Ctx), Ctx);
283*9880d681SAndroid Build Coastguard Worker   Fixups.push_back(MCFixup::create(0, FixupExpression,
284*9880d681SAndroid Build Coastguard Worker                                    MCFixupKind(Mips::fixup_Mips_PC16)));
285*9880d681SAndroid Build Coastguard Worker   return 0;
286*9880d681SAndroid Build Coastguard Worker }
287*9880d681SAndroid Build Coastguard Worker 
288*9880d681SAndroid Build Coastguard Worker /// getBranchTargetOpValue1SImm16 - Return binary encoding of the branch
289*9880d681SAndroid Build Coastguard Worker /// target operand. If the machine operand requires relocation,
290*9880d681SAndroid Build Coastguard Worker /// record the relocation and return zero.
291*9880d681SAndroid Build Coastguard Worker unsigned MipsMCCodeEmitter::
getBranchTargetOpValue1SImm16(const MCInst & MI,unsigned OpNo,SmallVectorImpl<MCFixup> & Fixups,const MCSubtargetInfo & STI) const292*9880d681SAndroid Build Coastguard Worker getBranchTargetOpValue1SImm16(const MCInst &MI, unsigned OpNo,
293*9880d681SAndroid Build Coastguard Worker                               SmallVectorImpl<MCFixup> &Fixups,
294*9880d681SAndroid Build Coastguard Worker                               const MCSubtargetInfo &STI) const {
295*9880d681SAndroid Build Coastguard Worker 
296*9880d681SAndroid Build Coastguard Worker   const MCOperand &MO = MI.getOperand(OpNo);
297*9880d681SAndroid Build Coastguard Worker 
298*9880d681SAndroid Build Coastguard Worker   // If the destination is an immediate, divide by 2.
299*9880d681SAndroid Build Coastguard Worker   if (MO.isImm()) return MO.getImm() >> 1;
300*9880d681SAndroid Build Coastguard Worker 
301*9880d681SAndroid Build Coastguard Worker   assert(MO.isExpr() &&
302*9880d681SAndroid Build Coastguard Worker          "getBranchTargetOpValue expects only expressions or immediates");
303*9880d681SAndroid Build Coastguard Worker 
304*9880d681SAndroid Build Coastguard Worker   const MCExpr *FixupExpression = MCBinaryExpr::createAdd(
305*9880d681SAndroid Build Coastguard Worker       MO.getExpr(), MCConstantExpr::create(-4, Ctx), Ctx);
306*9880d681SAndroid Build Coastguard Worker   Fixups.push_back(MCFixup::create(0, FixupExpression,
307*9880d681SAndroid Build Coastguard Worker                                    MCFixupKind(Mips::fixup_Mips_PC16)));
308*9880d681SAndroid Build Coastguard Worker   return 0;
309*9880d681SAndroid Build Coastguard Worker }
310*9880d681SAndroid Build Coastguard Worker 
311*9880d681SAndroid Build Coastguard Worker /// getBranchTargetOpValueMMR6 - Return binary encoding of the branch
312*9880d681SAndroid Build Coastguard Worker /// target operand. If the machine operand requires relocation,
313*9880d681SAndroid Build Coastguard Worker /// record the relocation and return zero.
314*9880d681SAndroid Build Coastguard Worker unsigned MipsMCCodeEmitter::
getBranchTargetOpValueMMR6(const MCInst & MI,unsigned OpNo,SmallVectorImpl<MCFixup> & Fixups,const MCSubtargetInfo & STI) const315*9880d681SAndroid Build Coastguard Worker getBranchTargetOpValueMMR6(const MCInst &MI, unsigned OpNo,
316*9880d681SAndroid Build Coastguard Worker                            SmallVectorImpl<MCFixup> &Fixups,
317*9880d681SAndroid Build Coastguard Worker                            const MCSubtargetInfo &STI) const {
318*9880d681SAndroid Build Coastguard Worker 
319*9880d681SAndroid Build Coastguard Worker   const MCOperand &MO = MI.getOperand(OpNo);
320*9880d681SAndroid Build Coastguard Worker 
321*9880d681SAndroid Build Coastguard Worker   // If the destination is an immediate, divide by 2.
322*9880d681SAndroid Build Coastguard Worker   if (MO.isImm())
323*9880d681SAndroid Build Coastguard Worker     return MO.getImm() >> 1;
324*9880d681SAndroid Build Coastguard Worker 
325*9880d681SAndroid Build Coastguard Worker   assert(MO.isExpr() &&
326*9880d681SAndroid Build Coastguard Worker          "getBranchTargetOpValueMMR6 expects only expressions or immediates");
327*9880d681SAndroid Build Coastguard Worker 
328*9880d681SAndroid Build Coastguard Worker   const MCExpr *FixupExpression = MCBinaryExpr::createAdd(
329*9880d681SAndroid Build Coastguard Worker       MO.getExpr(), MCConstantExpr::create(-2, Ctx), Ctx);
330*9880d681SAndroid Build Coastguard Worker   Fixups.push_back(MCFixup::create(0, FixupExpression,
331*9880d681SAndroid Build Coastguard Worker                                    MCFixupKind(Mips::fixup_Mips_PC16)));
332*9880d681SAndroid Build Coastguard Worker   return 0;
333*9880d681SAndroid Build Coastguard Worker }
334*9880d681SAndroid Build Coastguard Worker 
335*9880d681SAndroid Build Coastguard Worker /// getBranchTarget7OpValueMM - Return binary encoding of the microMIPS branch
336*9880d681SAndroid Build Coastguard Worker /// target operand. If the machine operand requires relocation,
337*9880d681SAndroid Build Coastguard Worker /// record the relocation and return zero.
338*9880d681SAndroid Build Coastguard Worker unsigned MipsMCCodeEmitter::
getBranchTarget7OpValueMM(const MCInst & MI,unsigned OpNo,SmallVectorImpl<MCFixup> & Fixups,const MCSubtargetInfo & STI) const339*9880d681SAndroid Build Coastguard Worker getBranchTarget7OpValueMM(const MCInst &MI, unsigned OpNo,
340*9880d681SAndroid Build Coastguard Worker                           SmallVectorImpl<MCFixup> &Fixups,
341*9880d681SAndroid Build Coastguard Worker                           const MCSubtargetInfo &STI) const {
342*9880d681SAndroid Build Coastguard Worker 
343*9880d681SAndroid Build Coastguard Worker   const MCOperand &MO = MI.getOperand(OpNo);
344*9880d681SAndroid Build Coastguard Worker 
345*9880d681SAndroid Build Coastguard Worker   // If the destination is an immediate, divide by 2.
346*9880d681SAndroid Build Coastguard Worker   if (MO.isImm()) return MO.getImm() >> 1;
347*9880d681SAndroid Build Coastguard Worker 
348*9880d681SAndroid Build Coastguard Worker   assert(MO.isExpr() &&
349*9880d681SAndroid Build Coastguard Worker          "getBranchTargetOpValueMM expects only expressions or immediates");
350*9880d681SAndroid Build Coastguard Worker 
351*9880d681SAndroid Build Coastguard Worker   const MCExpr *Expr = MO.getExpr();
352*9880d681SAndroid Build Coastguard Worker   Fixups.push_back(MCFixup::create(0, Expr,
353*9880d681SAndroid Build Coastguard Worker                                    MCFixupKind(Mips::fixup_MICROMIPS_PC7_S1)));
354*9880d681SAndroid Build Coastguard Worker   return 0;
355*9880d681SAndroid Build Coastguard Worker }
356*9880d681SAndroid Build Coastguard Worker 
357*9880d681SAndroid Build Coastguard Worker /// getBranchTargetOpValueMMPC10 - Return binary encoding of the microMIPS
358*9880d681SAndroid Build Coastguard Worker /// 10-bit branch target operand. If the machine operand requires relocation,
359*9880d681SAndroid Build Coastguard Worker /// record the relocation and return zero.
360*9880d681SAndroid Build Coastguard Worker unsigned MipsMCCodeEmitter::
getBranchTargetOpValueMMPC10(const MCInst & MI,unsigned OpNo,SmallVectorImpl<MCFixup> & Fixups,const MCSubtargetInfo & STI) const361*9880d681SAndroid Build Coastguard Worker getBranchTargetOpValueMMPC10(const MCInst &MI, unsigned OpNo,
362*9880d681SAndroid Build Coastguard Worker                              SmallVectorImpl<MCFixup> &Fixups,
363*9880d681SAndroid Build Coastguard Worker                              const MCSubtargetInfo &STI) const {
364*9880d681SAndroid Build Coastguard Worker 
365*9880d681SAndroid Build Coastguard Worker   const MCOperand &MO = MI.getOperand(OpNo);
366*9880d681SAndroid Build Coastguard Worker 
367*9880d681SAndroid Build Coastguard Worker   // If the destination is an immediate, divide by 2.
368*9880d681SAndroid Build Coastguard Worker   if (MO.isImm()) return MO.getImm() >> 1;
369*9880d681SAndroid Build Coastguard Worker 
370*9880d681SAndroid Build Coastguard Worker   assert(MO.isExpr() &&
371*9880d681SAndroid Build Coastguard Worker          "getBranchTargetOpValuePC10 expects only expressions or immediates");
372*9880d681SAndroid Build Coastguard Worker 
373*9880d681SAndroid Build Coastguard Worker   const MCExpr *Expr = MO.getExpr();
374*9880d681SAndroid Build Coastguard Worker   Fixups.push_back(MCFixup::create(0, Expr,
375*9880d681SAndroid Build Coastguard Worker                    MCFixupKind(Mips::fixup_MICROMIPS_PC10_S1)));
376*9880d681SAndroid Build Coastguard Worker   return 0;
377*9880d681SAndroid Build Coastguard Worker }
378*9880d681SAndroid Build Coastguard Worker 
379*9880d681SAndroid Build Coastguard Worker /// getBranchTargetOpValue - Return binary encoding of the microMIPS branch
380*9880d681SAndroid Build Coastguard Worker /// target operand. If the machine operand requires relocation,
381*9880d681SAndroid Build Coastguard Worker /// record the relocation and return zero.
382*9880d681SAndroid Build Coastguard Worker unsigned MipsMCCodeEmitter::
getBranchTargetOpValueMM(const MCInst & MI,unsigned OpNo,SmallVectorImpl<MCFixup> & Fixups,const MCSubtargetInfo & STI) const383*9880d681SAndroid Build Coastguard Worker getBranchTargetOpValueMM(const MCInst &MI, unsigned OpNo,
384*9880d681SAndroid Build Coastguard Worker                          SmallVectorImpl<MCFixup> &Fixups,
385*9880d681SAndroid Build Coastguard Worker                          const MCSubtargetInfo &STI) const {
386*9880d681SAndroid Build Coastguard Worker 
387*9880d681SAndroid Build Coastguard Worker   const MCOperand &MO = MI.getOperand(OpNo);
388*9880d681SAndroid Build Coastguard Worker 
389*9880d681SAndroid Build Coastguard Worker   // If the destination is an immediate, divide by 2.
390*9880d681SAndroid Build Coastguard Worker   if (MO.isImm()) return MO.getImm() >> 1;
391*9880d681SAndroid Build Coastguard Worker 
392*9880d681SAndroid Build Coastguard Worker   assert(MO.isExpr() &&
393*9880d681SAndroid Build Coastguard Worker          "getBranchTargetOpValueMM expects only expressions or immediates");
394*9880d681SAndroid Build Coastguard Worker 
395*9880d681SAndroid Build Coastguard Worker   const MCExpr *Expr = MO.getExpr();
396*9880d681SAndroid Build Coastguard Worker   Fixups.push_back(MCFixup::create(0, Expr,
397*9880d681SAndroid Build Coastguard Worker                    MCFixupKind(Mips::
398*9880d681SAndroid Build Coastguard Worker                                fixup_MICROMIPS_PC16_S1)));
399*9880d681SAndroid Build Coastguard Worker   return 0;
400*9880d681SAndroid Build Coastguard Worker }
401*9880d681SAndroid Build Coastguard Worker 
402*9880d681SAndroid Build Coastguard Worker /// getBranchTarget21OpValue - Return binary encoding of the branch
403*9880d681SAndroid Build Coastguard Worker /// target operand. If the machine operand requires relocation,
404*9880d681SAndroid Build Coastguard Worker /// record the relocation and return zero.
405*9880d681SAndroid Build Coastguard Worker unsigned MipsMCCodeEmitter::
getBranchTarget21OpValue(const MCInst & MI,unsigned OpNo,SmallVectorImpl<MCFixup> & Fixups,const MCSubtargetInfo & STI) const406*9880d681SAndroid Build Coastguard Worker getBranchTarget21OpValue(const MCInst &MI, unsigned OpNo,
407*9880d681SAndroid Build Coastguard Worker                          SmallVectorImpl<MCFixup> &Fixups,
408*9880d681SAndroid Build Coastguard Worker                          const MCSubtargetInfo &STI) const {
409*9880d681SAndroid Build Coastguard Worker 
410*9880d681SAndroid Build Coastguard Worker   const MCOperand &MO = MI.getOperand(OpNo);
411*9880d681SAndroid Build Coastguard Worker 
412*9880d681SAndroid Build Coastguard Worker   // If the destination is an immediate, divide by 4.
413*9880d681SAndroid Build Coastguard Worker   if (MO.isImm()) return MO.getImm() >> 2;
414*9880d681SAndroid Build Coastguard Worker 
415*9880d681SAndroid Build Coastguard Worker   assert(MO.isExpr() &&
416*9880d681SAndroid Build Coastguard Worker          "getBranchTarget21OpValue expects only expressions or immediates");
417*9880d681SAndroid Build Coastguard Worker 
418*9880d681SAndroid Build Coastguard Worker   const MCExpr *FixupExpression = MCBinaryExpr::createAdd(
419*9880d681SAndroid Build Coastguard Worker       MO.getExpr(), MCConstantExpr::create(-4, Ctx), Ctx);
420*9880d681SAndroid Build Coastguard Worker   Fixups.push_back(MCFixup::create(0, FixupExpression,
421*9880d681SAndroid Build Coastguard Worker                                    MCFixupKind(Mips::fixup_MIPS_PC21_S2)));
422*9880d681SAndroid Build Coastguard Worker   return 0;
423*9880d681SAndroid Build Coastguard Worker }
424*9880d681SAndroid Build Coastguard Worker 
425*9880d681SAndroid Build Coastguard Worker /// getBranchTarget21OpValueMM - Return binary encoding of the branch
426*9880d681SAndroid Build Coastguard Worker /// target operand for microMIPS. If the machine operand requires
427*9880d681SAndroid Build Coastguard Worker /// relocation, record the relocation and return zero.
428*9880d681SAndroid Build Coastguard Worker unsigned MipsMCCodeEmitter::
getBranchTarget21OpValueMM(const MCInst & MI,unsigned OpNo,SmallVectorImpl<MCFixup> & Fixups,const MCSubtargetInfo & STI) const429*9880d681SAndroid Build Coastguard Worker getBranchTarget21OpValueMM(const MCInst &MI, unsigned OpNo,
430*9880d681SAndroid Build Coastguard Worker                            SmallVectorImpl<MCFixup> &Fixups,
431*9880d681SAndroid Build Coastguard Worker                            const MCSubtargetInfo &STI) const {
432*9880d681SAndroid Build Coastguard Worker 
433*9880d681SAndroid Build Coastguard Worker   const MCOperand &MO = MI.getOperand(OpNo);
434*9880d681SAndroid Build Coastguard Worker 
435*9880d681SAndroid Build Coastguard Worker   // If the destination is an immediate, divide by 2.
436*9880d681SAndroid Build Coastguard Worker   if (MO.isImm()) return MO.getImm() >> 1;
437*9880d681SAndroid Build Coastguard Worker 
438*9880d681SAndroid Build Coastguard Worker   assert(MO.isExpr() &&
439*9880d681SAndroid Build Coastguard Worker     "getBranchTarget21OpValueMM expects only expressions or immediates");
440*9880d681SAndroid Build Coastguard Worker 
441*9880d681SAndroid Build Coastguard Worker   const MCExpr *FixupExpression = MCBinaryExpr::createAdd(
442*9880d681SAndroid Build Coastguard Worker       MO.getExpr(), MCConstantExpr::create(-4, Ctx), Ctx);
443*9880d681SAndroid Build Coastguard Worker   Fixups.push_back(MCFixup::create(0, FixupExpression,
444*9880d681SAndroid Build Coastguard Worker                                    MCFixupKind(Mips::fixup_MICROMIPS_PC21_S1)));
445*9880d681SAndroid Build Coastguard Worker   return 0;
446*9880d681SAndroid Build Coastguard Worker }
447*9880d681SAndroid Build Coastguard Worker 
448*9880d681SAndroid Build Coastguard Worker /// getBranchTarget26OpValue - Return binary encoding of the branch
449*9880d681SAndroid Build Coastguard Worker /// target operand. If the machine operand requires relocation,
450*9880d681SAndroid Build Coastguard Worker /// record the relocation and return zero.
451*9880d681SAndroid Build Coastguard Worker unsigned MipsMCCodeEmitter::
getBranchTarget26OpValue(const MCInst & MI,unsigned OpNo,SmallVectorImpl<MCFixup> & Fixups,const MCSubtargetInfo & STI) const452*9880d681SAndroid Build Coastguard Worker getBranchTarget26OpValue(const MCInst &MI, unsigned OpNo,
453*9880d681SAndroid Build Coastguard Worker                          SmallVectorImpl<MCFixup> &Fixups,
454*9880d681SAndroid Build Coastguard Worker                          const MCSubtargetInfo &STI) const {
455*9880d681SAndroid Build Coastguard Worker 
456*9880d681SAndroid Build Coastguard Worker   const MCOperand &MO = MI.getOperand(OpNo);
457*9880d681SAndroid Build Coastguard Worker 
458*9880d681SAndroid Build Coastguard Worker   // If the destination is an immediate, divide by 4.
459*9880d681SAndroid Build Coastguard Worker   if (MO.isImm()) return MO.getImm() >> 2;
460*9880d681SAndroid Build Coastguard Worker 
461*9880d681SAndroid Build Coastguard Worker   assert(MO.isExpr() &&
462*9880d681SAndroid Build Coastguard Worker          "getBranchTarget26OpValue expects only expressions or immediates");
463*9880d681SAndroid Build Coastguard Worker 
464*9880d681SAndroid Build Coastguard Worker   const MCExpr *FixupExpression = MCBinaryExpr::createAdd(
465*9880d681SAndroid Build Coastguard Worker       MO.getExpr(), MCConstantExpr::create(-4, Ctx), Ctx);
466*9880d681SAndroid Build Coastguard Worker   Fixups.push_back(MCFixup::create(0, FixupExpression,
467*9880d681SAndroid Build Coastguard Worker                                    MCFixupKind(Mips::fixup_MIPS_PC26_S2)));
468*9880d681SAndroid Build Coastguard Worker   return 0;
469*9880d681SAndroid Build Coastguard Worker }
470*9880d681SAndroid Build Coastguard Worker 
471*9880d681SAndroid Build Coastguard Worker /// getBranchTarget26OpValueMM - Return binary encoding of the branch
472*9880d681SAndroid Build Coastguard Worker /// target operand. If the machine operand requires relocation,
473*9880d681SAndroid Build Coastguard Worker /// record the relocation and return zero.
getBranchTarget26OpValueMM(const MCInst & MI,unsigned OpNo,SmallVectorImpl<MCFixup> & Fixups,const MCSubtargetInfo & STI) const474*9880d681SAndroid Build Coastguard Worker unsigned MipsMCCodeEmitter::getBranchTarget26OpValueMM(
475*9880d681SAndroid Build Coastguard Worker     const MCInst &MI, unsigned OpNo, SmallVectorImpl<MCFixup> &Fixups,
476*9880d681SAndroid Build Coastguard Worker     const MCSubtargetInfo &STI) const {
477*9880d681SAndroid Build Coastguard Worker 
478*9880d681SAndroid Build Coastguard Worker   const MCOperand &MO = MI.getOperand(OpNo);
479*9880d681SAndroid Build Coastguard Worker 
480*9880d681SAndroid Build Coastguard Worker   // If the destination is an immediate, divide by 2.
481*9880d681SAndroid Build Coastguard Worker   if (MO.isImm())
482*9880d681SAndroid Build Coastguard Worker     return MO.getImm() >> 1;
483*9880d681SAndroid Build Coastguard Worker 
484*9880d681SAndroid Build Coastguard Worker   assert(MO.isExpr() &&
485*9880d681SAndroid Build Coastguard Worker          "getBranchTarget26OpValueMM expects only expressions or immediates");
486*9880d681SAndroid Build Coastguard Worker 
487*9880d681SAndroid Build Coastguard Worker   const MCExpr *FixupExpression = MCBinaryExpr::createAdd(
488*9880d681SAndroid Build Coastguard Worker       MO.getExpr(), MCConstantExpr::create(-4, Ctx), Ctx);
489*9880d681SAndroid Build Coastguard Worker   Fixups.push_back(MCFixup::create(0, FixupExpression,
490*9880d681SAndroid Build Coastguard Worker                                    MCFixupKind(Mips::fixup_MICROMIPS_PC26_S1)));
491*9880d681SAndroid Build Coastguard Worker   return 0;
492*9880d681SAndroid Build Coastguard Worker }
493*9880d681SAndroid Build Coastguard Worker 
494*9880d681SAndroid Build Coastguard Worker /// getJumpOffset16OpValue - Return binary encoding of the jump
495*9880d681SAndroid Build Coastguard Worker /// target operand. If the machine operand requires relocation,
496*9880d681SAndroid Build Coastguard Worker /// record the relocation and return zero.
497*9880d681SAndroid Build Coastguard Worker unsigned MipsMCCodeEmitter::
getJumpOffset16OpValue(const MCInst & MI,unsigned OpNo,SmallVectorImpl<MCFixup> & Fixups,const MCSubtargetInfo & STI) const498*9880d681SAndroid Build Coastguard Worker getJumpOffset16OpValue(const MCInst &MI, unsigned OpNo,
499*9880d681SAndroid Build Coastguard Worker                        SmallVectorImpl<MCFixup> &Fixups,
500*9880d681SAndroid Build Coastguard Worker                        const MCSubtargetInfo &STI) const {
501*9880d681SAndroid Build Coastguard Worker 
502*9880d681SAndroid Build Coastguard Worker   const MCOperand &MO = MI.getOperand(OpNo);
503*9880d681SAndroid Build Coastguard Worker 
504*9880d681SAndroid Build Coastguard Worker   if (MO.isImm()) return MO.getImm();
505*9880d681SAndroid Build Coastguard Worker 
506*9880d681SAndroid Build Coastguard Worker   assert(MO.isExpr() &&
507*9880d681SAndroid Build Coastguard Worker          "getJumpOffset16OpValue expects only expressions or an immediate");
508*9880d681SAndroid Build Coastguard Worker 
509*9880d681SAndroid Build Coastguard Worker    // TODO: Push fixup.
510*9880d681SAndroid Build Coastguard Worker    return 0;
511*9880d681SAndroid Build Coastguard Worker }
512*9880d681SAndroid Build Coastguard Worker 
513*9880d681SAndroid Build Coastguard Worker /// getJumpTargetOpValue - Return binary encoding of the jump
514*9880d681SAndroid Build Coastguard Worker /// target operand. If the machine operand requires relocation,
515*9880d681SAndroid Build Coastguard Worker /// record the relocation and return zero.
516*9880d681SAndroid Build Coastguard Worker unsigned MipsMCCodeEmitter::
getJumpTargetOpValue(const MCInst & MI,unsigned OpNo,SmallVectorImpl<MCFixup> & Fixups,const MCSubtargetInfo & STI) const517*9880d681SAndroid Build Coastguard Worker getJumpTargetOpValue(const MCInst &MI, unsigned OpNo,
518*9880d681SAndroid Build Coastguard Worker                      SmallVectorImpl<MCFixup> &Fixups,
519*9880d681SAndroid Build Coastguard Worker                      const MCSubtargetInfo &STI) const {
520*9880d681SAndroid Build Coastguard Worker 
521*9880d681SAndroid Build Coastguard Worker   const MCOperand &MO = MI.getOperand(OpNo);
522*9880d681SAndroid Build Coastguard Worker   // If the destination is an immediate, divide by 4.
523*9880d681SAndroid Build Coastguard Worker   if (MO.isImm()) return MO.getImm()>>2;
524*9880d681SAndroid Build Coastguard Worker 
525*9880d681SAndroid Build Coastguard Worker   assert(MO.isExpr() &&
526*9880d681SAndroid Build Coastguard Worker          "getJumpTargetOpValue expects only expressions or an immediate");
527*9880d681SAndroid Build Coastguard Worker 
528*9880d681SAndroid Build Coastguard Worker   const MCExpr *Expr = MO.getExpr();
529*9880d681SAndroid Build Coastguard Worker   Fixups.push_back(MCFixup::create(0, Expr,
530*9880d681SAndroid Build Coastguard Worker                                    MCFixupKind(Mips::fixup_Mips_26)));
531*9880d681SAndroid Build Coastguard Worker   return 0;
532*9880d681SAndroid Build Coastguard Worker }
533*9880d681SAndroid Build Coastguard Worker 
534*9880d681SAndroid Build Coastguard Worker unsigned MipsMCCodeEmitter::
getJumpTargetOpValueMM(const MCInst & MI,unsigned OpNo,SmallVectorImpl<MCFixup> & Fixups,const MCSubtargetInfo & STI) const535*9880d681SAndroid Build Coastguard Worker getJumpTargetOpValueMM(const MCInst &MI, unsigned OpNo,
536*9880d681SAndroid Build Coastguard Worker                        SmallVectorImpl<MCFixup> &Fixups,
537*9880d681SAndroid Build Coastguard Worker                        const MCSubtargetInfo &STI) const {
538*9880d681SAndroid Build Coastguard Worker 
539*9880d681SAndroid Build Coastguard Worker   const MCOperand &MO = MI.getOperand(OpNo);
540*9880d681SAndroid Build Coastguard Worker   // If the destination is an immediate, divide by 2.
541*9880d681SAndroid Build Coastguard Worker   if (MO.isImm()) return MO.getImm() >> 1;
542*9880d681SAndroid Build Coastguard Worker 
543*9880d681SAndroid Build Coastguard Worker   assert(MO.isExpr() &&
544*9880d681SAndroid Build Coastguard Worker          "getJumpTargetOpValueMM expects only expressions or an immediate");
545*9880d681SAndroid Build Coastguard Worker 
546*9880d681SAndroid Build Coastguard Worker   const MCExpr *Expr = MO.getExpr();
547*9880d681SAndroid Build Coastguard Worker   Fixups.push_back(MCFixup::create(0, Expr,
548*9880d681SAndroid Build Coastguard Worker                                    MCFixupKind(Mips::fixup_MICROMIPS_26_S1)));
549*9880d681SAndroid Build Coastguard Worker   return 0;
550*9880d681SAndroid Build Coastguard Worker }
551*9880d681SAndroid Build Coastguard Worker 
552*9880d681SAndroid Build Coastguard Worker unsigned MipsMCCodeEmitter::
getUImm5Lsl2Encoding(const MCInst & MI,unsigned OpNo,SmallVectorImpl<MCFixup> & Fixups,const MCSubtargetInfo & STI) const553*9880d681SAndroid Build Coastguard Worker getUImm5Lsl2Encoding(const MCInst &MI, unsigned OpNo,
554*9880d681SAndroid Build Coastguard Worker                      SmallVectorImpl<MCFixup> &Fixups,
555*9880d681SAndroid Build Coastguard Worker                      const MCSubtargetInfo &STI) const {
556*9880d681SAndroid Build Coastguard Worker 
557*9880d681SAndroid Build Coastguard Worker   const MCOperand &MO = MI.getOperand(OpNo);
558*9880d681SAndroid Build Coastguard Worker   if (MO.isImm()) {
559*9880d681SAndroid Build Coastguard Worker     // The immediate is encoded as 'immediate << 2'.
560*9880d681SAndroid Build Coastguard Worker     unsigned Res = getMachineOpValue(MI, MO, Fixups, STI);
561*9880d681SAndroid Build Coastguard Worker     assert((Res & 3) == 0);
562*9880d681SAndroid Build Coastguard Worker     return Res >> 2;
563*9880d681SAndroid Build Coastguard Worker   }
564*9880d681SAndroid Build Coastguard Worker 
565*9880d681SAndroid Build Coastguard Worker   assert(MO.isExpr() &&
566*9880d681SAndroid Build Coastguard Worker          "getUImm5Lsl2Encoding expects only expressions or an immediate");
567*9880d681SAndroid Build Coastguard Worker 
568*9880d681SAndroid Build Coastguard Worker   return 0;
569*9880d681SAndroid Build Coastguard Worker }
570*9880d681SAndroid Build Coastguard Worker 
571*9880d681SAndroid Build Coastguard Worker unsigned MipsMCCodeEmitter::
getSImm3Lsa2Value(const MCInst & MI,unsigned OpNo,SmallVectorImpl<MCFixup> & Fixups,const MCSubtargetInfo & STI) const572*9880d681SAndroid Build Coastguard Worker getSImm3Lsa2Value(const MCInst &MI, unsigned OpNo,
573*9880d681SAndroid Build Coastguard Worker                   SmallVectorImpl<MCFixup> &Fixups,
574*9880d681SAndroid Build Coastguard Worker                   const MCSubtargetInfo &STI) const {
575*9880d681SAndroid Build Coastguard Worker 
576*9880d681SAndroid Build Coastguard Worker   const MCOperand &MO = MI.getOperand(OpNo);
577*9880d681SAndroid Build Coastguard Worker   if (MO.isImm()) {
578*9880d681SAndroid Build Coastguard Worker     int Value = MO.getImm();
579*9880d681SAndroid Build Coastguard Worker     return Value >> 2;
580*9880d681SAndroid Build Coastguard Worker   }
581*9880d681SAndroid Build Coastguard Worker 
582*9880d681SAndroid Build Coastguard Worker   return 0;
583*9880d681SAndroid Build Coastguard Worker }
584*9880d681SAndroid Build Coastguard Worker 
585*9880d681SAndroid Build Coastguard Worker unsigned MipsMCCodeEmitter::
getUImm6Lsl2Encoding(const MCInst & MI,unsigned OpNo,SmallVectorImpl<MCFixup> & Fixups,const MCSubtargetInfo & STI) const586*9880d681SAndroid Build Coastguard Worker getUImm6Lsl2Encoding(const MCInst &MI, unsigned OpNo,
587*9880d681SAndroid Build Coastguard Worker                      SmallVectorImpl<MCFixup> &Fixups,
588*9880d681SAndroid Build Coastguard Worker                      const MCSubtargetInfo &STI) const {
589*9880d681SAndroid Build Coastguard Worker 
590*9880d681SAndroid Build Coastguard Worker   const MCOperand &MO = MI.getOperand(OpNo);
591*9880d681SAndroid Build Coastguard Worker   if (MO.isImm()) {
592*9880d681SAndroid Build Coastguard Worker     unsigned Value = MO.getImm();
593*9880d681SAndroid Build Coastguard Worker     return Value >> 2;
594*9880d681SAndroid Build Coastguard Worker   }
595*9880d681SAndroid Build Coastguard Worker 
596*9880d681SAndroid Build Coastguard Worker   return 0;
597*9880d681SAndroid Build Coastguard Worker }
598*9880d681SAndroid Build Coastguard Worker 
599*9880d681SAndroid Build Coastguard Worker unsigned MipsMCCodeEmitter::
getSImm9AddiuspValue(const MCInst & MI,unsigned OpNo,SmallVectorImpl<MCFixup> & Fixups,const MCSubtargetInfo & STI) const600*9880d681SAndroid Build Coastguard Worker getSImm9AddiuspValue(const MCInst &MI, unsigned OpNo,
601*9880d681SAndroid Build Coastguard Worker                      SmallVectorImpl<MCFixup> &Fixups,
602*9880d681SAndroid Build Coastguard Worker                      const MCSubtargetInfo &STI) const {
603*9880d681SAndroid Build Coastguard Worker 
604*9880d681SAndroid Build Coastguard Worker   const MCOperand &MO = MI.getOperand(OpNo);
605*9880d681SAndroid Build Coastguard Worker   if (MO.isImm()) {
606*9880d681SAndroid Build Coastguard Worker     unsigned Binary = (MO.getImm() >> 2) & 0x0000ffff;
607*9880d681SAndroid Build Coastguard Worker     return (((Binary & 0x8000) >> 7) | (Binary & 0x00ff));
608*9880d681SAndroid Build Coastguard Worker   }
609*9880d681SAndroid Build Coastguard Worker 
610*9880d681SAndroid Build Coastguard Worker   return 0;
611*9880d681SAndroid Build Coastguard Worker }
612*9880d681SAndroid Build Coastguard Worker 
613*9880d681SAndroid Build Coastguard Worker unsigned MipsMCCodeEmitter::
getExprOpValue(const MCExpr * Expr,SmallVectorImpl<MCFixup> & Fixups,const MCSubtargetInfo & STI) const614*9880d681SAndroid Build Coastguard Worker getExprOpValue(const MCExpr *Expr, SmallVectorImpl<MCFixup> &Fixups,
615*9880d681SAndroid Build Coastguard Worker                const MCSubtargetInfo &STI) const {
616*9880d681SAndroid Build Coastguard Worker   int64_t Res;
617*9880d681SAndroid Build Coastguard Worker 
618*9880d681SAndroid Build Coastguard Worker   if (Expr->evaluateAsAbsolute(Res))
619*9880d681SAndroid Build Coastguard Worker     return Res;
620*9880d681SAndroid Build Coastguard Worker 
621*9880d681SAndroid Build Coastguard Worker   MCExpr::ExprKind Kind = Expr->getKind();
622*9880d681SAndroid Build Coastguard Worker   if (Kind == MCExpr::Constant) {
623*9880d681SAndroid Build Coastguard Worker     return cast<MCConstantExpr>(Expr)->getValue();
624*9880d681SAndroid Build Coastguard Worker   }
625*9880d681SAndroid Build Coastguard Worker 
626*9880d681SAndroid Build Coastguard Worker   if (Kind == MCExpr::Binary) {
627*9880d681SAndroid Build Coastguard Worker     unsigned Res = getExprOpValue(cast<MCBinaryExpr>(Expr)->getLHS(), Fixups, STI);
628*9880d681SAndroid Build Coastguard Worker     Res += getExprOpValue(cast<MCBinaryExpr>(Expr)->getRHS(), Fixups, STI);
629*9880d681SAndroid Build Coastguard Worker     return Res;
630*9880d681SAndroid Build Coastguard Worker   }
631*9880d681SAndroid Build Coastguard Worker 
632*9880d681SAndroid Build Coastguard Worker   if (Kind == MCExpr::Target) {
633*9880d681SAndroid Build Coastguard Worker     const MipsMCExpr *MipsExpr = cast<MipsMCExpr>(Expr);
634*9880d681SAndroid Build Coastguard Worker 
635*9880d681SAndroid Build Coastguard Worker     Mips::Fixups FixupKind = Mips::Fixups(0);
636*9880d681SAndroid Build Coastguard Worker     switch (MipsExpr->getKind()) {
637*9880d681SAndroid Build Coastguard Worker     case MipsMCExpr::MEK_NEG:
638*9880d681SAndroid Build Coastguard Worker     case MipsMCExpr::MEK_None:
639*9880d681SAndroid Build Coastguard Worker     case MipsMCExpr::MEK_Special:
640*9880d681SAndroid Build Coastguard Worker       llvm_unreachable("Unhandled fixup kind!");
641*9880d681SAndroid Build Coastguard Worker       break;
642*9880d681SAndroid Build Coastguard Worker     case MipsMCExpr::MEK_CALL_HI16:
643*9880d681SAndroid Build Coastguard Worker       FixupKind = Mips::fixup_Mips_CALL_HI16;
644*9880d681SAndroid Build Coastguard Worker       break;
645*9880d681SAndroid Build Coastguard Worker     case MipsMCExpr::MEK_CALL_LO16:
646*9880d681SAndroid Build Coastguard Worker       FixupKind = Mips::fixup_Mips_CALL_LO16;
647*9880d681SAndroid Build Coastguard Worker       break;
648*9880d681SAndroid Build Coastguard Worker     case MipsMCExpr::MEK_DTPREL_HI:
649*9880d681SAndroid Build Coastguard Worker       FixupKind = isMicroMips(STI) ? Mips::fixup_MICROMIPS_TLS_DTPREL_HI16
650*9880d681SAndroid Build Coastguard Worker                                    : Mips::fixup_Mips_DTPREL_HI;
651*9880d681SAndroid Build Coastguard Worker       break;
652*9880d681SAndroid Build Coastguard Worker     case MipsMCExpr::MEK_DTPREL_LO:
653*9880d681SAndroid Build Coastguard Worker       FixupKind = isMicroMips(STI) ? Mips::fixup_MICROMIPS_TLS_DTPREL_LO16
654*9880d681SAndroid Build Coastguard Worker                                    : Mips::fixup_Mips_DTPREL_LO;
655*9880d681SAndroid Build Coastguard Worker       break;
656*9880d681SAndroid Build Coastguard Worker     case MipsMCExpr::MEK_GOTTPREL:
657*9880d681SAndroid Build Coastguard Worker       FixupKind = Mips::fixup_Mips_GOTTPREL;
658*9880d681SAndroid Build Coastguard Worker       break;
659*9880d681SAndroid Build Coastguard Worker     case MipsMCExpr::MEK_GOT:
660*9880d681SAndroid Build Coastguard Worker       FixupKind = isMicroMips(STI) ? Mips::fixup_MICROMIPS_GOT16
661*9880d681SAndroid Build Coastguard Worker                                    : Mips::fixup_Mips_GOT;
662*9880d681SAndroid Build Coastguard Worker       break;
663*9880d681SAndroid Build Coastguard Worker     case MipsMCExpr::MEK_GOT_CALL:
664*9880d681SAndroid Build Coastguard Worker       FixupKind = isMicroMips(STI) ? Mips::fixup_MICROMIPS_CALL16
665*9880d681SAndroid Build Coastguard Worker                                    : Mips::fixup_Mips_CALL16;
666*9880d681SAndroid Build Coastguard Worker       break;
667*9880d681SAndroid Build Coastguard Worker     case MipsMCExpr::MEK_GOT_DISP:
668*9880d681SAndroid Build Coastguard Worker       FixupKind = isMicroMips(STI) ? Mips::fixup_MICROMIPS_GOT_DISP
669*9880d681SAndroid Build Coastguard Worker                                    : Mips::fixup_Mips_GOT_DISP;
670*9880d681SAndroid Build Coastguard Worker       break;
671*9880d681SAndroid Build Coastguard Worker     case MipsMCExpr::MEK_GOT_HI16:
672*9880d681SAndroid Build Coastguard Worker       FixupKind = Mips::fixup_Mips_GOT_HI16;
673*9880d681SAndroid Build Coastguard Worker       break;
674*9880d681SAndroid Build Coastguard Worker     case MipsMCExpr::MEK_GOT_LO16:
675*9880d681SAndroid Build Coastguard Worker       FixupKind = Mips::fixup_Mips_GOT_LO16;
676*9880d681SAndroid Build Coastguard Worker       break;
677*9880d681SAndroid Build Coastguard Worker     case MipsMCExpr::MEK_GOT_PAGE:
678*9880d681SAndroid Build Coastguard Worker       FixupKind = isMicroMips(STI) ? Mips::fixup_MICROMIPS_GOT_PAGE
679*9880d681SAndroid Build Coastguard Worker                                    : Mips::fixup_Mips_GOT_PAGE;
680*9880d681SAndroid Build Coastguard Worker       break;
681*9880d681SAndroid Build Coastguard Worker     case MipsMCExpr::MEK_GOT_OFST:
682*9880d681SAndroid Build Coastguard Worker       FixupKind = isMicroMips(STI) ? Mips::fixup_MICROMIPS_GOT_OFST
683*9880d681SAndroid Build Coastguard Worker                                    : Mips::fixup_Mips_GOT_OFST;
684*9880d681SAndroid Build Coastguard Worker       break;
685*9880d681SAndroid Build Coastguard Worker     case MipsMCExpr::MEK_GPREL:
686*9880d681SAndroid Build Coastguard Worker       FixupKind = Mips::fixup_Mips_GPREL16;
687*9880d681SAndroid Build Coastguard Worker       break;
688*9880d681SAndroid Build Coastguard Worker     case MipsMCExpr::MEK_LO: {
689*9880d681SAndroid Build Coastguard Worker       // Check for %lo(%neg(%gp_rel(X)))
690*9880d681SAndroid Build Coastguard Worker       if (MipsExpr->isGpOff()) {
691*9880d681SAndroid Build Coastguard Worker         FixupKind = Mips::fixup_Mips_GPOFF_LO;
692*9880d681SAndroid Build Coastguard Worker         break;
693*9880d681SAndroid Build Coastguard Worker       }
694*9880d681SAndroid Build Coastguard Worker       FixupKind = isMicroMips(STI) ? Mips::fixup_MICROMIPS_LO16
695*9880d681SAndroid Build Coastguard Worker                                    : Mips::fixup_Mips_LO16;
696*9880d681SAndroid Build Coastguard Worker       break;
697*9880d681SAndroid Build Coastguard Worker     }
698*9880d681SAndroid Build Coastguard Worker     case MipsMCExpr::MEK_HIGHEST:
699*9880d681SAndroid Build Coastguard Worker       FixupKind = Mips::fixup_Mips_HIGHEST;
700*9880d681SAndroid Build Coastguard Worker       break;
701*9880d681SAndroid Build Coastguard Worker     case MipsMCExpr::MEK_HIGHER:
702*9880d681SAndroid Build Coastguard Worker       FixupKind = Mips::fixup_Mips_HIGHER;
703*9880d681SAndroid Build Coastguard Worker       break;
704*9880d681SAndroid Build Coastguard Worker     case MipsMCExpr::MEK_HI:
705*9880d681SAndroid Build Coastguard Worker       // Check for %hi(%neg(%gp_rel(X)))
706*9880d681SAndroid Build Coastguard Worker       if (MipsExpr->isGpOff()) {
707*9880d681SAndroid Build Coastguard Worker         FixupKind = Mips::fixup_Mips_GPOFF_HI;
708*9880d681SAndroid Build Coastguard Worker         break;
709*9880d681SAndroid Build Coastguard Worker       }
710*9880d681SAndroid Build Coastguard Worker       FixupKind = isMicroMips(STI) ? Mips::fixup_MICROMIPS_HI16
711*9880d681SAndroid Build Coastguard Worker                                    : Mips::fixup_Mips_HI16;
712*9880d681SAndroid Build Coastguard Worker       break;
713*9880d681SAndroid Build Coastguard Worker     case MipsMCExpr::MEK_PCREL_HI16:
714*9880d681SAndroid Build Coastguard Worker       FixupKind = Mips::fixup_MIPS_PCHI16;
715*9880d681SAndroid Build Coastguard Worker       break;
716*9880d681SAndroid Build Coastguard Worker     case MipsMCExpr::MEK_PCREL_LO16:
717*9880d681SAndroid Build Coastguard Worker       FixupKind = Mips::fixup_MIPS_PCLO16;
718*9880d681SAndroid Build Coastguard Worker       break;
719*9880d681SAndroid Build Coastguard Worker     case MipsMCExpr::MEK_TLSGD:
720*9880d681SAndroid Build Coastguard Worker       FixupKind = isMicroMips(STI) ? Mips::fixup_MICROMIPS_TLS_GD
721*9880d681SAndroid Build Coastguard Worker                                    : Mips::fixup_Mips_TLSGD;
722*9880d681SAndroid Build Coastguard Worker       break;
723*9880d681SAndroid Build Coastguard Worker     case MipsMCExpr::MEK_TLSLDM:
724*9880d681SAndroid Build Coastguard Worker       FixupKind = isMicroMips(STI) ? Mips::fixup_MICROMIPS_TLS_LDM
725*9880d681SAndroid Build Coastguard Worker                                    : Mips::fixup_Mips_TLSLDM;
726*9880d681SAndroid Build Coastguard Worker       break;
727*9880d681SAndroid Build Coastguard Worker     case MipsMCExpr::MEK_TPREL_HI:
728*9880d681SAndroid Build Coastguard Worker       FixupKind = isMicroMips(STI) ? Mips::fixup_MICROMIPS_TLS_TPREL_HI16
729*9880d681SAndroid Build Coastguard Worker                                    : Mips::fixup_Mips_TPREL_HI;
730*9880d681SAndroid Build Coastguard Worker       break;
731*9880d681SAndroid Build Coastguard Worker     case MipsMCExpr::MEK_TPREL_LO:
732*9880d681SAndroid Build Coastguard Worker       FixupKind = isMicroMips(STI) ? Mips::fixup_MICROMIPS_TLS_TPREL_LO16
733*9880d681SAndroid Build Coastguard Worker                                    : Mips::fixup_Mips_TPREL_LO;
734*9880d681SAndroid Build Coastguard Worker       break;
735*9880d681SAndroid Build Coastguard Worker     }
736*9880d681SAndroid Build Coastguard Worker     Fixups.push_back(MCFixup::create(0, MipsExpr, MCFixupKind(FixupKind)));
737*9880d681SAndroid Build Coastguard Worker     return 0;
738*9880d681SAndroid Build Coastguard Worker   }
739*9880d681SAndroid Build Coastguard Worker 
740*9880d681SAndroid Build Coastguard Worker   if (Kind == MCExpr::SymbolRef) {
741*9880d681SAndroid Build Coastguard Worker     Mips::Fixups FixupKind = Mips::Fixups(0);
742*9880d681SAndroid Build Coastguard Worker 
743*9880d681SAndroid Build Coastguard Worker     switch(cast<MCSymbolRefExpr>(Expr)->getKind()) {
744*9880d681SAndroid Build Coastguard Worker     default: llvm_unreachable("Unknown fixup kind!");
745*9880d681SAndroid Build Coastguard Worker       break;
746*9880d681SAndroid Build Coastguard Worker     case MCSymbolRefExpr::VK_None:
747*9880d681SAndroid Build Coastguard Worker       FixupKind = Mips::fixup_Mips_32; // FIXME: This is ok for O32/N32 but not N64.
748*9880d681SAndroid Build Coastguard Worker       break;
749*9880d681SAndroid Build Coastguard Worker     } // switch
750*9880d681SAndroid Build Coastguard Worker 
751*9880d681SAndroid Build Coastguard Worker     Fixups.push_back(MCFixup::create(0, Expr, MCFixupKind(FixupKind)));
752*9880d681SAndroid Build Coastguard Worker     return 0;
753*9880d681SAndroid Build Coastguard Worker   }
754*9880d681SAndroid Build Coastguard Worker   return 0;
755*9880d681SAndroid Build Coastguard Worker }
756*9880d681SAndroid Build Coastguard Worker 
757*9880d681SAndroid Build Coastguard Worker /// getMachineOpValue - Return binary encoding of operand. If the machine
758*9880d681SAndroid Build Coastguard Worker /// operand requires relocation, record the relocation and return zero.
759*9880d681SAndroid Build Coastguard Worker unsigned MipsMCCodeEmitter::
getMachineOpValue(const MCInst & MI,const MCOperand & MO,SmallVectorImpl<MCFixup> & Fixups,const MCSubtargetInfo & STI) const760*9880d681SAndroid Build Coastguard Worker getMachineOpValue(const MCInst &MI, const MCOperand &MO,
761*9880d681SAndroid Build Coastguard Worker                   SmallVectorImpl<MCFixup> &Fixups,
762*9880d681SAndroid Build Coastguard Worker                   const MCSubtargetInfo &STI) const {
763*9880d681SAndroid Build Coastguard Worker   if (MO.isReg()) {
764*9880d681SAndroid Build Coastguard Worker     unsigned Reg = MO.getReg();
765*9880d681SAndroid Build Coastguard Worker     unsigned RegNo = Ctx.getRegisterInfo()->getEncodingValue(Reg);
766*9880d681SAndroid Build Coastguard Worker     return RegNo;
767*9880d681SAndroid Build Coastguard Worker   } else if (MO.isImm()) {
768*9880d681SAndroid Build Coastguard Worker     return static_cast<unsigned>(MO.getImm());
769*9880d681SAndroid Build Coastguard Worker   } else if (MO.isFPImm()) {
770*9880d681SAndroid Build Coastguard Worker     return static_cast<unsigned>(APFloat(MO.getFPImm())
771*9880d681SAndroid Build Coastguard Worker         .bitcastToAPInt().getHiBits(32).getLimitedValue());
772*9880d681SAndroid Build Coastguard Worker   }
773*9880d681SAndroid Build Coastguard Worker   // MO must be an Expr.
774*9880d681SAndroid Build Coastguard Worker   assert(MO.isExpr());
775*9880d681SAndroid Build Coastguard Worker   return getExprOpValue(MO.getExpr(),Fixups, STI);
776*9880d681SAndroid Build Coastguard Worker }
777*9880d681SAndroid Build Coastguard Worker 
778*9880d681SAndroid Build Coastguard Worker /// Return binary encoding of memory related operand.
779*9880d681SAndroid Build Coastguard Worker /// If the offset operand requires relocation, record the relocation.
780*9880d681SAndroid Build Coastguard Worker template <unsigned ShiftAmount>
getMemEncoding(const MCInst & MI,unsigned OpNo,SmallVectorImpl<MCFixup> & Fixups,const MCSubtargetInfo & STI) const781*9880d681SAndroid Build Coastguard Worker unsigned MipsMCCodeEmitter::getMemEncoding(const MCInst &MI, unsigned OpNo,
782*9880d681SAndroid Build Coastguard Worker                                            SmallVectorImpl<MCFixup> &Fixups,
783*9880d681SAndroid Build Coastguard Worker                                            const MCSubtargetInfo &STI) const {
784*9880d681SAndroid Build Coastguard Worker   // Base register is encoded in bits 20-16, offset is encoded in bits 15-0.
785*9880d681SAndroid Build Coastguard Worker   assert(MI.getOperand(OpNo).isReg());
786*9880d681SAndroid Build Coastguard Worker   unsigned RegBits = getMachineOpValue(MI, MI.getOperand(OpNo),Fixups, STI) << 16;
787*9880d681SAndroid Build Coastguard Worker   unsigned OffBits = getMachineOpValue(MI, MI.getOperand(OpNo+1), Fixups, STI);
788*9880d681SAndroid Build Coastguard Worker 
789*9880d681SAndroid Build Coastguard Worker   // Apply the scale factor if there is one.
790*9880d681SAndroid Build Coastguard Worker   OffBits >>= ShiftAmount;
791*9880d681SAndroid Build Coastguard Worker 
792*9880d681SAndroid Build Coastguard Worker   return (OffBits & 0xFFFF) | RegBits;
793*9880d681SAndroid Build Coastguard Worker }
794*9880d681SAndroid Build Coastguard Worker 
795*9880d681SAndroid Build Coastguard Worker unsigned MipsMCCodeEmitter::
getMemEncodingMMImm4(const MCInst & MI,unsigned OpNo,SmallVectorImpl<MCFixup> & Fixups,const MCSubtargetInfo & STI) const796*9880d681SAndroid Build Coastguard Worker getMemEncodingMMImm4(const MCInst &MI, unsigned OpNo,
797*9880d681SAndroid Build Coastguard Worker                      SmallVectorImpl<MCFixup> &Fixups,
798*9880d681SAndroid Build Coastguard Worker                      const MCSubtargetInfo &STI) const {
799*9880d681SAndroid Build Coastguard Worker   // Base register is encoded in bits 6-4, offset is encoded in bits 3-0.
800*9880d681SAndroid Build Coastguard Worker   assert(MI.getOperand(OpNo).isReg());
801*9880d681SAndroid Build Coastguard Worker   unsigned RegBits = getMachineOpValue(MI, MI.getOperand(OpNo),
802*9880d681SAndroid Build Coastguard Worker                                        Fixups, STI) << 4;
803*9880d681SAndroid Build Coastguard Worker   unsigned OffBits = getMachineOpValue(MI, MI.getOperand(OpNo+1),
804*9880d681SAndroid Build Coastguard Worker                                        Fixups, STI);
805*9880d681SAndroid Build Coastguard Worker 
806*9880d681SAndroid Build Coastguard Worker   return (OffBits & 0xF) | RegBits;
807*9880d681SAndroid Build Coastguard Worker }
808*9880d681SAndroid Build Coastguard Worker 
809*9880d681SAndroid Build Coastguard Worker unsigned MipsMCCodeEmitter::
getMemEncodingMMImm4Lsl1(const MCInst & MI,unsigned OpNo,SmallVectorImpl<MCFixup> & Fixups,const MCSubtargetInfo & STI) const810*9880d681SAndroid Build Coastguard Worker getMemEncodingMMImm4Lsl1(const MCInst &MI, unsigned OpNo,
811*9880d681SAndroid Build Coastguard Worker                          SmallVectorImpl<MCFixup> &Fixups,
812*9880d681SAndroid Build Coastguard Worker                          const MCSubtargetInfo &STI) const {
813*9880d681SAndroid Build Coastguard Worker   // Base register is encoded in bits 6-4, offset is encoded in bits 3-0.
814*9880d681SAndroid Build Coastguard Worker   assert(MI.getOperand(OpNo).isReg());
815*9880d681SAndroid Build Coastguard Worker   unsigned RegBits = getMachineOpValue(MI, MI.getOperand(OpNo),
816*9880d681SAndroid Build Coastguard Worker                                        Fixups, STI) << 4;
817*9880d681SAndroid Build Coastguard Worker   unsigned OffBits = getMachineOpValue(MI, MI.getOperand(OpNo+1),
818*9880d681SAndroid Build Coastguard Worker                                        Fixups, STI) >> 1;
819*9880d681SAndroid Build Coastguard Worker 
820*9880d681SAndroid Build Coastguard Worker   return (OffBits & 0xF) | RegBits;
821*9880d681SAndroid Build Coastguard Worker }
822*9880d681SAndroid Build Coastguard Worker 
823*9880d681SAndroid Build Coastguard Worker unsigned MipsMCCodeEmitter::
getMemEncodingMMImm4Lsl2(const MCInst & MI,unsigned OpNo,SmallVectorImpl<MCFixup> & Fixups,const MCSubtargetInfo & STI) const824*9880d681SAndroid Build Coastguard Worker getMemEncodingMMImm4Lsl2(const MCInst &MI, unsigned OpNo,
825*9880d681SAndroid Build Coastguard Worker                          SmallVectorImpl<MCFixup> &Fixups,
826*9880d681SAndroid Build Coastguard Worker                          const MCSubtargetInfo &STI) const {
827*9880d681SAndroid Build Coastguard Worker   // Base register is encoded in bits 6-4, offset is encoded in bits 3-0.
828*9880d681SAndroid Build Coastguard Worker   assert(MI.getOperand(OpNo).isReg());
829*9880d681SAndroid Build Coastguard Worker   unsigned RegBits = getMachineOpValue(MI, MI.getOperand(OpNo),
830*9880d681SAndroid Build Coastguard Worker                                        Fixups, STI) << 4;
831*9880d681SAndroid Build Coastguard Worker   unsigned OffBits = getMachineOpValue(MI, MI.getOperand(OpNo+1),
832*9880d681SAndroid Build Coastguard Worker                                        Fixups, STI) >> 2;
833*9880d681SAndroid Build Coastguard Worker 
834*9880d681SAndroid Build Coastguard Worker   return (OffBits & 0xF) | RegBits;
835*9880d681SAndroid Build Coastguard Worker }
836*9880d681SAndroid Build Coastguard Worker 
837*9880d681SAndroid Build Coastguard Worker unsigned MipsMCCodeEmitter::
getMemEncodingMMSPImm5Lsl2(const MCInst & MI,unsigned OpNo,SmallVectorImpl<MCFixup> & Fixups,const MCSubtargetInfo & STI) const838*9880d681SAndroid Build Coastguard Worker getMemEncodingMMSPImm5Lsl2(const MCInst &MI, unsigned OpNo,
839*9880d681SAndroid Build Coastguard Worker                            SmallVectorImpl<MCFixup> &Fixups,
840*9880d681SAndroid Build Coastguard Worker                            const MCSubtargetInfo &STI) const {
841*9880d681SAndroid Build Coastguard Worker   // Register is encoded in bits 9-5, offset is encoded in bits 4-0.
842*9880d681SAndroid Build Coastguard Worker   assert(MI.getOperand(OpNo).isReg() &&
843*9880d681SAndroid Build Coastguard Worker          (MI.getOperand(OpNo).getReg() == Mips::SP ||
844*9880d681SAndroid Build Coastguard Worker          MI.getOperand(OpNo).getReg() == Mips::SP_64) &&
845*9880d681SAndroid Build Coastguard Worker          "Unexpected base register!");
846*9880d681SAndroid Build Coastguard Worker   unsigned OffBits = getMachineOpValue(MI, MI.getOperand(OpNo+1),
847*9880d681SAndroid Build Coastguard Worker                                        Fixups, STI) >> 2;
848*9880d681SAndroid Build Coastguard Worker 
849*9880d681SAndroid Build Coastguard Worker   return OffBits & 0x1F;
850*9880d681SAndroid Build Coastguard Worker }
851*9880d681SAndroid Build Coastguard Worker 
852*9880d681SAndroid Build Coastguard Worker unsigned MipsMCCodeEmitter::
getMemEncodingMMGPImm7Lsl2(const MCInst & MI,unsigned OpNo,SmallVectorImpl<MCFixup> & Fixups,const MCSubtargetInfo & STI) const853*9880d681SAndroid Build Coastguard Worker getMemEncodingMMGPImm7Lsl2(const MCInst &MI, unsigned OpNo,
854*9880d681SAndroid Build Coastguard Worker                            SmallVectorImpl<MCFixup> &Fixups,
855*9880d681SAndroid Build Coastguard Worker                            const MCSubtargetInfo &STI) const {
856*9880d681SAndroid Build Coastguard Worker   // Register is encoded in bits 9-7, offset is encoded in bits 6-0.
857*9880d681SAndroid Build Coastguard Worker   assert(MI.getOperand(OpNo).isReg() &&
858*9880d681SAndroid Build Coastguard Worker          MI.getOperand(OpNo).getReg() == Mips::GP &&
859*9880d681SAndroid Build Coastguard Worker          "Unexpected base register!");
860*9880d681SAndroid Build Coastguard Worker 
861*9880d681SAndroid Build Coastguard Worker   unsigned OffBits = getMachineOpValue(MI, MI.getOperand(OpNo+1),
862*9880d681SAndroid Build Coastguard Worker                                        Fixups, STI) >> 2;
863*9880d681SAndroid Build Coastguard Worker 
864*9880d681SAndroid Build Coastguard Worker   return OffBits & 0x7F;
865*9880d681SAndroid Build Coastguard Worker }
866*9880d681SAndroid Build Coastguard Worker 
867*9880d681SAndroid Build Coastguard Worker unsigned MipsMCCodeEmitter::
getMemEncodingMMImm9(const MCInst & MI,unsigned OpNo,SmallVectorImpl<MCFixup> & Fixups,const MCSubtargetInfo & STI) const868*9880d681SAndroid Build Coastguard Worker getMemEncodingMMImm9(const MCInst &MI, unsigned OpNo,
869*9880d681SAndroid Build Coastguard Worker                      SmallVectorImpl<MCFixup> &Fixups,
870*9880d681SAndroid Build Coastguard Worker                      const MCSubtargetInfo &STI) const {
871*9880d681SAndroid Build Coastguard Worker   // Base register is encoded in bits 20-16, offset is encoded in bits 8-0.
872*9880d681SAndroid Build Coastguard Worker   assert(MI.getOperand(OpNo).isReg());
873*9880d681SAndroid Build Coastguard Worker   unsigned RegBits = getMachineOpValue(MI, MI.getOperand(OpNo), Fixups,
874*9880d681SAndroid Build Coastguard Worker                                        STI) << 16;
875*9880d681SAndroid Build Coastguard Worker   unsigned OffBits = getMachineOpValue(MI, MI.getOperand(OpNo + 1), Fixups, STI);
876*9880d681SAndroid Build Coastguard Worker 
877*9880d681SAndroid Build Coastguard Worker   return (OffBits & 0x1FF) | RegBits;
878*9880d681SAndroid Build Coastguard Worker }
879*9880d681SAndroid Build Coastguard Worker 
880*9880d681SAndroid Build Coastguard Worker unsigned MipsMCCodeEmitter::
getMemEncodingMMImm11(const MCInst & MI,unsigned OpNo,SmallVectorImpl<MCFixup> & Fixups,const MCSubtargetInfo & STI) const881*9880d681SAndroid Build Coastguard Worker getMemEncodingMMImm11(const MCInst &MI, unsigned OpNo,
882*9880d681SAndroid Build Coastguard Worker                       SmallVectorImpl<MCFixup> &Fixups,
883*9880d681SAndroid Build Coastguard Worker                       const MCSubtargetInfo &STI) const {
884*9880d681SAndroid Build Coastguard Worker   // Base register is encoded in bits 20-16, offset is encoded in bits 10-0.
885*9880d681SAndroid Build Coastguard Worker   assert(MI.getOperand(OpNo).isReg());
886*9880d681SAndroid Build Coastguard Worker   unsigned RegBits = getMachineOpValue(MI, MI.getOperand(OpNo), Fixups,
887*9880d681SAndroid Build Coastguard Worker                                        STI) << 16;
888*9880d681SAndroid Build Coastguard Worker   unsigned OffBits = getMachineOpValue(MI, MI.getOperand(OpNo+1), Fixups, STI);
889*9880d681SAndroid Build Coastguard Worker 
890*9880d681SAndroid Build Coastguard Worker   return (OffBits & 0x07FF) | RegBits;
891*9880d681SAndroid Build Coastguard Worker }
892*9880d681SAndroid Build Coastguard Worker 
893*9880d681SAndroid Build Coastguard Worker unsigned MipsMCCodeEmitter::
getMemEncodingMMImm12(const MCInst & MI,unsigned OpNo,SmallVectorImpl<MCFixup> & Fixups,const MCSubtargetInfo & STI) const894*9880d681SAndroid Build Coastguard Worker getMemEncodingMMImm12(const MCInst &MI, unsigned OpNo,
895*9880d681SAndroid Build Coastguard Worker                       SmallVectorImpl<MCFixup> &Fixups,
896*9880d681SAndroid Build Coastguard Worker                       const MCSubtargetInfo &STI) const {
897*9880d681SAndroid Build Coastguard Worker   // opNum can be invalid if instruction had reglist as operand.
898*9880d681SAndroid Build Coastguard Worker   // MemOperand is always last operand of instruction (base + offset).
899*9880d681SAndroid Build Coastguard Worker   switch (MI.getOpcode()) {
900*9880d681SAndroid Build Coastguard Worker   default:
901*9880d681SAndroid Build Coastguard Worker     break;
902*9880d681SAndroid Build Coastguard Worker   case Mips::SWM32_MM:
903*9880d681SAndroid Build Coastguard Worker   case Mips::LWM32_MM:
904*9880d681SAndroid Build Coastguard Worker     OpNo = MI.getNumOperands() - 2;
905*9880d681SAndroid Build Coastguard Worker     break;
906*9880d681SAndroid Build Coastguard Worker   }
907*9880d681SAndroid Build Coastguard Worker 
908*9880d681SAndroid Build Coastguard Worker   // Base register is encoded in bits 20-16, offset is encoded in bits 11-0.
909*9880d681SAndroid Build Coastguard Worker   assert(MI.getOperand(OpNo).isReg());
910*9880d681SAndroid Build Coastguard Worker   unsigned RegBits = getMachineOpValue(MI, MI.getOperand(OpNo), Fixups, STI) << 16;
911*9880d681SAndroid Build Coastguard Worker   unsigned OffBits = getMachineOpValue(MI, MI.getOperand(OpNo+1), Fixups, STI);
912*9880d681SAndroid Build Coastguard Worker 
913*9880d681SAndroid Build Coastguard Worker   return (OffBits & 0x0FFF) | RegBits;
914*9880d681SAndroid Build Coastguard Worker }
915*9880d681SAndroid Build Coastguard Worker 
916*9880d681SAndroid Build Coastguard Worker unsigned MipsMCCodeEmitter::
getMemEncodingMMImm16(const MCInst & MI,unsigned OpNo,SmallVectorImpl<MCFixup> & Fixups,const MCSubtargetInfo & STI) const917*9880d681SAndroid Build Coastguard Worker getMemEncodingMMImm16(const MCInst &MI, unsigned OpNo,
918*9880d681SAndroid Build Coastguard Worker                       SmallVectorImpl<MCFixup> &Fixups,
919*9880d681SAndroid Build Coastguard Worker                       const MCSubtargetInfo &STI) const {
920*9880d681SAndroid Build Coastguard Worker   // Base register is encoded in bits 20-16, offset is encoded in bits 15-0.
921*9880d681SAndroid Build Coastguard Worker   assert(MI.getOperand(OpNo).isReg());
922*9880d681SAndroid Build Coastguard Worker   unsigned RegBits = getMachineOpValue(MI, MI.getOperand(OpNo), Fixups,
923*9880d681SAndroid Build Coastguard Worker                                        STI) << 16;
924*9880d681SAndroid Build Coastguard Worker   unsigned OffBits = getMachineOpValue(MI, MI.getOperand(OpNo+1), Fixups, STI);
925*9880d681SAndroid Build Coastguard Worker 
926*9880d681SAndroid Build Coastguard Worker   return (OffBits & 0xFFFF) | RegBits;
927*9880d681SAndroid Build Coastguard Worker }
928*9880d681SAndroid Build Coastguard Worker 
929*9880d681SAndroid Build Coastguard Worker unsigned MipsMCCodeEmitter::
getMemEncodingMMImm4sp(const MCInst & MI,unsigned OpNo,SmallVectorImpl<MCFixup> & Fixups,const MCSubtargetInfo & STI) const930*9880d681SAndroid Build Coastguard Worker getMemEncodingMMImm4sp(const MCInst &MI, unsigned OpNo,
931*9880d681SAndroid Build Coastguard Worker                        SmallVectorImpl<MCFixup> &Fixups,
932*9880d681SAndroid Build Coastguard Worker                        const MCSubtargetInfo &STI) const {
933*9880d681SAndroid Build Coastguard Worker   // opNum can be invalid if instruction had reglist as operand
934*9880d681SAndroid Build Coastguard Worker   // MemOperand is always last operand of instruction (base + offset)
935*9880d681SAndroid Build Coastguard Worker   switch (MI.getOpcode()) {
936*9880d681SAndroid Build Coastguard Worker   default:
937*9880d681SAndroid Build Coastguard Worker     break;
938*9880d681SAndroid Build Coastguard Worker   case Mips::SWM16_MM:
939*9880d681SAndroid Build Coastguard Worker   case Mips::SWM16_MMR6:
940*9880d681SAndroid Build Coastguard Worker   case Mips::LWM16_MM:
941*9880d681SAndroid Build Coastguard Worker   case Mips::LWM16_MMR6:
942*9880d681SAndroid Build Coastguard Worker     OpNo = MI.getNumOperands() - 2;
943*9880d681SAndroid Build Coastguard Worker     break;
944*9880d681SAndroid Build Coastguard Worker   }
945*9880d681SAndroid Build Coastguard Worker 
946*9880d681SAndroid Build Coastguard Worker   // Offset is encoded in bits 4-0.
947*9880d681SAndroid Build Coastguard Worker   assert(MI.getOperand(OpNo).isReg());
948*9880d681SAndroid Build Coastguard Worker   // Base register is always SP - thus it is not encoded.
949*9880d681SAndroid Build Coastguard Worker   assert(MI.getOperand(OpNo+1).isImm());
950*9880d681SAndroid Build Coastguard Worker   unsigned OffBits = getMachineOpValue(MI, MI.getOperand(OpNo+1), Fixups, STI);
951*9880d681SAndroid Build Coastguard Worker 
952*9880d681SAndroid Build Coastguard Worker   return ((OffBits >> 2) & 0x0F);
953*9880d681SAndroid Build Coastguard Worker }
954*9880d681SAndroid Build Coastguard Worker 
955*9880d681SAndroid Build Coastguard Worker // FIXME: should be called getMSBEncoding
956*9880d681SAndroid Build Coastguard Worker //
957*9880d681SAndroid Build Coastguard Worker unsigned
getSizeInsEncoding(const MCInst & MI,unsigned OpNo,SmallVectorImpl<MCFixup> & Fixups,const MCSubtargetInfo & STI) const958*9880d681SAndroid Build Coastguard Worker MipsMCCodeEmitter::getSizeInsEncoding(const MCInst &MI, unsigned OpNo,
959*9880d681SAndroid Build Coastguard Worker                                       SmallVectorImpl<MCFixup> &Fixups,
960*9880d681SAndroid Build Coastguard Worker                                       const MCSubtargetInfo &STI) const {
961*9880d681SAndroid Build Coastguard Worker   assert(MI.getOperand(OpNo-1).isImm());
962*9880d681SAndroid Build Coastguard Worker   assert(MI.getOperand(OpNo).isImm());
963*9880d681SAndroid Build Coastguard Worker   unsigned Position = getMachineOpValue(MI, MI.getOperand(OpNo-1), Fixups, STI);
964*9880d681SAndroid Build Coastguard Worker   unsigned Size = getMachineOpValue(MI, MI.getOperand(OpNo), Fixups, STI);
965*9880d681SAndroid Build Coastguard Worker 
966*9880d681SAndroid Build Coastguard Worker   return Position + Size - 1;
967*9880d681SAndroid Build Coastguard Worker }
968*9880d681SAndroid Build Coastguard Worker 
969*9880d681SAndroid Build Coastguard Worker template <unsigned Bits, int Offset>
970*9880d681SAndroid Build Coastguard Worker unsigned
getUImmWithOffsetEncoding(const MCInst & MI,unsigned OpNo,SmallVectorImpl<MCFixup> & Fixups,const MCSubtargetInfo & STI) const971*9880d681SAndroid Build Coastguard Worker MipsMCCodeEmitter::getUImmWithOffsetEncoding(const MCInst &MI, unsigned OpNo,
972*9880d681SAndroid Build Coastguard Worker                                              SmallVectorImpl<MCFixup> &Fixups,
973*9880d681SAndroid Build Coastguard Worker                                              const MCSubtargetInfo &STI) const {
974*9880d681SAndroid Build Coastguard Worker   assert(MI.getOperand(OpNo).isImm());
975*9880d681SAndroid Build Coastguard Worker   unsigned Value = getMachineOpValue(MI, MI.getOperand(OpNo), Fixups, STI);
976*9880d681SAndroid Build Coastguard Worker   Value -= Offset;
977*9880d681SAndroid Build Coastguard Worker   return Value;
978*9880d681SAndroid Build Coastguard Worker }
979*9880d681SAndroid Build Coastguard Worker 
980*9880d681SAndroid Build Coastguard Worker unsigned
getSimm19Lsl2Encoding(const MCInst & MI,unsigned OpNo,SmallVectorImpl<MCFixup> & Fixups,const MCSubtargetInfo & STI) const981*9880d681SAndroid Build Coastguard Worker MipsMCCodeEmitter::getSimm19Lsl2Encoding(const MCInst &MI, unsigned OpNo,
982*9880d681SAndroid Build Coastguard Worker                                          SmallVectorImpl<MCFixup> &Fixups,
983*9880d681SAndroid Build Coastguard Worker                                          const MCSubtargetInfo &STI) const {
984*9880d681SAndroid Build Coastguard Worker   const MCOperand &MO = MI.getOperand(OpNo);
985*9880d681SAndroid Build Coastguard Worker   if (MO.isImm()) {
986*9880d681SAndroid Build Coastguard Worker     // The immediate is encoded as 'immediate << 2'.
987*9880d681SAndroid Build Coastguard Worker     unsigned Res = getMachineOpValue(MI, MO, Fixups, STI);
988*9880d681SAndroid Build Coastguard Worker     assert((Res & 3) == 0);
989*9880d681SAndroid Build Coastguard Worker     return Res >> 2;
990*9880d681SAndroid Build Coastguard Worker   }
991*9880d681SAndroid Build Coastguard Worker 
992*9880d681SAndroid Build Coastguard Worker   assert(MO.isExpr() &&
993*9880d681SAndroid Build Coastguard Worker          "getSimm19Lsl2Encoding expects only expressions or an immediate");
994*9880d681SAndroid Build Coastguard Worker 
995*9880d681SAndroid Build Coastguard Worker   const MCExpr *Expr = MO.getExpr();
996*9880d681SAndroid Build Coastguard Worker   Mips::Fixups FixupKind = isMicroMips(STI) ? Mips::fixup_MICROMIPS_PC19_S2
997*9880d681SAndroid Build Coastguard Worker                                             : Mips::fixup_MIPS_PC19_S2;
998*9880d681SAndroid Build Coastguard Worker   Fixups.push_back(MCFixup::create(0, Expr, MCFixupKind(FixupKind)));
999*9880d681SAndroid Build Coastguard Worker   return 0;
1000*9880d681SAndroid Build Coastguard Worker }
1001*9880d681SAndroid Build Coastguard Worker 
1002*9880d681SAndroid Build Coastguard Worker unsigned
getSimm18Lsl3Encoding(const MCInst & MI,unsigned OpNo,SmallVectorImpl<MCFixup> & Fixups,const MCSubtargetInfo & STI) const1003*9880d681SAndroid Build Coastguard Worker MipsMCCodeEmitter::getSimm18Lsl3Encoding(const MCInst &MI, unsigned OpNo,
1004*9880d681SAndroid Build Coastguard Worker                                          SmallVectorImpl<MCFixup> &Fixups,
1005*9880d681SAndroid Build Coastguard Worker                                          const MCSubtargetInfo &STI) const {
1006*9880d681SAndroid Build Coastguard Worker   const MCOperand &MO = MI.getOperand(OpNo);
1007*9880d681SAndroid Build Coastguard Worker   if (MO.isImm()) {
1008*9880d681SAndroid Build Coastguard Worker     // The immediate is encoded as 'immediate << 3'.
1009*9880d681SAndroid Build Coastguard Worker     unsigned Res = getMachineOpValue(MI, MI.getOperand(OpNo), Fixups, STI);
1010*9880d681SAndroid Build Coastguard Worker     assert((Res & 7) == 0);
1011*9880d681SAndroid Build Coastguard Worker     return Res >> 3;
1012*9880d681SAndroid Build Coastguard Worker   }
1013*9880d681SAndroid Build Coastguard Worker 
1014*9880d681SAndroid Build Coastguard Worker   assert(MO.isExpr() &&
1015*9880d681SAndroid Build Coastguard Worker          "getSimm18Lsl2Encoding expects only expressions or an immediate");
1016*9880d681SAndroid Build Coastguard Worker 
1017*9880d681SAndroid Build Coastguard Worker   const MCExpr *Expr = MO.getExpr();
1018*9880d681SAndroid Build Coastguard Worker   Mips::Fixups FixupKind = isMicroMips(STI) ? Mips::fixup_MICROMIPS_PC18_S3
1019*9880d681SAndroid Build Coastguard Worker                                             : Mips::fixup_MIPS_PC18_S3;
1020*9880d681SAndroid Build Coastguard Worker   Fixups.push_back(MCFixup::create(0, Expr, MCFixupKind(FixupKind)));
1021*9880d681SAndroid Build Coastguard Worker   return 0;
1022*9880d681SAndroid Build Coastguard Worker }
1023*9880d681SAndroid Build Coastguard Worker 
1024*9880d681SAndroid Build Coastguard Worker unsigned
getUImm3Mod8Encoding(const MCInst & MI,unsigned OpNo,SmallVectorImpl<MCFixup> & Fixups,const MCSubtargetInfo & STI) const1025*9880d681SAndroid Build Coastguard Worker MipsMCCodeEmitter::getUImm3Mod8Encoding(const MCInst &MI, unsigned OpNo,
1026*9880d681SAndroid Build Coastguard Worker                                         SmallVectorImpl<MCFixup> &Fixups,
1027*9880d681SAndroid Build Coastguard Worker                                         const MCSubtargetInfo &STI) const {
1028*9880d681SAndroid Build Coastguard Worker   assert(MI.getOperand(OpNo).isImm());
1029*9880d681SAndroid Build Coastguard Worker   const MCOperand &MO = MI.getOperand(OpNo);
1030*9880d681SAndroid Build Coastguard Worker   return MO.getImm() % 8;
1031*9880d681SAndroid Build Coastguard Worker }
1032*9880d681SAndroid Build Coastguard Worker 
1033*9880d681SAndroid Build Coastguard Worker unsigned
getUImm4AndValue(const MCInst & MI,unsigned OpNo,SmallVectorImpl<MCFixup> & Fixups,const MCSubtargetInfo & STI) const1034*9880d681SAndroid Build Coastguard Worker MipsMCCodeEmitter::getUImm4AndValue(const MCInst &MI, unsigned OpNo,
1035*9880d681SAndroid Build Coastguard Worker                                     SmallVectorImpl<MCFixup> &Fixups,
1036*9880d681SAndroid Build Coastguard Worker                                     const MCSubtargetInfo &STI) const {
1037*9880d681SAndroid Build Coastguard Worker   assert(MI.getOperand(OpNo).isImm());
1038*9880d681SAndroid Build Coastguard Worker   const MCOperand &MO = MI.getOperand(OpNo);
1039*9880d681SAndroid Build Coastguard Worker   unsigned Value = MO.getImm();
1040*9880d681SAndroid Build Coastguard Worker   switch (Value) {
1041*9880d681SAndroid Build Coastguard Worker     case 128:   return 0x0;
1042*9880d681SAndroid Build Coastguard Worker     case 1:     return 0x1;
1043*9880d681SAndroid Build Coastguard Worker     case 2:     return 0x2;
1044*9880d681SAndroid Build Coastguard Worker     case 3:     return 0x3;
1045*9880d681SAndroid Build Coastguard Worker     case 4:     return 0x4;
1046*9880d681SAndroid Build Coastguard Worker     case 7:     return 0x5;
1047*9880d681SAndroid Build Coastguard Worker     case 8:     return 0x6;
1048*9880d681SAndroid Build Coastguard Worker     case 15:    return 0x7;
1049*9880d681SAndroid Build Coastguard Worker     case 16:    return 0x8;
1050*9880d681SAndroid Build Coastguard Worker     case 31:    return 0x9;
1051*9880d681SAndroid Build Coastguard Worker     case 32:    return 0xa;
1052*9880d681SAndroid Build Coastguard Worker     case 63:    return 0xb;
1053*9880d681SAndroid Build Coastguard Worker     case 64:    return 0xc;
1054*9880d681SAndroid Build Coastguard Worker     case 255:   return 0xd;
1055*9880d681SAndroid Build Coastguard Worker     case 32768: return 0xe;
1056*9880d681SAndroid Build Coastguard Worker     case 65535: return 0xf;
1057*9880d681SAndroid Build Coastguard Worker   }
1058*9880d681SAndroid Build Coastguard Worker   llvm_unreachable("Unexpected value");
1059*9880d681SAndroid Build Coastguard Worker }
1060*9880d681SAndroid Build Coastguard Worker 
1061*9880d681SAndroid Build Coastguard Worker unsigned
getRegisterListOpValue(const MCInst & MI,unsigned OpNo,SmallVectorImpl<MCFixup> & Fixups,const MCSubtargetInfo & STI) const1062*9880d681SAndroid Build Coastguard Worker MipsMCCodeEmitter::getRegisterListOpValue(const MCInst &MI, unsigned OpNo,
1063*9880d681SAndroid Build Coastguard Worker                                           SmallVectorImpl<MCFixup> &Fixups,
1064*9880d681SAndroid Build Coastguard Worker                                           const MCSubtargetInfo &STI) const {
1065*9880d681SAndroid Build Coastguard Worker   unsigned res = 0;
1066*9880d681SAndroid Build Coastguard Worker 
1067*9880d681SAndroid Build Coastguard Worker   // Register list operand is always first operand of instruction and it is
1068*9880d681SAndroid Build Coastguard Worker   // placed before memory operand (register + imm).
1069*9880d681SAndroid Build Coastguard Worker 
1070*9880d681SAndroid Build Coastguard Worker   for (unsigned I = OpNo, E = MI.getNumOperands() - 2; I < E; ++I) {
1071*9880d681SAndroid Build Coastguard Worker     unsigned Reg = MI.getOperand(I).getReg();
1072*9880d681SAndroid Build Coastguard Worker     unsigned RegNo = Ctx.getRegisterInfo()->getEncodingValue(Reg);
1073*9880d681SAndroid Build Coastguard Worker     if (RegNo != 31)
1074*9880d681SAndroid Build Coastguard Worker       res++;
1075*9880d681SAndroid Build Coastguard Worker     else
1076*9880d681SAndroid Build Coastguard Worker       res |= 0x10;
1077*9880d681SAndroid Build Coastguard Worker   }
1078*9880d681SAndroid Build Coastguard Worker   return res;
1079*9880d681SAndroid Build Coastguard Worker }
1080*9880d681SAndroid Build Coastguard Worker 
1081*9880d681SAndroid Build Coastguard Worker unsigned
getRegisterListOpValue16(const MCInst & MI,unsigned OpNo,SmallVectorImpl<MCFixup> & Fixups,const MCSubtargetInfo & STI) const1082*9880d681SAndroid Build Coastguard Worker MipsMCCodeEmitter::getRegisterListOpValue16(const MCInst &MI, unsigned OpNo,
1083*9880d681SAndroid Build Coastguard Worker                                             SmallVectorImpl<MCFixup> &Fixups,
1084*9880d681SAndroid Build Coastguard Worker                                             const MCSubtargetInfo &STI) const {
1085*9880d681SAndroid Build Coastguard Worker   return (MI.getNumOperands() - 4);
1086*9880d681SAndroid Build Coastguard Worker }
1087*9880d681SAndroid Build Coastguard Worker 
1088*9880d681SAndroid Build Coastguard Worker unsigned
getRegisterPairOpValue(const MCInst & MI,unsigned OpNo,SmallVectorImpl<MCFixup> & Fixups,const MCSubtargetInfo & STI) const1089*9880d681SAndroid Build Coastguard Worker MipsMCCodeEmitter::getRegisterPairOpValue(const MCInst &MI, unsigned OpNo,
1090*9880d681SAndroid Build Coastguard Worker                                           SmallVectorImpl<MCFixup> &Fixups,
1091*9880d681SAndroid Build Coastguard Worker                                           const MCSubtargetInfo &STI) const {
1092*9880d681SAndroid Build Coastguard Worker   return getMachineOpValue(MI, MI.getOperand(OpNo), Fixups, STI);
1093*9880d681SAndroid Build Coastguard Worker }
1094*9880d681SAndroid Build Coastguard Worker 
1095*9880d681SAndroid Build Coastguard Worker unsigned
getMovePRegPairOpValue(const MCInst & MI,unsigned OpNo,SmallVectorImpl<MCFixup> & Fixups,const MCSubtargetInfo & STI) const1096*9880d681SAndroid Build Coastguard Worker MipsMCCodeEmitter::getMovePRegPairOpValue(const MCInst &MI, unsigned OpNo,
1097*9880d681SAndroid Build Coastguard Worker                                           SmallVectorImpl<MCFixup> &Fixups,
1098*9880d681SAndroid Build Coastguard Worker                                           const MCSubtargetInfo &STI) const {
1099*9880d681SAndroid Build Coastguard Worker   unsigned res = 0;
1100*9880d681SAndroid Build Coastguard Worker 
1101*9880d681SAndroid Build Coastguard Worker   if (MI.getOperand(0).getReg() == Mips::A1 &&
1102*9880d681SAndroid Build Coastguard Worker       MI.getOperand(1).getReg() == Mips::A2)
1103*9880d681SAndroid Build Coastguard Worker     res = 0;
1104*9880d681SAndroid Build Coastguard Worker   else if (MI.getOperand(0).getReg() == Mips::A1 &&
1105*9880d681SAndroid Build Coastguard Worker            MI.getOperand(1).getReg() == Mips::A3)
1106*9880d681SAndroid Build Coastguard Worker     res = 1;
1107*9880d681SAndroid Build Coastguard Worker   else if (MI.getOperand(0).getReg() == Mips::A2 &&
1108*9880d681SAndroid Build Coastguard Worker            MI.getOperand(1).getReg() == Mips::A3)
1109*9880d681SAndroid Build Coastguard Worker     res = 2;
1110*9880d681SAndroid Build Coastguard Worker   else if (MI.getOperand(0).getReg() == Mips::A0 &&
1111*9880d681SAndroid Build Coastguard Worker            MI.getOperand(1).getReg() == Mips::S5)
1112*9880d681SAndroid Build Coastguard Worker     res = 3;
1113*9880d681SAndroid Build Coastguard Worker   else if (MI.getOperand(0).getReg() == Mips::A0 &&
1114*9880d681SAndroid Build Coastguard Worker            MI.getOperand(1).getReg() == Mips::S6)
1115*9880d681SAndroid Build Coastguard Worker     res = 4;
1116*9880d681SAndroid Build Coastguard Worker   else if (MI.getOperand(0).getReg() == Mips::A0 &&
1117*9880d681SAndroid Build Coastguard Worker            MI.getOperand(1).getReg() == Mips::A1)
1118*9880d681SAndroid Build Coastguard Worker     res = 5;
1119*9880d681SAndroid Build Coastguard Worker   else if (MI.getOperand(0).getReg() == Mips::A0 &&
1120*9880d681SAndroid Build Coastguard Worker            MI.getOperand(1).getReg() == Mips::A2)
1121*9880d681SAndroid Build Coastguard Worker     res = 6;
1122*9880d681SAndroid Build Coastguard Worker   else if (MI.getOperand(0).getReg() == Mips::A0 &&
1123*9880d681SAndroid Build Coastguard Worker            MI.getOperand(1).getReg() == Mips::A3)
1124*9880d681SAndroid Build Coastguard Worker     res = 7;
1125*9880d681SAndroid Build Coastguard Worker 
1126*9880d681SAndroid Build Coastguard Worker   return res;
1127*9880d681SAndroid Build Coastguard Worker }
1128*9880d681SAndroid Build Coastguard Worker 
1129*9880d681SAndroid Build Coastguard Worker unsigned
getSimm23Lsl2Encoding(const MCInst & MI,unsigned OpNo,SmallVectorImpl<MCFixup> & Fixups,const MCSubtargetInfo & STI) const1130*9880d681SAndroid Build Coastguard Worker MipsMCCodeEmitter::getSimm23Lsl2Encoding(const MCInst &MI, unsigned OpNo,
1131*9880d681SAndroid Build Coastguard Worker                                          SmallVectorImpl<MCFixup> &Fixups,
1132*9880d681SAndroid Build Coastguard Worker                                          const MCSubtargetInfo &STI) const {
1133*9880d681SAndroid Build Coastguard Worker   const MCOperand &MO = MI.getOperand(OpNo);
1134*9880d681SAndroid Build Coastguard Worker   assert(MO.isImm() && "getSimm23Lsl2Encoding expects only an immediate");
1135*9880d681SAndroid Build Coastguard Worker   // The immediate is encoded as 'immediate >> 2'.
1136*9880d681SAndroid Build Coastguard Worker   unsigned Res = static_cast<unsigned>(MO.getImm());
1137*9880d681SAndroid Build Coastguard Worker   assert((Res & 3) == 0);
1138*9880d681SAndroid Build Coastguard Worker   return Res >> 2;
1139*9880d681SAndroid Build Coastguard Worker }
1140*9880d681SAndroid Build Coastguard Worker 
1141*9880d681SAndroid Build Coastguard Worker #include "MipsGenMCCodeEmitter.inc"
1142