1*9880d681SAndroid Build Coastguard Worker //===--- HexagonBitTracker.cpp --------------------------------------------===//
2*9880d681SAndroid Build Coastguard Worker //
3*9880d681SAndroid Build Coastguard Worker // The LLVM Compiler Infrastructure
4*9880d681SAndroid Build Coastguard Worker //
5*9880d681SAndroid Build Coastguard Worker // This file is distributed under the University of Illinois Open Source
6*9880d681SAndroid Build Coastguard Worker // License. See LICENSE.TXT for details.
7*9880d681SAndroid Build Coastguard Worker //
8*9880d681SAndroid Build Coastguard Worker //===----------------------------------------------------------------------===//
9*9880d681SAndroid Build Coastguard Worker
10*9880d681SAndroid Build Coastguard Worker #include "llvm/CodeGen/MachineRegisterInfo.h"
11*9880d681SAndroid Build Coastguard Worker #include "llvm/IR/Module.h"
12*9880d681SAndroid Build Coastguard Worker #include "llvm/Support/Debug.h"
13*9880d681SAndroid Build Coastguard Worker #include "llvm/Support/raw_ostream.h"
14*9880d681SAndroid Build Coastguard Worker
15*9880d681SAndroid Build Coastguard Worker #include "Hexagon.h"
16*9880d681SAndroid Build Coastguard Worker #include "HexagonInstrInfo.h"
17*9880d681SAndroid Build Coastguard Worker #include "HexagonRegisterInfo.h"
18*9880d681SAndroid Build Coastguard Worker #include "HexagonTargetMachine.h"
19*9880d681SAndroid Build Coastguard Worker #include "HexagonBitTracker.h"
20*9880d681SAndroid Build Coastguard Worker
21*9880d681SAndroid Build Coastguard Worker using namespace llvm;
22*9880d681SAndroid Build Coastguard Worker
23*9880d681SAndroid Build Coastguard Worker typedef BitTracker BT;
24*9880d681SAndroid Build Coastguard Worker
HexagonEvaluator(const HexagonRegisterInfo & tri,MachineRegisterInfo & mri,const HexagonInstrInfo & tii,MachineFunction & mf)25*9880d681SAndroid Build Coastguard Worker HexagonEvaluator::HexagonEvaluator(const HexagonRegisterInfo &tri,
26*9880d681SAndroid Build Coastguard Worker MachineRegisterInfo &mri,
27*9880d681SAndroid Build Coastguard Worker const HexagonInstrInfo &tii,
28*9880d681SAndroid Build Coastguard Worker MachineFunction &mf)
29*9880d681SAndroid Build Coastguard Worker : MachineEvaluator(tri, mri), MF(mf), MFI(*mf.getFrameInfo()), TII(tii) {
30*9880d681SAndroid Build Coastguard Worker // Populate the VRX map (VR to extension-type).
31*9880d681SAndroid Build Coastguard Worker // Go over all the formal parameters of the function. If a given parameter
32*9880d681SAndroid Build Coastguard Worker // P is sign- or zero-extended, locate the virtual register holding that
33*9880d681SAndroid Build Coastguard Worker // parameter and create an entry in the VRX map indicating the type of ex-
34*9880d681SAndroid Build Coastguard Worker // tension (and the source type).
35*9880d681SAndroid Build Coastguard Worker // This is a bit complicated to do accurately, since the memory layout in-
36*9880d681SAndroid Build Coastguard Worker // formation is necessary to precisely determine whether an aggregate para-
37*9880d681SAndroid Build Coastguard Worker // meter will be passed in a register or in memory. What is given in MRI
38*9880d681SAndroid Build Coastguard Worker // is the association between the physical register that is live-in (i.e.
39*9880d681SAndroid Build Coastguard Worker // holds an argument), and the virtual register that this value will be
40*9880d681SAndroid Build Coastguard Worker // copied into. This, by itself, is not sufficient to map back the virtual
41*9880d681SAndroid Build Coastguard Worker // register to a formal parameter from Function (since consecutive live-ins
42*9880d681SAndroid Build Coastguard Worker // from MRI may not correspond to consecutive formal parameters from Func-
43*9880d681SAndroid Build Coastguard Worker // tion). To avoid the complications with in-memory arguments, only consi-
44*9880d681SAndroid Build Coastguard Worker // der the initial sequence of formal parameters that are known to be
45*9880d681SAndroid Build Coastguard Worker // passed via registers.
46*9880d681SAndroid Build Coastguard Worker unsigned AttrIdx = 0;
47*9880d681SAndroid Build Coastguard Worker unsigned InVirtReg, InPhysReg = 0;
48*9880d681SAndroid Build Coastguard Worker const Function &F = *MF.getFunction();
49*9880d681SAndroid Build Coastguard Worker typedef Function::const_arg_iterator arg_iterator;
50*9880d681SAndroid Build Coastguard Worker for (arg_iterator I = F.arg_begin(), E = F.arg_end(); I != E; ++I) {
51*9880d681SAndroid Build Coastguard Worker AttrIdx++;
52*9880d681SAndroid Build Coastguard Worker const Argument &Arg = *I;
53*9880d681SAndroid Build Coastguard Worker Type *ATy = Arg.getType();
54*9880d681SAndroid Build Coastguard Worker unsigned Width = 0;
55*9880d681SAndroid Build Coastguard Worker if (ATy->isIntegerTy())
56*9880d681SAndroid Build Coastguard Worker Width = ATy->getIntegerBitWidth();
57*9880d681SAndroid Build Coastguard Worker else if (ATy->isPointerTy())
58*9880d681SAndroid Build Coastguard Worker Width = 32;
59*9880d681SAndroid Build Coastguard Worker // If pointer size is not set through target data, it will default to
60*9880d681SAndroid Build Coastguard Worker // Module::AnyPointerSize.
61*9880d681SAndroid Build Coastguard Worker if (Width == 0 || Width > 64)
62*9880d681SAndroid Build Coastguard Worker break;
63*9880d681SAndroid Build Coastguard Worker InPhysReg = getNextPhysReg(InPhysReg, Width);
64*9880d681SAndroid Build Coastguard Worker if (!InPhysReg)
65*9880d681SAndroid Build Coastguard Worker break;
66*9880d681SAndroid Build Coastguard Worker InVirtReg = getVirtRegFor(InPhysReg);
67*9880d681SAndroid Build Coastguard Worker if (!InVirtReg)
68*9880d681SAndroid Build Coastguard Worker continue;
69*9880d681SAndroid Build Coastguard Worker AttributeSet Attrs = F.getAttributes();
70*9880d681SAndroid Build Coastguard Worker if (Attrs.hasAttribute(AttrIdx, Attribute::SExt))
71*9880d681SAndroid Build Coastguard Worker VRX.insert(std::make_pair(InVirtReg, ExtType(ExtType::SExt, Width)));
72*9880d681SAndroid Build Coastguard Worker else if (Attrs.hasAttribute(AttrIdx, Attribute::ZExt))
73*9880d681SAndroid Build Coastguard Worker VRX.insert(std::make_pair(InVirtReg, ExtType(ExtType::ZExt, Width)));
74*9880d681SAndroid Build Coastguard Worker }
75*9880d681SAndroid Build Coastguard Worker }
76*9880d681SAndroid Build Coastguard Worker
77*9880d681SAndroid Build Coastguard Worker
mask(unsigned Reg,unsigned Sub) const78*9880d681SAndroid Build Coastguard Worker BT::BitMask HexagonEvaluator::mask(unsigned Reg, unsigned Sub) const {
79*9880d681SAndroid Build Coastguard Worker if (Sub == 0)
80*9880d681SAndroid Build Coastguard Worker return MachineEvaluator::mask(Reg, 0);
81*9880d681SAndroid Build Coastguard Worker using namespace Hexagon;
82*9880d681SAndroid Build Coastguard Worker const TargetRegisterClass *RC = MRI.getRegClass(Reg);
83*9880d681SAndroid Build Coastguard Worker unsigned ID = RC->getID();
84*9880d681SAndroid Build Coastguard Worker uint16_t RW = getRegBitWidth(RegisterRef(Reg, Sub));
85*9880d681SAndroid Build Coastguard Worker switch (ID) {
86*9880d681SAndroid Build Coastguard Worker case DoubleRegsRegClassID:
87*9880d681SAndroid Build Coastguard Worker case VecDblRegsRegClassID:
88*9880d681SAndroid Build Coastguard Worker case VecDblRegs128BRegClassID:
89*9880d681SAndroid Build Coastguard Worker return (Sub == subreg_loreg) ? BT::BitMask(0, RW-1)
90*9880d681SAndroid Build Coastguard Worker : BT::BitMask(RW, 2*RW-1);
91*9880d681SAndroid Build Coastguard Worker default:
92*9880d681SAndroid Build Coastguard Worker break;
93*9880d681SAndroid Build Coastguard Worker }
94*9880d681SAndroid Build Coastguard Worker #ifndef NDEBUG
95*9880d681SAndroid Build Coastguard Worker dbgs() << PrintReg(Reg, &TRI, Sub) << '\n';
96*9880d681SAndroid Build Coastguard Worker #endif
97*9880d681SAndroid Build Coastguard Worker llvm_unreachable("Unexpected register/subregister");
98*9880d681SAndroid Build Coastguard Worker }
99*9880d681SAndroid Build Coastguard Worker
100*9880d681SAndroid Build Coastguard Worker namespace {
101*9880d681SAndroid Build Coastguard Worker class RegisterRefs {
102*9880d681SAndroid Build Coastguard Worker std::vector<BT::RegisterRef> Vector;
103*9880d681SAndroid Build Coastguard Worker
104*9880d681SAndroid Build Coastguard Worker public:
RegisterRefs(const MachineInstr & MI)105*9880d681SAndroid Build Coastguard Worker RegisterRefs(const MachineInstr &MI) : Vector(MI.getNumOperands()) {
106*9880d681SAndroid Build Coastguard Worker for (unsigned i = 0, n = Vector.size(); i < n; ++i) {
107*9880d681SAndroid Build Coastguard Worker const MachineOperand &MO = MI.getOperand(i);
108*9880d681SAndroid Build Coastguard Worker if (MO.isReg())
109*9880d681SAndroid Build Coastguard Worker Vector[i] = BT::RegisterRef(MO);
110*9880d681SAndroid Build Coastguard Worker // For indices that don't correspond to registers, the entry will
111*9880d681SAndroid Build Coastguard Worker // remain constructed via the default constructor.
112*9880d681SAndroid Build Coastguard Worker }
113*9880d681SAndroid Build Coastguard Worker }
114*9880d681SAndroid Build Coastguard Worker
size() const115*9880d681SAndroid Build Coastguard Worker size_t size() const { return Vector.size(); }
operator [](unsigned n) const116*9880d681SAndroid Build Coastguard Worker const BT::RegisterRef &operator[](unsigned n) const {
117*9880d681SAndroid Build Coastguard Worker // The main purpose of this operator is to assert with bad argument.
118*9880d681SAndroid Build Coastguard Worker assert(n < Vector.size());
119*9880d681SAndroid Build Coastguard Worker return Vector[n];
120*9880d681SAndroid Build Coastguard Worker }
121*9880d681SAndroid Build Coastguard Worker };
122*9880d681SAndroid Build Coastguard Worker }
123*9880d681SAndroid Build Coastguard Worker
evaluate(const MachineInstr & MI,const CellMapType & Inputs,CellMapType & Outputs) const124*9880d681SAndroid Build Coastguard Worker bool HexagonEvaluator::evaluate(const MachineInstr &MI,
125*9880d681SAndroid Build Coastguard Worker const CellMapType &Inputs,
126*9880d681SAndroid Build Coastguard Worker CellMapType &Outputs) const {
127*9880d681SAndroid Build Coastguard Worker unsigned NumDefs = 0;
128*9880d681SAndroid Build Coastguard Worker
129*9880d681SAndroid Build Coastguard Worker // Sanity verification: there should not be any defs with subregisters.
130*9880d681SAndroid Build Coastguard Worker for (unsigned i = 0, n = MI.getNumOperands(); i < n; ++i) {
131*9880d681SAndroid Build Coastguard Worker const MachineOperand &MO = MI.getOperand(i);
132*9880d681SAndroid Build Coastguard Worker if (!MO.isReg() || !MO.isDef())
133*9880d681SAndroid Build Coastguard Worker continue;
134*9880d681SAndroid Build Coastguard Worker NumDefs++;
135*9880d681SAndroid Build Coastguard Worker assert(MO.getSubReg() == 0);
136*9880d681SAndroid Build Coastguard Worker }
137*9880d681SAndroid Build Coastguard Worker
138*9880d681SAndroid Build Coastguard Worker if (NumDefs == 0)
139*9880d681SAndroid Build Coastguard Worker return false;
140*9880d681SAndroid Build Coastguard Worker
141*9880d681SAndroid Build Coastguard Worker if (MI.mayLoad())
142*9880d681SAndroid Build Coastguard Worker return evaluateLoad(MI, Inputs, Outputs);
143*9880d681SAndroid Build Coastguard Worker
144*9880d681SAndroid Build Coastguard Worker // Check COPY instructions that copy formal parameters into virtual
145*9880d681SAndroid Build Coastguard Worker // registers. Such parameters can be sign- or zero-extended at the
146*9880d681SAndroid Build Coastguard Worker // call site, and we should take advantage of this knowledge. The MRI
147*9880d681SAndroid Build Coastguard Worker // keeps a list of pairs of live-in physical and virtual registers,
148*9880d681SAndroid Build Coastguard Worker // which provides information about which virtual registers will hold
149*9880d681SAndroid Build Coastguard Worker // the argument values. The function will still contain instructions
150*9880d681SAndroid Build Coastguard Worker // defining those virtual registers, and in practice those are COPY
151*9880d681SAndroid Build Coastguard Worker // instructions from a physical to a virtual register. In such cases,
152*9880d681SAndroid Build Coastguard Worker // applying the argument extension to the virtual register can be seen
153*9880d681SAndroid Build Coastguard Worker // as simply mirroring the extension that had already been applied to
154*9880d681SAndroid Build Coastguard Worker // the physical register at the call site. If the defining instruction
155*9880d681SAndroid Build Coastguard Worker // was not a COPY, it would not be clear how to mirror that extension
156*9880d681SAndroid Build Coastguard Worker // on the callee's side. For that reason, only check COPY instructions
157*9880d681SAndroid Build Coastguard Worker // for potential extensions.
158*9880d681SAndroid Build Coastguard Worker if (MI.isCopy()) {
159*9880d681SAndroid Build Coastguard Worker if (evaluateFormalCopy(MI, Inputs, Outputs))
160*9880d681SAndroid Build Coastguard Worker return true;
161*9880d681SAndroid Build Coastguard Worker }
162*9880d681SAndroid Build Coastguard Worker
163*9880d681SAndroid Build Coastguard Worker // Beyond this point, if any operand is a global, skip that instruction.
164*9880d681SAndroid Build Coastguard Worker // The reason is that certain instructions that can take an immediate
165*9880d681SAndroid Build Coastguard Worker // operand can also have a global symbol in that operand. To avoid
166*9880d681SAndroid Build Coastguard Worker // checking what kind of operand a given instruction has individually
167*9880d681SAndroid Build Coastguard Worker // for each instruction, do it here. Global symbols as operands gene-
168*9880d681SAndroid Build Coastguard Worker // rally do not provide any useful information.
169*9880d681SAndroid Build Coastguard Worker for (unsigned i = 0, n = MI.getNumOperands(); i < n; ++i) {
170*9880d681SAndroid Build Coastguard Worker const MachineOperand &MO = MI.getOperand(i);
171*9880d681SAndroid Build Coastguard Worker if (MO.isGlobal() || MO.isBlockAddress() || MO.isSymbol() || MO.isJTI() ||
172*9880d681SAndroid Build Coastguard Worker MO.isCPI())
173*9880d681SAndroid Build Coastguard Worker return false;
174*9880d681SAndroid Build Coastguard Worker }
175*9880d681SAndroid Build Coastguard Worker
176*9880d681SAndroid Build Coastguard Worker RegisterRefs Reg(MI);
177*9880d681SAndroid Build Coastguard Worker unsigned Opc = MI.getOpcode();
178*9880d681SAndroid Build Coastguard Worker using namespace Hexagon;
179*9880d681SAndroid Build Coastguard Worker #define op(i) MI.getOperand(i)
180*9880d681SAndroid Build Coastguard Worker #define rc(i) RegisterCell::ref(getCell(Reg[i], Inputs))
181*9880d681SAndroid Build Coastguard Worker #define im(i) MI.getOperand(i).getImm()
182*9880d681SAndroid Build Coastguard Worker
183*9880d681SAndroid Build Coastguard Worker // If the instruction has no register operands, skip it.
184*9880d681SAndroid Build Coastguard Worker if (Reg.size() == 0)
185*9880d681SAndroid Build Coastguard Worker return false;
186*9880d681SAndroid Build Coastguard Worker
187*9880d681SAndroid Build Coastguard Worker // Record result for register in operand 0.
188*9880d681SAndroid Build Coastguard Worker auto rr0 = [this,Reg] (const BT::RegisterCell &Val, CellMapType &Outputs)
189*9880d681SAndroid Build Coastguard Worker -> bool {
190*9880d681SAndroid Build Coastguard Worker putCell(Reg[0], Val, Outputs);
191*9880d681SAndroid Build Coastguard Worker return true;
192*9880d681SAndroid Build Coastguard Worker };
193*9880d681SAndroid Build Coastguard Worker // Get the cell corresponding to the N-th operand.
194*9880d681SAndroid Build Coastguard Worker auto cop = [this, &Reg, &MI, &Inputs](unsigned N,
195*9880d681SAndroid Build Coastguard Worker uint16_t W) -> BT::RegisterCell {
196*9880d681SAndroid Build Coastguard Worker const MachineOperand &Op = MI.getOperand(N);
197*9880d681SAndroid Build Coastguard Worker if (Op.isImm())
198*9880d681SAndroid Build Coastguard Worker return eIMM(Op.getImm(), W);
199*9880d681SAndroid Build Coastguard Worker if (!Op.isReg())
200*9880d681SAndroid Build Coastguard Worker return RegisterCell::self(0, W);
201*9880d681SAndroid Build Coastguard Worker assert(getRegBitWidth(Reg[N]) == W && "Register width mismatch");
202*9880d681SAndroid Build Coastguard Worker return rc(N);
203*9880d681SAndroid Build Coastguard Worker };
204*9880d681SAndroid Build Coastguard Worker // Extract RW low bits of the cell.
205*9880d681SAndroid Build Coastguard Worker auto lo = [this] (const BT::RegisterCell &RC, uint16_t RW)
206*9880d681SAndroid Build Coastguard Worker -> BT::RegisterCell {
207*9880d681SAndroid Build Coastguard Worker assert(RW <= RC.width());
208*9880d681SAndroid Build Coastguard Worker return eXTR(RC, 0, RW);
209*9880d681SAndroid Build Coastguard Worker };
210*9880d681SAndroid Build Coastguard Worker // Extract RW high bits of the cell.
211*9880d681SAndroid Build Coastguard Worker auto hi = [this] (const BT::RegisterCell &RC, uint16_t RW)
212*9880d681SAndroid Build Coastguard Worker -> BT::RegisterCell {
213*9880d681SAndroid Build Coastguard Worker uint16_t W = RC.width();
214*9880d681SAndroid Build Coastguard Worker assert(RW <= W);
215*9880d681SAndroid Build Coastguard Worker return eXTR(RC, W-RW, W);
216*9880d681SAndroid Build Coastguard Worker };
217*9880d681SAndroid Build Coastguard Worker // Extract N-th halfword (counting from the least significant position).
218*9880d681SAndroid Build Coastguard Worker auto half = [this] (const BT::RegisterCell &RC, unsigned N)
219*9880d681SAndroid Build Coastguard Worker -> BT::RegisterCell {
220*9880d681SAndroid Build Coastguard Worker assert(N*16+16 <= RC.width());
221*9880d681SAndroid Build Coastguard Worker return eXTR(RC, N*16, N*16+16);
222*9880d681SAndroid Build Coastguard Worker };
223*9880d681SAndroid Build Coastguard Worker // Shuffle bits (pick even/odd from cells and merge into result).
224*9880d681SAndroid Build Coastguard Worker auto shuffle = [this] (const BT::RegisterCell &Rs, const BT::RegisterCell &Rt,
225*9880d681SAndroid Build Coastguard Worker uint16_t BW, bool Odd) -> BT::RegisterCell {
226*9880d681SAndroid Build Coastguard Worker uint16_t I = Odd, Ws = Rs.width();
227*9880d681SAndroid Build Coastguard Worker assert(Ws == Rt.width());
228*9880d681SAndroid Build Coastguard Worker RegisterCell RC = eXTR(Rt, I*BW, I*BW+BW).cat(eXTR(Rs, I*BW, I*BW+BW));
229*9880d681SAndroid Build Coastguard Worker I += 2;
230*9880d681SAndroid Build Coastguard Worker while (I*BW < Ws) {
231*9880d681SAndroid Build Coastguard Worker RC.cat(eXTR(Rt, I*BW, I*BW+BW)).cat(eXTR(Rs, I*BW, I*BW+BW));
232*9880d681SAndroid Build Coastguard Worker I += 2;
233*9880d681SAndroid Build Coastguard Worker }
234*9880d681SAndroid Build Coastguard Worker return RC;
235*9880d681SAndroid Build Coastguard Worker };
236*9880d681SAndroid Build Coastguard Worker
237*9880d681SAndroid Build Coastguard Worker // The bitwidth of the 0th operand. In most (if not all) of the
238*9880d681SAndroid Build Coastguard Worker // instructions below, the 0th operand is the defined register.
239*9880d681SAndroid Build Coastguard Worker // Pre-compute the bitwidth here, because it is needed in many cases
240*9880d681SAndroid Build Coastguard Worker // cases below.
241*9880d681SAndroid Build Coastguard Worker uint16_t W0 = (Reg[0].Reg != 0) ? getRegBitWidth(Reg[0]) : 0;
242*9880d681SAndroid Build Coastguard Worker
243*9880d681SAndroid Build Coastguard Worker switch (Opc) {
244*9880d681SAndroid Build Coastguard Worker // Transfer immediate:
245*9880d681SAndroid Build Coastguard Worker
246*9880d681SAndroid Build Coastguard Worker case A2_tfrsi:
247*9880d681SAndroid Build Coastguard Worker case A2_tfrpi:
248*9880d681SAndroid Build Coastguard Worker case CONST32:
249*9880d681SAndroid Build Coastguard Worker case CONST32_Float_Real:
250*9880d681SAndroid Build Coastguard Worker case CONST32_Int_Real:
251*9880d681SAndroid Build Coastguard Worker case CONST64_Float_Real:
252*9880d681SAndroid Build Coastguard Worker case CONST64_Int_Real:
253*9880d681SAndroid Build Coastguard Worker return rr0(eIMM(im(1), W0), Outputs);
254*9880d681SAndroid Build Coastguard Worker case TFR_PdFalse:
255*9880d681SAndroid Build Coastguard Worker return rr0(RegisterCell(W0).fill(0, W0, BT::BitValue::Zero), Outputs);
256*9880d681SAndroid Build Coastguard Worker case TFR_PdTrue:
257*9880d681SAndroid Build Coastguard Worker return rr0(RegisterCell(W0).fill(0, W0, BT::BitValue::One), Outputs);
258*9880d681SAndroid Build Coastguard Worker case TFR_FI: {
259*9880d681SAndroid Build Coastguard Worker int FI = op(1).getIndex();
260*9880d681SAndroid Build Coastguard Worker int Off = op(2).getImm();
261*9880d681SAndroid Build Coastguard Worker unsigned A = MFI.getObjectAlignment(FI) + std::abs(Off);
262*9880d681SAndroid Build Coastguard Worker unsigned L = Log2_32(A);
263*9880d681SAndroid Build Coastguard Worker RegisterCell RC = RegisterCell::self(Reg[0].Reg, W0);
264*9880d681SAndroid Build Coastguard Worker RC.fill(0, L, BT::BitValue::Zero);
265*9880d681SAndroid Build Coastguard Worker return rr0(RC, Outputs);
266*9880d681SAndroid Build Coastguard Worker }
267*9880d681SAndroid Build Coastguard Worker
268*9880d681SAndroid Build Coastguard Worker // Transfer register:
269*9880d681SAndroid Build Coastguard Worker
270*9880d681SAndroid Build Coastguard Worker case A2_tfr:
271*9880d681SAndroid Build Coastguard Worker case A2_tfrp:
272*9880d681SAndroid Build Coastguard Worker case C2_pxfer_map:
273*9880d681SAndroid Build Coastguard Worker return rr0(rc(1), Outputs);
274*9880d681SAndroid Build Coastguard Worker case C2_tfrpr: {
275*9880d681SAndroid Build Coastguard Worker uint16_t RW = W0;
276*9880d681SAndroid Build Coastguard Worker uint16_t PW = 8; // XXX Pred size: getRegBitWidth(Reg[1]);
277*9880d681SAndroid Build Coastguard Worker assert(PW <= RW);
278*9880d681SAndroid Build Coastguard Worker RegisterCell PC = eXTR(rc(1), 0, PW);
279*9880d681SAndroid Build Coastguard Worker RegisterCell RC = RegisterCell(RW).insert(PC, BT::BitMask(0, PW-1));
280*9880d681SAndroid Build Coastguard Worker RC.fill(PW, RW, BT::BitValue::Zero);
281*9880d681SAndroid Build Coastguard Worker return rr0(RC, Outputs);
282*9880d681SAndroid Build Coastguard Worker }
283*9880d681SAndroid Build Coastguard Worker case C2_tfrrp: {
284*9880d681SAndroid Build Coastguard Worker RegisterCell RC = RegisterCell::self(Reg[0].Reg, W0);
285*9880d681SAndroid Build Coastguard Worker W0 = 8; // XXX Pred size
286*9880d681SAndroid Build Coastguard Worker return rr0(eINS(RC, eXTR(rc(1), 0, W0), 0), Outputs);
287*9880d681SAndroid Build Coastguard Worker }
288*9880d681SAndroid Build Coastguard Worker
289*9880d681SAndroid Build Coastguard Worker // Arithmetic:
290*9880d681SAndroid Build Coastguard Worker
291*9880d681SAndroid Build Coastguard Worker case A2_abs:
292*9880d681SAndroid Build Coastguard Worker case A2_absp:
293*9880d681SAndroid Build Coastguard Worker // TODO
294*9880d681SAndroid Build Coastguard Worker break;
295*9880d681SAndroid Build Coastguard Worker
296*9880d681SAndroid Build Coastguard Worker case A2_addsp: {
297*9880d681SAndroid Build Coastguard Worker uint16_t W1 = getRegBitWidth(Reg[1]);
298*9880d681SAndroid Build Coastguard Worker assert(W0 == 64 && W1 == 32);
299*9880d681SAndroid Build Coastguard Worker RegisterCell CW = RegisterCell(W0).insert(rc(1), BT::BitMask(0, W1-1));
300*9880d681SAndroid Build Coastguard Worker RegisterCell RC = eADD(eSXT(CW, W1), rc(2));
301*9880d681SAndroid Build Coastguard Worker return rr0(RC, Outputs);
302*9880d681SAndroid Build Coastguard Worker }
303*9880d681SAndroid Build Coastguard Worker case A2_add:
304*9880d681SAndroid Build Coastguard Worker case A2_addp:
305*9880d681SAndroid Build Coastguard Worker return rr0(eADD(rc(1), rc(2)), Outputs);
306*9880d681SAndroid Build Coastguard Worker case A2_addi:
307*9880d681SAndroid Build Coastguard Worker return rr0(eADD(rc(1), eIMM(im(2), W0)), Outputs);
308*9880d681SAndroid Build Coastguard Worker case S4_addi_asl_ri: {
309*9880d681SAndroid Build Coastguard Worker RegisterCell RC = eADD(eIMM(im(1), W0), eASL(rc(2), im(3)));
310*9880d681SAndroid Build Coastguard Worker return rr0(RC, Outputs);
311*9880d681SAndroid Build Coastguard Worker }
312*9880d681SAndroid Build Coastguard Worker case S4_addi_lsr_ri: {
313*9880d681SAndroid Build Coastguard Worker RegisterCell RC = eADD(eIMM(im(1), W0), eLSR(rc(2), im(3)));
314*9880d681SAndroid Build Coastguard Worker return rr0(RC, Outputs);
315*9880d681SAndroid Build Coastguard Worker }
316*9880d681SAndroid Build Coastguard Worker case S4_addaddi: {
317*9880d681SAndroid Build Coastguard Worker RegisterCell RC = eADD(rc(1), eADD(rc(2), eIMM(im(3), W0)));
318*9880d681SAndroid Build Coastguard Worker return rr0(RC, Outputs);
319*9880d681SAndroid Build Coastguard Worker }
320*9880d681SAndroid Build Coastguard Worker case M4_mpyri_addi: {
321*9880d681SAndroid Build Coastguard Worker RegisterCell M = eMLS(rc(2), eIMM(im(3), W0));
322*9880d681SAndroid Build Coastguard Worker RegisterCell RC = eADD(eIMM(im(1), W0), lo(M, W0));
323*9880d681SAndroid Build Coastguard Worker return rr0(RC, Outputs);
324*9880d681SAndroid Build Coastguard Worker }
325*9880d681SAndroid Build Coastguard Worker case M4_mpyrr_addi: {
326*9880d681SAndroid Build Coastguard Worker RegisterCell M = eMLS(rc(2), rc(3));
327*9880d681SAndroid Build Coastguard Worker RegisterCell RC = eADD(eIMM(im(1), W0), lo(M, W0));
328*9880d681SAndroid Build Coastguard Worker return rr0(RC, Outputs);
329*9880d681SAndroid Build Coastguard Worker }
330*9880d681SAndroid Build Coastguard Worker case M4_mpyri_addr_u2: {
331*9880d681SAndroid Build Coastguard Worker RegisterCell M = eMLS(eIMM(im(2), W0), rc(3));
332*9880d681SAndroid Build Coastguard Worker RegisterCell RC = eADD(rc(1), lo(M, W0));
333*9880d681SAndroid Build Coastguard Worker return rr0(RC, Outputs);
334*9880d681SAndroid Build Coastguard Worker }
335*9880d681SAndroid Build Coastguard Worker case M4_mpyri_addr: {
336*9880d681SAndroid Build Coastguard Worker RegisterCell M = eMLS(rc(2), eIMM(im(3), W0));
337*9880d681SAndroid Build Coastguard Worker RegisterCell RC = eADD(rc(1), lo(M, W0));
338*9880d681SAndroid Build Coastguard Worker return rr0(RC, Outputs);
339*9880d681SAndroid Build Coastguard Worker }
340*9880d681SAndroid Build Coastguard Worker case M4_mpyrr_addr: {
341*9880d681SAndroid Build Coastguard Worker RegisterCell M = eMLS(rc(2), rc(3));
342*9880d681SAndroid Build Coastguard Worker RegisterCell RC = eADD(rc(1), lo(M, W0));
343*9880d681SAndroid Build Coastguard Worker return rr0(RC, Outputs);
344*9880d681SAndroid Build Coastguard Worker }
345*9880d681SAndroid Build Coastguard Worker case S4_subaddi: {
346*9880d681SAndroid Build Coastguard Worker RegisterCell RC = eADD(rc(1), eSUB(eIMM(im(2), W0), rc(3)));
347*9880d681SAndroid Build Coastguard Worker return rr0(RC, Outputs);
348*9880d681SAndroid Build Coastguard Worker }
349*9880d681SAndroid Build Coastguard Worker case M2_accii: {
350*9880d681SAndroid Build Coastguard Worker RegisterCell RC = eADD(rc(1), eADD(rc(2), eIMM(im(3), W0)));
351*9880d681SAndroid Build Coastguard Worker return rr0(RC, Outputs);
352*9880d681SAndroid Build Coastguard Worker }
353*9880d681SAndroid Build Coastguard Worker case M2_acci: {
354*9880d681SAndroid Build Coastguard Worker RegisterCell RC = eADD(rc(1), eADD(rc(2), rc(3)));
355*9880d681SAndroid Build Coastguard Worker return rr0(RC, Outputs);
356*9880d681SAndroid Build Coastguard Worker }
357*9880d681SAndroid Build Coastguard Worker case M2_subacc: {
358*9880d681SAndroid Build Coastguard Worker RegisterCell RC = eADD(rc(1), eSUB(rc(2), rc(3)));
359*9880d681SAndroid Build Coastguard Worker return rr0(RC, Outputs);
360*9880d681SAndroid Build Coastguard Worker }
361*9880d681SAndroid Build Coastguard Worker case S2_addasl_rrri: {
362*9880d681SAndroid Build Coastguard Worker RegisterCell RC = eADD(rc(1), eASL(rc(2), im(3)));
363*9880d681SAndroid Build Coastguard Worker return rr0(RC, Outputs);
364*9880d681SAndroid Build Coastguard Worker }
365*9880d681SAndroid Build Coastguard Worker case C4_addipc: {
366*9880d681SAndroid Build Coastguard Worker RegisterCell RPC = RegisterCell::self(Reg[0].Reg, W0);
367*9880d681SAndroid Build Coastguard Worker RPC.fill(0, 2, BT::BitValue::Zero);
368*9880d681SAndroid Build Coastguard Worker return rr0(eADD(RPC, eIMM(im(2), W0)), Outputs);
369*9880d681SAndroid Build Coastguard Worker }
370*9880d681SAndroid Build Coastguard Worker case A2_sub:
371*9880d681SAndroid Build Coastguard Worker case A2_subp:
372*9880d681SAndroid Build Coastguard Worker return rr0(eSUB(rc(1), rc(2)), Outputs);
373*9880d681SAndroid Build Coastguard Worker case A2_subri:
374*9880d681SAndroid Build Coastguard Worker return rr0(eSUB(eIMM(im(1), W0), rc(2)), Outputs);
375*9880d681SAndroid Build Coastguard Worker case S4_subi_asl_ri: {
376*9880d681SAndroid Build Coastguard Worker RegisterCell RC = eSUB(eIMM(im(1), W0), eASL(rc(2), im(3)));
377*9880d681SAndroid Build Coastguard Worker return rr0(RC, Outputs);
378*9880d681SAndroid Build Coastguard Worker }
379*9880d681SAndroid Build Coastguard Worker case S4_subi_lsr_ri: {
380*9880d681SAndroid Build Coastguard Worker RegisterCell RC = eSUB(eIMM(im(1), W0), eLSR(rc(2), im(3)));
381*9880d681SAndroid Build Coastguard Worker return rr0(RC, Outputs);
382*9880d681SAndroid Build Coastguard Worker }
383*9880d681SAndroid Build Coastguard Worker case M2_naccii: {
384*9880d681SAndroid Build Coastguard Worker RegisterCell RC = eSUB(rc(1), eADD(rc(2), eIMM(im(3), W0)));
385*9880d681SAndroid Build Coastguard Worker return rr0(RC, Outputs);
386*9880d681SAndroid Build Coastguard Worker }
387*9880d681SAndroid Build Coastguard Worker case M2_nacci: {
388*9880d681SAndroid Build Coastguard Worker RegisterCell RC = eSUB(rc(1), eADD(rc(2), rc(3)));
389*9880d681SAndroid Build Coastguard Worker return rr0(RC, Outputs);
390*9880d681SAndroid Build Coastguard Worker }
391*9880d681SAndroid Build Coastguard Worker // 32-bit negation is done by "Rd = A2_subri 0, Rs"
392*9880d681SAndroid Build Coastguard Worker case A2_negp:
393*9880d681SAndroid Build Coastguard Worker return rr0(eSUB(eIMM(0, W0), rc(1)), Outputs);
394*9880d681SAndroid Build Coastguard Worker
395*9880d681SAndroid Build Coastguard Worker case M2_mpy_up: {
396*9880d681SAndroid Build Coastguard Worker RegisterCell M = eMLS(rc(1), rc(2));
397*9880d681SAndroid Build Coastguard Worker return rr0(hi(M, W0), Outputs);
398*9880d681SAndroid Build Coastguard Worker }
399*9880d681SAndroid Build Coastguard Worker case M2_dpmpyss_s0:
400*9880d681SAndroid Build Coastguard Worker return rr0(eMLS(rc(1), rc(2)), Outputs);
401*9880d681SAndroid Build Coastguard Worker case M2_dpmpyss_acc_s0:
402*9880d681SAndroid Build Coastguard Worker return rr0(eADD(rc(1), eMLS(rc(2), rc(3))), Outputs);
403*9880d681SAndroid Build Coastguard Worker case M2_dpmpyss_nac_s0:
404*9880d681SAndroid Build Coastguard Worker return rr0(eSUB(rc(1), eMLS(rc(2), rc(3))), Outputs);
405*9880d681SAndroid Build Coastguard Worker case M2_mpyi: {
406*9880d681SAndroid Build Coastguard Worker RegisterCell M = eMLS(rc(1), rc(2));
407*9880d681SAndroid Build Coastguard Worker return rr0(lo(M, W0), Outputs);
408*9880d681SAndroid Build Coastguard Worker }
409*9880d681SAndroid Build Coastguard Worker case M2_macsip: {
410*9880d681SAndroid Build Coastguard Worker RegisterCell M = eMLS(rc(2), eIMM(im(3), W0));
411*9880d681SAndroid Build Coastguard Worker RegisterCell RC = eADD(rc(1), lo(M, W0));
412*9880d681SAndroid Build Coastguard Worker return rr0(RC, Outputs);
413*9880d681SAndroid Build Coastguard Worker }
414*9880d681SAndroid Build Coastguard Worker case M2_macsin: {
415*9880d681SAndroid Build Coastguard Worker RegisterCell M = eMLS(rc(2), eIMM(im(3), W0));
416*9880d681SAndroid Build Coastguard Worker RegisterCell RC = eSUB(rc(1), lo(M, W0));
417*9880d681SAndroid Build Coastguard Worker return rr0(RC, Outputs);
418*9880d681SAndroid Build Coastguard Worker }
419*9880d681SAndroid Build Coastguard Worker case M2_maci: {
420*9880d681SAndroid Build Coastguard Worker RegisterCell M = eMLS(rc(2), rc(3));
421*9880d681SAndroid Build Coastguard Worker RegisterCell RC = eADD(rc(1), lo(M, W0));
422*9880d681SAndroid Build Coastguard Worker return rr0(RC, Outputs);
423*9880d681SAndroid Build Coastguard Worker }
424*9880d681SAndroid Build Coastguard Worker case M2_mpysmi: {
425*9880d681SAndroid Build Coastguard Worker RegisterCell M = eMLS(rc(1), eIMM(im(2), W0));
426*9880d681SAndroid Build Coastguard Worker return rr0(lo(M, 32), Outputs);
427*9880d681SAndroid Build Coastguard Worker }
428*9880d681SAndroid Build Coastguard Worker case M2_mpysin: {
429*9880d681SAndroid Build Coastguard Worker RegisterCell M = eMLS(rc(1), eIMM(-im(2), W0));
430*9880d681SAndroid Build Coastguard Worker return rr0(lo(M, 32), Outputs);
431*9880d681SAndroid Build Coastguard Worker }
432*9880d681SAndroid Build Coastguard Worker case M2_mpysip: {
433*9880d681SAndroid Build Coastguard Worker RegisterCell M = eMLS(rc(1), eIMM(im(2), W0));
434*9880d681SAndroid Build Coastguard Worker return rr0(lo(M, 32), Outputs);
435*9880d681SAndroid Build Coastguard Worker }
436*9880d681SAndroid Build Coastguard Worker case M2_mpyu_up: {
437*9880d681SAndroid Build Coastguard Worker RegisterCell M = eMLU(rc(1), rc(2));
438*9880d681SAndroid Build Coastguard Worker return rr0(hi(M, W0), Outputs);
439*9880d681SAndroid Build Coastguard Worker }
440*9880d681SAndroid Build Coastguard Worker case M2_dpmpyuu_s0:
441*9880d681SAndroid Build Coastguard Worker return rr0(eMLU(rc(1), rc(2)), Outputs);
442*9880d681SAndroid Build Coastguard Worker case M2_dpmpyuu_acc_s0:
443*9880d681SAndroid Build Coastguard Worker return rr0(eADD(rc(1), eMLU(rc(2), rc(3))), Outputs);
444*9880d681SAndroid Build Coastguard Worker case M2_dpmpyuu_nac_s0:
445*9880d681SAndroid Build Coastguard Worker return rr0(eSUB(rc(1), eMLU(rc(2), rc(3))), Outputs);
446*9880d681SAndroid Build Coastguard Worker //case M2_mpysu_up:
447*9880d681SAndroid Build Coastguard Worker
448*9880d681SAndroid Build Coastguard Worker // Logical/bitwise:
449*9880d681SAndroid Build Coastguard Worker
450*9880d681SAndroid Build Coastguard Worker case A2_andir:
451*9880d681SAndroid Build Coastguard Worker return rr0(eAND(rc(1), eIMM(im(2), W0)), Outputs);
452*9880d681SAndroid Build Coastguard Worker case A2_and:
453*9880d681SAndroid Build Coastguard Worker case A2_andp:
454*9880d681SAndroid Build Coastguard Worker return rr0(eAND(rc(1), rc(2)), Outputs);
455*9880d681SAndroid Build Coastguard Worker case A4_andn:
456*9880d681SAndroid Build Coastguard Worker case A4_andnp:
457*9880d681SAndroid Build Coastguard Worker return rr0(eAND(rc(1), eNOT(rc(2))), Outputs);
458*9880d681SAndroid Build Coastguard Worker case S4_andi_asl_ri: {
459*9880d681SAndroid Build Coastguard Worker RegisterCell RC = eAND(eIMM(im(1), W0), eASL(rc(2), im(3)));
460*9880d681SAndroid Build Coastguard Worker return rr0(RC, Outputs);
461*9880d681SAndroid Build Coastguard Worker }
462*9880d681SAndroid Build Coastguard Worker case S4_andi_lsr_ri: {
463*9880d681SAndroid Build Coastguard Worker RegisterCell RC = eAND(eIMM(im(1), W0), eLSR(rc(2), im(3)));
464*9880d681SAndroid Build Coastguard Worker return rr0(RC, Outputs);
465*9880d681SAndroid Build Coastguard Worker }
466*9880d681SAndroid Build Coastguard Worker case M4_and_and:
467*9880d681SAndroid Build Coastguard Worker return rr0(eAND(rc(1), eAND(rc(2), rc(3))), Outputs);
468*9880d681SAndroid Build Coastguard Worker case M4_and_andn:
469*9880d681SAndroid Build Coastguard Worker return rr0(eAND(rc(1), eAND(rc(2), eNOT(rc(3)))), Outputs);
470*9880d681SAndroid Build Coastguard Worker case M4_and_or:
471*9880d681SAndroid Build Coastguard Worker return rr0(eAND(rc(1), eORL(rc(2), rc(3))), Outputs);
472*9880d681SAndroid Build Coastguard Worker case M4_and_xor:
473*9880d681SAndroid Build Coastguard Worker return rr0(eAND(rc(1), eXOR(rc(2), rc(3))), Outputs);
474*9880d681SAndroid Build Coastguard Worker case A2_orir:
475*9880d681SAndroid Build Coastguard Worker return rr0(eORL(rc(1), eIMM(im(2), W0)), Outputs);
476*9880d681SAndroid Build Coastguard Worker case A2_or:
477*9880d681SAndroid Build Coastguard Worker case A2_orp:
478*9880d681SAndroid Build Coastguard Worker return rr0(eORL(rc(1), rc(2)), Outputs);
479*9880d681SAndroid Build Coastguard Worker case A4_orn:
480*9880d681SAndroid Build Coastguard Worker case A4_ornp:
481*9880d681SAndroid Build Coastguard Worker return rr0(eORL(rc(1), eNOT(rc(2))), Outputs);
482*9880d681SAndroid Build Coastguard Worker case S4_ori_asl_ri: {
483*9880d681SAndroid Build Coastguard Worker RegisterCell RC = eORL(eIMM(im(1), W0), eASL(rc(2), im(3)));
484*9880d681SAndroid Build Coastguard Worker return rr0(RC, Outputs);
485*9880d681SAndroid Build Coastguard Worker }
486*9880d681SAndroid Build Coastguard Worker case S4_ori_lsr_ri: {
487*9880d681SAndroid Build Coastguard Worker RegisterCell RC = eORL(eIMM(im(1), W0), eLSR(rc(2), im(3)));
488*9880d681SAndroid Build Coastguard Worker return rr0(RC, Outputs);
489*9880d681SAndroid Build Coastguard Worker }
490*9880d681SAndroid Build Coastguard Worker case M4_or_and:
491*9880d681SAndroid Build Coastguard Worker return rr0(eORL(rc(1), eAND(rc(2), rc(3))), Outputs);
492*9880d681SAndroid Build Coastguard Worker case M4_or_andn:
493*9880d681SAndroid Build Coastguard Worker return rr0(eORL(rc(1), eAND(rc(2), eNOT(rc(3)))), Outputs);
494*9880d681SAndroid Build Coastguard Worker case S4_or_andi:
495*9880d681SAndroid Build Coastguard Worker case S4_or_andix: {
496*9880d681SAndroid Build Coastguard Worker RegisterCell RC = eORL(rc(1), eAND(rc(2), eIMM(im(3), W0)));
497*9880d681SAndroid Build Coastguard Worker return rr0(RC, Outputs);
498*9880d681SAndroid Build Coastguard Worker }
499*9880d681SAndroid Build Coastguard Worker case S4_or_ori: {
500*9880d681SAndroid Build Coastguard Worker RegisterCell RC = eORL(rc(1), eORL(rc(2), eIMM(im(3), W0)));
501*9880d681SAndroid Build Coastguard Worker return rr0(RC, Outputs);
502*9880d681SAndroid Build Coastguard Worker }
503*9880d681SAndroid Build Coastguard Worker case M4_or_or:
504*9880d681SAndroid Build Coastguard Worker return rr0(eORL(rc(1), eORL(rc(2), rc(3))), Outputs);
505*9880d681SAndroid Build Coastguard Worker case M4_or_xor:
506*9880d681SAndroid Build Coastguard Worker return rr0(eORL(rc(1), eXOR(rc(2), rc(3))), Outputs);
507*9880d681SAndroid Build Coastguard Worker case A2_xor:
508*9880d681SAndroid Build Coastguard Worker case A2_xorp:
509*9880d681SAndroid Build Coastguard Worker return rr0(eXOR(rc(1), rc(2)), Outputs);
510*9880d681SAndroid Build Coastguard Worker case M4_xor_and:
511*9880d681SAndroid Build Coastguard Worker return rr0(eXOR(rc(1), eAND(rc(2), rc(3))), Outputs);
512*9880d681SAndroid Build Coastguard Worker case M4_xor_andn:
513*9880d681SAndroid Build Coastguard Worker return rr0(eXOR(rc(1), eAND(rc(2), eNOT(rc(3)))), Outputs);
514*9880d681SAndroid Build Coastguard Worker case M4_xor_or:
515*9880d681SAndroid Build Coastguard Worker return rr0(eXOR(rc(1), eORL(rc(2), rc(3))), Outputs);
516*9880d681SAndroid Build Coastguard Worker case M4_xor_xacc:
517*9880d681SAndroid Build Coastguard Worker return rr0(eXOR(rc(1), eXOR(rc(2), rc(3))), Outputs);
518*9880d681SAndroid Build Coastguard Worker case A2_not:
519*9880d681SAndroid Build Coastguard Worker case A2_notp:
520*9880d681SAndroid Build Coastguard Worker return rr0(eNOT(rc(1)), Outputs);
521*9880d681SAndroid Build Coastguard Worker
522*9880d681SAndroid Build Coastguard Worker case S2_asl_i_r:
523*9880d681SAndroid Build Coastguard Worker case S2_asl_i_p:
524*9880d681SAndroid Build Coastguard Worker return rr0(eASL(rc(1), im(2)), Outputs);
525*9880d681SAndroid Build Coastguard Worker case A2_aslh:
526*9880d681SAndroid Build Coastguard Worker return rr0(eASL(rc(1), 16), Outputs);
527*9880d681SAndroid Build Coastguard Worker case S2_asl_i_r_acc:
528*9880d681SAndroid Build Coastguard Worker case S2_asl_i_p_acc:
529*9880d681SAndroid Build Coastguard Worker return rr0(eADD(rc(1), eASL(rc(2), im(3))), Outputs);
530*9880d681SAndroid Build Coastguard Worker case S2_asl_i_r_nac:
531*9880d681SAndroid Build Coastguard Worker case S2_asl_i_p_nac:
532*9880d681SAndroid Build Coastguard Worker return rr0(eSUB(rc(1), eASL(rc(2), im(3))), Outputs);
533*9880d681SAndroid Build Coastguard Worker case S2_asl_i_r_and:
534*9880d681SAndroid Build Coastguard Worker case S2_asl_i_p_and:
535*9880d681SAndroid Build Coastguard Worker return rr0(eAND(rc(1), eASL(rc(2), im(3))), Outputs);
536*9880d681SAndroid Build Coastguard Worker case S2_asl_i_r_or:
537*9880d681SAndroid Build Coastguard Worker case S2_asl_i_p_or:
538*9880d681SAndroid Build Coastguard Worker return rr0(eORL(rc(1), eASL(rc(2), im(3))), Outputs);
539*9880d681SAndroid Build Coastguard Worker case S2_asl_i_r_xacc:
540*9880d681SAndroid Build Coastguard Worker case S2_asl_i_p_xacc:
541*9880d681SAndroid Build Coastguard Worker return rr0(eXOR(rc(1), eASL(rc(2), im(3))), Outputs);
542*9880d681SAndroid Build Coastguard Worker case S2_asl_i_vh:
543*9880d681SAndroid Build Coastguard Worker case S2_asl_i_vw:
544*9880d681SAndroid Build Coastguard Worker // TODO
545*9880d681SAndroid Build Coastguard Worker break;
546*9880d681SAndroid Build Coastguard Worker
547*9880d681SAndroid Build Coastguard Worker case S2_asr_i_r:
548*9880d681SAndroid Build Coastguard Worker case S2_asr_i_p:
549*9880d681SAndroid Build Coastguard Worker return rr0(eASR(rc(1), im(2)), Outputs);
550*9880d681SAndroid Build Coastguard Worker case A2_asrh:
551*9880d681SAndroid Build Coastguard Worker return rr0(eASR(rc(1), 16), Outputs);
552*9880d681SAndroid Build Coastguard Worker case S2_asr_i_r_acc:
553*9880d681SAndroid Build Coastguard Worker case S2_asr_i_p_acc:
554*9880d681SAndroid Build Coastguard Worker return rr0(eADD(rc(1), eASR(rc(2), im(3))), Outputs);
555*9880d681SAndroid Build Coastguard Worker case S2_asr_i_r_nac:
556*9880d681SAndroid Build Coastguard Worker case S2_asr_i_p_nac:
557*9880d681SAndroid Build Coastguard Worker return rr0(eSUB(rc(1), eASR(rc(2), im(3))), Outputs);
558*9880d681SAndroid Build Coastguard Worker case S2_asr_i_r_and:
559*9880d681SAndroid Build Coastguard Worker case S2_asr_i_p_and:
560*9880d681SAndroid Build Coastguard Worker return rr0(eAND(rc(1), eASR(rc(2), im(3))), Outputs);
561*9880d681SAndroid Build Coastguard Worker case S2_asr_i_r_or:
562*9880d681SAndroid Build Coastguard Worker case S2_asr_i_p_or:
563*9880d681SAndroid Build Coastguard Worker return rr0(eORL(rc(1), eASR(rc(2), im(3))), Outputs);
564*9880d681SAndroid Build Coastguard Worker case S2_asr_i_r_rnd: {
565*9880d681SAndroid Build Coastguard Worker // The input is first sign-extended to 64 bits, then the output
566*9880d681SAndroid Build Coastguard Worker // is truncated back to 32 bits.
567*9880d681SAndroid Build Coastguard Worker assert(W0 == 32);
568*9880d681SAndroid Build Coastguard Worker RegisterCell XC = eSXT(rc(1).cat(eIMM(0, W0)), W0);
569*9880d681SAndroid Build Coastguard Worker RegisterCell RC = eASR(eADD(eASR(XC, im(2)), eIMM(1, 2*W0)), 1);
570*9880d681SAndroid Build Coastguard Worker return rr0(eXTR(RC, 0, W0), Outputs);
571*9880d681SAndroid Build Coastguard Worker }
572*9880d681SAndroid Build Coastguard Worker case S2_asr_i_r_rnd_goodsyntax: {
573*9880d681SAndroid Build Coastguard Worker int64_t S = im(2);
574*9880d681SAndroid Build Coastguard Worker if (S == 0)
575*9880d681SAndroid Build Coastguard Worker return rr0(rc(1), Outputs);
576*9880d681SAndroid Build Coastguard Worker // Result: S2_asr_i_r_rnd Rs, u5-1
577*9880d681SAndroid Build Coastguard Worker RegisterCell XC = eSXT(rc(1).cat(eIMM(0, W0)), W0);
578*9880d681SAndroid Build Coastguard Worker RegisterCell RC = eLSR(eADD(eASR(XC, S-1), eIMM(1, 2*W0)), 1);
579*9880d681SAndroid Build Coastguard Worker return rr0(eXTR(RC, 0, W0), Outputs);
580*9880d681SAndroid Build Coastguard Worker }
581*9880d681SAndroid Build Coastguard Worker case S2_asr_r_vh:
582*9880d681SAndroid Build Coastguard Worker case S2_asr_i_vw:
583*9880d681SAndroid Build Coastguard Worker case S2_asr_i_svw_trun:
584*9880d681SAndroid Build Coastguard Worker // TODO
585*9880d681SAndroid Build Coastguard Worker break;
586*9880d681SAndroid Build Coastguard Worker
587*9880d681SAndroid Build Coastguard Worker case S2_lsr_i_r:
588*9880d681SAndroid Build Coastguard Worker case S2_lsr_i_p:
589*9880d681SAndroid Build Coastguard Worker return rr0(eLSR(rc(1), im(2)), Outputs);
590*9880d681SAndroid Build Coastguard Worker case S2_lsr_i_r_acc:
591*9880d681SAndroid Build Coastguard Worker case S2_lsr_i_p_acc:
592*9880d681SAndroid Build Coastguard Worker return rr0(eADD(rc(1), eLSR(rc(2), im(3))), Outputs);
593*9880d681SAndroid Build Coastguard Worker case S2_lsr_i_r_nac:
594*9880d681SAndroid Build Coastguard Worker case S2_lsr_i_p_nac:
595*9880d681SAndroid Build Coastguard Worker return rr0(eSUB(rc(1), eLSR(rc(2), im(3))), Outputs);
596*9880d681SAndroid Build Coastguard Worker case S2_lsr_i_r_and:
597*9880d681SAndroid Build Coastguard Worker case S2_lsr_i_p_and:
598*9880d681SAndroid Build Coastguard Worker return rr0(eAND(rc(1), eLSR(rc(2), im(3))), Outputs);
599*9880d681SAndroid Build Coastguard Worker case S2_lsr_i_r_or:
600*9880d681SAndroid Build Coastguard Worker case S2_lsr_i_p_or:
601*9880d681SAndroid Build Coastguard Worker return rr0(eORL(rc(1), eLSR(rc(2), im(3))), Outputs);
602*9880d681SAndroid Build Coastguard Worker case S2_lsr_i_r_xacc:
603*9880d681SAndroid Build Coastguard Worker case S2_lsr_i_p_xacc:
604*9880d681SAndroid Build Coastguard Worker return rr0(eXOR(rc(1), eLSR(rc(2), im(3))), Outputs);
605*9880d681SAndroid Build Coastguard Worker
606*9880d681SAndroid Build Coastguard Worker case S2_clrbit_i: {
607*9880d681SAndroid Build Coastguard Worker RegisterCell RC = rc(1);
608*9880d681SAndroid Build Coastguard Worker RC[im(2)] = BT::BitValue::Zero;
609*9880d681SAndroid Build Coastguard Worker return rr0(RC, Outputs);
610*9880d681SAndroid Build Coastguard Worker }
611*9880d681SAndroid Build Coastguard Worker case S2_setbit_i: {
612*9880d681SAndroid Build Coastguard Worker RegisterCell RC = rc(1);
613*9880d681SAndroid Build Coastguard Worker RC[im(2)] = BT::BitValue::One;
614*9880d681SAndroid Build Coastguard Worker return rr0(RC, Outputs);
615*9880d681SAndroid Build Coastguard Worker }
616*9880d681SAndroid Build Coastguard Worker case S2_togglebit_i: {
617*9880d681SAndroid Build Coastguard Worker RegisterCell RC = rc(1);
618*9880d681SAndroid Build Coastguard Worker uint16_t BX = im(2);
619*9880d681SAndroid Build Coastguard Worker RC[BX] = RC[BX].is(0) ? BT::BitValue::One
620*9880d681SAndroid Build Coastguard Worker : RC[BX].is(1) ? BT::BitValue::Zero
621*9880d681SAndroid Build Coastguard Worker : BT::BitValue::self();
622*9880d681SAndroid Build Coastguard Worker return rr0(RC, Outputs);
623*9880d681SAndroid Build Coastguard Worker }
624*9880d681SAndroid Build Coastguard Worker
625*9880d681SAndroid Build Coastguard Worker case A4_bitspliti: {
626*9880d681SAndroid Build Coastguard Worker uint16_t W1 = getRegBitWidth(Reg[1]);
627*9880d681SAndroid Build Coastguard Worker uint16_t BX = im(2);
628*9880d681SAndroid Build Coastguard Worker // Res.uw[1] = Rs[bx+1:], Res.uw[0] = Rs[0:bx]
629*9880d681SAndroid Build Coastguard Worker const BT::BitValue Zero = BT::BitValue::Zero;
630*9880d681SAndroid Build Coastguard Worker RegisterCell RZ = RegisterCell(W0).fill(BX, W1, Zero)
631*9880d681SAndroid Build Coastguard Worker .fill(W1+(W1-BX), W0, Zero);
632*9880d681SAndroid Build Coastguard Worker RegisterCell BF1 = eXTR(rc(1), 0, BX), BF2 = eXTR(rc(1), BX, W1);
633*9880d681SAndroid Build Coastguard Worker RegisterCell RC = eINS(eINS(RZ, BF1, 0), BF2, W1);
634*9880d681SAndroid Build Coastguard Worker return rr0(RC, Outputs);
635*9880d681SAndroid Build Coastguard Worker }
636*9880d681SAndroid Build Coastguard Worker case S4_extract:
637*9880d681SAndroid Build Coastguard Worker case S4_extractp:
638*9880d681SAndroid Build Coastguard Worker case S2_extractu:
639*9880d681SAndroid Build Coastguard Worker case S2_extractup: {
640*9880d681SAndroid Build Coastguard Worker uint16_t Wd = im(2), Of = im(3);
641*9880d681SAndroid Build Coastguard Worker assert(Wd <= W0);
642*9880d681SAndroid Build Coastguard Worker if (Wd == 0)
643*9880d681SAndroid Build Coastguard Worker return rr0(eIMM(0, W0), Outputs);
644*9880d681SAndroid Build Coastguard Worker // If the width extends beyond the register size, pad the register
645*9880d681SAndroid Build Coastguard Worker // with 0 bits.
646*9880d681SAndroid Build Coastguard Worker RegisterCell Pad = (Wd+Of > W0) ? rc(1).cat(eIMM(0, Wd+Of-W0)) : rc(1);
647*9880d681SAndroid Build Coastguard Worker RegisterCell Ext = eXTR(Pad, Of, Wd+Of);
648*9880d681SAndroid Build Coastguard Worker // Ext is short, need to extend it with 0s or sign bit.
649*9880d681SAndroid Build Coastguard Worker RegisterCell RC = RegisterCell(W0).insert(Ext, BT::BitMask(0, Wd-1));
650*9880d681SAndroid Build Coastguard Worker if (Opc == S2_extractu || Opc == S2_extractup)
651*9880d681SAndroid Build Coastguard Worker return rr0(eZXT(RC, Wd), Outputs);
652*9880d681SAndroid Build Coastguard Worker return rr0(eSXT(RC, Wd), Outputs);
653*9880d681SAndroid Build Coastguard Worker }
654*9880d681SAndroid Build Coastguard Worker case S2_insert:
655*9880d681SAndroid Build Coastguard Worker case S2_insertp: {
656*9880d681SAndroid Build Coastguard Worker uint16_t Wd = im(3), Of = im(4);
657*9880d681SAndroid Build Coastguard Worker assert(Wd < W0 && Of < W0);
658*9880d681SAndroid Build Coastguard Worker // If Wd+Of exceeds W0, the inserted bits are truncated.
659*9880d681SAndroid Build Coastguard Worker if (Wd+Of > W0)
660*9880d681SAndroid Build Coastguard Worker Wd = W0-Of;
661*9880d681SAndroid Build Coastguard Worker if (Wd == 0)
662*9880d681SAndroid Build Coastguard Worker return rr0(rc(1), Outputs);
663*9880d681SAndroid Build Coastguard Worker return rr0(eINS(rc(1), eXTR(rc(2), 0, Wd), Of), Outputs);
664*9880d681SAndroid Build Coastguard Worker }
665*9880d681SAndroid Build Coastguard Worker
666*9880d681SAndroid Build Coastguard Worker // Bit permutations:
667*9880d681SAndroid Build Coastguard Worker
668*9880d681SAndroid Build Coastguard Worker case A2_combineii:
669*9880d681SAndroid Build Coastguard Worker case A4_combineii:
670*9880d681SAndroid Build Coastguard Worker case A4_combineir:
671*9880d681SAndroid Build Coastguard Worker case A4_combineri:
672*9880d681SAndroid Build Coastguard Worker case A2_combinew:
673*9880d681SAndroid Build Coastguard Worker assert(W0 % 2 == 0);
674*9880d681SAndroid Build Coastguard Worker return rr0(cop(2, W0/2).cat(cop(1, W0/2)), Outputs);
675*9880d681SAndroid Build Coastguard Worker case A2_combine_ll:
676*9880d681SAndroid Build Coastguard Worker case A2_combine_lh:
677*9880d681SAndroid Build Coastguard Worker case A2_combine_hl:
678*9880d681SAndroid Build Coastguard Worker case A2_combine_hh: {
679*9880d681SAndroid Build Coastguard Worker assert(W0 == 32);
680*9880d681SAndroid Build Coastguard Worker assert(getRegBitWidth(Reg[1]) == 32 && getRegBitWidth(Reg[2]) == 32);
681*9880d681SAndroid Build Coastguard Worker // Low half in the output is 0 for _ll and _hl, 1 otherwise:
682*9880d681SAndroid Build Coastguard Worker unsigned LoH = !(Opc == A2_combine_ll || Opc == A2_combine_hl);
683*9880d681SAndroid Build Coastguard Worker // High half in the output is 0 for _ll and _lh, 1 otherwise:
684*9880d681SAndroid Build Coastguard Worker unsigned HiH = !(Opc == A2_combine_ll || Opc == A2_combine_lh);
685*9880d681SAndroid Build Coastguard Worker RegisterCell R1 = rc(1);
686*9880d681SAndroid Build Coastguard Worker RegisterCell R2 = rc(2);
687*9880d681SAndroid Build Coastguard Worker RegisterCell RC = half(R2, LoH).cat(half(R1, HiH));
688*9880d681SAndroid Build Coastguard Worker return rr0(RC, Outputs);
689*9880d681SAndroid Build Coastguard Worker }
690*9880d681SAndroid Build Coastguard Worker case S2_packhl: {
691*9880d681SAndroid Build Coastguard Worker assert(W0 == 64);
692*9880d681SAndroid Build Coastguard Worker assert(getRegBitWidth(Reg[1]) == 32 && getRegBitWidth(Reg[2]) == 32);
693*9880d681SAndroid Build Coastguard Worker RegisterCell R1 = rc(1);
694*9880d681SAndroid Build Coastguard Worker RegisterCell R2 = rc(2);
695*9880d681SAndroid Build Coastguard Worker RegisterCell RC = half(R2, 0).cat(half(R1, 0)).cat(half(R2, 1))
696*9880d681SAndroid Build Coastguard Worker .cat(half(R1, 1));
697*9880d681SAndroid Build Coastguard Worker return rr0(RC, Outputs);
698*9880d681SAndroid Build Coastguard Worker }
699*9880d681SAndroid Build Coastguard Worker case S2_shuffeb: {
700*9880d681SAndroid Build Coastguard Worker RegisterCell RC = shuffle(rc(1), rc(2), 8, false);
701*9880d681SAndroid Build Coastguard Worker return rr0(RC, Outputs);
702*9880d681SAndroid Build Coastguard Worker }
703*9880d681SAndroid Build Coastguard Worker case S2_shuffeh: {
704*9880d681SAndroid Build Coastguard Worker RegisterCell RC = shuffle(rc(1), rc(2), 16, false);
705*9880d681SAndroid Build Coastguard Worker return rr0(RC, Outputs);
706*9880d681SAndroid Build Coastguard Worker }
707*9880d681SAndroid Build Coastguard Worker case S2_shuffob: {
708*9880d681SAndroid Build Coastguard Worker RegisterCell RC = shuffle(rc(1), rc(2), 8, true);
709*9880d681SAndroid Build Coastguard Worker return rr0(RC, Outputs);
710*9880d681SAndroid Build Coastguard Worker }
711*9880d681SAndroid Build Coastguard Worker case S2_shuffoh: {
712*9880d681SAndroid Build Coastguard Worker RegisterCell RC = shuffle(rc(1), rc(2), 16, true);
713*9880d681SAndroid Build Coastguard Worker return rr0(RC, Outputs);
714*9880d681SAndroid Build Coastguard Worker }
715*9880d681SAndroid Build Coastguard Worker case C2_mask: {
716*9880d681SAndroid Build Coastguard Worker uint16_t WR = W0;
717*9880d681SAndroid Build Coastguard Worker uint16_t WP = 8; // XXX Pred size: getRegBitWidth(Reg[1]);
718*9880d681SAndroid Build Coastguard Worker assert(WR == 64 && WP == 8);
719*9880d681SAndroid Build Coastguard Worker RegisterCell R1 = rc(1);
720*9880d681SAndroid Build Coastguard Worker RegisterCell RC(WR);
721*9880d681SAndroid Build Coastguard Worker for (uint16_t i = 0; i < WP; ++i) {
722*9880d681SAndroid Build Coastguard Worker const BT::BitValue &V = R1[i];
723*9880d681SAndroid Build Coastguard Worker BT::BitValue F = (V.is(0) || V.is(1)) ? V : BT::BitValue::self();
724*9880d681SAndroid Build Coastguard Worker RC.fill(i*8, i*8+8, F);
725*9880d681SAndroid Build Coastguard Worker }
726*9880d681SAndroid Build Coastguard Worker return rr0(RC, Outputs);
727*9880d681SAndroid Build Coastguard Worker }
728*9880d681SAndroid Build Coastguard Worker
729*9880d681SAndroid Build Coastguard Worker // Mux:
730*9880d681SAndroid Build Coastguard Worker
731*9880d681SAndroid Build Coastguard Worker case C2_muxii:
732*9880d681SAndroid Build Coastguard Worker case C2_muxir:
733*9880d681SAndroid Build Coastguard Worker case C2_muxri:
734*9880d681SAndroid Build Coastguard Worker case C2_mux: {
735*9880d681SAndroid Build Coastguard Worker BT::BitValue PC0 = rc(1)[0];
736*9880d681SAndroid Build Coastguard Worker RegisterCell R2 = cop(2, W0);
737*9880d681SAndroid Build Coastguard Worker RegisterCell R3 = cop(3, W0);
738*9880d681SAndroid Build Coastguard Worker if (PC0.is(0) || PC0.is(1))
739*9880d681SAndroid Build Coastguard Worker return rr0(RegisterCell::ref(PC0 ? R2 : R3), Outputs);
740*9880d681SAndroid Build Coastguard Worker R2.meet(R3, Reg[0].Reg);
741*9880d681SAndroid Build Coastguard Worker return rr0(R2, Outputs);
742*9880d681SAndroid Build Coastguard Worker }
743*9880d681SAndroid Build Coastguard Worker case C2_vmux:
744*9880d681SAndroid Build Coastguard Worker // TODO
745*9880d681SAndroid Build Coastguard Worker break;
746*9880d681SAndroid Build Coastguard Worker
747*9880d681SAndroid Build Coastguard Worker // Sign- and zero-extension:
748*9880d681SAndroid Build Coastguard Worker
749*9880d681SAndroid Build Coastguard Worker case A2_sxtb:
750*9880d681SAndroid Build Coastguard Worker return rr0(eSXT(rc(1), 8), Outputs);
751*9880d681SAndroid Build Coastguard Worker case A2_sxth:
752*9880d681SAndroid Build Coastguard Worker return rr0(eSXT(rc(1), 16), Outputs);
753*9880d681SAndroid Build Coastguard Worker case A2_sxtw: {
754*9880d681SAndroid Build Coastguard Worker uint16_t W1 = getRegBitWidth(Reg[1]);
755*9880d681SAndroid Build Coastguard Worker assert(W0 == 64 && W1 == 32);
756*9880d681SAndroid Build Coastguard Worker RegisterCell RC = eSXT(rc(1).cat(eIMM(0, W1)), W1);
757*9880d681SAndroid Build Coastguard Worker return rr0(RC, Outputs);
758*9880d681SAndroid Build Coastguard Worker }
759*9880d681SAndroid Build Coastguard Worker case A2_zxtb:
760*9880d681SAndroid Build Coastguard Worker return rr0(eZXT(rc(1), 8), Outputs);
761*9880d681SAndroid Build Coastguard Worker case A2_zxth:
762*9880d681SAndroid Build Coastguard Worker return rr0(eZXT(rc(1), 16), Outputs);
763*9880d681SAndroid Build Coastguard Worker
764*9880d681SAndroid Build Coastguard Worker // Bit count:
765*9880d681SAndroid Build Coastguard Worker
766*9880d681SAndroid Build Coastguard Worker case S2_cl0:
767*9880d681SAndroid Build Coastguard Worker case S2_cl0p:
768*9880d681SAndroid Build Coastguard Worker // Always produce a 32-bit result.
769*9880d681SAndroid Build Coastguard Worker return rr0(eCLB(rc(1), 0/*bit*/, 32), Outputs);
770*9880d681SAndroid Build Coastguard Worker case S2_cl1:
771*9880d681SAndroid Build Coastguard Worker case S2_cl1p:
772*9880d681SAndroid Build Coastguard Worker return rr0(eCLB(rc(1), 1/*bit*/, 32), Outputs);
773*9880d681SAndroid Build Coastguard Worker case S2_clb:
774*9880d681SAndroid Build Coastguard Worker case S2_clbp: {
775*9880d681SAndroid Build Coastguard Worker uint16_t W1 = getRegBitWidth(Reg[1]);
776*9880d681SAndroid Build Coastguard Worker RegisterCell R1 = rc(1);
777*9880d681SAndroid Build Coastguard Worker BT::BitValue TV = R1[W1-1];
778*9880d681SAndroid Build Coastguard Worker if (TV.is(0) || TV.is(1))
779*9880d681SAndroid Build Coastguard Worker return rr0(eCLB(R1, TV, 32), Outputs);
780*9880d681SAndroid Build Coastguard Worker break;
781*9880d681SAndroid Build Coastguard Worker }
782*9880d681SAndroid Build Coastguard Worker case S2_ct0:
783*9880d681SAndroid Build Coastguard Worker case S2_ct0p:
784*9880d681SAndroid Build Coastguard Worker return rr0(eCTB(rc(1), 0/*bit*/, 32), Outputs);
785*9880d681SAndroid Build Coastguard Worker case S2_ct1:
786*9880d681SAndroid Build Coastguard Worker case S2_ct1p:
787*9880d681SAndroid Build Coastguard Worker return rr0(eCTB(rc(1), 1/*bit*/, 32), Outputs);
788*9880d681SAndroid Build Coastguard Worker case S5_popcountp:
789*9880d681SAndroid Build Coastguard Worker // TODO
790*9880d681SAndroid Build Coastguard Worker break;
791*9880d681SAndroid Build Coastguard Worker
792*9880d681SAndroid Build Coastguard Worker case C2_all8: {
793*9880d681SAndroid Build Coastguard Worker RegisterCell P1 = rc(1);
794*9880d681SAndroid Build Coastguard Worker bool Has0 = false, All1 = true;
795*9880d681SAndroid Build Coastguard Worker for (uint16_t i = 0; i < 8/*XXX*/; ++i) {
796*9880d681SAndroid Build Coastguard Worker if (!P1[i].is(1))
797*9880d681SAndroid Build Coastguard Worker All1 = false;
798*9880d681SAndroid Build Coastguard Worker if (!P1[i].is(0))
799*9880d681SAndroid Build Coastguard Worker continue;
800*9880d681SAndroid Build Coastguard Worker Has0 = true;
801*9880d681SAndroid Build Coastguard Worker break;
802*9880d681SAndroid Build Coastguard Worker }
803*9880d681SAndroid Build Coastguard Worker if (!Has0 && !All1)
804*9880d681SAndroid Build Coastguard Worker break;
805*9880d681SAndroid Build Coastguard Worker RegisterCell RC(W0);
806*9880d681SAndroid Build Coastguard Worker RC.fill(0, W0, (All1 ? BT::BitValue::One : BT::BitValue::Zero));
807*9880d681SAndroid Build Coastguard Worker return rr0(RC, Outputs);
808*9880d681SAndroid Build Coastguard Worker }
809*9880d681SAndroid Build Coastguard Worker case C2_any8: {
810*9880d681SAndroid Build Coastguard Worker RegisterCell P1 = rc(1);
811*9880d681SAndroid Build Coastguard Worker bool Has1 = false, All0 = true;
812*9880d681SAndroid Build Coastguard Worker for (uint16_t i = 0; i < 8/*XXX*/; ++i) {
813*9880d681SAndroid Build Coastguard Worker if (!P1[i].is(0))
814*9880d681SAndroid Build Coastguard Worker All0 = false;
815*9880d681SAndroid Build Coastguard Worker if (!P1[i].is(1))
816*9880d681SAndroid Build Coastguard Worker continue;
817*9880d681SAndroid Build Coastguard Worker Has1 = true;
818*9880d681SAndroid Build Coastguard Worker break;
819*9880d681SAndroid Build Coastguard Worker }
820*9880d681SAndroid Build Coastguard Worker if (!Has1 && !All0)
821*9880d681SAndroid Build Coastguard Worker break;
822*9880d681SAndroid Build Coastguard Worker RegisterCell RC(W0);
823*9880d681SAndroid Build Coastguard Worker RC.fill(0, W0, (Has1 ? BT::BitValue::One : BT::BitValue::Zero));
824*9880d681SAndroid Build Coastguard Worker return rr0(RC, Outputs);
825*9880d681SAndroid Build Coastguard Worker }
826*9880d681SAndroid Build Coastguard Worker case C2_and:
827*9880d681SAndroid Build Coastguard Worker return rr0(eAND(rc(1), rc(2)), Outputs);
828*9880d681SAndroid Build Coastguard Worker case C2_andn:
829*9880d681SAndroid Build Coastguard Worker return rr0(eAND(rc(1), eNOT(rc(2))), Outputs);
830*9880d681SAndroid Build Coastguard Worker case C2_not:
831*9880d681SAndroid Build Coastguard Worker return rr0(eNOT(rc(1)), Outputs);
832*9880d681SAndroid Build Coastguard Worker case C2_or:
833*9880d681SAndroid Build Coastguard Worker return rr0(eORL(rc(1), rc(2)), Outputs);
834*9880d681SAndroid Build Coastguard Worker case C2_orn:
835*9880d681SAndroid Build Coastguard Worker return rr0(eORL(rc(1), eNOT(rc(2))), Outputs);
836*9880d681SAndroid Build Coastguard Worker case C2_xor:
837*9880d681SAndroid Build Coastguard Worker return rr0(eXOR(rc(1), rc(2)), Outputs);
838*9880d681SAndroid Build Coastguard Worker case C4_and_and:
839*9880d681SAndroid Build Coastguard Worker return rr0(eAND(rc(1), eAND(rc(2), rc(3))), Outputs);
840*9880d681SAndroid Build Coastguard Worker case C4_and_andn:
841*9880d681SAndroid Build Coastguard Worker return rr0(eAND(rc(1), eAND(rc(2), eNOT(rc(3)))), Outputs);
842*9880d681SAndroid Build Coastguard Worker case C4_and_or:
843*9880d681SAndroid Build Coastguard Worker return rr0(eAND(rc(1), eORL(rc(2), rc(3))), Outputs);
844*9880d681SAndroid Build Coastguard Worker case C4_and_orn:
845*9880d681SAndroid Build Coastguard Worker return rr0(eAND(rc(1), eORL(rc(2), eNOT(rc(3)))), Outputs);
846*9880d681SAndroid Build Coastguard Worker case C4_or_and:
847*9880d681SAndroid Build Coastguard Worker return rr0(eORL(rc(1), eAND(rc(2), rc(3))), Outputs);
848*9880d681SAndroid Build Coastguard Worker case C4_or_andn:
849*9880d681SAndroid Build Coastguard Worker return rr0(eORL(rc(1), eAND(rc(2), eNOT(rc(3)))), Outputs);
850*9880d681SAndroid Build Coastguard Worker case C4_or_or:
851*9880d681SAndroid Build Coastguard Worker return rr0(eORL(rc(1), eORL(rc(2), rc(3))), Outputs);
852*9880d681SAndroid Build Coastguard Worker case C4_or_orn:
853*9880d681SAndroid Build Coastguard Worker return rr0(eORL(rc(1), eORL(rc(2), eNOT(rc(3)))), Outputs);
854*9880d681SAndroid Build Coastguard Worker case C2_bitsclr:
855*9880d681SAndroid Build Coastguard Worker case C2_bitsclri:
856*9880d681SAndroid Build Coastguard Worker case C2_bitsset:
857*9880d681SAndroid Build Coastguard Worker case C4_nbitsclr:
858*9880d681SAndroid Build Coastguard Worker case C4_nbitsclri:
859*9880d681SAndroid Build Coastguard Worker case C4_nbitsset:
860*9880d681SAndroid Build Coastguard Worker // TODO
861*9880d681SAndroid Build Coastguard Worker break;
862*9880d681SAndroid Build Coastguard Worker case S2_tstbit_i:
863*9880d681SAndroid Build Coastguard Worker case S4_ntstbit_i: {
864*9880d681SAndroid Build Coastguard Worker BT::BitValue V = rc(1)[im(2)];
865*9880d681SAndroid Build Coastguard Worker if (V.is(0) || V.is(1)) {
866*9880d681SAndroid Build Coastguard Worker // If instruction is S2_tstbit_i, test for 1, otherwise test for 0.
867*9880d681SAndroid Build Coastguard Worker bool TV = (Opc == S2_tstbit_i);
868*9880d681SAndroid Build Coastguard Worker BT::BitValue F = V.is(TV) ? BT::BitValue::One : BT::BitValue::Zero;
869*9880d681SAndroid Build Coastguard Worker return rr0(RegisterCell(W0).fill(0, W0, F), Outputs);
870*9880d681SAndroid Build Coastguard Worker }
871*9880d681SAndroid Build Coastguard Worker break;
872*9880d681SAndroid Build Coastguard Worker }
873*9880d681SAndroid Build Coastguard Worker
874*9880d681SAndroid Build Coastguard Worker default:
875*9880d681SAndroid Build Coastguard Worker return MachineEvaluator::evaluate(MI, Inputs, Outputs);
876*9880d681SAndroid Build Coastguard Worker }
877*9880d681SAndroid Build Coastguard Worker #undef im
878*9880d681SAndroid Build Coastguard Worker #undef rc
879*9880d681SAndroid Build Coastguard Worker #undef op
880*9880d681SAndroid Build Coastguard Worker return false;
881*9880d681SAndroid Build Coastguard Worker }
882*9880d681SAndroid Build Coastguard Worker
evaluate(const MachineInstr & BI,const CellMapType & Inputs,BranchTargetList & Targets,bool & FallsThru) const883*9880d681SAndroid Build Coastguard Worker bool HexagonEvaluator::evaluate(const MachineInstr &BI,
884*9880d681SAndroid Build Coastguard Worker const CellMapType &Inputs,
885*9880d681SAndroid Build Coastguard Worker BranchTargetList &Targets,
886*9880d681SAndroid Build Coastguard Worker bool &FallsThru) const {
887*9880d681SAndroid Build Coastguard Worker // We need to evaluate one branch at a time. TII::AnalyzeBranch checks
888*9880d681SAndroid Build Coastguard Worker // all the branches in a basic block at once, so we cannot use it.
889*9880d681SAndroid Build Coastguard Worker unsigned Opc = BI.getOpcode();
890*9880d681SAndroid Build Coastguard Worker bool SimpleBranch = false;
891*9880d681SAndroid Build Coastguard Worker bool Negated = false;
892*9880d681SAndroid Build Coastguard Worker switch (Opc) {
893*9880d681SAndroid Build Coastguard Worker case Hexagon::J2_jumpf:
894*9880d681SAndroid Build Coastguard Worker case Hexagon::J2_jumpfnew:
895*9880d681SAndroid Build Coastguard Worker case Hexagon::J2_jumpfnewpt:
896*9880d681SAndroid Build Coastguard Worker Negated = true;
897*9880d681SAndroid Build Coastguard Worker case Hexagon::J2_jumpt:
898*9880d681SAndroid Build Coastguard Worker case Hexagon::J2_jumptnew:
899*9880d681SAndroid Build Coastguard Worker case Hexagon::J2_jumptnewpt:
900*9880d681SAndroid Build Coastguard Worker // Simple branch: if([!]Pn) jump ...
901*9880d681SAndroid Build Coastguard Worker // i.e. Op0 = predicate, Op1 = branch target.
902*9880d681SAndroid Build Coastguard Worker SimpleBranch = true;
903*9880d681SAndroid Build Coastguard Worker break;
904*9880d681SAndroid Build Coastguard Worker case Hexagon::J2_jump:
905*9880d681SAndroid Build Coastguard Worker Targets.insert(BI.getOperand(0).getMBB());
906*9880d681SAndroid Build Coastguard Worker FallsThru = false;
907*9880d681SAndroid Build Coastguard Worker return true;
908*9880d681SAndroid Build Coastguard Worker default:
909*9880d681SAndroid Build Coastguard Worker // If the branch is of unknown type, assume that all successors are
910*9880d681SAndroid Build Coastguard Worker // executable.
911*9880d681SAndroid Build Coastguard Worker return false;
912*9880d681SAndroid Build Coastguard Worker }
913*9880d681SAndroid Build Coastguard Worker
914*9880d681SAndroid Build Coastguard Worker if (!SimpleBranch)
915*9880d681SAndroid Build Coastguard Worker return false;
916*9880d681SAndroid Build Coastguard Worker
917*9880d681SAndroid Build Coastguard Worker // BI is a conditional branch if we got here.
918*9880d681SAndroid Build Coastguard Worker RegisterRef PR = BI.getOperand(0);
919*9880d681SAndroid Build Coastguard Worker RegisterCell PC = getCell(PR, Inputs);
920*9880d681SAndroid Build Coastguard Worker const BT::BitValue &Test = PC[0];
921*9880d681SAndroid Build Coastguard Worker
922*9880d681SAndroid Build Coastguard Worker // If the condition is neither true nor false, then it's unknown.
923*9880d681SAndroid Build Coastguard Worker if (!Test.is(0) && !Test.is(1))
924*9880d681SAndroid Build Coastguard Worker return false;
925*9880d681SAndroid Build Coastguard Worker
926*9880d681SAndroid Build Coastguard Worker // "Test.is(!Negated)" means "branch condition is true".
927*9880d681SAndroid Build Coastguard Worker if (!Test.is(!Negated)) {
928*9880d681SAndroid Build Coastguard Worker // Condition known to be false.
929*9880d681SAndroid Build Coastguard Worker FallsThru = true;
930*9880d681SAndroid Build Coastguard Worker return true;
931*9880d681SAndroid Build Coastguard Worker }
932*9880d681SAndroid Build Coastguard Worker
933*9880d681SAndroid Build Coastguard Worker Targets.insert(BI.getOperand(1).getMBB());
934*9880d681SAndroid Build Coastguard Worker FallsThru = false;
935*9880d681SAndroid Build Coastguard Worker return true;
936*9880d681SAndroid Build Coastguard Worker }
937*9880d681SAndroid Build Coastguard Worker
evaluateLoad(const MachineInstr & MI,const CellMapType & Inputs,CellMapType & Outputs) const938*9880d681SAndroid Build Coastguard Worker bool HexagonEvaluator::evaluateLoad(const MachineInstr &MI,
939*9880d681SAndroid Build Coastguard Worker const CellMapType &Inputs,
940*9880d681SAndroid Build Coastguard Worker CellMapType &Outputs) const {
941*9880d681SAndroid Build Coastguard Worker if (TII.isPredicated(MI))
942*9880d681SAndroid Build Coastguard Worker return false;
943*9880d681SAndroid Build Coastguard Worker assert(MI.mayLoad() && "A load that mayn't?");
944*9880d681SAndroid Build Coastguard Worker unsigned Opc = MI.getOpcode();
945*9880d681SAndroid Build Coastguard Worker
946*9880d681SAndroid Build Coastguard Worker uint16_t BitNum;
947*9880d681SAndroid Build Coastguard Worker bool SignEx;
948*9880d681SAndroid Build Coastguard Worker using namespace Hexagon;
949*9880d681SAndroid Build Coastguard Worker
950*9880d681SAndroid Build Coastguard Worker switch (Opc) {
951*9880d681SAndroid Build Coastguard Worker default:
952*9880d681SAndroid Build Coastguard Worker return false;
953*9880d681SAndroid Build Coastguard Worker
954*9880d681SAndroid Build Coastguard Worker #if 0
955*9880d681SAndroid Build Coastguard Worker // memb_fifo
956*9880d681SAndroid Build Coastguard Worker case L2_loadalignb_pbr:
957*9880d681SAndroid Build Coastguard Worker case L2_loadalignb_pcr:
958*9880d681SAndroid Build Coastguard Worker case L2_loadalignb_pi:
959*9880d681SAndroid Build Coastguard Worker // memh_fifo
960*9880d681SAndroid Build Coastguard Worker case L2_loadalignh_pbr:
961*9880d681SAndroid Build Coastguard Worker case L2_loadalignh_pcr:
962*9880d681SAndroid Build Coastguard Worker case L2_loadalignh_pi:
963*9880d681SAndroid Build Coastguard Worker // membh
964*9880d681SAndroid Build Coastguard Worker case L2_loadbsw2_pbr:
965*9880d681SAndroid Build Coastguard Worker case L2_loadbsw2_pci:
966*9880d681SAndroid Build Coastguard Worker case L2_loadbsw2_pcr:
967*9880d681SAndroid Build Coastguard Worker case L2_loadbsw2_pi:
968*9880d681SAndroid Build Coastguard Worker case L2_loadbsw4_pbr:
969*9880d681SAndroid Build Coastguard Worker case L2_loadbsw4_pci:
970*9880d681SAndroid Build Coastguard Worker case L2_loadbsw4_pcr:
971*9880d681SAndroid Build Coastguard Worker case L2_loadbsw4_pi:
972*9880d681SAndroid Build Coastguard Worker // memubh
973*9880d681SAndroid Build Coastguard Worker case L2_loadbzw2_pbr:
974*9880d681SAndroid Build Coastguard Worker case L2_loadbzw2_pci:
975*9880d681SAndroid Build Coastguard Worker case L2_loadbzw2_pcr:
976*9880d681SAndroid Build Coastguard Worker case L2_loadbzw2_pi:
977*9880d681SAndroid Build Coastguard Worker case L2_loadbzw4_pbr:
978*9880d681SAndroid Build Coastguard Worker case L2_loadbzw4_pci:
979*9880d681SAndroid Build Coastguard Worker case L2_loadbzw4_pcr:
980*9880d681SAndroid Build Coastguard Worker case L2_loadbzw4_pi:
981*9880d681SAndroid Build Coastguard Worker #endif
982*9880d681SAndroid Build Coastguard Worker
983*9880d681SAndroid Build Coastguard Worker case L2_loadrbgp:
984*9880d681SAndroid Build Coastguard Worker case L2_loadrb_io:
985*9880d681SAndroid Build Coastguard Worker case L2_loadrb_pbr:
986*9880d681SAndroid Build Coastguard Worker case L2_loadrb_pci:
987*9880d681SAndroid Build Coastguard Worker case L2_loadrb_pcr:
988*9880d681SAndroid Build Coastguard Worker case L2_loadrb_pi:
989*9880d681SAndroid Build Coastguard Worker case L4_loadrb_abs:
990*9880d681SAndroid Build Coastguard Worker case L4_loadrb_ap:
991*9880d681SAndroid Build Coastguard Worker case L4_loadrb_rr:
992*9880d681SAndroid Build Coastguard Worker case L4_loadrb_ur:
993*9880d681SAndroid Build Coastguard Worker BitNum = 8;
994*9880d681SAndroid Build Coastguard Worker SignEx = true;
995*9880d681SAndroid Build Coastguard Worker break;
996*9880d681SAndroid Build Coastguard Worker
997*9880d681SAndroid Build Coastguard Worker case L2_loadrubgp:
998*9880d681SAndroid Build Coastguard Worker case L2_loadrub_io:
999*9880d681SAndroid Build Coastguard Worker case L2_loadrub_pbr:
1000*9880d681SAndroid Build Coastguard Worker case L2_loadrub_pci:
1001*9880d681SAndroid Build Coastguard Worker case L2_loadrub_pcr:
1002*9880d681SAndroid Build Coastguard Worker case L2_loadrub_pi:
1003*9880d681SAndroid Build Coastguard Worker case L4_loadrub_abs:
1004*9880d681SAndroid Build Coastguard Worker case L4_loadrub_ap:
1005*9880d681SAndroid Build Coastguard Worker case L4_loadrub_rr:
1006*9880d681SAndroid Build Coastguard Worker case L4_loadrub_ur:
1007*9880d681SAndroid Build Coastguard Worker BitNum = 8;
1008*9880d681SAndroid Build Coastguard Worker SignEx = false;
1009*9880d681SAndroid Build Coastguard Worker break;
1010*9880d681SAndroid Build Coastguard Worker
1011*9880d681SAndroid Build Coastguard Worker case L2_loadrhgp:
1012*9880d681SAndroid Build Coastguard Worker case L2_loadrh_io:
1013*9880d681SAndroid Build Coastguard Worker case L2_loadrh_pbr:
1014*9880d681SAndroid Build Coastguard Worker case L2_loadrh_pci:
1015*9880d681SAndroid Build Coastguard Worker case L2_loadrh_pcr:
1016*9880d681SAndroid Build Coastguard Worker case L2_loadrh_pi:
1017*9880d681SAndroid Build Coastguard Worker case L4_loadrh_abs:
1018*9880d681SAndroid Build Coastguard Worker case L4_loadrh_ap:
1019*9880d681SAndroid Build Coastguard Worker case L4_loadrh_rr:
1020*9880d681SAndroid Build Coastguard Worker case L4_loadrh_ur:
1021*9880d681SAndroid Build Coastguard Worker BitNum = 16;
1022*9880d681SAndroid Build Coastguard Worker SignEx = true;
1023*9880d681SAndroid Build Coastguard Worker break;
1024*9880d681SAndroid Build Coastguard Worker
1025*9880d681SAndroid Build Coastguard Worker case L2_loadruhgp:
1026*9880d681SAndroid Build Coastguard Worker case L2_loadruh_io:
1027*9880d681SAndroid Build Coastguard Worker case L2_loadruh_pbr:
1028*9880d681SAndroid Build Coastguard Worker case L2_loadruh_pci:
1029*9880d681SAndroid Build Coastguard Worker case L2_loadruh_pcr:
1030*9880d681SAndroid Build Coastguard Worker case L2_loadruh_pi:
1031*9880d681SAndroid Build Coastguard Worker case L4_loadruh_rr:
1032*9880d681SAndroid Build Coastguard Worker case L4_loadruh_abs:
1033*9880d681SAndroid Build Coastguard Worker case L4_loadruh_ap:
1034*9880d681SAndroid Build Coastguard Worker case L4_loadruh_ur:
1035*9880d681SAndroid Build Coastguard Worker BitNum = 16;
1036*9880d681SAndroid Build Coastguard Worker SignEx = false;
1037*9880d681SAndroid Build Coastguard Worker break;
1038*9880d681SAndroid Build Coastguard Worker
1039*9880d681SAndroid Build Coastguard Worker case L2_loadrigp:
1040*9880d681SAndroid Build Coastguard Worker case L2_loadri_io:
1041*9880d681SAndroid Build Coastguard Worker case L2_loadri_pbr:
1042*9880d681SAndroid Build Coastguard Worker case L2_loadri_pci:
1043*9880d681SAndroid Build Coastguard Worker case L2_loadri_pcr:
1044*9880d681SAndroid Build Coastguard Worker case L2_loadri_pi:
1045*9880d681SAndroid Build Coastguard Worker case L2_loadw_locked:
1046*9880d681SAndroid Build Coastguard Worker case L4_loadri_abs:
1047*9880d681SAndroid Build Coastguard Worker case L4_loadri_ap:
1048*9880d681SAndroid Build Coastguard Worker case L4_loadri_rr:
1049*9880d681SAndroid Build Coastguard Worker case L4_loadri_ur:
1050*9880d681SAndroid Build Coastguard Worker case LDriw_pred:
1051*9880d681SAndroid Build Coastguard Worker BitNum = 32;
1052*9880d681SAndroid Build Coastguard Worker SignEx = true;
1053*9880d681SAndroid Build Coastguard Worker break;
1054*9880d681SAndroid Build Coastguard Worker
1055*9880d681SAndroid Build Coastguard Worker case L2_loadrdgp:
1056*9880d681SAndroid Build Coastguard Worker case L2_loadrd_io:
1057*9880d681SAndroid Build Coastguard Worker case L2_loadrd_pbr:
1058*9880d681SAndroid Build Coastguard Worker case L2_loadrd_pci:
1059*9880d681SAndroid Build Coastguard Worker case L2_loadrd_pcr:
1060*9880d681SAndroid Build Coastguard Worker case L2_loadrd_pi:
1061*9880d681SAndroid Build Coastguard Worker case L4_loadd_locked:
1062*9880d681SAndroid Build Coastguard Worker case L4_loadrd_abs:
1063*9880d681SAndroid Build Coastguard Worker case L4_loadrd_ap:
1064*9880d681SAndroid Build Coastguard Worker case L4_loadrd_rr:
1065*9880d681SAndroid Build Coastguard Worker case L4_loadrd_ur:
1066*9880d681SAndroid Build Coastguard Worker BitNum = 64;
1067*9880d681SAndroid Build Coastguard Worker SignEx = true;
1068*9880d681SAndroid Build Coastguard Worker break;
1069*9880d681SAndroid Build Coastguard Worker }
1070*9880d681SAndroid Build Coastguard Worker
1071*9880d681SAndroid Build Coastguard Worker const MachineOperand &MD = MI.getOperand(0);
1072*9880d681SAndroid Build Coastguard Worker assert(MD.isReg() && MD.isDef());
1073*9880d681SAndroid Build Coastguard Worker RegisterRef RD = MD;
1074*9880d681SAndroid Build Coastguard Worker
1075*9880d681SAndroid Build Coastguard Worker uint16_t W = getRegBitWidth(RD);
1076*9880d681SAndroid Build Coastguard Worker assert(W >= BitNum && BitNum > 0);
1077*9880d681SAndroid Build Coastguard Worker RegisterCell Res(W);
1078*9880d681SAndroid Build Coastguard Worker
1079*9880d681SAndroid Build Coastguard Worker for (uint16_t i = 0; i < BitNum; ++i)
1080*9880d681SAndroid Build Coastguard Worker Res[i] = BT::BitValue::self(BT::BitRef(RD.Reg, i));
1081*9880d681SAndroid Build Coastguard Worker
1082*9880d681SAndroid Build Coastguard Worker if (SignEx) {
1083*9880d681SAndroid Build Coastguard Worker const BT::BitValue &Sign = Res[BitNum-1];
1084*9880d681SAndroid Build Coastguard Worker for (uint16_t i = BitNum; i < W; ++i)
1085*9880d681SAndroid Build Coastguard Worker Res[i] = BT::BitValue::ref(Sign);
1086*9880d681SAndroid Build Coastguard Worker } else {
1087*9880d681SAndroid Build Coastguard Worker for (uint16_t i = BitNum; i < W; ++i)
1088*9880d681SAndroid Build Coastguard Worker Res[i] = BT::BitValue::Zero;
1089*9880d681SAndroid Build Coastguard Worker }
1090*9880d681SAndroid Build Coastguard Worker
1091*9880d681SAndroid Build Coastguard Worker putCell(RD, Res, Outputs);
1092*9880d681SAndroid Build Coastguard Worker return true;
1093*9880d681SAndroid Build Coastguard Worker }
1094*9880d681SAndroid Build Coastguard Worker
evaluateFormalCopy(const MachineInstr & MI,const CellMapType & Inputs,CellMapType & Outputs) const1095*9880d681SAndroid Build Coastguard Worker bool HexagonEvaluator::evaluateFormalCopy(const MachineInstr &MI,
1096*9880d681SAndroid Build Coastguard Worker const CellMapType &Inputs,
1097*9880d681SAndroid Build Coastguard Worker CellMapType &Outputs) const {
1098*9880d681SAndroid Build Coastguard Worker // If MI defines a formal parameter, but is not a copy (loads are handled
1099*9880d681SAndroid Build Coastguard Worker // in evaluateLoad), then it's not clear what to do.
1100*9880d681SAndroid Build Coastguard Worker assert(MI.isCopy());
1101*9880d681SAndroid Build Coastguard Worker
1102*9880d681SAndroid Build Coastguard Worker RegisterRef RD = MI.getOperand(0);
1103*9880d681SAndroid Build Coastguard Worker RegisterRef RS = MI.getOperand(1);
1104*9880d681SAndroid Build Coastguard Worker assert(RD.Sub == 0);
1105*9880d681SAndroid Build Coastguard Worker if (!TargetRegisterInfo::isPhysicalRegister(RS.Reg))
1106*9880d681SAndroid Build Coastguard Worker return false;
1107*9880d681SAndroid Build Coastguard Worker RegExtMap::const_iterator F = VRX.find(RD.Reg);
1108*9880d681SAndroid Build Coastguard Worker if (F == VRX.end())
1109*9880d681SAndroid Build Coastguard Worker return false;
1110*9880d681SAndroid Build Coastguard Worker
1111*9880d681SAndroid Build Coastguard Worker uint16_t EW = F->second.Width;
1112*9880d681SAndroid Build Coastguard Worker // Store RD's cell into the map. This will associate the cell with a virtual
1113*9880d681SAndroid Build Coastguard Worker // register, and make zero-/sign-extends possible (otherwise we would be ex-
1114*9880d681SAndroid Build Coastguard Worker // tending "self" bit values, which will have no effect, since "self" values
1115*9880d681SAndroid Build Coastguard Worker // cannot be references to anything).
1116*9880d681SAndroid Build Coastguard Worker putCell(RD, getCell(RS, Inputs), Outputs);
1117*9880d681SAndroid Build Coastguard Worker
1118*9880d681SAndroid Build Coastguard Worker RegisterCell Res;
1119*9880d681SAndroid Build Coastguard Worker // Read RD's cell from the outputs instead of RS's cell from the inputs:
1120*9880d681SAndroid Build Coastguard Worker if (F->second.Type == ExtType::SExt)
1121*9880d681SAndroid Build Coastguard Worker Res = eSXT(getCell(RD, Outputs), EW);
1122*9880d681SAndroid Build Coastguard Worker else if (F->second.Type == ExtType::ZExt)
1123*9880d681SAndroid Build Coastguard Worker Res = eZXT(getCell(RD, Outputs), EW);
1124*9880d681SAndroid Build Coastguard Worker
1125*9880d681SAndroid Build Coastguard Worker putCell(RD, Res, Outputs);
1126*9880d681SAndroid Build Coastguard Worker return true;
1127*9880d681SAndroid Build Coastguard Worker }
1128*9880d681SAndroid Build Coastguard Worker
1129*9880d681SAndroid Build Coastguard Worker
getNextPhysReg(unsigned PReg,unsigned Width) const1130*9880d681SAndroid Build Coastguard Worker unsigned HexagonEvaluator::getNextPhysReg(unsigned PReg, unsigned Width) const {
1131*9880d681SAndroid Build Coastguard Worker using namespace Hexagon;
1132*9880d681SAndroid Build Coastguard Worker bool Is64 = DoubleRegsRegClass.contains(PReg);
1133*9880d681SAndroid Build Coastguard Worker assert(PReg == 0 || Is64 || IntRegsRegClass.contains(PReg));
1134*9880d681SAndroid Build Coastguard Worker
1135*9880d681SAndroid Build Coastguard Worker static const unsigned Phys32[] = { R0, R1, R2, R3, R4, R5 };
1136*9880d681SAndroid Build Coastguard Worker static const unsigned Phys64[] = { D0, D1, D2 };
1137*9880d681SAndroid Build Coastguard Worker const unsigned Num32 = sizeof(Phys32)/sizeof(unsigned);
1138*9880d681SAndroid Build Coastguard Worker const unsigned Num64 = sizeof(Phys64)/sizeof(unsigned);
1139*9880d681SAndroid Build Coastguard Worker
1140*9880d681SAndroid Build Coastguard Worker // Return the first parameter register of the required width.
1141*9880d681SAndroid Build Coastguard Worker if (PReg == 0)
1142*9880d681SAndroid Build Coastguard Worker return (Width <= 32) ? Phys32[0] : Phys64[0];
1143*9880d681SAndroid Build Coastguard Worker
1144*9880d681SAndroid Build Coastguard Worker // Set Idx32, Idx64 in such a way that Idx+1 would give the index of the
1145*9880d681SAndroid Build Coastguard Worker // next register.
1146*9880d681SAndroid Build Coastguard Worker unsigned Idx32 = 0, Idx64 = 0;
1147*9880d681SAndroid Build Coastguard Worker if (!Is64) {
1148*9880d681SAndroid Build Coastguard Worker while (Idx32 < Num32) {
1149*9880d681SAndroid Build Coastguard Worker if (Phys32[Idx32] == PReg)
1150*9880d681SAndroid Build Coastguard Worker break;
1151*9880d681SAndroid Build Coastguard Worker Idx32++;
1152*9880d681SAndroid Build Coastguard Worker }
1153*9880d681SAndroid Build Coastguard Worker Idx64 = Idx32/2;
1154*9880d681SAndroid Build Coastguard Worker } else {
1155*9880d681SAndroid Build Coastguard Worker while (Idx64 < Num64) {
1156*9880d681SAndroid Build Coastguard Worker if (Phys64[Idx64] == PReg)
1157*9880d681SAndroid Build Coastguard Worker break;
1158*9880d681SAndroid Build Coastguard Worker Idx64++;
1159*9880d681SAndroid Build Coastguard Worker }
1160*9880d681SAndroid Build Coastguard Worker Idx32 = Idx64*2+1;
1161*9880d681SAndroid Build Coastguard Worker }
1162*9880d681SAndroid Build Coastguard Worker
1163*9880d681SAndroid Build Coastguard Worker if (Width <= 32)
1164*9880d681SAndroid Build Coastguard Worker return (Idx32+1 < Num32) ? Phys32[Idx32+1] : 0;
1165*9880d681SAndroid Build Coastguard Worker return (Idx64+1 < Num64) ? Phys64[Idx64+1] : 0;
1166*9880d681SAndroid Build Coastguard Worker }
1167*9880d681SAndroid Build Coastguard Worker
1168*9880d681SAndroid Build Coastguard Worker
getVirtRegFor(unsigned PReg) const1169*9880d681SAndroid Build Coastguard Worker unsigned HexagonEvaluator::getVirtRegFor(unsigned PReg) const {
1170*9880d681SAndroid Build Coastguard Worker typedef MachineRegisterInfo::livein_iterator iterator;
1171*9880d681SAndroid Build Coastguard Worker for (iterator I = MRI.livein_begin(), E = MRI.livein_end(); I != E; ++I) {
1172*9880d681SAndroid Build Coastguard Worker if (I->first == PReg)
1173*9880d681SAndroid Build Coastguard Worker return I->second;
1174*9880d681SAndroid Build Coastguard Worker }
1175*9880d681SAndroid Build Coastguard Worker return 0;
1176*9880d681SAndroid Build Coastguard Worker }
1177