xref: /aosp_15_r20/external/llvm/lib/Target/AVR/AVRRegisterInfo.td (revision 9880d6810fe72a1726cb53787c6711e909410d58)
1*9880d681SAndroid Build Coastguard Worker//===-- AVRRegisterInfo.td - AVR Register defs -------------*- tablegen -*-===//
2*9880d681SAndroid Build Coastguard Worker//
3*9880d681SAndroid Build Coastguard Worker//                     The LLVM Compiler Infrastructure
4*9880d681SAndroid Build Coastguard Worker//
5*9880d681SAndroid Build Coastguard Worker// This file is distributed under the University of Illinois Open Source
6*9880d681SAndroid Build Coastguard Worker// License. See LICENSE.TXT for details.
7*9880d681SAndroid Build Coastguard Worker//
8*9880d681SAndroid Build Coastguard Worker//===----------------------------------------------------------------------===//
9*9880d681SAndroid Build Coastguard Worker
10*9880d681SAndroid Build Coastguard Worker//===----------------------------------------------------------------------===//
11*9880d681SAndroid Build Coastguard Worker//  Declarations that describe the AVR register file
12*9880d681SAndroid Build Coastguard Worker//===----------------------------------------------------------------------===//
13*9880d681SAndroid Build Coastguard Worker
14*9880d681SAndroid Build Coastguard Worker// 8-bit General purpose register definition.
15*9880d681SAndroid Build Coastguard Workerclass AVRReg<bits<16> num,
16*9880d681SAndroid Build Coastguard Worker             string name,
17*9880d681SAndroid Build Coastguard Worker             list<Register> subregs = [],
18*9880d681SAndroid Build Coastguard Worker             list<string> altNames = []>
19*9880d681SAndroid Build Coastguard Worker  : RegisterWithSubRegs<name, subregs>
20*9880d681SAndroid Build Coastguard Worker{
21*9880d681SAndroid Build Coastguard Worker  field bits<16> Num = num;
22*9880d681SAndroid Build Coastguard Worker
23*9880d681SAndroid Build Coastguard Worker  let HWEncoding = num;
24*9880d681SAndroid Build Coastguard Worker  let Namespace = "AVR";
25*9880d681SAndroid Build Coastguard Worker  let SubRegs = subregs;
26*9880d681SAndroid Build Coastguard Worker  let AltNames = altNames;
27*9880d681SAndroid Build Coastguard Worker}
28*9880d681SAndroid Build Coastguard Worker
29*9880d681SAndroid Build Coastguard Worker// Subregister indices.
30*9880d681SAndroid Build Coastguard Workerlet Namespace = "AVR" in
31*9880d681SAndroid Build Coastguard Worker{
32*9880d681SAndroid Build Coastguard Worker  def sub_lo : SubRegIndex<8>;
33*9880d681SAndroid Build Coastguard Worker  def sub_hi : SubRegIndex<8, 8>;
34*9880d681SAndroid Build Coastguard Worker}
35*9880d681SAndroid Build Coastguard Worker
36*9880d681SAndroid Build Coastguard Workerlet Namespace = "AVR" in {
37*9880d681SAndroid Build Coastguard Worker  def ptr : RegAltNameIndex;
38*9880d681SAndroid Build Coastguard Worker}
39*9880d681SAndroid Build Coastguard Worker
40*9880d681SAndroid Build Coastguard Worker
41*9880d681SAndroid Build Coastguard Worker//===----------------------------------------------------------------------===//
42*9880d681SAndroid Build Coastguard Worker//  8-bit general purpose registers
43*9880d681SAndroid Build Coastguard Worker//===----------------------------------------------------------------------===//
44*9880d681SAndroid Build Coastguard Worker
45*9880d681SAndroid Build Coastguard Workerdef R0  : AVRReg<0,  "r0">,  DwarfRegNum<[0]>;
46*9880d681SAndroid Build Coastguard Workerdef R1  : AVRReg<1,  "r1">,  DwarfRegNum<[1]>;
47*9880d681SAndroid Build Coastguard Workerdef R2  : AVRReg<2,  "r2">,  DwarfRegNum<[2]>;
48*9880d681SAndroid Build Coastguard Workerdef R3  : AVRReg<3,  "r3">,  DwarfRegNum<[3]>;
49*9880d681SAndroid Build Coastguard Workerdef R4  : AVRReg<4,  "r4">,  DwarfRegNum<[4]>;
50*9880d681SAndroid Build Coastguard Workerdef R5  : AVRReg<5,  "r5">,  DwarfRegNum<[5]>;
51*9880d681SAndroid Build Coastguard Workerdef R6  : AVRReg<6,  "r6">,  DwarfRegNum<[6]>;
52*9880d681SAndroid Build Coastguard Workerdef R7  : AVRReg<7,  "r7">,  DwarfRegNum<[7]>;
53*9880d681SAndroid Build Coastguard Workerdef R8  : AVRReg<8,  "r8">,  DwarfRegNum<[8]>;
54*9880d681SAndroid Build Coastguard Workerdef R9  : AVRReg<9,  "r9">,  DwarfRegNum<[9]>;
55*9880d681SAndroid Build Coastguard Workerdef R10 : AVRReg<10, "r10">, DwarfRegNum<[10]>;
56*9880d681SAndroid Build Coastguard Workerdef R11 : AVRReg<11, "r11">, DwarfRegNum<[11]>;
57*9880d681SAndroid Build Coastguard Workerdef R12 : AVRReg<12, "r12">, DwarfRegNum<[12]>;
58*9880d681SAndroid Build Coastguard Workerdef R13 : AVRReg<13, "r13">, DwarfRegNum<[13]>;
59*9880d681SAndroid Build Coastguard Workerdef R14 : AVRReg<14, "r14">, DwarfRegNum<[14]>;
60*9880d681SAndroid Build Coastguard Workerdef R15 : AVRReg<15, "r15">, DwarfRegNum<[15]>;
61*9880d681SAndroid Build Coastguard Workerdef R16 : AVRReg<16, "r16">, DwarfRegNum<[16]>;
62*9880d681SAndroid Build Coastguard Workerdef R17 : AVRReg<17, "r17">, DwarfRegNum<[17]>;
63*9880d681SAndroid Build Coastguard Workerdef R18 : AVRReg<18, "r18">, DwarfRegNum<[18]>;
64*9880d681SAndroid Build Coastguard Workerdef R19 : AVRReg<19, "r19">, DwarfRegNum<[19]>;
65*9880d681SAndroid Build Coastguard Workerdef R20 : AVRReg<20, "r20">, DwarfRegNum<[20]>;
66*9880d681SAndroid Build Coastguard Workerdef R21 : AVRReg<21, "r21">, DwarfRegNum<[21]>;
67*9880d681SAndroid Build Coastguard Workerdef R22 : AVRReg<22, "r22">, DwarfRegNum<[22]>;
68*9880d681SAndroid Build Coastguard Workerdef R23 : AVRReg<23, "r23">, DwarfRegNum<[23]>;
69*9880d681SAndroid Build Coastguard Workerdef R24 : AVRReg<24, "r24">, DwarfRegNum<[24]>;
70*9880d681SAndroid Build Coastguard Workerdef R25 : AVRReg<25, "r25">, DwarfRegNum<[25]>;
71*9880d681SAndroid Build Coastguard Workerdef R26 : AVRReg<26, "r26">, DwarfRegNum<[26]>;
72*9880d681SAndroid Build Coastguard Workerdef R27 : AVRReg<27, "r27">, DwarfRegNum<[27]>;
73*9880d681SAndroid Build Coastguard Workerdef R28 : AVRReg<28, "r28">, DwarfRegNum<[28]>;
74*9880d681SAndroid Build Coastguard Workerdef R29 : AVRReg<29, "r29">, DwarfRegNum<[29]>;
75*9880d681SAndroid Build Coastguard Workerdef R30 : AVRReg<30, "r30">, DwarfRegNum<[30]>;
76*9880d681SAndroid Build Coastguard Workerdef R31 : AVRReg<31, "r31">, DwarfRegNum<[31]>;
77*9880d681SAndroid Build Coastguard Workerdef SPL : AVRReg<32, "SPL">, DwarfRegNum<[32]>;
78*9880d681SAndroid Build Coastguard Workerdef SPH : AVRReg<33, "SPH">, DwarfRegNum<[33]>;
79*9880d681SAndroid Build Coastguard Worker
80*9880d681SAndroid Build Coastguard Workerlet SubRegIndices = [sub_lo, sub_hi],
81*9880d681SAndroid Build Coastguard WorkerCoveredBySubRegs = 1 in
82*9880d681SAndroid Build Coastguard Worker{
83*9880d681SAndroid Build Coastguard Worker  // 16 bit GPR pairs.
84*9880d681SAndroid Build Coastguard Worker  def SP     : AVRReg<32, "SP",      [SPL, SPH]>, DwarfRegNum<[32]>;
85*9880d681SAndroid Build Coastguard Worker
86*9880d681SAndroid Build Coastguard Worker  // The pointer registers (X,Y,Z) are a special case because they
87*9880d681SAndroid Build Coastguard Worker  // are printed as a `high:low` pair when a DREG is expected,
88*9880d681SAndroid Build Coastguard Worker  // but printed using `X`, `Y`, `Z` when a pointer register is expected.
89*9880d681SAndroid Build Coastguard Worker  let RegAltNameIndices = [ptr] in {
90*9880d681SAndroid Build Coastguard Worker      def R31R30 : AVRReg<30, "r31:r30", [R30, R31], ["Z"]>, DwarfRegNum<[30]>;
91*9880d681SAndroid Build Coastguard Worker      def R29R28 : AVRReg<28, "r29:r28", [R28, R29], ["Y"]>, DwarfRegNum<[28]>;
92*9880d681SAndroid Build Coastguard Worker      def R27R26 : AVRReg<26, "r27:r26", [R26, R27], ["X"]>, DwarfRegNum<[26]>;
93*9880d681SAndroid Build Coastguard Worker  }
94*9880d681SAndroid Build Coastguard Worker  def R25R24 : AVRReg<24, "r25:r24", [R24, R25]>, DwarfRegNum<[24]>;
95*9880d681SAndroid Build Coastguard Worker  def R23R22 : AVRReg<22, "r23:r22", [R22, R23]>, DwarfRegNum<[22]>;
96*9880d681SAndroid Build Coastguard Worker  def R21R20 : AVRReg<20, "r21:r20", [R20, R21]>, DwarfRegNum<[20]>;
97*9880d681SAndroid Build Coastguard Worker  def R19R18 : AVRReg<18, "r19:r18", [R18, R19]>, DwarfRegNum<[18]>;
98*9880d681SAndroid Build Coastguard Worker  def R17R16 : AVRReg<16, "r17:r16", [R16, R17]>, DwarfRegNum<[16]>;
99*9880d681SAndroid Build Coastguard Worker  def R15R14 : AVRReg<14, "r15:r14", [R14, R15]>, DwarfRegNum<[14]>;
100*9880d681SAndroid Build Coastguard Worker  def R13R12 : AVRReg<12, "r13:r12", [R12, R13]>, DwarfRegNum<[12]>;
101*9880d681SAndroid Build Coastguard Worker  def R11R10 : AVRReg<10, "r11:r10", [R10, R11]>, DwarfRegNum<[10]>;
102*9880d681SAndroid Build Coastguard Worker  def R9R8   : AVRReg<8,  "r9:r8",   [R8, R9]>,   DwarfRegNum<[8]>;
103*9880d681SAndroid Build Coastguard Worker  def R7R6   : AVRReg<6,  "r7:r6",   [R6, R7]>,   DwarfRegNum<[6]>;
104*9880d681SAndroid Build Coastguard Worker  def R5R4   : AVRReg<4,  "r5:r4",   [R4, R5]>,   DwarfRegNum<[4]>;
105*9880d681SAndroid Build Coastguard Worker  def R3R2   : AVRReg<2,  "r3:r2",   [R2, R3]>,   DwarfRegNum<[2]>;
106*9880d681SAndroid Build Coastguard Worker  def R1R0   : AVRReg<0,  "r1:r0",   [R0, R1]>,   DwarfRegNum<[0]>;
107*9880d681SAndroid Build Coastguard Worker}
108*9880d681SAndroid Build Coastguard Worker
109*9880d681SAndroid Build Coastguard Worker//===----------------------------------------------------------------------===//
110*9880d681SAndroid Build Coastguard Worker// Register Classes
111*9880d681SAndroid Build Coastguard Worker//===----------------------------------------------------------------------===//
112*9880d681SAndroid Build Coastguard Worker
113*9880d681SAndroid Build Coastguard Worker//:TODO: use proper set instructions instead of using always "add"
114*9880d681SAndroid Build Coastguard Worker
115*9880d681SAndroid Build Coastguard Worker// Main 8-bit register class.
116*9880d681SAndroid Build Coastguard Workerdef GPR8 : RegisterClass<"AVR", [i8], 8,
117*9880d681SAndroid Build Coastguard Worker  (
118*9880d681SAndroid Build Coastguard Worker    // Return value and argument registers.
119*9880d681SAndroid Build Coastguard Worker    add R24, R25, R18, R19, R20, R21, R22, R23,
120*9880d681SAndroid Build Coastguard Worker    // Scratch registers.
121*9880d681SAndroid Build Coastguard Worker    R30, R31, R26, R27,
122*9880d681SAndroid Build Coastguard Worker    // Callee saved registers.
123*9880d681SAndroid Build Coastguard Worker    R28, R29, R17, R16, R15, R14, R13, R12, R11, R10,
124*9880d681SAndroid Build Coastguard Worker    R9, R8, R7, R6, R5, R4, R3, R2, R0, R1
125*9880d681SAndroid Build Coastguard Worker  )>;
126*9880d681SAndroid Build Coastguard Worker
127*9880d681SAndroid Build Coastguard Worker// Simple lower registers r0..r15
128*9880d681SAndroid Build Coastguard Workerdef GPR8lo : RegisterClass<"AVR", [i8], 8,
129*9880d681SAndroid Build Coastguard Worker  (
130*9880d681SAndroid Build Coastguard Worker    add R15, R14, R13, R12, R11, R10, R9, R8, R7, R6, R5, R4, R3, R2, R0, R1
131*9880d681SAndroid Build Coastguard Worker  )>;
132*9880d681SAndroid Build Coastguard Worker
133*9880d681SAndroid Build Coastguard Worker// 8-bit register class for instructions which take immediates.
134*9880d681SAndroid Build Coastguard Workerdef LD8 : RegisterClass<"AVR", [i8], 8,
135*9880d681SAndroid Build Coastguard Worker  (
136*9880d681SAndroid Build Coastguard Worker    // Return value and arguments.
137*9880d681SAndroid Build Coastguard Worker    add R24, R25, R18, R19, R20, R21, R22, R23,
138*9880d681SAndroid Build Coastguard Worker    // Scratch registers.
139*9880d681SAndroid Build Coastguard Worker    R30, R31, R26, R27,
140*9880d681SAndroid Build Coastguard Worker    // Callee saved registers.
141*9880d681SAndroid Build Coastguard Worker    R28, R29, R17, R16
142*9880d681SAndroid Build Coastguard Worker  )>;
143*9880d681SAndroid Build Coastguard Worker
144*9880d681SAndroid Build Coastguard Worker// Simple lower registers r16..r23
145*9880d681SAndroid Build Coastguard Workerdef LD8lo : RegisterClass<"AVR", [i8], 8,
146*9880d681SAndroid Build Coastguard Worker  (
147*9880d681SAndroid Build Coastguard Worker    add R23, R22, R21, R20, R19, R18, R17, R16
148*9880d681SAndroid Build Coastguard Worker  )>;
149*9880d681SAndroid Build Coastguard Worker
150*9880d681SAndroid Build Coastguard Worker// Main 16-bit pair register class.
151*9880d681SAndroid Build Coastguard Workerdef DREGS : RegisterClass<"AVR", [i16], 8,
152*9880d681SAndroid Build Coastguard Worker  (
153*9880d681SAndroid Build Coastguard Worker    // Return value and arguments.
154*9880d681SAndroid Build Coastguard Worker    add R25R24, R19R18, R21R20, R23R22,
155*9880d681SAndroid Build Coastguard Worker    // Scratch registers.
156*9880d681SAndroid Build Coastguard Worker    R31R30, R27R26,
157*9880d681SAndroid Build Coastguard Worker    // Callee saved registers.
158*9880d681SAndroid Build Coastguard Worker    R29R28, R17R16, R15R14, R13R12, R11R10,
159*9880d681SAndroid Build Coastguard Worker    R9R8, R7R6, R5R4, R3R2, R1R0
160*9880d681SAndroid Build Coastguard Worker  )>;
161*9880d681SAndroid Build Coastguard Worker
162*9880d681SAndroid Build Coastguard Worker// 16-bit register class for immediate instructions.
163*9880d681SAndroid Build Coastguard Workerdef DLDREGS : RegisterClass<"AVR", [i16], 8,
164*9880d681SAndroid Build Coastguard Worker  (
165*9880d681SAndroid Build Coastguard Worker    // Return value and arguments.
166*9880d681SAndroid Build Coastguard Worker    add R25R24, R19R18, R21R20, R23R22,
167*9880d681SAndroid Build Coastguard Worker    // Scratch registers.
168*9880d681SAndroid Build Coastguard Worker    R31R30, R27R26,
169*9880d681SAndroid Build Coastguard Worker    // Callee saved registers.
170*9880d681SAndroid Build Coastguard Worker    R29R28, R17R16
171*9880d681SAndroid Build Coastguard Worker  )>;
172*9880d681SAndroid Build Coastguard Worker
173*9880d681SAndroid Build Coastguard Worker// 16-bit register class for the adiw/sbiw instructions.
174*9880d681SAndroid Build Coastguard Workerdef IWREGS : RegisterClass<"AVR", [i16], 8,
175*9880d681SAndroid Build Coastguard Worker  (
176*9880d681SAndroid Build Coastguard Worker    // Return value and arguments.
177*9880d681SAndroid Build Coastguard Worker    add R25R24,
178*9880d681SAndroid Build Coastguard Worker    // Scratch registers.
179*9880d681SAndroid Build Coastguard Worker    R31R30, R27R26,
180*9880d681SAndroid Build Coastguard Worker    // Callee saved registers.
181*9880d681SAndroid Build Coastguard Worker    R29R28
182*9880d681SAndroid Build Coastguard Worker  )>;
183*9880d681SAndroid Build Coastguard Worker
184*9880d681SAndroid Build Coastguard Worker// 16-bit register class for the ld and st instructions.
185*9880d681SAndroid Build Coastguard Worker// AKA X,Y, and Z
186*9880d681SAndroid Build Coastguard Workerdef PTRREGS : RegisterClass<"AVR", [i16], 8,
187*9880d681SAndroid Build Coastguard Worker  (
188*9880d681SAndroid Build Coastguard Worker    add R27R26, // X
189*9880d681SAndroid Build Coastguard Worker        R29R28, // Y
190*9880d681SAndroid Build Coastguard Worker        R31R30  // Z
191*9880d681SAndroid Build Coastguard Worker  ), ptr>;
192*9880d681SAndroid Build Coastguard Worker
193*9880d681SAndroid Build Coastguard Worker// 16-bit register class for the ldd and std instructions.
194*9880d681SAndroid Build Coastguard Worker// AKA Y and Z.
195*9880d681SAndroid Build Coastguard Workerdef PTRDISPREGS : RegisterClass<"AVR", [i16], 8,
196*9880d681SAndroid Build Coastguard Worker  (
197*9880d681SAndroid Build Coastguard Worker    add R31R30, R29R28
198*9880d681SAndroid Build Coastguard Worker  ), ptr>;
199*9880d681SAndroid Build Coastguard Worker
200*9880d681SAndroid Build Coastguard Worker// We have a bunch of instructions with an explicit Z register argument. We
201*9880d681SAndroid Build Coastguard Worker// model this using a register class containing only the Z register.
202*9880d681SAndroid Build Coastguard Worker// :TODO: Rename to 'ZREG'.
203*9880d681SAndroid Build Coastguard Workerdef ZREGS : RegisterClass<"AVR", [i16], 8, (add R31R30)>;
204*9880d681SAndroid Build Coastguard Worker
205*9880d681SAndroid Build Coastguard Worker// Register class used for the stack read pseudo instruction.
206*9880d681SAndroid Build Coastguard Workerdef GPRSP: RegisterClass<"AVR", [i16], 8, (add SP)>;
207*9880d681SAndroid Build Coastguard Worker
208*9880d681SAndroid Build Coastguard Worker//:TODO: if we remove this we get an error in tablegen
209*9880d681SAndroid Build Coastguard Worker//:TODO: this is just a hack, remove it once add16 works!
210*9880d681SAndroid Build Coastguard Worker// Status register.
211*9880d681SAndroid Build Coastguard Workerdef SREG : AVRReg<14, "FLAGS">, DwarfRegNum<[88]>;
212*9880d681SAndroid Build Coastguard Workerdef CCR : RegisterClass<"AVR", [i8], 8, (add SREG)>
213*9880d681SAndroid Build Coastguard Worker{
214*9880d681SAndroid Build Coastguard Worker  let CopyCost = -1;      // Don't allow copying of status registers
215*9880d681SAndroid Build Coastguard Worker}
216*9880d681SAndroid Build Coastguard Worker
217