1*9880d681SAndroid Build Coastguard Worker //===-- AVRRegisterInfo.cpp - AVR Register Information --------------------===//
2*9880d681SAndroid Build Coastguard Worker //
3*9880d681SAndroid Build Coastguard Worker // The LLVM Compiler Infrastructure
4*9880d681SAndroid Build Coastguard Worker //
5*9880d681SAndroid Build Coastguard Worker // This file is distributed under the University of Illinois Open Source
6*9880d681SAndroid Build Coastguard Worker // License. See LICENSE.TXT for details.
7*9880d681SAndroid Build Coastguard Worker //
8*9880d681SAndroid Build Coastguard Worker //===----------------------------------------------------------------------===//
9*9880d681SAndroid Build Coastguard Worker //
10*9880d681SAndroid Build Coastguard Worker // This file contains the AVR implementation of the TargetRegisterInfo class.
11*9880d681SAndroid Build Coastguard Worker //
12*9880d681SAndroid Build Coastguard Worker //===----------------------------------------------------------------------===//
13*9880d681SAndroid Build Coastguard Worker
14*9880d681SAndroid Build Coastguard Worker #include "AVRRegisterInfo.h"
15*9880d681SAndroid Build Coastguard Worker
16*9880d681SAndroid Build Coastguard Worker #include "llvm/ADT/BitVector.h"
17*9880d681SAndroid Build Coastguard Worker #include "llvm/CodeGen/MachineFrameInfo.h"
18*9880d681SAndroid Build Coastguard Worker #include "llvm/CodeGen/MachineFunction.h"
19*9880d681SAndroid Build Coastguard Worker #include "llvm/CodeGen/MachineInstrBuilder.h"
20*9880d681SAndroid Build Coastguard Worker #include "llvm/IR/Function.h"
21*9880d681SAndroid Build Coastguard Worker #include "llvm/Target/TargetFrameLowering.h"
22*9880d681SAndroid Build Coastguard Worker
23*9880d681SAndroid Build Coastguard Worker #include "AVR.h"
24*9880d681SAndroid Build Coastguard Worker #include "AVRInstrInfo.h"
25*9880d681SAndroid Build Coastguard Worker #include "AVRTargetMachine.h"
26*9880d681SAndroid Build Coastguard Worker #include "MCTargetDesc/AVRMCTargetDesc.h"
27*9880d681SAndroid Build Coastguard Worker
28*9880d681SAndroid Build Coastguard Worker #define GET_REGINFO_TARGET_DESC
29*9880d681SAndroid Build Coastguard Worker #include "AVRGenRegisterInfo.inc"
30*9880d681SAndroid Build Coastguard Worker
31*9880d681SAndroid Build Coastguard Worker namespace llvm {
32*9880d681SAndroid Build Coastguard Worker
AVRRegisterInfo()33*9880d681SAndroid Build Coastguard Worker AVRRegisterInfo::AVRRegisterInfo() : AVRGenRegisterInfo(0) {}
34*9880d681SAndroid Build Coastguard Worker
35*9880d681SAndroid Build Coastguard Worker const uint16_t *
getCalleeSavedRegs(const MachineFunction * MF) const36*9880d681SAndroid Build Coastguard Worker AVRRegisterInfo::getCalleeSavedRegs(const MachineFunction *MF) const {
37*9880d681SAndroid Build Coastguard Worker CallingConv::ID CC = MF->getFunction()->getCallingConv();
38*9880d681SAndroid Build Coastguard Worker
39*9880d681SAndroid Build Coastguard Worker return ((CC == CallingConv::AVR_INTR || CC == CallingConv::AVR_SIGNAL)
40*9880d681SAndroid Build Coastguard Worker ? CSR_Interrupts_SaveList
41*9880d681SAndroid Build Coastguard Worker : CSR_Normal_SaveList);
42*9880d681SAndroid Build Coastguard Worker }
43*9880d681SAndroid Build Coastguard Worker
44*9880d681SAndroid Build Coastguard Worker const uint32_t *
getCallPreservedMask(const MachineFunction & MF,CallingConv::ID CC) const45*9880d681SAndroid Build Coastguard Worker AVRRegisterInfo::getCallPreservedMask(const MachineFunction &MF,
46*9880d681SAndroid Build Coastguard Worker CallingConv::ID CC) const {
47*9880d681SAndroid Build Coastguard Worker return ((CC == CallingConv::AVR_INTR || CC == CallingConv::AVR_SIGNAL)
48*9880d681SAndroid Build Coastguard Worker ? CSR_Interrupts_RegMask
49*9880d681SAndroid Build Coastguard Worker : CSR_Normal_RegMask);
50*9880d681SAndroid Build Coastguard Worker }
51*9880d681SAndroid Build Coastguard Worker
getReservedRegs(const MachineFunction & MF) const52*9880d681SAndroid Build Coastguard Worker BitVector AVRRegisterInfo::getReservedRegs(const MachineFunction &MF) const {
53*9880d681SAndroid Build Coastguard Worker BitVector Reserved(getNumRegs());
54*9880d681SAndroid Build Coastguard Worker const AVRTargetMachine &TM = static_cast<const AVRTargetMachine&>(MF.getTarget());
55*9880d681SAndroid Build Coastguard Worker const TargetFrameLowering *TFI = TM.getSubtargetImpl()->getFrameLowering();
56*9880d681SAndroid Build Coastguard Worker
57*9880d681SAndroid Build Coastguard Worker // Reserve the intermediate result registers r1 and r2
58*9880d681SAndroid Build Coastguard Worker // The result of instructions like 'mul' is always stored here.
59*9880d681SAndroid Build Coastguard Worker Reserved.set(AVR::R0);
60*9880d681SAndroid Build Coastguard Worker Reserved.set(AVR::R1);
61*9880d681SAndroid Build Coastguard Worker Reserved.set(AVR::R1R0);
62*9880d681SAndroid Build Coastguard Worker
63*9880d681SAndroid Build Coastguard Worker // Reserve the stack pointer.
64*9880d681SAndroid Build Coastguard Worker Reserved.set(AVR::SPL);
65*9880d681SAndroid Build Coastguard Worker Reserved.set(AVR::SPH);
66*9880d681SAndroid Build Coastguard Worker Reserved.set(AVR::SP);
67*9880d681SAndroid Build Coastguard Worker
68*9880d681SAndroid Build Coastguard Worker // Reserve the frame pointer registers r28 and r29 if the function requires one.
69*9880d681SAndroid Build Coastguard Worker if (TFI->hasFP(MF)) {
70*9880d681SAndroid Build Coastguard Worker Reserved.set(AVR::R28);
71*9880d681SAndroid Build Coastguard Worker Reserved.set(AVR::R29);
72*9880d681SAndroid Build Coastguard Worker Reserved.set(AVR::R29R28);
73*9880d681SAndroid Build Coastguard Worker }
74*9880d681SAndroid Build Coastguard Worker
75*9880d681SAndroid Build Coastguard Worker return Reserved;
76*9880d681SAndroid Build Coastguard Worker }
77*9880d681SAndroid Build Coastguard Worker
78*9880d681SAndroid Build Coastguard Worker const TargetRegisterClass *
getLargestLegalSuperClass(const TargetRegisterClass * RC,const MachineFunction & MF) const79*9880d681SAndroid Build Coastguard Worker AVRRegisterInfo::getLargestLegalSuperClass(const TargetRegisterClass *RC,
80*9880d681SAndroid Build Coastguard Worker const MachineFunction &MF) const {
81*9880d681SAndroid Build Coastguard Worker if (RC->hasType(MVT::i16)) {
82*9880d681SAndroid Build Coastguard Worker return &AVR::DREGSRegClass;
83*9880d681SAndroid Build Coastguard Worker }
84*9880d681SAndroid Build Coastguard Worker
85*9880d681SAndroid Build Coastguard Worker if (RC->hasType(MVT::i8)) {
86*9880d681SAndroid Build Coastguard Worker return &AVR::GPR8RegClass;
87*9880d681SAndroid Build Coastguard Worker }
88*9880d681SAndroid Build Coastguard Worker
89*9880d681SAndroid Build Coastguard Worker llvm_unreachable("Invalid register size");
90*9880d681SAndroid Build Coastguard Worker }
91*9880d681SAndroid Build Coastguard Worker
92*9880d681SAndroid Build Coastguard Worker /// Fold a frame offset shared between two add instructions into a single one.
foldFrameOffset(MachineInstr & MI,int & Offset,unsigned DstReg)93*9880d681SAndroid Build Coastguard Worker static void foldFrameOffset(MachineInstr &MI, int &Offset, unsigned DstReg) {
94*9880d681SAndroid Build Coastguard Worker int Opcode = MI.getOpcode();
95*9880d681SAndroid Build Coastguard Worker
96*9880d681SAndroid Build Coastguard Worker // Don't bother trying if the next instruction is not an add or a sub.
97*9880d681SAndroid Build Coastguard Worker if ((Opcode != AVR::SUBIWRdK) && (Opcode != AVR::ADIWRdK)) {
98*9880d681SAndroid Build Coastguard Worker return;
99*9880d681SAndroid Build Coastguard Worker }
100*9880d681SAndroid Build Coastguard Worker
101*9880d681SAndroid Build Coastguard Worker // Check that DstReg matches with next instruction, otherwise the instruction
102*9880d681SAndroid Build Coastguard Worker // is not related to stack address manipulation.
103*9880d681SAndroid Build Coastguard Worker if (DstReg != MI.getOperand(0).getReg()) {
104*9880d681SAndroid Build Coastguard Worker return;
105*9880d681SAndroid Build Coastguard Worker }
106*9880d681SAndroid Build Coastguard Worker
107*9880d681SAndroid Build Coastguard Worker // Add the offset in the next instruction to our offset.
108*9880d681SAndroid Build Coastguard Worker switch (Opcode) {
109*9880d681SAndroid Build Coastguard Worker case AVR::SUBIWRdK:
110*9880d681SAndroid Build Coastguard Worker Offset += -MI.getOperand(2).getImm();
111*9880d681SAndroid Build Coastguard Worker break;
112*9880d681SAndroid Build Coastguard Worker case AVR::ADIWRdK:
113*9880d681SAndroid Build Coastguard Worker Offset += MI.getOperand(2).getImm();
114*9880d681SAndroid Build Coastguard Worker break;
115*9880d681SAndroid Build Coastguard Worker }
116*9880d681SAndroid Build Coastguard Worker
117*9880d681SAndroid Build Coastguard Worker // Finally remove the instruction.
118*9880d681SAndroid Build Coastguard Worker MI.eraseFromParent();
119*9880d681SAndroid Build Coastguard Worker }
120*9880d681SAndroid Build Coastguard Worker
eliminateFrameIndex(MachineBasicBlock::iterator II,int SPAdj,unsigned FIOperandNum,RegScavenger * RS) const121*9880d681SAndroid Build Coastguard Worker void AVRRegisterInfo::eliminateFrameIndex(MachineBasicBlock::iterator II,
122*9880d681SAndroid Build Coastguard Worker int SPAdj, unsigned FIOperandNum,
123*9880d681SAndroid Build Coastguard Worker RegScavenger *RS) const {
124*9880d681SAndroid Build Coastguard Worker assert(SPAdj == 0 && "Unexpected SPAdj value");
125*9880d681SAndroid Build Coastguard Worker
126*9880d681SAndroid Build Coastguard Worker MachineInstr &MI = *II;
127*9880d681SAndroid Build Coastguard Worker DebugLoc dl = MI.getDebugLoc();
128*9880d681SAndroid Build Coastguard Worker MachineBasicBlock &MBB = *MI.getParent();
129*9880d681SAndroid Build Coastguard Worker const MachineFunction &MF = *MBB.getParent();
130*9880d681SAndroid Build Coastguard Worker const AVRTargetMachine &TM = (const AVRTargetMachine &)MF.getTarget();
131*9880d681SAndroid Build Coastguard Worker const TargetInstrInfo &TII = *TM.getSubtargetImpl()->getInstrInfo();
132*9880d681SAndroid Build Coastguard Worker const MachineFrameInfo *MFI = MF.getFrameInfo();
133*9880d681SAndroid Build Coastguard Worker const TargetFrameLowering *TFI = TM.getSubtargetImpl()->getFrameLowering();
134*9880d681SAndroid Build Coastguard Worker int FrameIndex = MI.getOperand(FIOperandNum).getIndex();
135*9880d681SAndroid Build Coastguard Worker int Offset = MFI->getObjectOffset(FrameIndex);
136*9880d681SAndroid Build Coastguard Worker
137*9880d681SAndroid Build Coastguard Worker // Add one to the offset because SP points to an empty slot.
138*9880d681SAndroid Build Coastguard Worker Offset += MFI->getStackSize() - TFI->getOffsetOfLocalArea() + 1;
139*9880d681SAndroid Build Coastguard Worker // Fold incoming offset.
140*9880d681SAndroid Build Coastguard Worker Offset += MI.getOperand(FIOperandNum + 1).getImm();
141*9880d681SAndroid Build Coastguard Worker
142*9880d681SAndroid Build Coastguard Worker // This is actually "load effective address" of the stack slot
143*9880d681SAndroid Build Coastguard Worker // instruction. We have only two-address instructions, thus we need to
144*9880d681SAndroid Build Coastguard Worker // expand it into move + add.
145*9880d681SAndroid Build Coastguard Worker if (MI.getOpcode() == AVR::FRMIDX) {
146*9880d681SAndroid Build Coastguard Worker MI.setDesc(TII.get(AVR::MOVWRdRr));
147*9880d681SAndroid Build Coastguard Worker MI.getOperand(FIOperandNum).ChangeToRegister(AVR::R29R28, false);
148*9880d681SAndroid Build Coastguard Worker
149*9880d681SAndroid Build Coastguard Worker assert(Offset > 0 && "Invalid offset");
150*9880d681SAndroid Build Coastguard Worker
151*9880d681SAndroid Build Coastguard Worker // We need to materialize the offset via an add instruction.
152*9880d681SAndroid Build Coastguard Worker unsigned Opcode;
153*9880d681SAndroid Build Coastguard Worker unsigned DstReg = MI.getOperand(0).getReg();
154*9880d681SAndroid Build Coastguard Worker assert(DstReg != AVR::R29R28 && "Dest reg cannot be the frame pointer");
155*9880d681SAndroid Build Coastguard Worker
156*9880d681SAndroid Build Coastguard Worker // Generally, to load a frame address two add instructions are emitted that
157*9880d681SAndroid Build Coastguard Worker // could get folded into a single one:
158*9880d681SAndroid Build Coastguard Worker // movw r31:r30, r29:r28
159*9880d681SAndroid Build Coastguard Worker // adiw r31:r30, 29
160*9880d681SAndroid Build Coastguard Worker // adiw r31:r30, 16
161*9880d681SAndroid Build Coastguard Worker // to:
162*9880d681SAndroid Build Coastguard Worker // movw r31:r30, r29:r28
163*9880d681SAndroid Build Coastguard Worker // adiw r31:r30, 45
164*9880d681SAndroid Build Coastguard Worker foldFrameOffset(*std::next(II), Offset, DstReg);
165*9880d681SAndroid Build Coastguard Worker
166*9880d681SAndroid Build Coastguard Worker // Select the best opcode based on DstReg and the offset size.
167*9880d681SAndroid Build Coastguard Worker switch (DstReg) {
168*9880d681SAndroid Build Coastguard Worker case AVR::R25R24:
169*9880d681SAndroid Build Coastguard Worker case AVR::R27R26:
170*9880d681SAndroid Build Coastguard Worker case AVR::R31R30: {
171*9880d681SAndroid Build Coastguard Worker if (isUInt<6>(Offset)) {
172*9880d681SAndroid Build Coastguard Worker Opcode = AVR::ADIWRdK;
173*9880d681SAndroid Build Coastguard Worker break;
174*9880d681SAndroid Build Coastguard Worker }
175*9880d681SAndroid Build Coastguard Worker // Fallthrough
176*9880d681SAndroid Build Coastguard Worker }
177*9880d681SAndroid Build Coastguard Worker default: {
178*9880d681SAndroid Build Coastguard Worker // This opcode will get expanded into a pair of subi/sbci.
179*9880d681SAndroid Build Coastguard Worker Opcode = AVR::SUBIWRdK;
180*9880d681SAndroid Build Coastguard Worker Offset = -Offset;
181*9880d681SAndroid Build Coastguard Worker break;
182*9880d681SAndroid Build Coastguard Worker }
183*9880d681SAndroid Build Coastguard Worker }
184*9880d681SAndroid Build Coastguard Worker
185*9880d681SAndroid Build Coastguard Worker MachineInstr *New = BuildMI(MBB, std::next(II), dl, TII.get(Opcode), DstReg)
186*9880d681SAndroid Build Coastguard Worker .addReg(DstReg, RegState::Kill)
187*9880d681SAndroid Build Coastguard Worker .addImm(Offset);
188*9880d681SAndroid Build Coastguard Worker New->getOperand(3).setIsDead();
189*9880d681SAndroid Build Coastguard Worker
190*9880d681SAndroid Build Coastguard Worker return;
191*9880d681SAndroid Build Coastguard Worker }
192*9880d681SAndroid Build Coastguard Worker
193*9880d681SAndroid Build Coastguard Worker // If the offset is too big we have to adjust and restore the frame pointer
194*9880d681SAndroid Build Coastguard Worker // to materialize a valid load/store with displacement.
195*9880d681SAndroid Build Coastguard Worker //:TODO: consider using only one adiw/sbiw chain for more than one frame index
196*9880d681SAndroid Build Coastguard Worker if (Offset >= 63) {
197*9880d681SAndroid Build Coastguard Worker unsigned AddOpc = AVR::ADIWRdK, SubOpc = AVR::SBIWRdK;
198*9880d681SAndroid Build Coastguard Worker int AddOffset = Offset - 63 + 1;
199*9880d681SAndroid Build Coastguard Worker
200*9880d681SAndroid Build Coastguard Worker // For huge offsets where adiw/sbiw cannot be used use a pair of subi/sbci.
201*9880d681SAndroid Build Coastguard Worker if ((Offset - 63 + 1) > 63) {
202*9880d681SAndroid Build Coastguard Worker AddOpc = AVR::SUBIWRdK;
203*9880d681SAndroid Build Coastguard Worker SubOpc = AVR::SUBIWRdK;
204*9880d681SAndroid Build Coastguard Worker AddOffset = -AddOffset;
205*9880d681SAndroid Build Coastguard Worker }
206*9880d681SAndroid Build Coastguard Worker
207*9880d681SAndroid Build Coastguard Worker // It is possible that the spiller places this frame instruction in between
208*9880d681SAndroid Build Coastguard Worker // a compare and branch, invalidating the contents of SREG set by the
209*9880d681SAndroid Build Coastguard Worker // compare instruction because of the add/sub pairs. Conservatively save and
210*9880d681SAndroid Build Coastguard Worker // restore SREG before and after each add/sub pair.
211*9880d681SAndroid Build Coastguard Worker BuildMI(MBB, II, dl, TII.get(AVR::INRdA), AVR::R0).addImm(0x3f);
212*9880d681SAndroid Build Coastguard Worker
213*9880d681SAndroid Build Coastguard Worker MachineInstr *New = BuildMI(MBB, II, dl, TII.get(AddOpc), AVR::R29R28)
214*9880d681SAndroid Build Coastguard Worker .addReg(AVR::R29R28, RegState::Kill)
215*9880d681SAndroid Build Coastguard Worker .addImm(AddOffset);
216*9880d681SAndroid Build Coastguard Worker New->getOperand(3).setIsDead();
217*9880d681SAndroid Build Coastguard Worker
218*9880d681SAndroid Build Coastguard Worker // Restore SREG.
219*9880d681SAndroid Build Coastguard Worker BuildMI(MBB, std::next(II), dl, TII.get(AVR::OUTARr))
220*9880d681SAndroid Build Coastguard Worker .addImm(0x3f)
221*9880d681SAndroid Build Coastguard Worker .addReg(AVR::R0, RegState::Kill);
222*9880d681SAndroid Build Coastguard Worker
223*9880d681SAndroid Build Coastguard Worker // No need to set SREG as dead here otherwise if the next instruction is a
224*9880d681SAndroid Build Coastguard Worker // cond branch it will be using a dead register.
225*9880d681SAndroid Build Coastguard Worker New = BuildMI(MBB, std::next(II), dl, TII.get(SubOpc), AVR::R29R28)
226*9880d681SAndroid Build Coastguard Worker .addReg(AVR::R29R28, RegState::Kill)
227*9880d681SAndroid Build Coastguard Worker .addImm(Offset - 63 + 1);
228*9880d681SAndroid Build Coastguard Worker
229*9880d681SAndroid Build Coastguard Worker Offset = 62;
230*9880d681SAndroid Build Coastguard Worker }
231*9880d681SAndroid Build Coastguard Worker
232*9880d681SAndroid Build Coastguard Worker MI.getOperand(FIOperandNum).ChangeToRegister(AVR::R29R28, false);
233*9880d681SAndroid Build Coastguard Worker assert(isUInt<6>(Offset) && "Offset is out of range");
234*9880d681SAndroid Build Coastguard Worker MI.getOperand(FIOperandNum + 1).ChangeToImmediate(Offset);
235*9880d681SAndroid Build Coastguard Worker }
236*9880d681SAndroid Build Coastguard Worker
getFrameRegister(const MachineFunction & MF) const237*9880d681SAndroid Build Coastguard Worker unsigned AVRRegisterInfo::getFrameRegister(const MachineFunction &MF) const {
238*9880d681SAndroid Build Coastguard Worker const TargetFrameLowering *TFI = MF.getSubtarget().getFrameLowering();
239*9880d681SAndroid Build Coastguard Worker if (TFI->hasFP(MF)) {
240*9880d681SAndroid Build Coastguard Worker // The Y pointer register
241*9880d681SAndroid Build Coastguard Worker return AVR::R28;
242*9880d681SAndroid Build Coastguard Worker }
243*9880d681SAndroid Build Coastguard Worker
244*9880d681SAndroid Build Coastguard Worker return AVR::SP;
245*9880d681SAndroid Build Coastguard Worker }
246*9880d681SAndroid Build Coastguard Worker
247*9880d681SAndroid Build Coastguard Worker const TargetRegisterClass *
getPointerRegClass(const MachineFunction & MF,unsigned Kind) const248*9880d681SAndroid Build Coastguard Worker AVRRegisterInfo::getPointerRegClass(const MachineFunction &MF,
249*9880d681SAndroid Build Coastguard Worker unsigned Kind) const {
250*9880d681SAndroid Build Coastguard Worker // FIXME: Currently we're using avr-gcc as reference, so we restrict
251*9880d681SAndroid Build Coastguard Worker // ptrs to Y and Z regs. Though avr-gcc has buggy implementation
252*9880d681SAndroid Build Coastguard Worker // of memory constraint, so we can fix it and bit avr-gcc here ;-)
253*9880d681SAndroid Build Coastguard Worker return &AVR::PTRDISPREGSRegClass;
254*9880d681SAndroid Build Coastguard Worker }
255*9880d681SAndroid Build Coastguard Worker
256*9880d681SAndroid Build Coastguard Worker } // end of namespace llvm
257