xref: /aosp_15_r20/external/llvm/lib/Target/ARM/Thumb2InstrInfo.cpp (revision 9880d6810fe72a1726cb53787c6711e909410d58)
1*9880d681SAndroid Build Coastguard Worker //===-- Thumb2InstrInfo.cpp - Thumb-2 Instruction Information -------------===//
2*9880d681SAndroid Build Coastguard Worker //
3*9880d681SAndroid Build Coastguard Worker //                     The LLVM Compiler Infrastructure
4*9880d681SAndroid Build Coastguard Worker //
5*9880d681SAndroid Build Coastguard Worker // This file is distributed under the University of Illinois Open Source
6*9880d681SAndroid Build Coastguard Worker // License. See LICENSE.TXT for details.
7*9880d681SAndroid Build Coastguard Worker //
8*9880d681SAndroid Build Coastguard Worker //===----------------------------------------------------------------------===//
9*9880d681SAndroid Build Coastguard Worker //
10*9880d681SAndroid Build Coastguard Worker // This file contains the Thumb-2 implementation of the TargetInstrInfo class.
11*9880d681SAndroid Build Coastguard Worker //
12*9880d681SAndroid Build Coastguard Worker //===----------------------------------------------------------------------===//
13*9880d681SAndroid Build Coastguard Worker 
14*9880d681SAndroid Build Coastguard Worker #include "Thumb2InstrInfo.h"
15*9880d681SAndroid Build Coastguard Worker #include "ARMConstantPoolValue.h"
16*9880d681SAndroid Build Coastguard Worker #include "ARMMachineFunctionInfo.h"
17*9880d681SAndroid Build Coastguard Worker #include "MCTargetDesc/ARMAddressingModes.h"
18*9880d681SAndroid Build Coastguard Worker #include "llvm/CodeGen/MachineFrameInfo.h"
19*9880d681SAndroid Build Coastguard Worker #include "llvm/CodeGen/MachineInstrBuilder.h"
20*9880d681SAndroid Build Coastguard Worker #include "llvm/CodeGen/MachineMemOperand.h"
21*9880d681SAndroid Build Coastguard Worker #include "llvm/CodeGen/MachineRegisterInfo.h"
22*9880d681SAndroid Build Coastguard Worker #include "llvm/MC/MCInst.h"
23*9880d681SAndroid Build Coastguard Worker #include "llvm/Support/CommandLine.h"
24*9880d681SAndroid Build Coastguard Worker 
25*9880d681SAndroid Build Coastguard Worker using namespace llvm;
26*9880d681SAndroid Build Coastguard Worker 
27*9880d681SAndroid Build Coastguard Worker static cl::opt<bool>
28*9880d681SAndroid Build Coastguard Worker OldT2IfCvt("old-thumb2-ifcvt", cl::Hidden,
29*9880d681SAndroid Build Coastguard Worker            cl::desc("Use old-style Thumb2 if-conversion heuristics"),
30*9880d681SAndroid Build Coastguard Worker            cl::init(false));
31*9880d681SAndroid Build Coastguard Worker 
Thumb2InstrInfo(const ARMSubtarget & STI)32*9880d681SAndroid Build Coastguard Worker Thumb2InstrInfo::Thumb2InstrInfo(const ARMSubtarget &STI)
33*9880d681SAndroid Build Coastguard Worker     : ARMBaseInstrInfo(STI), RI() {}
34*9880d681SAndroid Build Coastguard Worker 
35*9880d681SAndroid Build Coastguard Worker /// getNoopForMachoTarget - Return the noop instruction to use for a noop.
getNoopForMachoTarget(MCInst & NopInst) const36*9880d681SAndroid Build Coastguard Worker void Thumb2InstrInfo::getNoopForMachoTarget(MCInst &NopInst) const {
37*9880d681SAndroid Build Coastguard Worker   NopInst.setOpcode(ARM::tHINT);
38*9880d681SAndroid Build Coastguard Worker   NopInst.addOperand(MCOperand::createImm(0));
39*9880d681SAndroid Build Coastguard Worker   NopInst.addOperand(MCOperand::createImm(ARMCC::AL));
40*9880d681SAndroid Build Coastguard Worker   NopInst.addOperand(MCOperand::createReg(0));
41*9880d681SAndroid Build Coastguard Worker }
42*9880d681SAndroid Build Coastguard Worker 
getUnindexedOpcode(unsigned Opc) const43*9880d681SAndroid Build Coastguard Worker unsigned Thumb2InstrInfo::getUnindexedOpcode(unsigned Opc) const {
44*9880d681SAndroid Build Coastguard Worker   // FIXME
45*9880d681SAndroid Build Coastguard Worker   return 0;
46*9880d681SAndroid Build Coastguard Worker }
47*9880d681SAndroid Build Coastguard Worker 
48*9880d681SAndroid Build Coastguard Worker void
ReplaceTailWithBranchTo(MachineBasicBlock::iterator Tail,MachineBasicBlock * NewDest) const49*9880d681SAndroid Build Coastguard Worker Thumb2InstrInfo::ReplaceTailWithBranchTo(MachineBasicBlock::iterator Tail,
50*9880d681SAndroid Build Coastguard Worker                                          MachineBasicBlock *NewDest) const {
51*9880d681SAndroid Build Coastguard Worker   MachineBasicBlock *MBB = Tail->getParent();
52*9880d681SAndroid Build Coastguard Worker   ARMFunctionInfo *AFI = MBB->getParent()->getInfo<ARMFunctionInfo>();
53*9880d681SAndroid Build Coastguard Worker   if (!AFI->hasITBlocks() || Tail->isBranch()) {
54*9880d681SAndroid Build Coastguard Worker     TargetInstrInfo::ReplaceTailWithBranchTo(Tail, NewDest);
55*9880d681SAndroid Build Coastguard Worker     return;
56*9880d681SAndroid Build Coastguard Worker   }
57*9880d681SAndroid Build Coastguard Worker 
58*9880d681SAndroid Build Coastguard Worker   // If the first instruction of Tail is predicated, we may have to update
59*9880d681SAndroid Build Coastguard Worker   // the IT instruction.
60*9880d681SAndroid Build Coastguard Worker   unsigned PredReg = 0;
61*9880d681SAndroid Build Coastguard Worker   ARMCC::CondCodes CC = getInstrPredicate(*Tail, PredReg);
62*9880d681SAndroid Build Coastguard Worker   MachineBasicBlock::iterator MBBI = Tail;
63*9880d681SAndroid Build Coastguard Worker   if (CC != ARMCC::AL)
64*9880d681SAndroid Build Coastguard Worker     // Expecting at least the t2IT instruction before it.
65*9880d681SAndroid Build Coastguard Worker     --MBBI;
66*9880d681SAndroid Build Coastguard Worker 
67*9880d681SAndroid Build Coastguard Worker   // Actually replace the tail.
68*9880d681SAndroid Build Coastguard Worker   TargetInstrInfo::ReplaceTailWithBranchTo(Tail, NewDest);
69*9880d681SAndroid Build Coastguard Worker 
70*9880d681SAndroid Build Coastguard Worker   // Fix up IT.
71*9880d681SAndroid Build Coastguard Worker   if (CC != ARMCC::AL) {
72*9880d681SAndroid Build Coastguard Worker     MachineBasicBlock::iterator E = MBB->begin();
73*9880d681SAndroid Build Coastguard Worker     unsigned Count = 4; // At most 4 instructions in an IT block.
74*9880d681SAndroid Build Coastguard Worker     while (Count && MBBI != E) {
75*9880d681SAndroid Build Coastguard Worker       if (MBBI->isDebugValue()) {
76*9880d681SAndroid Build Coastguard Worker         --MBBI;
77*9880d681SAndroid Build Coastguard Worker         continue;
78*9880d681SAndroid Build Coastguard Worker       }
79*9880d681SAndroid Build Coastguard Worker       if (MBBI->getOpcode() == ARM::t2IT) {
80*9880d681SAndroid Build Coastguard Worker         unsigned Mask = MBBI->getOperand(1).getImm();
81*9880d681SAndroid Build Coastguard Worker         if (Count == 4)
82*9880d681SAndroid Build Coastguard Worker           MBBI->eraseFromParent();
83*9880d681SAndroid Build Coastguard Worker         else {
84*9880d681SAndroid Build Coastguard Worker           unsigned MaskOn = 1 << Count;
85*9880d681SAndroid Build Coastguard Worker           unsigned MaskOff = ~(MaskOn - 1);
86*9880d681SAndroid Build Coastguard Worker           MBBI->getOperand(1).setImm((Mask & MaskOff) | MaskOn);
87*9880d681SAndroid Build Coastguard Worker         }
88*9880d681SAndroid Build Coastguard Worker         return;
89*9880d681SAndroid Build Coastguard Worker       }
90*9880d681SAndroid Build Coastguard Worker       --MBBI;
91*9880d681SAndroid Build Coastguard Worker       --Count;
92*9880d681SAndroid Build Coastguard Worker     }
93*9880d681SAndroid Build Coastguard Worker 
94*9880d681SAndroid Build Coastguard Worker     // Ctrl flow can reach here if branch folding is run before IT block
95*9880d681SAndroid Build Coastguard Worker     // formation pass.
96*9880d681SAndroid Build Coastguard Worker   }
97*9880d681SAndroid Build Coastguard Worker }
98*9880d681SAndroid Build Coastguard Worker 
99*9880d681SAndroid Build Coastguard Worker bool
isLegalToSplitMBBAt(MachineBasicBlock & MBB,MachineBasicBlock::iterator MBBI) const100*9880d681SAndroid Build Coastguard Worker Thumb2InstrInfo::isLegalToSplitMBBAt(MachineBasicBlock &MBB,
101*9880d681SAndroid Build Coastguard Worker                                      MachineBasicBlock::iterator MBBI) const {
102*9880d681SAndroid Build Coastguard Worker   while (MBBI->isDebugValue()) {
103*9880d681SAndroid Build Coastguard Worker     ++MBBI;
104*9880d681SAndroid Build Coastguard Worker     if (MBBI == MBB.end())
105*9880d681SAndroid Build Coastguard Worker       return false;
106*9880d681SAndroid Build Coastguard Worker   }
107*9880d681SAndroid Build Coastguard Worker 
108*9880d681SAndroid Build Coastguard Worker   unsigned PredReg = 0;
109*9880d681SAndroid Build Coastguard Worker   return getITInstrPredicate(*MBBI, PredReg) == ARMCC::AL;
110*9880d681SAndroid Build Coastguard Worker }
111*9880d681SAndroid Build Coastguard Worker 
copyPhysReg(MachineBasicBlock & MBB,MachineBasicBlock::iterator I,const DebugLoc & DL,unsigned DestReg,unsigned SrcReg,bool KillSrc) const112*9880d681SAndroid Build Coastguard Worker void Thumb2InstrInfo::copyPhysReg(MachineBasicBlock &MBB,
113*9880d681SAndroid Build Coastguard Worker                                   MachineBasicBlock::iterator I,
114*9880d681SAndroid Build Coastguard Worker                                   const DebugLoc &DL, unsigned DestReg,
115*9880d681SAndroid Build Coastguard Worker                                   unsigned SrcReg, bool KillSrc) const {
116*9880d681SAndroid Build Coastguard Worker   // Handle SPR, DPR, and QPR copies.
117*9880d681SAndroid Build Coastguard Worker   if (!ARM::GPRRegClass.contains(DestReg, SrcReg))
118*9880d681SAndroid Build Coastguard Worker     return ARMBaseInstrInfo::copyPhysReg(MBB, I, DL, DestReg, SrcReg, KillSrc);
119*9880d681SAndroid Build Coastguard Worker 
120*9880d681SAndroid Build Coastguard Worker   AddDefaultPred(BuildMI(MBB, I, DL, get(ARM::tMOVr), DestReg)
121*9880d681SAndroid Build Coastguard Worker     .addReg(SrcReg, getKillRegState(KillSrc)));
122*9880d681SAndroid Build Coastguard Worker }
123*9880d681SAndroid Build Coastguard Worker 
124*9880d681SAndroid Build Coastguard Worker void Thumb2InstrInfo::
storeRegToStackSlot(MachineBasicBlock & MBB,MachineBasicBlock::iterator I,unsigned SrcReg,bool isKill,int FI,const TargetRegisterClass * RC,const TargetRegisterInfo * TRI) const125*9880d681SAndroid Build Coastguard Worker storeRegToStackSlot(MachineBasicBlock &MBB, MachineBasicBlock::iterator I,
126*9880d681SAndroid Build Coastguard Worker                     unsigned SrcReg, bool isKill, int FI,
127*9880d681SAndroid Build Coastguard Worker                     const TargetRegisterClass *RC,
128*9880d681SAndroid Build Coastguard Worker                     const TargetRegisterInfo *TRI) const {
129*9880d681SAndroid Build Coastguard Worker   DebugLoc DL;
130*9880d681SAndroid Build Coastguard Worker   if (I != MBB.end()) DL = I->getDebugLoc();
131*9880d681SAndroid Build Coastguard Worker 
132*9880d681SAndroid Build Coastguard Worker   MachineFunction &MF = *MBB.getParent();
133*9880d681SAndroid Build Coastguard Worker   MachineFrameInfo &MFI = *MF.getFrameInfo();
134*9880d681SAndroid Build Coastguard Worker   MachineMemOperand *MMO = MF.getMachineMemOperand(
135*9880d681SAndroid Build Coastguard Worker       MachinePointerInfo::getFixedStack(MF, FI), MachineMemOperand::MOStore,
136*9880d681SAndroid Build Coastguard Worker       MFI.getObjectSize(FI), MFI.getObjectAlignment(FI));
137*9880d681SAndroid Build Coastguard Worker 
138*9880d681SAndroid Build Coastguard Worker   if (RC == &ARM::GPRRegClass   || RC == &ARM::tGPRRegClass ||
139*9880d681SAndroid Build Coastguard Worker       RC == &ARM::tcGPRRegClass || RC == &ARM::rGPRRegClass ||
140*9880d681SAndroid Build Coastguard Worker       RC == &ARM::GPRnopcRegClass) {
141*9880d681SAndroid Build Coastguard Worker     AddDefaultPred(BuildMI(MBB, I, DL, get(ARM::t2STRi12))
142*9880d681SAndroid Build Coastguard Worker                    .addReg(SrcReg, getKillRegState(isKill))
143*9880d681SAndroid Build Coastguard Worker                    .addFrameIndex(FI).addImm(0).addMemOperand(MMO));
144*9880d681SAndroid Build Coastguard Worker     return;
145*9880d681SAndroid Build Coastguard Worker   }
146*9880d681SAndroid Build Coastguard Worker 
147*9880d681SAndroid Build Coastguard Worker   if (ARM::GPRPairRegClass.hasSubClassEq(RC)) {
148*9880d681SAndroid Build Coastguard Worker     // Thumb2 STRD expects its dest-registers to be in rGPR. Not a problem for
149*9880d681SAndroid Build Coastguard Worker     // gsub_0, but needs an extra constraint for gsub_1 (which could be sp
150*9880d681SAndroid Build Coastguard Worker     // otherwise).
151*9880d681SAndroid Build Coastguard Worker     if (TargetRegisterInfo::isVirtualRegister(SrcReg)) {
152*9880d681SAndroid Build Coastguard Worker       MachineRegisterInfo *MRI = &MF.getRegInfo();
153*9880d681SAndroid Build Coastguard Worker       MRI->constrainRegClass(SrcReg, &ARM::GPRPair_with_gsub_1_in_rGPRRegClass);
154*9880d681SAndroid Build Coastguard Worker     }
155*9880d681SAndroid Build Coastguard Worker 
156*9880d681SAndroid Build Coastguard Worker     MachineInstrBuilder MIB = BuildMI(MBB, I, DL, get(ARM::t2STRDi8));
157*9880d681SAndroid Build Coastguard Worker     AddDReg(MIB, SrcReg, ARM::gsub_0, getKillRegState(isKill), TRI);
158*9880d681SAndroid Build Coastguard Worker     AddDReg(MIB, SrcReg, ARM::gsub_1, 0, TRI);
159*9880d681SAndroid Build Coastguard Worker     MIB.addFrameIndex(FI).addImm(0).addMemOperand(MMO);
160*9880d681SAndroid Build Coastguard Worker     AddDefaultPred(MIB);
161*9880d681SAndroid Build Coastguard Worker     return;
162*9880d681SAndroid Build Coastguard Worker   }
163*9880d681SAndroid Build Coastguard Worker 
164*9880d681SAndroid Build Coastguard Worker   ARMBaseInstrInfo::storeRegToStackSlot(MBB, I, SrcReg, isKill, FI, RC, TRI);
165*9880d681SAndroid Build Coastguard Worker }
166*9880d681SAndroid Build Coastguard Worker 
167*9880d681SAndroid Build Coastguard Worker void Thumb2InstrInfo::
loadRegFromStackSlot(MachineBasicBlock & MBB,MachineBasicBlock::iterator I,unsigned DestReg,int FI,const TargetRegisterClass * RC,const TargetRegisterInfo * TRI) const168*9880d681SAndroid Build Coastguard Worker loadRegFromStackSlot(MachineBasicBlock &MBB, MachineBasicBlock::iterator I,
169*9880d681SAndroid Build Coastguard Worker                      unsigned DestReg, int FI,
170*9880d681SAndroid Build Coastguard Worker                      const TargetRegisterClass *RC,
171*9880d681SAndroid Build Coastguard Worker                      const TargetRegisterInfo *TRI) const {
172*9880d681SAndroid Build Coastguard Worker   MachineFunction &MF = *MBB.getParent();
173*9880d681SAndroid Build Coastguard Worker   MachineFrameInfo &MFI = *MF.getFrameInfo();
174*9880d681SAndroid Build Coastguard Worker   MachineMemOperand *MMO = MF.getMachineMemOperand(
175*9880d681SAndroid Build Coastguard Worker       MachinePointerInfo::getFixedStack(MF, FI), MachineMemOperand::MOLoad,
176*9880d681SAndroid Build Coastguard Worker       MFI.getObjectSize(FI), MFI.getObjectAlignment(FI));
177*9880d681SAndroid Build Coastguard Worker   DebugLoc DL;
178*9880d681SAndroid Build Coastguard Worker   if (I != MBB.end()) DL = I->getDebugLoc();
179*9880d681SAndroid Build Coastguard Worker 
180*9880d681SAndroid Build Coastguard Worker   if (RC == &ARM::GPRRegClass   || RC == &ARM::tGPRRegClass ||
181*9880d681SAndroid Build Coastguard Worker       RC == &ARM::tcGPRRegClass || RC == &ARM::rGPRRegClass ||
182*9880d681SAndroid Build Coastguard Worker       RC == &ARM::GPRnopcRegClass) {
183*9880d681SAndroid Build Coastguard Worker     AddDefaultPred(BuildMI(MBB, I, DL, get(ARM::t2LDRi12), DestReg)
184*9880d681SAndroid Build Coastguard Worker                    .addFrameIndex(FI).addImm(0).addMemOperand(MMO));
185*9880d681SAndroid Build Coastguard Worker     return;
186*9880d681SAndroid Build Coastguard Worker   }
187*9880d681SAndroid Build Coastguard Worker 
188*9880d681SAndroid Build Coastguard Worker   if (ARM::GPRPairRegClass.hasSubClassEq(RC)) {
189*9880d681SAndroid Build Coastguard Worker     // Thumb2 LDRD expects its dest-registers to be in rGPR. Not a problem for
190*9880d681SAndroid Build Coastguard Worker     // gsub_0, but needs an extra constraint for gsub_1 (which could be sp
191*9880d681SAndroid Build Coastguard Worker     // otherwise).
192*9880d681SAndroid Build Coastguard Worker     if (TargetRegisterInfo::isVirtualRegister(DestReg)) {
193*9880d681SAndroid Build Coastguard Worker       MachineRegisterInfo *MRI = &MF.getRegInfo();
194*9880d681SAndroid Build Coastguard Worker       MRI->constrainRegClass(DestReg,
195*9880d681SAndroid Build Coastguard Worker                              &ARM::GPRPair_with_gsub_1_in_rGPRRegClass);
196*9880d681SAndroid Build Coastguard Worker     }
197*9880d681SAndroid Build Coastguard Worker 
198*9880d681SAndroid Build Coastguard Worker     MachineInstrBuilder MIB = BuildMI(MBB, I, DL, get(ARM::t2LDRDi8));
199*9880d681SAndroid Build Coastguard Worker     AddDReg(MIB, DestReg, ARM::gsub_0, RegState::DefineNoRead, TRI);
200*9880d681SAndroid Build Coastguard Worker     AddDReg(MIB, DestReg, ARM::gsub_1, RegState::DefineNoRead, TRI);
201*9880d681SAndroid Build Coastguard Worker     MIB.addFrameIndex(FI).addImm(0).addMemOperand(MMO);
202*9880d681SAndroid Build Coastguard Worker     AddDefaultPred(MIB);
203*9880d681SAndroid Build Coastguard Worker 
204*9880d681SAndroid Build Coastguard Worker     if (TargetRegisterInfo::isPhysicalRegister(DestReg))
205*9880d681SAndroid Build Coastguard Worker       MIB.addReg(DestReg, RegState::ImplicitDefine);
206*9880d681SAndroid Build Coastguard Worker     return;
207*9880d681SAndroid Build Coastguard Worker   }
208*9880d681SAndroid Build Coastguard Worker 
209*9880d681SAndroid Build Coastguard Worker   ARMBaseInstrInfo::loadRegFromStackSlot(MBB, I, DestReg, FI, RC, TRI);
210*9880d681SAndroid Build Coastguard Worker }
211*9880d681SAndroid Build Coastguard Worker 
expandLoadStackGuard(MachineBasicBlock::iterator MI) const212*9880d681SAndroid Build Coastguard Worker void Thumb2InstrInfo::expandLoadStackGuard(
213*9880d681SAndroid Build Coastguard Worker     MachineBasicBlock::iterator MI) const {
214*9880d681SAndroid Build Coastguard Worker   MachineFunction &MF = *MI->getParent()->getParent();
215*9880d681SAndroid Build Coastguard Worker   if (MF.getTarget().isPositionIndependent())
216*9880d681SAndroid Build Coastguard Worker     expandLoadStackGuardBase(MI, ARM::t2MOV_ga_pcrel, ARM::t2LDRi12);
217*9880d681SAndroid Build Coastguard Worker   else
218*9880d681SAndroid Build Coastguard Worker     expandLoadStackGuardBase(MI, ARM::t2MOVi32imm, ARM::t2LDRi12);
219*9880d681SAndroid Build Coastguard Worker }
220*9880d681SAndroid Build Coastguard Worker 
emitT2RegPlusImmediate(MachineBasicBlock & MBB,MachineBasicBlock::iterator & MBBI,const DebugLoc & dl,unsigned DestReg,unsigned BaseReg,int NumBytes,ARMCC::CondCodes Pred,unsigned PredReg,const ARMBaseInstrInfo & TII,unsigned MIFlags)221*9880d681SAndroid Build Coastguard Worker void llvm::emitT2RegPlusImmediate(MachineBasicBlock &MBB,
222*9880d681SAndroid Build Coastguard Worker                                   MachineBasicBlock::iterator &MBBI,
223*9880d681SAndroid Build Coastguard Worker                                   const DebugLoc &dl, unsigned DestReg,
224*9880d681SAndroid Build Coastguard Worker                                   unsigned BaseReg, int NumBytes,
225*9880d681SAndroid Build Coastguard Worker                                   ARMCC::CondCodes Pred, unsigned PredReg,
226*9880d681SAndroid Build Coastguard Worker                                   const ARMBaseInstrInfo &TII,
227*9880d681SAndroid Build Coastguard Worker                                   unsigned MIFlags) {
228*9880d681SAndroid Build Coastguard Worker   if (NumBytes == 0 && DestReg != BaseReg) {
229*9880d681SAndroid Build Coastguard Worker     BuildMI(MBB, MBBI, dl, TII.get(ARM::tMOVr), DestReg)
230*9880d681SAndroid Build Coastguard Worker       .addReg(BaseReg, RegState::Kill)
231*9880d681SAndroid Build Coastguard Worker       .addImm((unsigned)Pred).addReg(PredReg).setMIFlags(MIFlags);
232*9880d681SAndroid Build Coastguard Worker     return;
233*9880d681SAndroid Build Coastguard Worker   }
234*9880d681SAndroid Build Coastguard Worker 
235*9880d681SAndroid Build Coastguard Worker   bool isSub = NumBytes < 0;
236*9880d681SAndroid Build Coastguard Worker   if (isSub) NumBytes = -NumBytes;
237*9880d681SAndroid Build Coastguard Worker 
238*9880d681SAndroid Build Coastguard Worker   // If profitable, use a movw or movt to materialize the offset.
239*9880d681SAndroid Build Coastguard Worker   // FIXME: Use the scavenger to grab a scratch register.
240*9880d681SAndroid Build Coastguard Worker   if (DestReg != ARM::SP && DestReg != BaseReg &&
241*9880d681SAndroid Build Coastguard Worker       NumBytes >= 4096 &&
242*9880d681SAndroid Build Coastguard Worker       ARM_AM::getT2SOImmVal(NumBytes) == -1) {
243*9880d681SAndroid Build Coastguard Worker     bool Fits = false;
244*9880d681SAndroid Build Coastguard Worker     if (NumBytes < 65536) {
245*9880d681SAndroid Build Coastguard Worker       // Use a movw to materialize the 16-bit constant.
246*9880d681SAndroid Build Coastguard Worker       BuildMI(MBB, MBBI, dl, TII.get(ARM::t2MOVi16), DestReg)
247*9880d681SAndroid Build Coastguard Worker         .addImm(NumBytes)
248*9880d681SAndroid Build Coastguard Worker         .addImm((unsigned)Pred).addReg(PredReg).setMIFlags(MIFlags);
249*9880d681SAndroid Build Coastguard Worker       Fits = true;
250*9880d681SAndroid Build Coastguard Worker     } else if ((NumBytes & 0xffff) == 0) {
251*9880d681SAndroid Build Coastguard Worker       // Use a movt to materialize the 32-bit constant.
252*9880d681SAndroid Build Coastguard Worker       BuildMI(MBB, MBBI, dl, TII.get(ARM::t2MOVTi16), DestReg)
253*9880d681SAndroid Build Coastguard Worker         .addReg(DestReg)
254*9880d681SAndroid Build Coastguard Worker         .addImm(NumBytes >> 16)
255*9880d681SAndroid Build Coastguard Worker         .addImm((unsigned)Pred).addReg(PredReg).setMIFlags(MIFlags);
256*9880d681SAndroid Build Coastguard Worker       Fits = true;
257*9880d681SAndroid Build Coastguard Worker     }
258*9880d681SAndroid Build Coastguard Worker 
259*9880d681SAndroid Build Coastguard Worker     if (Fits) {
260*9880d681SAndroid Build Coastguard Worker       if (isSub) {
261*9880d681SAndroid Build Coastguard Worker         BuildMI(MBB, MBBI, dl, TII.get(ARM::t2SUBrr), DestReg)
262*9880d681SAndroid Build Coastguard Worker           .addReg(BaseReg)
263*9880d681SAndroid Build Coastguard Worker           .addReg(DestReg, RegState::Kill)
264*9880d681SAndroid Build Coastguard Worker           .addImm((unsigned)Pred).addReg(PredReg).addReg(0)
265*9880d681SAndroid Build Coastguard Worker           .setMIFlags(MIFlags);
266*9880d681SAndroid Build Coastguard Worker       } else {
267*9880d681SAndroid Build Coastguard Worker         // Here we know that DestReg is not SP but we do not
268*9880d681SAndroid Build Coastguard Worker         // know anything about BaseReg. t2ADDrr is an invalid
269*9880d681SAndroid Build Coastguard Worker         // instruction is SP is used as the second argument, but
270*9880d681SAndroid Build Coastguard Worker         // is fine if SP is the first argument. To be sure we
271*9880d681SAndroid Build Coastguard Worker         // do not generate invalid encoding, put BaseReg first.
272*9880d681SAndroid Build Coastguard Worker         BuildMI(MBB, MBBI, dl, TII.get(ARM::t2ADDrr), DestReg)
273*9880d681SAndroid Build Coastguard Worker           .addReg(BaseReg)
274*9880d681SAndroid Build Coastguard Worker           .addReg(DestReg, RegState::Kill)
275*9880d681SAndroid Build Coastguard Worker           .addImm((unsigned)Pred).addReg(PredReg).addReg(0)
276*9880d681SAndroid Build Coastguard Worker           .setMIFlags(MIFlags);
277*9880d681SAndroid Build Coastguard Worker       }
278*9880d681SAndroid Build Coastguard Worker       return;
279*9880d681SAndroid Build Coastguard Worker     }
280*9880d681SAndroid Build Coastguard Worker   }
281*9880d681SAndroid Build Coastguard Worker 
282*9880d681SAndroid Build Coastguard Worker   while (NumBytes) {
283*9880d681SAndroid Build Coastguard Worker     unsigned ThisVal = NumBytes;
284*9880d681SAndroid Build Coastguard Worker     unsigned Opc = 0;
285*9880d681SAndroid Build Coastguard Worker     if (DestReg == ARM::SP && BaseReg != ARM::SP) {
286*9880d681SAndroid Build Coastguard Worker       // mov sp, rn. Note t2MOVr cannot be used.
287*9880d681SAndroid Build Coastguard Worker       AddDefaultPred(BuildMI(MBB, MBBI, dl, TII.get(ARM::tMOVr),DestReg)
288*9880d681SAndroid Build Coastguard Worker         .addReg(BaseReg).setMIFlags(MIFlags));
289*9880d681SAndroid Build Coastguard Worker       BaseReg = ARM::SP;
290*9880d681SAndroid Build Coastguard Worker       continue;
291*9880d681SAndroid Build Coastguard Worker     }
292*9880d681SAndroid Build Coastguard Worker 
293*9880d681SAndroid Build Coastguard Worker     bool HasCCOut = true;
294*9880d681SAndroid Build Coastguard Worker     if (BaseReg == ARM::SP) {
295*9880d681SAndroid Build Coastguard Worker       // sub sp, sp, #imm7
296*9880d681SAndroid Build Coastguard Worker       if (DestReg == ARM::SP && (ThisVal < ((1 << 7)-1) * 4)) {
297*9880d681SAndroid Build Coastguard Worker         assert((ThisVal & 3) == 0 && "Stack update is not multiple of 4?");
298*9880d681SAndroid Build Coastguard Worker         Opc = isSub ? ARM::tSUBspi : ARM::tADDspi;
299*9880d681SAndroid Build Coastguard Worker         AddDefaultPred(BuildMI(MBB, MBBI, dl, TII.get(Opc), DestReg)
300*9880d681SAndroid Build Coastguard Worker           .addReg(BaseReg).addImm(ThisVal/4).setMIFlags(MIFlags));
301*9880d681SAndroid Build Coastguard Worker         NumBytes = 0;
302*9880d681SAndroid Build Coastguard Worker         continue;
303*9880d681SAndroid Build Coastguard Worker       }
304*9880d681SAndroid Build Coastguard Worker 
305*9880d681SAndroid Build Coastguard Worker       // sub rd, sp, so_imm
306*9880d681SAndroid Build Coastguard Worker       Opc = isSub ? ARM::t2SUBri : ARM::t2ADDri;
307*9880d681SAndroid Build Coastguard Worker       if (ARM_AM::getT2SOImmVal(NumBytes) != -1) {
308*9880d681SAndroid Build Coastguard Worker         NumBytes = 0;
309*9880d681SAndroid Build Coastguard Worker       } else {
310*9880d681SAndroid Build Coastguard Worker         // FIXME: Move this to ARMAddressingModes.h?
311*9880d681SAndroid Build Coastguard Worker         unsigned RotAmt = countLeadingZeros(ThisVal);
312*9880d681SAndroid Build Coastguard Worker         ThisVal = ThisVal & ARM_AM::rotr32(0xff000000U, RotAmt);
313*9880d681SAndroid Build Coastguard Worker         NumBytes &= ~ThisVal;
314*9880d681SAndroid Build Coastguard Worker         assert(ARM_AM::getT2SOImmVal(ThisVal) != -1 &&
315*9880d681SAndroid Build Coastguard Worker                "Bit extraction didn't work?");
316*9880d681SAndroid Build Coastguard Worker       }
317*9880d681SAndroid Build Coastguard Worker     } else {
318*9880d681SAndroid Build Coastguard Worker       assert(DestReg != ARM::SP && BaseReg != ARM::SP);
319*9880d681SAndroid Build Coastguard Worker       Opc = isSub ? ARM::t2SUBri : ARM::t2ADDri;
320*9880d681SAndroid Build Coastguard Worker       if (ARM_AM::getT2SOImmVal(NumBytes) != -1) {
321*9880d681SAndroid Build Coastguard Worker         NumBytes = 0;
322*9880d681SAndroid Build Coastguard Worker       } else if (ThisVal < 4096) {
323*9880d681SAndroid Build Coastguard Worker         Opc = isSub ? ARM::t2SUBri12 : ARM::t2ADDri12;
324*9880d681SAndroid Build Coastguard Worker         HasCCOut = false;
325*9880d681SAndroid Build Coastguard Worker         NumBytes = 0;
326*9880d681SAndroid Build Coastguard Worker       } else {
327*9880d681SAndroid Build Coastguard Worker         // FIXME: Move this to ARMAddressingModes.h?
328*9880d681SAndroid Build Coastguard Worker         unsigned RotAmt = countLeadingZeros(ThisVal);
329*9880d681SAndroid Build Coastguard Worker         ThisVal = ThisVal & ARM_AM::rotr32(0xff000000U, RotAmt);
330*9880d681SAndroid Build Coastguard Worker         NumBytes &= ~ThisVal;
331*9880d681SAndroid Build Coastguard Worker         assert(ARM_AM::getT2SOImmVal(ThisVal) != -1 &&
332*9880d681SAndroid Build Coastguard Worker                "Bit extraction didn't work?");
333*9880d681SAndroid Build Coastguard Worker       }
334*9880d681SAndroid Build Coastguard Worker     }
335*9880d681SAndroid Build Coastguard Worker 
336*9880d681SAndroid Build Coastguard Worker     // Build the new ADD / SUB.
337*9880d681SAndroid Build Coastguard Worker     MachineInstrBuilder MIB =
338*9880d681SAndroid Build Coastguard Worker       AddDefaultPred(BuildMI(MBB, MBBI, dl, TII.get(Opc), DestReg)
339*9880d681SAndroid Build Coastguard Worker                      .addReg(BaseReg, RegState::Kill)
340*9880d681SAndroid Build Coastguard Worker                      .addImm(ThisVal)).setMIFlags(MIFlags);
341*9880d681SAndroid Build Coastguard Worker     if (HasCCOut)
342*9880d681SAndroid Build Coastguard Worker       AddDefaultCC(MIB);
343*9880d681SAndroid Build Coastguard Worker 
344*9880d681SAndroid Build Coastguard Worker     BaseReg = DestReg;
345*9880d681SAndroid Build Coastguard Worker   }
346*9880d681SAndroid Build Coastguard Worker }
347*9880d681SAndroid Build Coastguard Worker 
348*9880d681SAndroid Build Coastguard Worker static unsigned
negativeOffsetOpcode(unsigned opcode)349*9880d681SAndroid Build Coastguard Worker negativeOffsetOpcode(unsigned opcode)
350*9880d681SAndroid Build Coastguard Worker {
351*9880d681SAndroid Build Coastguard Worker   switch (opcode) {
352*9880d681SAndroid Build Coastguard Worker   case ARM::t2LDRi12:   return ARM::t2LDRi8;
353*9880d681SAndroid Build Coastguard Worker   case ARM::t2LDRHi12:  return ARM::t2LDRHi8;
354*9880d681SAndroid Build Coastguard Worker   case ARM::t2LDRBi12:  return ARM::t2LDRBi8;
355*9880d681SAndroid Build Coastguard Worker   case ARM::t2LDRSHi12: return ARM::t2LDRSHi8;
356*9880d681SAndroid Build Coastguard Worker   case ARM::t2LDRSBi12: return ARM::t2LDRSBi8;
357*9880d681SAndroid Build Coastguard Worker   case ARM::t2STRi12:   return ARM::t2STRi8;
358*9880d681SAndroid Build Coastguard Worker   case ARM::t2STRBi12:  return ARM::t2STRBi8;
359*9880d681SAndroid Build Coastguard Worker   case ARM::t2STRHi12:  return ARM::t2STRHi8;
360*9880d681SAndroid Build Coastguard Worker   case ARM::t2PLDi12:   return ARM::t2PLDi8;
361*9880d681SAndroid Build Coastguard Worker 
362*9880d681SAndroid Build Coastguard Worker   case ARM::t2LDRi8:
363*9880d681SAndroid Build Coastguard Worker   case ARM::t2LDRHi8:
364*9880d681SAndroid Build Coastguard Worker   case ARM::t2LDRBi8:
365*9880d681SAndroid Build Coastguard Worker   case ARM::t2LDRSHi8:
366*9880d681SAndroid Build Coastguard Worker   case ARM::t2LDRSBi8:
367*9880d681SAndroid Build Coastguard Worker   case ARM::t2STRi8:
368*9880d681SAndroid Build Coastguard Worker   case ARM::t2STRBi8:
369*9880d681SAndroid Build Coastguard Worker   case ARM::t2STRHi8:
370*9880d681SAndroid Build Coastguard Worker   case ARM::t2PLDi8:
371*9880d681SAndroid Build Coastguard Worker     return opcode;
372*9880d681SAndroid Build Coastguard Worker 
373*9880d681SAndroid Build Coastguard Worker   default:
374*9880d681SAndroid Build Coastguard Worker     break;
375*9880d681SAndroid Build Coastguard Worker   }
376*9880d681SAndroid Build Coastguard Worker 
377*9880d681SAndroid Build Coastguard Worker   return 0;
378*9880d681SAndroid Build Coastguard Worker }
379*9880d681SAndroid Build Coastguard Worker 
380*9880d681SAndroid Build Coastguard Worker static unsigned
positiveOffsetOpcode(unsigned opcode)381*9880d681SAndroid Build Coastguard Worker positiveOffsetOpcode(unsigned opcode)
382*9880d681SAndroid Build Coastguard Worker {
383*9880d681SAndroid Build Coastguard Worker   switch (opcode) {
384*9880d681SAndroid Build Coastguard Worker   case ARM::t2LDRi8:   return ARM::t2LDRi12;
385*9880d681SAndroid Build Coastguard Worker   case ARM::t2LDRHi8:  return ARM::t2LDRHi12;
386*9880d681SAndroid Build Coastguard Worker   case ARM::t2LDRBi8:  return ARM::t2LDRBi12;
387*9880d681SAndroid Build Coastguard Worker   case ARM::t2LDRSHi8: return ARM::t2LDRSHi12;
388*9880d681SAndroid Build Coastguard Worker   case ARM::t2LDRSBi8: return ARM::t2LDRSBi12;
389*9880d681SAndroid Build Coastguard Worker   case ARM::t2STRi8:   return ARM::t2STRi12;
390*9880d681SAndroid Build Coastguard Worker   case ARM::t2STRBi8:  return ARM::t2STRBi12;
391*9880d681SAndroid Build Coastguard Worker   case ARM::t2STRHi8:  return ARM::t2STRHi12;
392*9880d681SAndroid Build Coastguard Worker   case ARM::t2PLDi8:   return ARM::t2PLDi12;
393*9880d681SAndroid Build Coastguard Worker 
394*9880d681SAndroid Build Coastguard Worker   case ARM::t2LDRi12:
395*9880d681SAndroid Build Coastguard Worker   case ARM::t2LDRHi12:
396*9880d681SAndroid Build Coastguard Worker   case ARM::t2LDRBi12:
397*9880d681SAndroid Build Coastguard Worker   case ARM::t2LDRSHi12:
398*9880d681SAndroid Build Coastguard Worker   case ARM::t2LDRSBi12:
399*9880d681SAndroid Build Coastguard Worker   case ARM::t2STRi12:
400*9880d681SAndroid Build Coastguard Worker   case ARM::t2STRBi12:
401*9880d681SAndroid Build Coastguard Worker   case ARM::t2STRHi12:
402*9880d681SAndroid Build Coastguard Worker   case ARM::t2PLDi12:
403*9880d681SAndroid Build Coastguard Worker     return opcode;
404*9880d681SAndroid Build Coastguard Worker 
405*9880d681SAndroid Build Coastguard Worker   default:
406*9880d681SAndroid Build Coastguard Worker     break;
407*9880d681SAndroid Build Coastguard Worker   }
408*9880d681SAndroid Build Coastguard Worker 
409*9880d681SAndroid Build Coastguard Worker   return 0;
410*9880d681SAndroid Build Coastguard Worker }
411*9880d681SAndroid Build Coastguard Worker 
412*9880d681SAndroid Build Coastguard Worker static unsigned
immediateOffsetOpcode(unsigned opcode)413*9880d681SAndroid Build Coastguard Worker immediateOffsetOpcode(unsigned opcode)
414*9880d681SAndroid Build Coastguard Worker {
415*9880d681SAndroid Build Coastguard Worker   switch (opcode) {
416*9880d681SAndroid Build Coastguard Worker   case ARM::t2LDRs:   return ARM::t2LDRi12;
417*9880d681SAndroid Build Coastguard Worker   case ARM::t2LDRHs:  return ARM::t2LDRHi12;
418*9880d681SAndroid Build Coastguard Worker   case ARM::t2LDRBs:  return ARM::t2LDRBi12;
419*9880d681SAndroid Build Coastguard Worker   case ARM::t2LDRSHs: return ARM::t2LDRSHi12;
420*9880d681SAndroid Build Coastguard Worker   case ARM::t2LDRSBs: return ARM::t2LDRSBi12;
421*9880d681SAndroid Build Coastguard Worker   case ARM::t2STRs:   return ARM::t2STRi12;
422*9880d681SAndroid Build Coastguard Worker   case ARM::t2STRBs:  return ARM::t2STRBi12;
423*9880d681SAndroid Build Coastguard Worker   case ARM::t2STRHs:  return ARM::t2STRHi12;
424*9880d681SAndroid Build Coastguard Worker   case ARM::t2PLDs:   return ARM::t2PLDi12;
425*9880d681SAndroid Build Coastguard Worker 
426*9880d681SAndroid Build Coastguard Worker   case ARM::t2LDRi12:
427*9880d681SAndroid Build Coastguard Worker   case ARM::t2LDRHi12:
428*9880d681SAndroid Build Coastguard Worker   case ARM::t2LDRBi12:
429*9880d681SAndroid Build Coastguard Worker   case ARM::t2LDRSHi12:
430*9880d681SAndroid Build Coastguard Worker   case ARM::t2LDRSBi12:
431*9880d681SAndroid Build Coastguard Worker   case ARM::t2STRi12:
432*9880d681SAndroid Build Coastguard Worker   case ARM::t2STRBi12:
433*9880d681SAndroid Build Coastguard Worker   case ARM::t2STRHi12:
434*9880d681SAndroid Build Coastguard Worker   case ARM::t2PLDi12:
435*9880d681SAndroid Build Coastguard Worker   case ARM::t2LDRi8:
436*9880d681SAndroid Build Coastguard Worker   case ARM::t2LDRHi8:
437*9880d681SAndroid Build Coastguard Worker   case ARM::t2LDRBi8:
438*9880d681SAndroid Build Coastguard Worker   case ARM::t2LDRSHi8:
439*9880d681SAndroid Build Coastguard Worker   case ARM::t2LDRSBi8:
440*9880d681SAndroid Build Coastguard Worker   case ARM::t2STRi8:
441*9880d681SAndroid Build Coastguard Worker   case ARM::t2STRBi8:
442*9880d681SAndroid Build Coastguard Worker   case ARM::t2STRHi8:
443*9880d681SAndroid Build Coastguard Worker   case ARM::t2PLDi8:
444*9880d681SAndroid Build Coastguard Worker     return opcode;
445*9880d681SAndroid Build Coastguard Worker 
446*9880d681SAndroid Build Coastguard Worker   default:
447*9880d681SAndroid Build Coastguard Worker     break;
448*9880d681SAndroid Build Coastguard Worker   }
449*9880d681SAndroid Build Coastguard Worker 
450*9880d681SAndroid Build Coastguard Worker   return 0;
451*9880d681SAndroid Build Coastguard Worker }
452*9880d681SAndroid Build Coastguard Worker 
rewriteT2FrameIndex(MachineInstr & MI,unsigned FrameRegIdx,unsigned FrameReg,int & Offset,const ARMBaseInstrInfo & TII)453*9880d681SAndroid Build Coastguard Worker bool llvm::rewriteT2FrameIndex(MachineInstr &MI, unsigned FrameRegIdx,
454*9880d681SAndroid Build Coastguard Worker                                unsigned FrameReg, int &Offset,
455*9880d681SAndroid Build Coastguard Worker                                const ARMBaseInstrInfo &TII) {
456*9880d681SAndroid Build Coastguard Worker   unsigned Opcode = MI.getOpcode();
457*9880d681SAndroid Build Coastguard Worker   const MCInstrDesc &Desc = MI.getDesc();
458*9880d681SAndroid Build Coastguard Worker   unsigned AddrMode = (Desc.TSFlags & ARMII::AddrModeMask);
459*9880d681SAndroid Build Coastguard Worker   bool isSub = false;
460*9880d681SAndroid Build Coastguard Worker 
461*9880d681SAndroid Build Coastguard Worker   // Memory operands in inline assembly always use AddrModeT2_i12.
462*9880d681SAndroid Build Coastguard Worker   if (Opcode == ARM::INLINEASM)
463*9880d681SAndroid Build Coastguard Worker     AddrMode = ARMII::AddrModeT2_i12; // FIXME. mode for thumb2?
464*9880d681SAndroid Build Coastguard Worker 
465*9880d681SAndroid Build Coastguard Worker   if (Opcode == ARM::t2ADDri || Opcode == ARM::t2ADDri12) {
466*9880d681SAndroid Build Coastguard Worker     Offset += MI.getOperand(FrameRegIdx+1).getImm();
467*9880d681SAndroid Build Coastguard Worker 
468*9880d681SAndroid Build Coastguard Worker     unsigned PredReg;
469*9880d681SAndroid Build Coastguard Worker     if (Offset == 0 && getInstrPredicate(MI, PredReg) == ARMCC::AL) {
470*9880d681SAndroid Build Coastguard Worker       // Turn it into a move.
471*9880d681SAndroid Build Coastguard Worker       MI.setDesc(TII.get(ARM::tMOVr));
472*9880d681SAndroid Build Coastguard Worker       MI.getOperand(FrameRegIdx).ChangeToRegister(FrameReg, false);
473*9880d681SAndroid Build Coastguard Worker       // Remove offset and remaining explicit predicate operands.
474*9880d681SAndroid Build Coastguard Worker       do MI.RemoveOperand(FrameRegIdx+1);
475*9880d681SAndroid Build Coastguard Worker       while (MI.getNumOperands() > FrameRegIdx+1);
476*9880d681SAndroid Build Coastguard Worker       MachineInstrBuilder MIB(*MI.getParent()->getParent(), &MI);
477*9880d681SAndroid Build Coastguard Worker       AddDefaultPred(MIB);
478*9880d681SAndroid Build Coastguard Worker       return true;
479*9880d681SAndroid Build Coastguard Worker     }
480*9880d681SAndroid Build Coastguard Worker 
481*9880d681SAndroid Build Coastguard Worker     bool HasCCOut = Opcode != ARM::t2ADDri12;
482*9880d681SAndroid Build Coastguard Worker 
483*9880d681SAndroid Build Coastguard Worker     if (Offset < 0) {
484*9880d681SAndroid Build Coastguard Worker       Offset = -Offset;
485*9880d681SAndroid Build Coastguard Worker       isSub = true;
486*9880d681SAndroid Build Coastguard Worker       MI.setDesc(TII.get(ARM::t2SUBri));
487*9880d681SAndroid Build Coastguard Worker     } else {
488*9880d681SAndroid Build Coastguard Worker       MI.setDesc(TII.get(ARM::t2ADDri));
489*9880d681SAndroid Build Coastguard Worker     }
490*9880d681SAndroid Build Coastguard Worker 
491*9880d681SAndroid Build Coastguard Worker     // Common case: small offset, fits into instruction.
492*9880d681SAndroid Build Coastguard Worker     if (ARM_AM::getT2SOImmVal(Offset) != -1) {
493*9880d681SAndroid Build Coastguard Worker       MI.getOperand(FrameRegIdx).ChangeToRegister(FrameReg, false);
494*9880d681SAndroid Build Coastguard Worker       MI.getOperand(FrameRegIdx+1).ChangeToImmediate(Offset);
495*9880d681SAndroid Build Coastguard Worker       // Add cc_out operand if the original instruction did not have one.
496*9880d681SAndroid Build Coastguard Worker       if (!HasCCOut)
497*9880d681SAndroid Build Coastguard Worker         MI.addOperand(MachineOperand::CreateReg(0, false));
498*9880d681SAndroid Build Coastguard Worker       Offset = 0;
499*9880d681SAndroid Build Coastguard Worker       return true;
500*9880d681SAndroid Build Coastguard Worker     }
501*9880d681SAndroid Build Coastguard Worker     // Another common case: imm12.
502*9880d681SAndroid Build Coastguard Worker     if (Offset < 4096 &&
503*9880d681SAndroid Build Coastguard Worker         (!HasCCOut || MI.getOperand(MI.getNumOperands()-1).getReg() == 0)) {
504*9880d681SAndroid Build Coastguard Worker       unsigned NewOpc = isSub ? ARM::t2SUBri12 : ARM::t2ADDri12;
505*9880d681SAndroid Build Coastguard Worker       MI.setDesc(TII.get(NewOpc));
506*9880d681SAndroid Build Coastguard Worker       MI.getOperand(FrameRegIdx).ChangeToRegister(FrameReg, false);
507*9880d681SAndroid Build Coastguard Worker       MI.getOperand(FrameRegIdx+1).ChangeToImmediate(Offset);
508*9880d681SAndroid Build Coastguard Worker       // Remove the cc_out operand.
509*9880d681SAndroid Build Coastguard Worker       if (HasCCOut)
510*9880d681SAndroid Build Coastguard Worker         MI.RemoveOperand(MI.getNumOperands()-1);
511*9880d681SAndroid Build Coastguard Worker       Offset = 0;
512*9880d681SAndroid Build Coastguard Worker       return true;
513*9880d681SAndroid Build Coastguard Worker     }
514*9880d681SAndroid Build Coastguard Worker 
515*9880d681SAndroid Build Coastguard Worker     // Otherwise, extract 8 adjacent bits from the immediate into this
516*9880d681SAndroid Build Coastguard Worker     // t2ADDri/t2SUBri.
517*9880d681SAndroid Build Coastguard Worker     unsigned RotAmt = countLeadingZeros<unsigned>(Offset);
518*9880d681SAndroid Build Coastguard Worker     unsigned ThisImmVal = Offset & ARM_AM::rotr32(0xff000000U, RotAmt);
519*9880d681SAndroid Build Coastguard Worker 
520*9880d681SAndroid Build Coastguard Worker     // We will handle these bits from offset, clear them.
521*9880d681SAndroid Build Coastguard Worker     Offset &= ~ThisImmVal;
522*9880d681SAndroid Build Coastguard Worker 
523*9880d681SAndroid Build Coastguard Worker     assert(ARM_AM::getT2SOImmVal(ThisImmVal) != -1 &&
524*9880d681SAndroid Build Coastguard Worker            "Bit extraction didn't work?");
525*9880d681SAndroid Build Coastguard Worker     MI.getOperand(FrameRegIdx+1).ChangeToImmediate(ThisImmVal);
526*9880d681SAndroid Build Coastguard Worker     // Add cc_out operand if the original instruction did not have one.
527*9880d681SAndroid Build Coastguard Worker     if (!HasCCOut)
528*9880d681SAndroid Build Coastguard Worker       MI.addOperand(MachineOperand::CreateReg(0, false));
529*9880d681SAndroid Build Coastguard Worker 
530*9880d681SAndroid Build Coastguard Worker   } else {
531*9880d681SAndroid Build Coastguard Worker 
532*9880d681SAndroid Build Coastguard Worker     // AddrMode4 and AddrMode6 cannot handle any offset.
533*9880d681SAndroid Build Coastguard Worker     if (AddrMode == ARMII::AddrMode4 || AddrMode == ARMII::AddrMode6)
534*9880d681SAndroid Build Coastguard Worker       return false;
535*9880d681SAndroid Build Coastguard Worker 
536*9880d681SAndroid Build Coastguard Worker     // AddrModeT2_so cannot handle any offset. If there is no offset
537*9880d681SAndroid Build Coastguard Worker     // register then we change to an immediate version.
538*9880d681SAndroid Build Coastguard Worker     unsigned NewOpc = Opcode;
539*9880d681SAndroid Build Coastguard Worker     if (AddrMode == ARMII::AddrModeT2_so) {
540*9880d681SAndroid Build Coastguard Worker       unsigned OffsetReg = MI.getOperand(FrameRegIdx+1).getReg();
541*9880d681SAndroid Build Coastguard Worker       if (OffsetReg != 0) {
542*9880d681SAndroid Build Coastguard Worker         MI.getOperand(FrameRegIdx).ChangeToRegister(FrameReg, false);
543*9880d681SAndroid Build Coastguard Worker         return Offset == 0;
544*9880d681SAndroid Build Coastguard Worker       }
545*9880d681SAndroid Build Coastguard Worker 
546*9880d681SAndroid Build Coastguard Worker       MI.RemoveOperand(FrameRegIdx+1);
547*9880d681SAndroid Build Coastguard Worker       MI.getOperand(FrameRegIdx+1).ChangeToImmediate(0);
548*9880d681SAndroid Build Coastguard Worker       NewOpc = immediateOffsetOpcode(Opcode);
549*9880d681SAndroid Build Coastguard Worker       AddrMode = ARMII::AddrModeT2_i12;
550*9880d681SAndroid Build Coastguard Worker     }
551*9880d681SAndroid Build Coastguard Worker 
552*9880d681SAndroid Build Coastguard Worker     unsigned NumBits = 0;
553*9880d681SAndroid Build Coastguard Worker     unsigned Scale = 1;
554*9880d681SAndroid Build Coastguard Worker     if (AddrMode == ARMII::AddrModeT2_i8 || AddrMode == ARMII::AddrModeT2_i12) {
555*9880d681SAndroid Build Coastguard Worker       // i8 supports only negative, and i12 supports only positive, so
556*9880d681SAndroid Build Coastguard Worker       // based on Offset sign convert Opcode to the appropriate
557*9880d681SAndroid Build Coastguard Worker       // instruction
558*9880d681SAndroid Build Coastguard Worker       Offset += MI.getOperand(FrameRegIdx+1).getImm();
559*9880d681SAndroid Build Coastguard Worker       if (Offset < 0) {
560*9880d681SAndroid Build Coastguard Worker         NewOpc = negativeOffsetOpcode(Opcode);
561*9880d681SAndroid Build Coastguard Worker         NumBits = 8;
562*9880d681SAndroid Build Coastguard Worker         isSub = true;
563*9880d681SAndroid Build Coastguard Worker         Offset = -Offset;
564*9880d681SAndroid Build Coastguard Worker       } else {
565*9880d681SAndroid Build Coastguard Worker         NewOpc = positiveOffsetOpcode(Opcode);
566*9880d681SAndroid Build Coastguard Worker         NumBits = 12;
567*9880d681SAndroid Build Coastguard Worker       }
568*9880d681SAndroid Build Coastguard Worker     } else if (AddrMode == ARMII::AddrMode5) {
569*9880d681SAndroid Build Coastguard Worker       // VFP address mode.
570*9880d681SAndroid Build Coastguard Worker       const MachineOperand &OffOp = MI.getOperand(FrameRegIdx+1);
571*9880d681SAndroid Build Coastguard Worker       int InstrOffs = ARM_AM::getAM5Offset(OffOp.getImm());
572*9880d681SAndroid Build Coastguard Worker       if (ARM_AM::getAM5Op(OffOp.getImm()) == ARM_AM::sub)
573*9880d681SAndroid Build Coastguard Worker         InstrOffs *= -1;
574*9880d681SAndroid Build Coastguard Worker       NumBits = 8;
575*9880d681SAndroid Build Coastguard Worker       Scale = 4;
576*9880d681SAndroid Build Coastguard Worker       Offset += InstrOffs * 4;
577*9880d681SAndroid Build Coastguard Worker       assert((Offset & (Scale-1)) == 0 && "Can't encode this offset!");
578*9880d681SAndroid Build Coastguard Worker       if (Offset < 0) {
579*9880d681SAndroid Build Coastguard Worker         Offset = -Offset;
580*9880d681SAndroid Build Coastguard Worker         isSub = true;
581*9880d681SAndroid Build Coastguard Worker       }
582*9880d681SAndroid Build Coastguard Worker     } else if (AddrMode == ARMII::AddrModeT2_i8s4) {
583*9880d681SAndroid Build Coastguard Worker       Offset += MI.getOperand(FrameRegIdx + 1).getImm() * 4;
584*9880d681SAndroid Build Coastguard Worker       NumBits = 10; // 8 bits scaled by 4
585*9880d681SAndroid Build Coastguard Worker       // MCInst operand expects already scaled value.
586*9880d681SAndroid Build Coastguard Worker       Scale = 1;
587*9880d681SAndroid Build Coastguard Worker       assert((Offset & 3) == 0 && "Can't encode this offset!");
588*9880d681SAndroid Build Coastguard Worker     } else {
589*9880d681SAndroid Build Coastguard Worker       llvm_unreachable("Unsupported addressing mode!");
590*9880d681SAndroid Build Coastguard Worker     }
591*9880d681SAndroid Build Coastguard Worker 
592*9880d681SAndroid Build Coastguard Worker     if (NewOpc != Opcode)
593*9880d681SAndroid Build Coastguard Worker       MI.setDesc(TII.get(NewOpc));
594*9880d681SAndroid Build Coastguard Worker 
595*9880d681SAndroid Build Coastguard Worker     MachineOperand &ImmOp = MI.getOperand(FrameRegIdx+1);
596*9880d681SAndroid Build Coastguard Worker 
597*9880d681SAndroid Build Coastguard Worker     // Attempt to fold address computation
598*9880d681SAndroid Build Coastguard Worker     // Common case: small offset, fits into instruction.
599*9880d681SAndroid Build Coastguard Worker     int ImmedOffset = Offset / Scale;
600*9880d681SAndroid Build Coastguard Worker     unsigned Mask = (1 << NumBits) - 1;
601*9880d681SAndroid Build Coastguard Worker     if ((unsigned)Offset <= Mask * Scale) {
602*9880d681SAndroid Build Coastguard Worker       // Replace the FrameIndex with fp/sp
603*9880d681SAndroid Build Coastguard Worker       MI.getOperand(FrameRegIdx).ChangeToRegister(FrameReg, false);
604*9880d681SAndroid Build Coastguard Worker       if (isSub) {
605*9880d681SAndroid Build Coastguard Worker         if (AddrMode == ARMII::AddrMode5)
606*9880d681SAndroid Build Coastguard Worker           // FIXME: Not consistent.
607*9880d681SAndroid Build Coastguard Worker           ImmedOffset |= 1 << NumBits;
608*9880d681SAndroid Build Coastguard Worker         else
609*9880d681SAndroid Build Coastguard Worker           ImmedOffset = -ImmedOffset;
610*9880d681SAndroid Build Coastguard Worker       }
611*9880d681SAndroid Build Coastguard Worker       ImmOp.ChangeToImmediate(ImmedOffset);
612*9880d681SAndroid Build Coastguard Worker       Offset = 0;
613*9880d681SAndroid Build Coastguard Worker       return true;
614*9880d681SAndroid Build Coastguard Worker     }
615*9880d681SAndroid Build Coastguard Worker 
616*9880d681SAndroid Build Coastguard Worker     // Otherwise, offset doesn't fit. Pull in what we can to simplify
617*9880d681SAndroid Build Coastguard Worker     ImmedOffset = ImmedOffset & Mask;
618*9880d681SAndroid Build Coastguard Worker     if (isSub) {
619*9880d681SAndroid Build Coastguard Worker       if (AddrMode == ARMII::AddrMode5)
620*9880d681SAndroid Build Coastguard Worker         // FIXME: Not consistent.
621*9880d681SAndroid Build Coastguard Worker         ImmedOffset |= 1 << NumBits;
622*9880d681SAndroid Build Coastguard Worker       else {
623*9880d681SAndroid Build Coastguard Worker         ImmedOffset = -ImmedOffset;
624*9880d681SAndroid Build Coastguard Worker         if (ImmedOffset == 0)
625*9880d681SAndroid Build Coastguard Worker           // Change the opcode back if the encoded offset is zero.
626*9880d681SAndroid Build Coastguard Worker           MI.setDesc(TII.get(positiveOffsetOpcode(NewOpc)));
627*9880d681SAndroid Build Coastguard Worker       }
628*9880d681SAndroid Build Coastguard Worker     }
629*9880d681SAndroid Build Coastguard Worker     ImmOp.ChangeToImmediate(ImmedOffset);
630*9880d681SAndroid Build Coastguard Worker     Offset &= ~(Mask*Scale);
631*9880d681SAndroid Build Coastguard Worker   }
632*9880d681SAndroid Build Coastguard Worker 
633*9880d681SAndroid Build Coastguard Worker   Offset = (isSub) ? -Offset : Offset;
634*9880d681SAndroid Build Coastguard Worker   return Offset == 0;
635*9880d681SAndroid Build Coastguard Worker }
636*9880d681SAndroid Build Coastguard Worker 
getITInstrPredicate(const MachineInstr & MI,unsigned & PredReg)637*9880d681SAndroid Build Coastguard Worker ARMCC::CondCodes llvm::getITInstrPredicate(const MachineInstr &MI,
638*9880d681SAndroid Build Coastguard Worker                                            unsigned &PredReg) {
639*9880d681SAndroid Build Coastguard Worker   unsigned Opc = MI.getOpcode();
640*9880d681SAndroid Build Coastguard Worker   if (Opc == ARM::tBcc || Opc == ARM::t2Bcc)
641*9880d681SAndroid Build Coastguard Worker     return ARMCC::AL;
642*9880d681SAndroid Build Coastguard Worker   return getInstrPredicate(MI, PredReg);
643*9880d681SAndroid Build Coastguard Worker }
644