1*9880d681SAndroid Build Coastguard Worker //===-- ARM/ARMMCCodeEmitter.cpp - Convert ARM code to machine code -------===//
2*9880d681SAndroid Build Coastguard Worker //
3*9880d681SAndroid Build Coastguard Worker // The LLVM Compiler Infrastructure
4*9880d681SAndroid Build Coastguard Worker //
5*9880d681SAndroid Build Coastguard Worker // This file is distributed under the University of Illinois Open Source
6*9880d681SAndroid Build Coastguard Worker // License. See LICENSE.TXT for details.
7*9880d681SAndroid Build Coastguard Worker //
8*9880d681SAndroid Build Coastguard Worker //===----------------------------------------------------------------------===//
9*9880d681SAndroid Build Coastguard Worker //
10*9880d681SAndroid Build Coastguard Worker // This file implements the ARMMCCodeEmitter class.
11*9880d681SAndroid Build Coastguard Worker //
12*9880d681SAndroid Build Coastguard Worker //===----------------------------------------------------------------------===//
13*9880d681SAndroid Build Coastguard Worker
14*9880d681SAndroid Build Coastguard Worker #include "MCTargetDesc/ARMMCTargetDesc.h"
15*9880d681SAndroid Build Coastguard Worker #include "MCTargetDesc/ARMAddressingModes.h"
16*9880d681SAndroid Build Coastguard Worker #include "MCTargetDesc/ARMBaseInfo.h"
17*9880d681SAndroid Build Coastguard Worker #include "MCTargetDesc/ARMFixupKinds.h"
18*9880d681SAndroid Build Coastguard Worker #include "MCTargetDesc/ARMMCExpr.h"
19*9880d681SAndroid Build Coastguard Worker #include "llvm/ADT/APFloat.h"
20*9880d681SAndroid Build Coastguard Worker #include "llvm/ADT/Statistic.h"
21*9880d681SAndroid Build Coastguard Worker #include "llvm/MC/MCCodeEmitter.h"
22*9880d681SAndroid Build Coastguard Worker #include "llvm/MC/MCContext.h"
23*9880d681SAndroid Build Coastguard Worker #include "llvm/MC/MCExpr.h"
24*9880d681SAndroid Build Coastguard Worker #include "llvm/MC/MCInst.h"
25*9880d681SAndroid Build Coastguard Worker #include "llvm/MC/MCInstrInfo.h"
26*9880d681SAndroid Build Coastguard Worker #include "llvm/MC/MCRegisterInfo.h"
27*9880d681SAndroid Build Coastguard Worker #include "llvm/MC/MCSubtargetInfo.h"
28*9880d681SAndroid Build Coastguard Worker #include "llvm/Support/ErrorHandling.h"
29*9880d681SAndroid Build Coastguard Worker #include "llvm/Support/raw_ostream.h"
30*9880d681SAndroid Build Coastguard Worker
31*9880d681SAndroid Build Coastguard Worker using namespace llvm;
32*9880d681SAndroid Build Coastguard Worker
33*9880d681SAndroid Build Coastguard Worker #define DEBUG_TYPE "mccodeemitter"
34*9880d681SAndroid Build Coastguard Worker
35*9880d681SAndroid Build Coastguard Worker STATISTIC(MCNumEmitted, "Number of MC instructions emitted.");
36*9880d681SAndroid Build Coastguard Worker STATISTIC(MCNumCPRelocations, "Number of constant pool relocations created.");
37*9880d681SAndroid Build Coastguard Worker
38*9880d681SAndroid Build Coastguard Worker namespace {
39*9880d681SAndroid Build Coastguard Worker class ARMMCCodeEmitter : public MCCodeEmitter {
40*9880d681SAndroid Build Coastguard Worker ARMMCCodeEmitter(const ARMMCCodeEmitter &) = delete;
41*9880d681SAndroid Build Coastguard Worker void operator=(const ARMMCCodeEmitter &) = delete;
42*9880d681SAndroid Build Coastguard Worker const MCInstrInfo &MCII;
43*9880d681SAndroid Build Coastguard Worker const MCContext &CTX;
44*9880d681SAndroid Build Coastguard Worker bool IsLittleEndian;
45*9880d681SAndroid Build Coastguard Worker
46*9880d681SAndroid Build Coastguard Worker public:
ARMMCCodeEmitter(const MCInstrInfo & mcii,MCContext & ctx,bool IsLittle)47*9880d681SAndroid Build Coastguard Worker ARMMCCodeEmitter(const MCInstrInfo &mcii, MCContext &ctx, bool IsLittle)
48*9880d681SAndroid Build Coastguard Worker : MCII(mcii), CTX(ctx), IsLittleEndian(IsLittle) {
49*9880d681SAndroid Build Coastguard Worker }
50*9880d681SAndroid Build Coastguard Worker
~ARMMCCodeEmitter()51*9880d681SAndroid Build Coastguard Worker ~ARMMCCodeEmitter() override {}
52*9880d681SAndroid Build Coastguard Worker
isThumb(const MCSubtargetInfo & STI) const53*9880d681SAndroid Build Coastguard Worker bool isThumb(const MCSubtargetInfo &STI) const {
54*9880d681SAndroid Build Coastguard Worker return STI.getFeatureBits()[ARM::ModeThumb];
55*9880d681SAndroid Build Coastguard Worker }
isThumb2(const MCSubtargetInfo & STI) const56*9880d681SAndroid Build Coastguard Worker bool isThumb2(const MCSubtargetInfo &STI) const {
57*9880d681SAndroid Build Coastguard Worker return isThumb(STI) && STI.getFeatureBits()[ARM::FeatureThumb2];
58*9880d681SAndroid Build Coastguard Worker }
isTargetMachO(const MCSubtargetInfo & STI) const59*9880d681SAndroid Build Coastguard Worker bool isTargetMachO(const MCSubtargetInfo &STI) const {
60*9880d681SAndroid Build Coastguard Worker const Triple &TT = STI.getTargetTriple();
61*9880d681SAndroid Build Coastguard Worker return TT.isOSBinFormatMachO();
62*9880d681SAndroid Build Coastguard Worker }
63*9880d681SAndroid Build Coastguard Worker
64*9880d681SAndroid Build Coastguard Worker unsigned getMachineSoImmOpValue(unsigned SoImm) const;
65*9880d681SAndroid Build Coastguard Worker
66*9880d681SAndroid Build Coastguard Worker // getBinaryCodeForInstr - TableGen'erated function for getting the
67*9880d681SAndroid Build Coastguard Worker // binary encoding for an instruction.
68*9880d681SAndroid Build Coastguard Worker uint64_t getBinaryCodeForInstr(const MCInst &MI,
69*9880d681SAndroid Build Coastguard Worker SmallVectorImpl<MCFixup> &Fixups,
70*9880d681SAndroid Build Coastguard Worker const MCSubtargetInfo &STI) const;
71*9880d681SAndroid Build Coastguard Worker
72*9880d681SAndroid Build Coastguard Worker /// getMachineOpValue - Return binary encoding of operand. If the machine
73*9880d681SAndroid Build Coastguard Worker /// operand requires relocation, record the relocation and return zero.
74*9880d681SAndroid Build Coastguard Worker unsigned getMachineOpValue(const MCInst &MI,const MCOperand &MO,
75*9880d681SAndroid Build Coastguard Worker SmallVectorImpl<MCFixup> &Fixups,
76*9880d681SAndroid Build Coastguard Worker const MCSubtargetInfo &STI) const;
77*9880d681SAndroid Build Coastguard Worker
78*9880d681SAndroid Build Coastguard Worker /// getHiLo16ImmOpValue - Return the encoding for the hi / low 16-bit of
79*9880d681SAndroid Build Coastguard Worker /// the specified operand. This is used for operands with :lower16: and
80*9880d681SAndroid Build Coastguard Worker /// :upper16: prefixes.
81*9880d681SAndroid Build Coastguard Worker uint32_t getHiLo16ImmOpValue(const MCInst &MI, unsigned OpIdx,
82*9880d681SAndroid Build Coastguard Worker SmallVectorImpl<MCFixup> &Fixups,
83*9880d681SAndroid Build Coastguard Worker const MCSubtargetInfo &STI) const;
84*9880d681SAndroid Build Coastguard Worker
85*9880d681SAndroid Build Coastguard Worker bool EncodeAddrModeOpValues(const MCInst &MI, unsigned OpIdx,
86*9880d681SAndroid Build Coastguard Worker unsigned &Reg, unsigned &Imm,
87*9880d681SAndroid Build Coastguard Worker SmallVectorImpl<MCFixup> &Fixups,
88*9880d681SAndroid Build Coastguard Worker const MCSubtargetInfo &STI) const;
89*9880d681SAndroid Build Coastguard Worker
90*9880d681SAndroid Build Coastguard Worker /// getThumbBLTargetOpValue - Return encoding info for Thumb immediate
91*9880d681SAndroid Build Coastguard Worker /// BL branch target.
92*9880d681SAndroid Build Coastguard Worker uint32_t getThumbBLTargetOpValue(const MCInst &MI, unsigned OpIdx,
93*9880d681SAndroid Build Coastguard Worker SmallVectorImpl<MCFixup> &Fixups,
94*9880d681SAndroid Build Coastguard Worker const MCSubtargetInfo &STI) const;
95*9880d681SAndroid Build Coastguard Worker
96*9880d681SAndroid Build Coastguard Worker /// getThumbBLXTargetOpValue - Return encoding info for Thumb immediate
97*9880d681SAndroid Build Coastguard Worker /// BLX branch target.
98*9880d681SAndroid Build Coastguard Worker uint32_t getThumbBLXTargetOpValue(const MCInst &MI, unsigned OpIdx,
99*9880d681SAndroid Build Coastguard Worker SmallVectorImpl<MCFixup> &Fixups,
100*9880d681SAndroid Build Coastguard Worker const MCSubtargetInfo &STI) const;
101*9880d681SAndroid Build Coastguard Worker
102*9880d681SAndroid Build Coastguard Worker /// getThumbBRTargetOpValue - Return encoding info for Thumb branch target.
103*9880d681SAndroid Build Coastguard Worker uint32_t getThumbBRTargetOpValue(const MCInst &MI, unsigned OpIdx,
104*9880d681SAndroid Build Coastguard Worker SmallVectorImpl<MCFixup> &Fixups,
105*9880d681SAndroid Build Coastguard Worker const MCSubtargetInfo &STI) const;
106*9880d681SAndroid Build Coastguard Worker
107*9880d681SAndroid Build Coastguard Worker /// getThumbBCCTargetOpValue - Return encoding info for Thumb branch target.
108*9880d681SAndroid Build Coastguard Worker uint32_t getThumbBCCTargetOpValue(const MCInst &MI, unsigned OpIdx,
109*9880d681SAndroid Build Coastguard Worker SmallVectorImpl<MCFixup> &Fixups,
110*9880d681SAndroid Build Coastguard Worker const MCSubtargetInfo &STI) const;
111*9880d681SAndroid Build Coastguard Worker
112*9880d681SAndroid Build Coastguard Worker /// getThumbCBTargetOpValue - Return encoding info for Thumb branch target.
113*9880d681SAndroid Build Coastguard Worker uint32_t getThumbCBTargetOpValue(const MCInst &MI, unsigned OpIdx,
114*9880d681SAndroid Build Coastguard Worker SmallVectorImpl<MCFixup> &Fixups,
115*9880d681SAndroid Build Coastguard Worker const MCSubtargetInfo &STI) const;
116*9880d681SAndroid Build Coastguard Worker
117*9880d681SAndroid Build Coastguard Worker /// getBranchTargetOpValue - Return encoding info for 24-bit immediate
118*9880d681SAndroid Build Coastguard Worker /// branch target.
119*9880d681SAndroid Build Coastguard Worker uint32_t getBranchTargetOpValue(const MCInst &MI, unsigned OpIdx,
120*9880d681SAndroid Build Coastguard Worker SmallVectorImpl<MCFixup> &Fixups,
121*9880d681SAndroid Build Coastguard Worker const MCSubtargetInfo &STI) const;
122*9880d681SAndroid Build Coastguard Worker
123*9880d681SAndroid Build Coastguard Worker /// getThumbBranchTargetOpValue - Return encoding info for 24-bit
124*9880d681SAndroid Build Coastguard Worker /// immediate Thumb2 direct branch target.
125*9880d681SAndroid Build Coastguard Worker uint32_t getThumbBranchTargetOpValue(const MCInst &MI, unsigned OpIdx,
126*9880d681SAndroid Build Coastguard Worker SmallVectorImpl<MCFixup> &Fixups,
127*9880d681SAndroid Build Coastguard Worker const MCSubtargetInfo &STI) const;
128*9880d681SAndroid Build Coastguard Worker
129*9880d681SAndroid Build Coastguard Worker /// getARMBranchTargetOpValue - Return encoding info for 24-bit immediate
130*9880d681SAndroid Build Coastguard Worker /// branch target.
131*9880d681SAndroid Build Coastguard Worker uint32_t getARMBranchTargetOpValue(const MCInst &MI, unsigned OpIdx,
132*9880d681SAndroid Build Coastguard Worker SmallVectorImpl<MCFixup> &Fixups,
133*9880d681SAndroid Build Coastguard Worker const MCSubtargetInfo &STI) const;
134*9880d681SAndroid Build Coastguard Worker uint32_t getARMBLTargetOpValue(const MCInst &MI, unsigned OpIdx,
135*9880d681SAndroid Build Coastguard Worker SmallVectorImpl<MCFixup> &Fixups,
136*9880d681SAndroid Build Coastguard Worker const MCSubtargetInfo &STI) const;
137*9880d681SAndroid Build Coastguard Worker uint32_t getARMBLXTargetOpValue(const MCInst &MI, unsigned OpIdx,
138*9880d681SAndroid Build Coastguard Worker SmallVectorImpl<MCFixup> &Fixups,
139*9880d681SAndroid Build Coastguard Worker const MCSubtargetInfo &STI) const;
140*9880d681SAndroid Build Coastguard Worker
141*9880d681SAndroid Build Coastguard Worker /// getAdrLabelOpValue - Return encoding info for 12-bit immediate
142*9880d681SAndroid Build Coastguard Worker /// ADR label target.
143*9880d681SAndroid Build Coastguard Worker uint32_t getAdrLabelOpValue(const MCInst &MI, unsigned OpIdx,
144*9880d681SAndroid Build Coastguard Worker SmallVectorImpl<MCFixup> &Fixups,
145*9880d681SAndroid Build Coastguard Worker const MCSubtargetInfo &STI) const;
146*9880d681SAndroid Build Coastguard Worker uint32_t getThumbAdrLabelOpValue(const MCInst &MI, unsigned OpIdx,
147*9880d681SAndroid Build Coastguard Worker SmallVectorImpl<MCFixup> &Fixups,
148*9880d681SAndroid Build Coastguard Worker const MCSubtargetInfo &STI) const;
149*9880d681SAndroid Build Coastguard Worker uint32_t getT2AdrLabelOpValue(const MCInst &MI, unsigned OpIdx,
150*9880d681SAndroid Build Coastguard Worker SmallVectorImpl<MCFixup> &Fixups,
151*9880d681SAndroid Build Coastguard Worker const MCSubtargetInfo &STI) const;
152*9880d681SAndroid Build Coastguard Worker
153*9880d681SAndroid Build Coastguard Worker
154*9880d681SAndroid Build Coastguard Worker /// getAddrModeImm12OpValue - Return encoding info for 'reg +/- imm12'
155*9880d681SAndroid Build Coastguard Worker /// operand.
156*9880d681SAndroid Build Coastguard Worker uint32_t getAddrModeImm12OpValue(const MCInst &MI, unsigned OpIdx,
157*9880d681SAndroid Build Coastguard Worker SmallVectorImpl<MCFixup> &Fixups,
158*9880d681SAndroid Build Coastguard Worker const MCSubtargetInfo &STI) const;
159*9880d681SAndroid Build Coastguard Worker
160*9880d681SAndroid Build Coastguard Worker /// getThumbAddrModeRegRegOpValue - Return encoding for 'reg + reg' operand.
161*9880d681SAndroid Build Coastguard Worker uint32_t getThumbAddrModeRegRegOpValue(const MCInst &MI, unsigned OpIdx,
162*9880d681SAndroid Build Coastguard Worker SmallVectorImpl<MCFixup> &Fixups,
163*9880d681SAndroid Build Coastguard Worker const MCSubtargetInfo &STI) const;
164*9880d681SAndroid Build Coastguard Worker
165*9880d681SAndroid Build Coastguard Worker /// getT2AddrModeImm8s4OpValue - Return encoding info for 'reg +/- imm8<<2'
166*9880d681SAndroid Build Coastguard Worker /// operand.
167*9880d681SAndroid Build Coastguard Worker uint32_t getT2AddrModeImm8s4OpValue(const MCInst &MI, unsigned OpIdx,
168*9880d681SAndroid Build Coastguard Worker SmallVectorImpl<MCFixup> &Fixups,
169*9880d681SAndroid Build Coastguard Worker const MCSubtargetInfo &STI) const;
170*9880d681SAndroid Build Coastguard Worker
171*9880d681SAndroid Build Coastguard Worker /// getT2AddrModeImm0_1020s4OpValue - Return encoding info for 'reg + imm8<<2'
172*9880d681SAndroid Build Coastguard Worker /// operand.
173*9880d681SAndroid Build Coastguard Worker uint32_t getT2AddrModeImm0_1020s4OpValue(const MCInst &MI, unsigned OpIdx,
174*9880d681SAndroid Build Coastguard Worker SmallVectorImpl<MCFixup> &Fixups,
175*9880d681SAndroid Build Coastguard Worker const MCSubtargetInfo &STI) const;
176*9880d681SAndroid Build Coastguard Worker
177*9880d681SAndroid Build Coastguard Worker /// getT2Imm8s4OpValue - Return encoding info for '+/- imm8<<2'
178*9880d681SAndroid Build Coastguard Worker /// operand.
179*9880d681SAndroid Build Coastguard Worker uint32_t getT2Imm8s4OpValue(const MCInst &MI, unsigned OpIdx,
180*9880d681SAndroid Build Coastguard Worker SmallVectorImpl<MCFixup> &Fixups,
181*9880d681SAndroid Build Coastguard Worker const MCSubtargetInfo &STI) const;
182*9880d681SAndroid Build Coastguard Worker
183*9880d681SAndroid Build Coastguard Worker
184*9880d681SAndroid Build Coastguard Worker /// getLdStSORegOpValue - Return encoding info for 'reg +/- reg shop imm'
185*9880d681SAndroid Build Coastguard Worker /// operand as needed by load/store instructions.
186*9880d681SAndroid Build Coastguard Worker uint32_t getLdStSORegOpValue(const MCInst &MI, unsigned OpIdx,
187*9880d681SAndroid Build Coastguard Worker SmallVectorImpl<MCFixup> &Fixups,
188*9880d681SAndroid Build Coastguard Worker const MCSubtargetInfo &STI) const;
189*9880d681SAndroid Build Coastguard Worker
190*9880d681SAndroid Build Coastguard Worker /// getLdStmModeOpValue - Return encoding for load/store multiple mode.
getLdStmModeOpValue(const MCInst & MI,unsigned OpIdx,SmallVectorImpl<MCFixup> & Fixups,const MCSubtargetInfo & STI) const191*9880d681SAndroid Build Coastguard Worker uint32_t getLdStmModeOpValue(const MCInst &MI, unsigned OpIdx,
192*9880d681SAndroid Build Coastguard Worker SmallVectorImpl<MCFixup> &Fixups,
193*9880d681SAndroid Build Coastguard Worker const MCSubtargetInfo &STI) const {
194*9880d681SAndroid Build Coastguard Worker ARM_AM::AMSubMode Mode = (ARM_AM::AMSubMode)MI.getOperand(OpIdx).getImm();
195*9880d681SAndroid Build Coastguard Worker switch (Mode) {
196*9880d681SAndroid Build Coastguard Worker default: llvm_unreachable("Unknown addressing sub-mode!");
197*9880d681SAndroid Build Coastguard Worker case ARM_AM::da: return 0;
198*9880d681SAndroid Build Coastguard Worker case ARM_AM::ia: return 1;
199*9880d681SAndroid Build Coastguard Worker case ARM_AM::db: return 2;
200*9880d681SAndroid Build Coastguard Worker case ARM_AM::ib: return 3;
201*9880d681SAndroid Build Coastguard Worker }
202*9880d681SAndroid Build Coastguard Worker }
203*9880d681SAndroid Build Coastguard Worker /// getShiftOp - Return the shift opcode (bit[6:5]) of the immediate value.
204*9880d681SAndroid Build Coastguard Worker ///
getShiftOp(ARM_AM::ShiftOpc ShOpc) const205*9880d681SAndroid Build Coastguard Worker unsigned getShiftOp(ARM_AM::ShiftOpc ShOpc) const {
206*9880d681SAndroid Build Coastguard Worker switch (ShOpc) {
207*9880d681SAndroid Build Coastguard Worker case ARM_AM::no_shift:
208*9880d681SAndroid Build Coastguard Worker case ARM_AM::lsl: return 0;
209*9880d681SAndroid Build Coastguard Worker case ARM_AM::lsr: return 1;
210*9880d681SAndroid Build Coastguard Worker case ARM_AM::asr: return 2;
211*9880d681SAndroid Build Coastguard Worker case ARM_AM::ror:
212*9880d681SAndroid Build Coastguard Worker case ARM_AM::rrx: return 3;
213*9880d681SAndroid Build Coastguard Worker }
214*9880d681SAndroid Build Coastguard Worker llvm_unreachable("Invalid ShiftOpc!");
215*9880d681SAndroid Build Coastguard Worker }
216*9880d681SAndroid Build Coastguard Worker
217*9880d681SAndroid Build Coastguard Worker /// getAddrMode2OffsetOpValue - Return encoding for am2offset operands.
218*9880d681SAndroid Build Coastguard Worker uint32_t getAddrMode2OffsetOpValue(const MCInst &MI, unsigned OpIdx,
219*9880d681SAndroid Build Coastguard Worker SmallVectorImpl<MCFixup> &Fixups,
220*9880d681SAndroid Build Coastguard Worker const MCSubtargetInfo &STI) const;
221*9880d681SAndroid Build Coastguard Worker
222*9880d681SAndroid Build Coastguard Worker /// getPostIdxRegOpValue - Return encoding for postidx_reg operands.
223*9880d681SAndroid Build Coastguard Worker uint32_t getPostIdxRegOpValue(const MCInst &MI, unsigned OpIdx,
224*9880d681SAndroid Build Coastguard Worker SmallVectorImpl<MCFixup> &Fixups,
225*9880d681SAndroid Build Coastguard Worker const MCSubtargetInfo &STI) const;
226*9880d681SAndroid Build Coastguard Worker
227*9880d681SAndroid Build Coastguard Worker /// getAddrMode3OffsetOpValue - Return encoding for am3offset operands.
228*9880d681SAndroid Build Coastguard Worker uint32_t getAddrMode3OffsetOpValue(const MCInst &MI, unsigned OpIdx,
229*9880d681SAndroid Build Coastguard Worker SmallVectorImpl<MCFixup> &Fixups,
230*9880d681SAndroid Build Coastguard Worker const MCSubtargetInfo &STI) const;
231*9880d681SAndroid Build Coastguard Worker
232*9880d681SAndroid Build Coastguard Worker /// getAddrMode3OpValue - Return encoding for addrmode3 operands.
233*9880d681SAndroid Build Coastguard Worker uint32_t getAddrMode3OpValue(const MCInst &MI, unsigned OpIdx,
234*9880d681SAndroid Build Coastguard Worker SmallVectorImpl<MCFixup> &Fixups,
235*9880d681SAndroid Build Coastguard Worker const MCSubtargetInfo &STI) const;
236*9880d681SAndroid Build Coastguard Worker
237*9880d681SAndroid Build Coastguard Worker /// getAddrModeThumbSPOpValue - Return encoding info for 'reg +/- imm12'
238*9880d681SAndroid Build Coastguard Worker /// operand.
239*9880d681SAndroid Build Coastguard Worker uint32_t getAddrModeThumbSPOpValue(const MCInst &MI, unsigned OpIdx,
240*9880d681SAndroid Build Coastguard Worker SmallVectorImpl<MCFixup> &Fixups,
241*9880d681SAndroid Build Coastguard Worker const MCSubtargetInfo &STI) const;
242*9880d681SAndroid Build Coastguard Worker
243*9880d681SAndroid Build Coastguard Worker /// getAddrModeISOpValue - Encode the t_addrmode_is# operands.
244*9880d681SAndroid Build Coastguard Worker uint32_t getAddrModeISOpValue(const MCInst &MI, unsigned OpIdx,
245*9880d681SAndroid Build Coastguard Worker SmallVectorImpl<MCFixup> &Fixups,
246*9880d681SAndroid Build Coastguard Worker const MCSubtargetInfo &STI) const;
247*9880d681SAndroid Build Coastguard Worker
248*9880d681SAndroid Build Coastguard Worker /// getAddrModePCOpValue - Return encoding for t_addrmode_pc operands.
249*9880d681SAndroid Build Coastguard Worker uint32_t getAddrModePCOpValue(const MCInst &MI, unsigned OpIdx,
250*9880d681SAndroid Build Coastguard Worker SmallVectorImpl<MCFixup> &Fixups,
251*9880d681SAndroid Build Coastguard Worker const MCSubtargetInfo &STI) const;
252*9880d681SAndroid Build Coastguard Worker
253*9880d681SAndroid Build Coastguard Worker /// getAddrMode5OpValue - Return encoding info for 'reg +/- (imm8 << 2)' operand.
254*9880d681SAndroid Build Coastguard Worker uint32_t getAddrMode5OpValue(const MCInst &MI, unsigned OpIdx,
255*9880d681SAndroid Build Coastguard Worker SmallVectorImpl<MCFixup> &Fixups,
256*9880d681SAndroid Build Coastguard Worker const MCSubtargetInfo &STI) const;
257*9880d681SAndroid Build Coastguard Worker
258*9880d681SAndroid Build Coastguard Worker /// getAddrMode5FP16OpValue - Return encoding info for 'reg +/- (imm8 << 1)' operand.
259*9880d681SAndroid Build Coastguard Worker uint32_t getAddrMode5FP16OpValue(const MCInst &MI, unsigned OpIdx,
260*9880d681SAndroid Build Coastguard Worker SmallVectorImpl<MCFixup> &Fixups,
261*9880d681SAndroid Build Coastguard Worker const MCSubtargetInfo &STI) const;
262*9880d681SAndroid Build Coastguard Worker
263*9880d681SAndroid Build Coastguard Worker /// getCCOutOpValue - Return encoding of the 's' bit.
getCCOutOpValue(const MCInst & MI,unsigned Op,SmallVectorImpl<MCFixup> & Fixups,const MCSubtargetInfo & STI) const264*9880d681SAndroid Build Coastguard Worker unsigned getCCOutOpValue(const MCInst &MI, unsigned Op,
265*9880d681SAndroid Build Coastguard Worker SmallVectorImpl<MCFixup> &Fixups,
266*9880d681SAndroid Build Coastguard Worker const MCSubtargetInfo &STI) const {
267*9880d681SAndroid Build Coastguard Worker // The operand is either reg0 or CPSR. The 's' bit is encoded as '0' or
268*9880d681SAndroid Build Coastguard Worker // '1' respectively.
269*9880d681SAndroid Build Coastguard Worker return MI.getOperand(Op).getReg() == ARM::CPSR;
270*9880d681SAndroid Build Coastguard Worker }
271*9880d681SAndroid Build Coastguard Worker
272*9880d681SAndroid Build Coastguard Worker /// getSOImmOpValue - Return an encoded 12-bit shifted-immediate value.
getSOImmOpValue(const MCInst & MI,unsigned Op,SmallVectorImpl<MCFixup> & Fixups,const MCSubtargetInfo & STI) const273*9880d681SAndroid Build Coastguard Worker unsigned getSOImmOpValue(const MCInst &MI, unsigned Op,
274*9880d681SAndroid Build Coastguard Worker SmallVectorImpl<MCFixup> &Fixups,
275*9880d681SAndroid Build Coastguard Worker const MCSubtargetInfo &STI) const {
276*9880d681SAndroid Build Coastguard Worker
277*9880d681SAndroid Build Coastguard Worker const MCOperand &MO = MI.getOperand(Op);
278*9880d681SAndroid Build Coastguard Worker
279*9880d681SAndroid Build Coastguard Worker // We expect MO to be an immediate or an expression,
280*9880d681SAndroid Build Coastguard Worker // if it is an immediate - that's fine, just encode the value.
281*9880d681SAndroid Build Coastguard Worker // Otherwise - create a Fixup.
282*9880d681SAndroid Build Coastguard Worker if (MO.isExpr()) {
283*9880d681SAndroid Build Coastguard Worker const MCExpr *Expr = MO.getExpr();
284*9880d681SAndroid Build Coastguard Worker // In instruction code this value always encoded as lowest 12 bits,
285*9880d681SAndroid Build Coastguard Worker // so we don't have to perform any specific adjustments.
286*9880d681SAndroid Build Coastguard Worker // Due to requirements of relocatable records we have to use FK_Data_4.
287*9880d681SAndroid Build Coastguard Worker // See ARMELFObjectWriter::ExplicitRelSym and
288*9880d681SAndroid Build Coastguard Worker // ARMELFObjectWriter::GetRelocTypeInner for more details.
289*9880d681SAndroid Build Coastguard Worker MCFixupKind Kind = MCFixupKind(FK_Data_4);
290*9880d681SAndroid Build Coastguard Worker Fixups.push_back(MCFixup::create(0, Expr, Kind, MI.getLoc()));
291*9880d681SAndroid Build Coastguard Worker return 0;
292*9880d681SAndroid Build Coastguard Worker }
293*9880d681SAndroid Build Coastguard Worker
294*9880d681SAndroid Build Coastguard Worker unsigned SoImm = MO.getImm();
295*9880d681SAndroid Build Coastguard Worker int SoImmVal = ARM_AM::getSOImmVal(SoImm);
296*9880d681SAndroid Build Coastguard Worker assert(SoImmVal != -1 && "Not a valid so_imm value!");
297*9880d681SAndroid Build Coastguard Worker
298*9880d681SAndroid Build Coastguard Worker // Encode rotate_imm.
299*9880d681SAndroid Build Coastguard Worker unsigned Binary = (ARM_AM::getSOImmValRot((unsigned)SoImmVal) >> 1)
300*9880d681SAndroid Build Coastguard Worker << ARMII::SoRotImmShift;
301*9880d681SAndroid Build Coastguard Worker
302*9880d681SAndroid Build Coastguard Worker // Encode immed_8.
303*9880d681SAndroid Build Coastguard Worker Binary |= ARM_AM::getSOImmValImm((unsigned)SoImmVal);
304*9880d681SAndroid Build Coastguard Worker return Binary;
305*9880d681SAndroid Build Coastguard Worker }
306*9880d681SAndroid Build Coastguard Worker
getModImmOpValue(const MCInst & MI,unsigned Op,SmallVectorImpl<MCFixup> & Fixups,const MCSubtargetInfo & ST) const307*9880d681SAndroid Build Coastguard Worker unsigned getModImmOpValue(const MCInst &MI, unsigned Op,
308*9880d681SAndroid Build Coastguard Worker SmallVectorImpl<MCFixup> &Fixups,
309*9880d681SAndroid Build Coastguard Worker const MCSubtargetInfo &ST) const {
310*9880d681SAndroid Build Coastguard Worker const MCOperand &MO = MI.getOperand(Op);
311*9880d681SAndroid Build Coastguard Worker
312*9880d681SAndroid Build Coastguard Worker // Support for fixups (MCFixup)
313*9880d681SAndroid Build Coastguard Worker if (MO.isExpr()) {
314*9880d681SAndroid Build Coastguard Worker const MCExpr *Expr = MO.getExpr();
315*9880d681SAndroid Build Coastguard Worker // Fixups resolve to plain values that need to be encoded.
316*9880d681SAndroid Build Coastguard Worker MCFixupKind Kind = MCFixupKind(ARM::fixup_arm_mod_imm);
317*9880d681SAndroid Build Coastguard Worker Fixups.push_back(MCFixup::create(0, Expr, Kind, MI.getLoc()));
318*9880d681SAndroid Build Coastguard Worker return 0;
319*9880d681SAndroid Build Coastguard Worker }
320*9880d681SAndroid Build Coastguard Worker
321*9880d681SAndroid Build Coastguard Worker // Immediate is already in its encoded format
322*9880d681SAndroid Build Coastguard Worker return MO.getImm();
323*9880d681SAndroid Build Coastguard Worker }
324*9880d681SAndroid Build Coastguard Worker
325*9880d681SAndroid Build Coastguard Worker /// getT2SOImmOpValue - Return an encoded 12-bit shifted-immediate value.
getT2SOImmOpValue(const MCInst & MI,unsigned Op,SmallVectorImpl<MCFixup> & Fixups,const MCSubtargetInfo & STI) const326*9880d681SAndroid Build Coastguard Worker unsigned getT2SOImmOpValue(const MCInst &MI, unsigned Op,
327*9880d681SAndroid Build Coastguard Worker SmallVectorImpl<MCFixup> &Fixups,
328*9880d681SAndroid Build Coastguard Worker const MCSubtargetInfo &STI) const {
329*9880d681SAndroid Build Coastguard Worker unsigned SoImm = MI.getOperand(Op).getImm();
330*9880d681SAndroid Build Coastguard Worker unsigned Encoded = ARM_AM::getT2SOImmVal(SoImm);
331*9880d681SAndroid Build Coastguard Worker assert(Encoded != ~0U && "Not a Thumb2 so_imm value?");
332*9880d681SAndroid Build Coastguard Worker return Encoded;
333*9880d681SAndroid Build Coastguard Worker }
334*9880d681SAndroid Build Coastguard Worker
335*9880d681SAndroid Build Coastguard Worker unsigned getT2AddrModeSORegOpValue(const MCInst &MI, unsigned OpNum,
336*9880d681SAndroid Build Coastguard Worker SmallVectorImpl<MCFixup> &Fixups,
337*9880d681SAndroid Build Coastguard Worker const MCSubtargetInfo &STI) const;
338*9880d681SAndroid Build Coastguard Worker unsigned getT2AddrModeImm8OpValue(const MCInst &MI, unsigned OpNum,
339*9880d681SAndroid Build Coastguard Worker SmallVectorImpl<MCFixup> &Fixups,
340*9880d681SAndroid Build Coastguard Worker const MCSubtargetInfo &STI) const;
341*9880d681SAndroid Build Coastguard Worker unsigned getT2AddrModeImm8OffsetOpValue(const MCInst &MI, unsigned OpNum,
342*9880d681SAndroid Build Coastguard Worker SmallVectorImpl<MCFixup> &Fixups,
343*9880d681SAndroid Build Coastguard Worker const MCSubtargetInfo &STI) const;
344*9880d681SAndroid Build Coastguard Worker
345*9880d681SAndroid Build Coastguard Worker /// getSORegOpValue - Return an encoded so_reg shifted register value.
346*9880d681SAndroid Build Coastguard Worker unsigned getSORegRegOpValue(const MCInst &MI, unsigned Op,
347*9880d681SAndroid Build Coastguard Worker SmallVectorImpl<MCFixup> &Fixups,
348*9880d681SAndroid Build Coastguard Worker const MCSubtargetInfo &STI) const;
349*9880d681SAndroid Build Coastguard Worker unsigned getSORegImmOpValue(const MCInst &MI, unsigned Op,
350*9880d681SAndroid Build Coastguard Worker SmallVectorImpl<MCFixup> &Fixups,
351*9880d681SAndroid Build Coastguard Worker const MCSubtargetInfo &STI) const;
352*9880d681SAndroid Build Coastguard Worker unsigned getT2SORegOpValue(const MCInst &MI, unsigned Op,
353*9880d681SAndroid Build Coastguard Worker SmallVectorImpl<MCFixup> &Fixups,
354*9880d681SAndroid Build Coastguard Worker const MCSubtargetInfo &STI) const;
355*9880d681SAndroid Build Coastguard Worker
getNEONVcvtImm32OpValue(const MCInst & MI,unsigned Op,SmallVectorImpl<MCFixup> & Fixups,const MCSubtargetInfo & STI) const356*9880d681SAndroid Build Coastguard Worker unsigned getNEONVcvtImm32OpValue(const MCInst &MI, unsigned Op,
357*9880d681SAndroid Build Coastguard Worker SmallVectorImpl<MCFixup> &Fixups,
358*9880d681SAndroid Build Coastguard Worker const MCSubtargetInfo &STI) const {
359*9880d681SAndroid Build Coastguard Worker return 64 - MI.getOperand(Op).getImm();
360*9880d681SAndroid Build Coastguard Worker }
361*9880d681SAndroid Build Coastguard Worker
362*9880d681SAndroid Build Coastguard Worker unsigned getBitfieldInvertedMaskOpValue(const MCInst &MI, unsigned Op,
363*9880d681SAndroid Build Coastguard Worker SmallVectorImpl<MCFixup> &Fixups,
364*9880d681SAndroid Build Coastguard Worker const MCSubtargetInfo &STI) const;
365*9880d681SAndroid Build Coastguard Worker
366*9880d681SAndroid Build Coastguard Worker unsigned getRegisterListOpValue(const MCInst &MI, unsigned Op,
367*9880d681SAndroid Build Coastguard Worker SmallVectorImpl<MCFixup> &Fixups,
368*9880d681SAndroid Build Coastguard Worker const MCSubtargetInfo &STI) const;
369*9880d681SAndroid Build Coastguard Worker unsigned getAddrMode6AddressOpValue(const MCInst &MI, unsigned Op,
370*9880d681SAndroid Build Coastguard Worker SmallVectorImpl<MCFixup> &Fixups,
371*9880d681SAndroid Build Coastguard Worker const MCSubtargetInfo &STI) const;
372*9880d681SAndroid Build Coastguard Worker unsigned getAddrMode6OneLane32AddressOpValue(const MCInst &MI, unsigned Op,
373*9880d681SAndroid Build Coastguard Worker SmallVectorImpl<MCFixup> &Fixups,
374*9880d681SAndroid Build Coastguard Worker const MCSubtargetInfo &STI) const;
375*9880d681SAndroid Build Coastguard Worker unsigned getAddrMode6DupAddressOpValue(const MCInst &MI, unsigned Op,
376*9880d681SAndroid Build Coastguard Worker SmallVectorImpl<MCFixup> &Fixups,
377*9880d681SAndroid Build Coastguard Worker const MCSubtargetInfo &STI) const;
378*9880d681SAndroid Build Coastguard Worker unsigned getAddrMode6OffsetOpValue(const MCInst &MI, unsigned Op,
379*9880d681SAndroid Build Coastguard Worker SmallVectorImpl<MCFixup> &Fixups,
380*9880d681SAndroid Build Coastguard Worker const MCSubtargetInfo &STI) const;
381*9880d681SAndroid Build Coastguard Worker
382*9880d681SAndroid Build Coastguard Worker unsigned getShiftRight8Imm(const MCInst &MI, unsigned Op,
383*9880d681SAndroid Build Coastguard Worker SmallVectorImpl<MCFixup> &Fixups,
384*9880d681SAndroid Build Coastguard Worker const MCSubtargetInfo &STI) const;
385*9880d681SAndroid Build Coastguard Worker unsigned getShiftRight16Imm(const MCInst &MI, unsigned Op,
386*9880d681SAndroid Build Coastguard Worker SmallVectorImpl<MCFixup> &Fixups,
387*9880d681SAndroid Build Coastguard Worker const MCSubtargetInfo &STI) const;
388*9880d681SAndroid Build Coastguard Worker unsigned getShiftRight32Imm(const MCInst &MI, unsigned Op,
389*9880d681SAndroid Build Coastguard Worker SmallVectorImpl<MCFixup> &Fixups,
390*9880d681SAndroid Build Coastguard Worker const MCSubtargetInfo &STI) const;
391*9880d681SAndroid Build Coastguard Worker unsigned getShiftRight64Imm(const MCInst &MI, unsigned Op,
392*9880d681SAndroid Build Coastguard Worker SmallVectorImpl<MCFixup> &Fixups,
393*9880d681SAndroid Build Coastguard Worker const MCSubtargetInfo &STI) const;
394*9880d681SAndroid Build Coastguard Worker
395*9880d681SAndroid Build Coastguard Worker unsigned getThumbSRImmOpValue(const MCInst &MI, unsigned Op,
396*9880d681SAndroid Build Coastguard Worker SmallVectorImpl<MCFixup> &Fixups,
397*9880d681SAndroid Build Coastguard Worker const MCSubtargetInfo &STI) const;
398*9880d681SAndroid Build Coastguard Worker
399*9880d681SAndroid Build Coastguard Worker unsigned NEONThumb2DataIPostEncoder(const MCInst &MI,
400*9880d681SAndroid Build Coastguard Worker unsigned EncodedValue,
401*9880d681SAndroid Build Coastguard Worker const MCSubtargetInfo &STI) const;
402*9880d681SAndroid Build Coastguard Worker unsigned NEONThumb2LoadStorePostEncoder(const MCInst &MI,
403*9880d681SAndroid Build Coastguard Worker unsigned EncodedValue,
404*9880d681SAndroid Build Coastguard Worker const MCSubtargetInfo &STI) const;
405*9880d681SAndroid Build Coastguard Worker unsigned NEONThumb2DupPostEncoder(const MCInst &MI,
406*9880d681SAndroid Build Coastguard Worker unsigned EncodedValue,
407*9880d681SAndroid Build Coastguard Worker const MCSubtargetInfo &STI) const;
408*9880d681SAndroid Build Coastguard Worker unsigned NEONThumb2V8PostEncoder(const MCInst &MI,
409*9880d681SAndroid Build Coastguard Worker unsigned EncodedValue,
410*9880d681SAndroid Build Coastguard Worker const MCSubtargetInfo &STI) const;
411*9880d681SAndroid Build Coastguard Worker
412*9880d681SAndroid Build Coastguard Worker unsigned VFPThumb2PostEncoder(const MCInst &MI,
413*9880d681SAndroid Build Coastguard Worker unsigned EncodedValue,
414*9880d681SAndroid Build Coastguard Worker const MCSubtargetInfo &STI) const;
415*9880d681SAndroid Build Coastguard Worker
EmitByte(unsigned char C,raw_ostream & OS) const416*9880d681SAndroid Build Coastguard Worker void EmitByte(unsigned char C, raw_ostream &OS) const {
417*9880d681SAndroid Build Coastguard Worker OS << (char)C;
418*9880d681SAndroid Build Coastguard Worker }
419*9880d681SAndroid Build Coastguard Worker
EmitConstant(uint64_t Val,unsigned Size,raw_ostream & OS) const420*9880d681SAndroid Build Coastguard Worker void EmitConstant(uint64_t Val, unsigned Size, raw_ostream &OS) const {
421*9880d681SAndroid Build Coastguard Worker // Output the constant in little endian byte order.
422*9880d681SAndroid Build Coastguard Worker for (unsigned i = 0; i != Size; ++i) {
423*9880d681SAndroid Build Coastguard Worker unsigned Shift = IsLittleEndian ? i * 8 : (Size - 1 - i) * 8;
424*9880d681SAndroid Build Coastguard Worker EmitByte((Val >> Shift) & 0xff, OS);
425*9880d681SAndroid Build Coastguard Worker }
426*9880d681SAndroid Build Coastguard Worker }
427*9880d681SAndroid Build Coastguard Worker
428*9880d681SAndroid Build Coastguard Worker void encodeInstruction(const MCInst &MI, raw_ostream &OS,
429*9880d681SAndroid Build Coastguard Worker SmallVectorImpl<MCFixup> &Fixups,
430*9880d681SAndroid Build Coastguard Worker const MCSubtargetInfo &STI) const override;
431*9880d681SAndroid Build Coastguard Worker };
432*9880d681SAndroid Build Coastguard Worker
433*9880d681SAndroid Build Coastguard Worker } // end anonymous namespace
434*9880d681SAndroid Build Coastguard Worker
createARMLEMCCodeEmitter(const MCInstrInfo & MCII,const MCRegisterInfo & MRI,MCContext & Ctx)435*9880d681SAndroid Build Coastguard Worker MCCodeEmitter *llvm::createARMLEMCCodeEmitter(const MCInstrInfo &MCII,
436*9880d681SAndroid Build Coastguard Worker const MCRegisterInfo &MRI,
437*9880d681SAndroid Build Coastguard Worker MCContext &Ctx) {
438*9880d681SAndroid Build Coastguard Worker return new ARMMCCodeEmitter(MCII, Ctx, true);
439*9880d681SAndroid Build Coastguard Worker }
440*9880d681SAndroid Build Coastguard Worker
createARMBEMCCodeEmitter(const MCInstrInfo & MCII,const MCRegisterInfo & MRI,MCContext & Ctx)441*9880d681SAndroid Build Coastguard Worker MCCodeEmitter *llvm::createARMBEMCCodeEmitter(const MCInstrInfo &MCII,
442*9880d681SAndroid Build Coastguard Worker const MCRegisterInfo &MRI,
443*9880d681SAndroid Build Coastguard Worker MCContext &Ctx) {
444*9880d681SAndroid Build Coastguard Worker return new ARMMCCodeEmitter(MCII, Ctx, false);
445*9880d681SAndroid Build Coastguard Worker }
446*9880d681SAndroid Build Coastguard Worker
447*9880d681SAndroid Build Coastguard Worker /// NEONThumb2DataIPostEncoder - Post-process encoded NEON data-processing
448*9880d681SAndroid Build Coastguard Worker /// instructions, and rewrite them to their Thumb2 form if we are currently in
449*9880d681SAndroid Build Coastguard Worker /// Thumb2 mode.
NEONThumb2DataIPostEncoder(const MCInst & MI,unsigned EncodedValue,const MCSubtargetInfo & STI) const450*9880d681SAndroid Build Coastguard Worker unsigned ARMMCCodeEmitter::NEONThumb2DataIPostEncoder(const MCInst &MI,
451*9880d681SAndroid Build Coastguard Worker unsigned EncodedValue,
452*9880d681SAndroid Build Coastguard Worker const MCSubtargetInfo &STI) const {
453*9880d681SAndroid Build Coastguard Worker if (isThumb2(STI)) {
454*9880d681SAndroid Build Coastguard Worker // NEON Thumb2 data-processsing encodings are very simple: bit 24 is moved
455*9880d681SAndroid Build Coastguard Worker // to bit 12 of the high half-word (i.e. bit 28), and bits 27-24 are
456*9880d681SAndroid Build Coastguard Worker // set to 1111.
457*9880d681SAndroid Build Coastguard Worker unsigned Bit24 = EncodedValue & 0x01000000;
458*9880d681SAndroid Build Coastguard Worker unsigned Bit28 = Bit24 << 4;
459*9880d681SAndroid Build Coastguard Worker EncodedValue &= 0xEFFFFFFF;
460*9880d681SAndroid Build Coastguard Worker EncodedValue |= Bit28;
461*9880d681SAndroid Build Coastguard Worker EncodedValue |= 0x0F000000;
462*9880d681SAndroid Build Coastguard Worker }
463*9880d681SAndroid Build Coastguard Worker
464*9880d681SAndroid Build Coastguard Worker return EncodedValue;
465*9880d681SAndroid Build Coastguard Worker }
466*9880d681SAndroid Build Coastguard Worker
467*9880d681SAndroid Build Coastguard Worker /// NEONThumb2LoadStorePostEncoder - Post-process encoded NEON load/store
468*9880d681SAndroid Build Coastguard Worker /// instructions, and rewrite them to their Thumb2 form if we are currently in
469*9880d681SAndroid Build Coastguard Worker /// Thumb2 mode.
NEONThumb2LoadStorePostEncoder(const MCInst & MI,unsigned EncodedValue,const MCSubtargetInfo & STI) const470*9880d681SAndroid Build Coastguard Worker unsigned ARMMCCodeEmitter::NEONThumb2LoadStorePostEncoder(const MCInst &MI,
471*9880d681SAndroid Build Coastguard Worker unsigned EncodedValue,
472*9880d681SAndroid Build Coastguard Worker const MCSubtargetInfo &STI) const {
473*9880d681SAndroid Build Coastguard Worker if (isThumb2(STI)) {
474*9880d681SAndroid Build Coastguard Worker EncodedValue &= 0xF0FFFFFF;
475*9880d681SAndroid Build Coastguard Worker EncodedValue |= 0x09000000;
476*9880d681SAndroid Build Coastguard Worker }
477*9880d681SAndroid Build Coastguard Worker
478*9880d681SAndroid Build Coastguard Worker return EncodedValue;
479*9880d681SAndroid Build Coastguard Worker }
480*9880d681SAndroid Build Coastguard Worker
481*9880d681SAndroid Build Coastguard Worker /// NEONThumb2DupPostEncoder - Post-process encoded NEON vdup
482*9880d681SAndroid Build Coastguard Worker /// instructions, and rewrite them to their Thumb2 form if we are currently in
483*9880d681SAndroid Build Coastguard Worker /// Thumb2 mode.
NEONThumb2DupPostEncoder(const MCInst & MI,unsigned EncodedValue,const MCSubtargetInfo & STI) const484*9880d681SAndroid Build Coastguard Worker unsigned ARMMCCodeEmitter::NEONThumb2DupPostEncoder(const MCInst &MI,
485*9880d681SAndroid Build Coastguard Worker unsigned EncodedValue,
486*9880d681SAndroid Build Coastguard Worker const MCSubtargetInfo &STI) const {
487*9880d681SAndroid Build Coastguard Worker if (isThumb2(STI)) {
488*9880d681SAndroid Build Coastguard Worker EncodedValue &= 0x00FFFFFF;
489*9880d681SAndroid Build Coastguard Worker EncodedValue |= 0xEE000000;
490*9880d681SAndroid Build Coastguard Worker }
491*9880d681SAndroid Build Coastguard Worker
492*9880d681SAndroid Build Coastguard Worker return EncodedValue;
493*9880d681SAndroid Build Coastguard Worker }
494*9880d681SAndroid Build Coastguard Worker
495*9880d681SAndroid Build Coastguard Worker /// Post-process encoded NEON v8 instructions, and rewrite them to Thumb2 form
496*9880d681SAndroid Build Coastguard Worker /// if we are in Thumb2.
NEONThumb2V8PostEncoder(const MCInst & MI,unsigned EncodedValue,const MCSubtargetInfo & STI) const497*9880d681SAndroid Build Coastguard Worker unsigned ARMMCCodeEmitter::NEONThumb2V8PostEncoder(const MCInst &MI,
498*9880d681SAndroid Build Coastguard Worker unsigned EncodedValue,
499*9880d681SAndroid Build Coastguard Worker const MCSubtargetInfo &STI) const {
500*9880d681SAndroid Build Coastguard Worker if (isThumb2(STI)) {
501*9880d681SAndroid Build Coastguard Worker EncodedValue |= 0xC000000; // Set bits 27-26
502*9880d681SAndroid Build Coastguard Worker }
503*9880d681SAndroid Build Coastguard Worker
504*9880d681SAndroid Build Coastguard Worker return EncodedValue;
505*9880d681SAndroid Build Coastguard Worker }
506*9880d681SAndroid Build Coastguard Worker
507*9880d681SAndroid Build Coastguard Worker /// VFPThumb2PostEncoder - Post-process encoded VFP instructions and rewrite
508*9880d681SAndroid Build Coastguard Worker /// them to their Thumb2 form if we are currently in Thumb2 mode.
509*9880d681SAndroid Build Coastguard Worker unsigned ARMMCCodeEmitter::
VFPThumb2PostEncoder(const MCInst & MI,unsigned EncodedValue,const MCSubtargetInfo & STI) const510*9880d681SAndroid Build Coastguard Worker VFPThumb2PostEncoder(const MCInst &MI, unsigned EncodedValue,
511*9880d681SAndroid Build Coastguard Worker const MCSubtargetInfo &STI) const {
512*9880d681SAndroid Build Coastguard Worker if (isThumb2(STI)) {
513*9880d681SAndroid Build Coastguard Worker EncodedValue &= 0x0FFFFFFF;
514*9880d681SAndroid Build Coastguard Worker EncodedValue |= 0xE0000000;
515*9880d681SAndroid Build Coastguard Worker }
516*9880d681SAndroid Build Coastguard Worker return EncodedValue;
517*9880d681SAndroid Build Coastguard Worker }
518*9880d681SAndroid Build Coastguard Worker
519*9880d681SAndroid Build Coastguard Worker /// getMachineOpValue - Return binary encoding of operand. If the machine
520*9880d681SAndroid Build Coastguard Worker /// operand requires relocation, record the relocation and return zero.
521*9880d681SAndroid Build Coastguard Worker unsigned ARMMCCodeEmitter::
getMachineOpValue(const MCInst & MI,const MCOperand & MO,SmallVectorImpl<MCFixup> & Fixups,const MCSubtargetInfo & STI) const522*9880d681SAndroid Build Coastguard Worker getMachineOpValue(const MCInst &MI, const MCOperand &MO,
523*9880d681SAndroid Build Coastguard Worker SmallVectorImpl<MCFixup> &Fixups,
524*9880d681SAndroid Build Coastguard Worker const MCSubtargetInfo &STI) const {
525*9880d681SAndroid Build Coastguard Worker if (MO.isReg()) {
526*9880d681SAndroid Build Coastguard Worker unsigned Reg = MO.getReg();
527*9880d681SAndroid Build Coastguard Worker unsigned RegNo = CTX.getRegisterInfo()->getEncodingValue(Reg);
528*9880d681SAndroid Build Coastguard Worker
529*9880d681SAndroid Build Coastguard Worker // Q registers are encoded as 2x their register number.
530*9880d681SAndroid Build Coastguard Worker switch (Reg) {
531*9880d681SAndroid Build Coastguard Worker default:
532*9880d681SAndroid Build Coastguard Worker return RegNo;
533*9880d681SAndroid Build Coastguard Worker case ARM::Q0: case ARM::Q1: case ARM::Q2: case ARM::Q3:
534*9880d681SAndroid Build Coastguard Worker case ARM::Q4: case ARM::Q5: case ARM::Q6: case ARM::Q7:
535*9880d681SAndroid Build Coastguard Worker case ARM::Q8: case ARM::Q9: case ARM::Q10: case ARM::Q11:
536*9880d681SAndroid Build Coastguard Worker case ARM::Q12: case ARM::Q13: case ARM::Q14: case ARM::Q15:
537*9880d681SAndroid Build Coastguard Worker return 2 * RegNo;
538*9880d681SAndroid Build Coastguard Worker }
539*9880d681SAndroid Build Coastguard Worker } else if (MO.isImm()) {
540*9880d681SAndroid Build Coastguard Worker return static_cast<unsigned>(MO.getImm());
541*9880d681SAndroid Build Coastguard Worker } else if (MO.isFPImm()) {
542*9880d681SAndroid Build Coastguard Worker return static_cast<unsigned>(APFloat(MO.getFPImm())
543*9880d681SAndroid Build Coastguard Worker .bitcastToAPInt().getHiBits(32).getLimitedValue());
544*9880d681SAndroid Build Coastguard Worker }
545*9880d681SAndroid Build Coastguard Worker
546*9880d681SAndroid Build Coastguard Worker llvm_unreachable("Unable to encode MCOperand!");
547*9880d681SAndroid Build Coastguard Worker }
548*9880d681SAndroid Build Coastguard Worker
549*9880d681SAndroid Build Coastguard Worker /// getAddrModeImmOpValue - Return encoding info for 'reg +/- imm' operand.
550*9880d681SAndroid Build Coastguard Worker bool ARMMCCodeEmitter::
EncodeAddrModeOpValues(const MCInst & MI,unsigned OpIdx,unsigned & Reg,unsigned & Imm,SmallVectorImpl<MCFixup> & Fixups,const MCSubtargetInfo & STI) const551*9880d681SAndroid Build Coastguard Worker EncodeAddrModeOpValues(const MCInst &MI, unsigned OpIdx, unsigned &Reg,
552*9880d681SAndroid Build Coastguard Worker unsigned &Imm, SmallVectorImpl<MCFixup> &Fixups,
553*9880d681SAndroid Build Coastguard Worker const MCSubtargetInfo &STI) const {
554*9880d681SAndroid Build Coastguard Worker const MCOperand &MO = MI.getOperand(OpIdx);
555*9880d681SAndroid Build Coastguard Worker const MCOperand &MO1 = MI.getOperand(OpIdx + 1);
556*9880d681SAndroid Build Coastguard Worker
557*9880d681SAndroid Build Coastguard Worker Reg = CTX.getRegisterInfo()->getEncodingValue(MO.getReg());
558*9880d681SAndroid Build Coastguard Worker
559*9880d681SAndroid Build Coastguard Worker int32_t SImm = MO1.getImm();
560*9880d681SAndroid Build Coastguard Worker bool isAdd = true;
561*9880d681SAndroid Build Coastguard Worker
562*9880d681SAndroid Build Coastguard Worker // Special value for #-0
563*9880d681SAndroid Build Coastguard Worker if (SImm == INT32_MIN) {
564*9880d681SAndroid Build Coastguard Worker SImm = 0;
565*9880d681SAndroid Build Coastguard Worker isAdd = false;
566*9880d681SAndroid Build Coastguard Worker }
567*9880d681SAndroid Build Coastguard Worker
568*9880d681SAndroid Build Coastguard Worker // Immediate is always encoded as positive. The 'U' bit controls add vs sub.
569*9880d681SAndroid Build Coastguard Worker if (SImm < 0) {
570*9880d681SAndroid Build Coastguard Worker SImm = -SImm;
571*9880d681SAndroid Build Coastguard Worker isAdd = false;
572*9880d681SAndroid Build Coastguard Worker }
573*9880d681SAndroid Build Coastguard Worker
574*9880d681SAndroid Build Coastguard Worker Imm = SImm;
575*9880d681SAndroid Build Coastguard Worker return isAdd;
576*9880d681SAndroid Build Coastguard Worker }
577*9880d681SAndroid Build Coastguard Worker
578*9880d681SAndroid Build Coastguard Worker /// getBranchTargetOpValue - Helper function to get the branch target operand,
579*9880d681SAndroid Build Coastguard Worker /// which is either an immediate or requires a fixup.
getBranchTargetOpValue(const MCInst & MI,unsigned OpIdx,unsigned FixupKind,SmallVectorImpl<MCFixup> & Fixups,const MCSubtargetInfo & STI)580*9880d681SAndroid Build Coastguard Worker static uint32_t getBranchTargetOpValue(const MCInst &MI, unsigned OpIdx,
581*9880d681SAndroid Build Coastguard Worker unsigned FixupKind,
582*9880d681SAndroid Build Coastguard Worker SmallVectorImpl<MCFixup> &Fixups,
583*9880d681SAndroid Build Coastguard Worker const MCSubtargetInfo &STI) {
584*9880d681SAndroid Build Coastguard Worker const MCOperand &MO = MI.getOperand(OpIdx);
585*9880d681SAndroid Build Coastguard Worker
586*9880d681SAndroid Build Coastguard Worker // If the destination is an immediate, we have nothing to do.
587*9880d681SAndroid Build Coastguard Worker if (MO.isImm()) return MO.getImm();
588*9880d681SAndroid Build Coastguard Worker assert(MO.isExpr() && "Unexpected branch target type!");
589*9880d681SAndroid Build Coastguard Worker const MCExpr *Expr = MO.getExpr();
590*9880d681SAndroid Build Coastguard Worker MCFixupKind Kind = MCFixupKind(FixupKind);
591*9880d681SAndroid Build Coastguard Worker Fixups.push_back(MCFixup::create(0, Expr, Kind, MI.getLoc()));
592*9880d681SAndroid Build Coastguard Worker
593*9880d681SAndroid Build Coastguard Worker // All of the information is in the fixup.
594*9880d681SAndroid Build Coastguard Worker return 0;
595*9880d681SAndroid Build Coastguard Worker }
596*9880d681SAndroid Build Coastguard Worker
597*9880d681SAndroid Build Coastguard Worker // Thumb BL and BLX use a strange offset encoding where bits 22 and 21 are
598*9880d681SAndroid Build Coastguard Worker // determined by negating them and XOR'ing them with bit 23.
encodeThumbBLOffset(int32_t offset)599*9880d681SAndroid Build Coastguard Worker static int32_t encodeThumbBLOffset(int32_t offset) {
600*9880d681SAndroid Build Coastguard Worker offset >>= 1;
601*9880d681SAndroid Build Coastguard Worker uint32_t S = (offset & 0x800000) >> 23;
602*9880d681SAndroid Build Coastguard Worker uint32_t J1 = (offset & 0x400000) >> 22;
603*9880d681SAndroid Build Coastguard Worker uint32_t J2 = (offset & 0x200000) >> 21;
604*9880d681SAndroid Build Coastguard Worker J1 = (~J1 & 0x1);
605*9880d681SAndroid Build Coastguard Worker J2 = (~J2 & 0x1);
606*9880d681SAndroid Build Coastguard Worker J1 ^= S;
607*9880d681SAndroid Build Coastguard Worker J2 ^= S;
608*9880d681SAndroid Build Coastguard Worker
609*9880d681SAndroid Build Coastguard Worker offset &= ~0x600000;
610*9880d681SAndroid Build Coastguard Worker offset |= J1 << 22;
611*9880d681SAndroid Build Coastguard Worker offset |= J2 << 21;
612*9880d681SAndroid Build Coastguard Worker
613*9880d681SAndroid Build Coastguard Worker return offset;
614*9880d681SAndroid Build Coastguard Worker }
615*9880d681SAndroid Build Coastguard Worker
616*9880d681SAndroid Build Coastguard Worker /// getThumbBLTargetOpValue - Return encoding info for immediate branch target.
617*9880d681SAndroid Build Coastguard Worker uint32_t ARMMCCodeEmitter::
getThumbBLTargetOpValue(const MCInst & MI,unsigned OpIdx,SmallVectorImpl<MCFixup> & Fixups,const MCSubtargetInfo & STI) const618*9880d681SAndroid Build Coastguard Worker getThumbBLTargetOpValue(const MCInst &MI, unsigned OpIdx,
619*9880d681SAndroid Build Coastguard Worker SmallVectorImpl<MCFixup> &Fixups,
620*9880d681SAndroid Build Coastguard Worker const MCSubtargetInfo &STI) const {
621*9880d681SAndroid Build Coastguard Worker const MCOperand MO = MI.getOperand(OpIdx);
622*9880d681SAndroid Build Coastguard Worker if (MO.isExpr())
623*9880d681SAndroid Build Coastguard Worker return ::getBranchTargetOpValue(MI, OpIdx, ARM::fixup_arm_thumb_bl,
624*9880d681SAndroid Build Coastguard Worker Fixups, STI);
625*9880d681SAndroid Build Coastguard Worker return encodeThumbBLOffset(MO.getImm());
626*9880d681SAndroid Build Coastguard Worker }
627*9880d681SAndroid Build Coastguard Worker
628*9880d681SAndroid Build Coastguard Worker /// getThumbBLXTargetOpValue - Return encoding info for Thumb immediate
629*9880d681SAndroid Build Coastguard Worker /// BLX branch target.
630*9880d681SAndroid Build Coastguard Worker uint32_t ARMMCCodeEmitter::
getThumbBLXTargetOpValue(const MCInst & MI,unsigned OpIdx,SmallVectorImpl<MCFixup> & Fixups,const MCSubtargetInfo & STI) const631*9880d681SAndroid Build Coastguard Worker getThumbBLXTargetOpValue(const MCInst &MI, unsigned OpIdx,
632*9880d681SAndroid Build Coastguard Worker SmallVectorImpl<MCFixup> &Fixups,
633*9880d681SAndroid Build Coastguard Worker const MCSubtargetInfo &STI) const {
634*9880d681SAndroid Build Coastguard Worker const MCOperand MO = MI.getOperand(OpIdx);
635*9880d681SAndroid Build Coastguard Worker if (MO.isExpr())
636*9880d681SAndroid Build Coastguard Worker return ::getBranchTargetOpValue(MI, OpIdx, ARM::fixup_arm_thumb_blx,
637*9880d681SAndroid Build Coastguard Worker Fixups, STI);
638*9880d681SAndroid Build Coastguard Worker return encodeThumbBLOffset(MO.getImm());
639*9880d681SAndroid Build Coastguard Worker }
640*9880d681SAndroid Build Coastguard Worker
641*9880d681SAndroid Build Coastguard Worker /// getThumbBRTargetOpValue - Return encoding info for Thumb branch target.
642*9880d681SAndroid Build Coastguard Worker uint32_t ARMMCCodeEmitter::
getThumbBRTargetOpValue(const MCInst & MI,unsigned OpIdx,SmallVectorImpl<MCFixup> & Fixups,const MCSubtargetInfo & STI) const643*9880d681SAndroid Build Coastguard Worker getThumbBRTargetOpValue(const MCInst &MI, unsigned OpIdx,
644*9880d681SAndroid Build Coastguard Worker SmallVectorImpl<MCFixup> &Fixups,
645*9880d681SAndroid Build Coastguard Worker const MCSubtargetInfo &STI) const {
646*9880d681SAndroid Build Coastguard Worker const MCOperand MO = MI.getOperand(OpIdx);
647*9880d681SAndroid Build Coastguard Worker if (MO.isExpr())
648*9880d681SAndroid Build Coastguard Worker return ::getBranchTargetOpValue(MI, OpIdx, ARM::fixup_arm_thumb_br,
649*9880d681SAndroid Build Coastguard Worker Fixups, STI);
650*9880d681SAndroid Build Coastguard Worker return (MO.getImm() >> 1);
651*9880d681SAndroid Build Coastguard Worker }
652*9880d681SAndroid Build Coastguard Worker
653*9880d681SAndroid Build Coastguard Worker /// getThumbBCCTargetOpValue - Return encoding info for Thumb branch target.
654*9880d681SAndroid Build Coastguard Worker uint32_t ARMMCCodeEmitter::
getThumbBCCTargetOpValue(const MCInst & MI,unsigned OpIdx,SmallVectorImpl<MCFixup> & Fixups,const MCSubtargetInfo & STI) const655*9880d681SAndroid Build Coastguard Worker getThumbBCCTargetOpValue(const MCInst &MI, unsigned OpIdx,
656*9880d681SAndroid Build Coastguard Worker SmallVectorImpl<MCFixup> &Fixups,
657*9880d681SAndroid Build Coastguard Worker const MCSubtargetInfo &STI) const {
658*9880d681SAndroid Build Coastguard Worker const MCOperand MO = MI.getOperand(OpIdx);
659*9880d681SAndroid Build Coastguard Worker if (MO.isExpr())
660*9880d681SAndroid Build Coastguard Worker return ::getBranchTargetOpValue(MI, OpIdx, ARM::fixup_arm_thumb_bcc,
661*9880d681SAndroid Build Coastguard Worker Fixups, STI);
662*9880d681SAndroid Build Coastguard Worker return (MO.getImm() >> 1);
663*9880d681SAndroid Build Coastguard Worker }
664*9880d681SAndroid Build Coastguard Worker
665*9880d681SAndroid Build Coastguard Worker /// getThumbCBTargetOpValue - Return encoding info for Thumb branch target.
666*9880d681SAndroid Build Coastguard Worker uint32_t ARMMCCodeEmitter::
getThumbCBTargetOpValue(const MCInst & MI,unsigned OpIdx,SmallVectorImpl<MCFixup> & Fixups,const MCSubtargetInfo & STI) const667*9880d681SAndroid Build Coastguard Worker getThumbCBTargetOpValue(const MCInst &MI, unsigned OpIdx,
668*9880d681SAndroid Build Coastguard Worker SmallVectorImpl<MCFixup> &Fixups,
669*9880d681SAndroid Build Coastguard Worker const MCSubtargetInfo &STI) const {
670*9880d681SAndroid Build Coastguard Worker const MCOperand MO = MI.getOperand(OpIdx);
671*9880d681SAndroid Build Coastguard Worker if (MO.isExpr())
672*9880d681SAndroid Build Coastguard Worker return ::getBranchTargetOpValue(MI, OpIdx, ARM::fixup_arm_thumb_cb, Fixups, STI);
673*9880d681SAndroid Build Coastguard Worker return (MO.getImm() >> 1);
674*9880d681SAndroid Build Coastguard Worker }
675*9880d681SAndroid Build Coastguard Worker
676*9880d681SAndroid Build Coastguard Worker /// Return true if this branch has a non-always predication
HasConditionalBranch(const MCInst & MI)677*9880d681SAndroid Build Coastguard Worker static bool HasConditionalBranch(const MCInst &MI) {
678*9880d681SAndroid Build Coastguard Worker int NumOp = MI.getNumOperands();
679*9880d681SAndroid Build Coastguard Worker if (NumOp >= 2) {
680*9880d681SAndroid Build Coastguard Worker for (int i = 0; i < NumOp-1; ++i) {
681*9880d681SAndroid Build Coastguard Worker const MCOperand &MCOp1 = MI.getOperand(i);
682*9880d681SAndroid Build Coastguard Worker const MCOperand &MCOp2 = MI.getOperand(i + 1);
683*9880d681SAndroid Build Coastguard Worker if (MCOp1.isImm() && MCOp2.isReg() &&
684*9880d681SAndroid Build Coastguard Worker (MCOp2.getReg() == 0 || MCOp2.getReg() == ARM::CPSR)) {
685*9880d681SAndroid Build Coastguard Worker if (ARMCC::CondCodes(MCOp1.getImm()) != ARMCC::AL)
686*9880d681SAndroid Build Coastguard Worker return true;
687*9880d681SAndroid Build Coastguard Worker }
688*9880d681SAndroid Build Coastguard Worker }
689*9880d681SAndroid Build Coastguard Worker }
690*9880d681SAndroid Build Coastguard Worker return false;
691*9880d681SAndroid Build Coastguard Worker }
692*9880d681SAndroid Build Coastguard Worker
693*9880d681SAndroid Build Coastguard Worker /// getBranchTargetOpValue - Return encoding info for 24-bit immediate branch
694*9880d681SAndroid Build Coastguard Worker /// target.
695*9880d681SAndroid Build Coastguard Worker uint32_t ARMMCCodeEmitter::
getBranchTargetOpValue(const MCInst & MI,unsigned OpIdx,SmallVectorImpl<MCFixup> & Fixups,const MCSubtargetInfo & STI) const696*9880d681SAndroid Build Coastguard Worker getBranchTargetOpValue(const MCInst &MI, unsigned OpIdx,
697*9880d681SAndroid Build Coastguard Worker SmallVectorImpl<MCFixup> &Fixups,
698*9880d681SAndroid Build Coastguard Worker const MCSubtargetInfo &STI) const {
699*9880d681SAndroid Build Coastguard Worker // FIXME: This really, really shouldn't use TargetMachine. We don't want
700*9880d681SAndroid Build Coastguard Worker // coupling between MC and TM anywhere we can help it.
701*9880d681SAndroid Build Coastguard Worker if (isThumb2(STI))
702*9880d681SAndroid Build Coastguard Worker return
703*9880d681SAndroid Build Coastguard Worker ::getBranchTargetOpValue(MI, OpIdx, ARM::fixup_t2_condbranch, Fixups, STI);
704*9880d681SAndroid Build Coastguard Worker return getARMBranchTargetOpValue(MI, OpIdx, Fixups, STI);
705*9880d681SAndroid Build Coastguard Worker }
706*9880d681SAndroid Build Coastguard Worker
707*9880d681SAndroid Build Coastguard Worker /// getBranchTargetOpValue - Return encoding info for 24-bit immediate branch
708*9880d681SAndroid Build Coastguard Worker /// target.
709*9880d681SAndroid Build Coastguard Worker uint32_t ARMMCCodeEmitter::
getARMBranchTargetOpValue(const MCInst & MI,unsigned OpIdx,SmallVectorImpl<MCFixup> & Fixups,const MCSubtargetInfo & STI) const710*9880d681SAndroid Build Coastguard Worker getARMBranchTargetOpValue(const MCInst &MI, unsigned OpIdx,
711*9880d681SAndroid Build Coastguard Worker SmallVectorImpl<MCFixup> &Fixups,
712*9880d681SAndroid Build Coastguard Worker const MCSubtargetInfo &STI) const {
713*9880d681SAndroid Build Coastguard Worker const MCOperand MO = MI.getOperand(OpIdx);
714*9880d681SAndroid Build Coastguard Worker if (MO.isExpr()) {
715*9880d681SAndroid Build Coastguard Worker if (HasConditionalBranch(MI))
716*9880d681SAndroid Build Coastguard Worker return ::getBranchTargetOpValue(MI, OpIdx,
717*9880d681SAndroid Build Coastguard Worker ARM::fixup_arm_condbranch, Fixups, STI);
718*9880d681SAndroid Build Coastguard Worker return ::getBranchTargetOpValue(MI, OpIdx,
719*9880d681SAndroid Build Coastguard Worker ARM::fixup_arm_uncondbranch, Fixups, STI);
720*9880d681SAndroid Build Coastguard Worker }
721*9880d681SAndroid Build Coastguard Worker
722*9880d681SAndroid Build Coastguard Worker return MO.getImm() >> 2;
723*9880d681SAndroid Build Coastguard Worker }
724*9880d681SAndroid Build Coastguard Worker
725*9880d681SAndroid Build Coastguard Worker uint32_t ARMMCCodeEmitter::
getARMBLTargetOpValue(const MCInst & MI,unsigned OpIdx,SmallVectorImpl<MCFixup> & Fixups,const MCSubtargetInfo & STI) const726*9880d681SAndroid Build Coastguard Worker getARMBLTargetOpValue(const MCInst &MI, unsigned OpIdx,
727*9880d681SAndroid Build Coastguard Worker SmallVectorImpl<MCFixup> &Fixups,
728*9880d681SAndroid Build Coastguard Worker const MCSubtargetInfo &STI) const {
729*9880d681SAndroid Build Coastguard Worker const MCOperand MO = MI.getOperand(OpIdx);
730*9880d681SAndroid Build Coastguard Worker if (MO.isExpr()) {
731*9880d681SAndroid Build Coastguard Worker if (HasConditionalBranch(MI))
732*9880d681SAndroid Build Coastguard Worker return ::getBranchTargetOpValue(MI, OpIdx,
733*9880d681SAndroid Build Coastguard Worker ARM::fixup_arm_condbl, Fixups, STI);
734*9880d681SAndroid Build Coastguard Worker return ::getBranchTargetOpValue(MI, OpIdx, ARM::fixup_arm_uncondbl, Fixups, STI);
735*9880d681SAndroid Build Coastguard Worker }
736*9880d681SAndroid Build Coastguard Worker
737*9880d681SAndroid Build Coastguard Worker return MO.getImm() >> 2;
738*9880d681SAndroid Build Coastguard Worker }
739*9880d681SAndroid Build Coastguard Worker
740*9880d681SAndroid Build Coastguard Worker uint32_t ARMMCCodeEmitter::
getARMBLXTargetOpValue(const MCInst & MI,unsigned OpIdx,SmallVectorImpl<MCFixup> & Fixups,const MCSubtargetInfo & STI) const741*9880d681SAndroid Build Coastguard Worker getARMBLXTargetOpValue(const MCInst &MI, unsigned OpIdx,
742*9880d681SAndroid Build Coastguard Worker SmallVectorImpl<MCFixup> &Fixups,
743*9880d681SAndroid Build Coastguard Worker const MCSubtargetInfo &STI) const {
744*9880d681SAndroid Build Coastguard Worker const MCOperand MO = MI.getOperand(OpIdx);
745*9880d681SAndroid Build Coastguard Worker if (MO.isExpr())
746*9880d681SAndroid Build Coastguard Worker return ::getBranchTargetOpValue(MI, OpIdx, ARM::fixup_arm_blx, Fixups, STI);
747*9880d681SAndroid Build Coastguard Worker
748*9880d681SAndroid Build Coastguard Worker return MO.getImm() >> 1;
749*9880d681SAndroid Build Coastguard Worker }
750*9880d681SAndroid Build Coastguard Worker
751*9880d681SAndroid Build Coastguard Worker /// getUnconditionalBranchTargetOpValue - Return encoding info for 24-bit
752*9880d681SAndroid Build Coastguard Worker /// immediate branch target.
getThumbBranchTargetOpValue(const MCInst & MI,unsigned OpIdx,SmallVectorImpl<MCFixup> & Fixups,const MCSubtargetInfo & STI) const753*9880d681SAndroid Build Coastguard Worker uint32_t ARMMCCodeEmitter::getThumbBranchTargetOpValue(
754*9880d681SAndroid Build Coastguard Worker const MCInst &MI, unsigned OpIdx, SmallVectorImpl<MCFixup> &Fixups,
755*9880d681SAndroid Build Coastguard Worker const MCSubtargetInfo &STI) const {
756*9880d681SAndroid Build Coastguard Worker unsigned Val = 0;
757*9880d681SAndroid Build Coastguard Worker const MCOperand MO = MI.getOperand(OpIdx);
758*9880d681SAndroid Build Coastguard Worker
759*9880d681SAndroid Build Coastguard Worker if(MO.isExpr())
760*9880d681SAndroid Build Coastguard Worker return ::getBranchTargetOpValue(MI, OpIdx, ARM::fixup_t2_uncondbranch, Fixups, STI);
761*9880d681SAndroid Build Coastguard Worker else
762*9880d681SAndroid Build Coastguard Worker Val = MO.getImm() >> 1;
763*9880d681SAndroid Build Coastguard Worker
764*9880d681SAndroid Build Coastguard Worker bool I = (Val & 0x800000);
765*9880d681SAndroid Build Coastguard Worker bool J1 = (Val & 0x400000);
766*9880d681SAndroid Build Coastguard Worker bool J2 = (Val & 0x200000);
767*9880d681SAndroid Build Coastguard Worker if (I ^ J1)
768*9880d681SAndroid Build Coastguard Worker Val &= ~0x400000;
769*9880d681SAndroid Build Coastguard Worker else
770*9880d681SAndroid Build Coastguard Worker Val |= 0x400000;
771*9880d681SAndroid Build Coastguard Worker
772*9880d681SAndroid Build Coastguard Worker if (I ^ J2)
773*9880d681SAndroid Build Coastguard Worker Val &= ~0x200000;
774*9880d681SAndroid Build Coastguard Worker else
775*9880d681SAndroid Build Coastguard Worker Val |= 0x200000;
776*9880d681SAndroid Build Coastguard Worker
777*9880d681SAndroid Build Coastguard Worker return Val;
778*9880d681SAndroid Build Coastguard Worker }
779*9880d681SAndroid Build Coastguard Worker
780*9880d681SAndroid Build Coastguard Worker /// getAdrLabelOpValue - Return encoding info for 12-bit shifted-immediate
781*9880d681SAndroid Build Coastguard Worker /// ADR label target.
782*9880d681SAndroid Build Coastguard Worker uint32_t ARMMCCodeEmitter::
getAdrLabelOpValue(const MCInst & MI,unsigned OpIdx,SmallVectorImpl<MCFixup> & Fixups,const MCSubtargetInfo & STI) const783*9880d681SAndroid Build Coastguard Worker getAdrLabelOpValue(const MCInst &MI, unsigned OpIdx,
784*9880d681SAndroid Build Coastguard Worker SmallVectorImpl<MCFixup> &Fixups,
785*9880d681SAndroid Build Coastguard Worker const MCSubtargetInfo &STI) const {
786*9880d681SAndroid Build Coastguard Worker const MCOperand MO = MI.getOperand(OpIdx);
787*9880d681SAndroid Build Coastguard Worker if (MO.isExpr())
788*9880d681SAndroid Build Coastguard Worker return ::getBranchTargetOpValue(MI, OpIdx, ARM::fixup_arm_adr_pcrel_12,
789*9880d681SAndroid Build Coastguard Worker Fixups, STI);
790*9880d681SAndroid Build Coastguard Worker int64_t offset = MO.getImm();
791*9880d681SAndroid Build Coastguard Worker uint32_t Val = 0x2000;
792*9880d681SAndroid Build Coastguard Worker
793*9880d681SAndroid Build Coastguard Worker int SoImmVal;
794*9880d681SAndroid Build Coastguard Worker if (offset == INT32_MIN) {
795*9880d681SAndroid Build Coastguard Worker Val = 0x1000;
796*9880d681SAndroid Build Coastguard Worker SoImmVal = 0;
797*9880d681SAndroid Build Coastguard Worker } else if (offset < 0) {
798*9880d681SAndroid Build Coastguard Worker Val = 0x1000;
799*9880d681SAndroid Build Coastguard Worker offset *= -1;
800*9880d681SAndroid Build Coastguard Worker SoImmVal = ARM_AM::getSOImmVal(offset);
801*9880d681SAndroid Build Coastguard Worker if(SoImmVal == -1) {
802*9880d681SAndroid Build Coastguard Worker Val = 0x2000;
803*9880d681SAndroid Build Coastguard Worker offset *= -1;
804*9880d681SAndroid Build Coastguard Worker SoImmVal = ARM_AM::getSOImmVal(offset);
805*9880d681SAndroid Build Coastguard Worker }
806*9880d681SAndroid Build Coastguard Worker } else {
807*9880d681SAndroid Build Coastguard Worker SoImmVal = ARM_AM::getSOImmVal(offset);
808*9880d681SAndroid Build Coastguard Worker if(SoImmVal == -1) {
809*9880d681SAndroid Build Coastguard Worker Val = 0x1000;
810*9880d681SAndroid Build Coastguard Worker offset *= -1;
811*9880d681SAndroid Build Coastguard Worker SoImmVal = ARM_AM::getSOImmVal(offset);
812*9880d681SAndroid Build Coastguard Worker }
813*9880d681SAndroid Build Coastguard Worker }
814*9880d681SAndroid Build Coastguard Worker
815*9880d681SAndroid Build Coastguard Worker assert(SoImmVal != -1 && "Not a valid so_imm value!");
816*9880d681SAndroid Build Coastguard Worker
817*9880d681SAndroid Build Coastguard Worker Val |= SoImmVal;
818*9880d681SAndroid Build Coastguard Worker return Val;
819*9880d681SAndroid Build Coastguard Worker }
820*9880d681SAndroid Build Coastguard Worker
821*9880d681SAndroid Build Coastguard Worker /// getT2AdrLabelOpValue - Return encoding info for 12-bit immediate ADR label
822*9880d681SAndroid Build Coastguard Worker /// target.
823*9880d681SAndroid Build Coastguard Worker uint32_t ARMMCCodeEmitter::
getT2AdrLabelOpValue(const MCInst & MI,unsigned OpIdx,SmallVectorImpl<MCFixup> & Fixups,const MCSubtargetInfo & STI) const824*9880d681SAndroid Build Coastguard Worker getT2AdrLabelOpValue(const MCInst &MI, unsigned OpIdx,
825*9880d681SAndroid Build Coastguard Worker SmallVectorImpl<MCFixup> &Fixups,
826*9880d681SAndroid Build Coastguard Worker const MCSubtargetInfo &STI) const {
827*9880d681SAndroid Build Coastguard Worker const MCOperand MO = MI.getOperand(OpIdx);
828*9880d681SAndroid Build Coastguard Worker if (MO.isExpr())
829*9880d681SAndroid Build Coastguard Worker return ::getBranchTargetOpValue(MI, OpIdx, ARM::fixup_t2_adr_pcrel_12,
830*9880d681SAndroid Build Coastguard Worker Fixups, STI);
831*9880d681SAndroid Build Coastguard Worker int32_t Val = MO.getImm();
832*9880d681SAndroid Build Coastguard Worker if (Val == INT32_MIN)
833*9880d681SAndroid Build Coastguard Worker Val = 0x1000;
834*9880d681SAndroid Build Coastguard Worker else if (Val < 0) {
835*9880d681SAndroid Build Coastguard Worker Val *= -1;
836*9880d681SAndroid Build Coastguard Worker Val |= 0x1000;
837*9880d681SAndroid Build Coastguard Worker }
838*9880d681SAndroid Build Coastguard Worker return Val;
839*9880d681SAndroid Build Coastguard Worker }
840*9880d681SAndroid Build Coastguard Worker
841*9880d681SAndroid Build Coastguard Worker /// getThumbAdrLabelOpValue - Return encoding info for 8-bit immediate ADR label
842*9880d681SAndroid Build Coastguard Worker /// target.
843*9880d681SAndroid Build Coastguard Worker uint32_t ARMMCCodeEmitter::
getThumbAdrLabelOpValue(const MCInst & MI,unsigned OpIdx,SmallVectorImpl<MCFixup> & Fixups,const MCSubtargetInfo & STI) const844*9880d681SAndroid Build Coastguard Worker getThumbAdrLabelOpValue(const MCInst &MI, unsigned OpIdx,
845*9880d681SAndroid Build Coastguard Worker SmallVectorImpl<MCFixup> &Fixups,
846*9880d681SAndroid Build Coastguard Worker const MCSubtargetInfo &STI) const {
847*9880d681SAndroid Build Coastguard Worker const MCOperand MO = MI.getOperand(OpIdx);
848*9880d681SAndroid Build Coastguard Worker if (MO.isExpr())
849*9880d681SAndroid Build Coastguard Worker return ::getBranchTargetOpValue(MI, OpIdx, ARM::fixup_thumb_adr_pcrel_10,
850*9880d681SAndroid Build Coastguard Worker Fixups, STI);
851*9880d681SAndroid Build Coastguard Worker return MO.getImm();
852*9880d681SAndroid Build Coastguard Worker }
853*9880d681SAndroid Build Coastguard Worker
854*9880d681SAndroid Build Coastguard Worker /// getThumbAddrModeRegRegOpValue - Return encoding info for 'reg + reg'
855*9880d681SAndroid Build Coastguard Worker /// operand.
856*9880d681SAndroid Build Coastguard Worker uint32_t ARMMCCodeEmitter::
getThumbAddrModeRegRegOpValue(const MCInst & MI,unsigned OpIdx,SmallVectorImpl<MCFixup> &,const MCSubtargetInfo & STI) const857*9880d681SAndroid Build Coastguard Worker getThumbAddrModeRegRegOpValue(const MCInst &MI, unsigned OpIdx,
858*9880d681SAndroid Build Coastguard Worker SmallVectorImpl<MCFixup> &,
859*9880d681SAndroid Build Coastguard Worker const MCSubtargetInfo &STI) const {
860*9880d681SAndroid Build Coastguard Worker // [Rn, Rm]
861*9880d681SAndroid Build Coastguard Worker // {5-3} = Rm
862*9880d681SAndroid Build Coastguard Worker // {2-0} = Rn
863*9880d681SAndroid Build Coastguard Worker const MCOperand &MO1 = MI.getOperand(OpIdx);
864*9880d681SAndroid Build Coastguard Worker const MCOperand &MO2 = MI.getOperand(OpIdx + 1);
865*9880d681SAndroid Build Coastguard Worker unsigned Rn = CTX.getRegisterInfo()->getEncodingValue(MO1.getReg());
866*9880d681SAndroid Build Coastguard Worker unsigned Rm = CTX.getRegisterInfo()->getEncodingValue(MO2.getReg());
867*9880d681SAndroid Build Coastguard Worker return (Rm << 3) | Rn;
868*9880d681SAndroid Build Coastguard Worker }
869*9880d681SAndroid Build Coastguard Worker
870*9880d681SAndroid Build Coastguard Worker /// getAddrModeImm12OpValue - Return encoding info for 'reg +/- imm12' operand.
871*9880d681SAndroid Build Coastguard Worker uint32_t ARMMCCodeEmitter::
getAddrModeImm12OpValue(const MCInst & MI,unsigned OpIdx,SmallVectorImpl<MCFixup> & Fixups,const MCSubtargetInfo & STI) const872*9880d681SAndroid Build Coastguard Worker getAddrModeImm12OpValue(const MCInst &MI, unsigned OpIdx,
873*9880d681SAndroid Build Coastguard Worker SmallVectorImpl<MCFixup> &Fixups,
874*9880d681SAndroid Build Coastguard Worker const MCSubtargetInfo &STI) const {
875*9880d681SAndroid Build Coastguard Worker // {17-13} = reg
876*9880d681SAndroid Build Coastguard Worker // {12} = (U)nsigned (add == '1', sub == '0')
877*9880d681SAndroid Build Coastguard Worker // {11-0} = imm12
878*9880d681SAndroid Build Coastguard Worker unsigned Reg, Imm12;
879*9880d681SAndroid Build Coastguard Worker bool isAdd = true;
880*9880d681SAndroid Build Coastguard Worker // If The first operand isn't a register, we have a label reference.
881*9880d681SAndroid Build Coastguard Worker const MCOperand &MO = MI.getOperand(OpIdx);
882*9880d681SAndroid Build Coastguard Worker if (!MO.isReg()) {
883*9880d681SAndroid Build Coastguard Worker Reg = CTX.getRegisterInfo()->getEncodingValue(ARM::PC); // Rn is PC.
884*9880d681SAndroid Build Coastguard Worker Imm12 = 0;
885*9880d681SAndroid Build Coastguard Worker
886*9880d681SAndroid Build Coastguard Worker if (MO.isExpr()) {
887*9880d681SAndroid Build Coastguard Worker const MCExpr *Expr = MO.getExpr();
888*9880d681SAndroid Build Coastguard Worker isAdd = false ; // 'U' bit is set as part of the fixup.
889*9880d681SAndroid Build Coastguard Worker
890*9880d681SAndroid Build Coastguard Worker MCFixupKind Kind;
891*9880d681SAndroid Build Coastguard Worker if (isThumb2(STI))
892*9880d681SAndroid Build Coastguard Worker Kind = MCFixupKind(ARM::fixup_t2_ldst_pcrel_12);
893*9880d681SAndroid Build Coastguard Worker else
894*9880d681SAndroid Build Coastguard Worker Kind = MCFixupKind(ARM::fixup_arm_ldst_pcrel_12);
895*9880d681SAndroid Build Coastguard Worker Fixups.push_back(MCFixup::create(0, Expr, Kind, MI.getLoc()));
896*9880d681SAndroid Build Coastguard Worker
897*9880d681SAndroid Build Coastguard Worker ++MCNumCPRelocations;
898*9880d681SAndroid Build Coastguard Worker } else {
899*9880d681SAndroid Build Coastguard Worker Reg = ARM::PC;
900*9880d681SAndroid Build Coastguard Worker int32_t Offset = MO.getImm();
901*9880d681SAndroid Build Coastguard Worker if (Offset == INT32_MIN) {
902*9880d681SAndroid Build Coastguard Worker Offset = 0;
903*9880d681SAndroid Build Coastguard Worker isAdd = false;
904*9880d681SAndroid Build Coastguard Worker } else if (Offset < 0) {
905*9880d681SAndroid Build Coastguard Worker Offset *= -1;
906*9880d681SAndroid Build Coastguard Worker isAdd = false;
907*9880d681SAndroid Build Coastguard Worker }
908*9880d681SAndroid Build Coastguard Worker Imm12 = Offset;
909*9880d681SAndroid Build Coastguard Worker }
910*9880d681SAndroid Build Coastguard Worker } else
911*9880d681SAndroid Build Coastguard Worker isAdd = EncodeAddrModeOpValues(MI, OpIdx, Reg, Imm12, Fixups, STI);
912*9880d681SAndroid Build Coastguard Worker
913*9880d681SAndroid Build Coastguard Worker uint32_t Binary = Imm12 & 0xfff;
914*9880d681SAndroid Build Coastguard Worker // Immediate is always encoded as positive. The 'U' bit controls add vs sub.
915*9880d681SAndroid Build Coastguard Worker if (isAdd)
916*9880d681SAndroid Build Coastguard Worker Binary |= (1 << 12);
917*9880d681SAndroid Build Coastguard Worker Binary |= (Reg << 13);
918*9880d681SAndroid Build Coastguard Worker return Binary;
919*9880d681SAndroid Build Coastguard Worker }
920*9880d681SAndroid Build Coastguard Worker
921*9880d681SAndroid Build Coastguard Worker /// getT2Imm8s4OpValue - Return encoding info for
922*9880d681SAndroid Build Coastguard Worker /// '+/- imm8<<2' operand.
923*9880d681SAndroid Build Coastguard Worker uint32_t ARMMCCodeEmitter::
getT2Imm8s4OpValue(const MCInst & MI,unsigned OpIdx,SmallVectorImpl<MCFixup> & Fixups,const MCSubtargetInfo & STI) const924*9880d681SAndroid Build Coastguard Worker getT2Imm8s4OpValue(const MCInst &MI, unsigned OpIdx,
925*9880d681SAndroid Build Coastguard Worker SmallVectorImpl<MCFixup> &Fixups,
926*9880d681SAndroid Build Coastguard Worker const MCSubtargetInfo &STI) const {
927*9880d681SAndroid Build Coastguard Worker // FIXME: The immediate operand should have already been encoded like this
928*9880d681SAndroid Build Coastguard Worker // before ever getting here. The encoder method should just need to combine
929*9880d681SAndroid Build Coastguard Worker // the MI operands for the register and the offset into a single
930*9880d681SAndroid Build Coastguard Worker // representation for the complex operand in the .td file. This isn't just
931*9880d681SAndroid Build Coastguard Worker // style, unfortunately. As-is, we can't represent the distinct encoding
932*9880d681SAndroid Build Coastguard Worker // for #-0.
933*9880d681SAndroid Build Coastguard Worker
934*9880d681SAndroid Build Coastguard Worker // {8} = (U)nsigned (add == '1', sub == '0')
935*9880d681SAndroid Build Coastguard Worker // {7-0} = imm8
936*9880d681SAndroid Build Coastguard Worker int32_t Imm8 = MI.getOperand(OpIdx).getImm();
937*9880d681SAndroid Build Coastguard Worker bool isAdd = Imm8 >= 0;
938*9880d681SAndroid Build Coastguard Worker
939*9880d681SAndroid Build Coastguard Worker // Immediate is always encoded as positive. The 'U' bit controls add vs sub.
940*9880d681SAndroid Build Coastguard Worker if (Imm8 < 0)
941*9880d681SAndroid Build Coastguard Worker Imm8 = -(uint32_t)Imm8;
942*9880d681SAndroid Build Coastguard Worker
943*9880d681SAndroid Build Coastguard Worker // Scaled by 4.
944*9880d681SAndroid Build Coastguard Worker Imm8 /= 4;
945*9880d681SAndroid Build Coastguard Worker
946*9880d681SAndroid Build Coastguard Worker uint32_t Binary = Imm8 & 0xff;
947*9880d681SAndroid Build Coastguard Worker // Immediate is always encoded as positive. The 'U' bit controls add vs sub.
948*9880d681SAndroid Build Coastguard Worker if (isAdd)
949*9880d681SAndroid Build Coastguard Worker Binary |= (1 << 8);
950*9880d681SAndroid Build Coastguard Worker return Binary;
951*9880d681SAndroid Build Coastguard Worker }
952*9880d681SAndroid Build Coastguard Worker
953*9880d681SAndroid Build Coastguard Worker /// getT2AddrModeImm8s4OpValue - Return encoding info for
954*9880d681SAndroid Build Coastguard Worker /// 'reg +/- imm8<<2' operand.
955*9880d681SAndroid Build Coastguard Worker uint32_t ARMMCCodeEmitter::
getT2AddrModeImm8s4OpValue(const MCInst & MI,unsigned OpIdx,SmallVectorImpl<MCFixup> & Fixups,const MCSubtargetInfo & STI) const956*9880d681SAndroid Build Coastguard Worker getT2AddrModeImm8s4OpValue(const MCInst &MI, unsigned OpIdx,
957*9880d681SAndroid Build Coastguard Worker SmallVectorImpl<MCFixup> &Fixups,
958*9880d681SAndroid Build Coastguard Worker const MCSubtargetInfo &STI) const {
959*9880d681SAndroid Build Coastguard Worker // {12-9} = reg
960*9880d681SAndroid Build Coastguard Worker // {8} = (U)nsigned (add == '1', sub == '0')
961*9880d681SAndroid Build Coastguard Worker // {7-0} = imm8
962*9880d681SAndroid Build Coastguard Worker unsigned Reg, Imm8;
963*9880d681SAndroid Build Coastguard Worker bool isAdd = true;
964*9880d681SAndroid Build Coastguard Worker // If The first operand isn't a register, we have a label reference.
965*9880d681SAndroid Build Coastguard Worker const MCOperand &MO = MI.getOperand(OpIdx);
966*9880d681SAndroid Build Coastguard Worker if (!MO.isReg()) {
967*9880d681SAndroid Build Coastguard Worker Reg = CTX.getRegisterInfo()->getEncodingValue(ARM::PC); // Rn is PC.
968*9880d681SAndroid Build Coastguard Worker Imm8 = 0;
969*9880d681SAndroid Build Coastguard Worker isAdd = false ; // 'U' bit is set as part of the fixup.
970*9880d681SAndroid Build Coastguard Worker
971*9880d681SAndroid Build Coastguard Worker assert(MO.isExpr() && "Unexpected machine operand type!");
972*9880d681SAndroid Build Coastguard Worker const MCExpr *Expr = MO.getExpr();
973*9880d681SAndroid Build Coastguard Worker MCFixupKind Kind = MCFixupKind(ARM::fixup_t2_pcrel_10);
974*9880d681SAndroid Build Coastguard Worker Fixups.push_back(MCFixup::create(0, Expr, Kind, MI.getLoc()));
975*9880d681SAndroid Build Coastguard Worker
976*9880d681SAndroid Build Coastguard Worker ++MCNumCPRelocations;
977*9880d681SAndroid Build Coastguard Worker } else
978*9880d681SAndroid Build Coastguard Worker isAdd = EncodeAddrModeOpValues(MI, OpIdx, Reg, Imm8, Fixups, STI);
979*9880d681SAndroid Build Coastguard Worker
980*9880d681SAndroid Build Coastguard Worker // FIXME: The immediate operand should have already been encoded like this
981*9880d681SAndroid Build Coastguard Worker // before ever getting here. The encoder method should just need to combine
982*9880d681SAndroid Build Coastguard Worker // the MI operands for the register and the offset into a single
983*9880d681SAndroid Build Coastguard Worker // representation for the complex operand in the .td file. This isn't just
984*9880d681SAndroid Build Coastguard Worker // style, unfortunately. As-is, we can't represent the distinct encoding
985*9880d681SAndroid Build Coastguard Worker // for #-0.
986*9880d681SAndroid Build Coastguard Worker uint32_t Binary = (Imm8 >> 2) & 0xff;
987*9880d681SAndroid Build Coastguard Worker // Immediate is always encoded as positive. The 'U' bit controls add vs sub.
988*9880d681SAndroid Build Coastguard Worker if (isAdd)
989*9880d681SAndroid Build Coastguard Worker Binary |= (1 << 8);
990*9880d681SAndroid Build Coastguard Worker Binary |= (Reg << 9);
991*9880d681SAndroid Build Coastguard Worker return Binary;
992*9880d681SAndroid Build Coastguard Worker }
993*9880d681SAndroid Build Coastguard Worker
994*9880d681SAndroid Build Coastguard Worker /// getT2AddrModeImm0_1020s4OpValue - Return encoding info for
995*9880d681SAndroid Build Coastguard Worker /// 'reg + imm8<<2' operand.
996*9880d681SAndroid Build Coastguard Worker uint32_t ARMMCCodeEmitter::
getT2AddrModeImm0_1020s4OpValue(const MCInst & MI,unsigned OpIdx,SmallVectorImpl<MCFixup> & Fixups,const MCSubtargetInfo & STI) const997*9880d681SAndroid Build Coastguard Worker getT2AddrModeImm0_1020s4OpValue(const MCInst &MI, unsigned OpIdx,
998*9880d681SAndroid Build Coastguard Worker SmallVectorImpl<MCFixup> &Fixups,
999*9880d681SAndroid Build Coastguard Worker const MCSubtargetInfo &STI) const {
1000*9880d681SAndroid Build Coastguard Worker // {11-8} = reg
1001*9880d681SAndroid Build Coastguard Worker // {7-0} = imm8
1002*9880d681SAndroid Build Coastguard Worker const MCOperand &MO = MI.getOperand(OpIdx);
1003*9880d681SAndroid Build Coastguard Worker const MCOperand &MO1 = MI.getOperand(OpIdx + 1);
1004*9880d681SAndroid Build Coastguard Worker unsigned Reg = CTX.getRegisterInfo()->getEncodingValue(MO.getReg());
1005*9880d681SAndroid Build Coastguard Worker unsigned Imm8 = MO1.getImm();
1006*9880d681SAndroid Build Coastguard Worker return (Reg << 8) | Imm8;
1007*9880d681SAndroid Build Coastguard Worker }
1008*9880d681SAndroid Build Coastguard Worker
1009*9880d681SAndroid Build Coastguard Worker uint32_t
getHiLo16ImmOpValue(const MCInst & MI,unsigned OpIdx,SmallVectorImpl<MCFixup> & Fixups,const MCSubtargetInfo & STI) const1010*9880d681SAndroid Build Coastguard Worker ARMMCCodeEmitter::getHiLo16ImmOpValue(const MCInst &MI, unsigned OpIdx,
1011*9880d681SAndroid Build Coastguard Worker SmallVectorImpl<MCFixup> &Fixups,
1012*9880d681SAndroid Build Coastguard Worker const MCSubtargetInfo &STI) const {
1013*9880d681SAndroid Build Coastguard Worker // {20-16} = imm{15-12}
1014*9880d681SAndroid Build Coastguard Worker // {11-0} = imm{11-0}
1015*9880d681SAndroid Build Coastguard Worker const MCOperand &MO = MI.getOperand(OpIdx);
1016*9880d681SAndroid Build Coastguard Worker if (MO.isImm())
1017*9880d681SAndroid Build Coastguard Worker // Hi / lo 16 bits already extracted during earlier passes.
1018*9880d681SAndroid Build Coastguard Worker return static_cast<unsigned>(MO.getImm());
1019*9880d681SAndroid Build Coastguard Worker
1020*9880d681SAndroid Build Coastguard Worker // Handle :upper16: and :lower16: assembly prefixes.
1021*9880d681SAndroid Build Coastguard Worker const MCExpr *E = MO.getExpr();
1022*9880d681SAndroid Build Coastguard Worker MCFixupKind Kind;
1023*9880d681SAndroid Build Coastguard Worker if (E->getKind() == MCExpr::Target) {
1024*9880d681SAndroid Build Coastguard Worker const ARMMCExpr *ARM16Expr = cast<ARMMCExpr>(E);
1025*9880d681SAndroid Build Coastguard Worker E = ARM16Expr->getSubExpr();
1026*9880d681SAndroid Build Coastguard Worker
1027*9880d681SAndroid Build Coastguard Worker if (const MCConstantExpr *MCE = dyn_cast<MCConstantExpr>(E)) {
1028*9880d681SAndroid Build Coastguard Worker const int64_t Value = MCE->getValue();
1029*9880d681SAndroid Build Coastguard Worker if (Value > UINT32_MAX)
1030*9880d681SAndroid Build Coastguard Worker report_fatal_error("constant value truncated (limited to 32-bit)");
1031*9880d681SAndroid Build Coastguard Worker
1032*9880d681SAndroid Build Coastguard Worker switch (ARM16Expr->getKind()) {
1033*9880d681SAndroid Build Coastguard Worker case ARMMCExpr::VK_ARM_HI16:
1034*9880d681SAndroid Build Coastguard Worker return (int32_t(Value) & 0xffff0000) >> 16;
1035*9880d681SAndroid Build Coastguard Worker case ARMMCExpr::VK_ARM_LO16:
1036*9880d681SAndroid Build Coastguard Worker return (int32_t(Value) & 0x0000ffff);
1037*9880d681SAndroid Build Coastguard Worker default: llvm_unreachable("Unsupported ARMFixup");
1038*9880d681SAndroid Build Coastguard Worker }
1039*9880d681SAndroid Build Coastguard Worker }
1040*9880d681SAndroid Build Coastguard Worker
1041*9880d681SAndroid Build Coastguard Worker switch (ARM16Expr->getKind()) {
1042*9880d681SAndroid Build Coastguard Worker default: llvm_unreachable("Unsupported ARMFixup");
1043*9880d681SAndroid Build Coastguard Worker case ARMMCExpr::VK_ARM_HI16:
1044*9880d681SAndroid Build Coastguard Worker Kind = MCFixupKind(isThumb(STI) ? ARM::fixup_t2_movt_hi16
1045*9880d681SAndroid Build Coastguard Worker : ARM::fixup_arm_movt_hi16);
1046*9880d681SAndroid Build Coastguard Worker break;
1047*9880d681SAndroid Build Coastguard Worker case ARMMCExpr::VK_ARM_LO16:
1048*9880d681SAndroid Build Coastguard Worker Kind = MCFixupKind(isThumb(STI) ? ARM::fixup_t2_movw_lo16
1049*9880d681SAndroid Build Coastguard Worker : ARM::fixup_arm_movw_lo16);
1050*9880d681SAndroid Build Coastguard Worker break;
1051*9880d681SAndroid Build Coastguard Worker }
1052*9880d681SAndroid Build Coastguard Worker
1053*9880d681SAndroid Build Coastguard Worker Fixups.push_back(MCFixup::create(0, E, Kind, MI.getLoc()));
1054*9880d681SAndroid Build Coastguard Worker return 0;
1055*9880d681SAndroid Build Coastguard Worker }
1056*9880d681SAndroid Build Coastguard Worker // If the expression doesn't have :upper16: or :lower16: on it,
1057*9880d681SAndroid Build Coastguard Worker // it's just a plain immediate expression, previously those evaluated to
1058*9880d681SAndroid Build Coastguard Worker // the lower 16 bits of the expression regardless of whether
1059*9880d681SAndroid Build Coastguard Worker // we have a movt or a movw, but that led to misleadingly results.
1060*9880d681SAndroid Build Coastguard Worker // This is disallowed in the AsmParser in validateInstruction()
1061*9880d681SAndroid Build Coastguard Worker // so this should never happen.
1062*9880d681SAndroid Build Coastguard Worker llvm_unreachable("expression without :upper16: or :lower16:");
1063*9880d681SAndroid Build Coastguard Worker }
1064*9880d681SAndroid Build Coastguard Worker
1065*9880d681SAndroid Build Coastguard Worker uint32_t ARMMCCodeEmitter::
getLdStSORegOpValue(const MCInst & MI,unsigned OpIdx,SmallVectorImpl<MCFixup> & Fixups,const MCSubtargetInfo & STI) const1066*9880d681SAndroid Build Coastguard Worker getLdStSORegOpValue(const MCInst &MI, unsigned OpIdx,
1067*9880d681SAndroid Build Coastguard Worker SmallVectorImpl<MCFixup> &Fixups,
1068*9880d681SAndroid Build Coastguard Worker const MCSubtargetInfo &STI) const {
1069*9880d681SAndroid Build Coastguard Worker const MCOperand &MO = MI.getOperand(OpIdx);
1070*9880d681SAndroid Build Coastguard Worker const MCOperand &MO1 = MI.getOperand(OpIdx+1);
1071*9880d681SAndroid Build Coastguard Worker const MCOperand &MO2 = MI.getOperand(OpIdx+2);
1072*9880d681SAndroid Build Coastguard Worker unsigned Rn = CTX.getRegisterInfo()->getEncodingValue(MO.getReg());
1073*9880d681SAndroid Build Coastguard Worker unsigned Rm = CTX.getRegisterInfo()->getEncodingValue(MO1.getReg());
1074*9880d681SAndroid Build Coastguard Worker unsigned ShImm = ARM_AM::getAM2Offset(MO2.getImm());
1075*9880d681SAndroid Build Coastguard Worker bool isAdd = ARM_AM::getAM2Op(MO2.getImm()) == ARM_AM::add;
1076*9880d681SAndroid Build Coastguard Worker ARM_AM::ShiftOpc ShOp = ARM_AM::getAM2ShiftOpc(MO2.getImm());
1077*9880d681SAndroid Build Coastguard Worker unsigned SBits = getShiftOp(ShOp);
1078*9880d681SAndroid Build Coastguard Worker
1079*9880d681SAndroid Build Coastguard Worker // While "lsr #32" and "asr #32" exist, they are encoded with a 0 in the shift
1080*9880d681SAndroid Build Coastguard Worker // amount. However, it would be an easy mistake to make so check here.
1081*9880d681SAndroid Build Coastguard Worker assert((ShImm & ~0x1f) == 0 && "Out of range shift amount");
1082*9880d681SAndroid Build Coastguard Worker
1083*9880d681SAndroid Build Coastguard Worker // {16-13} = Rn
1084*9880d681SAndroid Build Coastguard Worker // {12} = isAdd
1085*9880d681SAndroid Build Coastguard Worker // {11-0} = shifter
1086*9880d681SAndroid Build Coastguard Worker // {3-0} = Rm
1087*9880d681SAndroid Build Coastguard Worker // {4} = 0
1088*9880d681SAndroid Build Coastguard Worker // {6-5} = type
1089*9880d681SAndroid Build Coastguard Worker // {11-7} = imm
1090*9880d681SAndroid Build Coastguard Worker uint32_t Binary = Rm;
1091*9880d681SAndroid Build Coastguard Worker Binary |= Rn << 13;
1092*9880d681SAndroid Build Coastguard Worker Binary |= SBits << 5;
1093*9880d681SAndroid Build Coastguard Worker Binary |= ShImm << 7;
1094*9880d681SAndroid Build Coastguard Worker if (isAdd)
1095*9880d681SAndroid Build Coastguard Worker Binary |= 1 << 12;
1096*9880d681SAndroid Build Coastguard Worker return Binary;
1097*9880d681SAndroid Build Coastguard Worker }
1098*9880d681SAndroid Build Coastguard Worker
1099*9880d681SAndroid Build Coastguard Worker uint32_t ARMMCCodeEmitter::
getAddrMode2OffsetOpValue(const MCInst & MI,unsigned OpIdx,SmallVectorImpl<MCFixup> & Fixups,const MCSubtargetInfo & STI) const1100*9880d681SAndroid Build Coastguard Worker getAddrMode2OffsetOpValue(const MCInst &MI, unsigned OpIdx,
1101*9880d681SAndroid Build Coastguard Worker SmallVectorImpl<MCFixup> &Fixups,
1102*9880d681SAndroid Build Coastguard Worker const MCSubtargetInfo &STI) const {
1103*9880d681SAndroid Build Coastguard Worker // {13} 1 == imm12, 0 == Rm
1104*9880d681SAndroid Build Coastguard Worker // {12} isAdd
1105*9880d681SAndroid Build Coastguard Worker // {11-0} imm12/Rm
1106*9880d681SAndroid Build Coastguard Worker const MCOperand &MO = MI.getOperand(OpIdx);
1107*9880d681SAndroid Build Coastguard Worker const MCOperand &MO1 = MI.getOperand(OpIdx+1);
1108*9880d681SAndroid Build Coastguard Worker unsigned Imm = MO1.getImm();
1109*9880d681SAndroid Build Coastguard Worker bool isAdd = ARM_AM::getAM2Op(Imm) == ARM_AM::add;
1110*9880d681SAndroid Build Coastguard Worker bool isReg = MO.getReg() != 0;
1111*9880d681SAndroid Build Coastguard Worker uint32_t Binary = ARM_AM::getAM2Offset(Imm);
1112*9880d681SAndroid Build Coastguard Worker // if reg +/- reg, Rm will be non-zero. Otherwise, we have reg +/- imm12
1113*9880d681SAndroid Build Coastguard Worker if (isReg) {
1114*9880d681SAndroid Build Coastguard Worker ARM_AM::ShiftOpc ShOp = ARM_AM::getAM2ShiftOpc(Imm);
1115*9880d681SAndroid Build Coastguard Worker Binary <<= 7; // Shift amount is bits [11:7]
1116*9880d681SAndroid Build Coastguard Worker Binary |= getShiftOp(ShOp) << 5; // Shift type is bits [6:5]
1117*9880d681SAndroid Build Coastguard Worker Binary |= CTX.getRegisterInfo()->getEncodingValue(MO.getReg()); // Rm is bits [3:0]
1118*9880d681SAndroid Build Coastguard Worker }
1119*9880d681SAndroid Build Coastguard Worker return Binary | (isAdd << 12) | (isReg << 13);
1120*9880d681SAndroid Build Coastguard Worker }
1121*9880d681SAndroid Build Coastguard Worker
1122*9880d681SAndroid Build Coastguard Worker uint32_t ARMMCCodeEmitter::
getPostIdxRegOpValue(const MCInst & MI,unsigned OpIdx,SmallVectorImpl<MCFixup> & Fixups,const MCSubtargetInfo & STI) const1123*9880d681SAndroid Build Coastguard Worker getPostIdxRegOpValue(const MCInst &MI, unsigned OpIdx,
1124*9880d681SAndroid Build Coastguard Worker SmallVectorImpl<MCFixup> &Fixups,
1125*9880d681SAndroid Build Coastguard Worker const MCSubtargetInfo &STI) const {
1126*9880d681SAndroid Build Coastguard Worker // {4} isAdd
1127*9880d681SAndroid Build Coastguard Worker // {3-0} Rm
1128*9880d681SAndroid Build Coastguard Worker const MCOperand &MO = MI.getOperand(OpIdx);
1129*9880d681SAndroid Build Coastguard Worker const MCOperand &MO1 = MI.getOperand(OpIdx+1);
1130*9880d681SAndroid Build Coastguard Worker bool isAdd = MO1.getImm() != 0;
1131*9880d681SAndroid Build Coastguard Worker return CTX.getRegisterInfo()->getEncodingValue(MO.getReg()) | (isAdd << 4);
1132*9880d681SAndroid Build Coastguard Worker }
1133*9880d681SAndroid Build Coastguard Worker
1134*9880d681SAndroid Build Coastguard Worker uint32_t ARMMCCodeEmitter::
getAddrMode3OffsetOpValue(const MCInst & MI,unsigned OpIdx,SmallVectorImpl<MCFixup> & Fixups,const MCSubtargetInfo & STI) const1135*9880d681SAndroid Build Coastguard Worker getAddrMode3OffsetOpValue(const MCInst &MI, unsigned OpIdx,
1136*9880d681SAndroid Build Coastguard Worker SmallVectorImpl<MCFixup> &Fixups,
1137*9880d681SAndroid Build Coastguard Worker const MCSubtargetInfo &STI) const {
1138*9880d681SAndroid Build Coastguard Worker // {9} 1 == imm8, 0 == Rm
1139*9880d681SAndroid Build Coastguard Worker // {8} isAdd
1140*9880d681SAndroid Build Coastguard Worker // {7-4} imm7_4/zero
1141*9880d681SAndroid Build Coastguard Worker // {3-0} imm3_0/Rm
1142*9880d681SAndroid Build Coastguard Worker const MCOperand &MO = MI.getOperand(OpIdx);
1143*9880d681SAndroid Build Coastguard Worker const MCOperand &MO1 = MI.getOperand(OpIdx+1);
1144*9880d681SAndroid Build Coastguard Worker unsigned Imm = MO1.getImm();
1145*9880d681SAndroid Build Coastguard Worker bool isAdd = ARM_AM::getAM3Op(Imm) == ARM_AM::add;
1146*9880d681SAndroid Build Coastguard Worker bool isImm = MO.getReg() == 0;
1147*9880d681SAndroid Build Coastguard Worker uint32_t Imm8 = ARM_AM::getAM3Offset(Imm);
1148*9880d681SAndroid Build Coastguard Worker // if reg +/- reg, Rm will be non-zero. Otherwise, we have reg +/- imm8
1149*9880d681SAndroid Build Coastguard Worker if (!isImm)
1150*9880d681SAndroid Build Coastguard Worker Imm8 = CTX.getRegisterInfo()->getEncodingValue(MO.getReg());
1151*9880d681SAndroid Build Coastguard Worker return Imm8 | (isAdd << 8) | (isImm << 9);
1152*9880d681SAndroid Build Coastguard Worker }
1153*9880d681SAndroid Build Coastguard Worker
1154*9880d681SAndroid Build Coastguard Worker uint32_t ARMMCCodeEmitter::
getAddrMode3OpValue(const MCInst & MI,unsigned OpIdx,SmallVectorImpl<MCFixup> & Fixups,const MCSubtargetInfo & STI) const1155*9880d681SAndroid Build Coastguard Worker getAddrMode3OpValue(const MCInst &MI, unsigned OpIdx,
1156*9880d681SAndroid Build Coastguard Worker SmallVectorImpl<MCFixup> &Fixups,
1157*9880d681SAndroid Build Coastguard Worker const MCSubtargetInfo &STI) const {
1158*9880d681SAndroid Build Coastguard Worker // {13} 1 == imm8, 0 == Rm
1159*9880d681SAndroid Build Coastguard Worker // {12-9} Rn
1160*9880d681SAndroid Build Coastguard Worker // {8} isAdd
1161*9880d681SAndroid Build Coastguard Worker // {7-4} imm7_4/zero
1162*9880d681SAndroid Build Coastguard Worker // {3-0} imm3_0/Rm
1163*9880d681SAndroid Build Coastguard Worker const MCOperand &MO = MI.getOperand(OpIdx);
1164*9880d681SAndroid Build Coastguard Worker const MCOperand &MO1 = MI.getOperand(OpIdx+1);
1165*9880d681SAndroid Build Coastguard Worker const MCOperand &MO2 = MI.getOperand(OpIdx+2);
1166*9880d681SAndroid Build Coastguard Worker
1167*9880d681SAndroid Build Coastguard Worker // If The first operand isn't a register, we have a label reference.
1168*9880d681SAndroid Build Coastguard Worker if (!MO.isReg()) {
1169*9880d681SAndroid Build Coastguard Worker unsigned Rn = CTX.getRegisterInfo()->getEncodingValue(ARM::PC); // Rn is PC.
1170*9880d681SAndroid Build Coastguard Worker
1171*9880d681SAndroid Build Coastguard Worker assert(MO.isExpr() && "Unexpected machine operand type!");
1172*9880d681SAndroid Build Coastguard Worker const MCExpr *Expr = MO.getExpr();
1173*9880d681SAndroid Build Coastguard Worker MCFixupKind Kind = MCFixupKind(ARM::fixup_arm_pcrel_10_unscaled);
1174*9880d681SAndroid Build Coastguard Worker Fixups.push_back(MCFixup::create(0, Expr, Kind, MI.getLoc()));
1175*9880d681SAndroid Build Coastguard Worker
1176*9880d681SAndroid Build Coastguard Worker ++MCNumCPRelocations;
1177*9880d681SAndroid Build Coastguard Worker return (Rn << 9) | (1 << 13);
1178*9880d681SAndroid Build Coastguard Worker }
1179*9880d681SAndroid Build Coastguard Worker unsigned Rn = CTX.getRegisterInfo()->getEncodingValue(MO.getReg());
1180*9880d681SAndroid Build Coastguard Worker unsigned Imm = MO2.getImm();
1181*9880d681SAndroid Build Coastguard Worker bool isAdd = ARM_AM::getAM3Op(Imm) == ARM_AM::add;
1182*9880d681SAndroid Build Coastguard Worker bool isImm = MO1.getReg() == 0;
1183*9880d681SAndroid Build Coastguard Worker uint32_t Imm8 = ARM_AM::getAM3Offset(Imm);
1184*9880d681SAndroid Build Coastguard Worker // if reg +/- reg, Rm will be non-zero. Otherwise, we have reg +/- imm8
1185*9880d681SAndroid Build Coastguard Worker if (!isImm)
1186*9880d681SAndroid Build Coastguard Worker Imm8 = CTX.getRegisterInfo()->getEncodingValue(MO1.getReg());
1187*9880d681SAndroid Build Coastguard Worker return (Rn << 9) | Imm8 | (isAdd << 8) | (isImm << 13);
1188*9880d681SAndroid Build Coastguard Worker }
1189*9880d681SAndroid Build Coastguard Worker
1190*9880d681SAndroid Build Coastguard Worker /// getAddrModeThumbSPOpValue - Encode the t_addrmode_sp operands.
1191*9880d681SAndroid Build Coastguard Worker uint32_t ARMMCCodeEmitter::
getAddrModeThumbSPOpValue(const MCInst & MI,unsigned OpIdx,SmallVectorImpl<MCFixup> & Fixups,const MCSubtargetInfo & STI) const1192*9880d681SAndroid Build Coastguard Worker getAddrModeThumbSPOpValue(const MCInst &MI, unsigned OpIdx,
1193*9880d681SAndroid Build Coastguard Worker SmallVectorImpl<MCFixup> &Fixups,
1194*9880d681SAndroid Build Coastguard Worker const MCSubtargetInfo &STI) const {
1195*9880d681SAndroid Build Coastguard Worker // [SP, #imm]
1196*9880d681SAndroid Build Coastguard Worker // {7-0} = imm8
1197*9880d681SAndroid Build Coastguard Worker const MCOperand &MO1 = MI.getOperand(OpIdx + 1);
1198*9880d681SAndroid Build Coastguard Worker assert(MI.getOperand(OpIdx).getReg() == ARM::SP &&
1199*9880d681SAndroid Build Coastguard Worker "Unexpected base register!");
1200*9880d681SAndroid Build Coastguard Worker
1201*9880d681SAndroid Build Coastguard Worker // The immediate is already shifted for the implicit zeroes, so no change
1202*9880d681SAndroid Build Coastguard Worker // here.
1203*9880d681SAndroid Build Coastguard Worker return MO1.getImm() & 0xff;
1204*9880d681SAndroid Build Coastguard Worker }
1205*9880d681SAndroid Build Coastguard Worker
1206*9880d681SAndroid Build Coastguard Worker /// getAddrModeISOpValue - Encode the t_addrmode_is# operands.
1207*9880d681SAndroid Build Coastguard Worker uint32_t ARMMCCodeEmitter::
getAddrModeISOpValue(const MCInst & MI,unsigned OpIdx,SmallVectorImpl<MCFixup> & Fixups,const MCSubtargetInfo & STI) const1208*9880d681SAndroid Build Coastguard Worker getAddrModeISOpValue(const MCInst &MI, unsigned OpIdx,
1209*9880d681SAndroid Build Coastguard Worker SmallVectorImpl<MCFixup> &Fixups,
1210*9880d681SAndroid Build Coastguard Worker const MCSubtargetInfo &STI) const {
1211*9880d681SAndroid Build Coastguard Worker // [Rn, #imm]
1212*9880d681SAndroid Build Coastguard Worker // {7-3} = imm5
1213*9880d681SAndroid Build Coastguard Worker // {2-0} = Rn
1214*9880d681SAndroid Build Coastguard Worker const MCOperand &MO = MI.getOperand(OpIdx);
1215*9880d681SAndroid Build Coastguard Worker const MCOperand &MO1 = MI.getOperand(OpIdx + 1);
1216*9880d681SAndroid Build Coastguard Worker unsigned Rn = CTX.getRegisterInfo()->getEncodingValue(MO.getReg());
1217*9880d681SAndroid Build Coastguard Worker unsigned Imm5 = MO1.getImm();
1218*9880d681SAndroid Build Coastguard Worker return ((Imm5 & 0x1f) << 3) | Rn;
1219*9880d681SAndroid Build Coastguard Worker }
1220*9880d681SAndroid Build Coastguard Worker
1221*9880d681SAndroid Build Coastguard Worker /// getAddrModePCOpValue - Return encoding for t_addrmode_pc operands.
1222*9880d681SAndroid Build Coastguard Worker uint32_t ARMMCCodeEmitter::
getAddrModePCOpValue(const MCInst & MI,unsigned OpIdx,SmallVectorImpl<MCFixup> & Fixups,const MCSubtargetInfo & STI) const1223*9880d681SAndroid Build Coastguard Worker getAddrModePCOpValue(const MCInst &MI, unsigned OpIdx,
1224*9880d681SAndroid Build Coastguard Worker SmallVectorImpl<MCFixup> &Fixups,
1225*9880d681SAndroid Build Coastguard Worker const MCSubtargetInfo &STI) const {
1226*9880d681SAndroid Build Coastguard Worker const MCOperand MO = MI.getOperand(OpIdx);
1227*9880d681SAndroid Build Coastguard Worker if (MO.isExpr())
1228*9880d681SAndroid Build Coastguard Worker return ::getBranchTargetOpValue(MI, OpIdx, ARM::fixup_arm_thumb_cp, Fixups, STI);
1229*9880d681SAndroid Build Coastguard Worker return (MO.getImm() >> 2);
1230*9880d681SAndroid Build Coastguard Worker }
1231*9880d681SAndroid Build Coastguard Worker
1232*9880d681SAndroid Build Coastguard Worker /// getAddrMode5OpValue - Return encoding info for 'reg +/- (imm8 << 2)' operand.
1233*9880d681SAndroid Build Coastguard Worker uint32_t ARMMCCodeEmitter::
getAddrMode5OpValue(const MCInst & MI,unsigned OpIdx,SmallVectorImpl<MCFixup> & Fixups,const MCSubtargetInfo & STI) const1234*9880d681SAndroid Build Coastguard Worker getAddrMode5OpValue(const MCInst &MI, unsigned OpIdx,
1235*9880d681SAndroid Build Coastguard Worker SmallVectorImpl<MCFixup> &Fixups,
1236*9880d681SAndroid Build Coastguard Worker const MCSubtargetInfo &STI) const {
1237*9880d681SAndroid Build Coastguard Worker // {12-9} = reg
1238*9880d681SAndroid Build Coastguard Worker // {8} = (U)nsigned (add == '1', sub == '0')
1239*9880d681SAndroid Build Coastguard Worker // {7-0} = imm8
1240*9880d681SAndroid Build Coastguard Worker unsigned Reg, Imm8;
1241*9880d681SAndroid Build Coastguard Worker bool isAdd;
1242*9880d681SAndroid Build Coastguard Worker // If The first operand isn't a register, we have a label reference.
1243*9880d681SAndroid Build Coastguard Worker const MCOperand &MO = MI.getOperand(OpIdx);
1244*9880d681SAndroid Build Coastguard Worker if (!MO.isReg()) {
1245*9880d681SAndroid Build Coastguard Worker Reg = CTX.getRegisterInfo()->getEncodingValue(ARM::PC); // Rn is PC.
1246*9880d681SAndroid Build Coastguard Worker Imm8 = 0;
1247*9880d681SAndroid Build Coastguard Worker isAdd = false; // 'U' bit is handled as part of the fixup.
1248*9880d681SAndroid Build Coastguard Worker
1249*9880d681SAndroid Build Coastguard Worker assert(MO.isExpr() && "Unexpected machine operand type!");
1250*9880d681SAndroid Build Coastguard Worker const MCExpr *Expr = MO.getExpr();
1251*9880d681SAndroid Build Coastguard Worker MCFixupKind Kind;
1252*9880d681SAndroid Build Coastguard Worker if (isThumb2(STI))
1253*9880d681SAndroid Build Coastguard Worker Kind = MCFixupKind(ARM::fixup_t2_pcrel_10);
1254*9880d681SAndroid Build Coastguard Worker else
1255*9880d681SAndroid Build Coastguard Worker Kind = MCFixupKind(ARM::fixup_arm_pcrel_10);
1256*9880d681SAndroid Build Coastguard Worker Fixups.push_back(MCFixup::create(0, Expr, Kind, MI.getLoc()));
1257*9880d681SAndroid Build Coastguard Worker
1258*9880d681SAndroid Build Coastguard Worker ++MCNumCPRelocations;
1259*9880d681SAndroid Build Coastguard Worker } else {
1260*9880d681SAndroid Build Coastguard Worker EncodeAddrModeOpValues(MI, OpIdx, Reg, Imm8, Fixups, STI);
1261*9880d681SAndroid Build Coastguard Worker isAdd = ARM_AM::getAM5Op(Imm8) == ARM_AM::add;
1262*9880d681SAndroid Build Coastguard Worker }
1263*9880d681SAndroid Build Coastguard Worker
1264*9880d681SAndroid Build Coastguard Worker uint32_t Binary = ARM_AM::getAM5Offset(Imm8);
1265*9880d681SAndroid Build Coastguard Worker // Immediate is always encoded as positive. The 'U' bit controls add vs sub.
1266*9880d681SAndroid Build Coastguard Worker if (isAdd)
1267*9880d681SAndroid Build Coastguard Worker Binary |= (1 << 8);
1268*9880d681SAndroid Build Coastguard Worker Binary |= (Reg << 9);
1269*9880d681SAndroid Build Coastguard Worker return Binary;
1270*9880d681SAndroid Build Coastguard Worker }
1271*9880d681SAndroid Build Coastguard Worker
1272*9880d681SAndroid Build Coastguard Worker /// getAddrMode5FP16OpValue - Return encoding info for 'reg +/- (imm8 << 1)' operand.
1273*9880d681SAndroid Build Coastguard Worker uint32_t ARMMCCodeEmitter::
getAddrMode5FP16OpValue(const MCInst & MI,unsigned OpIdx,SmallVectorImpl<MCFixup> & Fixups,const MCSubtargetInfo & STI) const1274*9880d681SAndroid Build Coastguard Worker getAddrMode5FP16OpValue(const MCInst &MI, unsigned OpIdx,
1275*9880d681SAndroid Build Coastguard Worker SmallVectorImpl<MCFixup> &Fixups,
1276*9880d681SAndroid Build Coastguard Worker const MCSubtargetInfo &STI) const {
1277*9880d681SAndroid Build Coastguard Worker // {12-9} = reg
1278*9880d681SAndroid Build Coastguard Worker // {8} = (U)nsigned (add == '1', sub == '0')
1279*9880d681SAndroid Build Coastguard Worker // {7-0} = imm8
1280*9880d681SAndroid Build Coastguard Worker unsigned Reg, Imm8;
1281*9880d681SAndroid Build Coastguard Worker bool isAdd;
1282*9880d681SAndroid Build Coastguard Worker // If The first operand isn't a register, we have a label reference.
1283*9880d681SAndroid Build Coastguard Worker const MCOperand &MO = MI.getOperand(OpIdx);
1284*9880d681SAndroid Build Coastguard Worker if (!MO.isReg()) {
1285*9880d681SAndroid Build Coastguard Worker Reg = CTX.getRegisterInfo()->getEncodingValue(ARM::PC); // Rn is PC.
1286*9880d681SAndroid Build Coastguard Worker Imm8 = 0;
1287*9880d681SAndroid Build Coastguard Worker isAdd = false; // 'U' bit is handled as part of the fixup.
1288*9880d681SAndroid Build Coastguard Worker
1289*9880d681SAndroid Build Coastguard Worker assert(MO.isExpr() && "Unexpected machine operand type!");
1290*9880d681SAndroid Build Coastguard Worker const MCExpr *Expr = MO.getExpr();
1291*9880d681SAndroid Build Coastguard Worker MCFixupKind Kind;
1292*9880d681SAndroid Build Coastguard Worker if (isThumb2(STI))
1293*9880d681SAndroid Build Coastguard Worker Kind = MCFixupKind(ARM::fixup_t2_pcrel_9);
1294*9880d681SAndroid Build Coastguard Worker else
1295*9880d681SAndroid Build Coastguard Worker Kind = MCFixupKind(ARM::fixup_arm_pcrel_9);
1296*9880d681SAndroid Build Coastguard Worker Fixups.push_back(MCFixup::create(0, Expr, Kind, MI.getLoc()));
1297*9880d681SAndroid Build Coastguard Worker
1298*9880d681SAndroid Build Coastguard Worker ++MCNumCPRelocations;
1299*9880d681SAndroid Build Coastguard Worker } else {
1300*9880d681SAndroid Build Coastguard Worker EncodeAddrModeOpValues(MI, OpIdx, Reg, Imm8, Fixups, STI);
1301*9880d681SAndroid Build Coastguard Worker isAdd = ARM_AM::getAM5Op(Imm8) == ARM_AM::add;
1302*9880d681SAndroid Build Coastguard Worker }
1303*9880d681SAndroid Build Coastguard Worker
1304*9880d681SAndroid Build Coastguard Worker uint32_t Binary = ARM_AM::getAM5Offset(Imm8);
1305*9880d681SAndroid Build Coastguard Worker // Immediate is always encoded as positive. The 'U' bit controls add vs sub.
1306*9880d681SAndroid Build Coastguard Worker if (isAdd)
1307*9880d681SAndroid Build Coastguard Worker Binary |= (1 << 8);
1308*9880d681SAndroid Build Coastguard Worker Binary |= (Reg << 9);
1309*9880d681SAndroid Build Coastguard Worker return Binary;
1310*9880d681SAndroid Build Coastguard Worker }
1311*9880d681SAndroid Build Coastguard Worker
1312*9880d681SAndroid Build Coastguard Worker unsigned ARMMCCodeEmitter::
getSORegRegOpValue(const MCInst & MI,unsigned OpIdx,SmallVectorImpl<MCFixup> & Fixups,const MCSubtargetInfo & STI) const1313*9880d681SAndroid Build Coastguard Worker getSORegRegOpValue(const MCInst &MI, unsigned OpIdx,
1314*9880d681SAndroid Build Coastguard Worker SmallVectorImpl<MCFixup> &Fixups,
1315*9880d681SAndroid Build Coastguard Worker const MCSubtargetInfo &STI) const {
1316*9880d681SAndroid Build Coastguard Worker // Sub-operands are [reg, reg, imm]. The first register is Rm, the reg to be
1317*9880d681SAndroid Build Coastguard Worker // shifted. The second is Rs, the amount to shift by, and the third specifies
1318*9880d681SAndroid Build Coastguard Worker // the type of the shift.
1319*9880d681SAndroid Build Coastguard Worker //
1320*9880d681SAndroid Build Coastguard Worker // {3-0} = Rm.
1321*9880d681SAndroid Build Coastguard Worker // {4} = 1
1322*9880d681SAndroid Build Coastguard Worker // {6-5} = type
1323*9880d681SAndroid Build Coastguard Worker // {11-8} = Rs
1324*9880d681SAndroid Build Coastguard Worker // {7} = 0
1325*9880d681SAndroid Build Coastguard Worker
1326*9880d681SAndroid Build Coastguard Worker const MCOperand &MO = MI.getOperand(OpIdx);
1327*9880d681SAndroid Build Coastguard Worker const MCOperand &MO1 = MI.getOperand(OpIdx + 1);
1328*9880d681SAndroid Build Coastguard Worker const MCOperand &MO2 = MI.getOperand(OpIdx + 2);
1329*9880d681SAndroid Build Coastguard Worker ARM_AM::ShiftOpc SOpc = ARM_AM::getSORegShOp(MO2.getImm());
1330*9880d681SAndroid Build Coastguard Worker
1331*9880d681SAndroid Build Coastguard Worker // Encode Rm.
1332*9880d681SAndroid Build Coastguard Worker unsigned Binary = CTX.getRegisterInfo()->getEncodingValue(MO.getReg());
1333*9880d681SAndroid Build Coastguard Worker
1334*9880d681SAndroid Build Coastguard Worker // Encode the shift opcode.
1335*9880d681SAndroid Build Coastguard Worker unsigned SBits = 0;
1336*9880d681SAndroid Build Coastguard Worker unsigned Rs = MO1.getReg();
1337*9880d681SAndroid Build Coastguard Worker if (Rs) {
1338*9880d681SAndroid Build Coastguard Worker // Set shift operand (bit[7:4]).
1339*9880d681SAndroid Build Coastguard Worker // LSL - 0001
1340*9880d681SAndroid Build Coastguard Worker // LSR - 0011
1341*9880d681SAndroid Build Coastguard Worker // ASR - 0101
1342*9880d681SAndroid Build Coastguard Worker // ROR - 0111
1343*9880d681SAndroid Build Coastguard Worker switch (SOpc) {
1344*9880d681SAndroid Build Coastguard Worker default: llvm_unreachable("Unknown shift opc!");
1345*9880d681SAndroid Build Coastguard Worker case ARM_AM::lsl: SBits = 0x1; break;
1346*9880d681SAndroid Build Coastguard Worker case ARM_AM::lsr: SBits = 0x3; break;
1347*9880d681SAndroid Build Coastguard Worker case ARM_AM::asr: SBits = 0x5; break;
1348*9880d681SAndroid Build Coastguard Worker case ARM_AM::ror: SBits = 0x7; break;
1349*9880d681SAndroid Build Coastguard Worker }
1350*9880d681SAndroid Build Coastguard Worker }
1351*9880d681SAndroid Build Coastguard Worker
1352*9880d681SAndroid Build Coastguard Worker Binary |= SBits << 4;
1353*9880d681SAndroid Build Coastguard Worker
1354*9880d681SAndroid Build Coastguard Worker // Encode the shift operation Rs.
1355*9880d681SAndroid Build Coastguard Worker // Encode Rs bit[11:8].
1356*9880d681SAndroid Build Coastguard Worker assert(ARM_AM::getSORegOffset(MO2.getImm()) == 0);
1357*9880d681SAndroid Build Coastguard Worker return Binary | (CTX.getRegisterInfo()->getEncodingValue(Rs) << ARMII::RegRsShift);
1358*9880d681SAndroid Build Coastguard Worker }
1359*9880d681SAndroid Build Coastguard Worker
1360*9880d681SAndroid Build Coastguard Worker unsigned ARMMCCodeEmitter::
getSORegImmOpValue(const MCInst & MI,unsigned OpIdx,SmallVectorImpl<MCFixup> & Fixups,const MCSubtargetInfo & STI) const1361*9880d681SAndroid Build Coastguard Worker getSORegImmOpValue(const MCInst &MI, unsigned OpIdx,
1362*9880d681SAndroid Build Coastguard Worker SmallVectorImpl<MCFixup> &Fixups,
1363*9880d681SAndroid Build Coastguard Worker const MCSubtargetInfo &STI) const {
1364*9880d681SAndroid Build Coastguard Worker // Sub-operands are [reg, imm]. The first register is Rm, the reg to be
1365*9880d681SAndroid Build Coastguard Worker // shifted. The second is the amount to shift by.
1366*9880d681SAndroid Build Coastguard Worker //
1367*9880d681SAndroid Build Coastguard Worker // {3-0} = Rm.
1368*9880d681SAndroid Build Coastguard Worker // {4} = 0
1369*9880d681SAndroid Build Coastguard Worker // {6-5} = type
1370*9880d681SAndroid Build Coastguard Worker // {11-7} = imm
1371*9880d681SAndroid Build Coastguard Worker
1372*9880d681SAndroid Build Coastguard Worker const MCOperand &MO = MI.getOperand(OpIdx);
1373*9880d681SAndroid Build Coastguard Worker const MCOperand &MO1 = MI.getOperand(OpIdx + 1);
1374*9880d681SAndroid Build Coastguard Worker ARM_AM::ShiftOpc SOpc = ARM_AM::getSORegShOp(MO1.getImm());
1375*9880d681SAndroid Build Coastguard Worker
1376*9880d681SAndroid Build Coastguard Worker // Encode Rm.
1377*9880d681SAndroid Build Coastguard Worker unsigned Binary = CTX.getRegisterInfo()->getEncodingValue(MO.getReg());
1378*9880d681SAndroid Build Coastguard Worker
1379*9880d681SAndroid Build Coastguard Worker // Encode the shift opcode.
1380*9880d681SAndroid Build Coastguard Worker unsigned SBits = 0;
1381*9880d681SAndroid Build Coastguard Worker
1382*9880d681SAndroid Build Coastguard Worker // Set shift operand (bit[6:4]).
1383*9880d681SAndroid Build Coastguard Worker // LSL - 000
1384*9880d681SAndroid Build Coastguard Worker // LSR - 010
1385*9880d681SAndroid Build Coastguard Worker // ASR - 100
1386*9880d681SAndroid Build Coastguard Worker // ROR - 110
1387*9880d681SAndroid Build Coastguard Worker // RRX - 110 and bit[11:8] clear.
1388*9880d681SAndroid Build Coastguard Worker switch (SOpc) {
1389*9880d681SAndroid Build Coastguard Worker default: llvm_unreachable("Unknown shift opc!");
1390*9880d681SAndroid Build Coastguard Worker case ARM_AM::lsl: SBits = 0x0; break;
1391*9880d681SAndroid Build Coastguard Worker case ARM_AM::lsr: SBits = 0x2; break;
1392*9880d681SAndroid Build Coastguard Worker case ARM_AM::asr: SBits = 0x4; break;
1393*9880d681SAndroid Build Coastguard Worker case ARM_AM::ror: SBits = 0x6; break;
1394*9880d681SAndroid Build Coastguard Worker case ARM_AM::rrx:
1395*9880d681SAndroid Build Coastguard Worker Binary |= 0x60;
1396*9880d681SAndroid Build Coastguard Worker return Binary;
1397*9880d681SAndroid Build Coastguard Worker }
1398*9880d681SAndroid Build Coastguard Worker
1399*9880d681SAndroid Build Coastguard Worker // Encode shift_imm bit[11:7].
1400*9880d681SAndroid Build Coastguard Worker Binary |= SBits << 4;
1401*9880d681SAndroid Build Coastguard Worker unsigned Offset = ARM_AM::getSORegOffset(MO1.getImm());
1402*9880d681SAndroid Build Coastguard Worker assert(Offset < 32 && "Offset must be in range 0-31!");
1403*9880d681SAndroid Build Coastguard Worker return Binary | (Offset << 7);
1404*9880d681SAndroid Build Coastguard Worker }
1405*9880d681SAndroid Build Coastguard Worker
1406*9880d681SAndroid Build Coastguard Worker
1407*9880d681SAndroid Build Coastguard Worker unsigned ARMMCCodeEmitter::
getT2AddrModeSORegOpValue(const MCInst & MI,unsigned OpNum,SmallVectorImpl<MCFixup> & Fixups,const MCSubtargetInfo & STI) const1408*9880d681SAndroid Build Coastguard Worker getT2AddrModeSORegOpValue(const MCInst &MI, unsigned OpNum,
1409*9880d681SAndroid Build Coastguard Worker SmallVectorImpl<MCFixup> &Fixups,
1410*9880d681SAndroid Build Coastguard Worker const MCSubtargetInfo &STI) const {
1411*9880d681SAndroid Build Coastguard Worker const MCOperand &MO1 = MI.getOperand(OpNum);
1412*9880d681SAndroid Build Coastguard Worker const MCOperand &MO2 = MI.getOperand(OpNum+1);
1413*9880d681SAndroid Build Coastguard Worker const MCOperand &MO3 = MI.getOperand(OpNum+2);
1414*9880d681SAndroid Build Coastguard Worker
1415*9880d681SAndroid Build Coastguard Worker // Encoded as [Rn, Rm, imm].
1416*9880d681SAndroid Build Coastguard Worker // FIXME: Needs fixup support.
1417*9880d681SAndroid Build Coastguard Worker unsigned Value = CTX.getRegisterInfo()->getEncodingValue(MO1.getReg());
1418*9880d681SAndroid Build Coastguard Worker Value <<= 4;
1419*9880d681SAndroid Build Coastguard Worker Value |= CTX.getRegisterInfo()->getEncodingValue(MO2.getReg());
1420*9880d681SAndroid Build Coastguard Worker Value <<= 2;
1421*9880d681SAndroid Build Coastguard Worker Value |= MO3.getImm();
1422*9880d681SAndroid Build Coastguard Worker
1423*9880d681SAndroid Build Coastguard Worker return Value;
1424*9880d681SAndroid Build Coastguard Worker }
1425*9880d681SAndroid Build Coastguard Worker
1426*9880d681SAndroid Build Coastguard Worker unsigned ARMMCCodeEmitter::
getT2AddrModeImm8OpValue(const MCInst & MI,unsigned OpNum,SmallVectorImpl<MCFixup> & Fixups,const MCSubtargetInfo & STI) const1427*9880d681SAndroid Build Coastguard Worker getT2AddrModeImm8OpValue(const MCInst &MI, unsigned OpNum,
1428*9880d681SAndroid Build Coastguard Worker SmallVectorImpl<MCFixup> &Fixups,
1429*9880d681SAndroid Build Coastguard Worker const MCSubtargetInfo &STI) const {
1430*9880d681SAndroid Build Coastguard Worker const MCOperand &MO1 = MI.getOperand(OpNum);
1431*9880d681SAndroid Build Coastguard Worker const MCOperand &MO2 = MI.getOperand(OpNum+1);
1432*9880d681SAndroid Build Coastguard Worker
1433*9880d681SAndroid Build Coastguard Worker // FIXME: Needs fixup support.
1434*9880d681SAndroid Build Coastguard Worker unsigned Value = CTX.getRegisterInfo()->getEncodingValue(MO1.getReg());
1435*9880d681SAndroid Build Coastguard Worker
1436*9880d681SAndroid Build Coastguard Worker // Even though the immediate is 8 bits long, we need 9 bits in order
1437*9880d681SAndroid Build Coastguard Worker // to represent the (inverse of the) sign bit.
1438*9880d681SAndroid Build Coastguard Worker Value <<= 9;
1439*9880d681SAndroid Build Coastguard Worker int32_t tmp = (int32_t)MO2.getImm();
1440*9880d681SAndroid Build Coastguard Worker if (tmp < 0)
1441*9880d681SAndroid Build Coastguard Worker tmp = abs(tmp);
1442*9880d681SAndroid Build Coastguard Worker else
1443*9880d681SAndroid Build Coastguard Worker Value |= 256; // Set the ADD bit
1444*9880d681SAndroid Build Coastguard Worker Value |= tmp & 255;
1445*9880d681SAndroid Build Coastguard Worker return Value;
1446*9880d681SAndroid Build Coastguard Worker }
1447*9880d681SAndroid Build Coastguard Worker
1448*9880d681SAndroid Build Coastguard Worker unsigned ARMMCCodeEmitter::
getT2AddrModeImm8OffsetOpValue(const MCInst & MI,unsigned OpNum,SmallVectorImpl<MCFixup> & Fixups,const MCSubtargetInfo & STI) const1449*9880d681SAndroid Build Coastguard Worker getT2AddrModeImm8OffsetOpValue(const MCInst &MI, unsigned OpNum,
1450*9880d681SAndroid Build Coastguard Worker SmallVectorImpl<MCFixup> &Fixups,
1451*9880d681SAndroid Build Coastguard Worker const MCSubtargetInfo &STI) const {
1452*9880d681SAndroid Build Coastguard Worker const MCOperand &MO1 = MI.getOperand(OpNum);
1453*9880d681SAndroid Build Coastguard Worker
1454*9880d681SAndroid Build Coastguard Worker // FIXME: Needs fixup support.
1455*9880d681SAndroid Build Coastguard Worker unsigned Value = 0;
1456*9880d681SAndroid Build Coastguard Worker int32_t tmp = (int32_t)MO1.getImm();
1457*9880d681SAndroid Build Coastguard Worker if (tmp < 0)
1458*9880d681SAndroid Build Coastguard Worker tmp = abs(tmp);
1459*9880d681SAndroid Build Coastguard Worker else
1460*9880d681SAndroid Build Coastguard Worker Value |= 256; // Set the ADD bit
1461*9880d681SAndroid Build Coastguard Worker Value |= tmp & 255;
1462*9880d681SAndroid Build Coastguard Worker return Value;
1463*9880d681SAndroid Build Coastguard Worker }
1464*9880d681SAndroid Build Coastguard Worker
1465*9880d681SAndroid Build Coastguard Worker unsigned ARMMCCodeEmitter::
getT2SORegOpValue(const MCInst & MI,unsigned OpIdx,SmallVectorImpl<MCFixup> & Fixups,const MCSubtargetInfo & STI) const1466*9880d681SAndroid Build Coastguard Worker getT2SORegOpValue(const MCInst &MI, unsigned OpIdx,
1467*9880d681SAndroid Build Coastguard Worker SmallVectorImpl<MCFixup> &Fixups,
1468*9880d681SAndroid Build Coastguard Worker const MCSubtargetInfo &STI) const {
1469*9880d681SAndroid Build Coastguard Worker // Sub-operands are [reg, imm]. The first register is Rm, the reg to be
1470*9880d681SAndroid Build Coastguard Worker // shifted. The second is the amount to shift by.
1471*9880d681SAndroid Build Coastguard Worker //
1472*9880d681SAndroid Build Coastguard Worker // {3-0} = Rm.
1473*9880d681SAndroid Build Coastguard Worker // {4} = 0
1474*9880d681SAndroid Build Coastguard Worker // {6-5} = type
1475*9880d681SAndroid Build Coastguard Worker // {11-7} = imm
1476*9880d681SAndroid Build Coastguard Worker
1477*9880d681SAndroid Build Coastguard Worker const MCOperand &MO = MI.getOperand(OpIdx);
1478*9880d681SAndroid Build Coastguard Worker const MCOperand &MO1 = MI.getOperand(OpIdx + 1);
1479*9880d681SAndroid Build Coastguard Worker ARM_AM::ShiftOpc SOpc = ARM_AM::getSORegShOp(MO1.getImm());
1480*9880d681SAndroid Build Coastguard Worker
1481*9880d681SAndroid Build Coastguard Worker // Encode Rm.
1482*9880d681SAndroid Build Coastguard Worker unsigned Binary = CTX.getRegisterInfo()->getEncodingValue(MO.getReg());
1483*9880d681SAndroid Build Coastguard Worker
1484*9880d681SAndroid Build Coastguard Worker // Encode the shift opcode.
1485*9880d681SAndroid Build Coastguard Worker unsigned SBits = 0;
1486*9880d681SAndroid Build Coastguard Worker // Set shift operand (bit[6:4]).
1487*9880d681SAndroid Build Coastguard Worker // LSL - 000
1488*9880d681SAndroid Build Coastguard Worker // LSR - 010
1489*9880d681SAndroid Build Coastguard Worker // ASR - 100
1490*9880d681SAndroid Build Coastguard Worker // ROR - 110
1491*9880d681SAndroid Build Coastguard Worker switch (SOpc) {
1492*9880d681SAndroid Build Coastguard Worker default: llvm_unreachable("Unknown shift opc!");
1493*9880d681SAndroid Build Coastguard Worker case ARM_AM::lsl: SBits = 0x0; break;
1494*9880d681SAndroid Build Coastguard Worker case ARM_AM::lsr: SBits = 0x2; break;
1495*9880d681SAndroid Build Coastguard Worker case ARM_AM::asr: SBits = 0x4; break;
1496*9880d681SAndroid Build Coastguard Worker case ARM_AM::rrx: // FALLTHROUGH
1497*9880d681SAndroid Build Coastguard Worker case ARM_AM::ror: SBits = 0x6; break;
1498*9880d681SAndroid Build Coastguard Worker }
1499*9880d681SAndroid Build Coastguard Worker
1500*9880d681SAndroid Build Coastguard Worker Binary |= SBits << 4;
1501*9880d681SAndroid Build Coastguard Worker if (SOpc == ARM_AM::rrx)
1502*9880d681SAndroid Build Coastguard Worker return Binary;
1503*9880d681SAndroid Build Coastguard Worker
1504*9880d681SAndroid Build Coastguard Worker // Encode shift_imm bit[11:7].
1505*9880d681SAndroid Build Coastguard Worker return Binary | ARM_AM::getSORegOffset(MO1.getImm()) << 7;
1506*9880d681SAndroid Build Coastguard Worker }
1507*9880d681SAndroid Build Coastguard Worker
1508*9880d681SAndroid Build Coastguard Worker unsigned ARMMCCodeEmitter::
getBitfieldInvertedMaskOpValue(const MCInst & MI,unsigned Op,SmallVectorImpl<MCFixup> & Fixups,const MCSubtargetInfo & STI) const1509*9880d681SAndroid Build Coastguard Worker getBitfieldInvertedMaskOpValue(const MCInst &MI, unsigned Op,
1510*9880d681SAndroid Build Coastguard Worker SmallVectorImpl<MCFixup> &Fixups,
1511*9880d681SAndroid Build Coastguard Worker const MCSubtargetInfo &STI) const {
1512*9880d681SAndroid Build Coastguard Worker // 10 bits. lower 5 bits are are the lsb of the mask, high five bits are the
1513*9880d681SAndroid Build Coastguard Worker // msb of the mask.
1514*9880d681SAndroid Build Coastguard Worker const MCOperand &MO = MI.getOperand(Op);
1515*9880d681SAndroid Build Coastguard Worker uint32_t v = ~MO.getImm();
1516*9880d681SAndroid Build Coastguard Worker uint32_t lsb = countTrailingZeros(v);
1517*9880d681SAndroid Build Coastguard Worker uint32_t msb = (32 - countLeadingZeros (v)) - 1;
1518*9880d681SAndroid Build Coastguard Worker assert (v != 0 && lsb < 32 && msb < 32 && "Illegal bitfield mask!");
1519*9880d681SAndroid Build Coastguard Worker return lsb | (msb << 5);
1520*9880d681SAndroid Build Coastguard Worker }
1521*9880d681SAndroid Build Coastguard Worker
1522*9880d681SAndroid Build Coastguard Worker unsigned ARMMCCodeEmitter::
getRegisterListOpValue(const MCInst & MI,unsigned Op,SmallVectorImpl<MCFixup> & Fixups,const MCSubtargetInfo & STI) const1523*9880d681SAndroid Build Coastguard Worker getRegisterListOpValue(const MCInst &MI, unsigned Op,
1524*9880d681SAndroid Build Coastguard Worker SmallVectorImpl<MCFixup> &Fixups,
1525*9880d681SAndroid Build Coastguard Worker const MCSubtargetInfo &STI) const {
1526*9880d681SAndroid Build Coastguard Worker // VLDM/VSTM:
1527*9880d681SAndroid Build Coastguard Worker // {12-8} = Vd
1528*9880d681SAndroid Build Coastguard Worker // {7-0} = Number of registers
1529*9880d681SAndroid Build Coastguard Worker //
1530*9880d681SAndroid Build Coastguard Worker // LDM/STM:
1531*9880d681SAndroid Build Coastguard Worker // {15-0} = Bitfield of GPRs.
1532*9880d681SAndroid Build Coastguard Worker unsigned Reg = MI.getOperand(Op).getReg();
1533*9880d681SAndroid Build Coastguard Worker bool SPRRegs = ARMMCRegisterClasses[ARM::SPRRegClassID].contains(Reg);
1534*9880d681SAndroid Build Coastguard Worker bool DPRRegs = ARMMCRegisterClasses[ARM::DPRRegClassID].contains(Reg);
1535*9880d681SAndroid Build Coastguard Worker
1536*9880d681SAndroid Build Coastguard Worker unsigned Binary = 0;
1537*9880d681SAndroid Build Coastguard Worker
1538*9880d681SAndroid Build Coastguard Worker if (SPRRegs || DPRRegs) {
1539*9880d681SAndroid Build Coastguard Worker // VLDM/VSTM
1540*9880d681SAndroid Build Coastguard Worker unsigned RegNo = CTX.getRegisterInfo()->getEncodingValue(Reg);
1541*9880d681SAndroid Build Coastguard Worker unsigned NumRegs = (MI.getNumOperands() - Op) & 0xff;
1542*9880d681SAndroid Build Coastguard Worker Binary |= (RegNo & 0x1f) << 8;
1543*9880d681SAndroid Build Coastguard Worker if (SPRRegs)
1544*9880d681SAndroid Build Coastguard Worker Binary |= NumRegs;
1545*9880d681SAndroid Build Coastguard Worker else
1546*9880d681SAndroid Build Coastguard Worker Binary |= NumRegs * 2;
1547*9880d681SAndroid Build Coastguard Worker } else {
1548*9880d681SAndroid Build Coastguard Worker for (unsigned I = Op, E = MI.getNumOperands(); I < E; ++I) {
1549*9880d681SAndroid Build Coastguard Worker unsigned RegNo = CTX.getRegisterInfo()->getEncodingValue(MI.getOperand(I).getReg());
1550*9880d681SAndroid Build Coastguard Worker Binary |= 1 << RegNo;
1551*9880d681SAndroid Build Coastguard Worker }
1552*9880d681SAndroid Build Coastguard Worker }
1553*9880d681SAndroid Build Coastguard Worker
1554*9880d681SAndroid Build Coastguard Worker return Binary;
1555*9880d681SAndroid Build Coastguard Worker }
1556*9880d681SAndroid Build Coastguard Worker
1557*9880d681SAndroid Build Coastguard Worker /// getAddrMode6AddressOpValue - Encode an addrmode6 register number along
1558*9880d681SAndroid Build Coastguard Worker /// with the alignment operand.
1559*9880d681SAndroid Build Coastguard Worker unsigned ARMMCCodeEmitter::
getAddrMode6AddressOpValue(const MCInst & MI,unsigned Op,SmallVectorImpl<MCFixup> & Fixups,const MCSubtargetInfo & STI) const1560*9880d681SAndroid Build Coastguard Worker getAddrMode6AddressOpValue(const MCInst &MI, unsigned Op,
1561*9880d681SAndroid Build Coastguard Worker SmallVectorImpl<MCFixup> &Fixups,
1562*9880d681SAndroid Build Coastguard Worker const MCSubtargetInfo &STI) const {
1563*9880d681SAndroid Build Coastguard Worker const MCOperand &Reg = MI.getOperand(Op);
1564*9880d681SAndroid Build Coastguard Worker const MCOperand &Imm = MI.getOperand(Op + 1);
1565*9880d681SAndroid Build Coastguard Worker
1566*9880d681SAndroid Build Coastguard Worker unsigned RegNo = CTX.getRegisterInfo()->getEncodingValue(Reg.getReg());
1567*9880d681SAndroid Build Coastguard Worker unsigned Align = 0;
1568*9880d681SAndroid Build Coastguard Worker
1569*9880d681SAndroid Build Coastguard Worker switch (Imm.getImm()) {
1570*9880d681SAndroid Build Coastguard Worker default: break;
1571*9880d681SAndroid Build Coastguard Worker case 2:
1572*9880d681SAndroid Build Coastguard Worker case 4:
1573*9880d681SAndroid Build Coastguard Worker case 8: Align = 0x01; break;
1574*9880d681SAndroid Build Coastguard Worker case 16: Align = 0x02; break;
1575*9880d681SAndroid Build Coastguard Worker case 32: Align = 0x03; break;
1576*9880d681SAndroid Build Coastguard Worker }
1577*9880d681SAndroid Build Coastguard Worker
1578*9880d681SAndroid Build Coastguard Worker return RegNo | (Align << 4);
1579*9880d681SAndroid Build Coastguard Worker }
1580*9880d681SAndroid Build Coastguard Worker
1581*9880d681SAndroid Build Coastguard Worker /// getAddrMode6OneLane32AddressOpValue - Encode an addrmode6 register number
1582*9880d681SAndroid Build Coastguard Worker /// along with the alignment operand for use in VST1 and VLD1 with size 32.
1583*9880d681SAndroid Build Coastguard Worker unsigned ARMMCCodeEmitter::
getAddrMode6OneLane32AddressOpValue(const MCInst & MI,unsigned Op,SmallVectorImpl<MCFixup> & Fixups,const MCSubtargetInfo & STI) const1584*9880d681SAndroid Build Coastguard Worker getAddrMode6OneLane32AddressOpValue(const MCInst &MI, unsigned Op,
1585*9880d681SAndroid Build Coastguard Worker SmallVectorImpl<MCFixup> &Fixups,
1586*9880d681SAndroid Build Coastguard Worker const MCSubtargetInfo &STI) const {
1587*9880d681SAndroid Build Coastguard Worker const MCOperand &Reg = MI.getOperand(Op);
1588*9880d681SAndroid Build Coastguard Worker const MCOperand &Imm = MI.getOperand(Op + 1);
1589*9880d681SAndroid Build Coastguard Worker
1590*9880d681SAndroid Build Coastguard Worker unsigned RegNo = CTX.getRegisterInfo()->getEncodingValue(Reg.getReg());
1591*9880d681SAndroid Build Coastguard Worker unsigned Align = 0;
1592*9880d681SAndroid Build Coastguard Worker
1593*9880d681SAndroid Build Coastguard Worker switch (Imm.getImm()) {
1594*9880d681SAndroid Build Coastguard Worker default: break;
1595*9880d681SAndroid Build Coastguard Worker case 8:
1596*9880d681SAndroid Build Coastguard Worker case 16:
1597*9880d681SAndroid Build Coastguard Worker case 32: // Default '0' value for invalid alignments of 8, 16, 32 bytes.
1598*9880d681SAndroid Build Coastguard Worker case 2: Align = 0x00; break;
1599*9880d681SAndroid Build Coastguard Worker case 4: Align = 0x03; break;
1600*9880d681SAndroid Build Coastguard Worker }
1601*9880d681SAndroid Build Coastguard Worker
1602*9880d681SAndroid Build Coastguard Worker return RegNo | (Align << 4);
1603*9880d681SAndroid Build Coastguard Worker }
1604*9880d681SAndroid Build Coastguard Worker
1605*9880d681SAndroid Build Coastguard Worker
1606*9880d681SAndroid Build Coastguard Worker /// getAddrMode6DupAddressOpValue - Encode an addrmode6 register number and
1607*9880d681SAndroid Build Coastguard Worker /// alignment operand for use in VLD-dup instructions. This is the same as
1608*9880d681SAndroid Build Coastguard Worker /// getAddrMode6AddressOpValue except for the alignment encoding, which is
1609*9880d681SAndroid Build Coastguard Worker /// different for VLD4-dup.
1610*9880d681SAndroid Build Coastguard Worker unsigned ARMMCCodeEmitter::
getAddrMode6DupAddressOpValue(const MCInst & MI,unsigned Op,SmallVectorImpl<MCFixup> & Fixups,const MCSubtargetInfo & STI) const1611*9880d681SAndroid Build Coastguard Worker getAddrMode6DupAddressOpValue(const MCInst &MI, unsigned Op,
1612*9880d681SAndroid Build Coastguard Worker SmallVectorImpl<MCFixup> &Fixups,
1613*9880d681SAndroid Build Coastguard Worker const MCSubtargetInfo &STI) const {
1614*9880d681SAndroid Build Coastguard Worker const MCOperand &Reg = MI.getOperand(Op);
1615*9880d681SAndroid Build Coastguard Worker const MCOperand &Imm = MI.getOperand(Op + 1);
1616*9880d681SAndroid Build Coastguard Worker
1617*9880d681SAndroid Build Coastguard Worker unsigned RegNo = CTX.getRegisterInfo()->getEncodingValue(Reg.getReg());
1618*9880d681SAndroid Build Coastguard Worker unsigned Align = 0;
1619*9880d681SAndroid Build Coastguard Worker
1620*9880d681SAndroid Build Coastguard Worker switch (Imm.getImm()) {
1621*9880d681SAndroid Build Coastguard Worker default: break;
1622*9880d681SAndroid Build Coastguard Worker case 2:
1623*9880d681SAndroid Build Coastguard Worker case 4:
1624*9880d681SAndroid Build Coastguard Worker case 8: Align = 0x01; break;
1625*9880d681SAndroid Build Coastguard Worker case 16: Align = 0x03; break;
1626*9880d681SAndroid Build Coastguard Worker }
1627*9880d681SAndroid Build Coastguard Worker
1628*9880d681SAndroid Build Coastguard Worker return RegNo | (Align << 4);
1629*9880d681SAndroid Build Coastguard Worker }
1630*9880d681SAndroid Build Coastguard Worker
1631*9880d681SAndroid Build Coastguard Worker unsigned ARMMCCodeEmitter::
getAddrMode6OffsetOpValue(const MCInst & MI,unsigned Op,SmallVectorImpl<MCFixup> & Fixups,const MCSubtargetInfo & STI) const1632*9880d681SAndroid Build Coastguard Worker getAddrMode6OffsetOpValue(const MCInst &MI, unsigned Op,
1633*9880d681SAndroid Build Coastguard Worker SmallVectorImpl<MCFixup> &Fixups,
1634*9880d681SAndroid Build Coastguard Worker const MCSubtargetInfo &STI) const {
1635*9880d681SAndroid Build Coastguard Worker const MCOperand &MO = MI.getOperand(Op);
1636*9880d681SAndroid Build Coastguard Worker if (MO.getReg() == 0) return 0x0D;
1637*9880d681SAndroid Build Coastguard Worker return CTX.getRegisterInfo()->getEncodingValue(MO.getReg());
1638*9880d681SAndroid Build Coastguard Worker }
1639*9880d681SAndroid Build Coastguard Worker
1640*9880d681SAndroid Build Coastguard Worker unsigned ARMMCCodeEmitter::
getShiftRight8Imm(const MCInst & MI,unsigned Op,SmallVectorImpl<MCFixup> & Fixups,const MCSubtargetInfo & STI) const1641*9880d681SAndroid Build Coastguard Worker getShiftRight8Imm(const MCInst &MI, unsigned Op,
1642*9880d681SAndroid Build Coastguard Worker SmallVectorImpl<MCFixup> &Fixups,
1643*9880d681SAndroid Build Coastguard Worker const MCSubtargetInfo &STI) const {
1644*9880d681SAndroid Build Coastguard Worker return 8 - MI.getOperand(Op).getImm();
1645*9880d681SAndroid Build Coastguard Worker }
1646*9880d681SAndroid Build Coastguard Worker
1647*9880d681SAndroid Build Coastguard Worker unsigned ARMMCCodeEmitter::
getShiftRight16Imm(const MCInst & MI,unsigned Op,SmallVectorImpl<MCFixup> & Fixups,const MCSubtargetInfo & STI) const1648*9880d681SAndroid Build Coastguard Worker getShiftRight16Imm(const MCInst &MI, unsigned Op,
1649*9880d681SAndroid Build Coastguard Worker SmallVectorImpl<MCFixup> &Fixups,
1650*9880d681SAndroid Build Coastguard Worker const MCSubtargetInfo &STI) const {
1651*9880d681SAndroid Build Coastguard Worker return 16 - MI.getOperand(Op).getImm();
1652*9880d681SAndroid Build Coastguard Worker }
1653*9880d681SAndroid Build Coastguard Worker
1654*9880d681SAndroid Build Coastguard Worker unsigned ARMMCCodeEmitter::
getShiftRight32Imm(const MCInst & MI,unsigned Op,SmallVectorImpl<MCFixup> & Fixups,const MCSubtargetInfo & STI) const1655*9880d681SAndroid Build Coastguard Worker getShiftRight32Imm(const MCInst &MI, unsigned Op,
1656*9880d681SAndroid Build Coastguard Worker SmallVectorImpl<MCFixup> &Fixups,
1657*9880d681SAndroid Build Coastguard Worker const MCSubtargetInfo &STI) const {
1658*9880d681SAndroid Build Coastguard Worker return 32 - MI.getOperand(Op).getImm();
1659*9880d681SAndroid Build Coastguard Worker }
1660*9880d681SAndroid Build Coastguard Worker
1661*9880d681SAndroid Build Coastguard Worker unsigned ARMMCCodeEmitter::
getShiftRight64Imm(const MCInst & MI,unsigned Op,SmallVectorImpl<MCFixup> & Fixups,const MCSubtargetInfo & STI) const1662*9880d681SAndroid Build Coastguard Worker getShiftRight64Imm(const MCInst &MI, unsigned Op,
1663*9880d681SAndroid Build Coastguard Worker SmallVectorImpl<MCFixup> &Fixups,
1664*9880d681SAndroid Build Coastguard Worker const MCSubtargetInfo &STI) const {
1665*9880d681SAndroid Build Coastguard Worker return 64 - MI.getOperand(Op).getImm();
1666*9880d681SAndroid Build Coastguard Worker }
1667*9880d681SAndroid Build Coastguard Worker
1668*9880d681SAndroid Build Coastguard Worker void ARMMCCodeEmitter::
encodeInstruction(const MCInst & MI,raw_ostream & OS,SmallVectorImpl<MCFixup> & Fixups,const MCSubtargetInfo & STI) const1669*9880d681SAndroid Build Coastguard Worker encodeInstruction(const MCInst &MI, raw_ostream &OS,
1670*9880d681SAndroid Build Coastguard Worker SmallVectorImpl<MCFixup> &Fixups,
1671*9880d681SAndroid Build Coastguard Worker const MCSubtargetInfo &STI) const {
1672*9880d681SAndroid Build Coastguard Worker // Pseudo instructions don't get encoded.
1673*9880d681SAndroid Build Coastguard Worker const MCInstrDesc &Desc = MCII.get(MI.getOpcode());
1674*9880d681SAndroid Build Coastguard Worker uint64_t TSFlags = Desc.TSFlags;
1675*9880d681SAndroid Build Coastguard Worker if ((TSFlags & ARMII::FormMask) == ARMII::Pseudo)
1676*9880d681SAndroid Build Coastguard Worker return;
1677*9880d681SAndroid Build Coastguard Worker
1678*9880d681SAndroid Build Coastguard Worker int Size;
1679*9880d681SAndroid Build Coastguard Worker if (Desc.getSize() == 2 || Desc.getSize() == 4)
1680*9880d681SAndroid Build Coastguard Worker Size = Desc.getSize();
1681*9880d681SAndroid Build Coastguard Worker else
1682*9880d681SAndroid Build Coastguard Worker llvm_unreachable("Unexpected instruction size!");
1683*9880d681SAndroid Build Coastguard Worker
1684*9880d681SAndroid Build Coastguard Worker uint32_t Binary = getBinaryCodeForInstr(MI, Fixups, STI);
1685*9880d681SAndroid Build Coastguard Worker // Thumb 32-bit wide instructions need to emit the high order halfword
1686*9880d681SAndroid Build Coastguard Worker // first.
1687*9880d681SAndroid Build Coastguard Worker if (isThumb(STI) && Size == 4) {
1688*9880d681SAndroid Build Coastguard Worker EmitConstant(Binary >> 16, 2, OS);
1689*9880d681SAndroid Build Coastguard Worker EmitConstant(Binary & 0xffff, 2, OS);
1690*9880d681SAndroid Build Coastguard Worker } else
1691*9880d681SAndroid Build Coastguard Worker EmitConstant(Binary, Size, OS);
1692*9880d681SAndroid Build Coastguard Worker ++MCNumEmitted; // Keep track of the # of mi's emitted.
1693*9880d681SAndroid Build Coastguard Worker }
1694*9880d681SAndroid Build Coastguard Worker
1695*9880d681SAndroid Build Coastguard Worker #include "ARMGenMCCodeEmitter.inc"
1696