1*9880d681SAndroid Build Coastguard Worker //===-- ARMLoadStoreOptimizer.cpp - ARM load / store opt. pass ------------===//
2*9880d681SAndroid Build Coastguard Worker //
3*9880d681SAndroid Build Coastguard Worker // The LLVM Compiler Infrastructure
4*9880d681SAndroid Build Coastguard Worker //
5*9880d681SAndroid Build Coastguard Worker // This file is distributed under the University of Illinois Open Source
6*9880d681SAndroid Build Coastguard Worker // License. See LICENSE.TXT for details.
7*9880d681SAndroid Build Coastguard Worker //
8*9880d681SAndroid Build Coastguard Worker //===----------------------------------------------------------------------===//
9*9880d681SAndroid Build Coastguard Worker //
10*9880d681SAndroid Build Coastguard Worker /// \file This file contains a pass that performs load / store related peephole
11*9880d681SAndroid Build Coastguard Worker /// optimizations. This pass should be run after register allocation.
12*9880d681SAndroid Build Coastguard Worker //
13*9880d681SAndroid Build Coastguard Worker //===----------------------------------------------------------------------===//
14*9880d681SAndroid Build Coastguard Worker
15*9880d681SAndroid Build Coastguard Worker #include "ARM.h"
16*9880d681SAndroid Build Coastguard Worker #include "ARMBaseInstrInfo.h"
17*9880d681SAndroid Build Coastguard Worker #include "ARMBaseRegisterInfo.h"
18*9880d681SAndroid Build Coastguard Worker #include "ARMISelLowering.h"
19*9880d681SAndroid Build Coastguard Worker #include "ARMMachineFunctionInfo.h"
20*9880d681SAndroid Build Coastguard Worker #include "ARMSubtarget.h"
21*9880d681SAndroid Build Coastguard Worker #include "MCTargetDesc/ARMAddressingModes.h"
22*9880d681SAndroid Build Coastguard Worker #include "ThumbRegisterInfo.h"
23*9880d681SAndroid Build Coastguard Worker #include "llvm/ADT/DenseMap.h"
24*9880d681SAndroid Build Coastguard Worker #include "llvm/ADT/STLExtras.h"
25*9880d681SAndroid Build Coastguard Worker #include "llvm/ADT/SmallPtrSet.h"
26*9880d681SAndroid Build Coastguard Worker #include "llvm/ADT/SmallSet.h"
27*9880d681SAndroid Build Coastguard Worker #include "llvm/ADT/SmallVector.h"
28*9880d681SAndroid Build Coastguard Worker #include "llvm/ADT/Statistic.h"
29*9880d681SAndroid Build Coastguard Worker #include "llvm/CodeGen/MachineBasicBlock.h"
30*9880d681SAndroid Build Coastguard Worker #include "llvm/CodeGen/MachineFunctionPass.h"
31*9880d681SAndroid Build Coastguard Worker #include "llvm/CodeGen/MachineInstr.h"
32*9880d681SAndroid Build Coastguard Worker #include "llvm/CodeGen/MachineInstrBuilder.h"
33*9880d681SAndroid Build Coastguard Worker #include "llvm/CodeGen/MachineRegisterInfo.h"
34*9880d681SAndroid Build Coastguard Worker #include "llvm/CodeGen/RegisterClassInfo.h"
35*9880d681SAndroid Build Coastguard Worker #include "llvm/CodeGen/SelectionDAGNodes.h"
36*9880d681SAndroid Build Coastguard Worker #include "llvm/CodeGen/LivePhysRegs.h"
37*9880d681SAndroid Build Coastguard Worker #include "llvm/IR/DataLayout.h"
38*9880d681SAndroid Build Coastguard Worker #include "llvm/IR/DerivedTypes.h"
39*9880d681SAndroid Build Coastguard Worker #include "llvm/IR/Function.h"
40*9880d681SAndroid Build Coastguard Worker #include "llvm/Support/Allocator.h"
41*9880d681SAndroid Build Coastguard Worker #include "llvm/Support/Debug.h"
42*9880d681SAndroid Build Coastguard Worker #include "llvm/Support/ErrorHandling.h"
43*9880d681SAndroid Build Coastguard Worker #include "llvm/Support/raw_ostream.h"
44*9880d681SAndroid Build Coastguard Worker #include "llvm/Target/TargetInstrInfo.h"
45*9880d681SAndroid Build Coastguard Worker #include "llvm/Target/TargetMachine.h"
46*9880d681SAndroid Build Coastguard Worker #include "llvm/Target/TargetRegisterInfo.h"
47*9880d681SAndroid Build Coastguard Worker using namespace llvm;
48*9880d681SAndroid Build Coastguard Worker
49*9880d681SAndroid Build Coastguard Worker #define DEBUG_TYPE "arm-ldst-opt"
50*9880d681SAndroid Build Coastguard Worker
51*9880d681SAndroid Build Coastguard Worker STATISTIC(NumLDMGened , "Number of ldm instructions generated");
52*9880d681SAndroid Build Coastguard Worker STATISTIC(NumSTMGened , "Number of stm instructions generated");
53*9880d681SAndroid Build Coastguard Worker STATISTIC(NumVLDMGened, "Number of vldm instructions generated");
54*9880d681SAndroid Build Coastguard Worker STATISTIC(NumVSTMGened, "Number of vstm instructions generated");
55*9880d681SAndroid Build Coastguard Worker STATISTIC(NumLdStMoved, "Number of load / store instructions moved");
56*9880d681SAndroid Build Coastguard Worker STATISTIC(NumLDRDFormed,"Number of ldrd created before allocation");
57*9880d681SAndroid Build Coastguard Worker STATISTIC(NumSTRDFormed,"Number of strd created before allocation");
58*9880d681SAndroid Build Coastguard Worker STATISTIC(NumLDRD2LDM, "Number of ldrd instructions turned back into ldm");
59*9880d681SAndroid Build Coastguard Worker STATISTIC(NumSTRD2STM, "Number of strd instructions turned back into stm");
60*9880d681SAndroid Build Coastguard Worker STATISTIC(NumLDRD2LDR, "Number of ldrd instructions turned back into ldr's");
61*9880d681SAndroid Build Coastguard Worker STATISTIC(NumSTRD2STR, "Number of strd instructions turned back into str's");
62*9880d681SAndroid Build Coastguard Worker
63*9880d681SAndroid Build Coastguard Worker /// This switch disables formation of double/multi instructions that could
64*9880d681SAndroid Build Coastguard Worker /// potentially lead to (new) alignment traps even with CCR.UNALIGN_TRP
65*9880d681SAndroid Build Coastguard Worker /// disabled. This can be used to create libraries that are robust even when
66*9880d681SAndroid Build Coastguard Worker /// users provoke undefined behaviour by supplying misaligned pointers.
67*9880d681SAndroid Build Coastguard Worker /// \see mayCombineMisaligned()
68*9880d681SAndroid Build Coastguard Worker static cl::opt<bool>
69*9880d681SAndroid Build Coastguard Worker AssumeMisalignedLoadStores("arm-assume-misaligned-load-store", cl::Hidden,
70*9880d681SAndroid Build Coastguard Worker cl::init(false), cl::desc("Be more conservative in ARM load/store opt"));
71*9880d681SAndroid Build Coastguard Worker
72*9880d681SAndroid Build Coastguard Worker namespace llvm {
73*9880d681SAndroid Build Coastguard Worker void initializeARMLoadStoreOptPass(PassRegistry &);
74*9880d681SAndroid Build Coastguard Worker }
75*9880d681SAndroid Build Coastguard Worker
76*9880d681SAndroid Build Coastguard Worker #define ARM_LOAD_STORE_OPT_NAME "ARM load / store optimization pass"
77*9880d681SAndroid Build Coastguard Worker
78*9880d681SAndroid Build Coastguard Worker namespace {
79*9880d681SAndroid Build Coastguard Worker /// Post- register allocation pass the combine load / store instructions to
80*9880d681SAndroid Build Coastguard Worker /// form ldm / stm instructions.
81*9880d681SAndroid Build Coastguard Worker struct ARMLoadStoreOpt : public MachineFunctionPass {
82*9880d681SAndroid Build Coastguard Worker static char ID;
ARMLoadStoreOpt__anon956a719d0111::ARMLoadStoreOpt83*9880d681SAndroid Build Coastguard Worker ARMLoadStoreOpt() : MachineFunctionPass(ID) {
84*9880d681SAndroid Build Coastguard Worker initializeARMLoadStoreOptPass(*PassRegistry::getPassRegistry());
85*9880d681SAndroid Build Coastguard Worker }
86*9880d681SAndroid Build Coastguard Worker
87*9880d681SAndroid Build Coastguard Worker const MachineFunction *MF;
88*9880d681SAndroid Build Coastguard Worker const TargetInstrInfo *TII;
89*9880d681SAndroid Build Coastguard Worker const TargetRegisterInfo *TRI;
90*9880d681SAndroid Build Coastguard Worker const ARMSubtarget *STI;
91*9880d681SAndroid Build Coastguard Worker const TargetLowering *TL;
92*9880d681SAndroid Build Coastguard Worker ARMFunctionInfo *AFI;
93*9880d681SAndroid Build Coastguard Worker LivePhysRegs LiveRegs;
94*9880d681SAndroid Build Coastguard Worker RegisterClassInfo RegClassInfo;
95*9880d681SAndroid Build Coastguard Worker MachineBasicBlock::const_iterator LiveRegPos;
96*9880d681SAndroid Build Coastguard Worker bool LiveRegsValid;
97*9880d681SAndroid Build Coastguard Worker bool RegClassInfoValid;
98*9880d681SAndroid Build Coastguard Worker bool isThumb1, isThumb2;
99*9880d681SAndroid Build Coastguard Worker
100*9880d681SAndroid Build Coastguard Worker bool runOnMachineFunction(MachineFunction &Fn) override;
101*9880d681SAndroid Build Coastguard Worker
getRequiredProperties__anon956a719d0111::ARMLoadStoreOpt102*9880d681SAndroid Build Coastguard Worker MachineFunctionProperties getRequiredProperties() const override {
103*9880d681SAndroid Build Coastguard Worker return MachineFunctionProperties().set(
104*9880d681SAndroid Build Coastguard Worker MachineFunctionProperties::Property::AllVRegsAllocated);
105*9880d681SAndroid Build Coastguard Worker }
106*9880d681SAndroid Build Coastguard Worker
getPassName__anon956a719d0111::ARMLoadStoreOpt107*9880d681SAndroid Build Coastguard Worker const char *getPassName() const override {
108*9880d681SAndroid Build Coastguard Worker return ARM_LOAD_STORE_OPT_NAME;
109*9880d681SAndroid Build Coastguard Worker }
110*9880d681SAndroid Build Coastguard Worker
111*9880d681SAndroid Build Coastguard Worker private:
112*9880d681SAndroid Build Coastguard Worker /// A set of load/store MachineInstrs with same base register sorted by
113*9880d681SAndroid Build Coastguard Worker /// offset.
114*9880d681SAndroid Build Coastguard Worker struct MemOpQueueEntry {
115*9880d681SAndroid Build Coastguard Worker MachineInstr *MI;
116*9880d681SAndroid Build Coastguard Worker int Offset; ///< Load/Store offset.
117*9880d681SAndroid Build Coastguard Worker unsigned Position; ///< Position as counted from end of basic block.
MemOpQueueEntry__anon956a719d0111::ARMLoadStoreOpt::MemOpQueueEntry118*9880d681SAndroid Build Coastguard Worker MemOpQueueEntry(MachineInstr &MI, int Offset, unsigned Position)
119*9880d681SAndroid Build Coastguard Worker : MI(&MI), Offset(Offset), Position(Position) {}
120*9880d681SAndroid Build Coastguard Worker };
121*9880d681SAndroid Build Coastguard Worker typedef SmallVector<MemOpQueueEntry,8> MemOpQueue;
122*9880d681SAndroid Build Coastguard Worker
123*9880d681SAndroid Build Coastguard Worker /// A set of MachineInstrs that fulfill (nearly all) conditions to get
124*9880d681SAndroid Build Coastguard Worker /// merged into a LDM/STM.
125*9880d681SAndroid Build Coastguard Worker struct MergeCandidate {
126*9880d681SAndroid Build Coastguard Worker /// List of instructions ordered by load/store offset.
127*9880d681SAndroid Build Coastguard Worker SmallVector<MachineInstr*, 4> Instrs;
128*9880d681SAndroid Build Coastguard Worker /// Index in Instrs of the instruction being latest in the schedule.
129*9880d681SAndroid Build Coastguard Worker unsigned LatestMIIdx;
130*9880d681SAndroid Build Coastguard Worker /// Index in Instrs of the instruction being earliest in the schedule.
131*9880d681SAndroid Build Coastguard Worker unsigned EarliestMIIdx;
132*9880d681SAndroid Build Coastguard Worker /// Index into the basic block where the merged instruction will be
133*9880d681SAndroid Build Coastguard Worker /// inserted. (See MemOpQueueEntry.Position)
134*9880d681SAndroid Build Coastguard Worker unsigned InsertPos;
135*9880d681SAndroid Build Coastguard Worker /// Whether the instructions can be merged into a ldm/stm instruction.
136*9880d681SAndroid Build Coastguard Worker bool CanMergeToLSMulti;
137*9880d681SAndroid Build Coastguard Worker /// Whether the instructions can be merged into a ldrd/strd instruction.
138*9880d681SAndroid Build Coastguard Worker bool CanMergeToLSDouble;
139*9880d681SAndroid Build Coastguard Worker };
140*9880d681SAndroid Build Coastguard Worker SpecificBumpPtrAllocator<MergeCandidate> Allocator;
141*9880d681SAndroid Build Coastguard Worker SmallVector<const MergeCandidate*,4> Candidates;
142*9880d681SAndroid Build Coastguard Worker SmallVector<MachineInstr*,4> MergeBaseCandidates;
143*9880d681SAndroid Build Coastguard Worker
144*9880d681SAndroid Build Coastguard Worker void moveLiveRegsBefore(const MachineBasicBlock &MBB,
145*9880d681SAndroid Build Coastguard Worker MachineBasicBlock::const_iterator Before);
146*9880d681SAndroid Build Coastguard Worker unsigned findFreeReg(const TargetRegisterClass &RegClass);
147*9880d681SAndroid Build Coastguard Worker void UpdateBaseRegUses(MachineBasicBlock &MBB,
148*9880d681SAndroid Build Coastguard Worker MachineBasicBlock::iterator MBBI, const DebugLoc &DL,
149*9880d681SAndroid Build Coastguard Worker unsigned Base, unsigned WordOffset,
150*9880d681SAndroid Build Coastguard Worker ARMCC::CondCodes Pred, unsigned PredReg);
151*9880d681SAndroid Build Coastguard Worker MachineInstr *CreateLoadStoreMulti(
152*9880d681SAndroid Build Coastguard Worker MachineBasicBlock &MBB, MachineBasicBlock::iterator InsertBefore,
153*9880d681SAndroid Build Coastguard Worker int Offset, unsigned Base, bool BaseKill, unsigned Opcode,
154*9880d681SAndroid Build Coastguard Worker ARMCC::CondCodes Pred, unsigned PredReg, const DebugLoc &DL,
155*9880d681SAndroid Build Coastguard Worker ArrayRef<std::pair<unsigned, bool>> Regs);
156*9880d681SAndroid Build Coastguard Worker MachineInstr *CreateLoadStoreDouble(
157*9880d681SAndroid Build Coastguard Worker MachineBasicBlock &MBB, MachineBasicBlock::iterator InsertBefore,
158*9880d681SAndroid Build Coastguard Worker int Offset, unsigned Base, bool BaseKill, unsigned Opcode,
159*9880d681SAndroid Build Coastguard Worker ARMCC::CondCodes Pred, unsigned PredReg, const DebugLoc &DL,
160*9880d681SAndroid Build Coastguard Worker ArrayRef<std::pair<unsigned, bool>> Regs) const;
161*9880d681SAndroid Build Coastguard Worker void FormCandidates(const MemOpQueue &MemOps);
162*9880d681SAndroid Build Coastguard Worker MachineInstr *MergeOpsUpdate(const MergeCandidate &Cand);
163*9880d681SAndroid Build Coastguard Worker bool FixInvalidRegPairOp(MachineBasicBlock &MBB,
164*9880d681SAndroid Build Coastguard Worker MachineBasicBlock::iterator &MBBI);
165*9880d681SAndroid Build Coastguard Worker bool MergeBaseUpdateLoadStore(MachineInstr *MI);
166*9880d681SAndroid Build Coastguard Worker bool MergeBaseUpdateLSMultiple(MachineInstr *MI);
167*9880d681SAndroid Build Coastguard Worker bool MergeBaseUpdateLSDouble(MachineInstr &MI) const;
168*9880d681SAndroid Build Coastguard Worker bool LoadStoreMultipleOpti(MachineBasicBlock &MBB);
169*9880d681SAndroid Build Coastguard Worker bool MergeReturnIntoLDM(MachineBasicBlock &MBB);
170*9880d681SAndroid Build Coastguard Worker bool CombineMovBx(MachineBasicBlock &MBB);
171*9880d681SAndroid Build Coastguard Worker };
172*9880d681SAndroid Build Coastguard Worker char ARMLoadStoreOpt::ID = 0;
173*9880d681SAndroid Build Coastguard Worker }
174*9880d681SAndroid Build Coastguard Worker
175*9880d681SAndroid Build Coastguard Worker INITIALIZE_PASS(ARMLoadStoreOpt, "arm-load-store-opt", ARM_LOAD_STORE_OPT_NAME, false, false)
176*9880d681SAndroid Build Coastguard Worker
definesCPSR(const MachineInstr & MI)177*9880d681SAndroid Build Coastguard Worker static bool definesCPSR(const MachineInstr &MI) {
178*9880d681SAndroid Build Coastguard Worker for (const auto &MO : MI.operands()) {
179*9880d681SAndroid Build Coastguard Worker if (!MO.isReg())
180*9880d681SAndroid Build Coastguard Worker continue;
181*9880d681SAndroid Build Coastguard Worker if (MO.isDef() && MO.getReg() == ARM::CPSR && !MO.isDead())
182*9880d681SAndroid Build Coastguard Worker // If the instruction has live CPSR def, then it's not safe to fold it
183*9880d681SAndroid Build Coastguard Worker // into load / store.
184*9880d681SAndroid Build Coastguard Worker return true;
185*9880d681SAndroid Build Coastguard Worker }
186*9880d681SAndroid Build Coastguard Worker
187*9880d681SAndroid Build Coastguard Worker return false;
188*9880d681SAndroid Build Coastguard Worker }
189*9880d681SAndroid Build Coastguard Worker
getMemoryOpOffset(const MachineInstr & MI)190*9880d681SAndroid Build Coastguard Worker static int getMemoryOpOffset(const MachineInstr &MI) {
191*9880d681SAndroid Build Coastguard Worker unsigned Opcode = MI.getOpcode();
192*9880d681SAndroid Build Coastguard Worker bool isAM3 = Opcode == ARM::LDRD || Opcode == ARM::STRD;
193*9880d681SAndroid Build Coastguard Worker unsigned NumOperands = MI.getDesc().getNumOperands();
194*9880d681SAndroid Build Coastguard Worker unsigned OffField = MI.getOperand(NumOperands - 3).getImm();
195*9880d681SAndroid Build Coastguard Worker
196*9880d681SAndroid Build Coastguard Worker if (Opcode == ARM::t2LDRi12 || Opcode == ARM::t2LDRi8 ||
197*9880d681SAndroid Build Coastguard Worker Opcode == ARM::t2STRi12 || Opcode == ARM::t2STRi8 ||
198*9880d681SAndroid Build Coastguard Worker Opcode == ARM::t2LDRDi8 || Opcode == ARM::t2STRDi8 ||
199*9880d681SAndroid Build Coastguard Worker Opcode == ARM::LDRi12 || Opcode == ARM::STRi12)
200*9880d681SAndroid Build Coastguard Worker return OffField;
201*9880d681SAndroid Build Coastguard Worker
202*9880d681SAndroid Build Coastguard Worker // Thumb1 immediate offsets are scaled by 4
203*9880d681SAndroid Build Coastguard Worker if (Opcode == ARM::tLDRi || Opcode == ARM::tSTRi ||
204*9880d681SAndroid Build Coastguard Worker Opcode == ARM::tLDRspi || Opcode == ARM::tSTRspi)
205*9880d681SAndroid Build Coastguard Worker return OffField * 4;
206*9880d681SAndroid Build Coastguard Worker
207*9880d681SAndroid Build Coastguard Worker int Offset = isAM3 ? ARM_AM::getAM3Offset(OffField)
208*9880d681SAndroid Build Coastguard Worker : ARM_AM::getAM5Offset(OffField) * 4;
209*9880d681SAndroid Build Coastguard Worker ARM_AM::AddrOpc Op = isAM3 ? ARM_AM::getAM3Op(OffField)
210*9880d681SAndroid Build Coastguard Worker : ARM_AM::getAM5Op(OffField);
211*9880d681SAndroid Build Coastguard Worker
212*9880d681SAndroid Build Coastguard Worker if (Op == ARM_AM::sub)
213*9880d681SAndroid Build Coastguard Worker return -Offset;
214*9880d681SAndroid Build Coastguard Worker
215*9880d681SAndroid Build Coastguard Worker return Offset;
216*9880d681SAndroid Build Coastguard Worker }
217*9880d681SAndroid Build Coastguard Worker
getLoadStoreBaseOp(const MachineInstr & MI)218*9880d681SAndroid Build Coastguard Worker static const MachineOperand &getLoadStoreBaseOp(const MachineInstr &MI) {
219*9880d681SAndroid Build Coastguard Worker return MI.getOperand(1);
220*9880d681SAndroid Build Coastguard Worker }
221*9880d681SAndroid Build Coastguard Worker
getLoadStoreRegOp(const MachineInstr & MI)222*9880d681SAndroid Build Coastguard Worker static const MachineOperand &getLoadStoreRegOp(const MachineInstr &MI) {
223*9880d681SAndroid Build Coastguard Worker return MI.getOperand(0);
224*9880d681SAndroid Build Coastguard Worker }
225*9880d681SAndroid Build Coastguard Worker
getLoadStoreMultipleOpcode(unsigned Opcode,ARM_AM::AMSubMode Mode)226*9880d681SAndroid Build Coastguard Worker static int getLoadStoreMultipleOpcode(unsigned Opcode, ARM_AM::AMSubMode Mode) {
227*9880d681SAndroid Build Coastguard Worker switch (Opcode) {
228*9880d681SAndroid Build Coastguard Worker default: llvm_unreachable("Unhandled opcode!");
229*9880d681SAndroid Build Coastguard Worker case ARM::LDRi12:
230*9880d681SAndroid Build Coastguard Worker ++NumLDMGened;
231*9880d681SAndroid Build Coastguard Worker switch (Mode) {
232*9880d681SAndroid Build Coastguard Worker default: llvm_unreachable("Unhandled submode!");
233*9880d681SAndroid Build Coastguard Worker case ARM_AM::ia: return ARM::LDMIA;
234*9880d681SAndroid Build Coastguard Worker case ARM_AM::da: return ARM::LDMDA;
235*9880d681SAndroid Build Coastguard Worker case ARM_AM::db: return ARM::LDMDB;
236*9880d681SAndroid Build Coastguard Worker case ARM_AM::ib: return ARM::LDMIB;
237*9880d681SAndroid Build Coastguard Worker }
238*9880d681SAndroid Build Coastguard Worker case ARM::STRi12:
239*9880d681SAndroid Build Coastguard Worker ++NumSTMGened;
240*9880d681SAndroid Build Coastguard Worker switch (Mode) {
241*9880d681SAndroid Build Coastguard Worker default: llvm_unreachable("Unhandled submode!");
242*9880d681SAndroid Build Coastguard Worker case ARM_AM::ia: return ARM::STMIA;
243*9880d681SAndroid Build Coastguard Worker case ARM_AM::da: return ARM::STMDA;
244*9880d681SAndroid Build Coastguard Worker case ARM_AM::db: return ARM::STMDB;
245*9880d681SAndroid Build Coastguard Worker case ARM_AM::ib: return ARM::STMIB;
246*9880d681SAndroid Build Coastguard Worker }
247*9880d681SAndroid Build Coastguard Worker case ARM::tLDRi:
248*9880d681SAndroid Build Coastguard Worker case ARM::tLDRspi:
249*9880d681SAndroid Build Coastguard Worker // tLDMIA is writeback-only - unless the base register is in the input
250*9880d681SAndroid Build Coastguard Worker // reglist.
251*9880d681SAndroid Build Coastguard Worker ++NumLDMGened;
252*9880d681SAndroid Build Coastguard Worker switch (Mode) {
253*9880d681SAndroid Build Coastguard Worker default: llvm_unreachable("Unhandled submode!");
254*9880d681SAndroid Build Coastguard Worker case ARM_AM::ia: return ARM::tLDMIA;
255*9880d681SAndroid Build Coastguard Worker }
256*9880d681SAndroid Build Coastguard Worker case ARM::tSTRi:
257*9880d681SAndroid Build Coastguard Worker case ARM::tSTRspi:
258*9880d681SAndroid Build Coastguard Worker // There is no non-writeback tSTMIA either.
259*9880d681SAndroid Build Coastguard Worker ++NumSTMGened;
260*9880d681SAndroid Build Coastguard Worker switch (Mode) {
261*9880d681SAndroid Build Coastguard Worker default: llvm_unreachable("Unhandled submode!");
262*9880d681SAndroid Build Coastguard Worker case ARM_AM::ia: return ARM::tSTMIA_UPD;
263*9880d681SAndroid Build Coastguard Worker }
264*9880d681SAndroid Build Coastguard Worker case ARM::t2LDRi8:
265*9880d681SAndroid Build Coastguard Worker case ARM::t2LDRi12:
266*9880d681SAndroid Build Coastguard Worker ++NumLDMGened;
267*9880d681SAndroid Build Coastguard Worker switch (Mode) {
268*9880d681SAndroid Build Coastguard Worker default: llvm_unreachable("Unhandled submode!");
269*9880d681SAndroid Build Coastguard Worker case ARM_AM::ia: return ARM::t2LDMIA;
270*9880d681SAndroid Build Coastguard Worker case ARM_AM::db: return ARM::t2LDMDB;
271*9880d681SAndroid Build Coastguard Worker }
272*9880d681SAndroid Build Coastguard Worker case ARM::t2STRi8:
273*9880d681SAndroid Build Coastguard Worker case ARM::t2STRi12:
274*9880d681SAndroid Build Coastguard Worker ++NumSTMGened;
275*9880d681SAndroid Build Coastguard Worker switch (Mode) {
276*9880d681SAndroid Build Coastguard Worker default: llvm_unreachable("Unhandled submode!");
277*9880d681SAndroid Build Coastguard Worker case ARM_AM::ia: return ARM::t2STMIA;
278*9880d681SAndroid Build Coastguard Worker case ARM_AM::db: return ARM::t2STMDB;
279*9880d681SAndroid Build Coastguard Worker }
280*9880d681SAndroid Build Coastguard Worker case ARM::VLDRS:
281*9880d681SAndroid Build Coastguard Worker ++NumVLDMGened;
282*9880d681SAndroid Build Coastguard Worker switch (Mode) {
283*9880d681SAndroid Build Coastguard Worker default: llvm_unreachable("Unhandled submode!");
284*9880d681SAndroid Build Coastguard Worker case ARM_AM::ia: return ARM::VLDMSIA;
285*9880d681SAndroid Build Coastguard Worker case ARM_AM::db: return 0; // Only VLDMSDB_UPD exists.
286*9880d681SAndroid Build Coastguard Worker }
287*9880d681SAndroid Build Coastguard Worker case ARM::VSTRS:
288*9880d681SAndroid Build Coastguard Worker ++NumVSTMGened;
289*9880d681SAndroid Build Coastguard Worker switch (Mode) {
290*9880d681SAndroid Build Coastguard Worker default: llvm_unreachable("Unhandled submode!");
291*9880d681SAndroid Build Coastguard Worker case ARM_AM::ia: return ARM::VSTMSIA;
292*9880d681SAndroid Build Coastguard Worker case ARM_AM::db: return 0; // Only VSTMSDB_UPD exists.
293*9880d681SAndroid Build Coastguard Worker }
294*9880d681SAndroid Build Coastguard Worker case ARM::VLDRD:
295*9880d681SAndroid Build Coastguard Worker ++NumVLDMGened;
296*9880d681SAndroid Build Coastguard Worker switch (Mode) {
297*9880d681SAndroid Build Coastguard Worker default: llvm_unreachable("Unhandled submode!");
298*9880d681SAndroid Build Coastguard Worker case ARM_AM::ia: return ARM::VLDMDIA;
299*9880d681SAndroid Build Coastguard Worker case ARM_AM::db: return 0; // Only VLDMDDB_UPD exists.
300*9880d681SAndroid Build Coastguard Worker }
301*9880d681SAndroid Build Coastguard Worker case ARM::VSTRD:
302*9880d681SAndroid Build Coastguard Worker ++NumVSTMGened;
303*9880d681SAndroid Build Coastguard Worker switch (Mode) {
304*9880d681SAndroid Build Coastguard Worker default: llvm_unreachable("Unhandled submode!");
305*9880d681SAndroid Build Coastguard Worker case ARM_AM::ia: return ARM::VSTMDIA;
306*9880d681SAndroid Build Coastguard Worker case ARM_AM::db: return 0; // Only VSTMDDB_UPD exists.
307*9880d681SAndroid Build Coastguard Worker }
308*9880d681SAndroid Build Coastguard Worker }
309*9880d681SAndroid Build Coastguard Worker }
310*9880d681SAndroid Build Coastguard Worker
getLoadStoreMultipleSubMode(unsigned Opcode)311*9880d681SAndroid Build Coastguard Worker static ARM_AM::AMSubMode getLoadStoreMultipleSubMode(unsigned Opcode) {
312*9880d681SAndroid Build Coastguard Worker switch (Opcode) {
313*9880d681SAndroid Build Coastguard Worker default: llvm_unreachable("Unhandled opcode!");
314*9880d681SAndroid Build Coastguard Worker case ARM::LDMIA_RET:
315*9880d681SAndroid Build Coastguard Worker case ARM::LDMIA:
316*9880d681SAndroid Build Coastguard Worker case ARM::LDMIA_UPD:
317*9880d681SAndroid Build Coastguard Worker case ARM::STMIA:
318*9880d681SAndroid Build Coastguard Worker case ARM::STMIA_UPD:
319*9880d681SAndroid Build Coastguard Worker case ARM::tLDMIA:
320*9880d681SAndroid Build Coastguard Worker case ARM::tLDMIA_UPD:
321*9880d681SAndroid Build Coastguard Worker case ARM::tSTMIA_UPD:
322*9880d681SAndroid Build Coastguard Worker case ARM::t2LDMIA_RET:
323*9880d681SAndroid Build Coastguard Worker case ARM::t2LDMIA:
324*9880d681SAndroid Build Coastguard Worker case ARM::t2LDMIA_UPD:
325*9880d681SAndroid Build Coastguard Worker case ARM::t2STMIA:
326*9880d681SAndroid Build Coastguard Worker case ARM::t2STMIA_UPD:
327*9880d681SAndroid Build Coastguard Worker case ARM::VLDMSIA:
328*9880d681SAndroid Build Coastguard Worker case ARM::VLDMSIA_UPD:
329*9880d681SAndroid Build Coastguard Worker case ARM::VSTMSIA:
330*9880d681SAndroid Build Coastguard Worker case ARM::VSTMSIA_UPD:
331*9880d681SAndroid Build Coastguard Worker case ARM::VLDMDIA:
332*9880d681SAndroid Build Coastguard Worker case ARM::VLDMDIA_UPD:
333*9880d681SAndroid Build Coastguard Worker case ARM::VSTMDIA:
334*9880d681SAndroid Build Coastguard Worker case ARM::VSTMDIA_UPD:
335*9880d681SAndroid Build Coastguard Worker return ARM_AM::ia;
336*9880d681SAndroid Build Coastguard Worker
337*9880d681SAndroid Build Coastguard Worker case ARM::LDMDA:
338*9880d681SAndroid Build Coastguard Worker case ARM::LDMDA_UPD:
339*9880d681SAndroid Build Coastguard Worker case ARM::STMDA:
340*9880d681SAndroid Build Coastguard Worker case ARM::STMDA_UPD:
341*9880d681SAndroid Build Coastguard Worker return ARM_AM::da;
342*9880d681SAndroid Build Coastguard Worker
343*9880d681SAndroid Build Coastguard Worker case ARM::LDMDB:
344*9880d681SAndroid Build Coastguard Worker case ARM::LDMDB_UPD:
345*9880d681SAndroid Build Coastguard Worker case ARM::STMDB:
346*9880d681SAndroid Build Coastguard Worker case ARM::STMDB_UPD:
347*9880d681SAndroid Build Coastguard Worker case ARM::t2LDMDB:
348*9880d681SAndroid Build Coastguard Worker case ARM::t2LDMDB_UPD:
349*9880d681SAndroid Build Coastguard Worker case ARM::t2STMDB:
350*9880d681SAndroid Build Coastguard Worker case ARM::t2STMDB_UPD:
351*9880d681SAndroid Build Coastguard Worker case ARM::VLDMSDB_UPD:
352*9880d681SAndroid Build Coastguard Worker case ARM::VSTMSDB_UPD:
353*9880d681SAndroid Build Coastguard Worker case ARM::VLDMDDB_UPD:
354*9880d681SAndroid Build Coastguard Worker case ARM::VSTMDDB_UPD:
355*9880d681SAndroid Build Coastguard Worker return ARM_AM::db;
356*9880d681SAndroid Build Coastguard Worker
357*9880d681SAndroid Build Coastguard Worker case ARM::LDMIB:
358*9880d681SAndroid Build Coastguard Worker case ARM::LDMIB_UPD:
359*9880d681SAndroid Build Coastguard Worker case ARM::STMIB:
360*9880d681SAndroid Build Coastguard Worker case ARM::STMIB_UPD:
361*9880d681SAndroid Build Coastguard Worker return ARM_AM::ib;
362*9880d681SAndroid Build Coastguard Worker }
363*9880d681SAndroid Build Coastguard Worker }
364*9880d681SAndroid Build Coastguard Worker
isT1i32Load(unsigned Opc)365*9880d681SAndroid Build Coastguard Worker static bool isT1i32Load(unsigned Opc) {
366*9880d681SAndroid Build Coastguard Worker return Opc == ARM::tLDRi || Opc == ARM::tLDRspi;
367*9880d681SAndroid Build Coastguard Worker }
368*9880d681SAndroid Build Coastguard Worker
isT2i32Load(unsigned Opc)369*9880d681SAndroid Build Coastguard Worker static bool isT2i32Load(unsigned Opc) {
370*9880d681SAndroid Build Coastguard Worker return Opc == ARM::t2LDRi12 || Opc == ARM::t2LDRi8;
371*9880d681SAndroid Build Coastguard Worker }
372*9880d681SAndroid Build Coastguard Worker
isi32Load(unsigned Opc)373*9880d681SAndroid Build Coastguard Worker static bool isi32Load(unsigned Opc) {
374*9880d681SAndroid Build Coastguard Worker return Opc == ARM::LDRi12 || isT1i32Load(Opc) || isT2i32Load(Opc) ;
375*9880d681SAndroid Build Coastguard Worker }
376*9880d681SAndroid Build Coastguard Worker
isT1i32Store(unsigned Opc)377*9880d681SAndroid Build Coastguard Worker static bool isT1i32Store(unsigned Opc) {
378*9880d681SAndroid Build Coastguard Worker return Opc == ARM::tSTRi || Opc == ARM::tSTRspi;
379*9880d681SAndroid Build Coastguard Worker }
380*9880d681SAndroid Build Coastguard Worker
isT2i32Store(unsigned Opc)381*9880d681SAndroid Build Coastguard Worker static bool isT2i32Store(unsigned Opc) {
382*9880d681SAndroid Build Coastguard Worker return Opc == ARM::t2STRi12 || Opc == ARM::t2STRi8;
383*9880d681SAndroid Build Coastguard Worker }
384*9880d681SAndroid Build Coastguard Worker
isi32Store(unsigned Opc)385*9880d681SAndroid Build Coastguard Worker static bool isi32Store(unsigned Opc) {
386*9880d681SAndroid Build Coastguard Worker return Opc == ARM::STRi12 || isT1i32Store(Opc) || isT2i32Store(Opc);
387*9880d681SAndroid Build Coastguard Worker }
388*9880d681SAndroid Build Coastguard Worker
isLoadSingle(unsigned Opc)389*9880d681SAndroid Build Coastguard Worker static bool isLoadSingle(unsigned Opc) {
390*9880d681SAndroid Build Coastguard Worker return isi32Load(Opc) || Opc == ARM::VLDRS || Opc == ARM::VLDRD;
391*9880d681SAndroid Build Coastguard Worker }
392*9880d681SAndroid Build Coastguard Worker
getImmScale(unsigned Opc)393*9880d681SAndroid Build Coastguard Worker static unsigned getImmScale(unsigned Opc) {
394*9880d681SAndroid Build Coastguard Worker switch (Opc) {
395*9880d681SAndroid Build Coastguard Worker default: llvm_unreachable("Unhandled opcode!");
396*9880d681SAndroid Build Coastguard Worker case ARM::tLDRi:
397*9880d681SAndroid Build Coastguard Worker case ARM::tSTRi:
398*9880d681SAndroid Build Coastguard Worker case ARM::tLDRspi:
399*9880d681SAndroid Build Coastguard Worker case ARM::tSTRspi:
400*9880d681SAndroid Build Coastguard Worker return 1;
401*9880d681SAndroid Build Coastguard Worker case ARM::tLDRHi:
402*9880d681SAndroid Build Coastguard Worker case ARM::tSTRHi:
403*9880d681SAndroid Build Coastguard Worker return 2;
404*9880d681SAndroid Build Coastguard Worker case ARM::tLDRBi:
405*9880d681SAndroid Build Coastguard Worker case ARM::tSTRBi:
406*9880d681SAndroid Build Coastguard Worker return 4;
407*9880d681SAndroid Build Coastguard Worker }
408*9880d681SAndroid Build Coastguard Worker }
409*9880d681SAndroid Build Coastguard Worker
getLSMultipleTransferSize(const MachineInstr * MI)410*9880d681SAndroid Build Coastguard Worker static unsigned getLSMultipleTransferSize(const MachineInstr *MI) {
411*9880d681SAndroid Build Coastguard Worker switch (MI->getOpcode()) {
412*9880d681SAndroid Build Coastguard Worker default: return 0;
413*9880d681SAndroid Build Coastguard Worker case ARM::LDRi12:
414*9880d681SAndroid Build Coastguard Worker case ARM::STRi12:
415*9880d681SAndroid Build Coastguard Worker case ARM::tLDRi:
416*9880d681SAndroid Build Coastguard Worker case ARM::tSTRi:
417*9880d681SAndroid Build Coastguard Worker case ARM::tLDRspi:
418*9880d681SAndroid Build Coastguard Worker case ARM::tSTRspi:
419*9880d681SAndroid Build Coastguard Worker case ARM::t2LDRi8:
420*9880d681SAndroid Build Coastguard Worker case ARM::t2LDRi12:
421*9880d681SAndroid Build Coastguard Worker case ARM::t2STRi8:
422*9880d681SAndroid Build Coastguard Worker case ARM::t2STRi12:
423*9880d681SAndroid Build Coastguard Worker case ARM::VLDRS:
424*9880d681SAndroid Build Coastguard Worker case ARM::VSTRS:
425*9880d681SAndroid Build Coastguard Worker return 4;
426*9880d681SAndroid Build Coastguard Worker case ARM::VLDRD:
427*9880d681SAndroid Build Coastguard Worker case ARM::VSTRD:
428*9880d681SAndroid Build Coastguard Worker return 8;
429*9880d681SAndroid Build Coastguard Worker case ARM::LDMIA:
430*9880d681SAndroid Build Coastguard Worker case ARM::LDMDA:
431*9880d681SAndroid Build Coastguard Worker case ARM::LDMDB:
432*9880d681SAndroid Build Coastguard Worker case ARM::LDMIB:
433*9880d681SAndroid Build Coastguard Worker case ARM::STMIA:
434*9880d681SAndroid Build Coastguard Worker case ARM::STMDA:
435*9880d681SAndroid Build Coastguard Worker case ARM::STMDB:
436*9880d681SAndroid Build Coastguard Worker case ARM::STMIB:
437*9880d681SAndroid Build Coastguard Worker case ARM::tLDMIA:
438*9880d681SAndroid Build Coastguard Worker case ARM::tLDMIA_UPD:
439*9880d681SAndroid Build Coastguard Worker case ARM::tSTMIA_UPD:
440*9880d681SAndroid Build Coastguard Worker case ARM::t2LDMIA:
441*9880d681SAndroid Build Coastguard Worker case ARM::t2LDMDB:
442*9880d681SAndroid Build Coastguard Worker case ARM::t2STMIA:
443*9880d681SAndroid Build Coastguard Worker case ARM::t2STMDB:
444*9880d681SAndroid Build Coastguard Worker case ARM::VLDMSIA:
445*9880d681SAndroid Build Coastguard Worker case ARM::VSTMSIA:
446*9880d681SAndroid Build Coastguard Worker return (MI->getNumOperands() - MI->getDesc().getNumOperands() + 1) * 4;
447*9880d681SAndroid Build Coastguard Worker case ARM::VLDMDIA:
448*9880d681SAndroid Build Coastguard Worker case ARM::VSTMDIA:
449*9880d681SAndroid Build Coastguard Worker return (MI->getNumOperands() - MI->getDesc().getNumOperands() + 1) * 8;
450*9880d681SAndroid Build Coastguard Worker }
451*9880d681SAndroid Build Coastguard Worker }
452*9880d681SAndroid Build Coastguard Worker
453*9880d681SAndroid Build Coastguard Worker /// Update future uses of the base register with the offset introduced
454*9880d681SAndroid Build Coastguard Worker /// due to writeback. This function only works on Thumb1.
UpdateBaseRegUses(MachineBasicBlock & MBB,MachineBasicBlock::iterator MBBI,const DebugLoc & DL,unsigned Base,unsigned WordOffset,ARMCC::CondCodes Pred,unsigned PredReg)455*9880d681SAndroid Build Coastguard Worker void ARMLoadStoreOpt::UpdateBaseRegUses(MachineBasicBlock &MBB,
456*9880d681SAndroid Build Coastguard Worker MachineBasicBlock::iterator MBBI,
457*9880d681SAndroid Build Coastguard Worker const DebugLoc &DL, unsigned Base,
458*9880d681SAndroid Build Coastguard Worker unsigned WordOffset,
459*9880d681SAndroid Build Coastguard Worker ARMCC::CondCodes Pred,
460*9880d681SAndroid Build Coastguard Worker unsigned PredReg) {
461*9880d681SAndroid Build Coastguard Worker assert(isThumb1 && "Can only update base register uses for Thumb1!");
462*9880d681SAndroid Build Coastguard Worker // Start updating any instructions with immediate offsets. Insert a SUB before
463*9880d681SAndroid Build Coastguard Worker // the first non-updateable instruction (if any).
464*9880d681SAndroid Build Coastguard Worker for (; MBBI != MBB.end(); ++MBBI) {
465*9880d681SAndroid Build Coastguard Worker bool InsertSub = false;
466*9880d681SAndroid Build Coastguard Worker unsigned Opc = MBBI->getOpcode();
467*9880d681SAndroid Build Coastguard Worker
468*9880d681SAndroid Build Coastguard Worker if (MBBI->readsRegister(Base)) {
469*9880d681SAndroid Build Coastguard Worker int Offset;
470*9880d681SAndroid Build Coastguard Worker bool IsLoad =
471*9880d681SAndroid Build Coastguard Worker Opc == ARM::tLDRi || Opc == ARM::tLDRHi || Opc == ARM::tLDRBi;
472*9880d681SAndroid Build Coastguard Worker bool IsStore =
473*9880d681SAndroid Build Coastguard Worker Opc == ARM::tSTRi || Opc == ARM::tSTRHi || Opc == ARM::tSTRBi;
474*9880d681SAndroid Build Coastguard Worker
475*9880d681SAndroid Build Coastguard Worker if (IsLoad || IsStore) {
476*9880d681SAndroid Build Coastguard Worker // Loads and stores with immediate offsets can be updated, but only if
477*9880d681SAndroid Build Coastguard Worker // the new offset isn't negative.
478*9880d681SAndroid Build Coastguard Worker // The MachineOperand containing the offset immediate is the last one
479*9880d681SAndroid Build Coastguard Worker // before predicates.
480*9880d681SAndroid Build Coastguard Worker MachineOperand &MO =
481*9880d681SAndroid Build Coastguard Worker MBBI->getOperand(MBBI->getDesc().getNumOperands() - 3);
482*9880d681SAndroid Build Coastguard Worker // The offsets are scaled by 1, 2 or 4 depending on the Opcode.
483*9880d681SAndroid Build Coastguard Worker Offset = MO.getImm() - WordOffset * getImmScale(Opc);
484*9880d681SAndroid Build Coastguard Worker
485*9880d681SAndroid Build Coastguard Worker // If storing the base register, it needs to be reset first.
486*9880d681SAndroid Build Coastguard Worker unsigned InstrSrcReg = getLoadStoreRegOp(*MBBI).getReg();
487*9880d681SAndroid Build Coastguard Worker
488*9880d681SAndroid Build Coastguard Worker if (Offset >= 0 && !(IsStore && InstrSrcReg == Base))
489*9880d681SAndroid Build Coastguard Worker MO.setImm(Offset);
490*9880d681SAndroid Build Coastguard Worker else
491*9880d681SAndroid Build Coastguard Worker InsertSub = true;
492*9880d681SAndroid Build Coastguard Worker
493*9880d681SAndroid Build Coastguard Worker } else if ((Opc == ARM::tSUBi8 || Opc == ARM::tADDi8) &&
494*9880d681SAndroid Build Coastguard Worker !definesCPSR(*MBBI)) {
495*9880d681SAndroid Build Coastguard Worker // SUBS/ADDS using this register, with a dead def of the CPSR.
496*9880d681SAndroid Build Coastguard Worker // Merge it with the update; if the merged offset is too large,
497*9880d681SAndroid Build Coastguard Worker // insert a new sub instead.
498*9880d681SAndroid Build Coastguard Worker MachineOperand &MO =
499*9880d681SAndroid Build Coastguard Worker MBBI->getOperand(MBBI->getDesc().getNumOperands() - 3);
500*9880d681SAndroid Build Coastguard Worker Offset = (Opc == ARM::tSUBi8) ?
501*9880d681SAndroid Build Coastguard Worker MO.getImm() + WordOffset * 4 :
502*9880d681SAndroid Build Coastguard Worker MO.getImm() - WordOffset * 4 ;
503*9880d681SAndroid Build Coastguard Worker if (Offset >= 0 && TL->isLegalAddImmediate(Offset)) {
504*9880d681SAndroid Build Coastguard Worker // FIXME: Swap ADDS<->SUBS if Offset < 0, erase instruction if
505*9880d681SAndroid Build Coastguard Worker // Offset == 0.
506*9880d681SAndroid Build Coastguard Worker MO.setImm(Offset);
507*9880d681SAndroid Build Coastguard Worker // The base register has now been reset, so exit early.
508*9880d681SAndroid Build Coastguard Worker return;
509*9880d681SAndroid Build Coastguard Worker } else {
510*9880d681SAndroid Build Coastguard Worker InsertSub = true;
511*9880d681SAndroid Build Coastguard Worker }
512*9880d681SAndroid Build Coastguard Worker
513*9880d681SAndroid Build Coastguard Worker } else {
514*9880d681SAndroid Build Coastguard Worker // Can't update the instruction.
515*9880d681SAndroid Build Coastguard Worker InsertSub = true;
516*9880d681SAndroid Build Coastguard Worker }
517*9880d681SAndroid Build Coastguard Worker
518*9880d681SAndroid Build Coastguard Worker } else if (definesCPSR(*MBBI) || MBBI->isCall() || MBBI->isBranch()) {
519*9880d681SAndroid Build Coastguard Worker // Since SUBS sets the condition flags, we can't place the base reset
520*9880d681SAndroid Build Coastguard Worker // after an instruction that has a live CPSR def.
521*9880d681SAndroid Build Coastguard Worker // The base register might also contain an argument for a function call.
522*9880d681SAndroid Build Coastguard Worker InsertSub = true;
523*9880d681SAndroid Build Coastguard Worker }
524*9880d681SAndroid Build Coastguard Worker
525*9880d681SAndroid Build Coastguard Worker if (InsertSub) {
526*9880d681SAndroid Build Coastguard Worker // An instruction above couldn't be updated, so insert a sub.
527*9880d681SAndroid Build Coastguard Worker AddDefaultT1CC(BuildMI(MBB, MBBI, DL, TII->get(ARM::tSUBi8), Base), true)
528*9880d681SAndroid Build Coastguard Worker .addReg(Base).addImm(WordOffset * 4).addImm(Pred).addReg(PredReg);
529*9880d681SAndroid Build Coastguard Worker return;
530*9880d681SAndroid Build Coastguard Worker }
531*9880d681SAndroid Build Coastguard Worker
532*9880d681SAndroid Build Coastguard Worker if (MBBI->killsRegister(Base) || MBBI->definesRegister(Base))
533*9880d681SAndroid Build Coastguard Worker // Register got killed. Stop updating.
534*9880d681SAndroid Build Coastguard Worker return;
535*9880d681SAndroid Build Coastguard Worker }
536*9880d681SAndroid Build Coastguard Worker
537*9880d681SAndroid Build Coastguard Worker // End of block was reached.
538*9880d681SAndroid Build Coastguard Worker if (MBB.succ_size() > 0) {
539*9880d681SAndroid Build Coastguard Worker // FIXME: Because of a bug, live registers are sometimes missing from
540*9880d681SAndroid Build Coastguard Worker // the successor blocks' live-in sets. This means we can't trust that
541*9880d681SAndroid Build Coastguard Worker // information and *always* have to reset at the end of a block.
542*9880d681SAndroid Build Coastguard Worker // See PR21029.
543*9880d681SAndroid Build Coastguard Worker if (MBBI != MBB.end()) --MBBI;
544*9880d681SAndroid Build Coastguard Worker AddDefaultT1CC(
545*9880d681SAndroid Build Coastguard Worker BuildMI(MBB, MBBI, DL, TII->get(ARM::tSUBi8), Base), true)
546*9880d681SAndroid Build Coastguard Worker .addReg(Base).addImm(WordOffset * 4).addImm(Pred).addReg(PredReg);
547*9880d681SAndroid Build Coastguard Worker }
548*9880d681SAndroid Build Coastguard Worker }
549*9880d681SAndroid Build Coastguard Worker
550*9880d681SAndroid Build Coastguard Worker /// Return the first register of class \p RegClass that is not in \p Regs.
findFreeReg(const TargetRegisterClass & RegClass)551*9880d681SAndroid Build Coastguard Worker unsigned ARMLoadStoreOpt::findFreeReg(const TargetRegisterClass &RegClass) {
552*9880d681SAndroid Build Coastguard Worker if (!RegClassInfoValid) {
553*9880d681SAndroid Build Coastguard Worker RegClassInfo.runOnMachineFunction(*MF);
554*9880d681SAndroid Build Coastguard Worker RegClassInfoValid = true;
555*9880d681SAndroid Build Coastguard Worker }
556*9880d681SAndroid Build Coastguard Worker
557*9880d681SAndroid Build Coastguard Worker for (unsigned Reg : RegClassInfo.getOrder(&RegClass))
558*9880d681SAndroid Build Coastguard Worker if (!LiveRegs.contains(Reg))
559*9880d681SAndroid Build Coastguard Worker return Reg;
560*9880d681SAndroid Build Coastguard Worker return 0;
561*9880d681SAndroid Build Coastguard Worker }
562*9880d681SAndroid Build Coastguard Worker
563*9880d681SAndroid Build Coastguard Worker /// Compute live registers just before instruction \p Before (in normal schedule
564*9880d681SAndroid Build Coastguard Worker /// direction). Computes backwards so multiple queries in the same block must
565*9880d681SAndroid Build Coastguard Worker /// come in reverse order.
moveLiveRegsBefore(const MachineBasicBlock & MBB,MachineBasicBlock::const_iterator Before)566*9880d681SAndroid Build Coastguard Worker void ARMLoadStoreOpt::moveLiveRegsBefore(const MachineBasicBlock &MBB,
567*9880d681SAndroid Build Coastguard Worker MachineBasicBlock::const_iterator Before) {
568*9880d681SAndroid Build Coastguard Worker // Initialize if we never queried in this block.
569*9880d681SAndroid Build Coastguard Worker if (!LiveRegsValid) {
570*9880d681SAndroid Build Coastguard Worker LiveRegs.init(TRI);
571*9880d681SAndroid Build Coastguard Worker LiveRegs.addLiveOuts(MBB);
572*9880d681SAndroid Build Coastguard Worker LiveRegPos = MBB.end();
573*9880d681SAndroid Build Coastguard Worker LiveRegsValid = true;
574*9880d681SAndroid Build Coastguard Worker }
575*9880d681SAndroid Build Coastguard Worker // Move backward just before the "Before" position.
576*9880d681SAndroid Build Coastguard Worker while (LiveRegPos != Before) {
577*9880d681SAndroid Build Coastguard Worker --LiveRegPos;
578*9880d681SAndroid Build Coastguard Worker LiveRegs.stepBackward(*LiveRegPos);
579*9880d681SAndroid Build Coastguard Worker }
580*9880d681SAndroid Build Coastguard Worker }
581*9880d681SAndroid Build Coastguard Worker
ContainsReg(const ArrayRef<std::pair<unsigned,bool>> & Regs,unsigned Reg)582*9880d681SAndroid Build Coastguard Worker static bool ContainsReg(const ArrayRef<std::pair<unsigned, bool>> &Regs,
583*9880d681SAndroid Build Coastguard Worker unsigned Reg) {
584*9880d681SAndroid Build Coastguard Worker for (const std::pair<unsigned, bool> &R : Regs)
585*9880d681SAndroid Build Coastguard Worker if (R.first == Reg)
586*9880d681SAndroid Build Coastguard Worker return true;
587*9880d681SAndroid Build Coastguard Worker return false;
588*9880d681SAndroid Build Coastguard Worker }
589*9880d681SAndroid Build Coastguard Worker
590*9880d681SAndroid Build Coastguard Worker /// Create and insert a LDM or STM with Base as base register and registers in
591*9880d681SAndroid Build Coastguard Worker /// Regs as the register operands that would be loaded / stored. It returns
592*9880d681SAndroid Build Coastguard Worker /// true if the transformation is done.
CreateLoadStoreMulti(MachineBasicBlock & MBB,MachineBasicBlock::iterator InsertBefore,int Offset,unsigned Base,bool BaseKill,unsigned Opcode,ARMCC::CondCodes Pred,unsigned PredReg,const DebugLoc & DL,ArrayRef<std::pair<unsigned,bool>> Regs)593*9880d681SAndroid Build Coastguard Worker MachineInstr *ARMLoadStoreOpt::CreateLoadStoreMulti(
594*9880d681SAndroid Build Coastguard Worker MachineBasicBlock &MBB, MachineBasicBlock::iterator InsertBefore,
595*9880d681SAndroid Build Coastguard Worker int Offset, unsigned Base, bool BaseKill, unsigned Opcode,
596*9880d681SAndroid Build Coastguard Worker ARMCC::CondCodes Pred, unsigned PredReg, const DebugLoc &DL,
597*9880d681SAndroid Build Coastguard Worker ArrayRef<std::pair<unsigned, bool>> Regs) {
598*9880d681SAndroid Build Coastguard Worker unsigned NumRegs = Regs.size();
599*9880d681SAndroid Build Coastguard Worker assert(NumRegs > 1);
600*9880d681SAndroid Build Coastguard Worker
601*9880d681SAndroid Build Coastguard Worker // For Thumb1 targets, it might be necessary to clobber the CPSR to merge.
602*9880d681SAndroid Build Coastguard Worker // Compute liveness information for that register to make the decision.
603*9880d681SAndroid Build Coastguard Worker bool SafeToClobberCPSR = !isThumb1 ||
604*9880d681SAndroid Build Coastguard Worker (MBB.computeRegisterLiveness(TRI, ARM::CPSR, InsertBefore, 20) ==
605*9880d681SAndroid Build Coastguard Worker MachineBasicBlock::LQR_Dead);
606*9880d681SAndroid Build Coastguard Worker
607*9880d681SAndroid Build Coastguard Worker bool Writeback = isThumb1; // Thumb1 LDM/STM have base reg writeback.
608*9880d681SAndroid Build Coastguard Worker
609*9880d681SAndroid Build Coastguard Worker // Exception: If the base register is in the input reglist, Thumb1 LDM is
610*9880d681SAndroid Build Coastguard Worker // non-writeback.
611*9880d681SAndroid Build Coastguard Worker // It's also not possible to merge an STR of the base register in Thumb1.
612*9880d681SAndroid Build Coastguard Worker if (isThumb1 && isi32Load(Opcode) && ContainsReg(Regs, Base)) {
613*9880d681SAndroid Build Coastguard Worker assert(Base != ARM::SP && "Thumb1 does not allow SP in register list");
614*9880d681SAndroid Build Coastguard Worker if (Opcode == ARM::tLDRi) {
615*9880d681SAndroid Build Coastguard Worker Writeback = false;
616*9880d681SAndroid Build Coastguard Worker } else if (Opcode == ARM::tSTRi) {
617*9880d681SAndroid Build Coastguard Worker return nullptr;
618*9880d681SAndroid Build Coastguard Worker }
619*9880d681SAndroid Build Coastguard Worker }
620*9880d681SAndroid Build Coastguard Worker
621*9880d681SAndroid Build Coastguard Worker ARM_AM::AMSubMode Mode = ARM_AM::ia;
622*9880d681SAndroid Build Coastguard Worker // VFP and Thumb2 do not support IB or DA modes. Thumb1 only supports IA.
623*9880d681SAndroid Build Coastguard Worker bool isNotVFP = isi32Load(Opcode) || isi32Store(Opcode);
624*9880d681SAndroid Build Coastguard Worker bool haveIBAndDA = isNotVFP && !isThumb2 && !isThumb1;
625*9880d681SAndroid Build Coastguard Worker
626*9880d681SAndroid Build Coastguard Worker if (Offset == 4 && haveIBAndDA) {
627*9880d681SAndroid Build Coastguard Worker Mode = ARM_AM::ib;
628*9880d681SAndroid Build Coastguard Worker } else if (Offset == -4 * (int)NumRegs + 4 && haveIBAndDA) {
629*9880d681SAndroid Build Coastguard Worker Mode = ARM_AM::da;
630*9880d681SAndroid Build Coastguard Worker } else if (Offset == -4 * (int)NumRegs && isNotVFP && !isThumb1) {
631*9880d681SAndroid Build Coastguard Worker // VLDM/VSTM do not support DB mode without also updating the base reg.
632*9880d681SAndroid Build Coastguard Worker Mode = ARM_AM::db;
633*9880d681SAndroid Build Coastguard Worker } else if (Offset != 0 || Opcode == ARM::tLDRspi || Opcode == ARM::tSTRspi) {
634*9880d681SAndroid Build Coastguard Worker // Check if this is a supported opcode before inserting instructions to
635*9880d681SAndroid Build Coastguard Worker // calculate a new base register.
636*9880d681SAndroid Build Coastguard Worker if (!getLoadStoreMultipleOpcode(Opcode, Mode)) return nullptr;
637*9880d681SAndroid Build Coastguard Worker
638*9880d681SAndroid Build Coastguard Worker // If starting offset isn't zero, insert a MI to materialize a new base.
639*9880d681SAndroid Build Coastguard Worker // But only do so if it is cost effective, i.e. merging more than two
640*9880d681SAndroid Build Coastguard Worker // loads / stores.
641*9880d681SAndroid Build Coastguard Worker if (NumRegs <= 2)
642*9880d681SAndroid Build Coastguard Worker return nullptr;
643*9880d681SAndroid Build Coastguard Worker
644*9880d681SAndroid Build Coastguard Worker // On Thumb1, it's not worth materializing a new base register without
645*9880d681SAndroid Build Coastguard Worker // clobbering the CPSR (i.e. not using ADDS/SUBS).
646*9880d681SAndroid Build Coastguard Worker if (!SafeToClobberCPSR)
647*9880d681SAndroid Build Coastguard Worker return nullptr;
648*9880d681SAndroid Build Coastguard Worker
649*9880d681SAndroid Build Coastguard Worker unsigned NewBase;
650*9880d681SAndroid Build Coastguard Worker if (isi32Load(Opcode)) {
651*9880d681SAndroid Build Coastguard Worker // If it is a load, then just use one of the destination registers
652*9880d681SAndroid Build Coastguard Worker // as the new base. Will no longer be writeback in Thumb1.
653*9880d681SAndroid Build Coastguard Worker NewBase = Regs[NumRegs-1].first;
654*9880d681SAndroid Build Coastguard Worker Writeback = false;
655*9880d681SAndroid Build Coastguard Worker } else {
656*9880d681SAndroid Build Coastguard Worker // Find a free register that we can use as scratch register.
657*9880d681SAndroid Build Coastguard Worker moveLiveRegsBefore(MBB, InsertBefore);
658*9880d681SAndroid Build Coastguard Worker // The merged instruction does not exist yet but will use several Regs if
659*9880d681SAndroid Build Coastguard Worker // it is a Store.
660*9880d681SAndroid Build Coastguard Worker if (!isLoadSingle(Opcode))
661*9880d681SAndroid Build Coastguard Worker for (const std::pair<unsigned, bool> &R : Regs)
662*9880d681SAndroid Build Coastguard Worker LiveRegs.addReg(R.first);
663*9880d681SAndroid Build Coastguard Worker
664*9880d681SAndroid Build Coastguard Worker NewBase = findFreeReg(isThumb1 ? ARM::tGPRRegClass : ARM::GPRRegClass);
665*9880d681SAndroid Build Coastguard Worker if (NewBase == 0)
666*9880d681SAndroid Build Coastguard Worker return nullptr;
667*9880d681SAndroid Build Coastguard Worker }
668*9880d681SAndroid Build Coastguard Worker
669*9880d681SAndroid Build Coastguard Worker int BaseOpc =
670*9880d681SAndroid Build Coastguard Worker isThumb2 ? ARM::t2ADDri :
671*9880d681SAndroid Build Coastguard Worker (isThumb1 && Base == ARM::SP) ? ARM::tADDrSPi :
672*9880d681SAndroid Build Coastguard Worker (isThumb1 && Offset < 8) ? ARM::tADDi3 :
673*9880d681SAndroid Build Coastguard Worker isThumb1 ? ARM::tADDi8 : ARM::ADDri;
674*9880d681SAndroid Build Coastguard Worker
675*9880d681SAndroid Build Coastguard Worker if (Offset < 0) {
676*9880d681SAndroid Build Coastguard Worker Offset = - Offset;
677*9880d681SAndroid Build Coastguard Worker BaseOpc =
678*9880d681SAndroid Build Coastguard Worker isThumb2 ? ARM::t2SUBri :
679*9880d681SAndroid Build Coastguard Worker (isThumb1 && Offset < 8 && Base != ARM::SP) ? ARM::tSUBi3 :
680*9880d681SAndroid Build Coastguard Worker isThumb1 ? ARM::tSUBi8 : ARM::SUBri;
681*9880d681SAndroid Build Coastguard Worker }
682*9880d681SAndroid Build Coastguard Worker
683*9880d681SAndroid Build Coastguard Worker if (!TL->isLegalAddImmediate(Offset))
684*9880d681SAndroid Build Coastguard Worker // FIXME: Try add with register operand?
685*9880d681SAndroid Build Coastguard Worker return nullptr; // Probably not worth it then.
686*9880d681SAndroid Build Coastguard Worker
687*9880d681SAndroid Build Coastguard Worker // We can only append a kill flag to the add/sub input if the value is not
688*9880d681SAndroid Build Coastguard Worker // used in the register list of the stm as well.
689*9880d681SAndroid Build Coastguard Worker bool KillOldBase = BaseKill &&
690*9880d681SAndroid Build Coastguard Worker (!isi32Store(Opcode) || !ContainsReg(Regs, Base));
691*9880d681SAndroid Build Coastguard Worker
692*9880d681SAndroid Build Coastguard Worker if (isThumb1) {
693*9880d681SAndroid Build Coastguard Worker // Thumb1: depending on immediate size, use either
694*9880d681SAndroid Build Coastguard Worker // ADDS NewBase, Base, #imm3
695*9880d681SAndroid Build Coastguard Worker // or
696*9880d681SAndroid Build Coastguard Worker // MOV NewBase, Base
697*9880d681SAndroid Build Coastguard Worker // ADDS NewBase, #imm8.
698*9880d681SAndroid Build Coastguard Worker if (Base != NewBase &&
699*9880d681SAndroid Build Coastguard Worker (BaseOpc == ARM::tADDi8 || BaseOpc == ARM::tSUBi8)) {
700*9880d681SAndroid Build Coastguard Worker // Need to insert a MOV to the new base first.
701*9880d681SAndroid Build Coastguard Worker if (isARMLowRegister(NewBase) && isARMLowRegister(Base) &&
702*9880d681SAndroid Build Coastguard Worker !STI->hasV6Ops()) {
703*9880d681SAndroid Build Coastguard Worker // thumbv4t doesn't have lo->lo copies, and we can't predicate tMOVSr
704*9880d681SAndroid Build Coastguard Worker if (Pred != ARMCC::AL)
705*9880d681SAndroid Build Coastguard Worker return nullptr;
706*9880d681SAndroid Build Coastguard Worker BuildMI(MBB, InsertBefore, DL, TII->get(ARM::tMOVSr), NewBase)
707*9880d681SAndroid Build Coastguard Worker .addReg(Base, getKillRegState(KillOldBase));
708*9880d681SAndroid Build Coastguard Worker } else
709*9880d681SAndroid Build Coastguard Worker BuildMI(MBB, InsertBefore, DL, TII->get(ARM::tMOVr), NewBase)
710*9880d681SAndroid Build Coastguard Worker .addReg(Base, getKillRegState(KillOldBase))
711*9880d681SAndroid Build Coastguard Worker .addImm(Pred).addReg(PredReg);
712*9880d681SAndroid Build Coastguard Worker
713*9880d681SAndroid Build Coastguard Worker // The following ADDS/SUBS becomes an update.
714*9880d681SAndroid Build Coastguard Worker Base = NewBase;
715*9880d681SAndroid Build Coastguard Worker KillOldBase = true;
716*9880d681SAndroid Build Coastguard Worker }
717*9880d681SAndroid Build Coastguard Worker if (BaseOpc == ARM::tADDrSPi) {
718*9880d681SAndroid Build Coastguard Worker assert(Offset % 4 == 0 && "tADDrSPi offset is scaled by 4");
719*9880d681SAndroid Build Coastguard Worker BuildMI(MBB, InsertBefore, DL, TII->get(BaseOpc), NewBase)
720*9880d681SAndroid Build Coastguard Worker .addReg(Base, getKillRegState(KillOldBase)).addImm(Offset/4)
721*9880d681SAndroid Build Coastguard Worker .addImm(Pred).addReg(PredReg);
722*9880d681SAndroid Build Coastguard Worker } else
723*9880d681SAndroid Build Coastguard Worker AddDefaultT1CC(
724*9880d681SAndroid Build Coastguard Worker BuildMI(MBB, InsertBefore, DL, TII->get(BaseOpc), NewBase), true)
725*9880d681SAndroid Build Coastguard Worker .addReg(Base, getKillRegState(KillOldBase)).addImm(Offset)
726*9880d681SAndroid Build Coastguard Worker .addImm(Pred).addReg(PredReg);
727*9880d681SAndroid Build Coastguard Worker } else {
728*9880d681SAndroid Build Coastguard Worker BuildMI(MBB, InsertBefore, DL, TII->get(BaseOpc), NewBase)
729*9880d681SAndroid Build Coastguard Worker .addReg(Base, getKillRegState(KillOldBase)).addImm(Offset)
730*9880d681SAndroid Build Coastguard Worker .addImm(Pred).addReg(PredReg).addReg(0);
731*9880d681SAndroid Build Coastguard Worker }
732*9880d681SAndroid Build Coastguard Worker Base = NewBase;
733*9880d681SAndroid Build Coastguard Worker BaseKill = true; // New base is always killed straight away.
734*9880d681SAndroid Build Coastguard Worker }
735*9880d681SAndroid Build Coastguard Worker
736*9880d681SAndroid Build Coastguard Worker bool isDef = isLoadSingle(Opcode);
737*9880d681SAndroid Build Coastguard Worker
738*9880d681SAndroid Build Coastguard Worker // Get LS multiple opcode. Note that for Thumb1 this might be an opcode with
739*9880d681SAndroid Build Coastguard Worker // base register writeback.
740*9880d681SAndroid Build Coastguard Worker Opcode = getLoadStoreMultipleOpcode(Opcode, Mode);
741*9880d681SAndroid Build Coastguard Worker if (!Opcode)
742*9880d681SAndroid Build Coastguard Worker return nullptr;
743*9880d681SAndroid Build Coastguard Worker
744*9880d681SAndroid Build Coastguard Worker // Check if a Thumb1 LDM/STM merge is safe. This is the case if:
745*9880d681SAndroid Build Coastguard Worker // - There is no writeback (LDM of base register),
746*9880d681SAndroid Build Coastguard Worker // - the base register is killed by the merged instruction,
747*9880d681SAndroid Build Coastguard Worker // - or it's safe to overwrite the condition flags, i.e. to insert a SUBS
748*9880d681SAndroid Build Coastguard Worker // to reset the base register.
749*9880d681SAndroid Build Coastguard Worker // Otherwise, don't merge.
750*9880d681SAndroid Build Coastguard Worker // It's safe to return here since the code to materialize a new base register
751*9880d681SAndroid Build Coastguard Worker // above is also conditional on SafeToClobberCPSR.
752*9880d681SAndroid Build Coastguard Worker if (isThumb1 && !SafeToClobberCPSR && Writeback && !BaseKill)
753*9880d681SAndroid Build Coastguard Worker return nullptr;
754*9880d681SAndroid Build Coastguard Worker
755*9880d681SAndroid Build Coastguard Worker MachineInstrBuilder MIB;
756*9880d681SAndroid Build Coastguard Worker
757*9880d681SAndroid Build Coastguard Worker if (Writeback) {
758*9880d681SAndroid Build Coastguard Worker assert(isThumb1 && "expected Writeback only inThumb1");
759*9880d681SAndroid Build Coastguard Worker if (Opcode == ARM::tLDMIA) {
760*9880d681SAndroid Build Coastguard Worker assert(!(ContainsReg(Regs, Base)) && "Thumb1 can't LDM ! with Base in Regs");
761*9880d681SAndroid Build Coastguard Worker // Update tLDMIA with writeback if necessary.
762*9880d681SAndroid Build Coastguard Worker Opcode = ARM::tLDMIA_UPD;
763*9880d681SAndroid Build Coastguard Worker }
764*9880d681SAndroid Build Coastguard Worker
765*9880d681SAndroid Build Coastguard Worker MIB = BuildMI(MBB, InsertBefore, DL, TII->get(Opcode));
766*9880d681SAndroid Build Coastguard Worker
767*9880d681SAndroid Build Coastguard Worker // Thumb1: we might need to set base writeback when building the MI.
768*9880d681SAndroid Build Coastguard Worker MIB.addReg(Base, getDefRegState(true))
769*9880d681SAndroid Build Coastguard Worker .addReg(Base, getKillRegState(BaseKill));
770*9880d681SAndroid Build Coastguard Worker
771*9880d681SAndroid Build Coastguard Worker // The base isn't dead after a merged instruction with writeback.
772*9880d681SAndroid Build Coastguard Worker // Insert a sub instruction after the newly formed instruction to reset.
773*9880d681SAndroid Build Coastguard Worker if (!BaseKill)
774*9880d681SAndroid Build Coastguard Worker UpdateBaseRegUses(MBB, InsertBefore, DL, Base, NumRegs, Pred, PredReg);
775*9880d681SAndroid Build Coastguard Worker
776*9880d681SAndroid Build Coastguard Worker } else {
777*9880d681SAndroid Build Coastguard Worker // No writeback, simply build the MachineInstr.
778*9880d681SAndroid Build Coastguard Worker MIB = BuildMI(MBB, InsertBefore, DL, TII->get(Opcode));
779*9880d681SAndroid Build Coastguard Worker MIB.addReg(Base, getKillRegState(BaseKill));
780*9880d681SAndroid Build Coastguard Worker }
781*9880d681SAndroid Build Coastguard Worker
782*9880d681SAndroid Build Coastguard Worker MIB.addImm(Pred).addReg(PredReg);
783*9880d681SAndroid Build Coastguard Worker
784*9880d681SAndroid Build Coastguard Worker for (const std::pair<unsigned, bool> &R : Regs)
785*9880d681SAndroid Build Coastguard Worker MIB.addReg(R.first, getDefRegState(isDef) | getKillRegState(R.second));
786*9880d681SAndroid Build Coastguard Worker
787*9880d681SAndroid Build Coastguard Worker return MIB.getInstr();
788*9880d681SAndroid Build Coastguard Worker }
789*9880d681SAndroid Build Coastguard Worker
CreateLoadStoreDouble(MachineBasicBlock & MBB,MachineBasicBlock::iterator InsertBefore,int Offset,unsigned Base,bool BaseKill,unsigned Opcode,ARMCC::CondCodes Pred,unsigned PredReg,const DebugLoc & DL,ArrayRef<std::pair<unsigned,bool>> Regs) const790*9880d681SAndroid Build Coastguard Worker MachineInstr *ARMLoadStoreOpt::CreateLoadStoreDouble(
791*9880d681SAndroid Build Coastguard Worker MachineBasicBlock &MBB, MachineBasicBlock::iterator InsertBefore,
792*9880d681SAndroid Build Coastguard Worker int Offset, unsigned Base, bool BaseKill, unsigned Opcode,
793*9880d681SAndroid Build Coastguard Worker ARMCC::CondCodes Pred, unsigned PredReg, const DebugLoc &DL,
794*9880d681SAndroid Build Coastguard Worker ArrayRef<std::pair<unsigned, bool>> Regs) const {
795*9880d681SAndroid Build Coastguard Worker bool IsLoad = isi32Load(Opcode);
796*9880d681SAndroid Build Coastguard Worker assert((IsLoad || isi32Store(Opcode)) && "Must have integer load or store");
797*9880d681SAndroid Build Coastguard Worker unsigned LoadStoreOpcode = IsLoad ? ARM::t2LDRDi8 : ARM::t2STRDi8;
798*9880d681SAndroid Build Coastguard Worker
799*9880d681SAndroid Build Coastguard Worker assert(Regs.size() == 2);
800*9880d681SAndroid Build Coastguard Worker MachineInstrBuilder MIB = BuildMI(MBB, InsertBefore, DL,
801*9880d681SAndroid Build Coastguard Worker TII->get(LoadStoreOpcode));
802*9880d681SAndroid Build Coastguard Worker if (IsLoad) {
803*9880d681SAndroid Build Coastguard Worker MIB.addReg(Regs[0].first, RegState::Define)
804*9880d681SAndroid Build Coastguard Worker .addReg(Regs[1].first, RegState::Define);
805*9880d681SAndroid Build Coastguard Worker } else {
806*9880d681SAndroid Build Coastguard Worker MIB.addReg(Regs[0].first, getKillRegState(Regs[0].second))
807*9880d681SAndroid Build Coastguard Worker .addReg(Regs[1].first, getKillRegState(Regs[1].second));
808*9880d681SAndroid Build Coastguard Worker }
809*9880d681SAndroid Build Coastguard Worker MIB.addReg(Base).addImm(Offset).addImm(Pred).addReg(PredReg);
810*9880d681SAndroid Build Coastguard Worker return MIB.getInstr();
811*9880d681SAndroid Build Coastguard Worker }
812*9880d681SAndroid Build Coastguard Worker
813*9880d681SAndroid Build Coastguard Worker /// Call MergeOps and update MemOps and merges accordingly on success.
MergeOpsUpdate(const MergeCandidate & Cand)814*9880d681SAndroid Build Coastguard Worker MachineInstr *ARMLoadStoreOpt::MergeOpsUpdate(const MergeCandidate &Cand) {
815*9880d681SAndroid Build Coastguard Worker const MachineInstr *First = Cand.Instrs.front();
816*9880d681SAndroid Build Coastguard Worker unsigned Opcode = First->getOpcode();
817*9880d681SAndroid Build Coastguard Worker bool IsLoad = isLoadSingle(Opcode);
818*9880d681SAndroid Build Coastguard Worker SmallVector<std::pair<unsigned, bool>, 8> Regs;
819*9880d681SAndroid Build Coastguard Worker SmallVector<unsigned, 4> ImpDefs;
820*9880d681SAndroid Build Coastguard Worker DenseSet<unsigned> KilledRegs;
821*9880d681SAndroid Build Coastguard Worker DenseSet<unsigned> UsedRegs;
822*9880d681SAndroid Build Coastguard Worker // Determine list of registers and list of implicit super-register defs.
823*9880d681SAndroid Build Coastguard Worker for (const MachineInstr *MI : Cand.Instrs) {
824*9880d681SAndroid Build Coastguard Worker const MachineOperand &MO = getLoadStoreRegOp(*MI);
825*9880d681SAndroid Build Coastguard Worker unsigned Reg = MO.getReg();
826*9880d681SAndroid Build Coastguard Worker bool IsKill = MO.isKill();
827*9880d681SAndroid Build Coastguard Worker if (IsKill)
828*9880d681SAndroid Build Coastguard Worker KilledRegs.insert(Reg);
829*9880d681SAndroid Build Coastguard Worker Regs.push_back(std::make_pair(Reg, IsKill));
830*9880d681SAndroid Build Coastguard Worker UsedRegs.insert(Reg);
831*9880d681SAndroid Build Coastguard Worker
832*9880d681SAndroid Build Coastguard Worker if (IsLoad) {
833*9880d681SAndroid Build Coastguard Worker // Collect any implicit defs of super-registers, after merging we can't
834*9880d681SAndroid Build Coastguard Worker // be sure anymore that we properly preserved these live ranges and must
835*9880d681SAndroid Build Coastguard Worker // removed these implicit operands.
836*9880d681SAndroid Build Coastguard Worker for (const MachineOperand &MO : MI->implicit_operands()) {
837*9880d681SAndroid Build Coastguard Worker if (!MO.isReg() || !MO.isDef() || MO.isDead())
838*9880d681SAndroid Build Coastguard Worker continue;
839*9880d681SAndroid Build Coastguard Worker assert(MO.isImplicit());
840*9880d681SAndroid Build Coastguard Worker unsigned DefReg = MO.getReg();
841*9880d681SAndroid Build Coastguard Worker
842*9880d681SAndroid Build Coastguard Worker if (std::find(ImpDefs.begin(), ImpDefs.end(), DefReg) != ImpDefs.end())
843*9880d681SAndroid Build Coastguard Worker continue;
844*9880d681SAndroid Build Coastguard Worker // We can ignore cases where the super-reg is read and written.
845*9880d681SAndroid Build Coastguard Worker if (MI->readsRegister(DefReg))
846*9880d681SAndroid Build Coastguard Worker continue;
847*9880d681SAndroid Build Coastguard Worker ImpDefs.push_back(DefReg);
848*9880d681SAndroid Build Coastguard Worker }
849*9880d681SAndroid Build Coastguard Worker }
850*9880d681SAndroid Build Coastguard Worker }
851*9880d681SAndroid Build Coastguard Worker
852*9880d681SAndroid Build Coastguard Worker // Attempt the merge.
853*9880d681SAndroid Build Coastguard Worker typedef MachineBasicBlock::iterator iterator;
854*9880d681SAndroid Build Coastguard Worker MachineInstr *LatestMI = Cand.Instrs[Cand.LatestMIIdx];
855*9880d681SAndroid Build Coastguard Worker iterator InsertBefore = std::next(iterator(LatestMI));
856*9880d681SAndroid Build Coastguard Worker MachineBasicBlock &MBB = *LatestMI->getParent();
857*9880d681SAndroid Build Coastguard Worker unsigned Offset = getMemoryOpOffset(*First);
858*9880d681SAndroid Build Coastguard Worker unsigned Base = getLoadStoreBaseOp(*First).getReg();
859*9880d681SAndroid Build Coastguard Worker bool BaseKill = LatestMI->killsRegister(Base);
860*9880d681SAndroid Build Coastguard Worker unsigned PredReg = 0;
861*9880d681SAndroid Build Coastguard Worker ARMCC::CondCodes Pred = getInstrPredicate(*First, PredReg);
862*9880d681SAndroid Build Coastguard Worker DebugLoc DL = First->getDebugLoc();
863*9880d681SAndroid Build Coastguard Worker MachineInstr *Merged = nullptr;
864*9880d681SAndroid Build Coastguard Worker if (Cand.CanMergeToLSDouble)
865*9880d681SAndroid Build Coastguard Worker Merged = CreateLoadStoreDouble(MBB, InsertBefore, Offset, Base, BaseKill,
866*9880d681SAndroid Build Coastguard Worker Opcode, Pred, PredReg, DL, Regs);
867*9880d681SAndroid Build Coastguard Worker if (!Merged && Cand.CanMergeToLSMulti)
868*9880d681SAndroid Build Coastguard Worker Merged = CreateLoadStoreMulti(MBB, InsertBefore, Offset, Base, BaseKill,
869*9880d681SAndroid Build Coastguard Worker Opcode, Pred, PredReg, DL, Regs);
870*9880d681SAndroid Build Coastguard Worker if (!Merged)
871*9880d681SAndroid Build Coastguard Worker return nullptr;
872*9880d681SAndroid Build Coastguard Worker
873*9880d681SAndroid Build Coastguard Worker // Determine earliest instruction that will get removed. We then keep an
874*9880d681SAndroid Build Coastguard Worker // iterator just above it so the following erases don't invalidated it.
875*9880d681SAndroid Build Coastguard Worker iterator EarliestI(Cand.Instrs[Cand.EarliestMIIdx]);
876*9880d681SAndroid Build Coastguard Worker bool EarliestAtBegin = false;
877*9880d681SAndroid Build Coastguard Worker if (EarliestI == MBB.begin()) {
878*9880d681SAndroid Build Coastguard Worker EarliestAtBegin = true;
879*9880d681SAndroid Build Coastguard Worker } else {
880*9880d681SAndroid Build Coastguard Worker EarliestI = std::prev(EarliestI);
881*9880d681SAndroid Build Coastguard Worker }
882*9880d681SAndroid Build Coastguard Worker
883*9880d681SAndroid Build Coastguard Worker // Remove instructions which have been merged.
884*9880d681SAndroid Build Coastguard Worker for (MachineInstr *MI : Cand.Instrs)
885*9880d681SAndroid Build Coastguard Worker MBB.erase(MI);
886*9880d681SAndroid Build Coastguard Worker
887*9880d681SAndroid Build Coastguard Worker // Determine range between the earliest removed instruction and the new one.
888*9880d681SAndroid Build Coastguard Worker if (EarliestAtBegin)
889*9880d681SAndroid Build Coastguard Worker EarliestI = MBB.begin();
890*9880d681SAndroid Build Coastguard Worker else
891*9880d681SAndroid Build Coastguard Worker EarliestI = std::next(EarliestI);
892*9880d681SAndroid Build Coastguard Worker auto FixupRange = make_range(EarliestI, iterator(Merged));
893*9880d681SAndroid Build Coastguard Worker
894*9880d681SAndroid Build Coastguard Worker if (isLoadSingle(Opcode)) {
895*9880d681SAndroid Build Coastguard Worker // If the previous loads defined a super-reg, then we have to mark earlier
896*9880d681SAndroid Build Coastguard Worker // operands undef; Replicate the super-reg def on the merged instruction.
897*9880d681SAndroid Build Coastguard Worker for (MachineInstr &MI : FixupRange) {
898*9880d681SAndroid Build Coastguard Worker for (unsigned &ImpDefReg : ImpDefs) {
899*9880d681SAndroid Build Coastguard Worker for (MachineOperand &MO : MI.implicit_operands()) {
900*9880d681SAndroid Build Coastguard Worker if (!MO.isReg() || MO.getReg() != ImpDefReg)
901*9880d681SAndroid Build Coastguard Worker continue;
902*9880d681SAndroid Build Coastguard Worker if (MO.readsReg())
903*9880d681SAndroid Build Coastguard Worker MO.setIsUndef();
904*9880d681SAndroid Build Coastguard Worker else if (MO.isDef())
905*9880d681SAndroid Build Coastguard Worker ImpDefReg = 0;
906*9880d681SAndroid Build Coastguard Worker }
907*9880d681SAndroid Build Coastguard Worker }
908*9880d681SAndroid Build Coastguard Worker }
909*9880d681SAndroid Build Coastguard Worker
910*9880d681SAndroid Build Coastguard Worker MachineInstrBuilder MIB(*Merged->getParent()->getParent(), Merged);
911*9880d681SAndroid Build Coastguard Worker for (unsigned ImpDef : ImpDefs)
912*9880d681SAndroid Build Coastguard Worker MIB.addReg(ImpDef, RegState::ImplicitDefine);
913*9880d681SAndroid Build Coastguard Worker } else {
914*9880d681SAndroid Build Coastguard Worker // Remove kill flags: We are possibly storing the values later now.
915*9880d681SAndroid Build Coastguard Worker assert(isi32Store(Opcode) || Opcode == ARM::VSTRS || Opcode == ARM::VSTRD);
916*9880d681SAndroid Build Coastguard Worker for (MachineInstr &MI : FixupRange) {
917*9880d681SAndroid Build Coastguard Worker for (MachineOperand &MO : MI.uses()) {
918*9880d681SAndroid Build Coastguard Worker if (!MO.isReg() || !MO.isKill())
919*9880d681SAndroid Build Coastguard Worker continue;
920*9880d681SAndroid Build Coastguard Worker if (UsedRegs.count(MO.getReg()))
921*9880d681SAndroid Build Coastguard Worker MO.setIsKill(false);
922*9880d681SAndroid Build Coastguard Worker }
923*9880d681SAndroid Build Coastguard Worker }
924*9880d681SAndroid Build Coastguard Worker assert(ImpDefs.empty());
925*9880d681SAndroid Build Coastguard Worker }
926*9880d681SAndroid Build Coastguard Worker
927*9880d681SAndroid Build Coastguard Worker return Merged;
928*9880d681SAndroid Build Coastguard Worker }
929*9880d681SAndroid Build Coastguard Worker
isValidLSDoubleOffset(int Offset)930*9880d681SAndroid Build Coastguard Worker static bool isValidLSDoubleOffset(int Offset) {
931*9880d681SAndroid Build Coastguard Worker unsigned Value = abs(Offset);
932*9880d681SAndroid Build Coastguard Worker // t2LDRDi8/t2STRDi8 supports an 8 bit immediate which is internally
933*9880d681SAndroid Build Coastguard Worker // multiplied by 4.
934*9880d681SAndroid Build Coastguard Worker return (Value % 4) == 0 && Value < 1024;
935*9880d681SAndroid Build Coastguard Worker }
936*9880d681SAndroid Build Coastguard Worker
937*9880d681SAndroid Build Coastguard Worker /// Return true for loads/stores that can be combined to a double/multi
938*9880d681SAndroid Build Coastguard Worker /// operation without increasing the requirements for alignment.
mayCombineMisaligned(const TargetSubtargetInfo & STI,const MachineInstr & MI)939*9880d681SAndroid Build Coastguard Worker static bool mayCombineMisaligned(const TargetSubtargetInfo &STI,
940*9880d681SAndroid Build Coastguard Worker const MachineInstr &MI) {
941*9880d681SAndroid Build Coastguard Worker // vldr/vstr trap on misaligned pointers anyway, forming vldm makes no
942*9880d681SAndroid Build Coastguard Worker // difference.
943*9880d681SAndroid Build Coastguard Worker unsigned Opcode = MI.getOpcode();
944*9880d681SAndroid Build Coastguard Worker if (!isi32Load(Opcode) && !isi32Store(Opcode))
945*9880d681SAndroid Build Coastguard Worker return true;
946*9880d681SAndroid Build Coastguard Worker
947*9880d681SAndroid Build Coastguard Worker // Stack pointer alignment is out of the programmers control so we can trust
948*9880d681SAndroid Build Coastguard Worker // SP-relative loads/stores.
949*9880d681SAndroid Build Coastguard Worker if (getLoadStoreBaseOp(MI).getReg() == ARM::SP &&
950*9880d681SAndroid Build Coastguard Worker STI.getFrameLowering()->getTransientStackAlignment() >= 4)
951*9880d681SAndroid Build Coastguard Worker return true;
952*9880d681SAndroid Build Coastguard Worker return false;
953*9880d681SAndroid Build Coastguard Worker }
954*9880d681SAndroid Build Coastguard Worker
955*9880d681SAndroid Build Coastguard Worker /// Find candidates for load/store multiple merge in list of MemOpQueueEntries.
FormCandidates(const MemOpQueue & MemOps)956*9880d681SAndroid Build Coastguard Worker void ARMLoadStoreOpt::FormCandidates(const MemOpQueue &MemOps) {
957*9880d681SAndroid Build Coastguard Worker const MachineInstr *FirstMI = MemOps[0].MI;
958*9880d681SAndroid Build Coastguard Worker unsigned Opcode = FirstMI->getOpcode();
959*9880d681SAndroid Build Coastguard Worker bool isNotVFP = isi32Load(Opcode) || isi32Store(Opcode);
960*9880d681SAndroid Build Coastguard Worker unsigned Size = getLSMultipleTransferSize(FirstMI);
961*9880d681SAndroid Build Coastguard Worker
962*9880d681SAndroid Build Coastguard Worker unsigned SIndex = 0;
963*9880d681SAndroid Build Coastguard Worker unsigned EIndex = MemOps.size();
964*9880d681SAndroid Build Coastguard Worker do {
965*9880d681SAndroid Build Coastguard Worker // Look at the first instruction.
966*9880d681SAndroid Build Coastguard Worker const MachineInstr *MI = MemOps[SIndex].MI;
967*9880d681SAndroid Build Coastguard Worker int Offset = MemOps[SIndex].Offset;
968*9880d681SAndroid Build Coastguard Worker const MachineOperand &PMO = getLoadStoreRegOp(*MI);
969*9880d681SAndroid Build Coastguard Worker unsigned PReg = PMO.getReg();
970*9880d681SAndroid Build Coastguard Worker unsigned PRegNum = PMO.isUndef() ? UINT_MAX : TRI->getEncodingValue(PReg);
971*9880d681SAndroid Build Coastguard Worker unsigned Latest = SIndex;
972*9880d681SAndroid Build Coastguard Worker unsigned Earliest = SIndex;
973*9880d681SAndroid Build Coastguard Worker unsigned Count = 1;
974*9880d681SAndroid Build Coastguard Worker bool CanMergeToLSDouble =
975*9880d681SAndroid Build Coastguard Worker STI->isThumb2() && isNotVFP && isValidLSDoubleOffset(Offset);
976*9880d681SAndroid Build Coastguard Worker // ARM errata 602117: LDRD with base in list may result in incorrect base
977*9880d681SAndroid Build Coastguard Worker // register when interrupted or faulted.
978*9880d681SAndroid Build Coastguard Worker if (STI->isCortexM3() && isi32Load(Opcode) &&
979*9880d681SAndroid Build Coastguard Worker PReg == getLoadStoreBaseOp(*MI).getReg())
980*9880d681SAndroid Build Coastguard Worker CanMergeToLSDouble = false;
981*9880d681SAndroid Build Coastguard Worker
982*9880d681SAndroid Build Coastguard Worker bool CanMergeToLSMulti = true;
983*9880d681SAndroid Build Coastguard Worker // On swift vldm/vstm starting with an odd register number as that needs
984*9880d681SAndroid Build Coastguard Worker // more uops than single vldrs.
985*9880d681SAndroid Build Coastguard Worker if (STI->hasSlowOddRegister() && !isNotVFP && (PRegNum % 2) == 1)
986*9880d681SAndroid Build Coastguard Worker CanMergeToLSMulti = false;
987*9880d681SAndroid Build Coastguard Worker
988*9880d681SAndroid Build Coastguard Worker // LDRD/STRD do not allow SP/PC. LDM/STM do not support it or have it
989*9880d681SAndroid Build Coastguard Worker // deprecated; LDM to PC is fine but cannot happen here.
990*9880d681SAndroid Build Coastguard Worker if (PReg == ARM::SP || PReg == ARM::PC)
991*9880d681SAndroid Build Coastguard Worker CanMergeToLSMulti = CanMergeToLSDouble = false;
992*9880d681SAndroid Build Coastguard Worker
993*9880d681SAndroid Build Coastguard Worker // Should we be conservative?
994*9880d681SAndroid Build Coastguard Worker if (AssumeMisalignedLoadStores && !mayCombineMisaligned(*STI, *MI))
995*9880d681SAndroid Build Coastguard Worker CanMergeToLSMulti = CanMergeToLSDouble = false;
996*9880d681SAndroid Build Coastguard Worker
997*9880d681SAndroid Build Coastguard Worker // Merge following instructions where possible.
998*9880d681SAndroid Build Coastguard Worker for (unsigned I = SIndex+1; I < EIndex; ++I, ++Count) {
999*9880d681SAndroid Build Coastguard Worker int NewOffset = MemOps[I].Offset;
1000*9880d681SAndroid Build Coastguard Worker if (NewOffset != Offset + (int)Size)
1001*9880d681SAndroid Build Coastguard Worker break;
1002*9880d681SAndroid Build Coastguard Worker const MachineOperand &MO = getLoadStoreRegOp(*MemOps[I].MI);
1003*9880d681SAndroid Build Coastguard Worker unsigned Reg = MO.getReg();
1004*9880d681SAndroid Build Coastguard Worker if (Reg == ARM::SP || Reg == ARM::PC)
1005*9880d681SAndroid Build Coastguard Worker break;
1006*9880d681SAndroid Build Coastguard Worker
1007*9880d681SAndroid Build Coastguard Worker // See if the current load/store may be part of a multi load/store.
1008*9880d681SAndroid Build Coastguard Worker unsigned RegNum = MO.isUndef() ? UINT_MAX : TRI->getEncodingValue(Reg);
1009*9880d681SAndroid Build Coastguard Worker bool PartOfLSMulti = CanMergeToLSMulti;
1010*9880d681SAndroid Build Coastguard Worker if (PartOfLSMulti) {
1011*9880d681SAndroid Build Coastguard Worker // Register numbers must be in ascending order.
1012*9880d681SAndroid Build Coastguard Worker if (RegNum <= PRegNum)
1013*9880d681SAndroid Build Coastguard Worker PartOfLSMulti = false;
1014*9880d681SAndroid Build Coastguard Worker // For VFP / NEON load/store multiples, the registers must be
1015*9880d681SAndroid Build Coastguard Worker // consecutive and within the limit on the number of registers per
1016*9880d681SAndroid Build Coastguard Worker // instruction.
1017*9880d681SAndroid Build Coastguard Worker else if (!isNotVFP && RegNum != PRegNum+1)
1018*9880d681SAndroid Build Coastguard Worker PartOfLSMulti = false;
1019*9880d681SAndroid Build Coastguard Worker }
1020*9880d681SAndroid Build Coastguard Worker // See if the current load/store may be part of a double load/store.
1021*9880d681SAndroid Build Coastguard Worker bool PartOfLSDouble = CanMergeToLSDouble && Count <= 1;
1022*9880d681SAndroid Build Coastguard Worker
1023*9880d681SAndroid Build Coastguard Worker if (!PartOfLSMulti && !PartOfLSDouble)
1024*9880d681SAndroid Build Coastguard Worker break;
1025*9880d681SAndroid Build Coastguard Worker CanMergeToLSMulti &= PartOfLSMulti;
1026*9880d681SAndroid Build Coastguard Worker CanMergeToLSDouble &= PartOfLSDouble;
1027*9880d681SAndroid Build Coastguard Worker // Track MemOp with latest and earliest position (Positions are
1028*9880d681SAndroid Build Coastguard Worker // counted in reverse).
1029*9880d681SAndroid Build Coastguard Worker unsigned Position = MemOps[I].Position;
1030*9880d681SAndroid Build Coastguard Worker if (Position < MemOps[Latest].Position)
1031*9880d681SAndroid Build Coastguard Worker Latest = I;
1032*9880d681SAndroid Build Coastguard Worker else if (Position > MemOps[Earliest].Position)
1033*9880d681SAndroid Build Coastguard Worker Earliest = I;
1034*9880d681SAndroid Build Coastguard Worker // Prepare for next MemOp.
1035*9880d681SAndroid Build Coastguard Worker Offset += Size;
1036*9880d681SAndroid Build Coastguard Worker PRegNum = RegNum;
1037*9880d681SAndroid Build Coastguard Worker }
1038*9880d681SAndroid Build Coastguard Worker
1039*9880d681SAndroid Build Coastguard Worker // Form a candidate from the Ops collected so far.
1040*9880d681SAndroid Build Coastguard Worker MergeCandidate *Candidate = new(Allocator.Allocate()) MergeCandidate;
1041*9880d681SAndroid Build Coastguard Worker for (unsigned C = SIndex, CE = SIndex + Count; C < CE; ++C)
1042*9880d681SAndroid Build Coastguard Worker Candidate->Instrs.push_back(MemOps[C].MI);
1043*9880d681SAndroid Build Coastguard Worker Candidate->LatestMIIdx = Latest - SIndex;
1044*9880d681SAndroid Build Coastguard Worker Candidate->EarliestMIIdx = Earliest - SIndex;
1045*9880d681SAndroid Build Coastguard Worker Candidate->InsertPos = MemOps[Latest].Position;
1046*9880d681SAndroid Build Coastguard Worker if (Count == 1)
1047*9880d681SAndroid Build Coastguard Worker CanMergeToLSMulti = CanMergeToLSDouble = false;
1048*9880d681SAndroid Build Coastguard Worker Candidate->CanMergeToLSMulti = CanMergeToLSMulti;
1049*9880d681SAndroid Build Coastguard Worker Candidate->CanMergeToLSDouble = CanMergeToLSDouble;
1050*9880d681SAndroid Build Coastguard Worker Candidates.push_back(Candidate);
1051*9880d681SAndroid Build Coastguard Worker // Continue after the chain.
1052*9880d681SAndroid Build Coastguard Worker SIndex += Count;
1053*9880d681SAndroid Build Coastguard Worker } while (SIndex < EIndex);
1054*9880d681SAndroid Build Coastguard Worker }
1055*9880d681SAndroid Build Coastguard Worker
getUpdatingLSMultipleOpcode(unsigned Opc,ARM_AM::AMSubMode Mode)1056*9880d681SAndroid Build Coastguard Worker static unsigned getUpdatingLSMultipleOpcode(unsigned Opc,
1057*9880d681SAndroid Build Coastguard Worker ARM_AM::AMSubMode Mode) {
1058*9880d681SAndroid Build Coastguard Worker switch (Opc) {
1059*9880d681SAndroid Build Coastguard Worker default: llvm_unreachable("Unhandled opcode!");
1060*9880d681SAndroid Build Coastguard Worker case ARM::LDMIA:
1061*9880d681SAndroid Build Coastguard Worker case ARM::LDMDA:
1062*9880d681SAndroid Build Coastguard Worker case ARM::LDMDB:
1063*9880d681SAndroid Build Coastguard Worker case ARM::LDMIB:
1064*9880d681SAndroid Build Coastguard Worker switch (Mode) {
1065*9880d681SAndroid Build Coastguard Worker default: llvm_unreachable("Unhandled submode!");
1066*9880d681SAndroid Build Coastguard Worker case ARM_AM::ia: return ARM::LDMIA_UPD;
1067*9880d681SAndroid Build Coastguard Worker case ARM_AM::ib: return ARM::LDMIB_UPD;
1068*9880d681SAndroid Build Coastguard Worker case ARM_AM::da: return ARM::LDMDA_UPD;
1069*9880d681SAndroid Build Coastguard Worker case ARM_AM::db: return ARM::LDMDB_UPD;
1070*9880d681SAndroid Build Coastguard Worker }
1071*9880d681SAndroid Build Coastguard Worker case ARM::STMIA:
1072*9880d681SAndroid Build Coastguard Worker case ARM::STMDA:
1073*9880d681SAndroid Build Coastguard Worker case ARM::STMDB:
1074*9880d681SAndroid Build Coastguard Worker case ARM::STMIB:
1075*9880d681SAndroid Build Coastguard Worker switch (Mode) {
1076*9880d681SAndroid Build Coastguard Worker default: llvm_unreachable("Unhandled submode!");
1077*9880d681SAndroid Build Coastguard Worker case ARM_AM::ia: return ARM::STMIA_UPD;
1078*9880d681SAndroid Build Coastguard Worker case ARM_AM::ib: return ARM::STMIB_UPD;
1079*9880d681SAndroid Build Coastguard Worker case ARM_AM::da: return ARM::STMDA_UPD;
1080*9880d681SAndroid Build Coastguard Worker case ARM_AM::db: return ARM::STMDB_UPD;
1081*9880d681SAndroid Build Coastguard Worker }
1082*9880d681SAndroid Build Coastguard Worker case ARM::t2LDMIA:
1083*9880d681SAndroid Build Coastguard Worker case ARM::t2LDMDB:
1084*9880d681SAndroid Build Coastguard Worker switch (Mode) {
1085*9880d681SAndroid Build Coastguard Worker default: llvm_unreachable("Unhandled submode!");
1086*9880d681SAndroid Build Coastguard Worker case ARM_AM::ia: return ARM::t2LDMIA_UPD;
1087*9880d681SAndroid Build Coastguard Worker case ARM_AM::db: return ARM::t2LDMDB_UPD;
1088*9880d681SAndroid Build Coastguard Worker }
1089*9880d681SAndroid Build Coastguard Worker case ARM::t2STMIA:
1090*9880d681SAndroid Build Coastguard Worker case ARM::t2STMDB:
1091*9880d681SAndroid Build Coastguard Worker switch (Mode) {
1092*9880d681SAndroid Build Coastguard Worker default: llvm_unreachable("Unhandled submode!");
1093*9880d681SAndroid Build Coastguard Worker case ARM_AM::ia: return ARM::t2STMIA_UPD;
1094*9880d681SAndroid Build Coastguard Worker case ARM_AM::db: return ARM::t2STMDB_UPD;
1095*9880d681SAndroid Build Coastguard Worker }
1096*9880d681SAndroid Build Coastguard Worker case ARM::VLDMSIA:
1097*9880d681SAndroid Build Coastguard Worker switch (Mode) {
1098*9880d681SAndroid Build Coastguard Worker default: llvm_unreachable("Unhandled submode!");
1099*9880d681SAndroid Build Coastguard Worker case ARM_AM::ia: return ARM::VLDMSIA_UPD;
1100*9880d681SAndroid Build Coastguard Worker case ARM_AM::db: return ARM::VLDMSDB_UPD;
1101*9880d681SAndroid Build Coastguard Worker }
1102*9880d681SAndroid Build Coastguard Worker case ARM::VLDMDIA:
1103*9880d681SAndroid Build Coastguard Worker switch (Mode) {
1104*9880d681SAndroid Build Coastguard Worker default: llvm_unreachable("Unhandled submode!");
1105*9880d681SAndroid Build Coastguard Worker case ARM_AM::ia: return ARM::VLDMDIA_UPD;
1106*9880d681SAndroid Build Coastguard Worker case ARM_AM::db: return ARM::VLDMDDB_UPD;
1107*9880d681SAndroid Build Coastguard Worker }
1108*9880d681SAndroid Build Coastguard Worker case ARM::VSTMSIA:
1109*9880d681SAndroid Build Coastguard Worker switch (Mode) {
1110*9880d681SAndroid Build Coastguard Worker default: llvm_unreachable("Unhandled submode!");
1111*9880d681SAndroid Build Coastguard Worker case ARM_AM::ia: return ARM::VSTMSIA_UPD;
1112*9880d681SAndroid Build Coastguard Worker case ARM_AM::db: return ARM::VSTMSDB_UPD;
1113*9880d681SAndroid Build Coastguard Worker }
1114*9880d681SAndroid Build Coastguard Worker case ARM::VSTMDIA:
1115*9880d681SAndroid Build Coastguard Worker switch (Mode) {
1116*9880d681SAndroid Build Coastguard Worker default: llvm_unreachable("Unhandled submode!");
1117*9880d681SAndroid Build Coastguard Worker case ARM_AM::ia: return ARM::VSTMDIA_UPD;
1118*9880d681SAndroid Build Coastguard Worker case ARM_AM::db: return ARM::VSTMDDB_UPD;
1119*9880d681SAndroid Build Coastguard Worker }
1120*9880d681SAndroid Build Coastguard Worker }
1121*9880d681SAndroid Build Coastguard Worker }
1122*9880d681SAndroid Build Coastguard Worker
1123*9880d681SAndroid Build Coastguard Worker /// Check if the given instruction increments or decrements a register and
1124*9880d681SAndroid Build Coastguard Worker /// return the amount it is incremented/decremented. Returns 0 if the CPSR flags
1125*9880d681SAndroid Build Coastguard Worker /// generated by the instruction are possibly read as well.
isIncrementOrDecrement(const MachineInstr & MI,unsigned Reg,ARMCC::CondCodes Pred,unsigned PredReg)1126*9880d681SAndroid Build Coastguard Worker static int isIncrementOrDecrement(const MachineInstr &MI, unsigned Reg,
1127*9880d681SAndroid Build Coastguard Worker ARMCC::CondCodes Pred, unsigned PredReg) {
1128*9880d681SAndroid Build Coastguard Worker bool CheckCPSRDef;
1129*9880d681SAndroid Build Coastguard Worker int Scale;
1130*9880d681SAndroid Build Coastguard Worker switch (MI.getOpcode()) {
1131*9880d681SAndroid Build Coastguard Worker case ARM::tADDi8: Scale = 4; CheckCPSRDef = true; break;
1132*9880d681SAndroid Build Coastguard Worker case ARM::tSUBi8: Scale = -4; CheckCPSRDef = true; break;
1133*9880d681SAndroid Build Coastguard Worker case ARM::t2SUBri:
1134*9880d681SAndroid Build Coastguard Worker case ARM::SUBri: Scale = -1; CheckCPSRDef = true; break;
1135*9880d681SAndroid Build Coastguard Worker case ARM::t2ADDri:
1136*9880d681SAndroid Build Coastguard Worker case ARM::ADDri: Scale = 1; CheckCPSRDef = true; break;
1137*9880d681SAndroid Build Coastguard Worker case ARM::tADDspi: Scale = 4; CheckCPSRDef = false; break;
1138*9880d681SAndroid Build Coastguard Worker case ARM::tSUBspi: Scale = -4; CheckCPSRDef = false; break;
1139*9880d681SAndroid Build Coastguard Worker default: return 0;
1140*9880d681SAndroid Build Coastguard Worker }
1141*9880d681SAndroid Build Coastguard Worker
1142*9880d681SAndroid Build Coastguard Worker unsigned MIPredReg;
1143*9880d681SAndroid Build Coastguard Worker if (MI.getOperand(0).getReg() != Reg ||
1144*9880d681SAndroid Build Coastguard Worker MI.getOperand(1).getReg() != Reg ||
1145*9880d681SAndroid Build Coastguard Worker getInstrPredicate(MI, MIPredReg) != Pred ||
1146*9880d681SAndroid Build Coastguard Worker MIPredReg != PredReg)
1147*9880d681SAndroid Build Coastguard Worker return 0;
1148*9880d681SAndroid Build Coastguard Worker
1149*9880d681SAndroid Build Coastguard Worker if (CheckCPSRDef && definesCPSR(MI))
1150*9880d681SAndroid Build Coastguard Worker return 0;
1151*9880d681SAndroid Build Coastguard Worker return MI.getOperand(2).getImm() * Scale;
1152*9880d681SAndroid Build Coastguard Worker }
1153*9880d681SAndroid Build Coastguard Worker
1154*9880d681SAndroid Build Coastguard Worker /// Searches for an increment or decrement of \p Reg before \p MBBI.
1155*9880d681SAndroid Build Coastguard Worker static MachineBasicBlock::iterator
findIncDecBefore(MachineBasicBlock::iterator MBBI,unsigned Reg,ARMCC::CondCodes Pred,unsigned PredReg,int & Offset)1156*9880d681SAndroid Build Coastguard Worker findIncDecBefore(MachineBasicBlock::iterator MBBI, unsigned Reg,
1157*9880d681SAndroid Build Coastguard Worker ARMCC::CondCodes Pred, unsigned PredReg, int &Offset) {
1158*9880d681SAndroid Build Coastguard Worker Offset = 0;
1159*9880d681SAndroid Build Coastguard Worker MachineBasicBlock &MBB = *MBBI->getParent();
1160*9880d681SAndroid Build Coastguard Worker MachineBasicBlock::iterator BeginMBBI = MBB.begin();
1161*9880d681SAndroid Build Coastguard Worker MachineBasicBlock::iterator EndMBBI = MBB.end();
1162*9880d681SAndroid Build Coastguard Worker if (MBBI == BeginMBBI)
1163*9880d681SAndroid Build Coastguard Worker return EndMBBI;
1164*9880d681SAndroid Build Coastguard Worker
1165*9880d681SAndroid Build Coastguard Worker // Skip debug values.
1166*9880d681SAndroid Build Coastguard Worker MachineBasicBlock::iterator PrevMBBI = std::prev(MBBI);
1167*9880d681SAndroid Build Coastguard Worker while (PrevMBBI->isDebugValue() && PrevMBBI != BeginMBBI)
1168*9880d681SAndroid Build Coastguard Worker --PrevMBBI;
1169*9880d681SAndroid Build Coastguard Worker
1170*9880d681SAndroid Build Coastguard Worker Offset = isIncrementOrDecrement(*PrevMBBI, Reg, Pred, PredReg);
1171*9880d681SAndroid Build Coastguard Worker return Offset == 0 ? EndMBBI : PrevMBBI;
1172*9880d681SAndroid Build Coastguard Worker }
1173*9880d681SAndroid Build Coastguard Worker
1174*9880d681SAndroid Build Coastguard Worker /// Searches for a increment or decrement of \p Reg after \p MBBI.
1175*9880d681SAndroid Build Coastguard Worker static MachineBasicBlock::iterator
findIncDecAfter(MachineBasicBlock::iterator MBBI,unsigned Reg,ARMCC::CondCodes Pred,unsigned PredReg,int & Offset)1176*9880d681SAndroid Build Coastguard Worker findIncDecAfter(MachineBasicBlock::iterator MBBI, unsigned Reg,
1177*9880d681SAndroid Build Coastguard Worker ARMCC::CondCodes Pred, unsigned PredReg, int &Offset) {
1178*9880d681SAndroid Build Coastguard Worker Offset = 0;
1179*9880d681SAndroid Build Coastguard Worker MachineBasicBlock &MBB = *MBBI->getParent();
1180*9880d681SAndroid Build Coastguard Worker MachineBasicBlock::iterator EndMBBI = MBB.end();
1181*9880d681SAndroid Build Coastguard Worker MachineBasicBlock::iterator NextMBBI = std::next(MBBI);
1182*9880d681SAndroid Build Coastguard Worker // Skip debug values.
1183*9880d681SAndroid Build Coastguard Worker while (NextMBBI != EndMBBI && NextMBBI->isDebugValue())
1184*9880d681SAndroid Build Coastguard Worker ++NextMBBI;
1185*9880d681SAndroid Build Coastguard Worker if (NextMBBI == EndMBBI)
1186*9880d681SAndroid Build Coastguard Worker return EndMBBI;
1187*9880d681SAndroid Build Coastguard Worker
1188*9880d681SAndroid Build Coastguard Worker Offset = isIncrementOrDecrement(*NextMBBI, Reg, Pred, PredReg);
1189*9880d681SAndroid Build Coastguard Worker return Offset == 0 ? EndMBBI : NextMBBI;
1190*9880d681SAndroid Build Coastguard Worker }
1191*9880d681SAndroid Build Coastguard Worker
1192*9880d681SAndroid Build Coastguard Worker /// Fold proceeding/trailing inc/dec of base register into the
1193*9880d681SAndroid Build Coastguard Worker /// LDM/STM/VLDM{D|S}/VSTM{D|S} op when possible:
1194*9880d681SAndroid Build Coastguard Worker ///
1195*9880d681SAndroid Build Coastguard Worker /// stmia rn, <ra, rb, rc>
1196*9880d681SAndroid Build Coastguard Worker /// rn := rn + 4 * 3;
1197*9880d681SAndroid Build Coastguard Worker /// =>
1198*9880d681SAndroid Build Coastguard Worker /// stmia rn!, <ra, rb, rc>
1199*9880d681SAndroid Build Coastguard Worker ///
1200*9880d681SAndroid Build Coastguard Worker /// rn := rn - 4 * 3;
1201*9880d681SAndroid Build Coastguard Worker /// ldmia rn, <ra, rb, rc>
1202*9880d681SAndroid Build Coastguard Worker /// =>
1203*9880d681SAndroid Build Coastguard Worker /// ldmdb rn!, <ra, rb, rc>
MergeBaseUpdateLSMultiple(MachineInstr * MI)1204*9880d681SAndroid Build Coastguard Worker bool ARMLoadStoreOpt::MergeBaseUpdateLSMultiple(MachineInstr *MI) {
1205*9880d681SAndroid Build Coastguard Worker // Thumb1 is already using updating loads/stores.
1206*9880d681SAndroid Build Coastguard Worker if (isThumb1) return false;
1207*9880d681SAndroid Build Coastguard Worker
1208*9880d681SAndroid Build Coastguard Worker const MachineOperand &BaseOP = MI->getOperand(0);
1209*9880d681SAndroid Build Coastguard Worker unsigned Base = BaseOP.getReg();
1210*9880d681SAndroid Build Coastguard Worker bool BaseKill = BaseOP.isKill();
1211*9880d681SAndroid Build Coastguard Worker unsigned PredReg = 0;
1212*9880d681SAndroid Build Coastguard Worker ARMCC::CondCodes Pred = getInstrPredicate(*MI, PredReg);
1213*9880d681SAndroid Build Coastguard Worker unsigned Opcode = MI->getOpcode();
1214*9880d681SAndroid Build Coastguard Worker DebugLoc DL = MI->getDebugLoc();
1215*9880d681SAndroid Build Coastguard Worker
1216*9880d681SAndroid Build Coastguard Worker // Can't use an updating ld/st if the base register is also a dest
1217*9880d681SAndroid Build Coastguard Worker // register. e.g. ldmdb r0!, {r0, r1, r2}. The behavior is undefined.
1218*9880d681SAndroid Build Coastguard Worker for (unsigned i = 2, e = MI->getNumOperands(); i != e; ++i)
1219*9880d681SAndroid Build Coastguard Worker if (MI->getOperand(i).getReg() == Base)
1220*9880d681SAndroid Build Coastguard Worker return false;
1221*9880d681SAndroid Build Coastguard Worker
1222*9880d681SAndroid Build Coastguard Worker int Bytes = getLSMultipleTransferSize(MI);
1223*9880d681SAndroid Build Coastguard Worker MachineBasicBlock &MBB = *MI->getParent();
1224*9880d681SAndroid Build Coastguard Worker MachineBasicBlock::iterator MBBI(MI);
1225*9880d681SAndroid Build Coastguard Worker int Offset;
1226*9880d681SAndroid Build Coastguard Worker MachineBasicBlock::iterator MergeInstr
1227*9880d681SAndroid Build Coastguard Worker = findIncDecBefore(MBBI, Base, Pred, PredReg, Offset);
1228*9880d681SAndroid Build Coastguard Worker ARM_AM::AMSubMode Mode = getLoadStoreMultipleSubMode(Opcode);
1229*9880d681SAndroid Build Coastguard Worker if (Mode == ARM_AM::ia && Offset == -Bytes) {
1230*9880d681SAndroid Build Coastguard Worker Mode = ARM_AM::db;
1231*9880d681SAndroid Build Coastguard Worker } else if (Mode == ARM_AM::ib && Offset == -Bytes) {
1232*9880d681SAndroid Build Coastguard Worker Mode = ARM_AM::da;
1233*9880d681SAndroid Build Coastguard Worker } else {
1234*9880d681SAndroid Build Coastguard Worker MergeInstr = findIncDecAfter(MBBI, Base, Pred, PredReg, Offset);
1235*9880d681SAndroid Build Coastguard Worker if (((Mode != ARM_AM::ia && Mode != ARM_AM::ib) || Offset != Bytes) &&
1236*9880d681SAndroid Build Coastguard Worker ((Mode != ARM_AM::da && Mode != ARM_AM::db) || Offset != -Bytes)) {
1237*9880d681SAndroid Build Coastguard Worker
1238*9880d681SAndroid Build Coastguard Worker // We couldn't find an inc/dec to merge. But if the base is dead, we
1239*9880d681SAndroid Build Coastguard Worker // can still change to a writeback form as that will save us 2 bytes
1240*9880d681SAndroid Build Coastguard Worker // of code size. It can create WAW hazards though, so only do it if
1241*9880d681SAndroid Build Coastguard Worker // we're minimizing code size.
1242*9880d681SAndroid Build Coastguard Worker if (!MBB.getParent()->getFunction()->optForMinSize() || !BaseKill)
1243*9880d681SAndroid Build Coastguard Worker return false;
1244*9880d681SAndroid Build Coastguard Worker
1245*9880d681SAndroid Build Coastguard Worker bool HighRegsUsed = false;
1246*9880d681SAndroid Build Coastguard Worker for (unsigned i = 2, e = MI->getNumOperands(); i != e; ++i)
1247*9880d681SAndroid Build Coastguard Worker if (MI->getOperand(i).getReg() >= ARM::R8) {
1248*9880d681SAndroid Build Coastguard Worker HighRegsUsed = true;
1249*9880d681SAndroid Build Coastguard Worker break;
1250*9880d681SAndroid Build Coastguard Worker }
1251*9880d681SAndroid Build Coastguard Worker
1252*9880d681SAndroid Build Coastguard Worker if (!HighRegsUsed)
1253*9880d681SAndroid Build Coastguard Worker MergeInstr = MBB.end();
1254*9880d681SAndroid Build Coastguard Worker else
1255*9880d681SAndroid Build Coastguard Worker return false;
1256*9880d681SAndroid Build Coastguard Worker }
1257*9880d681SAndroid Build Coastguard Worker }
1258*9880d681SAndroid Build Coastguard Worker if (MergeInstr != MBB.end())
1259*9880d681SAndroid Build Coastguard Worker MBB.erase(MergeInstr);
1260*9880d681SAndroid Build Coastguard Worker
1261*9880d681SAndroid Build Coastguard Worker unsigned NewOpc = getUpdatingLSMultipleOpcode(Opcode, Mode);
1262*9880d681SAndroid Build Coastguard Worker MachineInstrBuilder MIB = BuildMI(MBB, MBBI, DL, TII->get(NewOpc))
1263*9880d681SAndroid Build Coastguard Worker .addReg(Base, getDefRegState(true)) // WB base register
1264*9880d681SAndroid Build Coastguard Worker .addReg(Base, getKillRegState(BaseKill))
1265*9880d681SAndroid Build Coastguard Worker .addImm(Pred).addReg(PredReg);
1266*9880d681SAndroid Build Coastguard Worker
1267*9880d681SAndroid Build Coastguard Worker // Transfer the rest of operands.
1268*9880d681SAndroid Build Coastguard Worker for (unsigned OpNum = 3, e = MI->getNumOperands(); OpNum != e; ++OpNum)
1269*9880d681SAndroid Build Coastguard Worker MIB.addOperand(MI->getOperand(OpNum));
1270*9880d681SAndroid Build Coastguard Worker
1271*9880d681SAndroid Build Coastguard Worker // Transfer memoperands.
1272*9880d681SAndroid Build Coastguard Worker MIB->setMemRefs(MI->memoperands_begin(), MI->memoperands_end());
1273*9880d681SAndroid Build Coastguard Worker
1274*9880d681SAndroid Build Coastguard Worker MBB.erase(MBBI);
1275*9880d681SAndroid Build Coastguard Worker return true;
1276*9880d681SAndroid Build Coastguard Worker }
1277*9880d681SAndroid Build Coastguard Worker
getPreIndexedLoadStoreOpcode(unsigned Opc,ARM_AM::AddrOpc Mode)1278*9880d681SAndroid Build Coastguard Worker static unsigned getPreIndexedLoadStoreOpcode(unsigned Opc,
1279*9880d681SAndroid Build Coastguard Worker ARM_AM::AddrOpc Mode) {
1280*9880d681SAndroid Build Coastguard Worker switch (Opc) {
1281*9880d681SAndroid Build Coastguard Worker case ARM::LDRi12:
1282*9880d681SAndroid Build Coastguard Worker return ARM::LDR_PRE_IMM;
1283*9880d681SAndroid Build Coastguard Worker case ARM::STRi12:
1284*9880d681SAndroid Build Coastguard Worker return ARM::STR_PRE_IMM;
1285*9880d681SAndroid Build Coastguard Worker case ARM::VLDRS:
1286*9880d681SAndroid Build Coastguard Worker return Mode == ARM_AM::add ? ARM::VLDMSIA_UPD : ARM::VLDMSDB_UPD;
1287*9880d681SAndroid Build Coastguard Worker case ARM::VLDRD:
1288*9880d681SAndroid Build Coastguard Worker return Mode == ARM_AM::add ? ARM::VLDMDIA_UPD : ARM::VLDMDDB_UPD;
1289*9880d681SAndroid Build Coastguard Worker case ARM::VSTRS:
1290*9880d681SAndroid Build Coastguard Worker return Mode == ARM_AM::add ? ARM::VSTMSIA_UPD : ARM::VSTMSDB_UPD;
1291*9880d681SAndroid Build Coastguard Worker case ARM::VSTRD:
1292*9880d681SAndroid Build Coastguard Worker return Mode == ARM_AM::add ? ARM::VSTMDIA_UPD : ARM::VSTMDDB_UPD;
1293*9880d681SAndroid Build Coastguard Worker case ARM::t2LDRi8:
1294*9880d681SAndroid Build Coastguard Worker case ARM::t2LDRi12:
1295*9880d681SAndroid Build Coastguard Worker return ARM::t2LDR_PRE;
1296*9880d681SAndroid Build Coastguard Worker case ARM::t2STRi8:
1297*9880d681SAndroid Build Coastguard Worker case ARM::t2STRi12:
1298*9880d681SAndroid Build Coastguard Worker return ARM::t2STR_PRE;
1299*9880d681SAndroid Build Coastguard Worker default: llvm_unreachable("Unhandled opcode!");
1300*9880d681SAndroid Build Coastguard Worker }
1301*9880d681SAndroid Build Coastguard Worker }
1302*9880d681SAndroid Build Coastguard Worker
getPostIndexedLoadStoreOpcode(unsigned Opc,ARM_AM::AddrOpc Mode)1303*9880d681SAndroid Build Coastguard Worker static unsigned getPostIndexedLoadStoreOpcode(unsigned Opc,
1304*9880d681SAndroid Build Coastguard Worker ARM_AM::AddrOpc Mode) {
1305*9880d681SAndroid Build Coastguard Worker switch (Opc) {
1306*9880d681SAndroid Build Coastguard Worker case ARM::LDRi12:
1307*9880d681SAndroid Build Coastguard Worker return ARM::LDR_POST_IMM;
1308*9880d681SAndroid Build Coastguard Worker case ARM::STRi12:
1309*9880d681SAndroid Build Coastguard Worker return ARM::STR_POST_IMM;
1310*9880d681SAndroid Build Coastguard Worker case ARM::VLDRS:
1311*9880d681SAndroid Build Coastguard Worker return Mode == ARM_AM::add ? ARM::VLDMSIA_UPD : ARM::VLDMSDB_UPD;
1312*9880d681SAndroid Build Coastguard Worker case ARM::VLDRD:
1313*9880d681SAndroid Build Coastguard Worker return Mode == ARM_AM::add ? ARM::VLDMDIA_UPD : ARM::VLDMDDB_UPD;
1314*9880d681SAndroid Build Coastguard Worker case ARM::VSTRS:
1315*9880d681SAndroid Build Coastguard Worker return Mode == ARM_AM::add ? ARM::VSTMSIA_UPD : ARM::VSTMSDB_UPD;
1316*9880d681SAndroid Build Coastguard Worker case ARM::VSTRD:
1317*9880d681SAndroid Build Coastguard Worker return Mode == ARM_AM::add ? ARM::VSTMDIA_UPD : ARM::VSTMDDB_UPD;
1318*9880d681SAndroid Build Coastguard Worker case ARM::t2LDRi8:
1319*9880d681SAndroid Build Coastguard Worker case ARM::t2LDRi12:
1320*9880d681SAndroid Build Coastguard Worker return ARM::t2LDR_POST;
1321*9880d681SAndroid Build Coastguard Worker case ARM::t2STRi8:
1322*9880d681SAndroid Build Coastguard Worker case ARM::t2STRi12:
1323*9880d681SAndroid Build Coastguard Worker return ARM::t2STR_POST;
1324*9880d681SAndroid Build Coastguard Worker default: llvm_unreachable("Unhandled opcode!");
1325*9880d681SAndroid Build Coastguard Worker }
1326*9880d681SAndroid Build Coastguard Worker }
1327*9880d681SAndroid Build Coastguard Worker
1328*9880d681SAndroid Build Coastguard Worker /// Fold proceeding/trailing inc/dec of base register into the
1329*9880d681SAndroid Build Coastguard Worker /// LDR/STR/FLD{D|S}/FST{D|S} op when possible:
MergeBaseUpdateLoadStore(MachineInstr * MI)1330*9880d681SAndroid Build Coastguard Worker bool ARMLoadStoreOpt::MergeBaseUpdateLoadStore(MachineInstr *MI) {
1331*9880d681SAndroid Build Coastguard Worker // Thumb1 doesn't have updating LDR/STR.
1332*9880d681SAndroid Build Coastguard Worker // FIXME: Use LDM/STM with single register instead.
1333*9880d681SAndroid Build Coastguard Worker if (isThumb1) return false;
1334*9880d681SAndroid Build Coastguard Worker
1335*9880d681SAndroid Build Coastguard Worker unsigned Base = getLoadStoreBaseOp(*MI).getReg();
1336*9880d681SAndroid Build Coastguard Worker bool BaseKill = getLoadStoreBaseOp(*MI).isKill();
1337*9880d681SAndroid Build Coastguard Worker unsigned Opcode = MI->getOpcode();
1338*9880d681SAndroid Build Coastguard Worker DebugLoc DL = MI->getDebugLoc();
1339*9880d681SAndroid Build Coastguard Worker bool isAM5 = (Opcode == ARM::VLDRD || Opcode == ARM::VLDRS ||
1340*9880d681SAndroid Build Coastguard Worker Opcode == ARM::VSTRD || Opcode == ARM::VSTRS);
1341*9880d681SAndroid Build Coastguard Worker bool isAM2 = (Opcode == ARM::LDRi12 || Opcode == ARM::STRi12);
1342*9880d681SAndroid Build Coastguard Worker if (isi32Load(Opcode) || isi32Store(Opcode))
1343*9880d681SAndroid Build Coastguard Worker if (MI->getOperand(2).getImm() != 0)
1344*9880d681SAndroid Build Coastguard Worker return false;
1345*9880d681SAndroid Build Coastguard Worker if (isAM5 && ARM_AM::getAM5Offset(MI->getOperand(2).getImm()) != 0)
1346*9880d681SAndroid Build Coastguard Worker return false;
1347*9880d681SAndroid Build Coastguard Worker
1348*9880d681SAndroid Build Coastguard Worker // Can't do the merge if the destination register is the same as the would-be
1349*9880d681SAndroid Build Coastguard Worker // writeback register.
1350*9880d681SAndroid Build Coastguard Worker if (MI->getOperand(0).getReg() == Base)
1351*9880d681SAndroid Build Coastguard Worker return false;
1352*9880d681SAndroid Build Coastguard Worker
1353*9880d681SAndroid Build Coastguard Worker unsigned PredReg = 0;
1354*9880d681SAndroid Build Coastguard Worker ARMCC::CondCodes Pred = getInstrPredicate(*MI, PredReg);
1355*9880d681SAndroid Build Coastguard Worker int Bytes = getLSMultipleTransferSize(MI);
1356*9880d681SAndroid Build Coastguard Worker MachineBasicBlock &MBB = *MI->getParent();
1357*9880d681SAndroid Build Coastguard Worker MachineBasicBlock::iterator MBBI(MI);
1358*9880d681SAndroid Build Coastguard Worker int Offset;
1359*9880d681SAndroid Build Coastguard Worker MachineBasicBlock::iterator MergeInstr
1360*9880d681SAndroid Build Coastguard Worker = findIncDecBefore(MBBI, Base, Pred, PredReg, Offset);
1361*9880d681SAndroid Build Coastguard Worker unsigned NewOpc;
1362*9880d681SAndroid Build Coastguard Worker if (!isAM5 && Offset == Bytes) {
1363*9880d681SAndroid Build Coastguard Worker NewOpc = getPreIndexedLoadStoreOpcode(Opcode, ARM_AM::add);
1364*9880d681SAndroid Build Coastguard Worker } else if (Offset == -Bytes) {
1365*9880d681SAndroid Build Coastguard Worker NewOpc = getPreIndexedLoadStoreOpcode(Opcode, ARM_AM::sub);
1366*9880d681SAndroid Build Coastguard Worker } else {
1367*9880d681SAndroid Build Coastguard Worker MergeInstr = findIncDecAfter(MBBI, Base, Pred, PredReg, Offset);
1368*9880d681SAndroid Build Coastguard Worker if (Offset == Bytes) {
1369*9880d681SAndroid Build Coastguard Worker NewOpc = getPostIndexedLoadStoreOpcode(Opcode, ARM_AM::add);
1370*9880d681SAndroid Build Coastguard Worker } else if (!isAM5 && Offset == -Bytes) {
1371*9880d681SAndroid Build Coastguard Worker NewOpc = getPostIndexedLoadStoreOpcode(Opcode, ARM_AM::sub);
1372*9880d681SAndroid Build Coastguard Worker } else
1373*9880d681SAndroid Build Coastguard Worker return false;
1374*9880d681SAndroid Build Coastguard Worker }
1375*9880d681SAndroid Build Coastguard Worker MBB.erase(MergeInstr);
1376*9880d681SAndroid Build Coastguard Worker
1377*9880d681SAndroid Build Coastguard Worker ARM_AM::AddrOpc AddSub = Offset < 0 ? ARM_AM::sub : ARM_AM::add;
1378*9880d681SAndroid Build Coastguard Worker
1379*9880d681SAndroid Build Coastguard Worker bool isLd = isLoadSingle(Opcode);
1380*9880d681SAndroid Build Coastguard Worker if (isAM5) {
1381*9880d681SAndroid Build Coastguard Worker // VLDM[SD]_UPD, VSTM[SD]_UPD
1382*9880d681SAndroid Build Coastguard Worker // (There are no base-updating versions of VLDR/VSTR instructions, but the
1383*9880d681SAndroid Build Coastguard Worker // updating load/store-multiple instructions can be used with only one
1384*9880d681SAndroid Build Coastguard Worker // register.)
1385*9880d681SAndroid Build Coastguard Worker MachineOperand &MO = MI->getOperand(0);
1386*9880d681SAndroid Build Coastguard Worker BuildMI(MBB, MBBI, DL, TII->get(NewOpc))
1387*9880d681SAndroid Build Coastguard Worker .addReg(Base, getDefRegState(true)) // WB base register
1388*9880d681SAndroid Build Coastguard Worker .addReg(Base, getKillRegState(isLd ? BaseKill : false))
1389*9880d681SAndroid Build Coastguard Worker .addImm(Pred).addReg(PredReg)
1390*9880d681SAndroid Build Coastguard Worker .addReg(MO.getReg(), (isLd ? getDefRegState(true) :
1391*9880d681SAndroid Build Coastguard Worker getKillRegState(MO.isKill())));
1392*9880d681SAndroid Build Coastguard Worker } else if (isLd) {
1393*9880d681SAndroid Build Coastguard Worker if (isAM2) {
1394*9880d681SAndroid Build Coastguard Worker // LDR_PRE, LDR_POST
1395*9880d681SAndroid Build Coastguard Worker if (NewOpc == ARM::LDR_PRE_IMM || NewOpc == ARM::LDRB_PRE_IMM) {
1396*9880d681SAndroid Build Coastguard Worker BuildMI(MBB, MBBI, DL, TII->get(NewOpc), MI->getOperand(0).getReg())
1397*9880d681SAndroid Build Coastguard Worker .addReg(Base, RegState::Define)
1398*9880d681SAndroid Build Coastguard Worker .addReg(Base).addImm(Offset).addImm(Pred).addReg(PredReg);
1399*9880d681SAndroid Build Coastguard Worker } else {
1400*9880d681SAndroid Build Coastguard Worker int Imm = ARM_AM::getAM2Opc(AddSub, Bytes, ARM_AM::no_shift);
1401*9880d681SAndroid Build Coastguard Worker BuildMI(MBB, MBBI, DL, TII->get(NewOpc), MI->getOperand(0).getReg())
1402*9880d681SAndroid Build Coastguard Worker .addReg(Base, RegState::Define)
1403*9880d681SAndroid Build Coastguard Worker .addReg(Base).addReg(0).addImm(Imm).addImm(Pred).addReg(PredReg);
1404*9880d681SAndroid Build Coastguard Worker }
1405*9880d681SAndroid Build Coastguard Worker } else {
1406*9880d681SAndroid Build Coastguard Worker // t2LDR_PRE, t2LDR_POST
1407*9880d681SAndroid Build Coastguard Worker BuildMI(MBB, MBBI, DL, TII->get(NewOpc), MI->getOperand(0).getReg())
1408*9880d681SAndroid Build Coastguard Worker .addReg(Base, RegState::Define)
1409*9880d681SAndroid Build Coastguard Worker .addReg(Base).addImm(Offset).addImm(Pred).addReg(PredReg);
1410*9880d681SAndroid Build Coastguard Worker }
1411*9880d681SAndroid Build Coastguard Worker } else {
1412*9880d681SAndroid Build Coastguard Worker MachineOperand &MO = MI->getOperand(0);
1413*9880d681SAndroid Build Coastguard Worker // FIXME: post-indexed stores use am2offset_imm, which still encodes
1414*9880d681SAndroid Build Coastguard Worker // the vestigal zero-reg offset register. When that's fixed, this clause
1415*9880d681SAndroid Build Coastguard Worker // can be removed entirely.
1416*9880d681SAndroid Build Coastguard Worker if (isAM2 && NewOpc == ARM::STR_POST_IMM) {
1417*9880d681SAndroid Build Coastguard Worker int Imm = ARM_AM::getAM2Opc(AddSub, Bytes, ARM_AM::no_shift);
1418*9880d681SAndroid Build Coastguard Worker // STR_PRE, STR_POST
1419*9880d681SAndroid Build Coastguard Worker BuildMI(MBB, MBBI, DL, TII->get(NewOpc), Base)
1420*9880d681SAndroid Build Coastguard Worker .addReg(MO.getReg(), getKillRegState(MO.isKill()))
1421*9880d681SAndroid Build Coastguard Worker .addReg(Base).addReg(0).addImm(Imm).addImm(Pred).addReg(PredReg);
1422*9880d681SAndroid Build Coastguard Worker } else {
1423*9880d681SAndroid Build Coastguard Worker // t2STR_PRE, t2STR_POST
1424*9880d681SAndroid Build Coastguard Worker BuildMI(MBB, MBBI, DL, TII->get(NewOpc), Base)
1425*9880d681SAndroid Build Coastguard Worker .addReg(MO.getReg(), getKillRegState(MO.isKill()))
1426*9880d681SAndroid Build Coastguard Worker .addReg(Base).addImm(Offset).addImm(Pred).addReg(PredReg);
1427*9880d681SAndroid Build Coastguard Worker }
1428*9880d681SAndroid Build Coastguard Worker }
1429*9880d681SAndroid Build Coastguard Worker MBB.erase(MBBI);
1430*9880d681SAndroid Build Coastguard Worker
1431*9880d681SAndroid Build Coastguard Worker return true;
1432*9880d681SAndroid Build Coastguard Worker }
1433*9880d681SAndroid Build Coastguard Worker
MergeBaseUpdateLSDouble(MachineInstr & MI) const1434*9880d681SAndroid Build Coastguard Worker bool ARMLoadStoreOpt::MergeBaseUpdateLSDouble(MachineInstr &MI) const {
1435*9880d681SAndroid Build Coastguard Worker unsigned Opcode = MI.getOpcode();
1436*9880d681SAndroid Build Coastguard Worker assert((Opcode == ARM::t2LDRDi8 || Opcode == ARM::t2STRDi8) &&
1437*9880d681SAndroid Build Coastguard Worker "Must have t2STRDi8 or t2LDRDi8");
1438*9880d681SAndroid Build Coastguard Worker if (MI.getOperand(3).getImm() != 0)
1439*9880d681SAndroid Build Coastguard Worker return false;
1440*9880d681SAndroid Build Coastguard Worker
1441*9880d681SAndroid Build Coastguard Worker // Behaviour for writeback is undefined if base register is the same as one
1442*9880d681SAndroid Build Coastguard Worker // of the others.
1443*9880d681SAndroid Build Coastguard Worker const MachineOperand &BaseOp = MI.getOperand(2);
1444*9880d681SAndroid Build Coastguard Worker unsigned Base = BaseOp.getReg();
1445*9880d681SAndroid Build Coastguard Worker const MachineOperand &Reg0Op = MI.getOperand(0);
1446*9880d681SAndroid Build Coastguard Worker const MachineOperand &Reg1Op = MI.getOperand(1);
1447*9880d681SAndroid Build Coastguard Worker if (Reg0Op.getReg() == Base || Reg1Op.getReg() == Base)
1448*9880d681SAndroid Build Coastguard Worker return false;
1449*9880d681SAndroid Build Coastguard Worker
1450*9880d681SAndroid Build Coastguard Worker unsigned PredReg;
1451*9880d681SAndroid Build Coastguard Worker ARMCC::CondCodes Pred = getInstrPredicate(MI, PredReg);
1452*9880d681SAndroid Build Coastguard Worker MachineBasicBlock::iterator MBBI(MI);
1453*9880d681SAndroid Build Coastguard Worker MachineBasicBlock &MBB = *MI.getParent();
1454*9880d681SAndroid Build Coastguard Worker int Offset;
1455*9880d681SAndroid Build Coastguard Worker MachineBasicBlock::iterator MergeInstr = findIncDecBefore(MBBI, Base, Pred,
1456*9880d681SAndroid Build Coastguard Worker PredReg, Offset);
1457*9880d681SAndroid Build Coastguard Worker unsigned NewOpc;
1458*9880d681SAndroid Build Coastguard Worker if (Offset == 8 || Offset == -8) {
1459*9880d681SAndroid Build Coastguard Worker NewOpc = Opcode == ARM::t2LDRDi8 ? ARM::t2LDRD_PRE : ARM::t2STRD_PRE;
1460*9880d681SAndroid Build Coastguard Worker } else {
1461*9880d681SAndroid Build Coastguard Worker MergeInstr = findIncDecAfter(MBBI, Base, Pred, PredReg, Offset);
1462*9880d681SAndroid Build Coastguard Worker if (Offset == 8 || Offset == -8) {
1463*9880d681SAndroid Build Coastguard Worker NewOpc = Opcode == ARM::t2LDRDi8 ? ARM::t2LDRD_POST : ARM::t2STRD_POST;
1464*9880d681SAndroid Build Coastguard Worker } else
1465*9880d681SAndroid Build Coastguard Worker return false;
1466*9880d681SAndroid Build Coastguard Worker }
1467*9880d681SAndroid Build Coastguard Worker MBB.erase(MergeInstr);
1468*9880d681SAndroid Build Coastguard Worker
1469*9880d681SAndroid Build Coastguard Worker DebugLoc DL = MI.getDebugLoc();
1470*9880d681SAndroid Build Coastguard Worker MachineInstrBuilder MIB = BuildMI(MBB, MBBI, DL, TII->get(NewOpc));
1471*9880d681SAndroid Build Coastguard Worker if (NewOpc == ARM::t2LDRD_PRE || NewOpc == ARM::t2LDRD_POST) {
1472*9880d681SAndroid Build Coastguard Worker MIB.addOperand(Reg0Op).addOperand(Reg1Op)
1473*9880d681SAndroid Build Coastguard Worker .addReg(BaseOp.getReg(), RegState::Define);
1474*9880d681SAndroid Build Coastguard Worker } else {
1475*9880d681SAndroid Build Coastguard Worker assert(NewOpc == ARM::t2STRD_PRE || NewOpc == ARM::t2STRD_POST);
1476*9880d681SAndroid Build Coastguard Worker MIB.addReg(BaseOp.getReg(), RegState::Define)
1477*9880d681SAndroid Build Coastguard Worker .addOperand(Reg0Op).addOperand(Reg1Op);
1478*9880d681SAndroid Build Coastguard Worker }
1479*9880d681SAndroid Build Coastguard Worker MIB.addReg(BaseOp.getReg(), RegState::Kill)
1480*9880d681SAndroid Build Coastguard Worker .addImm(Offset).addImm(Pred).addReg(PredReg);
1481*9880d681SAndroid Build Coastguard Worker assert(TII->get(Opcode).getNumOperands() == 6 &&
1482*9880d681SAndroid Build Coastguard Worker TII->get(NewOpc).getNumOperands() == 7 &&
1483*9880d681SAndroid Build Coastguard Worker "Unexpected number of operands in Opcode specification.");
1484*9880d681SAndroid Build Coastguard Worker
1485*9880d681SAndroid Build Coastguard Worker // Transfer implicit operands.
1486*9880d681SAndroid Build Coastguard Worker for (const MachineOperand &MO : MI.implicit_operands())
1487*9880d681SAndroid Build Coastguard Worker MIB.addOperand(MO);
1488*9880d681SAndroid Build Coastguard Worker MIB->setMemRefs(MI.memoperands_begin(), MI.memoperands_end());
1489*9880d681SAndroid Build Coastguard Worker
1490*9880d681SAndroid Build Coastguard Worker MBB.erase(MBBI);
1491*9880d681SAndroid Build Coastguard Worker return true;
1492*9880d681SAndroid Build Coastguard Worker }
1493*9880d681SAndroid Build Coastguard Worker
1494*9880d681SAndroid Build Coastguard Worker /// Returns true if instruction is a memory operation that this pass is capable
1495*9880d681SAndroid Build Coastguard Worker /// of operating on.
isMemoryOp(const MachineInstr & MI)1496*9880d681SAndroid Build Coastguard Worker static bool isMemoryOp(const MachineInstr &MI) {
1497*9880d681SAndroid Build Coastguard Worker unsigned Opcode = MI.getOpcode();
1498*9880d681SAndroid Build Coastguard Worker switch (Opcode) {
1499*9880d681SAndroid Build Coastguard Worker case ARM::VLDRS:
1500*9880d681SAndroid Build Coastguard Worker case ARM::VSTRS:
1501*9880d681SAndroid Build Coastguard Worker case ARM::VLDRD:
1502*9880d681SAndroid Build Coastguard Worker case ARM::VSTRD:
1503*9880d681SAndroid Build Coastguard Worker case ARM::LDRi12:
1504*9880d681SAndroid Build Coastguard Worker case ARM::STRi12:
1505*9880d681SAndroid Build Coastguard Worker case ARM::tLDRi:
1506*9880d681SAndroid Build Coastguard Worker case ARM::tSTRi:
1507*9880d681SAndroid Build Coastguard Worker case ARM::tLDRspi:
1508*9880d681SAndroid Build Coastguard Worker case ARM::tSTRspi:
1509*9880d681SAndroid Build Coastguard Worker case ARM::t2LDRi8:
1510*9880d681SAndroid Build Coastguard Worker case ARM::t2LDRi12:
1511*9880d681SAndroid Build Coastguard Worker case ARM::t2STRi8:
1512*9880d681SAndroid Build Coastguard Worker case ARM::t2STRi12:
1513*9880d681SAndroid Build Coastguard Worker break;
1514*9880d681SAndroid Build Coastguard Worker default:
1515*9880d681SAndroid Build Coastguard Worker return false;
1516*9880d681SAndroid Build Coastguard Worker }
1517*9880d681SAndroid Build Coastguard Worker if (!MI.getOperand(1).isReg())
1518*9880d681SAndroid Build Coastguard Worker return false;
1519*9880d681SAndroid Build Coastguard Worker
1520*9880d681SAndroid Build Coastguard Worker // When no memory operands are present, conservatively assume unaligned,
1521*9880d681SAndroid Build Coastguard Worker // volatile, unfoldable.
1522*9880d681SAndroid Build Coastguard Worker if (!MI.hasOneMemOperand())
1523*9880d681SAndroid Build Coastguard Worker return false;
1524*9880d681SAndroid Build Coastguard Worker
1525*9880d681SAndroid Build Coastguard Worker const MachineMemOperand &MMO = **MI.memoperands_begin();
1526*9880d681SAndroid Build Coastguard Worker
1527*9880d681SAndroid Build Coastguard Worker // Don't touch volatile memory accesses - we may be changing their order.
1528*9880d681SAndroid Build Coastguard Worker if (MMO.isVolatile())
1529*9880d681SAndroid Build Coastguard Worker return false;
1530*9880d681SAndroid Build Coastguard Worker
1531*9880d681SAndroid Build Coastguard Worker // Unaligned ldr/str is emulated by some kernels, but unaligned ldm/stm is
1532*9880d681SAndroid Build Coastguard Worker // not.
1533*9880d681SAndroid Build Coastguard Worker if (MMO.getAlignment() < 4)
1534*9880d681SAndroid Build Coastguard Worker return false;
1535*9880d681SAndroid Build Coastguard Worker
1536*9880d681SAndroid Build Coastguard Worker // str <undef> could probably be eliminated entirely, but for now we just want
1537*9880d681SAndroid Build Coastguard Worker // to avoid making a mess of it.
1538*9880d681SAndroid Build Coastguard Worker // FIXME: Use str <undef> as a wildcard to enable better stm folding.
1539*9880d681SAndroid Build Coastguard Worker if (MI.getOperand(0).isReg() && MI.getOperand(0).isUndef())
1540*9880d681SAndroid Build Coastguard Worker return false;
1541*9880d681SAndroid Build Coastguard Worker
1542*9880d681SAndroid Build Coastguard Worker // Likewise don't mess with references to undefined addresses.
1543*9880d681SAndroid Build Coastguard Worker if (MI.getOperand(1).isUndef())
1544*9880d681SAndroid Build Coastguard Worker return false;
1545*9880d681SAndroid Build Coastguard Worker
1546*9880d681SAndroid Build Coastguard Worker return true;
1547*9880d681SAndroid Build Coastguard Worker }
1548*9880d681SAndroid Build Coastguard Worker
InsertLDR_STR(MachineBasicBlock & MBB,MachineBasicBlock::iterator & MBBI,int Offset,bool isDef,const DebugLoc & DL,unsigned NewOpc,unsigned Reg,bool RegDeadKill,bool RegUndef,unsigned BaseReg,bool BaseKill,bool BaseUndef,bool OffKill,bool OffUndef,ARMCC::CondCodes Pred,unsigned PredReg,const TargetInstrInfo * TII,bool isT2)1549*9880d681SAndroid Build Coastguard Worker static void InsertLDR_STR(MachineBasicBlock &MBB,
1550*9880d681SAndroid Build Coastguard Worker MachineBasicBlock::iterator &MBBI, int Offset,
1551*9880d681SAndroid Build Coastguard Worker bool isDef, const DebugLoc &DL, unsigned NewOpc,
1552*9880d681SAndroid Build Coastguard Worker unsigned Reg, bool RegDeadKill, bool RegUndef,
1553*9880d681SAndroid Build Coastguard Worker unsigned BaseReg, bool BaseKill, bool BaseUndef,
1554*9880d681SAndroid Build Coastguard Worker bool OffKill, bool OffUndef, ARMCC::CondCodes Pred,
1555*9880d681SAndroid Build Coastguard Worker unsigned PredReg, const TargetInstrInfo *TII,
1556*9880d681SAndroid Build Coastguard Worker bool isT2) {
1557*9880d681SAndroid Build Coastguard Worker if (isDef) {
1558*9880d681SAndroid Build Coastguard Worker MachineInstrBuilder MIB = BuildMI(MBB, MBBI, MBBI->getDebugLoc(),
1559*9880d681SAndroid Build Coastguard Worker TII->get(NewOpc))
1560*9880d681SAndroid Build Coastguard Worker .addReg(Reg, getDefRegState(true) | getDeadRegState(RegDeadKill))
1561*9880d681SAndroid Build Coastguard Worker .addReg(BaseReg, getKillRegState(BaseKill)|getUndefRegState(BaseUndef));
1562*9880d681SAndroid Build Coastguard Worker MIB.addImm(Offset).addImm(Pred).addReg(PredReg);
1563*9880d681SAndroid Build Coastguard Worker } else {
1564*9880d681SAndroid Build Coastguard Worker MachineInstrBuilder MIB = BuildMI(MBB, MBBI, MBBI->getDebugLoc(),
1565*9880d681SAndroid Build Coastguard Worker TII->get(NewOpc))
1566*9880d681SAndroid Build Coastguard Worker .addReg(Reg, getKillRegState(RegDeadKill) | getUndefRegState(RegUndef))
1567*9880d681SAndroid Build Coastguard Worker .addReg(BaseReg, getKillRegState(BaseKill)|getUndefRegState(BaseUndef));
1568*9880d681SAndroid Build Coastguard Worker MIB.addImm(Offset).addImm(Pred).addReg(PredReg);
1569*9880d681SAndroid Build Coastguard Worker }
1570*9880d681SAndroid Build Coastguard Worker }
1571*9880d681SAndroid Build Coastguard Worker
FixInvalidRegPairOp(MachineBasicBlock & MBB,MachineBasicBlock::iterator & MBBI)1572*9880d681SAndroid Build Coastguard Worker bool ARMLoadStoreOpt::FixInvalidRegPairOp(MachineBasicBlock &MBB,
1573*9880d681SAndroid Build Coastguard Worker MachineBasicBlock::iterator &MBBI) {
1574*9880d681SAndroid Build Coastguard Worker MachineInstr *MI = &*MBBI;
1575*9880d681SAndroid Build Coastguard Worker unsigned Opcode = MI->getOpcode();
1576*9880d681SAndroid Build Coastguard Worker if (Opcode != ARM::LDRD && Opcode != ARM::STRD && Opcode != ARM::t2LDRDi8)
1577*9880d681SAndroid Build Coastguard Worker return false;
1578*9880d681SAndroid Build Coastguard Worker
1579*9880d681SAndroid Build Coastguard Worker const MachineOperand &BaseOp = MI->getOperand(2);
1580*9880d681SAndroid Build Coastguard Worker unsigned BaseReg = BaseOp.getReg();
1581*9880d681SAndroid Build Coastguard Worker unsigned EvenReg = MI->getOperand(0).getReg();
1582*9880d681SAndroid Build Coastguard Worker unsigned OddReg = MI->getOperand(1).getReg();
1583*9880d681SAndroid Build Coastguard Worker unsigned EvenRegNum = TRI->getDwarfRegNum(EvenReg, false);
1584*9880d681SAndroid Build Coastguard Worker unsigned OddRegNum = TRI->getDwarfRegNum(OddReg, false);
1585*9880d681SAndroid Build Coastguard Worker
1586*9880d681SAndroid Build Coastguard Worker // ARM errata 602117: LDRD with base in list may result in incorrect base
1587*9880d681SAndroid Build Coastguard Worker // register when interrupted or faulted.
1588*9880d681SAndroid Build Coastguard Worker bool Errata602117 = EvenReg == BaseReg &&
1589*9880d681SAndroid Build Coastguard Worker (Opcode == ARM::LDRD || Opcode == ARM::t2LDRDi8) && STI->isCortexM3();
1590*9880d681SAndroid Build Coastguard Worker // ARM LDRD/STRD needs consecutive registers.
1591*9880d681SAndroid Build Coastguard Worker bool NonConsecutiveRegs = (Opcode == ARM::LDRD || Opcode == ARM::STRD) &&
1592*9880d681SAndroid Build Coastguard Worker (EvenRegNum % 2 != 0 || EvenRegNum + 1 != OddRegNum);
1593*9880d681SAndroid Build Coastguard Worker
1594*9880d681SAndroid Build Coastguard Worker if (!Errata602117 && !NonConsecutiveRegs)
1595*9880d681SAndroid Build Coastguard Worker return false;
1596*9880d681SAndroid Build Coastguard Worker
1597*9880d681SAndroid Build Coastguard Worker bool isT2 = Opcode == ARM::t2LDRDi8 || Opcode == ARM::t2STRDi8;
1598*9880d681SAndroid Build Coastguard Worker bool isLd = Opcode == ARM::LDRD || Opcode == ARM::t2LDRDi8;
1599*9880d681SAndroid Build Coastguard Worker bool EvenDeadKill = isLd ?
1600*9880d681SAndroid Build Coastguard Worker MI->getOperand(0).isDead() : MI->getOperand(0).isKill();
1601*9880d681SAndroid Build Coastguard Worker bool EvenUndef = MI->getOperand(0).isUndef();
1602*9880d681SAndroid Build Coastguard Worker bool OddDeadKill = isLd ?
1603*9880d681SAndroid Build Coastguard Worker MI->getOperand(1).isDead() : MI->getOperand(1).isKill();
1604*9880d681SAndroid Build Coastguard Worker bool OddUndef = MI->getOperand(1).isUndef();
1605*9880d681SAndroid Build Coastguard Worker bool BaseKill = BaseOp.isKill();
1606*9880d681SAndroid Build Coastguard Worker bool BaseUndef = BaseOp.isUndef();
1607*9880d681SAndroid Build Coastguard Worker bool OffKill = isT2 ? false : MI->getOperand(3).isKill();
1608*9880d681SAndroid Build Coastguard Worker bool OffUndef = isT2 ? false : MI->getOperand(3).isUndef();
1609*9880d681SAndroid Build Coastguard Worker int OffImm = getMemoryOpOffset(*MI);
1610*9880d681SAndroid Build Coastguard Worker unsigned PredReg = 0;
1611*9880d681SAndroid Build Coastguard Worker ARMCC::CondCodes Pred = getInstrPredicate(*MI, PredReg);
1612*9880d681SAndroid Build Coastguard Worker
1613*9880d681SAndroid Build Coastguard Worker if (OddRegNum > EvenRegNum && OffImm == 0) {
1614*9880d681SAndroid Build Coastguard Worker // Ascending register numbers and no offset. It's safe to change it to a
1615*9880d681SAndroid Build Coastguard Worker // ldm or stm.
1616*9880d681SAndroid Build Coastguard Worker unsigned NewOpc = (isLd)
1617*9880d681SAndroid Build Coastguard Worker ? (isT2 ? ARM::t2LDMIA : ARM::LDMIA)
1618*9880d681SAndroid Build Coastguard Worker : (isT2 ? ARM::t2STMIA : ARM::STMIA);
1619*9880d681SAndroid Build Coastguard Worker if (isLd) {
1620*9880d681SAndroid Build Coastguard Worker BuildMI(MBB, MBBI, MBBI->getDebugLoc(), TII->get(NewOpc))
1621*9880d681SAndroid Build Coastguard Worker .addReg(BaseReg, getKillRegState(BaseKill))
1622*9880d681SAndroid Build Coastguard Worker .addImm(Pred).addReg(PredReg)
1623*9880d681SAndroid Build Coastguard Worker .addReg(EvenReg, getDefRegState(isLd) | getDeadRegState(EvenDeadKill))
1624*9880d681SAndroid Build Coastguard Worker .addReg(OddReg, getDefRegState(isLd) | getDeadRegState(OddDeadKill));
1625*9880d681SAndroid Build Coastguard Worker ++NumLDRD2LDM;
1626*9880d681SAndroid Build Coastguard Worker } else {
1627*9880d681SAndroid Build Coastguard Worker BuildMI(MBB, MBBI, MBBI->getDebugLoc(), TII->get(NewOpc))
1628*9880d681SAndroid Build Coastguard Worker .addReg(BaseReg, getKillRegState(BaseKill))
1629*9880d681SAndroid Build Coastguard Worker .addImm(Pred).addReg(PredReg)
1630*9880d681SAndroid Build Coastguard Worker .addReg(EvenReg,
1631*9880d681SAndroid Build Coastguard Worker getKillRegState(EvenDeadKill) | getUndefRegState(EvenUndef))
1632*9880d681SAndroid Build Coastguard Worker .addReg(OddReg,
1633*9880d681SAndroid Build Coastguard Worker getKillRegState(OddDeadKill) | getUndefRegState(OddUndef));
1634*9880d681SAndroid Build Coastguard Worker ++NumSTRD2STM;
1635*9880d681SAndroid Build Coastguard Worker }
1636*9880d681SAndroid Build Coastguard Worker } else {
1637*9880d681SAndroid Build Coastguard Worker // Split into two instructions.
1638*9880d681SAndroid Build Coastguard Worker unsigned NewOpc = (isLd)
1639*9880d681SAndroid Build Coastguard Worker ? (isT2 ? (OffImm < 0 ? ARM::t2LDRi8 : ARM::t2LDRi12) : ARM::LDRi12)
1640*9880d681SAndroid Build Coastguard Worker : (isT2 ? (OffImm < 0 ? ARM::t2STRi8 : ARM::t2STRi12) : ARM::STRi12);
1641*9880d681SAndroid Build Coastguard Worker // Be extra careful for thumb2. t2LDRi8 can't reference a zero offset,
1642*9880d681SAndroid Build Coastguard Worker // so adjust and use t2LDRi12 here for that.
1643*9880d681SAndroid Build Coastguard Worker unsigned NewOpc2 = (isLd)
1644*9880d681SAndroid Build Coastguard Worker ? (isT2 ? (OffImm+4 < 0 ? ARM::t2LDRi8 : ARM::t2LDRi12) : ARM::LDRi12)
1645*9880d681SAndroid Build Coastguard Worker : (isT2 ? (OffImm+4 < 0 ? ARM::t2STRi8 : ARM::t2STRi12) : ARM::STRi12);
1646*9880d681SAndroid Build Coastguard Worker DebugLoc dl = MBBI->getDebugLoc();
1647*9880d681SAndroid Build Coastguard Worker // If this is a load and base register is killed, it may have been
1648*9880d681SAndroid Build Coastguard Worker // re-defed by the load, make sure the first load does not clobber it.
1649*9880d681SAndroid Build Coastguard Worker if (isLd &&
1650*9880d681SAndroid Build Coastguard Worker (BaseKill || OffKill) &&
1651*9880d681SAndroid Build Coastguard Worker (TRI->regsOverlap(EvenReg, BaseReg))) {
1652*9880d681SAndroid Build Coastguard Worker assert(!TRI->regsOverlap(OddReg, BaseReg));
1653*9880d681SAndroid Build Coastguard Worker InsertLDR_STR(MBB, MBBI, OffImm+4, isLd, dl, NewOpc2,
1654*9880d681SAndroid Build Coastguard Worker OddReg, OddDeadKill, false,
1655*9880d681SAndroid Build Coastguard Worker BaseReg, false, BaseUndef, false, OffUndef,
1656*9880d681SAndroid Build Coastguard Worker Pred, PredReg, TII, isT2);
1657*9880d681SAndroid Build Coastguard Worker InsertLDR_STR(MBB, MBBI, OffImm, isLd, dl, NewOpc,
1658*9880d681SAndroid Build Coastguard Worker EvenReg, EvenDeadKill, false,
1659*9880d681SAndroid Build Coastguard Worker BaseReg, BaseKill, BaseUndef, OffKill, OffUndef,
1660*9880d681SAndroid Build Coastguard Worker Pred, PredReg, TII, isT2);
1661*9880d681SAndroid Build Coastguard Worker } else {
1662*9880d681SAndroid Build Coastguard Worker if (OddReg == EvenReg && EvenDeadKill) {
1663*9880d681SAndroid Build Coastguard Worker // If the two source operands are the same, the kill marker is
1664*9880d681SAndroid Build Coastguard Worker // probably on the first one. e.g.
1665*9880d681SAndroid Build Coastguard Worker // t2STRDi8 %R5<kill>, %R5, %R9<kill>, 0, 14, %reg0
1666*9880d681SAndroid Build Coastguard Worker EvenDeadKill = false;
1667*9880d681SAndroid Build Coastguard Worker OddDeadKill = true;
1668*9880d681SAndroid Build Coastguard Worker }
1669*9880d681SAndroid Build Coastguard Worker // Never kill the base register in the first instruction.
1670*9880d681SAndroid Build Coastguard Worker if (EvenReg == BaseReg)
1671*9880d681SAndroid Build Coastguard Worker EvenDeadKill = false;
1672*9880d681SAndroid Build Coastguard Worker InsertLDR_STR(MBB, MBBI, OffImm, isLd, dl, NewOpc,
1673*9880d681SAndroid Build Coastguard Worker EvenReg, EvenDeadKill, EvenUndef,
1674*9880d681SAndroid Build Coastguard Worker BaseReg, false, BaseUndef, false, OffUndef,
1675*9880d681SAndroid Build Coastguard Worker Pred, PredReg, TII, isT2);
1676*9880d681SAndroid Build Coastguard Worker InsertLDR_STR(MBB, MBBI, OffImm+4, isLd, dl, NewOpc2,
1677*9880d681SAndroid Build Coastguard Worker OddReg, OddDeadKill, OddUndef,
1678*9880d681SAndroid Build Coastguard Worker BaseReg, BaseKill, BaseUndef, OffKill, OffUndef,
1679*9880d681SAndroid Build Coastguard Worker Pred, PredReg, TII, isT2);
1680*9880d681SAndroid Build Coastguard Worker }
1681*9880d681SAndroid Build Coastguard Worker if (isLd)
1682*9880d681SAndroid Build Coastguard Worker ++NumLDRD2LDR;
1683*9880d681SAndroid Build Coastguard Worker else
1684*9880d681SAndroid Build Coastguard Worker ++NumSTRD2STR;
1685*9880d681SAndroid Build Coastguard Worker }
1686*9880d681SAndroid Build Coastguard Worker
1687*9880d681SAndroid Build Coastguard Worker MBBI = MBB.erase(MBBI);
1688*9880d681SAndroid Build Coastguard Worker return true;
1689*9880d681SAndroid Build Coastguard Worker }
1690*9880d681SAndroid Build Coastguard Worker
1691*9880d681SAndroid Build Coastguard Worker /// An optimization pass to turn multiple LDR / STR ops of the same base and
1692*9880d681SAndroid Build Coastguard Worker /// incrementing offset into LDM / STM ops.
LoadStoreMultipleOpti(MachineBasicBlock & MBB)1693*9880d681SAndroid Build Coastguard Worker bool ARMLoadStoreOpt::LoadStoreMultipleOpti(MachineBasicBlock &MBB) {
1694*9880d681SAndroid Build Coastguard Worker MemOpQueue MemOps;
1695*9880d681SAndroid Build Coastguard Worker unsigned CurrBase = 0;
1696*9880d681SAndroid Build Coastguard Worker unsigned CurrOpc = ~0u;
1697*9880d681SAndroid Build Coastguard Worker ARMCC::CondCodes CurrPred = ARMCC::AL;
1698*9880d681SAndroid Build Coastguard Worker unsigned Position = 0;
1699*9880d681SAndroid Build Coastguard Worker assert(Candidates.size() == 0);
1700*9880d681SAndroid Build Coastguard Worker assert(MergeBaseCandidates.size() == 0);
1701*9880d681SAndroid Build Coastguard Worker LiveRegsValid = false;
1702*9880d681SAndroid Build Coastguard Worker
1703*9880d681SAndroid Build Coastguard Worker for (MachineBasicBlock::iterator I = MBB.end(), MBBI; I != MBB.begin();
1704*9880d681SAndroid Build Coastguard Worker I = MBBI) {
1705*9880d681SAndroid Build Coastguard Worker // The instruction in front of the iterator is the one we look at.
1706*9880d681SAndroid Build Coastguard Worker MBBI = std::prev(I);
1707*9880d681SAndroid Build Coastguard Worker if (FixInvalidRegPairOp(MBB, MBBI))
1708*9880d681SAndroid Build Coastguard Worker continue;
1709*9880d681SAndroid Build Coastguard Worker ++Position;
1710*9880d681SAndroid Build Coastguard Worker
1711*9880d681SAndroid Build Coastguard Worker if (isMemoryOp(*MBBI)) {
1712*9880d681SAndroid Build Coastguard Worker unsigned Opcode = MBBI->getOpcode();
1713*9880d681SAndroid Build Coastguard Worker const MachineOperand &MO = MBBI->getOperand(0);
1714*9880d681SAndroid Build Coastguard Worker unsigned Reg = MO.getReg();
1715*9880d681SAndroid Build Coastguard Worker unsigned Base = getLoadStoreBaseOp(*MBBI).getReg();
1716*9880d681SAndroid Build Coastguard Worker unsigned PredReg = 0;
1717*9880d681SAndroid Build Coastguard Worker ARMCC::CondCodes Pred = getInstrPredicate(*MBBI, PredReg);
1718*9880d681SAndroid Build Coastguard Worker int Offset = getMemoryOpOffset(*MBBI);
1719*9880d681SAndroid Build Coastguard Worker if (CurrBase == 0) {
1720*9880d681SAndroid Build Coastguard Worker // Start of a new chain.
1721*9880d681SAndroid Build Coastguard Worker CurrBase = Base;
1722*9880d681SAndroid Build Coastguard Worker CurrOpc = Opcode;
1723*9880d681SAndroid Build Coastguard Worker CurrPred = Pred;
1724*9880d681SAndroid Build Coastguard Worker MemOps.push_back(MemOpQueueEntry(*MBBI, Offset, Position));
1725*9880d681SAndroid Build Coastguard Worker continue;
1726*9880d681SAndroid Build Coastguard Worker }
1727*9880d681SAndroid Build Coastguard Worker // Note: No need to match PredReg in the next if.
1728*9880d681SAndroid Build Coastguard Worker if (CurrOpc == Opcode && CurrBase == Base && CurrPred == Pred) {
1729*9880d681SAndroid Build Coastguard Worker // Watch out for:
1730*9880d681SAndroid Build Coastguard Worker // r4 := ldr [r0, #8]
1731*9880d681SAndroid Build Coastguard Worker // r4 := ldr [r0, #4]
1732*9880d681SAndroid Build Coastguard Worker // or
1733*9880d681SAndroid Build Coastguard Worker // r0 := ldr [r0]
1734*9880d681SAndroid Build Coastguard Worker // If a load overrides the base register or a register loaded by
1735*9880d681SAndroid Build Coastguard Worker // another load in our chain, we cannot take this instruction.
1736*9880d681SAndroid Build Coastguard Worker bool Overlap = false;
1737*9880d681SAndroid Build Coastguard Worker if (isLoadSingle(Opcode)) {
1738*9880d681SAndroid Build Coastguard Worker Overlap = (Base == Reg);
1739*9880d681SAndroid Build Coastguard Worker if (!Overlap) {
1740*9880d681SAndroid Build Coastguard Worker for (const MemOpQueueEntry &E : MemOps) {
1741*9880d681SAndroid Build Coastguard Worker if (TRI->regsOverlap(Reg, E.MI->getOperand(0).getReg())) {
1742*9880d681SAndroid Build Coastguard Worker Overlap = true;
1743*9880d681SAndroid Build Coastguard Worker break;
1744*9880d681SAndroid Build Coastguard Worker }
1745*9880d681SAndroid Build Coastguard Worker }
1746*9880d681SAndroid Build Coastguard Worker }
1747*9880d681SAndroid Build Coastguard Worker }
1748*9880d681SAndroid Build Coastguard Worker
1749*9880d681SAndroid Build Coastguard Worker if (!Overlap) {
1750*9880d681SAndroid Build Coastguard Worker // Check offset and sort memory operation into the current chain.
1751*9880d681SAndroid Build Coastguard Worker if (Offset > MemOps.back().Offset) {
1752*9880d681SAndroid Build Coastguard Worker MemOps.push_back(MemOpQueueEntry(*MBBI, Offset, Position));
1753*9880d681SAndroid Build Coastguard Worker continue;
1754*9880d681SAndroid Build Coastguard Worker } else {
1755*9880d681SAndroid Build Coastguard Worker MemOpQueue::iterator MI, ME;
1756*9880d681SAndroid Build Coastguard Worker for (MI = MemOps.begin(), ME = MemOps.end(); MI != ME; ++MI) {
1757*9880d681SAndroid Build Coastguard Worker if (Offset < MI->Offset) {
1758*9880d681SAndroid Build Coastguard Worker // Found a place to insert.
1759*9880d681SAndroid Build Coastguard Worker break;
1760*9880d681SAndroid Build Coastguard Worker }
1761*9880d681SAndroid Build Coastguard Worker if (Offset == MI->Offset) {
1762*9880d681SAndroid Build Coastguard Worker // Collision, abort.
1763*9880d681SAndroid Build Coastguard Worker MI = ME;
1764*9880d681SAndroid Build Coastguard Worker break;
1765*9880d681SAndroid Build Coastguard Worker }
1766*9880d681SAndroid Build Coastguard Worker }
1767*9880d681SAndroid Build Coastguard Worker if (MI != MemOps.end()) {
1768*9880d681SAndroid Build Coastguard Worker MemOps.insert(MI, MemOpQueueEntry(*MBBI, Offset, Position));
1769*9880d681SAndroid Build Coastguard Worker continue;
1770*9880d681SAndroid Build Coastguard Worker }
1771*9880d681SAndroid Build Coastguard Worker }
1772*9880d681SAndroid Build Coastguard Worker }
1773*9880d681SAndroid Build Coastguard Worker }
1774*9880d681SAndroid Build Coastguard Worker
1775*9880d681SAndroid Build Coastguard Worker // Don't advance the iterator; The op will start a new chain next.
1776*9880d681SAndroid Build Coastguard Worker MBBI = I;
1777*9880d681SAndroid Build Coastguard Worker --Position;
1778*9880d681SAndroid Build Coastguard Worker // Fallthrough to look into existing chain.
1779*9880d681SAndroid Build Coastguard Worker } else if (MBBI->isDebugValue()) {
1780*9880d681SAndroid Build Coastguard Worker continue;
1781*9880d681SAndroid Build Coastguard Worker } else if (MBBI->getOpcode() == ARM::t2LDRDi8 ||
1782*9880d681SAndroid Build Coastguard Worker MBBI->getOpcode() == ARM::t2STRDi8) {
1783*9880d681SAndroid Build Coastguard Worker // ARMPreAllocLoadStoreOpt has already formed some LDRD/STRD instructions
1784*9880d681SAndroid Build Coastguard Worker // remember them because we may still be able to merge add/sub into them.
1785*9880d681SAndroid Build Coastguard Worker MergeBaseCandidates.push_back(&*MBBI);
1786*9880d681SAndroid Build Coastguard Worker }
1787*9880d681SAndroid Build Coastguard Worker
1788*9880d681SAndroid Build Coastguard Worker
1789*9880d681SAndroid Build Coastguard Worker // If we are here then the chain is broken; Extract candidates for a merge.
1790*9880d681SAndroid Build Coastguard Worker if (MemOps.size() > 0) {
1791*9880d681SAndroid Build Coastguard Worker FormCandidates(MemOps);
1792*9880d681SAndroid Build Coastguard Worker // Reset for the next chain.
1793*9880d681SAndroid Build Coastguard Worker CurrBase = 0;
1794*9880d681SAndroid Build Coastguard Worker CurrOpc = ~0u;
1795*9880d681SAndroid Build Coastguard Worker CurrPred = ARMCC::AL;
1796*9880d681SAndroid Build Coastguard Worker MemOps.clear();
1797*9880d681SAndroid Build Coastguard Worker }
1798*9880d681SAndroid Build Coastguard Worker }
1799*9880d681SAndroid Build Coastguard Worker if (MemOps.size() > 0)
1800*9880d681SAndroid Build Coastguard Worker FormCandidates(MemOps);
1801*9880d681SAndroid Build Coastguard Worker
1802*9880d681SAndroid Build Coastguard Worker // Sort candidates so they get processed from end to begin of the basic
1803*9880d681SAndroid Build Coastguard Worker // block later; This is necessary for liveness calculation.
1804*9880d681SAndroid Build Coastguard Worker auto LessThan = [](const MergeCandidate* M0, const MergeCandidate *M1) {
1805*9880d681SAndroid Build Coastguard Worker return M0->InsertPos < M1->InsertPos;
1806*9880d681SAndroid Build Coastguard Worker };
1807*9880d681SAndroid Build Coastguard Worker std::sort(Candidates.begin(), Candidates.end(), LessThan);
1808*9880d681SAndroid Build Coastguard Worker
1809*9880d681SAndroid Build Coastguard Worker // Go through list of candidates and merge.
1810*9880d681SAndroid Build Coastguard Worker bool Changed = false;
1811*9880d681SAndroid Build Coastguard Worker for (const MergeCandidate *Candidate : Candidates) {
1812*9880d681SAndroid Build Coastguard Worker if (Candidate->CanMergeToLSMulti || Candidate->CanMergeToLSDouble) {
1813*9880d681SAndroid Build Coastguard Worker MachineInstr *Merged = MergeOpsUpdate(*Candidate);
1814*9880d681SAndroid Build Coastguard Worker // Merge preceding/trailing base inc/dec into the merged op.
1815*9880d681SAndroid Build Coastguard Worker if (Merged) {
1816*9880d681SAndroid Build Coastguard Worker Changed = true;
1817*9880d681SAndroid Build Coastguard Worker unsigned Opcode = Merged->getOpcode();
1818*9880d681SAndroid Build Coastguard Worker if (Opcode == ARM::t2STRDi8 || Opcode == ARM::t2LDRDi8)
1819*9880d681SAndroid Build Coastguard Worker MergeBaseUpdateLSDouble(*Merged);
1820*9880d681SAndroid Build Coastguard Worker else
1821*9880d681SAndroid Build Coastguard Worker MergeBaseUpdateLSMultiple(Merged);
1822*9880d681SAndroid Build Coastguard Worker } else {
1823*9880d681SAndroid Build Coastguard Worker for (MachineInstr *MI : Candidate->Instrs) {
1824*9880d681SAndroid Build Coastguard Worker if (MergeBaseUpdateLoadStore(MI))
1825*9880d681SAndroid Build Coastguard Worker Changed = true;
1826*9880d681SAndroid Build Coastguard Worker }
1827*9880d681SAndroid Build Coastguard Worker }
1828*9880d681SAndroid Build Coastguard Worker } else {
1829*9880d681SAndroid Build Coastguard Worker assert(Candidate->Instrs.size() == 1);
1830*9880d681SAndroid Build Coastguard Worker if (MergeBaseUpdateLoadStore(Candidate->Instrs.front()))
1831*9880d681SAndroid Build Coastguard Worker Changed = true;
1832*9880d681SAndroid Build Coastguard Worker }
1833*9880d681SAndroid Build Coastguard Worker }
1834*9880d681SAndroid Build Coastguard Worker Candidates.clear();
1835*9880d681SAndroid Build Coastguard Worker // Try to fold add/sub into the LDRD/STRD formed by ARMPreAllocLoadStoreOpt.
1836*9880d681SAndroid Build Coastguard Worker for (MachineInstr *MI : MergeBaseCandidates)
1837*9880d681SAndroid Build Coastguard Worker MergeBaseUpdateLSDouble(*MI);
1838*9880d681SAndroid Build Coastguard Worker MergeBaseCandidates.clear();
1839*9880d681SAndroid Build Coastguard Worker
1840*9880d681SAndroid Build Coastguard Worker return Changed;
1841*9880d681SAndroid Build Coastguard Worker }
1842*9880d681SAndroid Build Coastguard Worker
1843*9880d681SAndroid Build Coastguard Worker /// If this is a exit BB, try merging the return ops ("bx lr" and "mov pc, lr")
1844*9880d681SAndroid Build Coastguard Worker /// into the preceding stack restore so it directly restore the value of LR
1845*9880d681SAndroid Build Coastguard Worker /// into pc.
1846*9880d681SAndroid Build Coastguard Worker /// ldmfd sp!, {..., lr}
1847*9880d681SAndroid Build Coastguard Worker /// bx lr
1848*9880d681SAndroid Build Coastguard Worker /// or
1849*9880d681SAndroid Build Coastguard Worker /// ldmfd sp!, {..., lr}
1850*9880d681SAndroid Build Coastguard Worker /// mov pc, lr
1851*9880d681SAndroid Build Coastguard Worker /// =>
1852*9880d681SAndroid Build Coastguard Worker /// ldmfd sp!, {..., pc}
MergeReturnIntoLDM(MachineBasicBlock & MBB)1853*9880d681SAndroid Build Coastguard Worker bool ARMLoadStoreOpt::MergeReturnIntoLDM(MachineBasicBlock &MBB) {
1854*9880d681SAndroid Build Coastguard Worker // Thumb1 LDM doesn't allow high registers.
1855*9880d681SAndroid Build Coastguard Worker if (isThumb1) return false;
1856*9880d681SAndroid Build Coastguard Worker if (MBB.empty()) return false;
1857*9880d681SAndroid Build Coastguard Worker
1858*9880d681SAndroid Build Coastguard Worker MachineBasicBlock::iterator MBBI = MBB.getLastNonDebugInstr();
1859*9880d681SAndroid Build Coastguard Worker if (MBBI != MBB.begin() &&
1860*9880d681SAndroid Build Coastguard Worker (MBBI->getOpcode() == ARM::BX_RET ||
1861*9880d681SAndroid Build Coastguard Worker MBBI->getOpcode() == ARM::tBX_RET ||
1862*9880d681SAndroid Build Coastguard Worker MBBI->getOpcode() == ARM::MOVPCLR)) {
1863*9880d681SAndroid Build Coastguard Worker MachineBasicBlock::iterator PrevI = std::prev(MBBI);
1864*9880d681SAndroid Build Coastguard Worker // Ignore any DBG_VALUE instructions.
1865*9880d681SAndroid Build Coastguard Worker while (PrevI->isDebugValue() && PrevI != MBB.begin())
1866*9880d681SAndroid Build Coastguard Worker --PrevI;
1867*9880d681SAndroid Build Coastguard Worker MachineInstr &PrevMI = *PrevI;
1868*9880d681SAndroid Build Coastguard Worker unsigned Opcode = PrevMI.getOpcode();
1869*9880d681SAndroid Build Coastguard Worker if (Opcode == ARM::LDMIA_UPD || Opcode == ARM::LDMDA_UPD ||
1870*9880d681SAndroid Build Coastguard Worker Opcode == ARM::LDMDB_UPD || Opcode == ARM::LDMIB_UPD ||
1871*9880d681SAndroid Build Coastguard Worker Opcode == ARM::t2LDMIA_UPD || Opcode == ARM::t2LDMDB_UPD) {
1872*9880d681SAndroid Build Coastguard Worker MachineOperand &MO = PrevMI.getOperand(PrevMI.getNumOperands() - 1);
1873*9880d681SAndroid Build Coastguard Worker if (MO.getReg() != ARM::LR)
1874*9880d681SAndroid Build Coastguard Worker return false;
1875*9880d681SAndroid Build Coastguard Worker unsigned NewOpc = (isThumb2 ? ARM::t2LDMIA_RET : ARM::LDMIA_RET);
1876*9880d681SAndroid Build Coastguard Worker assert(((isThumb2 && Opcode == ARM::t2LDMIA_UPD) ||
1877*9880d681SAndroid Build Coastguard Worker Opcode == ARM::LDMIA_UPD) && "Unsupported multiple load-return!");
1878*9880d681SAndroid Build Coastguard Worker PrevMI.setDesc(TII->get(NewOpc));
1879*9880d681SAndroid Build Coastguard Worker MO.setReg(ARM::PC);
1880*9880d681SAndroid Build Coastguard Worker PrevMI.copyImplicitOps(*MBB.getParent(), *MBBI);
1881*9880d681SAndroid Build Coastguard Worker MBB.erase(MBBI);
1882*9880d681SAndroid Build Coastguard Worker return true;
1883*9880d681SAndroid Build Coastguard Worker }
1884*9880d681SAndroid Build Coastguard Worker }
1885*9880d681SAndroid Build Coastguard Worker return false;
1886*9880d681SAndroid Build Coastguard Worker }
1887*9880d681SAndroid Build Coastguard Worker
CombineMovBx(MachineBasicBlock & MBB)1888*9880d681SAndroid Build Coastguard Worker bool ARMLoadStoreOpt::CombineMovBx(MachineBasicBlock &MBB) {
1889*9880d681SAndroid Build Coastguard Worker MachineBasicBlock::iterator MBBI = MBB.getFirstTerminator();
1890*9880d681SAndroid Build Coastguard Worker if (MBBI == MBB.begin() || MBBI == MBB.end() ||
1891*9880d681SAndroid Build Coastguard Worker MBBI->getOpcode() != ARM::tBX_RET)
1892*9880d681SAndroid Build Coastguard Worker return false;
1893*9880d681SAndroid Build Coastguard Worker
1894*9880d681SAndroid Build Coastguard Worker MachineBasicBlock::iterator Prev = MBBI;
1895*9880d681SAndroid Build Coastguard Worker --Prev;
1896*9880d681SAndroid Build Coastguard Worker if (Prev->getOpcode() != ARM::tMOVr || !Prev->definesRegister(ARM::LR))
1897*9880d681SAndroid Build Coastguard Worker return false;
1898*9880d681SAndroid Build Coastguard Worker
1899*9880d681SAndroid Build Coastguard Worker for (auto Use : Prev->uses())
1900*9880d681SAndroid Build Coastguard Worker if (Use.isKill()) {
1901*9880d681SAndroid Build Coastguard Worker AddDefaultPred(BuildMI(MBB, MBBI, MBBI->getDebugLoc(), TII->get(ARM::tBX))
1902*9880d681SAndroid Build Coastguard Worker .addReg(Use.getReg(), RegState::Kill))
1903*9880d681SAndroid Build Coastguard Worker .copyImplicitOps(*MBBI);
1904*9880d681SAndroid Build Coastguard Worker MBB.erase(MBBI);
1905*9880d681SAndroid Build Coastguard Worker MBB.erase(Prev);
1906*9880d681SAndroid Build Coastguard Worker return true;
1907*9880d681SAndroid Build Coastguard Worker }
1908*9880d681SAndroid Build Coastguard Worker
1909*9880d681SAndroid Build Coastguard Worker llvm_unreachable("tMOVr doesn't kill a reg before tBX_RET?");
1910*9880d681SAndroid Build Coastguard Worker }
1911*9880d681SAndroid Build Coastguard Worker
runOnMachineFunction(MachineFunction & Fn)1912*9880d681SAndroid Build Coastguard Worker bool ARMLoadStoreOpt::runOnMachineFunction(MachineFunction &Fn) {
1913*9880d681SAndroid Build Coastguard Worker if (skipFunction(*Fn.getFunction()))
1914*9880d681SAndroid Build Coastguard Worker return false;
1915*9880d681SAndroid Build Coastguard Worker
1916*9880d681SAndroid Build Coastguard Worker MF = &Fn;
1917*9880d681SAndroid Build Coastguard Worker STI = &static_cast<const ARMSubtarget &>(Fn.getSubtarget());
1918*9880d681SAndroid Build Coastguard Worker TL = STI->getTargetLowering();
1919*9880d681SAndroid Build Coastguard Worker AFI = Fn.getInfo<ARMFunctionInfo>();
1920*9880d681SAndroid Build Coastguard Worker TII = STI->getInstrInfo();
1921*9880d681SAndroid Build Coastguard Worker TRI = STI->getRegisterInfo();
1922*9880d681SAndroid Build Coastguard Worker
1923*9880d681SAndroid Build Coastguard Worker RegClassInfoValid = false;
1924*9880d681SAndroid Build Coastguard Worker isThumb2 = AFI->isThumb2Function();
1925*9880d681SAndroid Build Coastguard Worker isThumb1 = AFI->isThumbFunction() && !isThumb2;
1926*9880d681SAndroid Build Coastguard Worker
1927*9880d681SAndroid Build Coastguard Worker bool Modified = false;
1928*9880d681SAndroid Build Coastguard Worker for (MachineFunction::iterator MFI = Fn.begin(), E = Fn.end(); MFI != E;
1929*9880d681SAndroid Build Coastguard Worker ++MFI) {
1930*9880d681SAndroid Build Coastguard Worker MachineBasicBlock &MBB = *MFI;
1931*9880d681SAndroid Build Coastguard Worker Modified |= LoadStoreMultipleOpti(MBB);
1932*9880d681SAndroid Build Coastguard Worker if (STI->hasV5TOps())
1933*9880d681SAndroid Build Coastguard Worker Modified |= MergeReturnIntoLDM(MBB);
1934*9880d681SAndroid Build Coastguard Worker if (isThumb1)
1935*9880d681SAndroid Build Coastguard Worker Modified |= CombineMovBx(MBB);
1936*9880d681SAndroid Build Coastguard Worker }
1937*9880d681SAndroid Build Coastguard Worker
1938*9880d681SAndroid Build Coastguard Worker Allocator.DestroyAll();
1939*9880d681SAndroid Build Coastguard Worker return Modified;
1940*9880d681SAndroid Build Coastguard Worker }
1941*9880d681SAndroid Build Coastguard Worker
1942*9880d681SAndroid Build Coastguard Worker namespace llvm {
1943*9880d681SAndroid Build Coastguard Worker void initializeARMPreAllocLoadStoreOptPass(PassRegistry &);
1944*9880d681SAndroid Build Coastguard Worker }
1945*9880d681SAndroid Build Coastguard Worker
1946*9880d681SAndroid Build Coastguard Worker #define ARM_PREALLOC_LOAD_STORE_OPT_NAME \
1947*9880d681SAndroid Build Coastguard Worker "ARM pre- register allocation load / store optimization pass"
1948*9880d681SAndroid Build Coastguard Worker
1949*9880d681SAndroid Build Coastguard Worker namespace {
1950*9880d681SAndroid Build Coastguard Worker /// Pre- register allocation pass that move load / stores from consecutive
1951*9880d681SAndroid Build Coastguard Worker /// locations close to make it more likely they will be combined later.
1952*9880d681SAndroid Build Coastguard Worker struct ARMPreAllocLoadStoreOpt : public MachineFunctionPass{
1953*9880d681SAndroid Build Coastguard Worker static char ID;
ARMPreAllocLoadStoreOpt__anon956a719d0311::ARMPreAllocLoadStoreOpt1954*9880d681SAndroid Build Coastguard Worker ARMPreAllocLoadStoreOpt() : MachineFunctionPass(ID) {
1955*9880d681SAndroid Build Coastguard Worker initializeARMPreAllocLoadStoreOptPass(*PassRegistry::getPassRegistry());
1956*9880d681SAndroid Build Coastguard Worker }
1957*9880d681SAndroid Build Coastguard Worker
1958*9880d681SAndroid Build Coastguard Worker const DataLayout *TD;
1959*9880d681SAndroid Build Coastguard Worker const TargetInstrInfo *TII;
1960*9880d681SAndroid Build Coastguard Worker const TargetRegisterInfo *TRI;
1961*9880d681SAndroid Build Coastguard Worker const ARMSubtarget *STI;
1962*9880d681SAndroid Build Coastguard Worker MachineRegisterInfo *MRI;
1963*9880d681SAndroid Build Coastguard Worker MachineFunction *MF;
1964*9880d681SAndroid Build Coastguard Worker
1965*9880d681SAndroid Build Coastguard Worker bool runOnMachineFunction(MachineFunction &Fn) override;
1966*9880d681SAndroid Build Coastguard Worker
getPassName__anon956a719d0311::ARMPreAllocLoadStoreOpt1967*9880d681SAndroid Build Coastguard Worker const char *getPassName() const override {
1968*9880d681SAndroid Build Coastguard Worker return ARM_PREALLOC_LOAD_STORE_OPT_NAME;
1969*9880d681SAndroid Build Coastguard Worker }
1970*9880d681SAndroid Build Coastguard Worker
1971*9880d681SAndroid Build Coastguard Worker private:
1972*9880d681SAndroid Build Coastguard Worker bool CanFormLdStDWord(MachineInstr *Op0, MachineInstr *Op1, DebugLoc &dl,
1973*9880d681SAndroid Build Coastguard Worker unsigned &NewOpc, unsigned &EvenReg,
1974*9880d681SAndroid Build Coastguard Worker unsigned &OddReg, unsigned &BaseReg,
1975*9880d681SAndroid Build Coastguard Worker int &Offset,
1976*9880d681SAndroid Build Coastguard Worker unsigned &PredReg, ARMCC::CondCodes &Pred,
1977*9880d681SAndroid Build Coastguard Worker bool &isT2);
1978*9880d681SAndroid Build Coastguard Worker bool RescheduleOps(MachineBasicBlock *MBB,
1979*9880d681SAndroid Build Coastguard Worker SmallVectorImpl<MachineInstr *> &Ops,
1980*9880d681SAndroid Build Coastguard Worker unsigned Base, bool isLd,
1981*9880d681SAndroid Build Coastguard Worker DenseMap<MachineInstr*, unsigned> &MI2LocMap);
1982*9880d681SAndroid Build Coastguard Worker bool RescheduleLoadStoreInstrs(MachineBasicBlock *MBB);
1983*9880d681SAndroid Build Coastguard Worker };
1984*9880d681SAndroid Build Coastguard Worker char ARMPreAllocLoadStoreOpt::ID = 0;
1985*9880d681SAndroid Build Coastguard Worker }
1986*9880d681SAndroid Build Coastguard Worker
1987*9880d681SAndroid Build Coastguard Worker INITIALIZE_PASS(ARMPreAllocLoadStoreOpt, "arm-prera-load-store-opt",
1988*9880d681SAndroid Build Coastguard Worker ARM_PREALLOC_LOAD_STORE_OPT_NAME, false, false)
1989*9880d681SAndroid Build Coastguard Worker
runOnMachineFunction(MachineFunction & Fn)1990*9880d681SAndroid Build Coastguard Worker bool ARMPreAllocLoadStoreOpt::runOnMachineFunction(MachineFunction &Fn) {
1991*9880d681SAndroid Build Coastguard Worker if (AssumeMisalignedLoadStores || skipFunction(*Fn.getFunction()))
1992*9880d681SAndroid Build Coastguard Worker return false;
1993*9880d681SAndroid Build Coastguard Worker
1994*9880d681SAndroid Build Coastguard Worker TD = &Fn.getDataLayout();
1995*9880d681SAndroid Build Coastguard Worker STI = &static_cast<const ARMSubtarget &>(Fn.getSubtarget());
1996*9880d681SAndroid Build Coastguard Worker TII = STI->getInstrInfo();
1997*9880d681SAndroid Build Coastguard Worker TRI = STI->getRegisterInfo();
1998*9880d681SAndroid Build Coastguard Worker MRI = &Fn.getRegInfo();
1999*9880d681SAndroid Build Coastguard Worker MF = &Fn;
2000*9880d681SAndroid Build Coastguard Worker
2001*9880d681SAndroid Build Coastguard Worker bool Modified = false;
2002*9880d681SAndroid Build Coastguard Worker for (MachineBasicBlock &MFI : Fn)
2003*9880d681SAndroid Build Coastguard Worker Modified |= RescheduleLoadStoreInstrs(&MFI);
2004*9880d681SAndroid Build Coastguard Worker
2005*9880d681SAndroid Build Coastguard Worker return Modified;
2006*9880d681SAndroid Build Coastguard Worker }
2007*9880d681SAndroid Build Coastguard Worker
IsSafeAndProfitableToMove(bool isLd,unsigned Base,MachineBasicBlock::iterator I,MachineBasicBlock::iterator E,SmallPtrSetImpl<MachineInstr * > & MemOps,SmallSet<unsigned,4> & MemRegs,const TargetRegisterInfo * TRI)2008*9880d681SAndroid Build Coastguard Worker static bool IsSafeAndProfitableToMove(bool isLd, unsigned Base,
2009*9880d681SAndroid Build Coastguard Worker MachineBasicBlock::iterator I,
2010*9880d681SAndroid Build Coastguard Worker MachineBasicBlock::iterator E,
2011*9880d681SAndroid Build Coastguard Worker SmallPtrSetImpl<MachineInstr*> &MemOps,
2012*9880d681SAndroid Build Coastguard Worker SmallSet<unsigned, 4> &MemRegs,
2013*9880d681SAndroid Build Coastguard Worker const TargetRegisterInfo *TRI) {
2014*9880d681SAndroid Build Coastguard Worker // Are there stores / loads / calls between them?
2015*9880d681SAndroid Build Coastguard Worker // FIXME: This is overly conservative. We should make use of alias information
2016*9880d681SAndroid Build Coastguard Worker // some day.
2017*9880d681SAndroid Build Coastguard Worker SmallSet<unsigned, 4> AddedRegPressure;
2018*9880d681SAndroid Build Coastguard Worker while (++I != E) {
2019*9880d681SAndroid Build Coastguard Worker if (I->isDebugValue() || MemOps.count(&*I))
2020*9880d681SAndroid Build Coastguard Worker continue;
2021*9880d681SAndroid Build Coastguard Worker if (I->isCall() || I->isTerminator() || I->hasUnmodeledSideEffects())
2022*9880d681SAndroid Build Coastguard Worker return false;
2023*9880d681SAndroid Build Coastguard Worker if (isLd && I->mayStore())
2024*9880d681SAndroid Build Coastguard Worker return false;
2025*9880d681SAndroid Build Coastguard Worker if (!isLd) {
2026*9880d681SAndroid Build Coastguard Worker if (I->mayLoad())
2027*9880d681SAndroid Build Coastguard Worker return false;
2028*9880d681SAndroid Build Coastguard Worker // It's not safe to move the first 'str' down.
2029*9880d681SAndroid Build Coastguard Worker // str r1, [r0]
2030*9880d681SAndroid Build Coastguard Worker // strh r5, [r0]
2031*9880d681SAndroid Build Coastguard Worker // str r4, [r0, #+4]
2032*9880d681SAndroid Build Coastguard Worker if (I->mayStore())
2033*9880d681SAndroid Build Coastguard Worker return false;
2034*9880d681SAndroid Build Coastguard Worker }
2035*9880d681SAndroid Build Coastguard Worker for (unsigned j = 0, NumOps = I->getNumOperands(); j != NumOps; ++j) {
2036*9880d681SAndroid Build Coastguard Worker MachineOperand &MO = I->getOperand(j);
2037*9880d681SAndroid Build Coastguard Worker if (!MO.isReg())
2038*9880d681SAndroid Build Coastguard Worker continue;
2039*9880d681SAndroid Build Coastguard Worker unsigned Reg = MO.getReg();
2040*9880d681SAndroid Build Coastguard Worker if (MO.isDef() && TRI->regsOverlap(Reg, Base))
2041*9880d681SAndroid Build Coastguard Worker return false;
2042*9880d681SAndroid Build Coastguard Worker if (Reg != Base && !MemRegs.count(Reg))
2043*9880d681SAndroid Build Coastguard Worker AddedRegPressure.insert(Reg);
2044*9880d681SAndroid Build Coastguard Worker }
2045*9880d681SAndroid Build Coastguard Worker }
2046*9880d681SAndroid Build Coastguard Worker
2047*9880d681SAndroid Build Coastguard Worker // Estimate register pressure increase due to the transformation.
2048*9880d681SAndroid Build Coastguard Worker if (MemRegs.size() <= 4)
2049*9880d681SAndroid Build Coastguard Worker // Ok if we are moving small number of instructions.
2050*9880d681SAndroid Build Coastguard Worker return true;
2051*9880d681SAndroid Build Coastguard Worker return AddedRegPressure.size() <= MemRegs.size() * 2;
2052*9880d681SAndroid Build Coastguard Worker }
2053*9880d681SAndroid Build Coastguard Worker
2054*9880d681SAndroid Build Coastguard Worker bool
CanFormLdStDWord(MachineInstr * Op0,MachineInstr * Op1,DebugLoc & dl,unsigned & NewOpc,unsigned & FirstReg,unsigned & SecondReg,unsigned & BaseReg,int & Offset,unsigned & PredReg,ARMCC::CondCodes & Pred,bool & isT2)2055*9880d681SAndroid Build Coastguard Worker ARMPreAllocLoadStoreOpt::CanFormLdStDWord(MachineInstr *Op0, MachineInstr *Op1,
2056*9880d681SAndroid Build Coastguard Worker DebugLoc &dl, unsigned &NewOpc,
2057*9880d681SAndroid Build Coastguard Worker unsigned &FirstReg,
2058*9880d681SAndroid Build Coastguard Worker unsigned &SecondReg,
2059*9880d681SAndroid Build Coastguard Worker unsigned &BaseReg, int &Offset,
2060*9880d681SAndroid Build Coastguard Worker unsigned &PredReg,
2061*9880d681SAndroid Build Coastguard Worker ARMCC::CondCodes &Pred,
2062*9880d681SAndroid Build Coastguard Worker bool &isT2) {
2063*9880d681SAndroid Build Coastguard Worker // Make sure we're allowed to generate LDRD/STRD.
2064*9880d681SAndroid Build Coastguard Worker if (!STI->hasV5TEOps())
2065*9880d681SAndroid Build Coastguard Worker return false;
2066*9880d681SAndroid Build Coastguard Worker
2067*9880d681SAndroid Build Coastguard Worker // FIXME: VLDRS / VSTRS -> VLDRD / VSTRD
2068*9880d681SAndroid Build Coastguard Worker unsigned Scale = 1;
2069*9880d681SAndroid Build Coastguard Worker unsigned Opcode = Op0->getOpcode();
2070*9880d681SAndroid Build Coastguard Worker if (Opcode == ARM::LDRi12) {
2071*9880d681SAndroid Build Coastguard Worker NewOpc = ARM::LDRD;
2072*9880d681SAndroid Build Coastguard Worker } else if (Opcode == ARM::STRi12) {
2073*9880d681SAndroid Build Coastguard Worker NewOpc = ARM::STRD;
2074*9880d681SAndroid Build Coastguard Worker } else if (Opcode == ARM::t2LDRi8 || Opcode == ARM::t2LDRi12) {
2075*9880d681SAndroid Build Coastguard Worker NewOpc = ARM::t2LDRDi8;
2076*9880d681SAndroid Build Coastguard Worker Scale = 4;
2077*9880d681SAndroid Build Coastguard Worker isT2 = true;
2078*9880d681SAndroid Build Coastguard Worker } else if (Opcode == ARM::t2STRi8 || Opcode == ARM::t2STRi12) {
2079*9880d681SAndroid Build Coastguard Worker NewOpc = ARM::t2STRDi8;
2080*9880d681SAndroid Build Coastguard Worker Scale = 4;
2081*9880d681SAndroid Build Coastguard Worker isT2 = true;
2082*9880d681SAndroid Build Coastguard Worker } else {
2083*9880d681SAndroid Build Coastguard Worker return false;
2084*9880d681SAndroid Build Coastguard Worker }
2085*9880d681SAndroid Build Coastguard Worker
2086*9880d681SAndroid Build Coastguard Worker // Make sure the base address satisfies i64 ld / st alignment requirement.
2087*9880d681SAndroid Build Coastguard Worker // At the moment, we ignore the memoryoperand's value.
2088*9880d681SAndroid Build Coastguard Worker // If we want to use AliasAnalysis, we should check it accordingly.
2089*9880d681SAndroid Build Coastguard Worker if (!Op0->hasOneMemOperand() ||
2090*9880d681SAndroid Build Coastguard Worker (*Op0->memoperands_begin())->isVolatile())
2091*9880d681SAndroid Build Coastguard Worker return false;
2092*9880d681SAndroid Build Coastguard Worker
2093*9880d681SAndroid Build Coastguard Worker unsigned Align = (*Op0->memoperands_begin())->getAlignment();
2094*9880d681SAndroid Build Coastguard Worker const Function *Func = MF->getFunction();
2095*9880d681SAndroid Build Coastguard Worker unsigned ReqAlign = STI->hasV6Ops()
2096*9880d681SAndroid Build Coastguard Worker ? TD->getABITypeAlignment(Type::getInt64Ty(Func->getContext()))
2097*9880d681SAndroid Build Coastguard Worker : 8; // Pre-v6 need 8-byte align
2098*9880d681SAndroid Build Coastguard Worker if (Align < ReqAlign)
2099*9880d681SAndroid Build Coastguard Worker return false;
2100*9880d681SAndroid Build Coastguard Worker
2101*9880d681SAndroid Build Coastguard Worker // Then make sure the immediate offset fits.
2102*9880d681SAndroid Build Coastguard Worker int OffImm = getMemoryOpOffset(*Op0);
2103*9880d681SAndroid Build Coastguard Worker if (isT2) {
2104*9880d681SAndroid Build Coastguard Worker int Limit = (1 << 8) * Scale;
2105*9880d681SAndroid Build Coastguard Worker if (OffImm >= Limit || (OffImm <= -Limit) || (OffImm & (Scale-1)))
2106*9880d681SAndroid Build Coastguard Worker return false;
2107*9880d681SAndroid Build Coastguard Worker Offset = OffImm;
2108*9880d681SAndroid Build Coastguard Worker } else {
2109*9880d681SAndroid Build Coastguard Worker ARM_AM::AddrOpc AddSub = ARM_AM::add;
2110*9880d681SAndroid Build Coastguard Worker if (OffImm < 0) {
2111*9880d681SAndroid Build Coastguard Worker AddSub = ARM_AM::sub;
2112*9880d681SAndroid Build Coastguard Worker OffImm = - OffImm;
2113*9880d681SAndroid Build Coastguard Worker }
2114*9880d681SAndroid Build Coastguard Worker int Limit = (1 << 8) * Scale;
2115*9880d681SAndroid Build Coastguard Worker if (OffImm >= Limit || (OffImm & (Scale-1)))
2116*9880d681SAndroid Build Coastguard Worker return false;
2117*9880d681SAndroid Build Coastguard Worker Offset = ARM_AM::getAM3Opc(AddSub, OffImm);
2118*9880d681SAndroid Build Coastguard Worker }
2119*9880d681SAndroid Build Coastguard Worker FirstReg = Op0->getOperand(0).getReg();
2120*9880d681SAndroid Build Coastguard Worker SecondReg = Op1->getOperand(0).getReg();
2121*9880d681SAndroid Build Coastguard Worker if (FirstReg == SecondReg)
2122*9880d681SAndroid Build Coastguard Worker return false;
2123*9880d681SAndroid Build Coastguard Worker BaseReg = Op0->getOperand(1).getReg();
2124*9880d681SAndroid Build Coastguard Worker Pred = getInstrPredicate(*Op0, PredReg);
2125*9880d681SAndroid Build Coastguard Worker dl = Op0->getDebugLoc();
2126*9880d681SAndroid Build Coastguard Worker return true;
2127*9880d681SAndroid Build Coastguard Worker }
2128*9880d681SAndroid Build Coastguard Worker
RescheduleOps(MachineBasicBlock * MBB,SmallVectorImpl<MachineInstr * > & Ops,unsigned Base,bool isLd,DenseMap<MachineInstr *,unsigned> & MI2LocMap)2129*9880d681SAndroid Build Coastguard Worker bool ARMPreAllocLoadStoreOpt::RescheduleOps(MachineBasicBlock *MBB,
2130*9880d681SAndroid Build Coastguard Worker SmallVectorImpl<MachineInstr *> &Ops,
2131*9880d681SAndroid Build Coastguard Worker unsigned Base, bool isLd,
2132*9880d681SAndroid Build Coastguard Worker DenseMap<MachineInstr*, unsigned> &MI2LocMap) {
2133*9880d681SAndroid Build Coastguard Worker bool RetVal = false;
2134*9880d681SAndroid Build Coastguard Worker
2135*9880d681SAndroid Build Coastguard Worker // Sort by offset (in reverse order).
2136*9880d681SAndroid Build Coastguard Worker std::sort(Ops.begin(), Ops.end(),
2137*9880d681SAndroid Build Coastguard Worker [](const MachineInstr *LHS, const MachineInstr *RHS) {
2138*9880d681SAndroid Build Coastguard Worker int LOffset = getMemoryOpOffset(*LHS);
2139*9880d681SAndroid Build Coastguard Worker int ROffset = getMemoryOpOffset(*RHS);
2140*9880d681SAndroid Build Coastguard Worker assert(LHS == RHS || LOffset != ROffset);
2141*9880d681SAndroid Build Coastguard Worker return LOffset > ROffset;
2142*9880d681SAndroid Build Coastguard Worker });
2143*9880d681SAndroid Build Coastguard Worker
2144*9880d681SAndroid Build Coastguard Worker // The loads / stores of the same base are in order. Scan them from first to
2145*9880d681SAndroid Build Coastguard Worker // last and check for the following:
2146*9880d681SAndroid Build Coastguard Worker // 1. Any def of base.
2147*9880d681SAndroid Build Coastguard Worker // 2. Any gaps.
2148*9880d681SAndroid Build Coastguard Worker while (Ops.size() > 1) {
2149*9880d681SAndroid Build Coastguard Worker unsigned FirstLoc = ~0U;
2150*9880d681SAndroid Build Coastguard Worker unsigned LastLoc = 0;
2151*9880d681SAndroid Build Coastguard Worker MachineInstr *FirstOp = nullptr;
2152*9880d681SAndroid Build Coastguard Worker MachineInstr *LastOp = nullptr;
2153*9880d681SAndroid Build Coastguard Worker int LastOffset = 0;
2154*9880d681SAndroid Build Coastguard Worker unsigned LastOpcode = 0;
2155*9880d681SAndroid Build Coastguard Worker unsigned LastBytes = 0;
2156*9880d681SAndroid Build Coastguard Worker unsigned NumMove = 0;
2157*9880d681SAndroid Build Coastguard Worker for (int i = Ops.size() - 1; i >= 0; --i) {
2158*9880d681SAndroid Build Coastguard Worker MachineInstr *Op = Ops[i];
2159*9880d681SAndroid Build Coastguard Worker unsigned Loc = MI2LocMap[Op];
2160*9880d681SAndroid Build Coastguard Worker if (Loc <= FirstLoc) {
2161*9880d681SAndroid Build Coastguard Worker FirstLoc = Loc;
2162*9880d681SAndroid Build Coastguard Worker FirstOp = Op;
2163*9880d681SAndroid Build Coastguard Worker }
2164*9880d681SAndroid Build Coastguard Worker if (Loc >= LastLoc) {
2165*9880d681SAndroid Build Coastguard Worker LastLoc = Loc;
2166*9880d681SAndroid Build Coastguard Worker LastOp = Op;
2167*9880d681SAndroid Build Coastguard Worker }
2168*9880d681SAndroid Build Coastguard Worker
2169*9880d681SAndroid Build Coastguard Worker unsigned LSMOpcode
2170*9880d681SAndroid Build Coastguard Worker = getLoadStoreMultipleOpcode(Op->getOpcode(), ARM_AM::ia);
2171*9880d681SAndroid Build Coastguard Worker if (LastOpcode && LSMOpcode != LastOpcode)
2172*9880d681SAndroid Build Coastguard Worker break;
2173*9880d681SAndroid Build Coastguard Worker
2174*9880d681SAndroid Build Coastguard Worker int Offset = getMemoryOpOffset(*Op);
2175*9880d681SAndroid Build Coastguard Worker unsigned Bytes = getLSMultipleTransferSize(Op);
2176*9880d681SAndroid Build Coastguard Worker if (LastBytes) {
2177*9880d681SAndroid Build Coastguard Worker if (Bytes != LastBytes || Offset != (LastOffset + (int)Bytes))
2178*9880d681SAndroid Build Coastguard Worker break;
2179*9880d681SAndroid Build Coastguard Worker }
2180*9880d681SAndroid Build Coastguard Worker LastOffset = Offset;
2181*9880d681SAndroid Build Coastguard Worker LastBytes = Bytes;
2182*9880d681SAndroid Build Coastguard Worker LastOpcode = LSMOpcode;
2183*9880d681SAndroid Build Coastguard Worker if (++NumMove == 8) // FIXME: Tune this limit.
2184*9880d681SAndroid Build Coastguard Worker break;
2185*9880d681SAndroid Build Coastguard Worker }
2186*9880d681SAndroid Build Coastguard Worker
2187*9880d681SAndroid Build Coastguard Worker if (NumMove <= 1)
2188*9880d681SAndroid Build Coastguard Worker Ops.pop_back();
2189*9880d681SAndroid Build Coastguard Worker else {
2190*9880d681SAndroid Build Coastguard Worker SmallPtrSet<MachineInstr*, 4> MemOps;
2191*9880d681SAndroid Build Coastguard Worker SmallSet<unsigned, 4> MemRegs;
2192*9880d681SAndroid Build Coastguard Worker for (int i = NumMove-1; i >= 0; --i) {
2193*9880d681SAndroid Build Coastguard Worker MemOps.insert(Ops[i]);
2194*9880d681SAndroid Build Coastguard Worker MemRegs.insert(Ops[i]->getOperand(0).getReg());
2195*9880d681SAndroid Build Coastguard Worker }
2196*9880d681SAndroid Build Coastguard Worker
2197*9880d681SAndroid Build Coastguard Worker // Be conservative, if the instructions are too far apart, don't
2198*9880d681SAndroid Build Coastguard Worker // move them. We want to limit the increase of register pressure.
2199*9880d681SAndroid Build Coastguard Worker bool DoMove = (LastLoc - FirstLoc) <= NumMove*4; // FIXME: Tune this.
2200*9880d681SAndroid Build Coastguard Worker if (DoMove)
2201*9880d681SAndroid Build Coastguard Worker DoMove = IsSafeAndProfitableToMove(isLd, Base, FirstOp, LastOp,
2202*9880d681SAndroid Build Coastguard Worker MemOps, MemRegs, TRI);
2203*9880d681SAndroid Build Coastguard Worker if (!DoMove) {
2204*9880d681SAndroid Build Coastguard Worker for (unsigned i = 0; i != NumMove; ++i)
2205*9880d681SAndroid Build Coastguard Worker Ops.pop_back();
2206*9880d681SAndroid Build Coastguard Worker } else {
2207*9880d681SAndroid Build Coastguard Worker // This is the new location for the loads / stores.
2208*9880d681SAndroid Build Coastguard Worker MachineBasicBlock::iterator InsertPos = isLd ? FirstOp : LastOp;
2209*9880d681SAndroid Build Coastguard Worker while (InsertPos != MBB->end() &&
2210*9880d681SAndroid Build Coastguard Worker (MemOps.count(&*InsertPos) || InsertPos->isDebugValue()))
2211*9880d681SAndroid Build Coastguard Worker ++InsertPos;
2212*9880d681SAndroid Build Coastguard Worker
2213*9880d681SAndroid Build Coastguard Worker // If we are moving a pair of loads / stores, see if it makes sense
2214*9880d681SAndroid Build Coastguard Worker // to try to allocate a pair of registers that can form register pairs.
2215*9880d681SAndroid Build Coastguard Worker MachineInstr *Op0 = Ops.back();
2216*9880d681SAndroid Build Coastguard Worker MachineInstr *Op1 = Ops[Ops.size()-2];
2217*9880d681SAndroid Build Coastguard Worker unsigned FirstReg = 0, SecondReg = 0;
2218*9880d681SAndroid Build Coastguard Worker unsigned BaseReg = 0, PredReg = 0;
2219*9880d681SAndroid Build Coastguard Worker ARMCC::CondCodes Pred = ARMCC::AL;
2220*9880d681SAndroid Build Coastguard Worker bool isT2 = false;
2221*9880d681SAndroid Build Coastguard Worker unsigned NewOpc = 0;
2222*9880d681SAndroid Build Coastguard Worker int Offset = 0;
2223*9880d681SAndroid Build Coastguard Worker DebugLoc dl;
2224*9880d681SAndroid Build Coastguard Worker if (NumMove == 2 && CanFormLdStDWord(Op0, Op1, dl, NewOpc,
2225*9880d681SAndroid Build Coastguard Worker FirstReg, SecondReg, BaseReg,
2226*9880d681SAndroid Build Coastguard Worker Offset, PredReg, Pred, isT2)) {
2227*9880d681SAndroid Build Coastguard Worker Ops.pop_back();
2228*9880d681SAndroid Build Coastguard Worker Ops.pop_back();
2229*9880d681SAndroid Build Coastguard Worker
2230*9880d681SAndroid Build Coastguard Worker const MCInstrDesc &MCID = TII->get(NewOpc);
2231*9880d681SAndroid Build Coastguard Worker const TargetRegisterClass *TRC = TII->getRegClass(MCID, 0, TRI, *MF);
2232*9880d681SAndroid Build Coastguard Worker MRI->constrainRegClass(FirstReg, TRC);
2233*9880d681SAndroid Build Coastguard Worker MRI->constrainRegClass(SecondReg, TRC);
2234*9880d681SAndroid Build Coastguard Worker
2235*9880d681SAndroid Build Coastguard Worker // Form the pair instruction.
2236*9880d681SAndroid Build Coastguard Worker if (isLd) {
2237*9880d681SAndroid Build Coastguard Worker MachineInstrBuilder MIB = BuildMI(*MBB, InsertPos, dl, MCID)
2238*9880d681SAndroid Build Coastguard Worker .addReg(FirstReg, RegState::Define)
2239*9880d681SAndroid Build Coastguard Worker .addReg(SecondReg, RegState::Define)
2240*9880d681SAndroid Build Coastguard Worker .addReg(BaseReg);
2241*9880d681SAndroid Build Coastguard Worker // FIXME: We're converting from LDRi12 to an insn that still
2242*9880d681SAndroid Build Coastguard Worker // uses addrmode2, so we need an explicit offset reg. It should
2243*9880d681SAndroid Build Coastguard Worker // always by reg0 since we're transforming LDRi12s.
2244*9880d681SAndroid Build Coastguard Worker if (!isT2)
2245*9880d681SAndroid Build Coastguard Worker MIB.addReg(0);
2246*9880d681SAndroid Build Coastguard Worker MIB.addImm(Offset).addImm(Pred).addReg(PredReg);
2247*9880d681SAndroid Build Coastguard Worker MIB.setMemRefs(Op0->mergeMemRefsWith(*Op1));
2248*9880d681SAndroid Build Coastguard Worker DEBUG(dbgs() << "Formed " << *MIB << "\n");
2249*9880d681SAndroid Build Coastguard Worker ++NumLDRDFormed;
2250*9880d681SAndroid Build Coastguard Worker } else {
2251*9880d681SAndroid Build Coastguard Worker MachineInstrBuilder MIB = BuildMI(*MBB, InsertPos, dl, MCID)
2252*9880d681SAndroid Build Coastguard Worker .addReg(FirstReg)
2253*9880d681SAndroid Build Coastguard Worker .addReg(SecondReg)
2254*9880d681SAndroid Build Coastguard Worker .addReg(BaseReg);
2255*9880d681SAndroid Build Coastguard Worker // FIXME: We're converting from LDRi12 to an insn that still
2256*9880d681SAndroid Build Coastguard Worker // uses addrmode2, so we need an explicit offset reg. It should
2257*9880d681SAndroid Build Coastguard Worker // always by reg0 since we're transforming STRi12s.
2258*9880d681SAndroid Build Coastguard Worker if (!isT2)
2259*9880d681SAndroid Build Coastguard Worker MIB.addReg(0);
2260*9880d681SAndroid Build Coastguard Worker MIB.addImm(Offset).addImm(Pred).addReg(PredReg);
2261*9880d681SAndroid Build Coastguard Worker MIB.setMemRefs(Op0->mergeMemRefsWith(*Op1));
2262*9880d681SAndroid Build Coastguard Worker DEBUG(dbgs() << "Formed " << *MIB << "\n");
2263*9880d681SAndroid Build Coastguard Worker ++NumSTRDFormed;
2264*9880d681SAndroid Build Coastguard Worker }
2265*9880d681SAndroid Build Coastguard Worker MBB->erase(Op0);
2266*9880d681SAndroid Build Coastguard Worker MBB->erase(Op1);
2267*9880d681SAndroid Build Coastguard Worker
2268*9880d681SAndroid Build Coastguard Worker if (!isT2) {
2269*9880d681SAndroid Build Coastguard Worker // Add register allocation hints to form register pairs.
2270*9880d681SAndroid Build Coastguard Worker MRI->setRegAllocationHint(FirstReg, ARMRI::RegPairEven, SecondReg);
2271*9880d681SAndroid Build Coastguard Worker MRI->setRegAllocationHint(SecondReg, ARMRI::RegPairOdd, FirstReg);
2272*9880d681SAndroid Build Coastguard Worker }
2273*9880d681SAndroid Build Coastguard Worker } else {
2274*9880d681SAndroid Build Coastguard Worker for (unsigned i = 0; i != NumMove; ++i) {
2275*9880d681SAndroid Build Coastguard Worker MachineInstr *Op = Ops.back();
2276*9880d681SAndroid Build Coastguard Worker Ops.pop_back();
2277*9880d681SAndroid Build Coastguard Worker MBB->splice(InsertPos, MBB, Op);
2278*9880d681SAndroid Build Coastguard Worker }
2279*9880d681SAndroid Build Coastguard Worker }
2280*9880d681SAndroid Build Coastguard Worker
2281*9880d681SAndroid Build Coastguard Worker NumLdStMoved += NumMove;
2282*9880d681SAndroid Build Coastguard Worker RetVal = true;
2283*9880d681SAndroid Build Coastguard Worker }
2284*9880d681SAndroid Build Coastguard Worker }
2285*9880d681SAndroid Build Coastguard Worker }
2286*9880d681SAndroid Build Coastguard Worker
2287*9880d681SAndroid Build Coastguard Worker return RetVal;
2288*9880d681SAndroid Build Coastguard Worker }
2289*9880d681SAndroid Build Coastguard Worker
2290*9880d681SAndroid Build Coastguard Worker bool
RescheduleLoadStoreInstrs(MachineBasicBlock * MBB)2291*9880d681SAndroid Build Coastguard Worker ARMPreAllocLoadStoreOpt::RescheduleLoadStoreInstrs(MachineBasicBlock *MBB) {
2292*9880d681SAndroid Build Coastguard Worker bool RetVal = false;
2293*9880d681SAndroid Build Coastguard Worker
2294*9880d681SAndroid Build Coastguard Worker DenseMap<MachineInstr*, unsigned> MI2LocMap;
2295*9880d681SAndroid Build Coastguard Worker DenseMap<unsigned, SmallVector<MachineInstr*, 4> > Base2LdsMap;
2296*9880d681SAndroid Build Coastguard Worker DenseMap<unsigned, SmallVector<MachineInstr*, 4> > Base2StsMap;
2297*9880d681SAndroid Build Coastguard Worker SmallVector<unsigned, 4> LdBases;
2298*9880d681SAndroid Build Coastguard Worker SmallVector<unsigned, 4> StBases;
2299*9880d681SAndroid Build Coastguard Worker
2300*9880d681SAndroid Build Coastguard Worker unsigned Loc = 0;
2301*9880d681SAndroid Build Coastguard Worker MachineBasicBlock::iterator MBBI = MBB->begin();
2302*9880d681SAndroid Build Coastguard Worker MachineBasicBlock::iterator E = MBB->end();
2303*9880d681SAndroid Build Coastguard Worker while (MBBI != E) {
2304*9880d681SAndroid Build Coastguard Worker for (; MBBI != E; ++MBBI) {
2305*9880d681SAndroid Build Coastguard Worker MachineInstr &MI = *MBBI;
2306*9880d681SAndroid Build Coastguard Worker if (MI.isCall() || MI.isTerminator()) {
2307*9880d681SAndroid Build Coastguard Worker // Stop at barriers.
2308*9880d681SAndroid Build Coastguard Worker ++MBBI;
2309*9880d681SAndroid Build Coastguard Worker break;
2310*9880d681SAndroid Build Coastguard Worker }
2311*9880d681SAndroid Build Coastguard Worker
2312*9880d681SAndroid Build Coastguard Worker if (!MI.isDebugValue())
2313*9880d681SAndroid Build Coastguard Worker MI2LocMap[&MI] = ++Loc;
2314*9880d681SAndroid Build Coastguard Worker
2315*9880d681SAndroid Build Coastguard Worker if (!isMemoryOp(MI))
2316*9880d681SAndroid Build Coastguard Worker continue;
2317*9880d681SAndroid Build Coastguard Worker unsigned PredReg = 0;
2318*9880d681SAndroid Build Coastguard Worker if (getInstrPredicate(MI, PredReg) != ARMCC::AL)
2319*9880d681SAndroid Build Coastguard Worker continue;
2320*9880d681SAndroid Build Coastguard Worker
2321*9880d681SAndroid Build Coastguard Worker int Opc = MI.getOpcode();
2322*9880d681SAndroid Build Coastguard Worker bool isLd = isLoadSingle(Opc);
2323*9880d681SAndroid Build Coastguard Worker unsigned Base = MI.getOperand(1).getReg();
2324*9880d681SAndroid Build Coastguard Worker int Offset = getMemoryOpOffset(MI);
2325*9880d681SAndroid Build Coastguard Worker
2326*9880d681SAndroid Build Coastguard Worker bool StopHere = false;
2327*9880d681SAndroid Build Coastguard Worker if (isLd) {
2328*9880d681SAndroid Build Coastguard Worker DenseMap<unsigned, SmallVector<MachineInstr*, 4> >::iterator BI =
2329*9880d681SAndroid Build Coastguard Worker Base2LdsMap.find(Base);
2330*9880d681SAndroid Build Coastguard Worker if (BI != Base2LdsMap.end()) {
2331*9880d681SAndroid Build Coastguard Worker for (unsigned i = 0, e = BI->second.size(); i != e; ++i) {
2332*9880d681SAndroid Build Coastguard Worker if (Offset == getMemoryOpOffset(*BI->second[i])) {
2333*9880d681SAndroid Build Coastguard Worker StopHere = true;
2334*9880d681SAndroid Build Coastguard Worker break;
2335*9880d681SAndroid Build Coastguard Worker }
2336*9880d681SAndroid Build Coastguard Worker }
2337*9880d681SAndroid Build Coastguard Worker if (!StopHere)
2338*9880d681SAndroid Build Coastguard Worker BI->second.push_back(&MI);
2339*9880d681SAndroid Build Coastguard Worker } else {
2340*9880d681SAndroid Build Coastguard Worker Base2LdsMap[Base].push_back(&MI);
2341*9880d681SAndroid Build Coastguard Worker LdBases.push_back(Base);
2342*9880d681SAndroid Build Coastguard Worker }
2343*9880d681SAndroid Build Coastguard Worker } else {
2344*9880d681SAndroid Build Coastguard Worker DenseMap<unsigned, SmallVector<MachineInstr*, 4> >::iterator BI =
2345*9880d681SAndroid Build Coastguard Worker Base2StsMap.find(Base);
2346*9880d681SAndroid Build Coastguard Worker if (BI != Base2StsMap.end()) {
2347*9880d681SAndroid Build Coastguard Worker for (unsigned i = 0, e = BI->second.size(); i != e; ++i) {
2348*9880d681SAndroid Build Coastguard Worker if (Offset == getMemoryOpOffset(*BI->second[i])) {
2349*9880d681SAndroid Build Coastguard Worker StopHere = true;
2350*9880d681SAndroid Build Coastguard Worker break;
2351*9880d681SAndroid Build Coastguard Worker }
2352*9880d681SAndroid Build Coastguard Worker }
2353*9880d681SAndroid Build Coastguard Worker if (!StopHere)
2354*9880d681SAndroid Build Coastguard Worker BI->second.push_back(&MI);
2355*9880d681SAndroid Build Coastguard Worker } else {
2356*9880d681SAndroid Build Coastguard Worker Base2StsMap[Base].push_back(&MI);
2357*9880d681SAndroid Build Coastguard Worker StBases.push_back(Base);
2358*9880d681SAndroid Build Coastguard Worker }
2359*9880d681SAndroid Build Coastguard Worker }
2360*9880d681SAndroid Build Coastguard Worker
2361*9880d681SAndroid Build Coastguard Worker if (StopHere) {
2362*9880d681SAndroid Build Coastguard Worker // Found a duplicate (a base+offset combination that's seen earlier).
2363*9880d681SAndroid Build Coastguard Worker // Backtrack.
2364*9880d681SAndroid Build Coastguard Worker --Loc;
2365*9880d681SAndroid Build Coastguard Worker break;
2366*9880d681SAndroid Build Coastguard Worker }
2367*9880d681SAndroid Build Coastguard Worker }
2368*9880d681SAndroid Build Coastguard Worker
2369*9880d681SAndroid Build Coastguard Worker // Re-schedule loads.
2370*9880d681SAndroid Build Coastguard Worker for (unsigned i = 0, e = LdBases.size(); i != e; ++i) {
2371*9880d681SAndroid Build Coastguard Worker unsigned Base = LdBases[i];
2372*9880d681SAndroid Build Coastguard Worker SmallVectorImpl<MachineInstr *> &Lds = Base2LdsMap[Base];
2373*9880d681SAndroid Build Coastguard Worker if (Lds.size() > 1)
2374*9880d681SAndroid Build Coastguard Worker RetVal |= RescheduleOps(MBB, Lds, Base, true, MI2LocMap);
2375*9880d681SAndroid Build Coastguard Worker }
2376*9880d681SAndroid Build Coastguard Worker
2377*9880d681SAndroid Build Coastguard Worker // Re-schedule stores.
2378*9880d681SAndroid Build Coastguard Worker for (unsigned i = 0, e = StBases.size(); i != e; ++i) {
2379*9880d681SAndroid Build Coastguard Worker unsigned Base = StBases[i];
2380*9880d681SAndroid Build Coastguard Worker SmallVectorImpl<MachineInstr *> &Sts = Base2StsMap[Base];
2381*9880d681SAndroid Build Coastguard Worker if (Sts.size() > 1)
2382*9880d681SAndroid Build Coastguard Worker RetVal |= RescheduleOps(MBB, Sts, Base, false, MI2LocMap);
2383*9880d681SAndroid Build Coastguard Worker }
2384*9880d681SAndroid Build Coastguard Worker
2385*9880d681SAndroid Build Coastguard Worker if (MBBI != E) {
2386*9880d681SAndroid Build Coastguard Worker Base2LdsMap.clear();
2387*9880d681SAndroid Build Coastguard Worker Base2StsMap.clear();
2388*9880d681SAndroid Build Coastguard Worker LdBases.clear();
2389*9880d681SAndroid Build Coastguard Worker StBases.clear();
2390*9880d681SAndroid Build Coastguard Worker }
2391*9880d681SAndroid Build Coastguard Worker }
2392*9880d681SAndroid Build Coastguard Worker
2393*9880d681SAndroid Build Coastguard Worker return RetVal;
2394*9880d681SAndroid Build Coastguard Worker }
2395*9880d681SAndroid Build Coastguard Worker
2396*9880d681SAndroid Build Coastguard Worker
2397*9880d681SAndroid Build Coastguard Worker /// Returns an instance of the load / store optimization pass.
createARMLoadStoreOptimizationPass(bool PreAlloc)2398*9880d681SAndroid Build Coastguard Worker FunctionPass *llvm::createARMLoadStoreOptimizationPass(bool PreAlloc) {
2399*9880d681SAndroid Build Coastguard Worker if (PreAlloc)
2400*9880d681SAndroid Build Coastguard Worker return new ARMPreAllocLoadStoreOpt();
2401*9880d681SAndroid Build Coastguard Worker return new ARMLoadStoreOpt();
2402*9880d681SAndroid Build Coastguard Worker }
2403