1*9880d681SAndroid Build Coastguard Worker//===-- ARMInstrThumb.td - Thumb support for ARM -----------*- tablegen -*-===// 2*9880d681SAndroid Build Coastguard Worker// 3*9880d681SAndroid Build Coastguard Worker// The LLVM Compiler Infrastructure 4*9880d681SAndroid Build Coastguard Worker// 5*9880d681SAndroid Build Coastguard Worker// This file is distributed under the University of Illinois Open Source 6*9880d681SAndroid Build Coastguard Worker// License. See LICENSE.TXT for details. 7*9880d681SAndroid Build Coastguard Worker// 8*9880d681SAndroid Build Coastguard Worker//===----------------------------------------------------------------------===// 9*9880d681SAndroid Build Coastguard Worker// 10*9880d681SAndroid Build Coastguard Worker// This file describes the Thumb instruction set. 11*9880d681SAndroid Build Coastguard Worker// 12*9880d681SAndroid Build Coastguard Worker//===----------------------------------------------------------------------===// 13*9880d681SAndroid Build Coastguard Worker 14*9880d681SAndroid Build Coastguard Worker//===----------------------------------------------------------------------===// 15*9880d681SAndroid Build Coastguard Worker// Thumb specific DAG Nodes. 16*9880d681SAndroid Build Coastguard Worker// 17*9880d681SAndroid Build Coastguard Worker 18*9880d681SAndroid Build Coastguard Workerdef imm_sr_XFORM: SDNodeXForm<imm, [{ 19*9880d681SAndroid Build Coastguard Worker unsigned Imm = N->getZExtValue(); 20*9880d681SAndroid Build Coastguard Worker return CurDAG->getTargetConstant((Imm == 32 ? 0 : Imm), SDLoc(N), MVT::i32); 21*9880d681SAndroid Build Coastguard Worker}]>; 22*9880d681SAndroid Build Coastguard Workerdef ThumbSRImmAsmOperand: AsmOperandClass { let Name = "ImmThumbSR"; } 23*9880d681SAndroid Build Coastguard Workerdef imm_sr : Operand<i32>, PatLeaf<(imm), [{ 24*9880d681SAndroid Build Coastguard Worker uint64_t Imm = N->getZExtValue(); 25*9880d681SAndroid Build Coastguard Worker return Imm > 0 && Imm <= 32; 26*9880d681SAndroid Build Coastguard Worker}], imm_sr_XFORM> { 27*9880d681SAndroid Build Coastguard Worker let PrintMethod = "printThumbSRImm"; 28*9880d681SAndroid Build Coastguard Worker let ParserMatchClass = ThumbSRImmAsmOperand; 29*9880d681SAndroid Build Coastguard Worker} 30*9880d681SAndroid Build Coastguard Worker 31*9880d681SAndroid Build Coastguard Workerdef imm_comp_XFORM : SDNodeXForm<imm, [{ 32*9880d681SAndroid Build Coastguard Worker return CurDAG->getTargetConstant(~((uint32_t)N->getZExtValue()), SDLoc(N), 33*9880d681SAndroid Build Coastguard Worker MVT::i32); 34*9880d681SAndroid Build Coastguard Worker}]>; 35*9880d681SAndroid Build Coastguard Worker 36*9880d681SAndroid Build Coastguard Workerdef imm0_7_neg : PatLeaf<(i32 imm), [{ 37*9880d681SAndroid Build Coastguard Worker return (uint32_t)-N->getZExtValue() < 8; 38*9880d681SAndroid Build Coastguard Worker}], imm_neg_XFORM>; 39*9880d681SAndroid Build Coastguard Worker 40*9880d681SAndroid Build Coastguard Workerdef imm0_255_comp : PatLeaf<(i32 imm), [{ 41*9880d681SAndroid Build Coastguard Worker return ~((uint32_t)N->getZExtValue()) < 256; 42*9880d681SAndroid Build Coastguard Worker}]>; 43*9880d681SAndroid Build Coastguard Worker 44*9880d681SAndroid Build Coastguard Workerdef imm8_255 : ImmLeaf<i32, [{ 45*9880d681SAndroid Build Coastguard Worker return Imm >= 8 && Imm < 256; 46*9880d681SAndroid Build Coastguard Worker}]>; 47*9880d681SAndroid Build Coastguard Workerdef imm8_255_neg : PatLeaf<(i32 imm), [{ 48*9880d681SAndroid Build Coastguard Worker unsigned Val = -N->getZExtValue(); 49*9880d681SAndroid Build Coastguard Worker return Val >= 8 && Val < 256; 50*9880d681SAndroid Build Coastguard Worker}], imm_neg_XFORM>; 51*9880d681SAndroid Build Coastguard Worker 52*9880d681SAndroid Build Coastguard Worker// Break imm's up into two pieces: an immediate + a left shift. This uses 53*9880d681SAndroid Build Coastguard Worker// thumb_immshifted to match and thumb_immshifted_val and thumb_immshifted_shamt 54*9880d681SAndroid Build Coastguard Worker// to get the val/shift pieces. 55*9880d681SAndroid Build Coastguard Workerdef thumb_immshifted : PatLeaf<(imm), [{ 56*9880d681SAndroid Build Coastguard Worker return ARM_AM::isThumbImmShiftedVal((unsigned)N->getZExtValue()); 57*9880d681SAndroid Build Coastguard Worker}]>; 58*9880d681SAndroid Build Coastguard Worker 59*9880d681SAndroid Build Coastguard Workerdef thumb_immshifted_val : SDNodeXForm<imm, [{ 60*9880d681SAndroid Build Coastguard Worker unsigned V = ARM_AM::getThumbImmNonShiftedVal((unsigned)N->getZExtValue()); 61*9880d681SAndroid Build Coastguard Worker return CurDAG->getTargetConstant(V, SDLoc(N), MVT::i32); 62*9880d681SAndroid Build Coastguard Worker}]>; 63*9880d681SAndroid Build Coastguard Worker 64*9880d681SAndroid Build Coastguard Workerdef thumb_immshifted_shamt : SDNodeXForm<imm, [{ 65*9880d681SAndroid Build Coastguard Worker unsigned V = ARM_AM::getThumbImmValShift((unsigned)N->getZExtValue()); 66*9880d681SAndroid Build Coastguard Worker return CurDAG->getTargetConstant(V, SDLoc(N), MVT::i32); 67*9880d681SAndroid Build Coastguard Worker}]>; 68*9880d681SAndroid Build Coastguard Worker 69*9880d681SAndroid Build Coastguard Workerdef imm256_510 : ImmLeaf<i32, [{ 70*9880d681SAndroid Build Coastguard Worker return Imm >= 256 && Imm < 511; 71*9880d681SAndroid Build Coastguard Worker}]>; 72*9880d681SAndroid Build Coastguard Worker 73*9880d681SAndroid Build Coastguard Workerdef thumb_imm256_510_addend : SDNodeXForm<imm, [{ 74*9880d681SAndroid Build Coastguard Worker return CurDAG->getTargetConstant(N->getZExtValue() - 255, SDLoc(N), MVT::i32); 75*9880d681SAndroid Build Coastguard Worker}]>; 76*9880d681SAndroid Build Coastguard Worker 77*9880d681SAndroid Build Coastguard Worker// Scaled 4 immediate. 78*9880d681SAndroid Build Coastguard Workerdef t_imm0_1020s4_asmoperand: AsmOperandClass { let Name = "Imm0_1020s4"; } 79*9880d681SAndroid Build Coastguard Workerdef t_imm0_1020s4 : Operand<i32> { 80*9880d681SAndroid Build Coastguard Worker let PrintMethod = "printThumbS4ImmOperand"; 81*9880d681SAndroid Build Coastguard Worker let ParserMatchClass = t_imm0_1020s4_asmoperand; 82*9880d681SAndroid Build Coastguard Worker let OperandType = "OPERAND_IMMEDIATE"; 83*9880d681SAndroid Build Coastguard Worker} 84*9880d681SAndroid Build Coastguard Worker 85*9880d681SAndroid Build Coastguard Workerdef t_imm0_508s4_asmoperand: AsmOperandClass { let Name = "Imm0_508s4"; } 86*9880d681SAndroid Build Coastguard Workerdef t_imm0_508s4 : Operand<i32> { 87*9880d681SAndroid Build Coastguard Worker let PrintMethod = "printThumbS4ImmOperand"; 88*9880d681SAndroid Build Coastguard Worker let ParserMatchClass = t_imm0_508s4_asmoperand; 89*9880d681SAndroid Build Coastguard Worker let OperandType = "OPERAND_IMMEDIATE"; 90*9880d681SAndroid Build Coastguard Worker} 91*9880d681SAndroid Build Coastguard Worker// Alias use only, so no printer is necessary. 92*9880d681SAndroid Build Coastguard Workerdef t_imm0_508s4_neg_asmoperand: AsmOperandClass { let Name = "Imm0_508s4Neg"; } 93*9880d681SAndroid Build Coastguard Workerdef t_imm0_508s4_neg : Operand<i32> { 94*9880d681SAndroid Build Coastguard Worker let ParserMatchClass = t_imm0_508s4_neg_asmoperand; 95*9880d681SAndroid Build Coastguard Worker let OperandType = "OPERAND_IMMEDIATE"; 96*9880d681SAndroid Build Coastguard Worker} 97*9880d681SAndroid Build Coastguard Worker 98*9880d681SAndroid Build Coastguard Worker// Define Thumb specific addressing modes. 99*9880d681SAndroid Build Coastguard Worker 100*9880d681SAndroid Build Coastguard Worker// unsigned 8-bit, 2-scaled memory offset 101*9880d681SAndroid Build Coastguard Workerclass OperandUnsignedOffset_b8s2 : AsmOperandClass { 102*9880d681SAndroid Build Coastguard Worker let Name = "UnsignedOffset_b8s2"; 103*9880d681SAndroid Build Coastguard Worker let PredicateMethod = "isUnsignedOffset<8, 2>"; 104*9880d681SAndroid Build Coastguard Worker} 105*9880d681SAndroid Build Coastguard Worker 106*9880d681SAndroid Build Coastguard Workerdef UnsignedOffset_b8s2 : OperandUnsignedOffset_b8s2; 107*9880d681SAndroid Build Coastguard Worker 108*9880d681SAndroid Build Coastguard Worker// thumb style PC relative operand. signed, 8 bits magnitude, 109*9880d681SAndroid Build Coastguard Worker// two bits shift. can be represented as either [pc, #imm], #imm, 110*9880d681SAndroid Build Coastguard Worker// or relocatable expression... 111*9880d681SAndroid Build Coastguard Workerdef ThumbMemPC : AsmOperandClass { 112*9880d681SAndroid Build Coastguard Worker let Name = "ThumbMemPC"; 113*9880d681SAndroid Build Coastguard Worker} 114*9880d681SAndroid Build Coastguard Worker 115*9880d681SAndroid Build Coastguard Workerlet OperandType = "OPERAND_PCREL" in { 116*9880d681SAndroid Build Coastguard Workerdef t_brtarget : Operand<OtherVT> { 117*9880d681SAndroid Build Coastguard Worker let EncoderMethod = "getThumbBRTargetOpValue"; 118*9880d681SAndroid Build Coastguard Worker let DecoderMethod = "DecodeThumbBROperand"; 119*9880d681SAndroid Build Coastguard Worker} 120*9880d681SAndroid Build Coastguard Worker 121*9880d681SAndroid Build Coastguard Worker// ADR instruction labels. 122*9880d681SAndroid Build Coastguard Workerdef t_adrlabel : Operand<i32> { 123*9880d681SAndroid Build Coastguard Worker let EncoderMethod = "getThumbAdrLabelOpValue"; 124*9880d681SAndroid Build Coastguard Worker let PrintMethod = "printAdrLabelOperand<2>"; 125*9880d681SAndroid Build Coastguard Worker let ParserMatchClass = UnsignedOffset_b8s2; 126*9880d681SAndroid Build Coastguard Worker} 127*9880d681SAndroid Build Coastguard Worker 128*9880d681SAndroid Build Coastguard Worker 129*9880d681SAndroid Build Coastguard Workerdef thumb_br_target : Operand<OtherVT> { 130*9880d681SAndroid Build Coastguard Worker let ParserMatchClass = ThumbBranchTarget; 131*9880d681SAndroid Build Coastguard Worker let EncoderMethod = "getThumbBranchTargetOpValue"; 132*9880d681SAndroid Build Coastguard Worker let OperandType = "OPERAND_PCREL"; 133*9880d681SAndroid Build Coastguard Worker} 134*9880d681SAndroid Build Coastguard Worker 135*9880d681SAndroid Build Coastguard Workerdef thumb_bl_target : Operand<i32> { 136*9880d681SAndroid Build Coastguard Worker let ParserMatchClass = ThumbBranchTarget; 137*9880d681SAndroid Build Coastguard Worker let EncoderMethod = "getThumbBLTargetOpValue"; 138*9880d681SAndroid Build Coastguard Worker let DecoderMethod = "DecodeThumbBLTargetOperand"; 139*9880d681SAndroid Build Coastguard Worker} 140*9880d681SAndroid Build Coastguard Worker 141*9880d681SAndroid Build Coastguard Worker// Target for BLX *from* thumb mode. 142*9880d681SAndroid Build Coastguard Workerdef thumb_blx_target : Operand<i32> { 143*9880d681SAndroid Build Coastguard Worker let ParserMatchClass = ARMBranchTarget; 144*9880d681SAndroid Build Coastguard Worker let EncoderMethod = "getThumbBLXTargetOpValue"; 145*9880d681SAndroid Build Coastguard Worker let DecoderMethod = "DecodeThumbBLXOffset"; 146*9880d681SAndroid Build Coastguard Worker} 147*9880d681SAndroid Build Coastguard Worker 148*9880d681SAndroid Build Coastguard Workerdef thumb_bcc_target : Operand<OtherVT> { 149*9880d681SAndroid Build Coastguard Worker let ParserMatchClass = ThumbBranchTarget; 150*9880d681SAndroid Build Coastguard Worker let EncoderMethod = "getThumbBCCTargetOpValue"; 151*9880d681SAndroid Build Coastguard Worker let DecoderMethod = "DecodeThumbBCCTargetOperand"; 152*9880d681SAndroid Build Coastguard Worker} 153*9880d681SAndroid Build Coastguard Worker 154*9880d681SAndroid Build Coastguard Workerdef thumb_cb_target : Operand<OtherVT> { 155*9880d681SAndroid Build Coastguard Worker let ParserMatchClass = ThumbBranchTarget; 156*9880d681SAndroid Build Coastguard Worker let EncoderMethod = "getThumbCBTargetOpValue"; 157*9880d681SAndroid Build Coastguard Worker let DecoderMethod = "DecodeThumbCmpBROperand"; 158*9880d681SAndroid Build Coastguard Worker} 159*9880d681SAndroid Build Coastguard Worker 160*9880d681SAndroid Build Coastguard Worker// t_addrmode_pc := <label> => pc + imm8 * 4 161*9880d681SAndroid Build Coastguard Worker// 162*9880d681SAndroid Build Coastguard Workerdef t_addrmode_pc : MemOperand { 163*9880d681SAndroid Build Coastguard Worker let EncoderMethod = "getAddrModePCOpValue"; 164*9880d681SAndroid Build Coastguard Worker let DecoderMethod = "DecodeThumbAddrModePC"; 165*9880d681SAndroid Build Coastguard Worker let PrintMethod = "printThumbLdrLabelOperand"; 166*9880d681SAndroid Build Coastguard Worker let ParserMatchClass = ThumbMemPC; 167*9880d681SAndroid Build Coastguard Worker} 168*9880d681SAndroid Build Coastguard Worker} 169*9880d681SAndroid Build Coastguard Worker 170*9880d681SAndroid Build Coastguard Worker// t_addrmode_rr := reg + reg 171*9880d681SAndroid Build Coastguard Worker// 172*9880d681SAndroid Build Coastguard Workerdef t_addrmode_rr_asm_operand : AsmOperandClass { let Name = "MemThumbRR"; } 173*9880d681SAndroid Build Coastguard Workerdef t_addrmode_rr : MemOperand, 174*9880d681SAndroid Build Coastguard Worker ComplexPattern<i32, 2, "SelectThumbAddrModeRR", []> { 175*9880d681SAndroid Build Coastguard Worker let EncoderMethod = "getThumbAddrModeRegRegOpValue"; 176*9880d681SAndroid Build Coastguard Worker let PrintMethod = "printThumbAddrModeRROperand"; 177*9880d681SAndroid Build Coastguard Worker let DecoderMethod = "DecodeThumbAddrModeRR"; 178*9880d681SAndroid Build Coastguard Worker let ParserMatchClass = t_addrmode_rr_asm_operand; 179*9880d681SAndroid Build Coastguard Worker let MIOperandInfo = (ops tGPR:$base, tGPR:$offsreg); 180*9880d681SAndroid Build Coastguard Worker} 181*9880d681SAndroid Build Coastguard Worker 182*9880d681SAndroid Build Coastguard Worker// t_addrmode_rrs := reg + reg 183*9880d681SAndroid Build Coastguard Worker// 184*9880d681SAndroid Build Coastguard Worker// We use separate scaled versions because the Select* functions need 185*9880d681SAndroid Build Coastguard Worker// to explicitly check for a matching constant and return false here so that 186*9880d681SAndroid Build Coastguard Worker// the reg+imm forms will match instead. This is a horrible way to do that, 187*9880d681SAndroid Build Coastguard Worker// as it forces tight coupling between the methods, but it's how selectiondag 188*9880d681SAndroid Build Coastguard Worker// currently works. 189*9880d681SAndroid Build Coastguard Workerdef t_addrmode_rrs1 : MemOperand, 190*9880d681SAndroid Build Coastguard Worker ComplexPattern<i32, 2, "SelectThumbAddrModeRI5S1", []> { 191*9880d681SAndroid Build Coastguard Worker let EncoderMethod = "getThumbAddrModeRegRegOpValue"; 192*9880d681SAndroid Build Coastguard Worker let PrintMethod = "printThumbAddrModeRROperand"; 193*9880d681SAndroid Build Coastguard Worker let DecoderMethod = "DecodeThumbAddrModeRR"; 194*9880d681SAndroid Build Coastguard Worker let ParserMatchClass = t_addrmode_rr_asm_operand; 195*9880d681SAndroid Build Coastguard Worker let MIOperandInfo = (ops tGPR:$base, tGPR:$offsreg); 196*9880d681SAndroid Build Coastguard Worker} 197*9880d681SAndroid Build Coastguard Workerdef t_addrmode_rrs2 : MemOperand, 198*9880d681SAndroid Build Coastguard Worker ComplexPattern<i32, 2, "SelectThumbAddrModeRI5S2", []> { 199*9880d681SAndroid Build Coastguard Worker let EncoderMethod = "getThumbAddrModeRegRegOpValue"; 200*9880d681SAndroid Build Coastguard Worker let DecoderMethod = "DecodeThumbAddrModeRR"; 201*9880d681SAndroid Build Coastguard Worker let PrintMethod = "printThumbAddrModeRROperand"; 202*9880d681SAndroid Build Coastguard Worker let ParserMatchClass = t_addrmode_rr_asm_operand; 203*9880d681SAndroid Build Coastguard Worker let MIOperandInfo = (ops tGPR:$base, tGPR:$offsreg); 204*9880d681SAndroid Build Coastguard Worker} 205*9880d681SAndroid Build Coastguard Workerdef t_addrmode_rrs4 : MemOperand, 206*9880d681SAndroid Build Coastguard Worker ComplexPattern<i32, 2, "SelectThumbAddrModeRI5S4", []> { 207*9880d681SAndroid Build Coastguard Worker let EncoderMethod = "getThumbAddrModeRegRegOpValue"; 208*9880d681SAndroid Build Coastguard Worker let DecoderMethod = "DecodeThumbAddrModeRR"; 209*9880d681SAndroid Build Coastguard Worker let PrintMethod = "printThumbAddrModeRROperand"; 210*9880d681SAndroid Build Coastguard Worker let ParserMatchClass = t_addrmode_rr_asm_operand; 211*9880d681SAndroid Build Coastguard Worker let MIOperandInfo = (ops tGPR:$base, tGPR:$offsreg); 212*9880d681SAndroid Build Coastguard Worker} 213*9880d681SAndroid Build Coastguard Worker 214*9880d681SAndroid Build Coastguard Worker// t_addrmode_is4 := reg + imm5 * 4 215*9880d681SAndroid Build Coastguard Worker// 216*9880d681SAndroid Build Coastguard Workerdef t_addrmode_is4_asm_operand : AsmOperandClass { let Name = "MemThumbRIs4"; } 217*9880d681SAndroid Build Coastguard Workerdef t_addrmode_is4 : MemOperand, 218*9880d681SAndroid Build Coastguard Worker ComplexPattern<i32, 2, "SelectThumbAddrModeImm5S4", []> { 219*9880d681SAndroid Build Coastguard Worker let EncoderMethod = "getAddrModeISOpValue"; 220*9880d681SAndroid Build Coastguard Worker let DecoderMethod = "DecodeThumbAddrModeIS"; 221*9880d681SAndroid Build Coastguard Worker let PrintMethod = "printThumbAddrModeImm5S4Operand"; 222*9880d681SAndroid Build Coastguard Worker let ParserMatchClass = t_addrmode_is4_asm_operand; 223*9880d681SAndroid Build Coastguard Worker let MIOperandInfo = (ops tGPR:$base, i32imm:$offsimm); 224*9880d681SAndroid Build Coastguard Worker} 225*9880d681SAndroid Build Coastguard Worker 226*9880d681SAndroid Build Coastguard Worker// t_addrmode_is2 := reg + imm5 * 2 227*9880d681SAndroid Build Coastguard Worker// 228*9880d681SAndroid Build Coastguard Workerdef t_addrmode_is2_asm_operand : AsmOperandClass { let Name = "MemThumbRIs2"; } 229*9880d681SAndroid Build Coastguard Workerdef t_addrmode_is2 : MemOperand, 230*9880d681SAndroid Build Coastguard Worker ComplexPattern<i32, 2, "SelectThumbAddrModeImm5S2", []> { 231*9880d681SAndroid Build Coastguard Worker let EncoderMethod = "getAddrModeISOpValue"; 232*9880d681SAndroid Build Coastguard Worker let DecoderMethod = "DecodeThumbAddrModeIS"; 233*9880d681SAndroid Build Coastguard Worker let PrintMethod = "printThumbAddrModeImm5S2Operand"; 234*9880d681SAndroid Build Coastguard Worker let ParserMatchClass = t_addrmode_is2_asm_operand; 235*9880d681SAndroid Build Coastguard Worker let MIOperandInfo = (ops tGPR:$base, i32imm:$offsimm); 236*9880d681SAndroid Build Coastguard Worker} 237*9880d681SAndroid Build Coastguard Worker 238*9880d681SAndroid Build Coastguard Worker// t_addrmode_is1 := reg + imm5 239*9880d681SAndroid Build Coastguard Worker// 240*9880d681SAndroid Build Coastguard Workerdef t_addrmode_is1_asm_operand : AsmOperandClass { let Name = "MemThumbRIs1"; } 241*9880d681SAndroid Build Coastguard Workerdef t_addrmode_is1 : MemOperand, 242*9880d681SAndroid Build Coastguard Worker ComplexPattern<i32, 2, "SelectThumbAddrModeImm5S1", []> { 243*9880d681SAndroid Build Coastguard Worker let EncoderMethod = "getAddrModeISOpValue"; 244*9880d681SAndroid Build Coastguard Worker let DecoderMethod = "DecodeThumbAddrModeIS"; 245*9880d681SAndroid Build Coastguard Worker let PrintMethod = "printThumbAddrModeImm5S1Operand"; 246*9880d681SAndroid Build Coastguard Worker let ParserMatchClass = t_addrmode_is1_asm_operand; 247*9880d681SAndroid Build Coastguard Worker let MIOperandInfo = (ops tGPR:$base, i32imm:$offsimm); 248*9880d681SAndroid Build Coastguard Worker} 249*9880d681SAndroid Build Coastguard Worker 250*9880d681SAndroid Build Coastguard Worker// t_addrmode_sp := sp + imm8 * 4 251*9880d681SAndroid Build Coastguard Worker// 252*9880d681SAndroid Build Coastguard Worker// FIXME: This really shouldn't have an explicit SP operand at all. It should 253*9880d681SAndroid Build Coastguard Worker// be implicit, just like in the instruction encoding itself. 254*9880d681SAndroid Build Coastguard Workerdef t_addrmode_sp_asm_operand : AsmOperandClass { let Name = "MemThumbSPI"; } 255*9880d681SAndroid Build Coastguard Workerdef t_addrmode_sp : MemOperand, 256*9880d681SAndroid Build Coastguard Worker ComplexPattern<i32, 2, "SelectThumbAddrModeSP", []> { 257*9880d681SAndroid Build Coastguard Worker let EncoderMethod = "getAddrModeThumbSPOpValue"; 258*9880d681SAndroid Build Coastguard Worker let DecoderMethod = "DecodeThumbAddrModeSP"; 259*9880d681SAndroid Build Coastguard Worker let PrintMethod = "printThumbAddrModeSPOperand"; 260*9880d681SAndroid Build Coastguard Worker let ParserMatchClass = t_addrmode_sp_asm_operand; 261*9880d681SAndroid Build Coastguard Worker let MIOperandInfo = (ops GPR:$base, i32imm:$offsimm); 262*9880d681SAndroid Build Coastguard Worker} 263*9880d681SAndroid Build Coastguard Worker 264*9880d681SAndroid Build Coastguard Worker//===----------------------------------------------------------------------===// 265*9880d681SAndroid Build Coastguard Worker// Miscellaneous Instructions. 266*9880d681SAndroid Build Coastguard Worker// 267*9880d681SAndroid Build Coastguard Worker 268*9880d681SAndroid Build Coastguard Worker// FIXME: Marking these as hasSideEffects is necessary to prevent machine DCE 269*9880d681SAndroid Build Coastguard Worker// from removing one half of the matched pairs. That breaks PEI, which assumes 270*9880d681SAndroid Build Coastguard Worker// these will always be in pairs, and asserts if it finds otherwise. Better way? 271*9880d681SAndroid Build Coastguard Workerlet Defs = [SP], Uses = [SP], hasSideEffects = 1 in { 272*9880d681SAndroid Build Coastguard Workerdef tADJCALLSTACKUP : 273*9880d681SAndroid Build Coastguard Worker PseudoInst<(outs), (ins i32imm:$amt1, i32imm:$amt2), NoItinerary, 274*9880d681SAndroid Build Coastguard Worker [(ARMcallseq_end imm:$amt1, imm:$amt2)]>, 275*9880d681SAndroid Build Coastguard Worker Requires<[IsThumb, IsThumb1Only]>; 276*9880d681SAndroid Build Coastguard Worker 277*9880d681SAndroid Build Coastguard Workerdef tADJCALLSTACKDOWN : 278*9880d681SAndroid Build Coastguard Worker PseudoInst<(outs), (ins i32imm:$amt), NoItinerary, 279*9880d681SAndroid Build Coastguard Worker [(ARMcallseq_start imm:$amt)]>, 280*9880d681SAndroid Build Coastguard Worker Requires<[IsThumb, IsThumb1Only]>; 281*9880d681SAndroid Build Coastguard Worker} 282*9880d681SAndroid Build Coastguard Worker 283*9880d681SAndroid Build Coastguard Workerclass T1SystemEncoding<bits<8> opc> 284*9880d681SAndroid Build Coastguard Worker : T1Encoding<0b101111> { 285*9880d681SAndroid Build Coastguard Worker let Inst{9-8} = 0b11; 286*9880d681SAndroid Build Coastguard Worker let Inst{7-0} = opc; 287*9880d681SAndroid Build Coastguard Worker} 288*9880d681SAndroid Build Coastguard Worker 289*9880d681SAndroid Build Coastguard Workerdef tHINT : T1pI<(outs), (ins imm0_15:$imm), NoItinerary, "hint", "\t$imm", 290*9880d681SAndroid Build Coastguard Worker [(int_arm_hint imm0_15:$imm)]>, 291*9880d681SAndroid Build Coastguard Worker T1SystemEncoding<0x00>, 292*9880d681SAndroid Build Coastguard Worker Requires<[IsThumb, HasV6M]> { 293*9880d681SAndroid Build Coastguard Worker bits<4> imm; 294*9880d681SAndroid Build Coastguard Worker let Inst{7-4} = imm; 295*9880d681SAndroid Build Coastguard Worker} 296*9880d681SAndroid Build Coastguard Worker 297*9880d681SAndroid Build Coastguard Worker// Note: When EmitPriority == 1, the alias will be used for printing 298*9880d681SAndroid Build Coastguard Workerclass tHintAlias<string Asm, dag Result, bit EmitPriority = 0> : tInstAlias<Asm, Result, EmitPriority> { 299*9880d681SAndroid Build Coastguard Worker let Predicates = [IsThumb, HasV6M]; 300*9880d681SAndroid Build Coastguard Worker} 301*9880d681SAndroid Build Coastguard Worker 302*9880d681SAndroid Build Coastguard Workerdef : tHintAlias<"nop$p", (tHINT 0, pred:$p), 1>; // A8.6.110 303*9880d681SAndroid Build Coastguard Workerdef : tHintAlias<"yield$p", (tHINT 1, pred:$p), 1>; // A8.6.410 304*9880d681SAndroid Build Coastguard Workerdef : tHintAlias<"wfe$p", (tHINT 2, pred:$p), 1>; // A8.6.408 305*9880d681SAndroid Build Coastguard Workerdef : tHintAlias<"wfi$p", (tHINT 3, pred:$p), 1>; // A8.6.409 306*9880d681SAndroid Build Coastguard Workerdef : tHintAlias<"sev$p", (tHINT 4, pred:$p), 1>; // A8.6.157 307*9880d681SAndroid Build Coastguard Workerdef : tInstAlias<"sevl$p", (tHINT 5, pred:$p), 1> { 308*9880d681SAndroid Build Coastguard Worker let Predicates = [IsThumb2, HasV8]; 309*9880d681SAndroid Build Coastguard Worker} 310*9880d681SAndroid Build Coastguard Worker 311*9880d681SAndroid Build Coastguard Worker// The imm operand $val can be used by a debugger to store more information 312*9880d681SAndroid Build Coastguard Worker// about the breakpoint. 313*9880d681SAndroid Build Coastguard Workerdef tBKPT : T1I<(outs), (ins imm0_255:$val), NoItinerary, "bkpt\t$val", 314*9880d681SAndroid Build Coastguard Worker []>, 315*9880d681SAndroid Build Coastguard Worker T1Encoding<0b101111> { 316*9880d681SAndroid Build Coastguard Worker let Inst{9-8} = 0b10; 317*9880d681SAndroid Build Coastguard Worker // A8.6.22 318*9880d681SAndroid Build Coastguard Worker bits<8> val; 319*9880d681SAndroid Build Coastguard Worker let Inst{7-0} = val; 320*9880d681SAndroid Build Coastguard Worker} 321*9880d681SAndroid Build Coastguard Worker// default immediate for breakpoint mnemonic 322*9880d681SAndroid Build Coastguard Workerdef : InstAlias<"bkpt", (tBKPT 0), 0>, Requires<[IsThumb]>; 323*9880d681SAndroid Build Coastguard Worker 324*9880d681SAndroid Build Coastguard Workerdef tHLT : T1I<(outs), (ins imm0_63:$val), NoItinerary, "hlt\t$val", 325*9880d681SAndroid Build Coastguard Worker []>, T1Encoding<0b101110>, Requires<[IsThumb, HasV8]> { 326*9880d681SAndroid Build Coastguard Worker let Inst{9-6} = 0b1010; 327*9880d681SAndroid Build Coastguard Worker bits<6> val; 328*9880d681SAndroid Build Coastguard Worker let Inst{5-0} = val; 329*9880d681SAndroid Build Coastguard Worker} 330*9880d681SAndroid Build Coastguard Worker 331*9880d681SAndroid Build Coastguard Workerdef tSETEND : T1I<(outs), (ins setend_op:$end), NoItinerary, "setend\t$end", 332*9880d681SAndroid Build Coastguard Worker []>, T1Encoding<0b101101>, Requires<[IsNotMClass]>, Deprecated<HasV8Ops> { 333*9880d681SAndroid Build Coastguard Worker bits<1> end; 334*9880d681SAndroid Build Coastguard Worker // A8.6.156 335*9880d681SAndroid Build Coastguard Worker let Inst{9-5} = 0b10010; 336*9880d681SAndroid Build Coastguard Worker let Inst{4} = 1; 337*9880d681SAndroid Build Coastguard Worker let Inst{3} = end; 338*9880d681SAndroid Build Coastguard Worker let Inst{2-0} = 0b000; 339*9880d681SAndroid Build Coastguard Worker} 340*9880d681SAndroid Build Coastguard Worker 341*9880d681SAndroid Build Coastguard Worker// Change Processor State is a system instruction -- for disassembly only. 342*9880d681SAndroid Build Coastguard Workerdef tCPS : T1I<(outs), (ins imod_op:$imod, iflags_op:$iflags), 343*9880d681SAndroid Build Coastguard Worker NoItinerary, "cps$imod $iflags", []>, 344*9880d681SAndroid Build Coastguard Worker T1Misc<0b0110011> { 345*9880d681SAndroid Build Coastguard Worker // A8.6.38 & B6.1.1 346*9880d681SAndroid Build Coastguard Worker bit imod; 347*9880d681SAndroid Build Coastguard Worker bits<3> iflags; 348*9880d681SAndroid Build Coastguard Worker 349*9880d681SAndroid Build Coastguard Worker let Inst{4} = imod; 350*9880d681SAndroid Build Coastguard Worker let Inst{3} = 0; 351*9880d681SAndroid Build Coastguard Worker let Inst{2-0} = iflags; 352*9880d681SAndroid Build Coastguard Worker let DecoderMethod = "DecodeThumbCPS"; 353*9880d681SAndroid Build Coastguard Worker} 354*9880d681SAndroid Build Coastguard Worker 355*9880d681SAndroid Build Coastguard Worker// For both thumb1 and thumb2. 356*9880d681SAndroid Build Coastguard Workerlet isNotDuplicable = 1, isCodeGenOnly = 1 in 357*9880d681SAndroid Build Coastguard Workerdef tPICADD : TIt<(outs GPR:$dst), (ins GPR:$lhs, pclabel:$cp), IIC_iALUr, "", 358*9880d681SAndroid Build Coastguard Worker [(set GPR:$dst, (ARMpic_add GPR:$lhs, imm:$cp))]>, 359*9880d681SAndroid Build Coastguard Worker T1Special<{0,0,?,?}>, Sched<[WriteALU]> { 360*9880d681SAndroid Build Coastguard Worker // A8.6.6 361*9880d681SAndroid Build Coastguard Worker bits<3> dst; 362*9880d681SAndroid Build Coastguard Worker let Inst{6-3} = 0b1111; // Rm = pc 363*9880d681SAndroid Build Coastguard Worker let Inst{2-0} = dst; 364*9880d681SAndroid Build Coastguard Worker} 365*9880d681SAndroid Build Coastguard Worker 366*9880d681SAndroid Build Coastguard Worker// ADD <Rd>, sp, #<imm8> 367*9880d681SAndroid Build Coastguard Worker// FIXME: This should not be marked as having side effects, and it should be 368*9880d681SAndroid Build Coastguard Worker// rematerializable. Clearing the side effect bit causes miscompilations, 369*9880d681SAndroid Build Coastguard Worker// probably because the instruction can be moved around. 370*9880d681SAndroid Build Coastguard Workerdef tADDrSPi : T1pI<(outs tGPR:$dst), (ins GPRsp:$sp, t_imm0_1020s4:$imm), 371*9880d681SAndroid Build Coastguard Worker IIC_iALUi, "add", "\t$dst, $sp, $imm", []>, 372*9880d681SAndroid Build Coastguard Worker T1Encoding<{1,0,1,0,1,?}>, Sched<[WriteALU]> { 373*9880d681SAndroid Build Coastguard Worker // A6.2 & A8.6.8 374*9880d681SAndroid Build Coastguard Worker bits<3> dst; 375*9880d681SAndroid Build Coastguard Worker bits<8> imm; 376*9880d681SAndroid Build Coastguard Worker let Inst{10-8} = dst; 377*9880d681SAndroid Build Coastguard Worker let Inst{7-0} = imm; 378*9880d681SAndroid Build Coastguard Worker let DecoderMethod = "DecodeThumbAddSpecialReg"; 379*9880d681SAndroid Build Coastguard Worker} 380*9880d681SAndroid Build Coastguard Worker 381*9880d681SAndroid Build Coastguard Worker// Thumb1 frame lowering is rather fragile, we hope to be able to use 382*9880d681SAndroid Build Coastguard Worker// tADDrSPi, but we may need to insert a sequence that clobbers CPSR. 383*9880d681SAndroid Build Coastguard Workerdef tADDframe : PseudoInst<(outs tGPR:$dst), (ins i32imm:$base, i32imm:$offset), 384*9880d681SAndroid Build Coastguard Worker NoItinerary, []>, 385*9880d681SAndroid Build Coastguard Worker Requires<[IsThumb, IsThumb1Only]> { 386*9880d681SAndroid Build Coastguard Worker let Defs = [CPSR]; 387*9880d681SAndroid Build Coastguard Worker} 388*9880d681SAndroid Build Coastguard Worker 389*9880d681SAndroid Build Coastguard Worker// ADD sp, sp, #<imm7> 390*9880d681SAndroid Build Coastguard Workerdef tADDspi : T1pIt<(outs GPRsp:$Rdn), (ins GPRsp:$Rn, t_imm0_508s4:$imm), 391*9880d681SAndroid Build Coastguard Worker IIC_iALUi, "add", "\t$Rdn, $imm", []>, 392*9880d681SAndroid Build Coastguard Worker T1Misc<{0,0,0,0,0,?,?}>, Sched<[WriteALU]> { 393*9880d681SAndroid Build Coastguard Worker // A6.2.5 & A8.6.8 394*9880d681SAndroid Build Coastguard Worker bits<7> imm; 395*9880d681SAndroid Build Coastguard Worker let Inst{6-0} = imm; 396*9880d681SAndroid Build Coastguard Worker let DecoderMethod = "DecodeThumbAddSPImm"; 397*9880d681SAndroid Build Coastguard Worker} 398*9880d681SAndroid Build Coastguard Worker 399*9880d681SAndroid Build Coastguard Worker// SUB sp, sp, #<imm7> 400*9880d681SAndroid Build Coastguard Worker// FIXME: The encoding and the ASM string don't match up. 401*9880d681SAndroid Build Coastguard Workerdef tSUBspi : T1pIt<(outs GPRsp:$Rdn), (ins GPRsp:$Rn, t_imm0_508s4:$imm), 402*9880d681SAndroid Build Coastguard Worker IIC_iALUi, "sub", "\t$Rdn, $imm", []>, 403*9880d681SAndroid Build Coastguard Worker T1Misc<{0,0,0,0,1,?,?}>, Sched<[WriteALU]> { 404*9880d681SAndroid Build Coastguard Worker // A6.2.5 & A8.6.214 405*9880d681SAndroid Build Coastguard Worker bits<7> imm; 406*9880d681SAndroid Build Coastguard Worker let Inst{6-0} = imm; 407*9880d681SAndroid Build Coastguard Worker let DecoderMethod = "DecodeThumbAddSPImm"; 408*9880d681SAndroid Build Coastguard Worker} 409*9880d681SAndroid Build Coastguard Worker 410*9880d681SAndroid Build Coastguard Workerdef : tInstAlias<"add${p} sp, $imm", 411*9880d681SAndroid Build Coastguard Worker (tSUBspi SP, t_imm0_508s4_neg:$imm, pred:$p)>; 412*9880d681SAndroid Build Coastguard Workerdef : tInstAlias<"add${p} sp, sp, $imm", 413*9880d681SAndroid Build Coastguard Worker (tSUBspi SP, t_imm0_508s4_neg:$imm, pred:$p)>; 414*9880d681SAndroid Build Coastguard Worker 415*9880d681SAndroid Build Coastguard Worker// Can optionally specify SP as a three operand instruction. 416*9880d681SAndroid Build Coastguard Workerdef : tInstAlias<"add${p} sp, sp, $imm", 417*9880d681SAndroid Build Coastguard Worker (tADDspi SP, t_imm0_508s4:$imm, pred:$p)>; 418*9880d681SAndroid Build Coastguard Workerdef : tInstAlias<"sub${p} sp, sp, $imm", 419*9880d681SAndroid Build Coastguard Worker (tSUBspi SP, t_imm0_508s4:$imm, pred:$p)>; 420*9880d681SAndroid Build Coastguard Worker 421*9880d681SAndroid Build Coastguard Worker// ADD <Rm>, sp 422*9880d681SAndroid Build Coastguard Workerdef tADDrSP : T1pI<(outs GPR:$Rdn), (ins GPRsp:$sp, GPR:$Rn), IIC_iALUr, 423*9880d681SAndroid Build Coastguard Worker "add", "\t$Rdn, $sp, $Rn", []>, 424*9880d681SAndroid Build Coastguard Worker T1Special<{0,0,?,?}>, Sched<[WriteALU]> { 425*9880d681SAndroid Build Coastguard Worker // A8.6.9 Encoding T1 426*9880d681SAndroid Build Coastguard Worker bits<4> Rdn; 427*9880d681SAndroid Build Coastguard Worker let Inst{7} = Rdn{3}; 428*9880d681SAndroid Build Coastguard Worker let Inst{6-3} = 0b1101; 429*9880d681SAndroid Build Coastguard Worker let Inst{2-0} = Rdn{2-0}; 430*9880d681SAndroid Build Coastguard Worker let DecoderMethod = "DecodeThumbAddSPReg"; 431*9880d681SAndroid Build Coastguard Worker} 432*9880d681SAndroid Build Coastguard Worker 433*9880d681SAndroid Build Coastguard Worker// ADD sp, <Rm> 434*9880d681SAndroid Build Coastguard Workerdef tADDspr : T1pIt<(outs GPRsp:$Rdn), (ins GPRsp:$Rn, GPR:$Rm), IIC_iALUr, 435*9880d681SAndroid Build Coastguard Worker "add", "\t$Rdn, $Rm", []>, 436*9880d681SAndroid Build Coastguard Worker T1Special<{0,0,?,?}>, Sched<[WriteALU]> { 437*9880d681SAndroid Build Coastguard Worker // A8.6.9 Encoding T2 438*9880d681SAndroid Build Coastguard Worker bits<4> Rm; 439*9880d681SAndroid Build Coastguard Worker let Inst{7} = 1; 440*9880d681SAndroid Build Coastguard Worker let Inst{6-3} = Rm; 441*9880d681SAndroid Build Coastguard Worker let Inst{2-0} = 0b101; 442*9880d681SAndroid Build Coastguard Worker let DecoderMethod = "DecodeThumbAddSPReg"; 443*9880d681SAndroid Build Coastguard Worker} 444*9880d681SAndroid Build Coastguard Worker 445*9880d681SAndroid Build Coastguard Worker//===----------------------------------------------------------------------===// 446*9880d681SAndroid Build Coastguard Worker// Control Flow Instructions. 447*9880d681SAndroid Build Coastguard Worker// 448*9880d681SAndroid Build Coastguard Worker 449*9880d681SAndroid Build Coastguard Worker// Indirect branches 450*9880d681SAndroid Build Coastguard Workerlet isBranch = 1, isTerminator = 1, isBarrier = 1, isIndirectBranch = 1 in { 451*9880d681SAndroid Build Coastguard Worker def tBX : TI<(outs), (ins GPR:$Rm, pred:$p), IIC_Br, "bx${p}\t$Rm", []>, 452*9880d681SAndroid Build Coastguard Worker T1Special<{1,1,0,?}>, Sched<[WriteBr]> { 453*9880d681SAndroid Build Coastguard Worker // A6.2.3 & A8.6.25 454*9880d681SAndroid Build Coastguard Worker bits<4> Rm; 455*9880d681SAndroid Build Coastguard Worker let Inst{6-3} = Rm; 456*9880d681SAndroid Build Coastguard Worker let Inst{2-0} = 0b000; 457*9880d681SAndroid Build Coastguard Worker let Unpredictable{2-0} = 0b111; 458*9880d681SAndroid Build Coastguard Worker } 459*9880d681SAndroid Build Coastguard Worker def tBXNS : TI<(outs), (ins GPR:$Rm, pred:$p), IIC_Br, "bxns${p}\t$Rm", []>, 460*9880d681SAndroid Build Coastguard Worker Requires<[IsThumb, Has8MSecExt]>, 461*9880d681SAndroid Build Coastguard Worker T1Special<{1,1,0,?}>, Sched<[WriteBr]> { 462*9880d681SAndroid Build Coastguard Worker bits<4> Rm; 463*9880d681SAndroid Build Coastguard Worker let Inst{6-3} = Rm; 464*9880d681SAndroid Build Coastguard Worker let Inst{2-0} = 0b100; 465*9880d681SAndroid Build Coastguard Worker let Unpredictable{1-0} = 0b11; 466*9880d681SAndroid Build Coastguard Worker } 467*9880d681SAndroid Build Coastguard Worker} 468*9880d681SAndroid Build Coastguard Worker 469*9880d681SAndroid Build Coastguard Workerlet isReturn = 1, isTerminator = 1, isBarrier = 1 in { 470*9880d681SAndroid Build Coastguard Worker def tBX_RET : tPseudoExpand<(outs), (ins pred:$p), 2, IIC_Br, 471*9880d681SAndroid Build Coastguard Worker [(ARMretflag)], (tBX LR, pred:$p)>, Sched<[WriteBr]>; 472*9880d681SAndroid Build Coastguard Worker 473*9880d681SAndroid Build Coastguard Worker // Alternative return instruction used by vararg functions. 474*9880d681SAndroid Build Coastguard Worker def tBX_RET_vararg : tPseudoExpand<(outs), (ins tGPR:$Rm, pred:$p), 475*9880d681SAndroid Build Coastguard Worker 2, IIC_Br, [], 476*9880d681SAndroid Build Coastguard Worker (tBX GPR:$Rm, pred:$p)>, Sched<[WriteBr]>; 477*9880d681SAndroid Build Coastguard Worker} 478*9880d681SAndroid Build Coastguard Worker 479*9880d681SAndroid Build Coastguard Worker// All calls clobber the non-callee saved registers. SP is marked as a use to 480*9880d681SAndroid Build Coastguard Worker// prevent stack-pointer assignments that appear immediately before calls from 481*9880d681SAndroid Build Coastguard Worker// potentially appearing dead. 482*9880d681SAndroid Build Coastguard Workerlet isCall = 1, 483*9880d681SAndroid Build Coastguard Worker Defs = [LR], Uses = [SP] in { 484*9880d681SAndroid Build Coastguard Worker // Also used for Thumb2 485*9880d681SAndroid Build Coastguard Worker def tBL : TIx2<0b11110, 0b11, 1, 486*9880d681SAndroid Build Coastguard Worker (outs), (ins pred:$p, thumb_bl_target:$func), IIC_Br, 487*9880d681SAndroid Build Coastguard Worker "bl${p}\t$func", 488*9880d681SAndroid Build Coastguard Worker [(ARMcall tglobaladdr:$func)]>, 489*9880d681SAndroid Build Coastguard Worker Requires<[IsThumb]>, Sched<[WriteBrL]> { 490*9880d681SAndroid Build Coastguard Worker bits<24> func; 491*9880d681SAndroid Build Coastguard Worker let Inst{26} = func{23}; 492*9880d681SAndroid Build Coastguard Worker let Inst{25-16} = func{20-11}; 493*9880d681SAndroid Build Coastguard Worker let Inst{13} = func{22}; 494*9880d681SAndroid Build Coastguard Worker let Inst{11} = func{21}; 495*9880d681SAndroid Build Coastguard Worker let Inst{10-0} = func{10-0}; 496*9880d681SAndroid Build Coastguard Worker } 497*9880d681SAndroid Build Coastguard Worker 498*9880d681SAndroid Build Coastguard Worker // ARMv5T and above, also used for Thumb2 499*9880d681SAndroid Build Coastguard Worker def tBLXi : TIx2<0b11110, 0b11, 0, 500*9880d681SAndroid Build Coastguard Worker (outs), (ins pred:$p, thumb_blx_target:$func), IIC_Br, 501*9880d681SAndroid Build Coastguard Worker "blx${p}\t$func", []>, 502*9880d681SAndroid Build Coastguard Worker Requires<[IsThumb, HasV5T, IsNotMClass]>, Sched<[WriteBrL]> { 503*9880d681SAndroid Build Coastguard Worker bits<24> func; 504*9880d681SAndroid Build Coastguard Worker let Inst{26} = func{23}; 505*9880d681SAndroid Build Coastguard Worker let Inst{25-16} = func{20-11}; 506*9880d681SAndroid Build Coastguard Worker let Inst{13} = func{22}; 507*9880d681SAndroid Build Coastguard Worker let Inst{11} = func{21}; 508*9880d681SAndroid Build Coastguard Worker let Inst{10-1} = func{10-1}; 509*9880d681SAndroid Build Coastguard Worker let Inst{0} = 0; // func{0} is assumed zero 510*9880d681SAndroid Build Coastguard Worker } 511*9880d681SAndroid Build Coastguard Worker 512*9880d681SAndroid Build Coastguard Worker // Also used for Thumb2 513*9880d681SAndroid Build Coastguard Worker def tBLXr : TI<(outs), (ins pred:$p, GPR:$func), IIC_Br, 514*9880d681SAndroid Build Coastguard Worker "blx${p}\t$func", 515*9880d681SAndroid Build Coastguard Worker [(ARMcall GPR:$func)]>, 516*9880d681SAndroid Build Coastguard Worker Requires<[IsThumb, HasV5T]>, 517*9880d681SAndroid Build Coastguard Worker T1Special<{1,1,1,?}>, Sched<[WriteBrL]> { // A6.2.3 & A8.6.24; 518*9880d681SAndroid Build Coastguard Worker bits<4> func; 519*9880d681SAndroid Build Coastguard Worker let Inst{6-3} = func; 520*9880d681SAndroid Build Coastguard Worker let Inst{2-0} = 0b000; 521*9880d681SAndroid Build Coastguard Worker } 522*9880d681SAndroid Build Coastguard Worker 523*9880d681SAndroid Build Coastguard Worker // ARMv8-M Security Extensions 524*9880d681SAndroid Build Coastguard Worker def tBLXNSr : TI<(outs), (ins pred:$p, GPRnopc:$func), IIC_Br, 525*9880d681SAndroid Build Coastguard Worker "blxns${p}\t$func", []>, 526*9880d681SAndroid Build Coastguard Worker Requires<[IsThumb, Has8MSecExt]>, 527*9880d681SAndroid Build Coastguard Worker T1Special<{1,1,1,?}>, Sched<[WriteBrL]> { 528*9880d681SAndroid Build Coastguard Worker bits<4> func; 529*9880d681SAndroid Build Coastguard Worker let Inst{6-3} = func; 530*9880d681SAndroid Build Coastguard Worker let Inst{2-0} = 0b100; 531*9880d681SAndroid Build Coastguard Worker let Unpredictable{1-0} = 0b11; 532*9880d681SAndroid Build Coastguard Worker } 533*9880d681SAndroid Build Coastguard Worker 534*9880d681SAndroid Build Coastguard Worker // ARMv4T 535*9880d681SAndroid Build Coastguard Worker def tBX_CALL : tPseudoInst<(outs), (ins tGPR:$func), 536*9880d681SAndroid Build Coastguard Worker 4, IIC_Br, 537*9880d681SAndroid Build Coastguard Worker [(ARMcall_nolink tGPR:$func)]>, 538*9880d681SAndroid Build Coastguard Worker Requires<[IsThumb, IsThumb1Only]>, Sched<[WriteBr]>; 539*9880d681SAndroid Build Coastguard Worker} 540*9880d681SAndroid Build Coastguard Worker 541*9880d681SAndroid Build Coastguard Workerlet isBranch = 1, isTerminator = 1, isBarrier = 1 in { 542*9880d681SAndroid Build Coastguard Worker let isPredicable = 1 in 543*9880d681SAndroid Build Coastguard Worker def tB : T1pI<(outs), (ins t_brtarget:$target), IIC_Br, 544*9880d681SAndroid Build Coastguard Worker "b", "\t$target", [(br bb:$target)]>, 545*9880d681SAndroid Build Coastguard Worker T1Encoding<{1,1,1,0,0,?}>, Sched<[WriteBr]> { 546*9880d681SAndroid Build Coastguard Worker bits<11> target; 547*9880d681SAndroid Build Coastguard Worker let Inst{10-0} = target; 548*9880d681SAndroid Build Coastguard Worker let AsmMatchConverter = "cvtThumbBranches"; 549*9880d681SAndroid Build Coastguard Worker } 550*9880d681SAndroid Build Coastguard Worker 551*9880d681SAndroid Build Coastguard Worker // Far jump 552*9880d681SAndroid Build Coastguard Worker // Just a pseudo for a tBL instruction. Needed to let regalloc know about 553*9880d681SAndroid Build Coastguard Worker // the clobber of LR. 554*9880d681SAndroid Build Coastguard Worker let Defs = [LR] in 555*9880d681SAndroid Build Coastguard Worker def tBfar : tPseudoExpand<(outs), (ins thumb_bl_target:$target, pred:$p), 556*9880d681SAndroid Build Coastguard Worker 4, IIC_Br, [], 557*9880d681SAndroid Build Coastguard Worker (tBL pred:$p, thumb_bl_target:$target)>, 558*9880d681SAndroid Build Coastguard Worker Sched<[WriteBrTbl]>; 559*9880d681SAndroid Build Coastguard Worker 560*9880d681SAndroid Build Coastguard Worker def tBR_JTr : tPseudoInst<(outs), 561*9880d681SAndroid Build Coastguard Worker (ins tGPR:$target, i32imm:$jt), 562*9880d681SAndroid Build Coastguard Worker 0, IIC_Br, 563*9880d681SAndroid Build Coastguard Worker [(ARMbrjt tGPR:$target, tjumptable:$jt)]>, 564*9880d681SAndroid Build Coastguard Worker Sched<[WriteBrTbl]> { 565*9880d681SAndroid Build Coastguard Worker let Size = 2; 566*9880d681SAndroid Build Coastguard Worker list<Predicate> Predicates = [IsThumb, IsThumb1Only]; 567*9880d681SAndroid Build Coastguard Worker } 568*9880d681SAndroid Build Coastguard Worker} 569*9880d681SAndroid Build Coastguard Worker 570*9880d681SAndroid Build Coastguard Worker// FIXME: should be able to write a pattern for ARMBrcond, but can't use 571*9880d681SAndroid Build Coastguard Worker// a two-value operand where a dag node expects two operands. :( 572*9880d681SAndroid Build Coastguard Workerlet isBranch = 1, isTerminator = 1 in 573*9880d681SAndroid Build Coastguard Worker def tBcc : T1I<(outs), (ins thumb_bcc_target:$target, pred:$p), IIC_Br, 574*9880d681SAndroid Build Coastguard Worker "b${p}\t$target", 575*9880d681SAndroid Build Coastguard Worker [/*(ARMbrcond bb:$target, imm:$cc)*/]>, 576*9880d681SAndroid Build Coastguard Worker T1BranchCond<{1,1,0,1}>, Sched<[WriteBr]> { 577*9880d681SAndroid Build Coastguard Worker bits<4> p; 578*9880d681SAndroid Build Coastguard Worker bits<8> target; 579*9880d681SAndroid Build Coastguard Worker let Inst{11-8} = p; 580*9880d681SAndroid Build Coastguard Worker let Inst{7-0} = target; 581*9880d681SAndroid Build Coastguard Worker let AsmMatchConverter = "cvtThumbBranches"; 582*9880d681SAndroid Build Coastguard Worker} 583*9880d681SAndroid Build Coastguard Worker 584*9880d681SAndroid Build Coastguard Worker 585*9880d681SAndroid Build Coastguard Worker// Tail calls 586*9880d681SAndroid Build Coastguard Workerlet isCall = 1, isTerminator = 1, isReturn = 1, isBarrier = 1 in { 587*9880d681SAndroid Build Coastguard Worker // IOS versions. 588*9880d681SAndroid Build Coastguard Worker let Uses = [SP] in { 589*9880d681SAndroid Build Coastguard Worker def tTAILJMPr : tPseudoExpand<(outs), (ins tcGPR:$dst), 590*9880d681SAndroid Build Coastguard Worker 4, IIC_Br, [], 591*9880d681SAndroid Build Coastguard Worker (tBX GPR:$dst, (ops 14, zero_reg))>, 592*9880d681SAndroid Build Coastguard Worker Requires<[IsThumb]>, Sched<[WriteBr]>; 593*9880d681SAndroid Build Coastguard Worker } 594*9880d681SAndroid Build Coastguard Worker // tTAILJMPd: MachO version uses a Thumb2 branch (no Thumb1 tail calls 595*9880d681SAndroid Build Coastguard Worker // on MachO), so it's in ARMInstrThumb2.td. 596*9880d681SAndroid Build Coastguard Worker // Non-MachO version: 597*9880d681SAndroid Build Coastguard Worker let Uses = [SP] in { 598*9880d681SAndroid Build Coastguard Worker def tTAILJMPdND : tPseudoExpand<(outs), 599*9880d681SAndroid Build Coastguard Worker (ins t_brtarget:$dst, pred:$p), 600*9880d681SAndroid Build Coastguard Worker 4, IIC_Br, [], 601*9880d681SAndroid Build Coastguard Worker (tB t_brtarget:$dst, pred:$p)>, 602*9880d681SAndroid Build Coastguard Worker Requires<[IsThumb, IsNotMachO]>, Sched<[WriteBr]>; 603*9880d681SAndroid Build Coastguard Worker } 604*9880d681SAndroid Build Coastguard Worker} 605*9880d681SAndroid Build Coastguard Worker 606*9880d681SAndroid Build Coastguard Worker 607*9880d681SAndroid Build Coastguard Worker// A8.6.218 Supervisor Call (Software Interrupt) 608*9880d681SAndroid Build Coastguard Worker// A8.6.16 B: Encoding T1 609*9880d681SAndroid Build Coastguard Worker// If Inst{11-8} == 0b1111 then SEE SVC 610*9880d681SAndroid Build Coastguard Workerlet isCall = 1, Uses = [SP] in 611*9880d681SAndroid Build Coastguard Workerdef tSVC : T1pI<(outs), (ins imm0_255:$imm), IIC_Br, 612*9880d681SAndroid Build Coastguard Worker "svc", "\t$imm", []>, Encoding16, Sched<[WriteBr]> { 613*9880d681SAndroid Build Coastguard Worker bits<8> imm; 614*9880d681SAndroid Build Coastguard Worker let Inst{15-12} = 0b1101; 615*9880d681SAndroid Build Coastguard Worker let Inst{11-8} = 0b1111; 616*9880d681SAndroid Build Coastguard Worker let Inst{7-0} = imm; 617*9880d681SAndroid Build Coastguard Worker} 618*9880d681SAndroid Build Coastguard Worker 619*9880d681SAndroid Build Coastguard Worker// The assembler uses 0xDEFE for a trap instruction. 620*9880d681SAndroid Build Coastguard Workerlet isBarrier = 1, isTerminator = 1 in 621*9880d681SAndroid Build Coastguard Workerdef tTRAP : TI<(outs), (ins), IIC_Br, 622*9880d681SAndroid Build Coastguard Worker "trap", [(trap)]>, Encoding16, Sched<[WriteBr]> { 623*9880d681SAndroid Build Coastguard Worker let Inst = 0xdefe; 624*9880d681SAndroid Build Coastguard Worker} 625*9880d681SAndroid Build Coastguard Worker 626*9880d681SAndroid Build Coastguard Worker//===----------------------------------------------------------------------===// 627*9880d681SAndroid Build Coastguard Worker// Load Store Instructions. 628*9880d681SAndroid Build Coastguard Worker// 629*9880d681SAndroid Build Coastguard Worker 630*9880d681SAndroid Build Coastguard Worker// PC-relative loads need to be matched first as constant pool accesses need to 631*9880d681SAndroid Build Coastguard Worker// always be PC-relative. We do this using AddedComplexity, as the pattern is 632*9880d681SAndroid Build Coastguard Worker// simpler than the patterns of the other load instructions. 633*9880d681SAndroid Build Coastguard Workerlet canFoldAsLoad = 1, isReMaterializable = 1, AddedComplexity = 10 in 634*9880d681SAndroid Build Coastguard Workerdef tLDRpci : T1pIs<(outs tGPR:$Rt), (ins t_addrmode_pc:$addr), IIC_iLoad_i, 635*9880d681SAndroid Build Coastguard Worker "ldr", "\t$Rt, $addr", 636*9880d681SAndroid Build Coastguard Worker [(set tGPR:$Rt, (load (ARMWrapper tconstpool:$addr)))]>, 637*9880d681SAndroid Build Coastguard Worker T1Encoding<{0,1,0,0,1,?}> { 638*9880d681SAndroid Build Coastguard Worker // A6.2 & A8.6.59 639*9880d681SAndroid Build Coastguard Worker bits<3> Rt; 640*9880d681SAndroid Build Coastguard Worker bits<8> addr; 641*9880d681SAndroid Build Coastguard Worker let Inst{10-8} = Rt; 642*9880d681SAndroid Build Coastguard Worker let Inst{7-0} = addr; 643*9880d681SAndroid Build Coastguard Worker} 644*9880d681SAndroid Build Coastguard Worker 645*9880d681SAndroid Build Coastguard Worker// SP-relative loads should be matched before standard immediate-offset loads as 646*9880d681SAndroid Build Coastguard Worker// it means we avoid having to move SP to another register. 647*9880d681SAndroid Build Coastguard Workerlet canFoldAsLoad = 1 in 648*9880d681SAndroid Build Coastguard Workerdef tLDRspi : T1pIs<(outs tGPR:$Rt), (ins t_addrmode_sp:$addr), IIC_iLoad_i, 649*9880d681SAndroid Build Coastguard Worker "ldr", "\t$Rt, $addr", 650*9880d681SAndroid Build Coastguard Worker [(set tGPR:$Rt, (load t_addrmode_sp:$addr))]>, 651*9880d681SAndroid Build Coastguard Worker T1LdStSP<{1,?,?}> { 652*9880d681SAndroid Build Coastguard Worker bits<3> Rt; 653*9880d681SAndroid Build Coastguard Worker bits<8> addr; 654*9880d681SAndroid Build Coastguard Worker let Inst{10-8} = Rt; 655*9880d681SAndroid Build Coastguard Worker let Inst{7-0} = addr; 656*9880d681SAndroid Build Coastguard Worker} 657*9880d681SAndroid Build Coastguard Worker 658*9880d681SAndroid Build Coastguard Worker// Loads: reg/reg and reg/imm5 659*9880d681SAndroid Build Coastguard Workerlet canFoldAsLoad = 1, isReMaterializable = 1 in 660*9880d681SAndroid Build Coastguard Workermulticlass thumb_ld_rr_ri_enc<bits<3> reg_opc, bits<4> imm_opc, 661*9880d681SAndroid Build Coastguard Worker Operand AddrMode_r, Operand AddrMode_i, 662*9880d681SAndroid Build Coastguard Worker AddrMode am, InstrItinClass itin_r, 663*9880d681SAndroid Build Coastguard Worker InstrItinClass itin_i, string asm, 664*9880d681SAndroid Build Coastguard Worker PatFrag opnode> { 665*9880d681SAndroid Build Coastguard Worker // Immediate-offset loads should be matched before register-offset loads as 666*9880d681SAndroid Build Coastguard Worker // when the offset is a constant it's simpler to first check if it fits in the 667*9880d681SAndroid Build Coastguard Worker // immediate offset field then fall back to register-offset if it doesn't. 668*9880d681SAndroid Build Coastguard Worker def i : // reg/imm5 669*9880d681SAndroid Build Coastguard Worker T1pILdStEncodeImm<imm_opc, 1 /* Load */, 670*9880d681SAndroid Build Coastguard Worker (outs tGPR:$Rt), (ins AddrMode_i:$addr), 671*9880d681SAndroid Build Coastguard Worker am, itin_i, asm, "\t$Rt, $addr", 672*9880d681SAndroid Build Coastguard Worker [(set tGPR:$Rt, (opnode AddrMode_i:$addr))]>; 673*9880d681SAndroid Build Coastguard Worker // Register-offset loads are matched last. 674*9880d681SAndroid Build Coastguard Worker def r : // reg/reg 675*9880d681SAndroid Build Coastguard Worker T1pILdStEncode<reg_opc, 676*9880d681SAndroid Build Coastguard Worker (outs tGPR:$Rt), (ins AddrMode_r:$addr), 677*9880d681SAndroid Build Coastguard Worker am, itin_r, asm, "\t$Rt, $addr", 678*9880d681SAndroid Build Coastguard Worker [(set tGPR:$Rt, (opnode AddrMode_r:$addr))]>; 679*9880d681SAndroid Build Coastguard Worker} 680*9880d681SAndroid Build Coastguard Worker// Stores: reg/reg and reg/imm5 681*9880d681SAndroid Build Coastguard Workermulticlass thumb_st_rr_ri_enc<bits<3> reg_opc, bits<4> imm_opc, 682*9880d681SAndroid Build Coastguard Worker Operand AddrMode_r, Operand AddrMode_i, 683*9880d681SAndroid Build Coastguard Worker AddrMode am, InstrItinClass itin_r, 684*9880d681SAndroid Build Coastguard Worker InstrItinClass itin_i, string asm, 685*9880d681SAndroid Build Coastguard Worker PatFrag opnode> { 686*9880d681SAndroid Build Coastguard Worker def i : // reg/imm5 687*9880d681SAndroid Build Coastguard Worker T1pILdStEncodeImm<imm_opc, 0 /* Store */, 688*9880d681SAndroid Build Coastguard Worker (outs), (ins tGPR:$Rt, AddrMode_i:$addr), 689*9880d681SAndroid Build Coastguard Worker am, itin_i, asm, "\t$Rt, $addr", 690*9880d681SAndroid Build Coastguard Worker [(opnode tGPR:$Rt, AddrMode_i:$addr)]>; 691*9880d681SAndroid Build Coastguard Worker def r : // reg/reg 692*9880d681SAndroid Build Coastguard Worker T1pILdStEncode<reg_opc, 693*9880d681SAndroid Build Coastguard Worker (outs), (ins tGPR:$Rt, AddrMode_r:$addr), 694*9880d681SAndroid Build Coastguard Worker am, itin_r, asm, "\t$Rt, $addr", 695*9880d681SAndroid Build Coastguard Worker [(opnode tGPR:$Rt, AddrMode_r:$addr)]>; 696*9880d681SAndroid Build Coastguard Worker} 697*9880d681SAndroid Build Coastguard Worker 698*9880d681SAndroid Build Coastguard Worker// A8.6.57 & A8.6.60 699*9880d681SAndroid Build Coastguard Workerdefm tLDR : thumb_ld_rr_ri_enc<0b100, 0b0110, t_addrmode_rr, 700*9880d681SAndroid Build Coastguard Worker t_addrmode_is4, AddrModeT1_4, 701*9880d681SAndroid Build Coastguard Worker IIC_iLoad_r, IIC_iLoad_i, "ldr", 702*9880d681SAndroid Build Coastguard Worker load>; 703*9880d681SAndroid Build Coastguard Worker 704*9880d681SAndroid Build Coastguard Worker// A8.6.64 & A8.6.61 705*9880d681SAndroid Build Coastguard Workerdefm tLDRB : thumb_ld_rr_ri_enc<0b110, 0b0111, t_addrmode_rr, 706*9880d681SAndroid Build Coastguard Worker t_addrmode_is1, AddrModeT1_1, 707*9880d681SAndroid Build Coastguard Worker IIC_iLoad_bh_r, IIC_iLoad_bh_i, "ldrb", 708*9880d681SAndroid Build Coastguard Worker zextloadi8>; 709*9880d681SAndroid Build Coastguard Worker 710*9880d681SAndroid Build Coastguard Worker// A8.6.76 & A8.6.73 711*9880d681SAndroid Build Coastguard Workerdefm tLDRH : thumb_ld_rr_ri_enc<0b101, 0b1000, t_addrmode_rr, 712*9880d681SAndroid Build Coastguard Worker t_addrmode_is2, AddrModeT1_2, 713*9880d681SAndroid Build Coastguard Worker IIC_iLoad_bh_r, IIC_iLoad_bh_i, "ldrh", 714*9880d681SAndroid Build Coastguard Worker zextloadi16>; 715*9880d681SAndroid Build Coastguard Worker 716*9880d681SAndroid Build Coastguard Workerlet AddedComplexity = 10 in 717*9880d681SAndroid Build Coastguard Workerdef tLDRSB : // A8.6.80 718*9880d681SAndroid Build Coastguard Worker T1pILdStEncode<0b011, (outs tGPR:$Rt), (ins t_addrmode_rr:$addr), 719*9880d681SAndroid Build Coastguard Worker AddrModeT1_1, IIC_iLoad_bh_r, 720*9880d681SAndroid Build Coastguard Worker "ldrsb", "\t$Rt, $addr", 721*9880d681SAndroid Build Coastguard Worker [(set tGPR:$Rt, (sextloadi8 t_addrmode_rr:$addr))]>; 722*9880d681SAndroid Build Coastguard Worker 723*9880d681SAndroid Build Coastguard Workerlet AddedComplexity = 10 in 724*9880d681SAndroid Build Coastguard Workerdef tLDRSH : // A8.6.84 725*9880d681SAndroid Build Coastguard Worker T1pILdStEncode<0b111, (outs tGPR:$Rt), (ins t_addrmode_rr:$addr), 726*9880d681SAndroid Build Coastguard Worker AddrModeT1_2, IIC_iLoad_bh_r, 727*9880d681SAndroid Build Coastguard Worker "ldrsh", "\t$Rt, $addr", 728*9880d681SAndroid Build Coastguard Worker [(set tGPR:$Rt, (sextloadi16 t_addrmode_rr:$addr))]>; 729*9880d681SAndroid Build Coastguard Worker 730*9880d681SAndroid Build Coastguard Worker 731*9880d681SAndroid Build Coastguard Workerdef tSTRspi : T1pIs<(outs), (ins tGPR:$Rt, t_addrmode_sp:$addr), IIC_iStore_i, 732*9880d681SAndroid Build Coastguard Worker "str", "\t$Rt, $addr", 733*9880d681SAndroid Build Coastguard Worker [(store tGPR:$Rt, t_addrmode_sp:$addr)]>, 734*9880d681SAndroid Build Coastguard Worker T1LdStSP<{0,?,?}> { 735*9880d681SAndroid Build Coastguard Worker bits<3> Rt; 736*9880d681SAndroid Build Coastguard Worker bits<8> addr; 737*9880d681SAndroid Build Coastguard Worker let Inst{10-8} = Rt; 738*9880d681SAndroid Build Coastguard Worker let Inst{7-0} = addr; 739*9880d681SAndroid Build Coastguard Worker} 740*9880d681SAndroid Build Coastguard Worker 741*9880d681SAndroid Build Coastguard Worker// A8.6.194 & A8.6.192 742*9880d681SAndroid Build Coastguard Workerdefm tSTR : thumb_st_rr_ri_enc<0b000, 0b0110, t_addrmode_rr, 743*9880d681SAndroid Build Coastguard Worker t_addrmode_is4, AddrModeT1_4, 744*9880d681SAndroid Build Coastguard Worker IIC_iStore_r, IIC_iStore_i, "str", 745*9880d681SAndroid Build Coastguard Worker store>; 746*9880d681SAndroid Build Coastguard Worker 747*9880d681SAndroid Build Coastguard Worker// A8.6.197 & A8.6.195 748*9880d681SAndroid Build Coastguard Workerdefm tSTRB : thumb_st_rr_ri_enc<0b010, 0b0111, t_addrmode_rr, 749*9880d681SAndroid Build Coastguard Worker t_addrmode_is1, AddrModeT1_1, 750*9880d681SAndroid Build Coastguard Worker IIC_iStore_bh_r, IIC_iStore_bh_i, "strb", 751*9880d681SAndroid Build Coastguard Worker truncstorei8>; 752*9880d681SAndroid Build Coastguard Worker 753*9880d681SAndroid Build Coastguard Worker// A8.6.207 & A8.6.205 754*9880d681SAndroid Build Coastguard Workerdefm tSTRH : thumb_st_rr_ri_enc<0b001, 0b1000, t_addrmode_rr, 755*9880d681SAndroid Build Coastguard Worker t_addrmode_is2, AddrModeT1_2, 756*9880d681SAndroid Build Coastguard Worker IIC_iStore_bh_r, IIC_iStore_bh_i, "strh", 757*9880d681SAndroid Build Coastguard Worker truncstorei16>; 758*9880d681SAndroid Build Coastguard Worker 759*9880d681SAndroid Build Coastguard Worker 760*9880d681SAndroid Build Coastguard Worker//===----------------------------------------------------------------------===// 761*9880d681SAndroid Build Coastguard Worker// Load / store multiple Instructions. 762*9880d681SAndroid Build Coastguard Worker// 763*9880d681SAndroid Build Coastguard Worker 764*9880d681SAndroid Build Coastguard Worker// These require base address to be written back or one of the loaded regs. 765*9880d681SAndroid Build Coastguard Workerlet hasSideEffects = 0 in { 766*9880d681SAndroid Build Coastguard Worker 767*9880d681SAndroid Build Coastguard Workerlet mayLoad = 1, hasExtraDefRegAllocReq = 1 in 768*9880d681SAndroid Build Coastguard Workerdef tLDMIA : T1I<(outs), (ins tGPR:$Rn, pred:$p, reglist:$regs, variable_ops), 769*9880d681SAndroid Build Coastguard Worker IIC_iLoad_m, "ldm${p}\t$Rn, $regs", []>, T1Encoding<{1,1,0,0,1,?}> { 770*9880d681SAndroid Build Coastguard Worker bits<3> Rn; 771*9880d681SAndroid Build Coastguard Worker bits<8> regs; 772*9880d681SAndroid Build Coastguard Worker let Inst{10-8} = Rn; 773*9880d681SAndroid Build Coastguard Worker let Inst{7-0} = regs; 774*9880d681SAndroid Build Coastguard Worker} 775*9880d681SAndroid Build Coastguard Worker 776*9880d681SAndroid Build Coastguard Worker// Writeback version is just a pseudo, as there's no encoding difference. 777*9880d681SAndroid Build Coastguard Worker// Writeback happens iff the base register is not in the destination register 778*9880d681SAndroid Build Coastguard Worker// list. 779*9880d681SAndroid Build Coastguard Workerlet mayLoad = 1, hasExtraDefRegAllocReq = 1 in 780*9880d681SAndroid Build Coastguard Workerdef tLDMIA_UPD : 781*9880d681SAndroid Build Coastguard Worker InstTemplate<AddrModeNone, 0, IndexModeNone, Pseudo, GenericDomain, 782*9880d681SAndroid Build Coastguard Worker "$Rn = $wb", IIC_iLoad_mu>, 783*9880d681SAndroid Build Coastguard Worker PseudoInstExpansion<(tLDMIA tGPR:$Rn, pred:$p, reglist:$regs)> { 784*9880d681SAndroid Build Coastguard Worker let Size = 2; 785*9880d681SAndroid Build Coastguard Worker let OutOperandList = (outs GPR:$wb); 786*9880d681SAndroid Build Coastguard Worker let InOperandList = (ins GPR:$Rn, pred:$p, reglist:$regs, variable_ops); 787*9880d681SAndroid Build Coastguard Worker let Pattern = []; 788*9880d681SAndroid Build Coastguard Worker let isCodeGenOnly = 1; 789*9880d681SAndroid Build Coastguard Worker let isPseudo = 1; 790*9880d681SAndroid Build Coastguard Worker list<Predicate> Predicates = [IsThumb]; 791*9880d681SAndroid Build Coastguard Worker} 792*9880d681SAndroid Build Coastguard Worker 793*9880d681SAndroid Build Coastguard Worker// There is no non-writeback version of STM for Thumb. 794*9880d681SAndroid Build Coastguard Workerlet mayStore = 1, hasExtraSrcRegAllocReq = 1 in 795*9880d681SAndroid Build Coastguard Workerdef tSTMIA_UPD : Thumb1I<(outs GPR:$wb), 796*9880d681SAndroid Build Coastguard Worker (ins tGPR:$Rn, pred:$p, reglist:$regs, variable_ops), 797*9880d681SAndroid Build Coastguard Worker AddrModeNone, 2, IIC_iStore_mu, 798*9880d681SAndroid Build Coastguard Worker "stm${p}\t$Rn!, $regs", "$Rn = $wb", []>, 799*9880d681SAndroid Build Coastguard Worker T1Encoding<{1,1,0,0,0,?}> { 800*9880d681SAndroid Build Coastguard Worker bits<3> Rn; 801*9880d681SAndroid Build Coastguard Worker bits<8> regs; 802*9880d681SAndroid Build Coastguard Worker let Inst{10-8} = Rn; 803*9880d681SAndroid Build Coastguard Worker let Inst{7-0} = regs; 804*9880d681SAndroid Build Coastguard Worker} 805*9880d681SAndroid Build Coastguard Worker 806*9880d681SAndroid Build Coastguard Worker} // hasSideEffects 807*9880d681SAndroid Build Coastguard Worker 808*9880d681SAndroid Build Coastguard Workerdef : InstAlias<"ldm${p} $Rn!, $regs", 809*9880d681SAndroid Build Coastguard Worker (tLDMIA tGPR:$Rn, pred:$p, reglist:$regs), 0>, 810*9880d681SAndroid Build Coastguard Worker Requires<[IsThumb, IsThumb1Only]>; 811*9880d681SAndroid Build Coastguard Worker 812*9880d681SAndroid Build Coastguard Workerlet mayLoad = 1, Uses = [SP], Defs = [SP], hasExtraDefRegAllocReq = 1 in 813*9880d681SAndroid Build Coastguard Workerdef tPOP : T1I<(outs), (ins pred:$p, reglist:$regs, variable_ops), 814*9880d681SAndroid Build Coastguard Worker IIC_iPop, 815*9880d681SAndroid Build Coastguard Worker "pop${p}\t$regs", []>, 816*9880d681SAndroid Build Coastguard Worker T1Misc<{1,1,0,?,?,?,?}> { 817*9880d681SAndroid Build Coastguard Worker bits<16> regs; 818*9880d681SAndroid Build Coastguard Worker let Inst{8} = regs{15}; 819*9880d681SAndroid Build Coastguard Worker let Inst{7-0} = regs{7-0}; 820*9880d681SAndroid Build Coastguard Worker} 821*9880d681SAndroid Build Coastguard Worker 822*9880d681SAndroid Build Coastguard Workerlet mayStore = 1, Uses = [SP], Defs = [SP], hasExtraSrcRegAllocReq = 1 in 823*9880d681SAndroid Build Coastguard Workerdef tPUSH : T1I<(outs), (ins pred:$p, reglist:$regs, variable_ops), 824*9880d681SAndroid Build Coastguard Worker IIC_iStore_m, 825*9880d681SAndroid Build Coastguard Worker "push${p}\t$regs", []>, 826*9880d681SAndroid Build Coastguard Worker T1Misc<{0,1,0,?,?,?,?}> { 827*9880d681SAndroid Build Coastguard Worker bits<16> regs; 828*9880d681SAndroid Build Coastguard Worker let Inst{8} = regs{14}; 829*9880d681SAndroid Build Coastguard Worker let Inst{7-0} = regs{7-0}; 830*9880d681SAndroid Build Coastguard Worker} 831*9880d681SAndroid Build Coastguard Worker 832*9880d681SAndroid Build Coastguard Worker//===----------------------------------------------------------------------===// 833*9880d681SAndroid Build Coastguard Worker// Arithmetic Instructions. 834*9880d681SAndroid Build Coastguard Worker// 835*9880d681SAndroid Build Coastguard Worker 836*9880d681SAndroid Build Coastguard Worker// Helper classes for encoding T1pI patterns: 837*9880d681SAndroid Build Coastguard Workerclass T1pIDPEncode<bits<4> opA, dag oops, dag iops, InstrItinClass itin, 838*9880d681SAndroid Build Coastguard Worker string opc, string asm, list<dag> pattern> 839*9880d681SAndroid Build Coastguard Worker : T1pI<oops, iops, itin, opc, asm, pattern>, 840*9880d681SAndroid Build Coastguard Worker T1DataProcessing<opA> { 841*9880d681SAndroid Build Coastguard Worker bits<3> Rm; 842*9880d681SAndroid Build Coastguard Worker bits<3> Rn; 843*9880d681SAndroid Build Coastguard Worker let Inst{5-3} = Rm; 844*9880d681SAndroid Build Coastguard Worker let Inst{2-0} = Rn; 845*9880d681SAndroid Build Coastguard Worker} 846*9880d681SAndroid Build Coastguard Workerclass T1pIMiscEncode<bits<7> opA, dag oops, dag iops, InstrItinClass itin, 847*9880d681SAndroid Build Coastguard Worker string opc, string asm, list<dag> pattern> 848*9880d681SAndroid Build Coastguard Worker : T1pI<oops, iops, itin, opc, asm, pattern>, 849*9880d681SAndroid Build Coastguard Worker T1Misc<opA> { 850*9880d681SAndroid Build Coastguard Worker bits<3> Rm; 851*9880d681SAndroid Build Coastguard Worker bits<3> Rd; 852*9880d681SAndroid Build Coastguard Worker let Inst{5-3} = Rm; 853*9880d681SAndroid Build Coastguard Worker let Inst{2-0} = Rd; 854*9880d681SAndroid Build Coastguard Worker} 855*9880d681SAndroid Build Coastguard Worker 856*9880d681SAndroid Build Coastguard Worker// Helper classes for encoding T1sI patterns: 857*9880d681SAndroid Build Coastguard Workerclass T1sIDPEncode<bits<4> opA, dag oops, dag iops, InstrItinClass itin, 858*9880d681SAndroid Build Coastguard Worker string opc, string asm, list<dag> pattern> 859*9880d681SAndroid Build Coastguard Worker : T1sI<oops, iops, itin, opc, asm, pattern>, 860*9880d681SAndroid Build Coastguard Worker T1DataProcessing<opA> { 861*9880d681SAndroid Build Coastguard Worker bits<3> Rd; 862*9880d681SAndroid Build Coastguard Worker bits<3> Rn; 863*9880d681SAndroid Build Coastguard Worker let Inst{5-3} = Rn; 864*9880d681SAndroid Build Coastguard Worker let Inst{2-0} = Rd; 865*9880d681SAndroid Build Coastguard Worker} 866*9880d681SAndroid Build Coastguard Workerclass T1sIGenEncode<bits<5> opA, dag oops, dag iops, InstrItinClass itin, 867*9880d681SAndroid Build Coastguard Worker string opc, string asm, list<dag> pattern> 868*9880d681SAndroid Build Coastguard Worker : T1sI<oops, iops, itin, opc, asm, pattern>, 869*9880d681SAndroid Build Coastguard Worker T1General<opA> { 870*9880d681SAndroid Build Coastguard Worker bits<3> Rm; 871*9880d681SAndroid Build Coastguard Worker bits<3> Rn; 872*9880d681SAndroid Build Coastguard Worker bits<3> Rd; 873*9880d681SAndroid Build Coastguard Worker let Inst{8-6} = Rm; 874*9880d681SAndroid Build Coastguard Worker let Inst{5-3} = Rn; 875*9880d681SAndroid Build Coastguard Worker let Inst{2-0} = Rd; 876*9880d681SAndroid Build Coastguard Worker} 877*9880d681SAndroid Build Coastguard Workerclass T1sIGenEncodeImm<bits<5> opA, dag oops, dag iops, InstrItinClass itin, 878*9880d681SAndroid Build Coastguard Worker string opc, string asm, list<dag> pattern> 879*9880d681SAndroid Build Coastguard Worker : T1sI<oops, iops, itin, opc, asm, pattern>, 880*9880d681SAndroid Build Coastguard Worker T1General<opA> { 881*9880d681SAndroid Build Coastguard Worker bits<3> Rd; 882*9880d681SAndroid Build Coastguard Worker bits<3> Rm; 883*9880d681SAndroid Build Coastguard Worker let Inst{5-3} = Rm; 884*9880d681SAndroid Build Coastguard Worker let Inst{2-0} = Rd; 885*9880d681SAndroid Build Coastguard Worker} 886*9880d681SAndroid Build Coastguard Worker 887*9880d681SAndroid Build Coastguard Worker// Helper classes for encoding T1sIt patterns: 888*9880d681SAndroid Build Coastguard Workerclass T1sItDPEncode<bits<4> opA, dag oops, dag iops, InstrItinClass itin, 889*9880d681SAndroid Build Coastguard Worker string opc, string asm, list<dag> pattern> 890*9880d681SAndroid Build Coastguard Worker : T1sIt<oops, iops, itin, opc, asm, pattern>, 891*9880d681SAndroid Build Coastguard Worker T1DataProcessing<opA> { 892*9880d681SAndroid Build Coastguard Worker bits<3> Rdn; 893*9880d681SAndroid Build Coastguard Worker bits<3> Rm; 894*9880d681SAndroid Build Coastguard Worker let Inst{5-3} = Rm; 895*9880d681SAndroid Build Coastguard Worker let Inst{2-0} = Rdn; 896*9880d681SAndroid Build Coastguard Worker} 897*9880d681SAndroid Build Coastguard Workerclass T1sItGenEncodeImm<bits<5> opA, dag oops, dag iops, InstrItinClass itin, 898*9880d681SAndroid Build Coastguard Worker string opc, string asm, list<dag> pattern> 899*9880d681SAndroid Build Coastguard Worker : T1sIt<oops, iops, itin, opc, asm, pattern>, 900*9880d681SAndroid Build Coastguard Worker T1General<opA> { 901*9880d681SAndroid Build Coastguard Worker bits<3> Rdn; 902*9880d681SAndroid Build Coastguard Worker bits<8> imm8; 903*9880d681SAndroid Build Coastguard Worker let Inst{10-8} = Rdn; 904*9880d681SAndroid Build Coastguard Worker let Inst{7-0} = imm8; 905*9880d681SAndroid Build Coastguard Worker} 906*9880d681SAndroid Build Coastguard Worker 907*9880d681SAndroid Build Coastguard Worker// Add with carry register 908*9880d681SAndroid Build Coastguard Workerlet isCommutable = 1, Uses = [CPSR] in 909*9880d681SAndroid Build Coastguard Workerdef tADC : // A8.6.2 910*9880d681SAndroid Build Coastguard Worker T1sItDPEncode<0b0101, (outs tGPR:$Rdn), (ins tGPR:$Rn, tGPR:$Rm), IIC_iALUr, 911*9880d681SAndroid Build Coastguard Worker "adc", "\t$Rdn, $Rm", 912*9880d681SAndroid Build Coastguard Worker [(set tGPR:$Rdn, (adde tGPR:$Rn, tGPR:$Rm))]>, Sched<[WriteALU]>; 913*9880d681SAndroid Build Coastguard Worker 914*9880d681SAndroid Build Coastguard Worker// Add immediate 915*9880d681SAndroid Build Coastguard Workerdef tADDi3 : // A8.6.4 T1 916*9880d681SAndroid Build Coastguard Worker T1sIGenEncodeImm<0b01110, (outs tGPR:$Rd), (ins tGPR:$Rm, imm0_7:$imm3), 917*9880d681SAndroid Build Coastguard Worker IIC_iALUi, 918*9880d681SAndroid Build Coastguard Worker "add", "\t$Rd, $Rm, $imm3", 919*9880d681SAndroid Build Coastguard Worker [(set tGPR:$Rd, (add tGPR:$Rm, imm0_7:$imm3))]>, 920*9880d681SAndroid Build Coastguard Worker Sched<[WriteALU]> { 921*9880d681SAndroid Build Coastguard Worker bits<3> imm3; 922*9880d681SAndroid Build Coastguard Worker let Inst{8-6} = imm3; 923*9880d681SAndroid Build Coastguard Worker} 924*9880d681SAndroid Build Coastguard Worker 925*9880d681SAndroid Build Coastguard Workerdef tADDi8 : // A8.6.4 T2 926*9880d681SAndroid Build Coastguard Worker T1sItGenEncodeImm<{1,1,0,?,?}, (outs tGPR:$Rdn), 927*9880d681SAndroid Build Coastguard Worker (ins tGPR:$Rn, imm0_255:$imm8), IIC_iALUi, 928*9880d681SAndroid Build Coastguard Worker "add", "\t$Rdn, $imm8", 929*9880d681SAndroid Build Coastguard Worker [(set tGPR:$Rdn, (add tGPR:$Rn, imm8_255:$imm8))]>, 930*9880d681SAndroid Build Coastguard Worker Sched<[WriteALU]>; 931*9880d681SAndroid Build Coastguard Worker 932*9880d681SAndroid Build Coastguard Worker// Add register 933*9880d681SAndroid Build Coastguard Workerlet isCommutable = 1 in 934*9880d681SAndroid Build Coastguard Workerdef tADDrr : // A8.6.6 T1 935*9880d681SAndroid Build Coastguard Worker T1sIGenEncode<0b01100, (outs tGPR:$Rd), (ins tGPR:$Rn, tGPR:$Rm), 936*9880d681SAndroid Build Coastguard Worker IIC_iALUr, 937*9880d681SAndroid Build Coastguard Worker "add", "\t$Rd, $Rn, $Rm", 938*9880d681SAndroid Build Coastguard Worker [(set tGPR:$Rd, (add tGPR:$Rn, tGPR:$Rm))]>, Sched<[WriteALU]>; 939*9880d681SAndroid Build Coastguard Worker 940*9880d681SAndroid Build Coastguard Workerlet hasSideEffects = 0 in 941*9880d681SAndroid Build Coastguard Workerdef tADDhirr : T1pIt<(outs GPR:$Rdn), (ins GPR:$Rn, GPR:$Rm), IIC_iALUr, 942*9880d681SAndroid Build Coastguard Worker "add", "\t$Rdn, $Rm", []>, 943*9880d681SAndroid Build Coastguard Worker T1Special<{0,0,?,?}>, Sched<[WriteALU]> { 944*9880d681SAndroid Build Coastguard Worker // A8.6.6 T2 945*9880d681SAndroid Build Coastguard Worker bits<4> Rdn; 946*9880d681SAndroid Build Coastguard Worker bits<4> Rm; 947*9880d681SAndroid Build Coastguard Worker let Inst{7} = Rdn{3}; 948*9880d681SAndroid Build Coastguard Worker let Inst{6-3} = Rm; 949*9880d681SAndroid Build Coastguard Worker let Inst{2-0} = Rdn{2-0}; 950*9880d681SAndroid Build Coastguard Worker} 951*9880d681SAndroid Build Coastguard Worker 952*9880d681SAndroid Build Coastguard Worker// AND register 953*9880d681SAndroid Build Coastguard Workerlet isCommutable = 1 in 954*9880d681SAndroid Build Coastguard Workerdef tAND : // A8.6.12 955*9880d681SAndroid Build Coastguard Worker T1sItDPEncode<0b0000, (outs tGPR:$Rdn), (ins tGPR:$Rn, tGPR:$Rm), 956*9880d681SAndroid Build Coastguard Worker IIC_iBITr, 957*9880d681SAndroid Build Coastguard Worker "and", "\t$Rdn, $Rm", 958*9880d681SAndroid Build Coastguard Worker [(set tGPR:$Rdn, (and tGPR:$Rn, tGPR:$Rm))]>, Sched<[WriteALU]>; 959*9880d681SAndroid Build Coastguard Worker 960*9880d681SAndroid Build Coastguard Worker// ASR immediate 961*9880d681SAndroid Build Coastguard Workerdef tASRri : // A8.6.14 962*9880d681SAndroid Build Coastguard Worker T1sIGenEncodeImm<{0,1,0,?,?}, (outs tGPR:$Rd), (ins tGPR:$Rm, imm_sr:$imm5), 963*9880d681SAndroid Build Coastguard Worker IIC_iMOVsi, 964*9880d681SAndroid Build Coastguard Worker "asr", "\t$Rd, $Rm, $imm5", 965*9880d681SAndroid Build Coastguard Worker [(set tGPR:$Rd, (sra tGPR:$Rm, (i32 imm_sr:$imm5)))]>, 966*9880d681SAndroid Build Coastguard Worker Sched<[WriteALU]> { 967*9880d681SAndroid Build Coastguard Worker bits<5> imm5; 968*9880d681SAndroid Build Coastguard Worker let Inst{10-6} = imm5; 969*9880d681SAndroid Build Coastguard Worker} 970*9880d681SAndroid Build Coastguard Worker 971*9880d681SAndroid Build Coastguard Worker// ASR register 972*9880d681SAndroid Build Coastguard Workerdef tASRrr : // A8.6.15 973*9880d681SAndroid Build Coastguard Worker T1sItDPEncode<0b0100, (outs tGPR:$Rdn), (ins tGPR:$Rn, tGPR:$Rm), 974*9880d681SAndroid Build Coastguard Worker IIC_iMOVsr, 975*9880d681SAndroid Build Coastguard Worker "asr", "\t$Rdn, $Rm", 976*9880d681SAndroid Build Coastguard Worker [(set tGPR:$Rdn, (sra tGPR:$Rn, tGPR:$Rm))]>, Sched<[WriteALU]>; 977*9880d681SAndroid Build Coastguard Worker 978*9880d681SAndroid Build Coastguard Worker// BIC register 979*9880d681SAndroid Build Coastguard Workerdef tBIC : // A8.6.20 980*9880d681SAndroid Build Coastguard Worker T1sItDPEncode<0b1110, (outs tGPR:$Rdn), (ins tGPR:$Rn, tGPR:$Rm), 981*9880d681SAndroid Build Coastguard Worker IIC_iBITr, 982*9880d681SAndroid Build Coastguard Worker "bic", "\t$Rdn, $Rm", 983*9880d681SAndroid Build Coastguard Worker [(set tGPR:$Rdn, (and tGPR:$Rn, (not tGPR:$Rm)))]>, 984*9880d681SAndroid Build Coastguard Worker Sched<[WriteALU]>; 985*9880d681SAndroid Build Coastguard Worker 986*9880d681SAndroid Build Coastguard Worker// CMN register 987*9880d681SAndroid Build Coastguard Workerlet isCompare = 1, Defs = [CPSR] in { 988*9880d681SAndroid Build Coastguard Worker//FIXME: Disable CMN, as CCodes are backwards from compare expectations 989*9880d681SAndroid Build Coastguard Worker// Compare-to-zero still works out, just not the relationals 990*9880d681SAndroid Build Coastguard Worker//def tCMN : // A8.6.33 991*9880d681SAndroid Build Coastguard Worker// T1pIDPEncode<0b1011, (outs), (ins tGPR:$lhs, tGPR:$rhs), 992*9880d681SAndroid Build Coastguard Worker// IIC_iCMPr, 993*9880d681SAndroid Build Coastguard Worker// "cmn", "\t$lhs, $rhs", 994*9880d681SAndroid Build Coastguard Worker// [(ARMcmp tGPR:$lhs, (ineg tGPR:$rhs))]>; 995*9880d681SAndroid Build Coastguard Worker 996*9880d681SAndroid Build Coastguard Workerdef tCMNz : // A8.6.33 997*9880d681SAndroid Build Coastguard Worker T1pIDPEncode<0b1011, (outs), (ins tGPR:$Rn, tGPR:$Rm), 998*9880d681SAndroid Build Coastguard Worker IIC_iCMPr, 999*9880d681SAndroid Build Coastguard Worker "cmn", "\t$Rn, $Rm", 1000*9880d681SAndroid Build Coastguard Worker [(ARMcmpZ tGPR:$Rn, (ineg tGPR:$Rm))]>, Sched<[WriteCMP]>; 1001*9880d681SAndroid Build Coastguard Worker 1002*9880d681SAndroid Build Coastguard Worker} // isCompare = 1, Defs = [CPSR] 1003*9880d681SAndroid Build Coastguard Worker 1004*9880d681SAndroid Build Coastguard Worker// CMP immediate 1005*9880d681SAndroid Build Coastguard Workerlet isCompare = 1, Defs = [CPSR] in { 1006*9880d681SAndroid Build Coastguard Workerdef tCMPi8 : T1pI<(outs), (ins tGPR:$Rn, imm0_255:$imm8), IIC_iCMPi, 1007*9880d681SAndroid Build Coastguard Worker "cmp", "\t$Rn, $imm8", 1008*9880d681SAndroid Build Coastguard Worker [(ARMcmp tGPR:$Rn, imm0_255:$imm8)]>, 1009*9880d681SAndroid Build Coastguard Worker T1General<{1,0,1,?,?}>, Sched<[WriteCMP]> { 1010*9880d681SAndroid Build Coastguard Worker // A8.6.35 1011*9880d681SAndroid Build Coastguard Worker bits<3> Rn; 1012*9880d681SAndroid Build Coastguard Worker bits<8> imm8; 1013*9880d681SAndroid Build Coastguard Worker let Inst{10-8} = Rn; 1014*9880d681SAndroid Build Coastguard Worker let Inst{7-0} = imm8; 1015*9880d681SAndroid Build Coastguard Worker} 1016*9880d681SAndroid Build Coastguard Worker 1017*9880d681SAndroid Build Coastguard Worker// CMP register 1018*9880d681SAndroid Build Coastguard Workerdef tCMPr : // A8.6.36 T1 1019*9880d681SAndroid Build Coastguard Worker T1pIDPEncode<0b1010, (outs), (ins tGPR:$Rn, tGPR:$Rm), 1020*9880d681SAndroid Build Coastguard Worker IIC_iCMPr, 1021*9880d681SAndroid Build Coastguard Worker "cmp", "\t$Rn, $Rm", 1022*9880d681SAndroid Build Coastguard Worker [(ARMcmp tGPR:$Rn, tGPR:$Rm)]>, Sched<[WriteCMP]>; 1023*9880d681SAndroid Build Coastguard Worker 1024*9880d681SAndroid Build Coastguard Workerdef tCMPhir : T1pI<(outs), (ins GPR:$Rn, GPR:$Rm), IIC_iCMPr, 1025*9880d681SAndroid Build Coastguard Worker "cmp", "\t$Rn, $Rm", []>, 1026*9880d681SAndroid Build Coastguard Worker T1Special<{0,1,?,?}>, Sched<[WriteCMP]> { 1027*9880d681SAndroid Build Coastguard Worker // A8.6.36 T2 1028*9880d681SAndroid Build Coastguard Worker bits<4> Rm; 1029*9880d681SAndroid Build Coastguard Worker bits<4> Rn; 1030*9880d681SAndroid Build Coastguard Worker let Inst{7} = Rn{3}; 1031*9880d681SAndroid Build Coastguard Worker let Inst{6-3} = Rm; 1032*9880d681SAndroid Build Coastguard Worker let Inst{2-0} = Rn{2-0}; 1033*9880d681SAndroid Build Coastguard Worker} 1034*9880d681SAndroid Build Coastguard Worker} // isCompare = 1, Defs = [CPSR] 1035*9880d681SAndroid Build Coastguard Worker 1036*9880d681SAndroid Build Coastguard Worker 1037*9880d681SAndroid Build Coastguard Worker// XOR register 1038*9880d681SAndroid Build Coastguard Workerlet isCommutable = 1 in 1039*9880d681SAndroid Build Coastguard Workerdef tEOR : // A8.6.45 1040*9880d681SAndroid Build Coastguard Worker T1sItDPEncode<0b0001, (outs tGPR:$Rdn), (ins tGPR:$Rn, tGPR:$Rm), 1041*9880d681SAndroid Build Coastguard Worker IIC_iBITr, 1042*9880d681SAndroid Build Coastguard Worker "eor", "\t$Rdn, $Rm", 1043*9880d681SAndroid Build Coastguard Worker [(set tGPR:$Rdn, (xor tGPR:$Rn, tGPR:$Rm))]>, Sched<[WriteALU]>; 1044*9880d681SAndroid Build Coastguard Worker 1045*9880d681SAndroid Build Coastguard Worker// LSL immediate 1046*9880d681SAndroid Build Coastguard Workerdef tLSLri : // A8.6.88 1047*9880d681SAndroid Build Coastguard Worker T1sIGenEncodeImm<{0,0,0,?,?}, (outs tGPR:$Rd), (ins tGPR:$Rm, imm0_31:$imm5), 1048*9880d681SAndroid Build Coastguard Worker IIC_iMOVsi, 1049*9880d681SAndroid Build Coastguard Worker "lsl", "\t$Rd, $Rm, $imm5", 1050*9880d681SAndroid Build Coastguard Worker [(set tGPR:$Rd, (shl tGPR:$Rm, (i32 imm:$imm5)))]>, 1051*9880d681SAndroid Build Coastguard Worker Sched<[WriteALU]> { 1052*9880d681SAndroid Build Coastguard Worker bits<5> imm5; 1053*9880d681SAndroid Build Coastguard Worker let Inst{10-6} = imm5; 1054*9880d681SAndroid Build Coastguard Worker} 1055*9880d681SAndroid Build Coastguard Worker 1056*9880d681SAndroid Build Coastguard Worker// LSL register 1057*9880d681SAndroid Build Coastguard Workerdef tLSLrr : // A8.6.89 1058*9880d681SAndroid Build Coastguard Worker T1sItDPEncode<0b0010, (outs tGPR:$Rdn), (ins tGPR:$Rn, tGPR:$Rm), 1059*9880d681SAndroid Build Coastguard Worker IIC_iMOVsr, 1060*9880d681SAndroid Build Coastguard Worker "lsl", "\t$Rdn, $Rm", 1061*9880d681SAndroid Build Coastguard Worker [(set tGPR:$Rdn, (shl tGPR:$Rn, tGPR:$Rm))]>, Sched<[WriteALU]>; 1062*9880d681SAndroid Build Coastguard Worker 1063*9880d681SAndroid Build Coastguard Worker// LSR immediate 1064*9880d681SAndroid Build Coastguard Workerdef tLSRri : // A8.6.90 1065*9880d681SAndroid Build Coastguard Worker T1sIGenEncodeImm<{0,0,1,?,?}, (outs tGPR:$Rd), (ins tGPR:$Rm, imm_sr:$imm5), 1066*9880d681SAndroid Build Coastguard Worker IIC_iMOVsi, 1067*9880d681SAndroid Build Coastguard Worker "lsr", "\t$Rd, $Rm, $imm5", 1068*9880d681SAndroid Build Coastguard Worker [(set tGPR:$Rd, (srl tGPR:$Rm, (i32 imm_sr:$imm5)))]>, 1069*9880d681SAndroid Build Coastguard Worker Sched<[WriteALU]> { 1070*9880d681SAndroid Build Coastguard Worker bits<5> imm5; 1071*9880d681SAndroid Build Coastguard Worker let Inst{10-6} = imm5; 1072*9880d681SAndroid Build Coastguard Worker} 1073*9880d681SAndroid Build Coastguard Worker 1074*9880d681SAndroid Build Coastguard Worker// LSR register 1075*9880d681SAndroid Build Coastguard Workerdef tLSRrr : // A8.6.91 1076*9880d681SAndroid Build Coastguard Worker T1sItDPEncode<0b0011, (outs tGPR:$Rdn), (ins tGPR:$Rn, tGPR:$Rm), 1077*9880d681SAndroid Build Coastguard Worker IIC_iMOVsr, 1078*9880d681SAndroid Build Coastguard Worker "lsr", "\t$Rdn, $Rm", 1079*9880d681SAndroid Build Coastguard Worker [(set tGPR:$Rdn, (srl tGPR:$Rn, tGPR:$Rm))]>, Sched<[WriteALU]>; 1080*9880d681SAndroid Build Coastguard Worker 1081*9880d681SAndroid Build Coastguard Worker// Move register 1082*9880d681SAndroid Build Coastguard Workerlet isMoveImm = 1 in 1083*9880d681SAndroid Build Coastguard Workerdef tMOVi8 : T1sI<(outs tGPR:$Rd), (ins imm0_255:$imm8), IIC_iMOVi, 1084*9880d681SAndroid Build Coastguard Worker "mov", "\t$Rd, $imm8", 1085*9880d681SAndroid Build Coastguard Worker [(set tGPR:$Rd, imm0_255:$imm8)]>, 1086*9880d681SAndroid Build Coastguard Worker T1General<{1,0,0,?,?}>, Sched<[WriteALU]> { 1087*9880d681SAndroid Build Coastguard Worker // A8.6.96 1088*9880d681SAndroid Build Coastguard Worker bits<3> Rd; 1089*9880d681SAndroid Build Coastguard Worker bits<8> imm8; 1090*9880d681SAndroid Build Coastguard Worker let Inst{10-8} = Rd; 1091*9880d681SAndroid Build Coastguard Worker let Inst{7-0} = imm8; 1092*9880d681SAndroid Build Coastguard Worker} 1093*9880d681SAndroid Build Coastguard Worker// Because we have an explicit tMOVSr below, we need an alias to handle 1094*9880d681SAndroid Build Coastguard Worker// the immediate "movs" form here. Blech. 1095*9880d681SAndroid Build Coastguard Workerdef : tInstAlias <"movs $Rdn, $imm", 1096*9880d681SAndroid Build Coastguard Worker (tMOVi8 tGPR:$Rdn, CPSR, imm0_255:$imm, 14, 0)>; 1097*9880d681SAndroid Build Coastguard Worker 1098*9880d681SAndroid Build Coastguard Worker// A7-73: MOV(2) - mov setting flag. 1099*9880d681SAndroid Build Coastguard Worker 1100*9880d681SAndroid Build Coastguard Workerlet hasSideEffects = 0 in { 1101*9880d681SAndroid Build Coastguard Workerdef tMOVr : Thumb1pI<(outs GPR:$Rd), (ins GPR:$Rm), AddrModeNone, 1102*9880d681SAndroid Build Coastguard Worker 2, IIC_iMOVr, 1103*9880d681SAndroid Build Coastguard Worker "mov", "\t$Rd, $Rm", "", []>, 1104*9880d681SAndroid Build Coastguard Worker T1Special<{1,0,?,?}>, Sched<[WriteALU]> { 1105*9880d681SAndroid Build Coastguard Worker // A8.6.97 1106*9880d681SAndroid Build Coastguard Worker bits<4> Rd; 1107*9880d681SAndroid Build Coastguard Worker bits<4> Rm; 1108*9880d681SAndroid Build Coastguard Worker let Inst{7} = Rd{3}; 1109*9880d681SAndroid Build Coastguard Worker let Inst{6-3} = Rm; 1110*9880d681SAndroid Build Coastguard Worker let Inst{2-0} = Rd{2-0}; 1111*9880d681SAndroid Build Coastguard Worker} 1112*9880d681SAndroid Build Coastguard Workerlet Defs = [CPSR] in 1113*9880d681SAndroid Build Coastguard Workerdef tMOVSr : T1I<(outs tGPR:$Rd), (ins tGPR:$Rm), IIC_iMOVr, 1114*9880d681SAndroid Build Coastguard Worker "movs\t$Rd, $Rm", []>, Encoding16, Sched<[WriteALU]> { 1115*9880d681SAndroid Build Coastguard Worker // A8.6.97 1116*9880d681SAndroid Build Coastguard Worker bits<3> Rd; 1117*9880d681SAndroid Build Coastguard Worker bits<3> Rm; 1118*9880d681SAndroid Build Coastguard Worker let Inst{15-6} = 0b0000000000; 1119*9880d681SAndroid Build Coastguard Worker let Inst{5-3} = Rm; 1120*9880d681SAndroid Build Coastguard Worker let Inst{2-0} = Rd; 1121*9880d681SAndroid Build Coastguard Worker} 1122*9880d681SAndroid Build Coastguard Worker} // hasSideEffects 1123*9880d681SAndroid Build Coastguard Worker 1124*9880d681SAndroid Build Coastguard Worker// Multiply register 1125*9880d681SAndroid Build Coastguard Workerlet isCommutable = 1 in 1126*9880d681SAndroid Build Coastguard Workerdef tMUL : // A8.6.105 T1 1127*9880d681SAndroid Build Coastguard Worker Thumb1sI<(outs tGPR:$Rd), (ins tGPR:$Rn, tGPR:$Rm), AddrModeNone, 2, 1128*9880d681SAndroid Build Coastguard Worker IIC_iMUL32, "mul", "\t$Rd, $Rn, $Rm", "$Rm = $Rd", 1129*9880d681SAndroid Build Coastguard Worker [(set tGPR:$Rd, (mul tGPR:$Rn, tGPR:$Rm))]>, 1130*9880d681SAndroid Build Coastguard Worker T1DataProcessing<0b1101> { 1131*9880d681SAndroid Build Coastguard Worker bits<3> Rd; 1132*9880d681SAndroid Build Coastguard Worker bits<3> Rn; 1133*9880d681SAndroid Build Coastguard Worker let Inst{5-3} = Rn; 1134*9880d681SAndroid Build Coastguard Worker let Inst{2-0} = Rd; 1135*9880d681SAndroid Build Coastguard Worker let AsmMatchConverter = "cvtThumbMultiply"; 1136*9880d681SAndroid Build Coastguard Worker} 1137*9880d681SAndroid Build Coastguard Worker 1138*9880d681SAndroid Build Coastguard Workerdef :tInstAlias<"mul${s}${p} $Rdm, $Rn", (tMUL tGPR:$Rdm, s_cc_out:$s, tGPR:$Rn, 1139*9880d681SAndroid Build Coastguard Worker pred:$p)>; 1140*9880d681SAndroid Build Coastguard Worker 1141*9880d681SAndroid Build Coastguard Worker// Move inverse register 1142*9880d681SAndroid Build Coastguard Workerdef tMVN : // A8.6.107 1143*9880d681SAndroid Build Coastguard Worker T1sIDPEncode<0b1111, (outs tGPR:$Rd), (ins tGPR:$Rn), IIC_iMVNr, 1144*9880d681SAndroid Build Coastguard Worker "mvn", "\t$Rd, $Rn", 1145*9880d681SAndroid Build Coastguard Worker [(set tGPR:$Rd, (not tGPR:$Rn))]>, Sched<[WriteALU]>; 1146*9880d681SAndroid Build Coastguard Worker 1147*9880d681SAndroid Build Coastguard Worker// Bitwise or register 1148*9880d681SAndroid Build Coastguard Workerlet isCommutable = 1 in 1149*9880d681SAndroid Build Coastguard Workerdef tORR : // A8.6.114 1150*9880d681SAndroid Build Coastguard Worker T1sItDPEncode<0b1100, (outs tGPR:$Rdn), (ins tGPR:$Rn, tGPR:$Rm), 1151*9880d681SAndroid Build Coastguard Worker IIC_iBITr, 1152*9880d681SAndroid Build Coastguard Worker "orr", "\t$Rdn, $Rm", 1153*9880d681SAndroid Build Coastguard Worker [(set tGPR:$Rdn, (or tGPR:$Rn, tGPR:$Rm))]>, Sched<[WriteALU]>; 1154*9880d681SAndroid Build Coastguard Worker 1155*9880d681SAndroid Build Coastguard Worker// Swaps 1156*9880d681SAndroid Build Coastguard Workerdef tREV : // A8.6.134 1157*9880d681SAndroid Build Coastguard Worker T1pIMiscEncode<{1,0,1,0,0,0,?}, (outs tGPR:$Rd), (ins tGPR:$Rm), 1158*9880d681SAndroid Build Coastguard Worker IIC_iUNAr, 1159*9880d681SAndroid Build Coastguard Worker "rev", "\t$Rd, $Rm", 1160*9880d681SAndroid Build Coastguard Worker [(set tGPR:$Rd, (bswap tGPR:$Rm))]>, 1161*9880d681SAndroid Build Coastguard Worker Requires<[IsThumb, IsThumb1Only, HasV6]>, Sched<[WriteALU]>; 1162*9880d681SAndroid Build Coastguard Worker 1163*9880d681SAndroid Build Coastguard Workerdef tREV16 : // A8.6.135 1164*9880d681SAndroid Build Coastguard Worker T1pIMiscEncode<{1,0,1,0,0,1,?}, (outs tGPR:$Rd), (ins tGPR:$Rm), 1165*9880d681SAndroid Build Coastguard Worker IIC_iUNAr, 1166*9880d681SAndroid Build Coastguard Worker "rev16", "\t$Rd, $Rm", 1167*9880d681SAndroid Build Coastguard Worker [(set tGPR:$Rd, (rotr (bswap tGPR:$Rm), (i32 16)))]>, 1168*9880d681SAndroid Build Coastguard Worker Requires<[IsThumb, IsThumb1Only, HasV6]>, Sched<[WriteALU]>; 1169*9880d681SAndroid Build Coastguard Worker 1170*9880d681SAndroid Build Coastguard Workerdef tREVSH : // A8.6.136 1171*9880d681SAndroid Build Coastguard Worker T1pIMiscEncode<{1,0,1,0,1,1,?}, (outs tGPR:$Rd), (ins tGPR:$Rm), 1172*9880d681SAndroid Build Coastguard Worker IIC_iUNAr, 1173*9880d681SAndroid Build Coastguard Worker "revsh", "\t$Rd, $Rm", 1174*9880d681SAndroid Build Coastguard Worker [(set tGPR:$Rd, (sra (bswap tGPR:$Rm), (i32 16)))]>, 1175*9880d681SAndroid Build Coastguard Worker Requires<[IsThumb, IsThumb1Only, HasV6]>, Sched<[WriteALU]>; 1176*9880d681SAndroid Build Coastguard Worker 1177*9880d681SAndroid Build Coastguard Worker// Rotate right register 1178*9880d681SAndroid Build Coastguard Workerdef tROR : // A8.6.139 1179*9880d681SAndroid Build Coastguard Worker T1sItDPEncode<0b0111, (outs tGPR:$Rdn), (ins tGPR:$Rn, tGPR:$Rm), 1180*9880d681SAndroid Build Coastguard Worker IIC_iMOVsr, 1181*9880d681SAndroid Build Coastguard Worker "ror", "\t$Rdn, $Rm", 1182*9880d681SAndroid Build Coastguard Worker [(set tGPR:$Rdn, (rotr tGPR:$Rn, tGPR:$Rm))]>, 1183*9880d681SAndroid Build Coastguard Worker Sched<[WriteALU]>; 1184*9880d681SAndroid Build Coastguard Worker 1185*9880d681SAndroid Build Coastguard Worker// Negate register 1186*9880d681SAndroid Build Coastguard Workerdef tRSB : // A8.6.141 1187*9880d681SAndroid Build Coastguard Worker T1sIDPEncode<0b1001, (outs tGPR:$Rd), (ins tGPR:$Rn), 1188*9880d681SAndroid Build Coastguard Worker IIC_iALUi, 1189*9880d681SAndroid Build Coastguard Worker "rsb", "\t$Rd, $Rn, #0", 1190*9880d681SAndroid Build Coastguard Worker [(set tGPR:$Rd, (ineg tGPR:$Rn))]>, Sched<[WriteALU]>; 1191*9880d681SAndroid Build Coastguard Worker 1192*9880d681SAndroid Build Coastguard Worker// Subtract with carry register 1193*9880d681SAndroid Build Coastguard Workerlet Uses = [CPSR] in 1194*9880d681SAndroid Build Coastguard Workerdef tSBC : // A8.6.151 1195*9880d681SAndroid Build Coastguard Worker T1sItDPEncode<0b0110, (outs tGPR:$Rdn), (ins tGPR:$Rn, tGPR:$Rm), 1196*9880d681SAndroid Build Coastguard Worker IIC_iALUr, 1197*9880d681SAndroid Build Coastguard Worker "sbc", "\t$Rdn, $Rm", 1198*9880d681SAndroid Build Coastguard Worker [(set tGPR:$Rdn, (sube tGPR:$Rn, tGPR:$Rm))]>, 1199*9880d681SAndroid Build Coastguard Worker Sched<[WriteALU]>; 1200*9880d681SAndroid Build Coastguard Worker 1201*9880d681SAndroid Build Coastguard Worker// Subtract immediate 1202*9880d681SAndroid Build Coastguard Workerdef tSUBi3 : // A8.6.210 T1 1203*9880d681SAndroid Build Coastguard Worker T1sIGenEncodeImm<0b01111, (outs tGPR:$Rd), (ins tGPR:$Rm, imm0_7:$imm3), 1204*9880d681SAndroid Build Coastguard Worker IIC_iALUi, 1205*9880d681SAndroid Build Coastguard Worker "sub", "\t$Rd, $Rm, $imm3", 1206*9880d681SAndroid Build Coastguard Worker [(set tGPR:$Rd, (add tGPR:$Rm, imm0_7_neg:$imm3))]>, 1207*9880d681SAndroid Build Coastguard Worker Sched<[WriteALU]> { 1208*9880d681SAndroid Build Coastguard Worker bits<3> imm3; 1209*9880d681SAndroid Build Coastguard Worker let Inst{8-6} = imm3; 1210*9880d681SAndroid Build Coastguard Worker} 1211*9880d681SAndroid Build Coastguard Worker 1212*9880d681SAndroid Build Coastguard Workerdef tSUBi8 : // A8.6.210 T2 1213*9880d681SAndroid Build Coastguard Worker T1sItGenEncodeImm<{1,1,1,?,?}, (outs tGPR:$Rdn), 1214*9880d681SAndroid Build Coastguard Worker (ins tGPR:$Rn, imm0_255:$imm8), IIC_iALUi, 1215*9880d681SAndroid Build Coastguard Worker "sub", "\t$Rdn, $imm8", 1216*9880d681SAndroid Build Coastguard Worker [(set tGPR:$Rdn, (add tGPR:$Rn, imm8_255_neg:$imm8))]>, 1217*9880d681SAndroid Build Coastguard Worker Sched<[WriteALU]>; 1218*9880d681SAndroid Build Coastguard Worker 1219*9880d681SAndroid Build Coastguard Worker// Subtract register 1220*9880d681SAndroid Build Coastguard Workerdef tSUBrr : // A8.6.212 1221*9880d681SAndroid Build Coastguard Worker T1sIGenEncode<0b01101, (outs tGPR:$Rd), (ins tGPR:$Rn, tGPR:$Rm), 1222*9880d681SAndroid Build Coastguard Worker IIC_iALUr, 1223*9880d681SAndroid Build Coastguard Worker "sub", "\t$Rd, $Rn, $Rm", 1224*9880d681SAndroid Build Coastguard Worker [(set tGPR:$Rd, (sub tGPR:$Rn, tGPR:$Rm))]>, 1225*9880d681SAndroid Build Coastguard Worker Sched<[WriteALU]>; 1226*9880d681SAndroid Build Coastguard Worker 1227*9880d681SAndroid Build Coastguard Worker// Sign-extend byte 1228*9880d681SAndroid Build Coastguard Workerdef tSXTB : // A8.6.222 1229*9880d681SAndroid Build Coastguard Worker T1pIMiscEncode<{0,0,1,0,0,1,?}, (outs tGPR:$Rd), (ins tGPR:$Rm), 1230*9880d681SAndroid Build Coastguard Worker IIC_iUNAr, 1231*9880d681SAndroid Build Coastguard Worker "sxtb", "\t$Rd, $Rm", 1232*9880d681SAndroid Build Coastguard Worker [(set tGPR:$Rd, (sext_inreg tGPR:$Rm, i8))]>, 1233*9880d681SAndroid Build Coastguard Worker Requires<[IsThumb, IsThumb1Only, HasV6]>, 1234*9880d681SAndroid Build Coastguard Worker Sched<[WriteALU]>; 1235*9880d681SAndroid Build Coastguard Worker 1236*9880d681SAndroid Build Coastguard Worker// Sign-extend short 1237*9880d681SAndroid Build Coastguard Workerdef tSXTH : // A8.6.224 1238*9880d681SAndroid Build Coastguard Worker T1pIMiscEncode<{0,0,1,0,0,0,?}, (outs tGPR:$Rd), (ins tGPR:$Rm), 1239*9880d681SAndroid Build Coastguard Worker IIC_iUNAr, 1240*9880d681SAndroid Build Coastguard Worker "sxth", "\t$Rd, $Rm", 1241*9880d681SAndroid Build Coastguard Worker [(set tGPR:$Rd, (sext_inreg tGPR:$Rm, i16))]>, 1242*9880d681SAndroid Build Coastguard Worker Requires<[IsThumb, IsThumb1Only, HasV6]>, 1243*9880d681SAndroid Build Coastguard Worker Sched<[WriteALU]>; 1244*9880d681SAndroid Build Coastguard Worker 1245*9880d681SAndroid Build Coastguard Worker// Test 1246*9880d681SAndroid Build Coastguard Workerlet isCompare = 1, isCommutable = 1, Defs = [CPSR] in 1247*9880d681SAndroid Build Coastguard Workerdef tTST : // A8.6.230 1248*9880d681SAndroid Build Coastguard Worker T1pIDPEncode<0b1000, (outs), (ins tGPR:$Rn, tGPR:$Rm), IIC_iTSTr, 1249*9880d681SAndroid Build Coastguard Worker "tst", "\t$Rn, $Rm", 1250*9880d681SAndroid Build Coastguard Worker [(ARMcmpZ (and_su tGPR:$Rn, tGPR:$Rm), 0)]>, 1251*9880d681SAndroid Build Coastguard Worker Sched<[WriteALU]>; 1252*9880d681SAndroid Build Coastguard Worker 1253*9880d681SAndroid Build Coastguard Worker// A8.8.247 UDF - Undefined (Encoding T1) 1254*9880d681SAndroid Build Coastguard Workerdef tUDF : TI<(outs), (ins imm0_255:$imm8), IIC_Br, "udf\t$imm8", 1255*9880d681SAndroid Build Coastguard Worker [(int_arm_undefined imm0_255:$imm8)]>, Encoding16 { 1256*9880d681SAndroid Build Coastguard Worker bits<8> imm8; 1257*9880d681SAndroid Build Coastguard Worker let Inst{15-12} = 0b1101; 1258*9880d681SAndroid Build Coastguard Worker let Inst{11-8} = 0b1110; 1259*9880d681SAndroid Build Coastguard Worker let Inst{7-0} = imm8; 1260*9880d681SAndroid Build Coastguard Worker} 1261*9880d681SAndroid Build Coastguard Worker 1262*9880d681SAndroid Build Coastguard Worker// Zero-extend byte 1263*9880d681SAndroid Build Coastguard Workerdef tUXTB : // A8.6.262 1264*9880d681SAndroid Build Coastguard Worker T1pIMiscEncode<{0,0,1,0,1,1,?}, (outs tGPR:$Rd), (ins tGPR:$Rm), 1265*9880d681SAndroid Build Coastguard Worker IIC_iUNAr, 1266*9880d681SAndroid Build Coastguard Worker "uxtb", "\t$Rd, $Rm", 1267*9880d681SAndroid Build Coastguard Worker [(set tGPR:$Rd, (and tGPR:$Rm, 0xFF))]>, 1268*9880d681SAndroid Build Coastguard Worker Requires<[IsThumb, IsThumb1Only, HasV6]>, 1269*9880d681SAndroid Build Coastguard Worker Sched<[WriteALU]>; 1270*9880d681SAndroid Build Coastguard Worker 1271*9880d681SAndroid Build Coastguard Worker// Zero-extend short 1272*9880d681SAndroid Build Coastguard Workerdef tUXTH : // A8.6.264 1273*9880d681SAndroid Build Coastguard Worker T1pIMiscEncode<{0,0,1,0,1,0,?}, (outs tGPR:$Rd), (ins tGPR:$Rm), 1274*9880d681SAndroid Build Coastguard Worker IIC_iUNAr, 1275*9880d681SAndroid Build Coastguard Worker "uxth", "\t$Rd, $Rm", 1276*9880d681SAndroid Build Coastguard Worker [(set tGPR:$Rd, (and tGPR:$Rm, 0xFFFF))]>, 1277*9880d681SAndroid Build Coastguard Worker Requires<[IsThumb, IsThumb1Only, HasV6]>, Sched<[WriteALU]>; 1278*9880d681SAndroid Build Coastguard Worker 1279*9880d681SAndroid Build Coastguard Worker// Conditional move tMOVCCr - Used to implement the Thumb SELECT_CC operation. 1280*9880d681SAndroid Build Coastguard Worker// Expanded after instruction selection into a branch sequence. 1281*9880d681SAndroid Build Coastguard Workerlet usesCustomInserter = 1 in // Expanded after instruction selection. 1282*9880d681SAndroid Build Coastguard Worker def tMOVCCr_pseudo : 1283*9880d681SAndroid Build Coastguard Worker PseudoInst<(outs tGPR:$dst), (ins tGPR:$false, tGPR:$true, cmovpred:$p), 1284*9880d681SAndroid Build Coastguard Worker NoItinerary, 1285*9880d681SAndroid Build Coastguard Worker [(set tGPR:$dst, (ARMcmov tGPR:$false, tGPR:$true, cmovpred:$p))]>; 1286*9880d681SAndroid Build Coastguard Worker 1287*9880d681SAndroid Build Coastguard Worker// tLEApcrel - Load a pc-relative address into a register without offending the 1288*9880d681SAndroid Build Coastguard Worker// assembler. 1289*9880d681SAndroid Build Coastguard Worker 1290*9880d681SAndroid Build Coastguard Workerdef tADR : T1I<(outs tGPR:$Rd), (ins t_adrlabel:$addr, pred:$p), 1291*9880d681SAndroid Build Coastguard Worker IIC_iALUi, "adr{$p}\t$Rd, $addr", []>, 1292*9880d681SAndroid Build Coastguard Worker T1Encoding<{1,0,1,0,0,?}>, Sched<[WriteALU]> { 1293*9880d681SAndroid Build Coastguard Worker bits<3> Rd; 1294*9880d681SAndroid Build Coastguard Worker bits<8> addr; 1295*9880d681SAndroid Build Coastguard Worker let Inst{10-8} = Rd; 1296*9880d681SAndroid Build Coastguard Worker let Inst{7-0} = addr; 1297*9880d681SAndroid Build Coastguard Worker let DecoderMethod = "DecodeThumbAddSpecialReg"; 1298*9880d681SAndroid Build Coastguard Worker} 1299*9880d681SAndroid Build Coastguard Worker 1300*9880d681SAndroid Build Coastguard Workerlet hasSideEffects = 0, isReMaterializable = 1 in 1301*9880d681SAndroid Build Coastguard Workerdef tLEApcrel : tPseudoInst<(outs tGPR:$Rd), (ins i32imm:$label, pred:$p), 1302*9880d681SAndroid Build Coastguard Worker 2, IIC_iALUi, []>, Sched<[WriteALU]>; 1303*9880d681SAndroid Build Coastguard Worker 1304*9880d681SAndroid Build Coastguard Workerlet hasSideEffects = 1 in 1305*9880d681SAndroid Build Coastguard Workerdef tLEApcrelJT : tPseudoInst<(outs tGPR:$Rd), 1306*9880d681SAndroid Build Coastguard Worker (ins i32imm:$label, pred:$p), 1307*9880d681SAndroid Build Coastguard Worker 2, IIC_iALUi, []>, Sched<[WriteALU]>; 1308*9880d681SAndroid Build Coastguard Worker 1309*9880d681SAndroid Build Coastguard Worker//===----------------------------------------------------------------------===// 1310*9880d681SAndroid Build Coastguard Worker// TLS Instructions 1311*9880d681SAndroid Build Coastguard Worker// 1312*9880d681SAndroid Build Coastguard Worker 1313*9880d681SAndroid Build Coastguard Worker// __aeabi_read_tp preserves the registers r1-r3. 1314*9880d681SAndroid Build Coastguard Worker// This is a pseudo inst so that we can get the encoding right, 1315*9880d681SAndroid Build Coastguard Worker// complete with fixup for the aeabi_read_tp function. 1316*9880d681SAndroid Build Coastguard Workerlet isCall = 1, Defs = [R0, R12, LR, CPSR], Uses = [SP] in 1317*9880d681SAndroid Build Coastguard Workerdef tTPsoft : tPseudoInst<(outs), (ins), 4, IIC_Br, 1318*9880d681SAndroid Build Coastguard Worker [(set R0, ARMthread_pointer)]>, 1319*9880d681SAndroid Build Coastguard Worker Sched<[WriteBr]>; 1320*9880d681SAndroid Build Coastguard Worker 1321*9880d681SAndroid Build Coastguard Worker//===----------------------------------------------------------------------===// 1322*9880d681SAndroid Build Coastguard Worker// SJLJ Exception handling intrinsics 1323*9880d681SAndroid Build Coastguard Worker// 1324*9880d681SAndroid Build Coastguard Worker 1325*9880d681SAndroid Build Coastguard Worker// eh_sjlj_setjmp() is an instruction sequence to store the return address and 1326*9880d681SAndroid Build Coastguard Worker// save #0 in R0 for the non-longjmp case. Since by its nature we may be coming 1327*9880d681SAndroid Build Coastguard Worker// from some other function to get here, and we're using the stack frame for the 1328*9880d681SAndroid Build Coastguard Worker// containing function to save/restore registers, we can't keep anything live in 1329*9880d681SAndroid Build Coastguard Worker// regs across the eh_sjlj_setjmp(), else it will almost certainly have been 1330*9880d681SAndroid Build Coastguard Worker// tromped upon when we get here from a longjmp(). We force everything out of 1331*9880d681SAndroid Build Coastguard Worker// registers except for our own input by listing the relevant registers in 1332*9880d681SAndroid Build Coastguard Worker// Defs. By doing so, we also cause the prologue/epilogue code to actively 1333*9880d681SAndroid Build Coastguard Worker// preserve all of the callee-saved resgisters, which is exactly what we want. 1334*9880d681SAndroid Build Coastguard Worker// $val is a scratch register for our use. 1335*9880d681SAndroid Build Coastguard Workerlet Defs = [ R0, R1, R2, R3, R4, R5, R6, R7, R12, CPSR ], 1336*9880d681SAndroid Build Coastguard Worker hasSideEffects = 1, isBarrier = 1, isCodeGenOnly = 1, 1337*9880d681SAndroid Build Coastguard Worker usesCustomInserter = 1 in 1338*9880d681SAndroid Build Coastguard Workerdef tInt_eh_sjlj_setjmp : ThumbXI<(outs),(ins tGPR:$src, tGPR:$val), 1339*9880d681SAndroid Build Coastguard Worker AddrModeNone, 0, NoItinerary, "","", 1340*9880d681SAndroid Build Coastguard Worker [(set R0, (ARMeh_sjlj_setjmp tGPR:$src, tGPR:$val))]>; 1341*9880d681SAndroid Build Coastguard Worker 1342*9880d681SAndroid Build Coastguard Worker// FIXME: Non-IOS version(s) 1343*9880d681SAndroid Build Coastguard Workerlet isBarrier = 1, hasSideEffects = 1, isTerminator = 1, isCodeGenOnly = 1, 1344*9880d681SAndroid Build Coastguard Worker Defs = [ R7, LR, SP ] in 1345*9880d681SAndroid Build Coastguard Workerdef tInt_eh_sjlj_longjmp : XI<(outs), (ins GPR:$src, GPR:$scratch), 1346*9880d681SAndroid Build Coastguard Worker AddrModeNone, 0, IndexModeNone, 1347*9880d681SAndroid Build Coastguard Worker Pseudo, NoItinerary, "", "", 1348*9880d681SAndroid Build Coastguard Worker [(ARMeh_sjlj_longjmp GPR:$src, GPR:$scratch)]>, 1349*9880d681SAndroid Build Coastguard Worker Requires<[IsThumb,IsNotWindows]>; 1350*9880d681SAndroid Build Coastguard Worker 1351*9880d681SAndroid Build Coastguard Workerlet isBarrier = 1, hasSideEffects = 1, isTerminator = 1, isCodeGenOnly = 1, 1352*9880d681SAndroid Build Coastguard Worker Defs = [ R11, LR, SP ] in 1353*9880d681SAndroid Build Coastguard Workerdef tInt_WIN_eh_sjlj_longjmp 1354*9880d681SAndroid Build Coastguard Worker : XI<(outs), (ins GPR:$src, GPR:$scratch), AddrModeNone, 0, IndexModeNone, 1355*9880d681SAndroid Build Coastguard Worker Pseudo, NoItinerary, "", "", [(ARMeh_sjlj_longjmp GPR:$src, GPR:$scratch)]>, 1356*9880d681SAndroid Build Coastguard Worker Requires<[IsThumb,IsWindows]>; 1357*9880d681SAndroid Build Coastguard Worker 1358*9880d681SAndroid Build Coastguard Worker//===----------------------------------------------------------------------===// 1359*9880d681SAndroid Build Coastguard Worker// Non-Instruction Patterns 1360*9880d681SAndroid Build Coastguard Worker// 1361*9880d681SAndroid Build Coastguard Worker 1362*9880d681SAndroid Build Coastguard Worker// Comparisons 1363*9880d681SAndroid Build Coastguard Workerdef : T1Pat<(ARMcmpZ tGPR:$Rn, imm0_255:$imm8), 1364*9880d681SAndroid Build Coastguard Worker (tCMPi8 tGPR:$Rn, imm0_255:$imm8)>; 1365*9880d681SAndroid Build Coastguard Workerdef : T1Pat<(ARMcmpZ tGPR:$Rn, tGPR:$Rm), 1366*9880d681SAndroid Build Coastguard Worker (tCMPr tGPR:$Rn, tGPR:$Rm)>; 1367*9880d681SAndroid Build Coastguard Worker 1368*9880d681SAndroid Build Coastguard Worker// Add with carry 1369*9880d681SAndroid Build Coastguard Workerdef : T1Pat<(addc tGPR:$lhs, imm0_7:$rhs), 1370*9880d681SAndroid Build Coastguard Worker (tADDi3 tGPR:$lhs, imm0_7:$rhs)>; 1371*9880d681SAndroid Build Coastguard Workerdef : T1Pat<(addc tGPR:$lhs, imm8_255:$rhs), 1372*9880d681SAndroid Build Coastguard Worker (tADDi8 tGPR:$lhs, imm8_255:$rhs)>; 1373*9880d681SAndroid Build Coastguard Workerdef : T1Pat<(addc tGPR:$lhs, tGPR:$rhs), 1374*9880d681SAndroid Build Coastguard Worker (tADDrr tGPR:$lhs, tGPR:$rhs)>; 1375*9880d681SAndroid Build Coastguard Worker 1376*9880d681SAndroid Build Coastguard Worker// Subtract with carry 1377*9880d681SAndroid Build Coastguard Workerdef : T1Pat<(addc tGPR:$lhs, imm0_7_neg:$rhs), 1378*9880d681SAndroid Build Coastguard Worker (tSUBi3 tGPR:$lhs, imm0_7_neg:$rhs)>; 1379*9880d681SAndroid Build Coastguard Workerdef : T1Pat<(addc tGPR:$lhs, imm8_255_neg:$rhs), 1380*9880d681SAndroid Build Coastguard Worker (tSUBi8 tGPR:$lhs, imm8_255_neg:$rhs)>; 1381*9880d681SAndroid Build Coastguard Workerdef : T1Pat<(subc tGPR:$lhs, tGPR:$rhs), 1382*9880d681SAndroid Build Coastguard Worker (tSUBrr tGPR:$lhs, tGPR:$rhs)>; 1383*9880d681SAndroid Build Coastguard Worker 1384*9880d681SAndroid Build Coastguard Worker// Bswap 16 with load/store 1385*9880d681SAndroid Build Coastguard Workerdef : T1Pat<(srl (bswap (extloadi16 t_addrmode_is2:$addr)), (i32 16)), 1386*9880d681SAndroid Build Coastguard Worker (tREV16 (tLDRHi t_addrmode_is2:$addr))>; 1387*9880d681SAndroid Build Coastguard Workerdef : T1Pat<(srl (bswap (extloadi16 t_addrmode_rr:$addr)), (i32 16)), 1388*9880d681SAndroid Build Coastguard Worker (tREV16 (tLDRHr t_addrmode_rr:$addr))>; 1389*9880d681SAndroid Build Coastguard Workerdef : T1Pat<(truncstorei16 (srl (bswap tGPR:$Rn), (i32 16)), 1390*9880d681SAndroid Build Coastguard Worker t_addrmode_is2:$addr), 1391*9880d681SAndroid Build Coastguard Worker (tSTRHi(tREV16 tGPR:$Rn), t_addrmode_is2:$addr)>; 1392*9880d681SAndroid Build Coastguard Workerdef : T1Pat<(truncstorei16 (srl (bswap tGPR:$Rn), (i32 16)), 1393*9880d681SAndroid Build Coastguard Worker t_addrmode_rr:$addr), 1394*9880d681SAndroid Build Coastguard Worker (tSTRHr (tREV16 tGPR:$Rn), t_addrmode_rr:$addr)>; 1395*9880d681SAndroid Build Coastguard Worker 1396*9880d681SAndroid Build Coastguard Worker// ConstantPool 1397*9880d681SAndroid Build Coastguard Workerdef : T1Pat<(ARMWrapper tconstpool :$dst), (tLEApcrel tconstpool :$dst)>; 1398*9880d681SAndroid Build Coastguard Worker 1399*9880d681SAndroid Build Coastguard Worker// GlobalAddress 1400*9880d681SAndroid Build Coastguard Workerdef tLDRLIT_ga_pcrel : PseudoInst<(outs tGPR:$dst), (ins i32imm:$addr), 1401*9880d681SAndroid Build Coastguard Worker IIC_iLoadiALU, 1402*9880d681SAndroid Build Coastguard Worker [(set tGPR:$dst, 1403*9880d681SAndroid Build Coastguard Worker (ARMWrapperPIC tglobaladdr:$addr))]>, 1404*9880d681SAndroid Build Coastguard Worker Requires<[IsThumb, DontUseMovt]>; 1405*9880d681SAndroid Build Coastguard Worker 1406*9880d681SAndroid Build Coastguard Workerdef tLDRLIT_ga_abs : PseudoInst<(outs tGPR:$dst), (ins i32imm:$src), 1407*9880d681SAndroid Build Coastguard Worker IIC_iLoad_i, 1408*9880d681SAndroid Build Coastguard Worker [(set tGPR:$dst, 1409*9880d681SAndroid Build Coastguard Worker (ARMWrapper tglobaladdr:$src))]>, 1410*9880d681SAndroid Build Coastguard Worker Requires<[IsThumb, DontUseMovt]>; 1411*9880d681SAndroid Build Coastguard Worker 1412*9880d681SAndroid Build Coastguard Worker// TLS globals 1413*9880d681SAndroid Build Coastguard Workerdef : Pat<(ARMWrapperPIC tglobaltlsaddr:$addr), 1414*9880d681SAndroid Build Coastguard Worker (tLDRLIT_ga_pcrel tglobaltlsaddr:$addr)>, 1415*9880d681SAndroid Build Coastguard Worker Requires<[IsThumb, DontUseMovt]>; 1416*9880d681SAndroid Build Coastguard Workerdef : Pat<(ARMWrapper tglobaltlsaddr:$addr), 1417*9880d681SAndroid Build Coastguard Worker (tLDRLIT_ga_abs tglobaltlsaddr:$addr)>, 1418*9880d681SAndroid Build Coastguard Worker Requires<[IsThumb, DontUseMovt]>; 1419*9880d681SAndroid Build Coastguard Worker 1420*9880d681SAndroid Build Coastguard Worker 1421*9880d681SAndroid Build Coastguard Worker// JumpTable 1422*9880d681SAndroid Build Coastguard Workerdef : T1Pat<(ARMWrapperJT tjumptable:$dst), 1423*9880d681SAndroid Build Coastguard Worker (tLEApcrelJT tjumptable:$dst)>; 1424*9880d681SAndroid Build Coastguard Worker 1425*9880d681SAndroid Build Coastguard Worker// Direct calls 1426*9880d681SAndroid Build Coastguard Workerdef : T1Pat<(ARMcall texternalsym:$func), (tBL texternalsym:$func)>, 1427*9880d681SAndroid Build Coastguard Worker Requires<[IsThumb]>; 1428*9880d681SAndroid Build Coastguard Worker 1429*9880d681SAndroid Build Coastguard Worker// zextload i1 -> zextload i8 1430*9880d681SAndroid Build Coastguard Workerdef : T1Pat<(zextloadi1 t_addrmode_is1:$addr), 1431*9880d681SAndroid Build Coastguard Worker (tLDRBi t_addrmode_is1:$addr)>; 1432*9880d681SAndroid Build Coastguard Workerdef : T1Pat<(zextloadi1 t_addrmode_rr:$addr), 1433*9880d681SAndroid Build Coastguard Worker (tLDRBr t_addrmode_rr:$addr)>; 1434*9880d681SAndroid Build Coastguard Worker 1435*9880d681SAndroid Build Coastguard Worker// extload from the stack -> word load from the stack, as it avoids having to 1436*9880d681SAndroid Build Coastguard Worker// materialize the base in a separate register. This only works when a word 1437*9880d681SAndroid Build Coastguard Worker// load puts the byte/halfword value in the same place in the register that the 1438*9880d681SAndroid Build Coastguard Worker// byte/halfword load would, i.e. when little-endian. 1439*9880d681SAndroid Build Coastguard Workerdef : T1Pat<(extloadi1 t_addrmode_sp:$addr), (tLDRspi t_addrmode_sp:$addr)>, 1440*9880d681SAndroid Build Coastguard Worker Requires<[IsThumb, IsThumb1Only, IsLE]>; 1441*9880d681SAndroid Build Coastguard Workerdef : T1Pat<(extloadi8 t_addrmode_sp:$addr), (tLDRspi t_addrmode_sp:$addr)>, 1442*9880d681SAndroid Build Coastguard Worker Requires<[IsThumb, IsThumb1Only, IsLE]>; 1443*9880d681SAndroid Build Coastguard Workerdef : T1Pat<(extloadi16 t_addrmode_sp:$addr), (tLDRspi t_addrmode_sp:$addr)>, 1444*9880d681SAndroid Build Coastguard Worker Requires<[IsThumb, IsThumb1Only, IsLE]>; 1445*9880d681SAndroid Build Coastguard Worker 1446*9880d681SAndroid Build Coastguard Worker// extload -> zextload 1447*9880d681SAndroid Build Coastguard Workerdef : T1Pat<(extloadi1 t_addrmode_is1:$addr), (tLDRBi t_addrmode_is1:$addr)>; 1448*9880d681SAndroid Build Coastguard Workerdef : T1Pat<(extloadi1 t_addrmode_rr:$addr), (tLDRBr t_addrmode_rr:$addr)>; 1449*9880d681SAndroid Build Coastguard Workerdef : T1Pat<(extloadi8 t_addrmode_is1:$addr), (tLDRBi t_addrmode_is1:$addr)>; 1450*9880d681SAndroid Build Coastguard Workerdef : T1Pat<(extloadi8 t_addrmode_rr:$addr), (tLDRBr t_addrmode_rr:$addr)>; 1451*9880d681SAndroid Build Coastguard Workerdef : T1Pat<(extloadi16 t_addrmode_is2:$addr), (tLDRHi t_addrmode_is2:$addr)>; 1452*9880d681SAndroid Build Coastguard Workerdef : T1Pat<(extloadi16 t_addrmode_rr:$addr), (tLDRHr t_addrmode_rr:$addr)>; 1453*9880d681SAndroid Build Coastguard Worker 1454*9880d681SAndroid Build Coastguard Worker// If it's impossible to use [r,r] address mode for sextload, select to 1455*9880d681SAndroid Build Coastguard Worker// ldr{b|h} + sxt{b|h} instead. 1456*9880d681SAndroid Build Coastguard Workerdef : T1Pat<(sextloadi8 t_addrmode_is1:$addr), 1457*9880d681SAndroid Build Coastguard Worker (tSXTB (tLDRBi t_addrmode_is1:$addr))>, 1458*9880d681SAndroid Build Coastguard Worker Requires<[IsThumb, IsThumb1Only, HasV6]>; 1459*9880d681SAndroid Build Coastguard Workerdef : T1Pat<(sextloadi8 t_addrmode_rr:$addr), 1460*9880d681SAndroid Build Coastguard Worker (tSXTB (tLDRBr t_addrmode_rr:$addr))>, 1461*9880d681SAndroid Build Coastguard Worker Requires<[IsThumb, IsThumb1Only, HasV6]>; 1462*9880d681SAndroid Build Coastguard Workerdef : T1Pat<(sextloadi16 t_addrmode_is2:$addr), 1463*9880d681SAndroid Build Coastguard Worker (tSXTH (tLDRHi t_addrmode_is2:$addr))>, 1464*9880d681SAndroid Build Coastguard Worker Requires<[IsThumb, IsThumb1Only, HasV6]>; 1465*9880d681SAndroid Build Coastguard Workerdef : T1Pat<(sextloadi16 t_addrmode_rr:$addr), 1466*9880d681SAndroid Build Coastguard Worker (tSXTH (tLDRHr t_addrmode_rr:$addr))>, 1467*9880d681SAndroid Build Coastguard Worker Requires<[IsThumb, IsThumb1Only, HasV6]>; 1468*9880d681SAndroid Build Coastguard Worker 1469*9880d681SAndroid Build Coastguard Workerdef : T1Pat<(sextloadi8 t_addrmode_is1:$addr), 1470*9880d681SAndroid Build Coastguard Worker (tASRri (tLSLri (tLDRBi t_addrmode_is1:$addr), 24), 24)>; 1471*9880d681SAndroid Build Coastguard Workerdef : T1Pat<(sextloadi8 t_addrmode_rr:$addr), 1472*9880d681SAndroid Build Coastguard Worker (tASRri (tLSLri (tLDRBr t_addrmode_rr:$addr), 24), 24)>; 1473*9880d681SAndroid Build Coastguard Workerdef : T1Pat<(sextloadi16 t_addrmode_is2:$addr), 1474*9880d681SAndroid Build Coastguard Worker (tASRri (tLSLri (tLDRHi t_addrmode_is2:$addr), 16), 16)>; 1475*9880d681SAndroid Build Coastguard Workerdef : T1Pat<(sextloadi16 t_addrmode_rr:$addr), 1476*9880d681SAndroid Build Coastguard Worker (tASRri (tLSLri (tLDRHr t_addrmode_rr:$addr), 16), 16)>; 1477*9880d681SAndroid Build Coastguard Worker 1478*9880d681SAndroid Build Coastguard Workerdef : T1Pat<(atomic_load_8 t_addrmode_is1:$src), 1479*9880d681SAndroid Build Coastguard Worker (tLDRBi t_addrmode_is1:$src)>; 1480*9880d681SAndroid Build Coastguard Workerdef : T1Pat<(atomic_load_8 t_addrmode_rr:$src), 1481*9880d681SAndroid Build Coastguard Worker (tLDRBr t_addrmode_rr:$src)>; 1482*9880d681SAndroid Build Coastguard Workerdef : T1Pat<(atomic_load_16 t_addrmode_is2:$src), 1483*9880d681SAndroid Build Coastguard Worker (tLDRHi t_addrmode_is2:$src)>; 1484*9880d681SAndroid Build Coastguard Workerdef : T1Pat<(atomic_load_16 t_addrmode_rr:$src), 1485*9880d681SAndroid Build Coastguard Worker (tLDRHr t_addrmode_rr:$src)>; 1486*9880d681SAndroid Build Coastguard Workerdef : T1Pat<(atomic_load_32 t_addrmode_is4:$src), 1487*9880d681SAndroid Build Coastguard Worker (tLDRi t_addrmode_is4:$src)>; 1488*9880d681SAndroid Build Coastguard Workerdef : T1Pat<(atomic_load_32 t_addrmode_rr:$src), 1489*9880d681SAndroid Build Coastguard Worker (tLDRr t_addrmode_rr:$src)>; 1490*9880d681SAndroid Build Coastguard Workerdef : T1Pat<(atomic_store_8 t_addrmode_is1:$ptr, tGPR:$val), 1491*9880d681SAndroid Build Coastguard Worker (tSTRBi tGPR:$val, t_addrmode_is1:$ptr)>; 1492*9880d681SAndroid Build Coastguard Workerdef : T1Pat<(atomic_store_8 t_addrmode_rr:$ptr, tGPR:$val), 1493*9880d681SAndroid Build Coastguard Worker (tSTRBr tGPR:$val, t_addrmode_rr:$ptr)>; 1494*9880d681SAndroid Build Coastguard Workerdef : T1Pat<(atomic_store_16 t_addrmode_is2:$ptr, tGPR:$val), 1495*9880d681SAndroid Build Coastguard Worker (tSTRHi tGPR:$val, t_addrmode_is2:$ptr)>; 1496*9880d681SAndroid Build Coastguard Workerdef : T1Pat<(atomic_store_16 t_addrmode_rr:$ptr, tGPR:$val), 1497*9880d681SAndroid Build Coastguard Worker (tSTRHr tGPR:$val, t_addrmode_rr:$ptr)>; 1498*9880d681SAndroid Build Coastguard Workerdef : T1Pat<(atomic_store_32 t_addrmode_is4:$ptr, tGPR:$val), 1499*9880d681SAndroid Build Coastguard Worker (tSTRi tGPR:$val, t_addrmode_is4:$ptr)>; 1500*9880d681SAndroid Build Coastguard Workerdef : T1Pat<(atomic_store_32 t_addrmode_rr:$ptr, tGPR:$val), 1501*9880d681SAndroid Build Coastguard Worker (tSTRr tGPR:$val, t_addrmode_rr:$ptr)>; 1502*9880d681SAndroid Build Coastguard Worker 1503*9880d681SAndroid Build Coastguard Worker// Large immediate handling. 1504*9880d681SAndroid Build Coastguard Worker 1505*9880d681SAndroid Build Coastguard Worker// Two piece imms. 1506*9880d681SAndroid Build Coastguard Workerdef : T1Pat<(i32 thumb_immshifted:$src), 1507*9880d681SAndroid Build Coastguard Worker (tLSLri (tMOVi8 (thumb_immshifted_val imm:$src)), 1508*9880d681SAndroid Build Coastguard Worker (thumb_immshifted_shamt imm:$src))>; 1509*9880d681SAndroid Build Coastguard Worker 1510*9880d681SAndroid Build Coastguard Workerdef : T1Pat<(i32 imm0_255_comp:$src), 1511*9880d681SAndroid Build Coastguard Worker (tMVN (tMOVi8 (imm_comp_XFORM imm:$src)))>; 1512*9880d681SAndroid Build Coastguard Worker 1513*9880d681SAndroid Build Coastguard Workerdef : T1Pat<(i32 imm256_510:$src), 1514*9880d681SAndroid Build Coastguard Worker (tADDi8 (tMOVi8 255), 1515*9880d681SAndroid Build Coastguard Worker (thumb_imm256_510_addend imm:$src))>; 1516*9880d681SAndroid Build Coastguard Worker 1517*9880d681SAndroid Build Coastguard Worker// Pseudo instruction that combines ldr from constpool and add pc. This should 1518*9880d681SAndroid Build Coastguard Worker// be expanded into two instructions late to allow if-conversion and 1519*9880d681SAndroid Build Coastguard Worker// scheduling. 1520*9880d681SAndroid Build Coastguard Workerlet isReMaterializable = 1 in 1521*9880d681SAndroid Build Coastguard Workerdef tLDRpci_pic : PseudoInst<(outs GPR:$dst), (ins i32imm:$addr, pclabel:$cp), 1522*9880d681SAndroid Build Coastguard Worker NoItinerary, 1523*9880d681SAndroid Build Coastguard Worker [(set GPR:$dst, (ARMpic_add (load (ARMWrapper tconstpool:$addr)), 1524*9880d681SAndroid Build Coastguard Worker imm:$cp))]>, 1525*9880d681SAndroid Build Coastguard Worker Requires<[IsThumb, IsThumb1Only]>; 1526*9880d681SAndroid Build Coastguard Worker 1527*9880d681SAndroid Build Coastguard Worker// Pseudo-instruction for merged POP and return. 1528*9880d681SAndroid Build Coastguard Worker// FIXME: remove when we have a way to marking a MI with these properties. 1529*9880d681SAndroid Build Coastguard Workerlet isReturn = 1, isTerminator = 1, isBarrier = 1, mayLoad = 1, 1530*9880d681SAndroid Build Coastguard Worker hasExtraDefRegAllocReq = 1 in 1531*9880d681SAndroid Build Coastguard Workerdef tPOP_RET : tPseudoExpand<(outs), (ins pred:$p, reglist:$regs, variable_ops), 1532*9880d681SAndroid Build Coastguard Worker 2, IIC_iPop_Br, [], 1533*9880d681SAndroid Build Coastguard Worker (tPOP pred:$p, reglist:$regs)>, Sched<[WriteBrL]>; 1534*9880d681SAndroid Build Coastguard Worker 1535*9880d681SAndroid Build Coastguard Worker// Indirect branch using "mov pc, $Rm" 1536*9880d681SAndroid Build Coastguard Workerlet isBranch = 1, isTerminator = 1, isBarrier = 1, isIndirectBranch = 1 in { 1537*9880d681SAndroid Build Coastguard Worker def tBRIND : tPseudoExpand<(outs), (ins GPR:$Rm, pred:$p), 1538*9880d681SAndroid Build Coastguard Worker 2, IIC_Br, [(brind GPR:$Rm)], 1539*9880d681SAndroid Build Coastguard Worker (tMOVr PC, GPR:$Rm, pred:$p)>, Sched<[WriteBr]>; 1540*9880d681SAndroid Build Coastguard Worker} 1541*9880d681SAndroid Build Coastguard Worker 1542*9880d681SAndroid Build Coastguard Worker 1543*9880d681SAndroid Build Coastguard Worker// In Thumb1, "nop" is encoded as a "mov r8, r8". Technically, the bf00 1544*9880d681SAndroid Build Coastguard Worker// encoding is available on ARMv6K, but we don't differentiate that finely. 1545*9880d681SAndroid Build Coastguard Workerdef : InstAlias<"nop", (tMOVr R8, R8, 14, 0), 0>, Requires<[IsThumb, IsThumb1Only]>; 1546*9880d681SAndroid Build Coastguard Worker 1547*9880d681SAndroid Build Coastguard Worker 1548*9880d681SAndroid Build Coastguard Worker// For round-trip assembly/disassembly, we have to handle a CPS instruction 1549*9880d681SAndroid Build Coastguard Worker// without any iflags. That's not, strictly speaking, valid syntax, but it's 1550*9880d681SAndroid Build Coastguard Worker// a useful extension and assembles to defined behaviour (the insn does 1551*9880d681SAndroid Build Coastguard Worker// nothing). 1552*9880d681SAndroid Build Coastguard Workerdef : tInstAlias<"cps$imod", (tCPS imod_op:$imod, 0)>; 1553*9880d681SAndroid Build Coastguard Workerdef : tInstAlias<"cps$imod", (tCPS imod_op:$imod, 0)>; 1554*9880d681SAndroid Build Coastguard Worker 1555*9880d681SAndroid Build Coastguard Worker// "neg" is and alias for "rsb rd, rn, #0" 1556*9880d681SAndroid Build Coastguard Workerdef : tInstAlias<"neg${s}${p} $Rd, $Rm", 1557*9880d681SAndroid Build Coastguard Worker (tRSB tGPR:$Rd, s_cc_out:$s, tGPR:$Rm, pred:$p)>; 1558*9880d681SAndroid Build Coastguard Worker 1559*9880d681SAndroid Build Coastguard Worker 1560*9880d681SAndroid Build Coastguard Worker// Implied destination operand forms for shifts. 1561*9880d681SAndroid Build Coastguard Workerdef : tInstAlias<"lsl${s}${p} $Rdm, $imm", 1562*9880d681SAndroid Build Coastguard Worker (tLSLri tGPR:$Rdm, cc_out:$s, tGPR:$Rdm, imm0_31:$imm, pred:$p)>; 1563*9880d681SAndroid Build Coastguard Workerdef : tInstAlias<"lsr${s}${p} $Rdm, $imm", 1564*9880d681SAndroid Build Coastguard Worker (tLSRri tGPR:$Rdm, cc_out:$s, tGPR:$Rdm, imm_sr:$imm, pred:$p)>; 1565*9880d681SAndroid Build Coastguard Workerdef : tInstAlias<"asr${s}${p} $Rdm, $imm", 1566*9880d681SAndroid Build Coastguard Worker (tASRri tGPR:$Rdm, cc_out:$s, tGPR:$Rdm, imm_sr:$imm, pred:$p)>; 1567*9880d681SAndroid Build Coastguard Worker 1568*9880d681SAndroid Build Coastguard Worker// Pseudo instruction ldr Rt, =immediate 1569*9880d681SAndroid Build Coastguard Workerdef tLDRConstPool 1570*9880d681SAndroid Build Coastguard Worker : tAsmPseudo<"ldr${p} $Rt, $immediate", 1571*9880d681SAndroid Build Coastguard Worker (ins tGPR:$Rt, const_pool_asm_imm:$immediate, pred:$p)>; 1572