xref: /aosp_15_r20/external/llvm/lib/Target/ARM/ARMInstrInfo.td (revision 9880d6810fe72a1726cb53787c6711e909410d58)
1*9880d681SAndroid Build Coastguard Worker//===- ARMInstrInfo.td - Target Description for ARM Target -*- tablegen -*-===//
2*9880d681SAndroid Build Coastguard Worker//
3*9880d681SAndroid Build Coastguard Worker//                     The LLVM Compiler Infrastructure
4*9880d681SAndroid Build Coastguard Worker//
5*9880d681SAndroid Build Coastguard Worker// This file is distributed under the University of Illinois Open Source
6*9880d681SAndroid Build Coastguard Worker// License. See LICENSE.TXT for details.
7*9880d681SAndroid Build Coastguard Worker//
8*9880d681SAndroid Build Coastguard Worker//===----------------------------------------------------------------------===//
9*9880d681SAndroid Build Coastguard Worker//
10*9880d681SAndroid Build Coastguard Worker// This file describes the ARM instructions in TableGen format.
11*9880d681SAndroid Build Coastguard Worker//
12*9880d681SAndroid Build Coastguard Worker//===----------------------------------------------------------------------===//
13*9880d681SAndroid Build Coastguard Worker
14*9880d681SAndroid Build Coastguard Worker//===----------------------------------------------------------------------===//
15*9880d681SAndroid Build Coastguard Worker// ARM specific DAG Nodes.
16*9880d681SAndroid Build Coastguard Worker//
17*9880d681SAndroid Build Coastguard Worker
18*9880d681SAndroid Build Coastguard Worker// Type profiles.
19*9880d681SAndroid Build Coastguard Workerdef SDT_ARMCallSeqStart : SDCallSeqStart<[ SDTCisVT<0, i32> ]>;
20*9880d681SAndroid Build Coastguard Workerdef SDT_ARMCallSeqEnd   : SDCallSeqEnd<[ SDTCisVT<0, i32>, SDTCisVT<1, i32> ]>;
21*9880d681SAndroid Build Coastguard Workerdef SDT_ARMStructByVal : SDTypeProfile<0, 4,
22*9880d681SAndroid Build Coastguard Worker                                       [SDTCisVT<0, i32>, SDTCisVT<1, i32>,
23*9880d681SAndroid Build Coastguard Worker                                        SDTCisVT<2, i32>, SDTCisVT<3, i32>]>;
24*9880d681SAndroid Build Coastguard Worker
25*9880d681SAndroid Build Coastguard Workerdef SDT_ARMSaveCallPC : SDTypeProfile<0, 1, []>;
26*9880d681SAndroid Build Coastguard Worker
27*9880d681SAndroid Build Coastguard Workerdef SDT_ARMcall    : SDTypeProfile<0, -1, [SDTCisPtrTy<0>]>;
28*9880d681SAndroid Build Coastguard Worker
29*9880d681SAndroid Build Coastguard Workerdef SDT_ARMCMov    : SDTypeProfile<1, 3,
30*9880d681SAndroid Build Coastguard Worker                                   [SDTCisSameAs<0, 1>, SDTCisSameAs<0, 2>,
31*9880d681SAndroid Build Coastguard Worker                                    SDTCisVT<3, i32>]>;
32*9880d681SAndroid Build Coastguard Worker
33*9880d681SAndroid Build Coastguard Workerdef SDT_ARMBrcond  : SDTypeProfile<0, 2,
34*9880d681SAndroid Build Coastguard Worker                                   [SDTCisVT<0, OtherVT>, SDTCisVT<1, i32>]>;
35*9880d681SAndroid Build Coastguard Worker
36*9880d681SAndroid Build Coastguard Workerdef SDT_ARMBrJT    : SDTypeProfile<0, 2,
37*9880d681SAndroid Build Coastguard Worker                                  [SDTCisPtrTy<0>, SDTCisVT<1, i32>]>;
38*9880d681SAndroid Build Coastguard Worker
39*9880d681SAndroid Build Coastguard Workerdef SDT_ARMBr2JT   : SDTypeProfile<0, 3,
40*9880d681SAndroid Build Coastguard Worker                                  [SDTCisPtrTy<0>, SDTCisVT<1, i32>,
41*9880d681SAndroid Build Coastguard Worker                                   SDTCisVT<2, i32>]>;
42*9880d681SAndroid Build Coastguard Worker
43*9880d681SAndroid Build Coastguard Workerdef SDT_ARMBCC_i64 : SDTypeProfile<0, 6,
44*9880d681SAndroid Build Coastguard Worker                                  [SDTCisVT<0, i32>,
45*9880d681SAndroid Build Coastguard Worker                                   SDTCisVT<1, i32>, SDTCisVT<2, i32>,
46*9880d681SAndroid Build Coastguard Worker                                   SDTCisVT<3, i32>, SDTCisVT<4, i32>,
47*9880d681SAndroid Build Coastguard Worker                                   SDTCisVT<5, OtherVT>]>;
48*9880d681SAndroid Build Coastguard Worker
49*9880d681SAndroid Build Coastguard Workerdef SDT_ARMAnd     : SDTypeProfile<1, 2,
50*9880d681SAndroid Build Coastguard Worker                                   [SDTCisVT<0, i32>, SDTCisVT<1, i32>,
51*9880d681SAndroid Build Coastguard Worker                                    SDTCisVT<2, i32>]>;
52*9880d681SAndroid Build Coastguard Worker
53*9880d681SAndroid Build Coastguard Workerdef SDT_ARMCmp     : SDTypeProfile<0, 2, [SDTCisSameAs<0, 1>]>;
54*9880d681SAndroid Build Coastguard Worker
55*9880d681SAndroid Build Coastguard Workerdef SDT_ARMPICAdd  : SDTypeProfile<1, 2, [SDTCisSameAs<0, 1>,
56*9880d681SAndroid Build Coastguard Worker                                          SDTCisPtrTy<1>, SDTCisVT<2, i32>]>;
57*9880d681SAndroid Build Coastguard Worker
58*9880d681SAndroid Build Coastguard Workerdef SDT_ARMThreadPointer : SDTypeProfile<1, 0, [SDTCisPtrTy<0>]>;
59*9880d681SAndroid Build Coastguard Workerdef SDT_ARMEH_SJLJ_Setjmp : SDTypeProfile<1, 2, [SDTCisInt<0>, SDTCisPtrTy<1>,
60*9880d681SAndroid Build Coastguard Worker                                                 SDTCisInt<2>]>;
61*9880d681SAndroid Build Coastguard Workerdef SDT_ARMEH_SJLJ_Longjmp: SDTypeProfile<0, 2, [SDTCisPtrTy<0>, SDTCisInt<1>]>;
62*9880d681SAndroid Build Coastguard Workerdef SDT_ARMEH_SJLJ_SetupDispatch: SDTypeProfile<0, 0, []>;
63*9880d681SAndroid Build Coastguard Worker
64*9880d681SAndroid Build Coastguard Workerdef SDT_ARMMEMBARRIER     : SDTypeProfile<0, 1, [SDTCisInt<0>]>;
65*9880d681SAndroid Build Coastguard Worker
66*9880d681SAndroid Build Coastguard Workerdef SDT_ARMPREFETCH : SDTypeProfile<0, 3, [SDTCisPtrTy<0>, SDTCisSameAs<1, 2>,
67*9880d681SAndroid Build Coastguard Worker                                           SDTCisInt<1>]>;
68*9880d681SAndroid Build Coastguard Worker
69*9880d681SAndroid Build Coastguard Workerdef SDT_ARMTCRET : SDTypeProfile<0, 1, [SDTCisPtrTy<0>]>;
70*9880d681SAndroid Build Coastguard Worker
71*9880d681SAndroid Build Coastguard Workerdef SDT_ARMBFI : SDTypeProfile<1, 3, [SDTCisVT<0, i32>, SDTCisVT<1, i32>,
72*9880d681SAndroid Build Coastguard Worker                                      SDTCisVT<2, i32>, SDTCisVT<3, i32>]>;
73*9880d681SAndroid Build Coastguard Worker
74*9880d681SAndroid Build Coastguard Workerdef SDT_WIN__DBZCHK : SDTypeProfile<0, 1, [SDTCisVT<0, i32>]>;
75*9880d681SAndroid Build Coastguard Worker
76*9880d681SAndroid Build Coastguard Workerdef SDT_ARMMEMCPY  : SDTypeProfile<2, 3, [SDTCisVT<0, i32>, SDTCisVT<1, i32>,
77*9880d681SAndroid Build Coastguard Worker                                          SDTCisVT<2, i32>, SDTCisVT<3, i32>,
78*9880d681SAndroid Build Coastguard Worker                                          SDTCisVT<4, i32>]>;
79*9880d681SAndroid Build Coastguard Worker
80*9880d681SAndroid Build Coastguard Workerdef SDTBinaryArithWithFlags : SDTypeProfile<2, 2,
81*9880d681SAndroid Build Coastguard Worker                                            [SDTCisSameAs<0, 2>,
82*9880d681SAndroid Build Coastguard Worker                                             SDTCisSameAs<0, 3>,
83*9880d681SAndroid Build Coastguard Worker                                             SDTCisInt<0>, SDTCisVT<1, i32>]>;
84*9880d681SAndroid Build Coastguard Worker
85*9880d681SAndroid Build Coastguard Worker// SDTBinaryArithWithFlagsInOut - RES1, CPSR = op LHS, RHS, CPSR
86*9880d681SAndroid Build Coastguard Workerdef SDTBinaryArithWithFlagsInOut : SDTypeProfile<2, 3,
87*9880d681SAndroid Build Coastguard Worker                                            [SDTCisSameAs<0, 2>,
88*9880d681SAndroid Build Coastguard Worker                                             SDTCisSameAs<0, 3>,
89*9880d681SAndroid Build Coastguard Worker                                             SDTCisInt<0>,
90*9880d681SAndroid Build Coastguard Worker                                             SDTCisVT<1, i32>,
91*9880d681SAndroid Build Coastguard Worker                                             SDTCisVT<4, i32>]>;
92*9880d681SAndroid Build Coastguard Worker
93*9880d681SAndroid Build Coastguard Worker// Node definitions.
94*9880d681SAndroid Build Coastguard Workerdef ARMWrapper       : SDNode<"ARMISD::Wrapper",     SDTIntUnaryOp>;
95*9880d681SAndroid Build Coastguard Workerdef ARMWrapperPIC    : SDNode<"ARMISD::WrapperPIC",  SDTIntUnaryOp>;
96*9880d681SAndroid Build Coastguard Workerdef ARMWrapperJT     : SDNode<"ARMISD::WrapperJT",   SDTIntUnaryOp>;
97*9880d681SAndroid Build Coastguard Worker
98*9880d681SAndroid Build Coastguard Workerdef ARMcallseq_start : SDNode<"ISD::CALLSEQ_START", SDT_ARMCallSeqStart,
99*9880d681SAndroid Build Coastguard Worker                              [SDNPHasChain, SDNPSideEffect, SDNPOutGlue]>;
100*9880d681SAndroid Build Coastguard Workerdef ARMcallseq_end   : SDNode<"ISD::CALLSEQ_END",   SDT_ARMCallSeqEnd,
101*9880d681SAndroid Build Coastguard Worker                              [SDNPHasChain, SDNPSideEffect,
102*9880d681SAndroid Build Coastguard Worker                               SDNPOptInGlue, SDNPOutGlue]>;
103*9880d681SAndroid Build Coastguard Workerdef ARMcopystructbyval : SDNode<"ARMISD::COPY_STRUCT_BYVAL" ,
104*9880d681SAndroid Build Coastguard Worker                                SDT_ARMStructByVal,
105*9880d681SAndroid Build Coastguard Worker                                [SDNPHasChain, SDNPInGlue, SDNPOutGlue,
106*9880d681SAndroid Build Coastguard Worker                                 SDNPMayStore, SDNPMayLoad]>;
107*9880d681SAndroid Build Coastguard Worker
108*9880d681SAndroid Build Coastguard Workerdef ARMcall          : SDNode<"ARMISD::CALL", SDT_ARMcall,
109*9880d681SAndroid Build Coastguard Worker                              [SDNPHasChain, SDNPOptInGlue, SDNPOutGlue,
110*9880d681SAndroid Build Coastguard Worker                               SDNPVariadic]>;
111*9880d681SAndroid Build Coastguard Workerdef ARMcall_pred    : SDNode<"ARMISD::CALL_PRED", SDT_ARMcall,
112*9880d681SAndroid Build Coastguard Worker                              [SDNPHasChain, SDNPOptInGlue, SDNPOutGlue,
113*9880d681SAndroid Build Coastguard Worker                               SDNPVariadic]>;
114*9880d681SAndroid Build Coastguard Workerdef ARMcall_nolink   : SDNode<"ARMISD::CALL_NOLINK", SDT_ARMcall,
115*9880d681SAndroid Build Coastguard Worker                              [SDNPHasChain, SDNPOptInGlue, SDNPOutGlue,
116*9880d681SAndroid Build Coastguard Worker                               SDNPVariadic]>;
117*9880d681SAndroid Build Coastguard Worker
118*9880d681SAndroid Build Coastguard Workerdef ARMretflag       : SDNode<"ARMISD::RET_FLAG", SDTNone,
119*9880d681SAndroid Build Coastguard Worker                              [SDNPHasChain, SDNPOptInGlue, SDNPVariadic]>;
120*9880d681SAndroid Build Coastguard Workerdef ARMintretflag    : SDNode<"ARMISD::INTRET_FLAG", SDT_ARMcall,
121*9880d681SAndroid Build Coastguard Worker                              [SDNPHasChain, SDNPOptInGlue, SDNPVariadic]>;
122*9880d681SAndroid Build Coastguard Workerdef ARMcmov          : SDNode<"ARMISD::CMOV", SDT_ARMCMov,
123*9880d681SAndroid Build Coastguard Worker                              [SDNPInGlue]>;
124*9880d681SAndroid Build Coastguard Worker
125*9880d681SAndroid Build Coastguard Workerdef ARMssatnoshift   : SDNode<"ARMISD::SSAT", SDTIntSatNoShOp, []>;
126*9880d681SAndroid Build Coastguard Worker
127*9880d681SAndroid Build Coastguard Workerdef ARMbrcond        : SDNode<"ARMISD::BRCOND", SDT_ARMBrcond,
128*9880d681SAndroid Build Coastguard Worker                              [SDNPHasChain, SDNPInGlue, SDNPOutGlue]>;
129*9880d681SAndroid Build Coastguard Worker
130*9880d681SAndroid Build Coastguard Workerdef ARMbrjt          : SDNode<"ARMISD::BR_JT", SDT_ARMBrJT,
131*9880d681SAndroid Build Coastguard Worker                              [SDNPHasChain]>;
132*9880d681SAndroid Build Coastguard Workerdef ARMbr2jt         : SDNode<"ARMISD::BR2_JT", SDT_ARMBr2JT,
133*9880d681SAndroid Build Coastguard Worker                              [SDNPHasChain]>;
134*9880d681SAndroid Build Coastguard Worker
135*9880d681SAndroid Build Coastguard Workerdef ARMBcci64        : SDNode<"ARMISD::BCC_i64", SDT_ARMBCC_i64,
136*9880d681SAndroid Build Coastguard Worker                              [SDNPHasChain]>;
137*9880d681SAndroid Build Coastguard Worker
138*9880d681SAndroid Build Coastguard Workerdef ARMcmp           : SDNode<"ARMISD::CMP", SDT_ARMCmp,
139*9880d681SAndroid Build Coastguard Worker                              [SDNPOutGlue]>;
140*9880d681SAndroid Build Coastguard Worker
141*9880d681SAndroid Build Coastguard Workerdef ARMcmn           : SDNode<"ARMISD::CMN", SDT_ARMCmp,
142*9880d681SAndroid Build Coastguard Worker                              [SDNPOutGlue]>;
143*9880d681SAndroid Build Coastguard Worker
144*9880d681SAndroid Build Coastguard Workerdef ARMcmpZ          : SDNode<"ARMISD::CMPZ", SDT_ARMCmp,
145*9880d681SAndroid Build Coastguard Worker                              [SDNPOutGlue, SDNPCommutative]>;
146*9880d681SAndroid Build Coastguard Worker
147*9880d681SAndroid Build Coastguard Workerdef ARMpic_add       : SDNode<"ARMISD::PIC_ADD", SDT_ARMPICAdd>;
148*9880d681SAndroid Build Coastguard Worker
149*9880d681SAndroid Build Coastguard Workerdef ARMsrl_flag      : SDNode<"ARMISD::SRL_FLAG", SDTIntUnaryOp, [SDNPOutGlue]>;
150*9880d681SAndroid Build Coastguard Workerdef ARMsra_flag      : SDNode<"ARMISD::SRA_FLAG", SDTIntUnaryOp, [SDNPOutGlue]>;
151*9880d681SAndroid Build Coastguard Workerdef ARMrrx           : SDNode<"ARMISD::RRX"     , SDTIntUnaryOp, [SDNPInGlue ]>;
152*9880d681SAndroid Build Coastguard Worker
153*9880d681SAndroid Build Coastguard Workerdef ARMaddc          : SDNode<"ARMISD::ADDC",  SDTBinaryArithWithFlags,
154*9880d681SAndroid Build Coastguard Worker                              [SDNPCommutative]>;
155*9880d681SAndroid Build Coastguard Workerdef ARMsubc          : SDNode<"ARMISD::SUBC",  SDTBinaryArithWithFlags>;
156*9880d681SAndroid Build Coastguard Workerdef ARMadde          : SDNode<"ARMISD::ADDE",  SDTBinaryArithWithFlagsInOut>;
157*9880d681SAndroid Build Coastguard Workerdef ARMsube          : SDNode<"ARMISD::SUBE",  SDTBinaryArithWithFlagsInOut>;
158*9880d681SAndroid Build Coastguard Worker
159*9880d681SAndroid Build Coastguard Workerdef ARMthread_pointer: SDNode<"ARMISD::THREAD_POINTER", SDT_ARMThreadPointer>;
160*9880d681SAndroid Build Coastguard Workerdef ARMeh_sjlj_setjmp: SDNode<"ARMISD::EH_SJLJ_SETJMP",
161*9880d681SAndroid Build Coastguard Worker                               SDT_ARMEH_SJLJ_Setjmp,
162*9880d681SAndroid Build Coastguard Worker                               [SDNPHasChain, SDNPSideEffect]>;
163*9880d681SAndroid Build Coastguard Workerdef ARMeh_sjlj_longjmp: SDNode<"ARMISD::EH_SJLJ_LONGJMP",
164*9880d681SAndroid Build Coastguard Worker                               SDT_ARMEH_SJLJ_Longjmp,
165*9880d681SAndroid Build Coastguard Worker                               [SDNPHasChain, SDNPSideEffect]>;
166*9880d681SAndroid Build Coastguard Workerdef ARMeh_sjlj_setup_dispatch: SDNode<"ARMISD::EH_SJLJ_SETUP_DISPATCH",
167*9880d681SAndroid Build Coastguard Worker                                      SDT_ARMEH_SJLJ_SetupDispatch,
168*9880d681SAndroid Build Coastguard Worker                                      [SDNPHasChain, SDNPSideEffect]>;
169*9880d681SAndroid Build Coastguard Worker
170*9880d681SAndroid Build Coastguard Workerdef ARMMemBarrierMCR  : SDNode<"ARMISD::MEMBARRIER_MCR", SDT_ARMMEMBARRIER,
171*9880d681SAndroid Build Coastguard Worker                               [SDNPHasChain, SDNPSideEffect]>;
172*9880d681SAndroid Build Coastguard Workerdef ARMPreload        : SDNode<"ARMISD::PRELOAD", SDT_ARMPREFETCH,
173*9880d681SAndroid Build Coastguard Worker                               [SDNPHasChain, SDNPMayLoad, SDNPMayStore]>;
174*9880d681SAndroid Build Coastguard Worker
175*9880d681SAndroid Build Coastguard Workerdef ARMtcret         : SDNode<"ARMISD::TC_RETURN", SDT_ARMTCRET,
176*9880d681SAndroid Build Coastguard Worker                        [SDNPHasChain,  SDNPOptInGlue, SDNPVariadic]>;
177*9880d681SAndroid Build Coastguard Worker
178*9880d681SAndroid Build Coastguard Workerdef ARMbfi           : SDNode<"ARMISD::BFI", SDT_ARMBFI>;
179*9880d681SAndroid Build Coastguard Worker
180*9880d681SAndroid Build Coastguard Workerdef ARMmemcopy : SDNode<"ARMISD::MEMCPY", SDT_ARMMEMCPY,
181*9880d681SAndroid Build Coastguard Worker                        [SDNPHasChain, SDNPInGlue, SDNPOutGlue,
182*9880d681SAndroid Build Coastguard Worker                         SDNPMayStore, SDNPMayLoad]>;
183*9880d681SAndroid Build Coastguard Worker
184*9880d681SAndroid Build Coastguard Worker//===----------------------------------------------------------------------===//
185*9880d681SAndroid Build Coastguard Worker// ARM Instruction Predicate Definitions.
186*9880d681SAndroid Build Coastguard Worker//
187*9880d681SAndroid Build Coastguard Workerdef HasV4T           : Predicate<"Subtarget->hasV4TOps()">,
188*9880d681SAndroid Build Coastguard Worker                                 AssemblerPredicate<"HasV4TOps", "armv4t">;
189*9880d681SAndroid Build Coastguard Workerdef NoV4T            : Predicate<"!Subtarget->hasV4TOps()">;
190*9880d681SAndroid Build Coastguard Workerdef HasV5T           : Predicate<"Subtarget->hasV5TOps()">,
191*9880d681SAndroid Build Coastguard Worker                                 AssemblerPredicate<"HasV5TOps", "armv5t">;
192*9880d681SAndroid Build Coastguard Workerdef HasV5TE          : Predicate<"Subtarget->hasV5TEOps()">,
193*9880d681SAndroid Build Coastguard Worker                                 AssemblerPredicate<"HasV5TEOps", "armv5te">;
194*9880d681SAndroid Build Coastguard Workerdef HasV6            : Predicate<"Subtarget->hasV6Ops()">,
195*9880d681SAndroid Build Coastguard Worker                                 AssemblerPredicate<"HasV6Ops", "armv6">;
196*9880d681SAndroid Build Coastguard Workerdef NoV6             : Predicate<"!Subtarget->hasV6Ops()">;
197*9880d681SAndroid Build Coastguard Workerdef HasV6M           : Predicate<"Subtarget->hasV6MOps()">,
198*9880d681SAndroid Build Coastguard Worker                                 AssemblerPredicate<"HasV6MOps",
199*9880d681SAndroid Build Coastguard Worker                                                    "armv6m or armv6t2">;
200*9880d681SAndroid Build Coastguard Workerdef HasV8MBaseline   : Predicate<"Subtarget->hasV8MBaselineOps()">,
201*9880d681SAndroid Build Coastguard Worker                                 AssemblerPredicate<"HasV8MBaselineOps",
202*9880d681SAndroid Build Coastguard Worker                                                    "armv8m.base">;
203*9880d681SAndroid Build Coastguard Workerdef HasV8MMainline   : Predicate<"Subtarget->hasV8MMainlineOps()">,
204*9880d681SAndroid Build Coastguard Worker                                 AssemblerPredicate<"HasV8MMainlineOps",
205*9880d681SAndroid Build Coastguard Worker                                                    "armv8m.main">;
206*9880d681SAndroid Build Coastguard Workerdef HasV6T2          : Predicate<"Subtarget->hasV6T2Ops()">,
207*9880d681SAndroid Build Coastguard Worker                                 AssemblerPredicate<"HasV6T2Ops", "armv6t2">;
208*9880d681SAndroid Build Coastguard Workerdef NoV6T2           : Predicate<"!Subtarget->hasV6T2Ops()">;
209*9880d681SAndroid Build Coastguard Workerdef HasV6K           : Predicate<"Subtarget->hasV6KOps()">,
210*9880d681SAndroid Build Coastguard Worker                                 AssemblerPredicate<"HasV6KOps", "armv6k">;
211*9880d681SAndroid Build Coastguard Workerdef NoV6K            : Predicate<"!Subtarget->hasV6KOps()">;
212*9880d681SAndroid Build Coastguard Workerdef HasV7            : Predicate<"Subtarget->hasV7Ops()">,
213*9880d681SAndroid Build Coastguard Worker                                 AssemblerPredicate<"HasV7Ops", "armv7">;
214*9880d681SAndroid Build Coastguard Workerdef HasV8            : Predicate<"Subtarget->hasV8Ops()">,
215*9880d681SAndroid Build Coastguard Worker                                 AssemblerPredicate<"HasV8Ops", "armv8">;
216*9880d681SAndroid Build Coastguard Workerdef PreV8            : Predicate<"!Subtarget->hasV8Ops()">,
217*9880d681SAndroid Build Coastguard Worker                                 AssemblerPredicate<"!HasV8Ops", "armv7 or earlier">;
218*9880d681SAndroid Build Coastguard Workerdef HasV8_1a         : Predicate<"Subtarget->hasV8_1aOps()">,
219*9880d681SAndroid Build Coastguard Worker                                 AssemblerPredicate<"HasV8_1aOps", "armv8.1a">;
220*9880d681SAndroid Build Coastguard Workerdef HasV8_2a         : Predicate<"Subtarget->hasV8_2aOps()">,
221*9880d681SAndroid Build Coastguard Worker                                 AssemblerPredicate<"HasV8_2aOps", "armv8.2a">;
222*9880d681SAndroid Build Coastguard Workerdef NoVFP            : Predicate<"!Subtarget->hasVFP2()">;
223*9880d681SAndroid Build Coastguard Workerdef HasVFP2          : Predicate<"Subtarget->hasVFP2()">,
224*9880d681SAndroid Build Coastguard Worker                                 AssemblerPredicate<"FeatureVFP2", "VFP2">;
225*9880d681SAndroid Build Coastguard Workerdef HasVFP3          : Predicate<"Subtarget->hasVFP3()">,
226*9880d681SAndroid Build Coastguard Worker                                 AssemblerPredicate<"FeatureVFP3", "VFP3">;
227*9880d681SAndroid Build Coastguard Workerdef HasVFP4          : Predicate<"Subtarget->hasVFP4()">,
228*9880d681SAndroid Build Coastguard Worker                                 AssemblerPredicate<"FeatureVFP4", "VFP4">;
229*9880d681SAndroid Build Coastguard Workerdef HasDPVFP         : Predicate<"!Subtarget->isFPOnlySP()">,
230*9880d681SAndroid Build Coastguard Worker                                 AssemblerPredicate<"!FeatureVFPOnlySP",
231*9880d681SAndroid Build Coastguard Worker                                                    "double precision VFP">;
232*9880d681SAndroid Build Coastguard Workerdef HasFPARMv8       : Predicate<"Subtarget->hasFPARMv8()">,
233*9880d681SAndroid Build Coastguard Worker                                 AssemblerPredicate<"FeatureFPARMv8", "FPARMv8">;
234*9880d681SAndroid Build Coastguard Workerdef HasNEON          : Predicate<"Subtarget->hasNEON()">,
235*9880d681SAndroid Build Coastguard Worker                                 AssemblerPredicate<"FeatureNEON", "NEON">;
236*9880d681SAndroid Build Coastguard Workerdef HasCrypto        : Predicate<"Subtarget->hasCrypto()">,
237*9880d681SAndroid Build Coastguard Worker                                 AssemblerPredicate<"FeatureCrypto", "crypto">;
238*9880d681SAndroid Build Coastguard Workerdef HasCRC           : Predicate<"Subtarget->hasCRC()">,
239*9880d681SAndroid Build Coastguard Worker                                 AssemblerPredicate<"FeatureCRC", "crc">;
240*9880d681SAndroid Build Coastguard Workerdef HasRAS           : Predicate<"Subtarget->hasRAS()">,
241*9880d681SAndroid Build Coastguard Worker                                 AssemblerPredicate<"FeatureRAS", "ras">;
242*9880d681SAndroid Build Coastguard Workerdef HasFP16          : Predicate<"Subtarget->hasFP16()">,
243*9880d681SAndroid Build Coastguard Worker                                 AssemblerPredicate<"FeatureFP16","half-float conversions">;
244*9880d681SAndroid Build Coastguard Workerdef HasFullFP16      : Predicate<"Subtarget->hasFullFP16()">,
245*9880d681SAndroid Build Coastguard Worker                                 AssemblerPredicate<"FeatureFullFP16","full half-float">;
246*9880d681SAndroid Build Coastguard Workerdef HasDivide        : Predicate<"Subtarget->hasDivide()">,
247*9880d681SAndroid Build Coastguard Worker                                 AssemblerPredicate<"FeatureHWDiv", "divide in THUMB">;
248*9880d681SAndroid Build Coastguard Workerdef HasDivideInARM   : Predicate<"Subtarget->hasDivideInARMMode()">,
249*9880d681SAndroid Build Coastguard Worker                                 AssemblerPredicate<"FeatureHWDivARM", "divide in ARM">;
250*9880d681SAndroid Build Coastguard Workerdef HasT2ExtractPack : Predicate<"Subtarget->hasT2ExtractPack()">,
251*9880d681SAndroid Build Coastguard Worker                                 AssemblerPredicate<"FeatureT2XtPk",
252*9880d681SAndroid Build Coastguard Worker                                                     "pack/extract">;
253*9880d681SAndroid Build Coastguard Workerdef HasDSP           : Predicate<"Subtarget->hasDSP()">,
254*9880d681SAndroid Build Coastguard Worker                                 AssemblerPredicate<"FeatureDSP", "dsp">;
255*9880d681SAndroid Build Coastguard Workerdef HasDB            : Predicate<"Subtarget->hasDataBarrier()">,
256*9880d681SAndroid Build Coastguard Worker                                 AssemblerPredicate<"FeatureDB",
257*9880d681SAndroid Build Coastguard Worker                                                    "data-barriers">;
258*9880d681SAndroid Build Coastguard Workerdef HasV7Clrex  : Predicate<"Subtarget->hasV7Clrex()">,
259*9880d681SAndroid Build Coastguard Worker                            AssemblerPredicate<"FeatureV7Clrex",
260*9880d681SAndroid Build Coastguard Worker                                               "v7 clrex">;
261*9880d681SAndroid Build Coastguard Workerdef HasAcquireRelease : Predicate<"Subtarget->hasAcquireRelease()">,
262*9880d681SAndroid Build Coastguard Worker                                  AssemblerPredicate<"FeatureAcquireRelease",
263*9880d681SAndroid Build Coastguard Worker                                                     "acquire/release">;
264*9880d681SAndroid Build Coastguard Workerdef HasMP            : Predicate<"Subtarget->hasMPExtension()">,
265*9880d681SAndroid Build Coastguard Worker                                 AssemblerPredicate<"FeatureMP",
266*9880d681SAndroid Build Coastguard Worker                                                    "mp-extensions">;
267*9880d681SAndroid Build Coastguard Workerdef HasVirtualization: Predicate<"false">,
268*9880d681SAndroid Build Coastguard Worker                                 AssemblerPredicate<"FeatureVirtualization",
269*9880d681SAndroid Build Coastguard Worker                                                   "virtualization-extensions">;
270*9880d681SAndroid Build Coastguard Workerdef HasTrustZone     : Predicate<"Subtarget->hasTrustZone()">,
271*9880d681SAndroid Build Coastguard Worker                                 AssemblerPredicate<"FeatureTrustZone",
272*9880d681SAndroid Build Coastguard Worker                                                    "TrustZone">;
273*9880d681SAndroid Build Coastguard Workerdef Has8MSecExt      : Predicate<"Subtarget->has8MSecExt()">,
274*9880d681SAndroid Build Coastguard Worker                                 AssemblerPredicate<"Feature8MSecExt",
275*9880d681SAndroid Build Coastguard Worker                                                    "ARMv8-M Security Extensions">;
276*9880d681SAndroid Build Coastguard Workerdef HasZCZ           : Predicate<"Subtarget->hasZeroCycleZeroing()">;
277*9880d681SAndroid Build Coastguard Workerdef UseNEONForFP     : Predicate<"Subtarget->useNEONForSinglePrecisionFP()">;
278*9880d681SAndroid Build Coastguard Workerdef DontUseNEONForFP : Predicate<"!Subtarget->useNEONForSinglePrecisionFP()">;
279*9880d681SAndroid Build Coastguard Workerdef IsThumb          : Predicate<"Subtarget->isThumb()">,
280*9880d681SAndroid Build Coastguard Worker                                 AssemblerPredicate<"ModeThumb", "thumb">;
281*9880d681SAndroid Build Coastguard Workerdef IsThumb1Only     : Predicate<"Subtarget->isThumb1Only()">;
282*9880d681SAndroid Build Coastguard Workerdef IsThumb2         : Predicate<"Subtarget->isThumb2()">,
283*9880d681SAndroid Build Coastguard Worker                                 AssemblerPredicate<"ModeThumb,FeatureThumb2",
284*9880d681SAndroid Build Coastguard Worker                                                    "thumb2">;
285*9880d681SAndroid Build Coastguard Workerdef IsMClass         : Predicate<"Subtarget->isMClass()">,
286*9880d681SAndroid Build Coastguard Worker                                 AssemblerPredicate<"FeatureMClass", "armv*m">;
287*9880d681SAndroid Build Coastguard Workerdef IsNotMClass      : Predicate<"!Subtarget->isMClass()">,
288*9880d681SAndroid Build Coastguard Worker                                 AssemblerPredicate<"!FeatureMClass",
289*9880d681SAndroid Build Coastguard Worker                                                    "!armv*m">;
290*9880d681SAndroid Build Coastguard Workerdef IsARM            : Predicate<"!Subtarget->isThumb()">,
291*9880d681SAndroid Build Coastguard Worker                                 AssemblerPredicate<"!ModeThumb", "arm-mode">;
292*9880d681SAndroid Build Coastguard Workerdef IsMachO          : Predicate<"Subtarget->isTargetMachO()">;
293*9880d681SAndroid Build Coastguard Workerdef IsNotMachO       : Predicate<"!Subtarget->isTargetMachO()">;
294*9880d681SAndroid Build Coastguard Workerdef IsNaCl           : Predicate<"Subtarget->isTargetNaCl()">;
295*9880d681SAndroid Build Coastguard Workerdef IsWindows        : Predicate<"Subtarget->isTargetWindows()">;
296*9880d681SAndroid Build Coastguard Workerdef IsNotWindows     : Predicate<"!Subtarget->isTargetWindows()">;
297*9880d681SAndroid Build Coastguard Workerdef UseNaClTrap      : Predicate<"Subtarget->useNaClTrap()">,
298*9880d681SAndroid Build Coastguard Worker                                 AssemblerPredicate<"FeatureNaClTrap", "NaCl">;
299*9880d681SAndroid Build Coastguard Workerdef DontUseNaClTrap  : Predicate<"!Subtarget->useNaClTrap()">;
300*9880d681SAndroid Build Coastguard Worker
301*9880d681SAndroid Build Coastguard Worker// FIXME: Eventually this will be just "hasV6T2Ops".
302*9880d681SAndroid Build Coastguard Workerdef UseMovt          : Predicate<"Subtarget->useMovt(*MF)">;
303*9880d681SAndroid Build Coastguard Workerdef DontUseMovt      : Predicate<"!Subtarget->useMovt(*MF)">;
304*9880d681SAndroid Build Coastguard Workerdef UseFPVMLx        : Predicate<"Subtarget->useFPVMLx()">;
305*9880d681SAndroid Build Coastguard Workerdef UseMulOps        : Predicate<"Subtarget->useMulOps()">;
306*9880d681SAndroid Build Coastguard Worker
307*9880d681SAndroid Build Coastguard Worker// Prefer fused MAC for fp mul + add over fp VMLA / VMLS if they are available.
308*9880d681SAndroid Build Coastguard Worker// But only select them if more precision in FP computation is allowed.
309*9880d681SAndroid Build Coastguard Worker// Do not use them for Darwin platforms.
310*9880d681SAndroid Build Coastguard Workerdef UseFusedMAC      : Predicate<"(TM.Options.AllowFPOpFusion =="
311*9880d681SAndroid Build Coastguard Worker                                 " FPOpFusion::Fast && "
312*9880d681SAndroid Build Coastguard Worker                                 " Subtarget->hasVFP4()) && "
313*9880d681SAndroid Build Coastguard Worker                                 "!Subtarget->isTargetDarwin()">;
314*9880d681SAndroid Build Coastguard Workerdef DontUseFusedMAC  : Predicate<"!(TM.Options.AllowFPOpFusion =="
315*9880d681SAndroid Build Coastguard Worker                                 " FPOpFusion::Fast &&"
316*9880d681SAndroid Build Coastguard Worker                                 " Subtarget->hasVFP4()) || "
317*9880d681SAndroid Build Coastguard Worker                                 "Subtarget->isTargetDarwin()">;
318*9880d681SAndroid Build Coastguard Worker
319*9880d681SAndroid Build Coastguard Workerdef HasFastVGETLNi32 : Predicate<"!Subtarget->hasSlowVGETLNi32()">;
320*9880d681SAndroid Build Coastguard Workerdef HasSlowVGETLNi32 : Predicate<"Subtarget->hasSlowVGETLNi32()">;
321*9880d681SAndroid Build Coastguard Worker
322*9880d681SAndroid Build Coastguard Workerdef HasFastVDUP32 : Predicate<"!Subtarget->hasSlowVDUP32()">;
323*9880d681SAndroid Build Coastguard Workerdef HasSlowVDUP32 : Predicate<"Subtarget->hasSlowVDUP32()">;
324*9880d681SAndroid Build Coastguard Worker
325*9880d681SAndroid Build Coastguard Workerdef UseVMOVSR : Predicate<"Subtarget->preferVMOVSR() ||"
326*9880d681SAndroid Build Coastguard Worker                          "!Subtarget->useNEONForSinglePrecisionFP()">;
327*9880d681SAndroid Build Coastguard Workerdef DontUseVMOVSR : Predicate<"!Subtarget->preferVMOVSR() &&"
328*9880d681SAndroid Build Coastguard Worker                              "Subtarget->useNEONForSinglePrecisionFP()">;
329*9880d681SAndroid Build Coastguard Worker
330*9880d681SAndroid Build Coastguard Workerdef IsLE             : Predicate<"MF->getDataLayout().isLittleEndian()">;
331*9880d681SAndroid Build Coastguard Workerdef IsBE             : Predicate<"MF->getDataLayout().isBigEndian()">;
332*9880d681SAndroid Build Coastguard Worker
333*9880d681SAndroid Build Coastguard Worker//===----------------------------------------------------------------------===//
334*9880d681SAndroid Build Coastguard Worker// ARM Flag Definitions.
335*9880d681SAndroid Build Coastguard Worker
336*9880d681SAndroid Build Coastguard Workerclass RegConstraint<string C> {
337*9880d681SAndroid Build Coastguard Worker  string Constraints = C;
338*9880d681SAndroid Build Coastguard Worker}
339*9880d681SAndroid Build Coastguard Worker
340*9880d681SAndroid Build Coastguard Worker//===----------------------------------------------------------------------===//
341*9880d681SAndroid Build Coastguard Worker//  ARM specific transformation functions and pattern fragments.
342*9880d681SAndroid Build Coastguard Worker//
343*9880d681SAndroid Build Coastguard Worker
344*9880d681SAndroid Build Coastguard Worker// imm_neg_XFORM - Return the negation of an i32 immediate value.
345*9880d681SAndroid Build Coastguard Workerdef imm_neg_XFORM : SDNodeXForm<imm, [{
346*9880d681SAndroid Build Coastguard Worker  return CurDAG->getTargetConstant(-(int)N->getZExtValue(), SDLoc(N), MVT::i32);
347*9880d681SAndroid Build Coastguard Worker}]>;
348*9880d681SAndroid Build Coastguard Worker
349*9880d681SAndroid Build Coastguard Worker// imm_not_XFORM - Return the complement of a i32 immediate value.
350*9880d681SAndroid Build Coastguard Workerdef imm_not_XFORM : SDNodeXForm<imm, [{
351*9880d681SAndroid Build Coastguard Worker  return CurDAG->getTargetConstant(~(int)N->getZExtValue(), SDLoc(N), MVT::i32);
352*9880d681SAndroid Build Coastguard Worker}]>;
353*9880d681SAndroid Build Coastguard Worker
354*9880d681SAndroid Build Coastguard Worker/// imm16_31 predicate - True if the 32-bit immediate is in the range [16,31].
355*9880d681SAndroid Build Coastguard Workerdef imm16_31 : ImmLeaf<i32, [{
356*9880d681SAndroid Build Coastguard Worker  return (int32_t)Imm >= 16 && (int32_t)Imm < 32;
357*9880d681SAndroid Build Coastguard Worker}]>;
358*9880d681SAndroid Build Coastguard Worker
359*9880d681SAndroid Build Coastguard Worker// sext_16_node predicate - True if the SDNode is sign-extended 16 or more bits.
360*9880d681SAndroid Build Coastguard Workerdef sext_16_node : PatLeaf<(i32 GPR:$a), [{
361*9880d681SAndroid Build Coastguard Worker  return CurDAG->ComputeNumSignBits(SDValue(N,0)) >= 17;
362*9880d681SAndroid Build Coastguard Worker}]>;
363*9880d681SAndroid Build Coastguard Worker
364*9880d681SAndroid Build Coastguard Worker/// Split a 32-bit immediate into two 16 bit parts.
365*9880d681SAndroid Build Coastguard Workerdef hi16 : SDNodeXForm<imm, [{
366*9880d681SAndroid Build Coastguard Worker  return CurDAG->getTargetConstant((uint32_t)N->getZExtValue() >> 16, SDLoc(N),
367*9880d681SAndroid Build Coastguard Worker                                   MVT::i32);
368*9880d681SAndroid Build Coastguard Worker}]>;
369*9880d681SAndroid Build Coastguard Worker
370*9880d681SAndroid Build Coastguard Workerdef lo16AllZero : PatLeaf<(i32 imm), [{
371*9880d681SAndroid Build Coastguard Worker  // Returns true if all low 16-bits are 0.
372*9880d681SAndroid Build Coastguard Worker  return (((uint32_t)N->getZExtValue()) & 0xFFFFUL) == 0;
373*9880d681SAndroid Build Coastguard Worker}], hi16>;
374*9880d681SAndroid Build Coastguard Worker
375*9880d681SAndroid Build Coastguard Workerclass BinOpFrag<dag res> : PatFrag<(ops node:$LHS, node:$RHS), res>;
376*9880d681SAndroid Build Coastguard Workerclass UnOpFrag <dag res> : PatFrag<(ops node:$Src), res>;
377*9880d681SAndroid Build Coastguard Worker
378*9880d681SAndroid Build Coastguard Worker// An 'and' node with a single use.
379*9880d681SAndroid Build Coastguard Workerdef and_su : PatFrag<(ops node:$lhs, node:$rhs), (and node:$lhs, node:$rhs), [{
380*9880d681SAndroid Build Coastguard Worker  return N->hasOneUse();
381*9880d681SAndroid Build Coastguard Worker}]>;
382*9880d681SAndroid Build Coastguard Worker
383*9880d681SAndroid Build Coastguard Worker// An 'xor' node with a single use.
384*9880d681SAndroid Build Coastguard Workerdef xor_su : PatFrag<(ops node:$lhs, node:$rhs), (xor node:$lhs, node:$rhs), [{
385*9880d681SAndroid Build Coastguard Worker  return N->hasOneUse();
386*9880d681SAndroid Build Coastguard Worker}]>;
387*9880d681SAndroid Build Coastguard Worker
388*9880d681SAndroid Build Coastguard Worker// An 'fmul' node with a single use.
389*9880d681SAndroid Build Coastguard Workerdef fmul_su : PatFrag<(ops node:$lhs, node:$rhs), (fmul node:$lhs, node:$rhs),[{
390*9880d681SAndroid Build Coastguard Worker  return N->hasOneUse();
391*9880d681SAndroid Build Coastguard Worker}]>;
392*9880d681SAndroid Build Coastguard Worker
393*9880d681SAndroid Build Coastguard Worker// An 'fadd' node which checks for single non-hazardous use.
394*9880d681SAndroid Build Coastguard Workerdef fadd_mlx : PatFrag<(ops node:$lhs, node:$rhs),(fadd node:$lhs, node:$rhs),[{
395*9880d681SAndroid Build Coastguard Worker  return hasNoVMLxHazardUse(N);
396*9880d681SAndroid Build Coastguard Worker}]>;
397*9880d681SAndroid Build Coastguard Worker
398*9880d681SAndroid Build Coastguard Worker// An 'fsub' node which checks for single non-hazardous use.
399*9880d681SAndroid Build Coastguard Workerdef fsub_mlx : PatFrag<(ops node:$lhs, node:$rhs),(fsub node:$lhs, node:$rhs),[{
400*9880d681SAndroid Build Coastguard Worker  return hasNoVMLxHazardUse(N);
401*9880d681SAndroid Build Coastguard Worker}]>;
402*9880d681SAndroid Build Coastguard Worker
403*9880d681SAndroid Build Coastguard Worker//===----------------------------------------------------------------------===//
404*9880d681SAndroid Build Coastguard Worker// Operand Definitions.
405*9880d681SAndroid Build Coastguard Worker//
406*9880d681SAndroid Build Coastguard Worker
407*9880d681SAndroid Build Coastguard Worker// Immediate operands with a shared generic asm render method.
408*9880d681SAndroid Build Coastguard Workerclass ImmAsmOperand : AsmOperandClass { let RenderMethod = "addImmOperands"; }
409*9880d681SAndroid Build Coastguard Worker
410*9880d681SAndroid Build Coastguard Worker// Operands that are part of a memory addressing mode.
411*9880d681SAndroid Build Coastguard Workerclass MemOperand : Operand<i32> { let OperandType = "OPERAND_MEMORY"; }
412*9880d681SAndroid Build Coastguard Worker
413*9880d681SAndroid Build Coastguard Worker// Branch target.
414*9880d681SAndroid Build Coastguard Worker// FIXME: rename brtarget to t2_brtarget
415*9880d681SAndroid Build Coastguard Workerdef brtarget : Operand<OtherVT> {
416*9880d681SAndroid Build Coastguard Worker  let EncoderMethod = "getBranchTargetOpValue";
417*9880d681SAndroid Build Coastguard Worker  let OperandType = "OPERAND_PCREL";
418*9880d681SAndroid Build Coastguard Worker  let DecoderMethod = "DecodeT2BROperand";
419*9880d681SAndroid Build Coastguard Worker}
420*9880d681SAndroid Build Coastguard Worker
421*9880d681SAndroid Build Coastguard Worker// Branches targeting ARM-mode must be divisible by 4 if they're a raw
422*9880d681SAndroid Build Coastguard Worker// immediate.
423*9880d681SAndroid Build Coastguard Workerdef ARMBranchTarget : AsmOperandClass {
424*9880d681SAndroid Build Coastguard Worker  let Name = "ARMBranchTarget";
425*9880d681SAndroid Build Coastguard Worker}
426*9880d681SAndroid Build Coastguard Worker
427*9880d681SAndroid Build Coastguard Worker// Branches targeting Thumb-mode must be divisible by 2 if they're a raw
428*9880d681SAndroid Build Coastguard Worker// immediate.
429*9880d681SAndroid Build Coastguard Workerdef ThumbBranchTarget : AsmOperandClass {
430*9880d681SAndroid Build Coastguard Worker  let Name = "ThumbBranchTarget";
431*9880d681SAndroid Build Coastguard Worker}
432*9880d681SAndroid Build Coastguard Worker
433*9880d681SAndroid Build Coastguard Workerdef arm_br_target : Operand<OtherVT> {
434*9880d681SAndroid Build Coastguard Worker  let ParserMatchClass = ARMBranchTarget;
435*9880d681SAndroid Build Coastguard Worker  let EncoderMethod = "getARMBranchTargetOpValue";
436*9880d681SAndroid Build Coastguard Worker  let OperandType = "OPERAND_PCREL";
437*9880d681SAndroid Build Coastguard Worker}
438*9880d681SAndroid Build Coastguard Worker
439*9880d681SAndroid Build Coastguard Worker// Call target for ARM. Handles conditional/unconditional
440*9880d681SAndroid Build Coastguard Worker// FIXME: rename bl_target to t2_bltarget?
441*9880d681SAndroid Build Coastguard Workerdef arm_bl_target : Operand<i32> {
442*9880d681SAndroid Build Coastguard Worker  let ParserMatchClass = ARMBranchTarget;
443*9880d681SAndroid Build Coastguard Worker  let EncoderMethod = "getARMBLTargetOpValue";
444*9880d681SAndroid Build Coastguard Worker  let OperandType = "OPERAND_PCREL";
445*9880d681SAndroid Build Coastguard Worker}
446*9880d681SAndroid Build Coastguard Worker
447*9880d681SAndroid Build Coastguard Worker// Target for BLX *from* ARM mode.
448*9880d681SAndroid Build Coastguard Workerdef arm_blx_target : Operand<i32> {
449*9880d681SAndroid Build Coastguard Worker  let ParserMatchClass = ThumbBranchTarget;
450*9880d681SAndroid Build Coastguard Worker  let EncoderMethod = "getARMBLXTargetOpValue";
451*9880d681SAndroid Build Coastguard Worker  let OperandType = "OPERAND_PCREL";
452*9880d681SAndroid Build Coastguard Worker}
453*9880d681SAndroid Build Coastguard Worker
454*9880d681SAndroid Build Coastguard Worker// A list of registers separated by comma. Used by load/store multiple.
455*9880d681SAndroid Build Coastguard Workerdef RegListAsmOperand : AsmOperandClass { let Name = "RegList"; }
456*9880d681SAndroid Build Coastguard Workerdef reglist : Operand<i32> {
457*9880d681SAndroid Build Coastguard Worker  let EncoderMethod = "getRegisterListOpValue";
458*9880d681SAndroid Build Coastguard Worker  let ParserMatchClass = RegListAsmOperand;
459*9880d681SAndroid Build Coastguard Worker  let PrintMethod = "printRegisterList";
460*9880d681SAndroid Build Coastguard Worker  let DecoderMethod = "DecodeRegListOperand";
461*9880d681SAndroid Build Coastguard Worker}
462*9880d681SAndroid Build Coastguard Worker
463*9880d681SAndroid Build Coastguard Workerdef GPRPairOp : RegisterOperand<GPRPair, "printGPRPairOperand">;
464*9880d681SAndroid Build Coastguard Worker
465*9880d681SAndroid Build Coastguard Workerdef DPRRegListAsmOperand : AsmOperandClass { let Name = "DPRRegList"; }
466*9880d681SAndroid Build Coastguard Workerdef dpr_reglist : Operand<i32> {
467*9880d681SAndroid Build Coastguard Worker  let EncoderMethod = "getRegisterListOpValue";
468*9880d681SAndroid Build Coastguard Worker  let ParserMatchClass = DPRRegListAsmOperand;
469*9880d681SAndroid Build Coastguard Worker  let PrintMethod = "printRegisterList";
470*9880d681SAndroid Build Coastguard Worker  let DecoderMethod = "DecodeDPRRegListOperand";
471*9880d681SAndroid Build Coastguard Worker}
472*9880d681SAndroid Build Coastguard Worker
473*9880d681SAndroid Build Coastguard Workerdef SPRRegListAsmOperand : AsmOperandClass { let Name = "SPRRegList"; }
474*9880d681SAndroid Build Coastguard Workerdef spr_reglist : Operand<i32> {
475*9880d681SAndroid Build Coastguard Worker  let EncoderMethod = "getRegisterListOpValue";
476*9880d681SAndroid Build Coastguard Worker  let ParserMatchClass = SPRRegListAsmOperand;
477*9880d681SAndroid Build Coastguard Worker  let PrintMethod = "printRegisterList";
478*9880d681SAndroid Build Coastguard Worker  let DecoderMethod = "DecodeSPRRegListOperand";
479*9880d681SAndroid Build Coastguard Worker}
480*9880d681SAndroid Build Coastguard Worker
481*9880d681SAndroid Build Coastguard Worker// An operand for the CONSTPOOL_ENTRY pseudo-instruction.
482*9880d681SAndroid Build Coastguard Workerdef cpinst_operand : Operand<i32> {
483*9880d681SAndroid Build Coastguard Worker  let PrintMethod = "printCPInstOperand";
484*9880d681SAndroid Build Coastguard Worker}
485*9880d681SAndroid Build Coastguard Worker
486*9880d681SAndroid Build Coastguard Worker// Local PC labels.
487*9880d681SAndroid Build Coastguard Workerdef pclabel : Operand<i32> {
488*9880d681SAndroid Build Coastguard Worker  let PrintMethod = "printPCLabel";
489*9880d681SAndroid Build Coastguard Worker}
490*9880d681SAndroid Build Coastguard Worker
491*9880d681SAndroid Build Coastguard Worker// ADR instruction labels.
492*9880d681SAndroid Build Coastguard Workerdef AdrLabelAsmOperand : AsmOperandClass { let Name = "AdrLabel"; }
493*9880d681SAndroid Build Coastguard Workerdef adrlabel : Operand<i32> {
494*9880d681SAndroid Build Coastguard Worker  let EncoderMethod = "getAdrLabelOpValue";
495*9880d681SAndroid Build Coastguard Worker  let ParserMatchClass = AdrLabelAsmOperand;
496*9880d681SAndroid Build Coastguard Worker  let PrintMethod = "printAdrLabelOperand<0>";
497*9880d681SAndroid Build Coastguard Worker}
498*9880d681SAndroid Build Coastguard Worker
499*9880d681SAndroid Build Coastguard Workerdef neon_vcvt_imm32 : Operand<i32> {
500*9880d681SAndroid Build Coastguard Worker  let EncoderMethod = "getNEONVcvtImm32OpValue";
501*9880d681SAndroid Build Coastguard Worker  let DecoderMethod = "DecodeVCVTImmOperand";
502*9880d681SAndroid Build Coastguard Worker}
503*9880d681SAndroid Build Coastguard Worker
504*9880d681SAndroid Build Coastguard Worker// rot_imm: An integer that encodes a rotate amount. Must be 8, 16, or 24.
505*9880d681SAndroid Build Coastguard Workerdef rot_imm_XFORM: SDNodeXForm<imm, [{
506*9880d681SAndroid Build Coastguard Worker  switch (N->getZExtValue()){
507*9880d681SAndroid Build Coastguard Worker  default: llvm_unreachable(nullptr);
508*9880d681SAndroid Build Coastguard Worker  case 0:  return CurDAG->getTargetConstant(0, SDLoc(N), MVT::i32);
509*9880d681SAndroid Build Coastguard Worker  case 8:  return CurDAG->getTargetConstant(1, SDLoc(N), MVT::i32);
510*9880d681SAndroid Build Coastguard Worker  case 16: return CurDAG->getTargetConstant(2, SDLoc(N), MVT::i32);
511*9880d681SAndroid Build Coastguard Worker  case 24: return CurDAG->getTargetConstant(3, SDLoc(N), MVT::i32);
512*9880d681SAndroid Build Coastguard Worker  }
513*9880d681SAndroid Build Coastguard Worker}]>;
514*9880d681SAndroid Build Coastguard Workerdef RotImmAsmOperand : AsmOperandClass {
515*9880d681SAndroid Build Coastguard Worker  let Name = "RotImm";
516*9880d681SAndroid Build Coastguard Worker  let ParserMethod = "parseRotImm";
517*9880d681SAndroid Build Coastguard Worker}
518*9880d681SAndroid Build Coastguard Workerdef rot_imm : Operand<i32>, PatLeaf<(i32 imm), [{
519*9880d681SAndroid Build Coastguard Worker    int32_t v = N->getZExtValue();
520*9880d681SAndroid Build Coastguard Worker    return v == 8 || v == 16 || v == 24; }],
521*9880d681SAndroid Build Coastguard Worker    rot_imm_XFORM> {
522*9880d681SAndroid Build Coastguard Worker  let PrintMethod = "printRotImmOperand";
523*9880d681SAndroid Build Coastguard Worker  let ParserMatchClass = RotImmAsmOperand;
524*9880d681SAndroid Build Coastguard Worker}
525*9880d681SAndroid Build Coastguard Worker
526*9880d681SAndroid Build Coastguard Worker// shift_imm: An integer that encodes a shift amount and the type of shift
527*9880d681SAndroid Build Coastguard Worker// (asr or lsl). The 6-bit immediate encodes as:
528*9880d681SAndroid Build Coastguard Worker//    {5}     0 ==> lsl
529*9880d681SAndroid Build Coastguard Worker//            1     asr
530*9880d681SAndroid Build Coastguard Worker//    {4-0}   imm5 shift amount.
531*9880d681SAndroid Build Coastguard Worker//            asr #32 encoded as imm5 == 0.
532*9880d681SAndroid Build Coastguard Workerdef ShifterImmAsmOperand : AsmOperandClass {
533*9880d681SAndroid Build Coastguard Worker  let Name = "ShifterImm";
534*9880d681SAndroid Build Coastguard Worker  let ParserMethod = "parseShifterImm";
535*9880d681SAndroid Build Coastguard Worker}
536*9880d681SAndroid Build Coastguard Workerdef shift_imm : Operand<i32> {
537*9880d681SAndroid Build Coastguard Worker  let PrintMethod = "printShiftImmOperand";
538*9880d681SAndroid Build Coastguard Worker  let ParserMatchClass = ShifterImmAsmOperand;
539*9880d681SAndroid Build Coastguard Worker}
540*9880d681SAndroid Build Coastguard Worker
541*9880d681SAndroid Build Coastguard Worker// shifter_operand operands: so_reg_reg, so_reg_imm, and mod_imm.
542*9880d681SAndroid Build Coastguard Workerdef ShiftedRegAsmOperand : AsmOperandClass { let Name = "RegShiftedReg"; }
543*9880d681SAndroid Build Coastguard Workerdef so_reg_reg : Operand<i32>,  // reg reg imm
544*9880d681SAndroid Build Coastguard Worker                 ComplexPattern<i32, 3, "SelectRegShifterOperand",
545*9880d681SAndroid Build Coastguard Worker                                [shl, srl, sra, rotr]> {
546*9880d681SAndroid Build Coastguard Worker  let EncoderMethod = "getSORegRegOpValue";
547*9880d681SAndroid Build Coastguard Worker  let PrintMethod = "printSORegRegOperand";
548*9880d681SAndroid Build Coastguard Worker  let DecoderMethod = "DecodeSORegRegOperand";
549*9880d681SAndroid Build Coastguard Worker  let ParserMatchClass = ShiftedRegAsmOperand;
550*9880d681SAndroid Build Coastguard Worker  let MIOperandInfo = (ops GPRnopc, GPRnopc, i32imm);
551*9880d681SAndroid Build Coastguard Worker}
552*9880d681SAndroid Build Coastguard Worker
553*9880d681SAndroid Build Coastguard Workerdef ShiftedImmAsmOperand : AsmOperandClass { let Name = "RegShiftedImm"; }
554*9880d681SAndroid Build Coastguard Workerdef so_reg_imm : Operand<i32>, // reg imm
555*9880d681SAndroid Build Coastguard Worker                 ComplexPattern<i32, 2, "SelectImmShifterOperand",
556*9880d681SAndroid Build Coastguard Worker                                [shl, srl, sra, rotr]> {
557*9880d681SAndroid Build Coastguard Worker  let EncoderMethod = "getSORegImmOpValue";
558*9880d681SAndroid Build Coastguard Worker  let PrintMethod = "printSORegImmOperand";
559*9880d681SAndroid Build Coastguard Worker  let DecoderMethod = "DecodeSORegImmOperand";
560*9880d681SAndroid Build Coastguard Worker  let ParserMatchClass = ShiftedImmAsmOperand;
561*9880d681SAndroid Build Coastguard Worker  let MIOperandInfo = (ops GPR, i32imm);
562*9880d681SAndroid Build Coastguard Worker}
563*9880d681SAndroid Build Coastguard Worker
564*9880d681SAndroid Build Coastguard Worker// FIXME: Does this need to be distinct from so_reg?
565*9880d681SAndroid Build Coastguard Workerdef shift_so_reg_reg : Operand<i32>,    // reg reg imm
566*9880d681SAndroid Build Coastguard Worker                   ComplexPattern<i32, 3, "SelectShiftRegShifterOperand",
567*9880d681SAndroid Build Coastguard Worker                                  [shl,srl,sra,rotr]> {
568*9880d681SAndroid Build Coastguard Worker  let EncoderMethod = "getSORegRegOpValue";
569*9880d681SAndroid Build Coastguard Worker  let PrintMethod = "printSORegRegOperand";
570*9880d681SAndroid Build Coastguard Worker  let DecoderMethod = "DecodeSORegRegOperand";
571*9880d681SAndroid Build Coastguard Worker  let ParserMatchClass = ShiftedRegAsmOperand;
572*9880d681SAndroid Build Coastguard Worker  let MIOperandInfo = (ops GPR, GPR, i32imm);
573*9880d681SAndroid Build Coastguard Worker}
574*9880d681SAndroid Build Coastguard Worker
575*9880d681SAndroid Build Coastguard Worker// FIXME: Does this need to be distinct from so_reg?
576*9880d681SAndroid Build Coastguard Workerdef shift_so_reg_imm : Operand<i32>,    // reg reg imm
577*9880d681SAndroid Build Coastguard Worker                   ComplexPattern<i32, 2, "SelectShiftImmShifterOperand",
578*9880d681SAndroid Build Coastguard Worker                                  [shl,srl,sra,rotr]> {
579*9880d681SAndroid Build Coastguard Worker  let EncoderMethod = "getSORegImmOpValue";
580*9880d681SAndroid Build Coastguard Worker  let PrintMethod = "printSORegImmOperand";
581*9880d681SAndroid Build Coastguard Worker  let DecoderMethod = "DecodeSORegImmOperand";
582*9880d681SAndroid Build Coastguard Worker  let ParserMatchClass = ShiftedImmAsmOperand;
583*9880d681SAndroid Build Coastguard Worker  let MIOperandInfo = (ops GPR, i32imm);
584*9880d681SAndroid Build Coastguard Worker}
585*9880d681SAndroid Build Coastguard Worker
586*9880d681SAndroid Build Coastguard Worker// mod_imm: match a 32-bit immediate operand, which can be encoded into
587*9880d681SAndroid Build Coastguard Worker// a 12-bit immediate; an 8-bit integer and a 4-bit rotator (See ARMARM
588*9880d681SAndroid Build Coastguard Worker// - "Modified Immediate Constants"). Within the MC layer we keep this
589*9880d681SAndroid Build Coastguard Worker// immediate in its encoded form.
590*9880d681SAndroid Build Coastguard Workerdef ModImmAsmOperand: AsmOperandClass {
591*9880d681SAndroid Build Coastguard Worker  let Name = "ModImm";
592*9880d681SAndroid Build Coastguard Worker  let ParserMethod = "parseModImm";
593*9880d681SAndroid Build Coastguard Worker}
594*9880d681SAndroid Build Coastguard Workerdef mod_imm : Operand<i32>, ImmLeaf<i32, [{
595*9880d681SAndroid Build Coastguard Worker    return ARM_AM::getSOImmVal(Imm) != -1;
596*9880d681SAndroid Build Coastguard Worker  }]> {
597*9880d681SAndroid Build Coastguard Worker  let EncoderMethod = "getModImmOpValue";
598*9880d681SAndroid Build Coastguard Worker  let PrintMethod = "printModImmOperand";
599*9880d681SAndroid Build Coastguard Worker  let ParserMatchClass = ModImmAsmOperand;
600*9880d681SAndroid Build Coastguard Worker}
601*9880d681SAndroid Build Coastguard Worker
602*9880d681SAndroid Build Coastguard Worker// Note: the patterns mod_imm_not and mod_imm_neg do not require an encoder
603*9880d681SAndroid Build Coastguard Worker// method and such, as they are only used on aliases (Pat<> and InstAlias<>).
604*9880d681SAndroid Build Coastguard Worker// The actual parsing, encoding, decoding are handled by the destination
605*9880d681SAndroid Build Coastguard Worker// instructions, which use mod_imm.
606*9880d681SAndroid Build Coastguard Worker
607*9880d681SAndroid Build Coastguard Workerdef ModImmNotAsmOperand : AsmOperandClass { let Name = "ModImmNot"; }
608*9880d681SAndroid Build Coastguard Workerdef mod_imm_not : Operand<i32>, PatLeaf<(imm), [{
609*9880d681SAndroid Build Coastguard Worker    return ARM_AM::getSOImmVal(~(uint32_t)N->getZExtValue()) != -1;
610*9880d681SAndroid Build Coastguard Worker  }], imm_not_XFORM> {
611*9880d681SAndroid Build Coastguard Worker  let ParserMatchClass = ModImmNotAsmOperand;
612*9880d681SAndroid Build Coastguard Worker}
613*9880d681SAndroid Build Coastguard Worker
614*9880d681SAndroid Build Coastguard Workerdef ModImmNegAsmOperand : AsmOperandClass { let Name = "ModImmNeg"; }
615*9880d681SAndroid Build Coastguard Workerdef mod_imm_neg : Operand<i32>, PatLeaf<(imm), [{
616*9880d681SAndroid Build Coastguard Worker    unsigned Value = -(unsigned)N->getZExtValue();
617*9880d681SAndroid Build Coastguard Worker    return Value && ARM_AM::getSOImmVal(Value) != -1;
618*9880d681SAndroid Build Coastguard Worker  }], imm_neg_XFORM> {
619*9880d681SAndroid Build Coastguard Worker  let ParserMatchClass = ModImmNegAsmOperand;
620*9880d681SAndroid Build Coastguard Worker}
621*9880d681SAndroid Build Coastguard Worker
622*9880d681SAndroid Build Coastguard Worker/// arm_i32imm - True for +V6T2, or when isSOImmTwoParVal()
623*9880d681SAndroid Build Coastguard Workerdef arm_i32imm : PatLeaf<(imm), [{
624*9880d681SAndroid Build Coastguard Worker  if (Subtarget->useMovt(*MF))
625*9880d681SAndroid Build Coastguard Worker    return true;
626*9880d681SAndroid Build Coastguard Worker  return ARM_AM::isSOImmTwoPartVal((unsigned)N->getZExtValue());
627*9880d681SAndroid Build Coastguard Worker}]>;
628*9880d681SAndroid Build Coastguard Worker
629*9880d681SAndroid Build Coastguard Worker/// imm0_1 predicate - Immediate in the range [0,1].
630*9880d681SAndroid Build Coastguard Workerdef Imm0_1AsmOperand: ImmAsmOperand { let Name = "Imm0_1"; }
631*9880d681SAndroid Build Coastguard Workerdef imm0_1 : Operand<i32> { let ParserMatchClass = Imm0_1AsmOperand; }
632*9880d681SAndroid Build Coastguard Worker
633*9880d681SAndroid Build Coastguard Worker/// imm0_3 predicate - Immediate in the range [0,3].
634*9880d681SAndroid Build Coastguard Workerdef Imm0_3AsmOperand: ImmAsmOperand { let Name = "Imm0_3"; }
635*9880d681SAndroid Build Coastguard Workerdef imm0_3 : Operand<i32> { let ParserMatchClass = Imm0_3AsmOperand; }
636*9880d681SAndroid Build Coastguard Worker
637*9880d681SAndroid Build Coastguard Worker/// imm0_7 predicate - Immediate in the range [0,7].
638*9880d681SAndroid Build Coastguard Workerdef Imm0_7AsmOperand: ImmAsmOperand { let Name = "Imm0_7"; }
639*9880d681SAndroid Build Coastguard Workerdef imm0_7 : Operand<i32>, ImmLeaf<i32, [{
640*9880d681SAndroid Build Coastguard Worker  return Imm >= 0 && Imm < 8;
641*9880d681SAndroid Build Coastguard Worker}]> {
642*9880d681SAndroid Build Coastguard Worker  let ParserMatchClass = Imm0_7AsmOperand;
643*9880d681SAndroid Build Coastguard Worker}
644*9880d681SAndroid Build Coastguard Worker
645*9880d681SAndroid Build Coastguard Worker/// imm8 predicate - Immediate is exactly 8.
646*9880d681SAndroid Build Coastguard Workerdef Imm8AsmOperand: ImmAsmOperand { let Name = "Imm8"; }
647*9880d681SAndroid Build Coastguard Workerdef imm8 : Operand<i32>, ImmLeaf<i32, [{ return Imm == 8; }]> {
648*9880d681SAndroid Build Coastguard Worker  let ParserMatchClass = Imm8AsmOperand;
649*9880d681SAndroid Build Coastguard Worker}
650*9880d681SAndroid Build Coastguard Worker
651*9880d681SAndroid Build Coastguard Worker/// imm16 predicate - Immediate is exactly 16.
652*9880d681SAndroid Build Coastguard Workerdef Imm16AsmOperand: ImmAsmOperand { let Name = "Imm16"; }
653*9880d681SAndroid Build Coastguard Workerdef imm16 : Operand<i32>, ImmLeaf<i32, [{ return Imm == 16; }]> {
654*9880d681SAndroid Build Coastguard Worker  let ParserMatchClass = Imm16AsmOperand;
655*9880d681SAndroid Build Coastguard Worker}
656*9880d681SAndroid Build Coastguard Worker
657*9880d681SAndroid Build Coastguard Worker/// imm32 predicate - Immediate is exactly 32.
658*9880d681SAndroid Build Coastguard Workerdef Imm32AsmOperand: ImmAsmOperand { let Name = "Imm32"; }
659*9880d681SAndroid Build Coastguard Workerdef imm32 : Operand<i32>, ImmLeaf<i32, [{ return Imm == 32; }]> {
660*9880d681SAndroid Build Coastguard Worker  let ParserMatchClass = Imm32AsmOperand;
661*9880d681SAndroid Build Coastguard Worker}
662*9880d681SAndroid Build Coastguard Worker
663*9880d681SAndroid Build Coastguard Workerdef imm8_or_16 : ImmLeaf<i32, [{ return Imm == 8 || Imm == 16;}]>;
664*9880d681SAndroid Build Coastguard Worker
665*9880d681SAndroid Build Coastguard Worker/// imm1_7 predicate - Immediate in the range [1,7].
666*9880d681SAndroid Build Coastguard Workerdef Imm1_7AsmOperand: ImmAsmOperand { let Name = "Imm1_7"; }
667*9880d681SAndroid Build Coastguard Workerdef imm1_7 : Operand<i32>, ImmLeaf<i32, [{ return Imm > 0 && Imm < 8; }]> {
668*9880d681SAndroid Build Coastguard Worker  let ParserMatchClass = Imm1_7AsmOperand;
669*9880d681SAndroid Build Coastguard Worker}
670*9880d681SAndroid Build Coastguard Worker
671*9880d681SAndroid Build Coastguard Worker/// imm1_15 predicate - Immediate in the range [1,15].
672*9880d681SAndroid Build Coastguard Workerdef Imm1_15AsmOperand: ImmAsmOperand { let Name = "Imm1_15"; }
673*9880d681SAndroid Build Coastguard Workerdef imm1_15 : Operand<i32>, ImmLeaf<i32, [{ return Imm > 0 && Imm < 16; }]> {
674*9880d681SAndroid Build Coastguard Worker  let ParserMatchClass = Imm1_15AsmOperand;
675*9880d681SAndroid Build Coastguard Worker}
676*9880d681SAndroid Build Coastguard Worker
677*9880d681SAndroid Build Coastguard Worker/// imm1_31 predicate - Immediate in the range [1,31].
678*9880d681SAndroid Build Coastguard Workerdef Imm1_31AsmOperand: ImmAsmOperand { let Name = "Imm1_31"; }
679*9880d681SAndroid Build Coastguard Workerdef imm1_31 : Operand<i32>, ImmLeaf<i32, [{ return Imm > 0 && Imm < 32; }]> {
680*9880d681SAndroid Build Coastguard Worker  let ParserMatchClass = Imm1_31AsmOperand;
681*9880d681SAndroid Build Coastguard Worker}
682*9880d681SAndroid Build Coastguard Worker
683*9880d681SAndroid Build Coastguard Worker/// imm0_15 predicate - Immediate in the range [0,15].
684*9880d681SAndroid Build Coastguard Workerdef Imm0_15AsmOperand: ImmAsmOperand {
685*9880d681SAndroid Build Coastguard Worker  let Name = "Imm0_15";
686*9880d681SAndroid Build Coastguard Worker  let DiagnosticType = "ImmRange0_15";
687*9880d681SAndroid Build Coastguard Worker}
688*9880d681SAndroid Build Coastguard Workerdef imm0_15 : Operand<i32>, ImmLeaf<i32, [{
689*9880d681SAndroid Build Coastguard Worker  return Imm >= 0 && Imm < 16;
690*9880d681SAndroid Build Coastguard Worker}]> {
691*9880d681SAndroid Build Coastguard Worker  let ParserMatchClass = Imm0_15AsmOperand;
692*9880d681SAndroid Build Coastguard Worker}
693*9880d681SAndroid Build Coastguard Worker
694*9880d681SAndroid Build Coastguard Worker/// imm0_31 predicate - True if the 32-bit immediate is in the range [0,31].
695*9880d681SAndroid Build Coastguard Workerdef Imm0_31AsmOperand: ImmAsmOperand { let Name = "Imm0_31"; }
696*9880d681SAndroid Build Coastguard Workerdef imm0_31 : Operand<i32>, ImmLeaf<i32, [{
697*9880d681SAndroid Build Coastguard Worker  return Imm >= 0 && Imm < 32;
698*9880d681SAndroid Build Coastguard Worker}]> {
699*9880d681SAndroid Build Coastguard Worker  let ParserMatchClass = Imm0_31AsmOperand;
700*9880d681SAndroid Build Coastguard Worker}
701*9880d681SAndroid Build Coastguard Worker
702*9880d681SAndroid Build Coastguard Worker/// imm0_32 predicate - True if the 32-bit immediate is in the range [0,32].
703*9880d681SAndroid Build Coastguard Workerdef Imm0_32AsmOperand: ImmAsmOperand { let Name = "Imm0_32"; }
704*9880d681SAndroid Build Coastguard Workerdef imm0_32 : Operand<i32>, ImmLeaf<i32, [{
705*9880d681SAndroid Build Coastguard Worker  return Imm >= 0 && Imm < 32;
706*9880d681SAndroid Build Coastguard Worker}]> {
707*9880d681SAndroid Build Coastguard Worker  let ParserMatchClass = Imm0_32AsmOperand;
708*9880d681SAndroid Build Coastguard Worker}
709*9880d681SAndroid Build Coastguard Worker
710*9880d681SAndroid Build Coastguard Worker/// imm0_63 predicate - True if the 32-bit immediate is in the range [0,63].
711*9880d681SAndroid Build Coastguard Workerdef Imm0_63AsmOperand: ImmAsmOperand { let Name = "Imm0_63"; }
712*9880d681SAndroid Build Coastguard Workerdef imm0_63 : Operand<i32>, ImmLeaf<i32, [{
713*9880d681SAndroid Build Coastguard Worker  return Imm >= 0 && Imm < 64;
714*9880d681SAndroid Build Coastguard Worker}]> {
715*9880d681SAndroid Build Coastguard Worker  let ParserMatchClass = Imm0_63AsmOperand;
716*9880d681SAndroid Build Coastguard Worker}
717*9880d681SAndroid Build Coastguard Worker
718*9880d681SAndroid Build Coastguard Worker/// imm0_239 predicate - Immediate in the range [0,239].
719*9880d681SAndroid Build Coastguard Workerdef Imm0_239AsmOperand : ImmAsmOperand {
720*9880d681SAndroid Build Coastguard Worker  let Name = "Imm0_239";
721*9880d681SAndroid Build Coastguard Worker  let DiagnosticType = "ImmRange0_239";
722*9880d681SAndroid Build Coastguard Worker}
723*9880d681SAndroid Build Coastguard Workerdef imm0_239 : Operand<i32>, ImmLeaf<i32, [{ return Imm >= 0 && Imm < 240; }]> {
724*9880d681SAndroid Build Coastguard Worker  let ParserMatchClass = Imm0_239AsmOperand;
725*9880d681SAndroid Build Coastguard Worker}
726*9880d681SAndroid Build Coastguard Worker
727*9880d681SAndroid Build Coastguard Worker/// imm0_255 predicate - Immediate in the range [0,255].
728*9880d681SAndroid Build Coastguard Workerdef Imm0_255AsmOperand : ImmAsmOperand { let Name = "Imm0_255"; }
729*9880d681SAndroid Build Coastguard Workerdef imm0_255 : Operand<i32>, ImmLeaf<i32, [{ return Imm >= 0 && Imm < 256; }]> {
730*9880d681SAndroid Build Coastguard Worker  let ParserMatchClass = Imm0_255AsmOperand;
731*9880d681SAndroid Build Coastguard Worker}
732*9880d681SAndroid Build Coastguard Worker
733*9880d681SAndroid Build Coastguard Worker/// imm0_65535 - An immediate is in the range [0.65535].
734*9880d681SAndroid Build Coastguard Workerdef Imm0_65535AsmOperand: ImmAsmOperand { let Name = "Imm0_65535"; }
735*9880d681SAndroid Build Coastguard Workerdef imm0_65535 : Operand<i32>, ImmLeaf<i32, [{
736*9880d681SAndroid Build Coastguard Worker  return Imm >= 0 && Imm < 65536;
737*9880d681SAndroid Build Coastguard Worker}]> {
738*9880d681SAndroid Build Coastguard Worker  let ParserMatchClass = Imm0_65535AsmOperand;
739*9880d681SAndroid Build Coastguard Worker}
740*9880d681SAndroid Build Coastguard Worker
741*9880d681SAndroid Build Coastguard Worker// imm0_65535_neg - An immediate whose negative value is in the range [0.65535].
742*9880d681SAndroid Build Coastguard Workerdef imm0_65535_neg : Operand<i32>, ImmLeaf<i32, [{
743*9880d681SAndroid Build Coastguard Worker  return -Imm >= 0 && -Imm < 65536;
744*9880d681SAndroid Build Coastguard Worker}]>;
745*9880d681SAndroid Build Coastguard Worker
746*9880d681SAndroid Build Coastguard Worker// imm0_65535_expr - For movt/movw - 16-bit immediate that can also reference
747*9880d681SAndroid Build Coastguard Worker// a relocatable expression.
748*9880d681SAndroid Build Coastguard Worker//
749*9880d681SAndroid Build Coastguard Worker// FIXME: This really needs a Thumb version separate from the ARM version.
750*9880d681SAndroid Build Coastguard Worker// While the range is the same, and can thus use the same match class,
751*9880d681SAndroid Build Coastguard Worker// the encoding is different so it should have a different encoder method.
752*9880d681SAndroid Build Coastguard Workerdef Imm0_65535ExprAsmOperand: ImmAsmOperand { let Name = "Imm0_65535Expr"; }
753*9880d681SAndroid Build Coastguard Workerdef imm0_65535_expr : Operand<i32> {
754*9880d681SAndroid Build Coastguard Worker  let EncoderMethod = "getHiLo16ImmOpValue";
755*9880d681SAndroid Build Coastguard Worker  let ParserMatchClass = Imm0_65535ExprAsmOperand;
756*9880d681SAndroid Build Coastguard Worker}
757*9880d681SAndroid Build Coastguard Worker
758*9880d681SAndroid Build Coastguard Workerdef Imm256_65535ExprAsmOperand: ImmAsmOperand { let Name = "Imm256_65535Expr"; }
759*9880d681SAndroid Build Coastguard Workerdef imm256_65535_expr : Operand<i32> {
760*9880d681SAndroid Build Coastguard Worker  let ParserMatchClass = Imm256_65535ExprAsmOperand;
761*9880d681SAndroid Build Coastguard Worker}
762*9880d681SAndroid Build Coastguard Worker
763*9880d681SAndroid Build Coastguard Worker/// imm24b - True if the 32-bit immediate is encodable in 24 bits.
764*9880d681SAndroid Build Coastguard Workerdef Imm24bitAsmOperand: ImmAsmOperand { let Name = "Imm24bit"; }
765*9880d681SAndroid Build Coastguard Workerdef imm24b : Operand<i32>, ImmLeaf<i32, [{
766*9880d681SAndroid Build Coastguard Worker  return Imm >= 0 && Imm <= 0xffffff;
767*9880d681SAndroid Build Coastguard Worker}]> {
768*9880d681SAndroid Build Coastguard Worker  let ParserMatchClass = Imm24bitAsmOperand;
769*9880d681SAndroid Build Coastguard Worker}
770*9880d681SAndroid Build Coastguard Worker
771*9880d681SAndroid Build Coastguard Worker
772*9880d681SAndroid Build Coastguard Worker/// bf_inv_mask_imm predicate - An AND mask to clear an arbitrary width bitfield
773*9880d681SAndroid Build Coastguard Worker/// e.g., 0xf000ffff
774*9880d681SAndroid Build Coastguard Workerdef BitfieldAsmOperand : AsmOperandClass {
775*9880d681SAndroid Build Coastguard Worker  let Name = "Bitfield";
776*9880d681SAndroid Build Coastguard Worker  let ParserMethod = "parseBitfield";
777*9880d681SAndroid Build Coastguard Worker}
778*9880d681SAndroid Build Coastguard Worker
779*9880d681SAndroid Build Coastguard Workerdef bf_inv_mask_imm : Operand<i32>,
780*9880d681SAndroid Build Coastguard Worker                      PatLeaf<(imm), [{
781*9880d681SAndroid Build Coastguard Worker  return ARM::isBitFieldInvertedMask(N->getZExtValue());
782*9880d681SAndroid Build Coastguard Worker}] > {
783*9880d681SAndroid Build Coastguard Worker  let EncoderMethod = "getBitfieldInvertedMaskOpValue";
784*9880d681SAndroid Build Coastguard Worker  let PrintMethod = "printBitfieldInvMaskImmOperand";
785*9880d681SAndroid Build Coastguard Worker  let DecoderMethod = "DecodeBitfieldMaskOperand";
786*9880d681SAndroid Build Coastguard Worker  let ParserMatchClass = BitfieldAsmOperand;
787*9880d681SAndroid Build Coastguard Worker}
788*9880d681SAndroid Build Coastguard Worker
789*9880d681SAndroid Build Coastguard Workerdef imm1_32_XFORM: SDNodeXForm<imm, [{
790*9880d681SAndroid Build Coastguard Worker  return CurDAG->getTargetConstant((int)N->getZExtValue() - 1, SDLoc(N),
791*9880d681SAndroid Build Coastguard Worker                                   MVT::i32);
792*9880d681SAndroid Build Coastguard Worker}]>;
793*9880d681SAndroid Build Coastguard Workerdef Imm1_32AsmOperand: AsmOperandClass { let Name = "Imm1_32"; }
794*9880d681SAndroid Build Coastguard Workerdef imm1_32 : Operand<i32>, PatLeaf<(imm), [{
795*9880d681SAndroid Build Coastguard Worker   uint64_t Imm = N->getZExtValue();
796*9880d681SAndroid Build Coastguard Worker   return Imm > 0 && Imm <= 32;
797*9880d681SAndroid Build Coastguard Worker }],
798*9880d681SAndroid Build Coastguard Worker    imm1_32_XFORM> {
799*9880d681SAndroid Build Coastguard Worker  let PrintMethod = "printImmPlusOneOperand";
800*9880d681SAndroid Build Coastguard Worker  let ParserMatchClass = Imm1_32AsmOperand;
801*9880d681SAndroid Build Coastguard Worker}
802*9880d681SAndroid Build Coastguard Worker
803*9880d681SAndroid Build Coastguard Workerdef imm1_16_XFORM: SDNodeXForm<imm, [{
804*9880d681SAndroid Build Coastguard Worker  return CurDAG->getTargetConstant((int)N->getZExtValue() - 1, SDLoc(N),
805*9880d681SAndroid Build Coastguard Worker                                   MVT::i32);
806*9880d681SAndroid Build Coastguard Worker}]>;
807*9880d681SAndroid Build Coastguard Workerdef Imm1_16AsmOperand: AsmOperandClass { let Name = "Imm1_16"; }
808*9880d681SAndroid Build Coastguard Workerdef imm1_16 : Operand<i32>, PatLeaf<(imm), [{ return Imm > 0 && Imm <= 16; }],
809*9880d681SAndroid Build Coastguard Worker    imm1_16_XFORM> {
810*9880d681SAndroid Build Coastguard Worker  let PrintMethod = "printImmPlusOneOperand";
811*9880d681SAndroid Build Coastguard Worker  let ParserMatchClass = Imm1_16AsmOperand;
812*9880d681SAndroid Build Coastguard Worker}
813*9880d681SAndroid Build Coastguard Worker
814*9880d681SAndroid Build Coastguard Worker// Define ARM specific addressing modes.
815*9880d681SAndroid Build Coastguard Worker// addrmode_imm12 := reg +/- imm12
816*9880d681SAndroid Build Coastguard Worker//
817*9880d681SAndroid Build Coastguard Workerdef MemImm12OffsetAsmOperand : AsmOperandClass { let Name = "MemImm12Offset"; }
818*9880d681SAndroid Build Coastguard Workerclass AddrMode_Imm12 : MemOperand,
819*9880d681SAndroid Build Coastguard Worker                     ComplexPattern<i32, 2, "SelectAddrModeImm12", []> {
820*9880d681SAndroid Build Coastguard Worker  // 12-bit immediate operand. Note that instructions using this encode
821*9880d681SAndroid Build Coastguard Worker  // #0 and #-0 differently. We flag #-0 as the magic value INT32_MIN. All other
822*9880d681SAndroid Build Coastguard Worker  // immediate values are as normal.
823*9880d681SAndroid Build Coastguard Worker
824*9880d681SAndroid Build Coastguard Worker  let EncoderMethod = "getAddrModeImm12OpValue";
825*9880d681SAndroid Build Coastguard Worker  let DecoderMethod = "DecodeAddrModeImm12Operand";
826*9880d681SAndroid Build Coastguard Worker  let ParserMatchClass = MemImm12OffsetAsmOperand;
827*9880d681SAndroid Build Coastguard Worker  let MIOperandInfo = (ops GPR:$base, i32imm:$offsimm);
828*9880d681SAndroid Build Coastguard Worker}
829*9880d681SAndroid Build Coastguard Worker
830*9880d681SAndroid Build Coastguard Workerdef addrmode_imm12 : AddrMode_Imm12 {
831*9880d681SAndroid Build Coastguard Worker  let PrintMethod = "printAddrModeImm12Operand<false>";
832*9880d681SAndroid Build Coastguard Worker}
833*9880d681SAndroid Build Coastguard Worker
834*9880d681SAndroid Build Coastguard Workerdef addrmode_imm12_pre : AddrMode_Imm12 {
835*9880d681SAndroid Build Coastguard Worker  let PrintMethod = "printAddrModeImm12Operand<true>";
836*9880d681SAndroid Build Coastguard Worker}
837*9880d681SAndroid Build Coastguard Worker
838*9880d681SAndroid Build Coastguard Worker// ldst_so_reg := reg +/- reg shop imm
839*9880d681SAndroid Build Coastguard Worker//
840*9880d681SAndroid Build Coastguard Workerdef MemRegOffsetAsmOperand : AsmOperandClass { let Name = "MemRegOffset"; }
841*9880d681SAndroid Build Coastguard Workerdef ldst_so_reg : MemOperand,
842*9880d681SAndroid Build Coastguard Worker                  ComplexPattern<i32, 3, "SelectLdStSOReg", []> {
843*9880d681SAndroid Build Coastguard Worker  let EncoderMethod = "getLdStSORegOpValue";
844*9880d681SAndroid Build Coastguard Worker  // FIXME: Simplify the printer
845*9880d681SAndroid Build Coastguard Worker  let PrintMethod = "printAddrMode2Operand";
846*9880d681SAndroid Build Coastguard Worker  let DecoderMethod = "DecodeSORegMemOperand";
847*9880d681SAndroid Build Coastguard Worker  let ParserMatchClass = MemRegOffsetAsmOperand;
848*9880d681SAndroid Build Coastguard Worker  let MIOperandInfo = (ops GPR:$base, GPRnopc:$offsreg, i32imm:$shift);
849*9880d681SAndroid Build Coastguard Worker}
850*9880d681SAndroid Build Coastguard Worker
851*9880d681SAndroid Build Coastguard Worker// postidx_imm8 := +/- [0,255]
852*9880d681SAndroid Build Coastguard Worker//
853*9880d681SAndroid Build Coastguard Worker// 9 bit value:
854*9880d681SAndroid Build Coastguard Worker//  {8}       1 is imm8 is non-negative. 0 otherwise.
855*9880d681SAndroid Build Coastguard Worker//  {7-0}     [0,255] imm8 value.
856*9880d681SAndroid Build Coastguard Workerdef PostIdxImm8AsmOperand : AsmOperandClass { let Name = "PostIdxImm8"; }
857*9880d681SAndroid Build Coastguard Workerdef postidx_imm8 : MemOperand {
858*9880d681SAndroid Build Coastguard Worker  let PrintMethod = "printPostIdxImm8Operand";
859*9880d681SAndroid Build Coastguard Worker  let ParserMatchClass = PostIdxImm8AsmOperand;
860*9880d681SAndroid Build Coastguard Worker  let MIOperandInfo = (ops i32imm);
861*9880d681SAndroid Build Coastguard Worker}
862*9880d681SAndroid Build Coastguard Worker
863*9880d681SAndroid Build Coastguard Worker// postidx_imm8s4 := +/- [0,1020]
864*9880d681SAndroid Build Coastguard Worker//
865*9880d681SAndroid Build Coastguard Worker// 9 bit value:
866*9880d681SAndroid Build Coastguard Worker//  {8}       1 is imm8 is non-negative. 0 otherwise.
867*9880d681SAndroid Build Coastguard Worker//  {7-0}     [0,255] imm8 value, scaled by 4.
868*9880d681SAndroid Build Coastguard Workerdef PostIdxImm8s4AsmOperand : AsmOperandClass { let Name = "PostIdxImm8s4"; }
869*9880d681SAndroid Build Coastguard Workerdef postidx_imm8s4 : MemOperand {
870*9880d681SAndroid Build Coastguard Worker  let PrintMethod = "printPostIdxImm8s4Operand";
871*9880d681SAndroid Build Coastguard Worker  let ParserMatchClass = PostIdxImm8s4AsmOperand;
872*9880d681SAndroid Build Coastguard Worker  let MIOperandInfo = (ops i32imm);
873*9880d681SAndroid Build Coastguard Worker}
874*9880d681SAndroid Build Coastguard Worker
875*9880d681SAndroid Build Coastguard Worker
876*9880d681SAndroid Build Coastguard Worker// postidx_reg := +/- reg
877*9880d681SAndroid Build Coastguard Worker//
878*9880d681SAndroid Build Coastguard Workerdef PostIdxRegAsmOperand : AsmOperandClass {
879*9880d681SAndroid Build Coastguard Worker  let Name = "PostIdxReg";
880*9880d681SAndroid Build Coastguard Worker  let ParserMethod = "parsePostIdxReg";
881*9880d681SAndroid Build Coastguard Worker}
882*9880d681SAndroid Build Coastguard Workerdef postidx_reg : MemOperand {
883*9880d681SAndroid Build Coastguard Worker  let EncoderMethod = "getPostIdxRegOpValue";
884*9880d681SAndroid Build Coastguard Worker  let DecoderMethod = "DecodePostIdxReg";
885*9880d681SAndroid Build Coastguard Worker  let PrintMethod = "printPostIdxRegOperand";
886*9880d681SAndroid Build Coastguard Worker  let ParserMatchClass = PostIdxRegAsmOperand;
887*9880d681SAndroid Build Coastguard Worker  let MIOperandInfo = (ops GPRnopc, i32imm);
888*9880d681SAndroid Build Coastguard Worker}
889*9880d681SAndroid Build Coastguard Worker
890*9880d681SAndroid Build Coastguard Worker
891*9880d681SAndroid Build Coastguard Worker// addrmode2 := reg +/- imm12
892*9880d681SAndroid Build Coastguard Worker//           := reg +/- reg shop imm
893*9880d681SAndroid Build Coastguard Worker//
894*9880d681SAndroid Build Coastguard Worker// FIXME: addrmode2 should be refactored the rest of the way to always
895*9880d681SAndroid Build Coastguard Worker// use explicit imm vs. reg versions above (addrmode_imm12 and ldst_so_reg).
896*9880d681SAndroid Build Coastguard Workerdef AddrMode2AsmOperand : AsmOperandClass { let Name = "AddrMode2"; }
897*9880d681SAndroid Build Coastguard Workerdef addrmode2 : MemOperand,
898*9880d681SAndroid Build Coastguard Worker                ComplexPattern<i32, 3, "SelectAddrMode2", []> {
899*9880d681SAndroid Build Coastguard Worker  let EncoderMethod = "getAddrMode2OpValue";
900*9880d681SAndroid Build Coastguard Worker  let PrintMethod = "printAddrMode2Operand";
901*9880d681SAndroid Build Coastguard Worker  let ParserMatchClass = AddrMode2AsmOperand;
902*9880d681SAndroid Build Coastguard Worker  let MIOperandInfo = (ops GPR:$base, GPR:$offsreg, i32imm:$offsimm);
903*9880d681SAndroid Build Coastguard Worker}
904*9880d681SAndroid Build Coastguard Worker
905*9880d681SAndroid Build Coastguard Workerdef PostIdxRegShiftedAsmOperand : AsmOperandClass {
906*9880d681SAndroid Build Coastguard Worker  let Name = "PostIdxRegShifted";
907*9880d681SAndroid Build Coastguard Worker  let ParserMethod = "parsePostIdxReg";
908*9880d681SAndroid Build Coastguard Worker}
909*9880d681SAndroid Build Coastguard Workerdef am2offset_reg : MemOperand,
910*9880d681SAndroid Build Coastguard Worker                ComplexPattern<i32, 2, "SelectAddrMode2OffsetReg",
911*9880d681SAndroid Build Coastguard Worker                [], [SDNPWantRoot]> {
912*9880d681SAndroid Build Coastguard Worker  let EncoderMethod = "getAddrMode2OffsetOpValue";
913*9880d681SAndroid Build Coastguard Worker  let PrintMethod = "printAddrMode2OffsetOperand";
914*9880d681SAndroid Build Coastguard Worker  // When using this for assembly, it's always as a post-index offset.
915*9880d681SAndroid Build Coastguard Worker  let ParserMatchClass = PostIdxRegShiftedAsmOperand;
916*9880d681SAndroid Build Coastguard Worker  let MIOperandInfo = (ops GPRnopc, i32imm);
917*9880d681SAndroid Build Coastguard Worker}
918*9880d681SAndroid Build Coastguard Worker
919*9880d681SAndroid Build Coastguard Worker// FIXME: am2offset_imm should only need the immediate, not the GPR. Having
920*9880d681SAndroid Build Coastguard Worker// the GPR is purely vestigal at this point.
921*9880d681SAndroid Build Coastguard Workerdef AM2OffsetImmAsmOperand : AsmOperandClass { let Name = "AM2OffsetImm"; }
922*9880d681SAndroid Build Coastguard Workerdef am2offset_imm : MemOperand,
923*9880d681SAndroid Build Coastguard Worker                ComplexPattern<i32, 2, "SelectAddrMode2OffsetImm",
924*9880d681SAndroid Build Coastguard Worker                [], [SDNPWantRoot]> {
925*9880d681SAndroid Build Coastguard Worker  let EncoderMethod = "getAddrMode2OffsetOpValue";
926*9880d681SAndroid Build Coastguard Worker  let PrintMethod = "printAddrMode2OffsetOperand";
927*9880d681SAndroid Build Coastguard Worker  let ParserMatchClass = AM2OffsetImmAsmOperand;
928*9880d681SAndroid Build Coastguard Worker  let MIOperandInfo = (ops GPRnopc, i32imm);
929*9880d681SAndroid Build Coastguard Worker}
930*9880d681SAndroid Build Coastguard Worker
931*9880d681SAndroid Build Coastguard Worker
932*9880d681SAndroid Build Coastguard Worker// addrmode3 := reg +/- reg
933*9880d681SAndroid Build Coastguard Worker// addrmode3 := reg +/- imm8
934*9880d681SAndroid Build Coastguard Worker//
935*9880d681SAndroid Build Coastguard Worker// FIXME: split into imm vs. reg versions.
936*9880d681SAndroid Build Coastguard Workerdef AddrMode3AsmOperand : AsmOperandClass { let Name = "AddrMode3"; }
937*9880d681SAndroid Build Coastguard Workerclass AddrMode3 : MemOperand,
938*9880d681SAndroid Build Coastguard Worker                  ComplexPattern<i32, 3, "SelectAddrMode3", []> {
939*9880d681SAndroid Build Coastguard Worker  let EncoderMethod = "getAddrMode3OpValue";
940*9880d681SAndroid Build Coastguard Worker  let ParserMatchClass = AddrMode3AsmOperand;
941*9880d681SAndroid Build Coastguard Worker  let MIOperandInfo = (ops GPR:$base, GPR:$offsreg, i32imm:$offsimm);
942*9880d681SAndroid Build Coastguard Worker}
943*9880d681SAndroid Build Coastguard Worker
944*9880d681SAndroid Build Coastguard Workerdef addrmode3 : AddrMode3
945*9880d681SAndroid Build Coastguard Worker{
946*9880d681SAndroid Build Coastguard Worker  let PrintMethod = "printAddrMode3Operand<false>";
947*9880d681SAndroid Build Coastguard Worker}
948*9880d681SAndroid Build Coastguard Worker
949*9880d681SAndroid Build Coastguard Workerdef addrmode3_pre : AddrMode3
950*9880d681SAndroid Build Coastguard Worker{
951*9880d681SAndroid Build Coastguard Worker  let PrintMethod = "printAddrMode3Operand<true>";
952*9880d681SAndroid Build Coastguard Worker}
953*9880d681SAndroid Build Coastguard Worker
954*9880d681SAndroid Build Coastguard Worker// FIXME: split into imm vs. reg versions.
955*9880d681SAndroid Build Coastguard Worker// FIXME: parser method to handle +/- register.
956*9880d681SAndroid Build Coastguard Workerdef AM3OffsetAsmOperand : AsmOperandClass {
957*9880d681SAndroid Build Coastguard Worker  let Name = "AM3Offset";
958*9880d681SAndroid Build Coastguard Worker  let ParserMethod = "parseAM3Offset";
959*9880d681SAndroid Build Coastguard Worker}
960*9880d681SAndroid Build Coastguard Workerdef am3offset : MemOperand,
961*9880d681SAndroid Build Coastguard Worker                ComplexPattern<i32, 2, "SelectAddrMode3Offset",
962*9880d681SAndroid Build Coastguard Worker                               [], [SDNPWantRoot]> {
963*9880d681SAndroid Build Coastguard Worker  let EncoderMethod = "getAddrMode3OffsetOpValue";
964*9880d681SAndroid Build Coastguard Worker  let PrintMethod = "printAddrMode3OffsetOperand";
965*9880d681SAndroid Build Coastguard Worker  let ParserMatchClass = AM3OffsetAsmOperand;
966*9880d681SAndroid Build Coastguard Worker  let MIOperandInfo = (ops GPR, i32imm);
967*9880d681SAndroid Build Coastguard Worker}
968*9880d681SAndroid Build Coastguard Worker
969*9880d681SAndroid Build Coastguard Worker// ldstm_mode := {ia, ib, da, db}
970*9880d681SAndroid Build Coastguard Worker//
971*9880d681SAndroid Build Coastguard Workerdef ldstm_mode : OptionalDefOperand<OtherVT, (ops i32), (ops (i32 1))> {
972*9880d681SAndroid Build Coastguard Worker  let EncoderMethod = "getLdStmModeOpValue";
973*9880d681SAndroid Build Coastguard Worker  let PrintMethod = "printLdStmModeOperand";
974*9880d681SAndroid Build Coastguard Worker}
975*9880d681SAndroid Build Coastguard Worker
976*9880d681SAndroid Build Coastguard Worker// addrmode5 := reg +/- imm8*4
977*9880d681SAndroid Build Coastguard Worker//
978*9880d681SAndroid Build Coastguard Workerdef AddrMode5AsmOperand : AsmOperandClass { let Name = "AddrMode5"; }
979*9880d681SAndroid Build Coastguard Workerclass AddrMode5 : MemOperand,
980*9880d681SAndroid Build Coastguard Worker                  ComplexPattern<i32, 2, "SelectAddrMode5", []> {
981*9880d681SAndroid Build Coastguard Worker  let EncoderMethod = "getAddrMode5OpValue";
982*9880d681SAndroid Build Coastguard Worker  let DecoderMethod = "DecodeAddrMode5Operand";
983*9880d681SAndroid Build Coastguard Worker  let ParserMatchClass = AddrMode5AsmOperand;
984*9880d681SAndroid Build Coastguard Worker  let MIOperandInfo = (ops GPR:$base, i32imm);
985*9880d681SAndroid Build Coastguard Worker}
986*9880d681SAndroid Build Coastguard Worker
987*9880d681SAndroid Build Coastguard Workerdef addrmode5 : AddrMode5 {
988*9880d681SAndroid Build Coastguard Worker   let PrintMethod = "printAddrMode5Operand<false>";
989*9880d681SAndroid Build Coastguard Worker}
990*9880d681SAndroid Build Coastguard Worker
991*9880d681SAndroid Build Coastguard Workerdef addrmode5_pre : AddrMode5 {
992*9880d681SAndroid Build Coastguard Worker   let PrintMethod = "printAddrMode5Operand<true>";
993*9880d681SAndroid Build Coastguard Worker}
994*9880d681SAndroid Build Coastguard Worker
995*9880d681SAndroid Build Coastguard Worker// addrmode5fp16 := reg +/- imm8*2
996*9880d681SAndroid Build Coastguard Worker//
997*9880d681SAndroid Build Coastguard Workerdef AddrMode5FP16AsmOperand : AsmOperandClass { let Name = "AddrMode5FP16"; }
998*9880d681SAndroid Build Coastguard Workerclass AddrMode5FP16 : Operand<i32>,
999*9880d681SAndroid Build Coastguard Worker                      ComplexPattern<i32, 2, "SelectAddrMode5FP16", []> {
1000*9880d681SAndroid Build Coastguard Worker  let EncoderMethod = "getAddrMode5FP16OpValue";
1001*9880d681SAndroid Build Coastguard Worker  let DecoderMethod = "DecodeAddrMode5FP16Operand";
1002*9880d681SAndroid Build Coastguard Worker  let ParserMatchClass = AddrMode5FP16AsmOperand;
1003*9880d681SAndroid Build Coastguard Worker  let MIOperandInfo = (ops GPR:$base, i32imm);
1004*9880d681SAndroid Build Coastguard Worker}
1005*9880d681SAndroid Build Coastguard Worker
1006*9880d681SAndroid Build Coastguard Workerdef addrmode5fp16 : AddrMode5FP16 {
1007*9880d681SAndroid Build Coastguard Worker   let PrintMethod = "printAddrMode5FP16Operand<false>";
1008*9880d681SAndroid Build Coastguard Worker}
1009*9880d681SAndroid Build Coastguard Worker
1010*9880d681SAndroid Build Coastguard Worker// addrmode6 := reg with optional alignment
1011*9880d681SAndroid Build Coastguard Worker//
1012*9880d681SAndroid Build Coastguard Workerdef AddrMode6AsmOperand : AsmOperandClass { let Name = "AlignedMemory"; }
1013*9880d681SAndroid Build Coastguard Workerdef addrmode6 : MemOperand,
1014*9880d681SAndroid Build Coastguard Worker                ComplexPattern<i32, 2, "SelectAddrMode6", [], [SDNPWantParent]>{
1015*9880d681SAndroid Build Coastguard Worker  let PrintMethod = "printAddrMode6Operand";
1016*9880d681SAndroid Build Coastguard Worker  let MIOperandInfo = (ops GPR:$addr, i32imm:$align);
1017*9880d681SAndroid Build Coastguard Worker  let EncoderMethod = "getAddrMode6AddressOpValue";
1018*9880d681SAndroid Build Coastguard Worker  let DecoderMethod = "DecodeAddrMode6Operand";
1019*9880d681SAndroid Build Coastguard Worker  let ParserMatchClass = AddrMode6AsmOperand;
1020*9880d681SAndroid Build Coastguard Worker}
1021*9880d681SAndroid Build Coastguard Worker
1022*9880d681SAndroid Build Coastguard Workerdef am6offset : MemOperand,
1023*9880d681SAndroid Build Coastguard Worker                ComplexPattern<i32, 1, "SelectAddrMode6Offset",
1024*9880d681SAndroid Build Coastguard Worker                               [], [SDNPWantRoot]> {
1025*9880d681SAndroid Build Coastguard Worker  let PrintMethod = "printAddrMode6OffsetOperand";
1026*9880d681SAndroid Build Coastguard Worker  let MIOperandInfo = (ops GPR);
1027*9880d681SAndroid Build Coastguard Worker  let EncoderMethod = "getAddrMode6OffsetOpValue";
1028*9880d681SAndroid Build Coastguard Worker  let DecoderMethod = "DecodeGPRRegisterClass";
1029*9880d681SAndroid Build Coastguard Worker}
1030*9880d681SAndroid Build Coastguard Worker
1031*9880d681SAndroid Build Coastguard Worker// Special version of addrmode6 to handle alignment encoding for VST1/VLD1
1032*9880d681SAndroid Build Coastguard Worker// (single element from one lane) for size 32.
1033*9880d681SAndroid Build Coastguard Workerdef addrmode6oneL32 : MemOperand,
1034*9880d681SAndroid Build Coastguard Worker                ComplexPattern<i32, 2, "SelectAddrMode6", [], [SDNPWantParent]>{
1035*9880d681SAndroid Build Coastguard Worker  let PrintMethod = "printAddrMode6Operand";
1036*9880d681SAndroid Build Coastguard Worker  let MIOperandInfo = (ops GPR:$addr, i32imm);
1037*9880d681SAndroid Build Coastguard Worker  let EncoderMethod = "getAddrMode6OneLane32AddressOpValue";
1038*9880d681SAndroid Build Coastguard Worker}
1039*9880d681SAndroid Build Coastguard Worker
1040*9880d681SAndroid Build Coastguard Worker// Base class for addrmode6 with specific alignment restrictions.
1041*9880d681SAndroid Build Coastguard Workerclass AddrMode6Align : MemOperand,
1042*9880d681SAndroid Build Coastguard Worker                ComplexPattern<i32, 2, "SelectAddrMode6", [], [SDNPWantParent]>{
1043*9880d681SAndroid Build Coastguard Worker  let PrintMethod = "printAddrMode6Operand";
1044*9880d681SAndroid Build Coastguard Worker  let MIOperandInfo = (ops GPR:$addr, i32imm:$align);
1045*9880d681SAndroid Build Coastguard Worker  let EncoderMethod = "getAddrMode6AddressOpValue";
1046*9880d681SAndroid Build Coastguard Worker  let DecoderMethod = "DecodeAddrMode6Operand";
1047*9880d681SAndroid Build Coastguard Worker}
1048*9880d681SAndroid Build Coastguard Worker
1049*9880d681SAndroid Build Coastguard Worker// Special version of addrmode6 to handle no allowed alignment encoding for
1050*9880d681SAndroid Build Coastguard Worker// VLD/VST instructions and checking the alignment is not specified.
1051*9880d681SAndroid Build Coastguard Workerdef AddrMode6AlignNoneAsmOperand : AsmOperandClass {
1052*9880d681SAndroid Build Coastguard Worker  let Name = "AlignedMemoryNone";
1053*9880d681SAndroid Build Coastguard Worker  let DiagnosticType = "AlignedMemoryRequiresNone";
1054*9880d681SAndroid Build Coastguard Worker}
1055*9880d681SAndroid Build Coastguard Workerdef addrmode6alignNone : AddrMode6Align {
1056*9880d681SAndroid Build Coastguard Worker  // The alignment specifier can only be omitted.
1057*9880d681SAndroid Build Coastguard Worker  let ParserMatchClass = AddrMode6AlignNoneAsmOperand;
1058*9880d681SAndroid Build Coastguard Worker}
1059*9880d681SAndroid Build Coastguard Worker
1060*9880d681SAndroid Build Coastguard Worker// Special version of addrmode6 to handle 16-bit alignment encoding for
1061*9880d681SAndroid Build Coastguard Worker// VLD/VST instructions and checking the alignment value.
1062*9880d681SAndroid Build Coastguard Workerdef AddrMode6Align16AsmOperand : AsmOperandClass {
1063*9880d681SAndroid Build Coastguard Worker  let Name = "AlignedMemory16";
1064*9880d681SAndroid Build Coastguard Worker  let DiagnosticType = "AlignedMemoryRequires16";
1065*9880d681SAndroid Build Coastguard Worker}
1066*9880d681SAndroid Build Coastguard Workerdef addrmode6align16 : AddrMode6Align {
1067*9880d681SAndroid Build Coastguard Worker  // The alignment specifier can only be 16 or omitted.
1068*9880d681SAndroid Build Coastguard Worker  let ParserMatchClass = AddrMode6Align16AsmOperand;
1069*9880d681SAndroid Build Coastguard Worker}
1070*9880d681SAndroid Build Coastguard Worker
1071*9880d681SAndroid Build Coastguard Worker// Special version of addrmode6 to handle 32-bit alignment encoding for
1072*9880d681SAndroid Build Coastguard Worker// VLD/VST instructions and checking the alignment value.
1073*9880d681SAndroid Build Coastguard Workerdef AddrMode6Align32AsmOperand : AsmOperandClass {
1074*9880d681SAndroid Build Coastguard Worker  let Name = "AlignedMemory32";
1075*9880d681SAndroid Build Coastguard Worker  let DiagnosticType = "AlignedMemoryRequires32";
1076*9880d681SAndroid Build Coastguard Worker}
1077*9880d681SAndroid Build Coastguard Workerdef addrmode6align32 : AddrMode6Align {
1078*9880d681SAndroid Build Coastguard Worker  // The alignment specifier can only be 32 or omitted.
1079*9880d681SAndroid Build Coastguard Worker  let ParserMatchClass = AddrMode6Align32AsmOperand;
1080*9880d681SAndroid Build Coastguard Worker}
1081*9880d681SAndroid Build Coastguard Worker
1082*9880d681SAndroid Build Coastguard Worker// Special version of addrmode6 to handle 64-bit alignment encoding for
1083*9880d681SAndroid Build Coastguard Worker// VLD/VST instructions and checking the alignment value.
1084*9880d681SAndroid Build Coastguard Workerdef AddrMode6Align64AsmOperand : AsmOperandClass {
1085*9880d681SAndroid Build Coastguard Worker  let Name = "AlignedMemory64";
1086*9880d681SAndroid Build Coastguard Worker  let DiagnosticType = "AlignedMemoryRequires64";
1087*9880d681SAndroid Build Coastguard Worker}
1088*9880d681SAndroid Build Coastguard Workerdef addrmode6align64 : AddrMode6Align {
1089*9880d681SAndroid Build Coastguard Worker  // The alignment specifier can only be 64 or omitted.
1090*9880d681SAndroid Build Coastguard Worker  let ParserMatchClass = AddrMode6Align64AsmOperand;
1091*9880d681SAndroid Build Coastguard Worker}
1092*9880d681SAndroid Build Coastguard Worker
1093*9880d681SAndroid Build Coastguard Worker// Special version of addrmode6 to handle 64-bit or 128-bit alignment encoding
1094*9880d681SAndroid Build Coastguard Worker// for VLD/VST instructions and checking the alignment value.
1095*9880d681SAndroid Build Coastguard Workerdef AddrMode6Align64or128AsmOperand : AsmOperandClass {
1096*9880d681SAndroid Build Coastguard Worker  let Name = "AlignedMemory64or128";
1097*9880d681SAndroid Build Coastguard Worker  let DiagnosticType = "AlignedMemoryRequires64or128";
1098*9880d681SAndroid Build Coastguard Worker}
1099*9880d681SAndroid Build Coastguard Workerdef addrmode6align64or128 : AddrMode6Align {
1100*9880d681SAndroid Build Coastguard Worker  // The alignment specifier can only be 64, 128 or omitted.
1101*9880d681SAndroid Build Coastguard Worker  let ParserMatchClass = AddrMode6Align64or128AsmOperand;
1102*9880d681SAndroid Build Coastguard Worker}
1103*9880d681SAndroid Build Coastguard Worker
1104*9880d681SAndroid Build Coastguard Worker// Special version of addrmode6 to handle 64-bit, 128-bit or 256-bit alignment
1105*9880d681SAndroid Build Coastguard Worker// encoding for VLD/VST instructions and checking the alignment value.
1106*9880d681SAndroid Build Coastguard Workerdef AddrMode6Align64or128or256AsmOperand : AsmOperandClass {
1107*9880d681SAndroid Build Coastguard Worker  let Name = "AlignedMemory64or128or256";
1108*9880d681SAndroid Build Coastguard Worker  let DiagnosticType = "AlignedMemoryRequires64or128or256";
1109*9880d681SAndroid Build Coastguard Worker}
1110*9880d681SAndroid Build Coastguard Workerdef addrmode6align64or128or256 : AddrMode6Align {
1111*9880d681SAndroid Build Coastguard Worker  // The alignment specifier can only be 64, 128, 256 or omitted.
1112*9880d681SAndroid Build Coastguard Worker  let ParserMatchClass = AddrMode6Align64or128or256AsmOperand;
1113*9880d681SAndroid Build Coastguard Worker}
1114*9880d681SAndroid Build Coastguard Worker
1115*9880d681SAndroid Build Coastguard Worker// Special version of addrmode6 to handle alignment encoding for VLD-dup
1116*9880d681SAndroid Build Coastguard Worker// instructions, specifically VLD4-dup.
1117*9880d681SAndroid Build Coastguard Workerdef addrmode6dup : MemOperand,
1118*9880d681SAndroid Build Coastguard Worker                ComplexPattern<i32, 2, "SelectAddrMode6", [], [SDNPWantParent]>{
1119*9880d681SAndroid Build Coastguard Worker  let PrintMethod = "printAddrMode6Operand";
1120*9880d681SAndroid Build Coastguard Worker  let MIOperandInfo = (ops GPR:$addr, i32imm);
1121*9880d681SAndroid Build Coastguard Worker  let EncoderMethod = "getAddrMode6DupAddressOpValue";
1122*9880d681SAndroid Build Coastguard Worker  // FIXME: This is close, but not quite right. The alignment specifier is
1123*9880d681SAndroid Build Coastguard Worker  // different.
1124*9880d681SAndroid Build Coastguard Worker  let ParserMatchClass = AddrMode6AsmOperand;
1125*9880d681SAndroid Build Coastguard Worker}
1126*9880d681SAndroid Build Coastguard Worker
1127*9880d681SAndroid Build Coastguard Worker// Base class for addrmode6dup with specific alignment restrictions.
1128*9880d681SAndroid Build Coastguard Workerclass AddrMode6DupAlign : MemOperand,
1129*9880d681SAndroid Build Coastguard Worker                ComplexPattern<i32, 2, "SelectAddrMode6", [], [SDNPWantParent]>{
1130*9880d681SAndroid Build Coastguard Worker  let PrintMethod = "printAddrMode6Operand";
1131*9880d681SAndroid Build Coastguard Worker  let MIOperandInfo = (ops GPR:$addr, i32imm);
1132*9880d681SAndroid Build Coastguard Worker  let EncoderMethod = "getAddrMode6DupAddressOpValue";
1133*9880d681SAndroid Build Coastguard Worker}
1134*9880d681SAndroid Build Coastguard Worker
1135*9880d681SAndroid Build Coastguard Worker// Special version of addrmode6 to handle no allowed alignment encoding for
1136*9880d681SAndroid Build Coastguard Worker// VLD-dup instruction and checking the alignment is not specified.
1137*9880d681SAndroid Build Coastguard Workerdef AddrMode6dupAlignNoneAsmOperand : AsmOperandClass {
1138*9880d681SAndroid Build Coastguard Worker  let Name = "DupAlignedMemoryNone";
1139*9880d681SAndroid Build Coastguard Worker  let DiagnosticType = "DupAlignedMemoryRequiresNone";
1140*9880d681SAndroid Build Coastguard Worker}
1141*9880d681SAndroid Build Coastguard Workerdef addrmode6dupalignNone : AddrMode6DupAlign {
1142*9880d681SAndroid Build Coastguard Worker  // The alignment specifier can only be omitted.
1143*9880d681SAndroid Build Coastguard Worker  let ParserMatchClass = AddrMode6dupAlignNoneAsmOperand;
1144*9880d681SAndroid Build Coastguard Worker}
1145*9880d681SAndroid Build Coastguard Worker
1146*9880d681SAndroid Build Coastguard Worker// Special version of addrmode6 to handle 16-bit alignment encoding for VLD-dup
1147*9880d681SAndroid Build Coastguard Worker// instruction and checking the alignment value.
1148*9880d681SAndroid Build Coastguard Workerdef AddrMode6dupAlign16AsmOperand : AsmOperandClass {
1149*9880d681SAndroid Build Coastguard Worker  let Name = "DupAlignedMemory16";
1150*9880d681SAndroid Build Coastguard Worker  let DiagnosticType = "DupAlignedMemoryRequires16";
1151*9880d681SAndroid Build Coastguard Worker}
1152*9880d681SAndroid Build Coastguard Workerdef addrmode6dupalign16 : AddrMode6DupAlign {
1153*9880d681SAndroid Build Coastguard Worker  // The alignment specifier can only be 16 or omitted.
1154*9880d681SAndroid Build Coastguard Worker  let ParserMatchClass = AddrMode6dupAlign16AsmOperand;
1155*9880d681SAndroid Build Coastguard Worker}
1156*9880d681SAndroid Build Coastguard Worker
1157*9880d681SAndroid Build Coastguard Worker// Special version of addrmode6 to handle 32-bit alignment encoding for VLD-dup
1158*9880d681SAndroid Build Coastguard Worker// instruction and checking the alignment value.
1159*9880d681SAndroid Build Coastguard Workerdef AddrMode6dupAlign32AsmOperand : AsmOperandClass {
1160*9880d681SAndroid Build Coastguard Worker  let Name = "DupAlignedMemory32";
1161*9880d681SAndroid Build Coastguard Worker  let DiagnosticType = "DupAlignedMemoryRequires32";
1162*9880d681SAndroid Build Coastguard Worker}
1163*9880d681SAndroid Build Coastguard Workerdef addrmode6dupalign32 : AddrMode6DupAlign {
1164*9880d681SAndroid Build Coastguard Worker  // The alignment specifier can only be 32 or omitted.
1165*9880d681SAndroid Build Coastguard Worker  let ParserMatchClass = AddrMode6dupAlign32AsmOperand;
1166*9880d681SAndroid Build Coastguard Worker}
1167*9880d681SAndroid Build Coastguard Worker
1168*9880d681SAndroid Build Coastguard Worker// Special version of addrmode6 to handle 64-bit alignment encoding for VLD
1169*9880d681SAndroid Build Coastguard Worker// instructions and checking the alignment value.
1170*9880d681SAndroid Build Coastguard Workerdef AddrMode6dupAlign64AsmOperand : AsmOperandClass {
1171*9880d681SAndroid Build Coastguard Worker  let Name = "DupAlignedMemory64";
1172*9880d681SAndroid Build Coastguard Worker  let DiagnosticType = "DupAlignedMemoryRequires64";
1173*9880d681SAndroid Build Coastguard Worker}
1174*9880d681SAndroid Build Coastguard Workerdef addrmode6dupalign64 : AddrMode6DupAlign {
1175*9880d681SAndroid Build Coastguard Worker  // The alignment specifier can only be 64 or omitted.
1176*9880d681SAndroid Build Coastguard Worker  let ParserMatchClass = AddrMode6dupAlign64AsmOperand;
1177*9880d681SAndroid Build Coastguard Worker}
1178*9880d681SAndroid Build Coastguard Worker
1179*9880d681SAndroid Build Coastguard Worker// Special version of addrmode6 to handle 64-bit or 128-bit alignment encoding
1180*9880d681SAndroid Build Coastguard Worker// for VLD instructions and checking the alignment value.
1181*9880d681SAndroid Build Coastguard Workerdef AddrMode6dupAlign64or128AsmOperand : AsmOperandClass {
1182*9880d681SAndroid Build Coastguard Worker  let Name = "DupAlignedMemory64or128";
1183*9880d681SAndroid Build Coastguard Worker  let DiagnosticType = "DupAlignedMemoryRequires64or128";
1184*9880d681SAndroid Build Coastguard Worker}
1185*9880d681SAndroid Build Coastguard Workerdef addrmode6dupalign64or128 : AddrMode6DupAlign {
1186*9880d681SAndroid Build Coastguard Worker  // The alignment specifier can only be 64, 128 or omitted.
1187*9880d681SAndroid Build Coastguard Worker  let ParserMatchClass = AddrMode6dupAlign64or128AsmOperand;
1188*9880d681SAndroid Build Coastguard Worker}
1189*9880d681SAndroid Build Coastguard Worker
1190*9880d681SAndroid Build Coastguard Worker// addrmodepc := pc + reg
1191*9880d681SAndroid Build Coastguard Worker//
1192*9880d681SAndroid Build Coastguard Workerdef addrmodepc : MemOperand,
1193*9880d681SAndroid Build Coastguard Worker                 ComplexPattern<i32, 2, "SelectAddrModePC", []> {
1194*9880d681SAndroid Build Coastguard Worker  let PrintMethod = "printAddrModePCOperand";
1195*9880d681SAndroid Build Coastguard Worker  let MIOperandInfo = (ops GPR, i32imm);
1196*9880d681SAndroid Build Coastguard Worker}
1197*9880d681SAndroid Build Coastguard Worker
1198*9880d681SAndroid Build Coastguard Worker// addr_offset_none := reg
1199*9880d681SAndroid Build Coastguard Worker//
1200*9880d681SAndroid Build Coastguard Workerdef MemNoOffsetAsmOperand : AsmOperandClass { let Name = "MemNoOffset"; }
1201*9880d681SAndroid Build Coastguard Workerdef addr_offset_none : MemOperand,
1202*9880d681SAndroid Build Coastguard Worker                       ComplexPattern<i32, 1, "SelectAddrOffsetNone", []> {
1203*9880d681SAndroid Build Coastguard Worker  let PrintMethod = "printAddrMode7Operand";
1204*9880d681SAndroid Build Coastguard Worker  let DecoderMethod = "DecodeAddrMode7Operand";
1205*9880d681SAndroid Build Coastguard Worker  let ParserMatchClass = MemNoOffsetAsmOperand;
1206*9880d681SAndroid Build Coastguard Worker  let MIOperandInfo = (ops GPR:$base);
1207*9880d681SAndroid Build Coastguard Worker}
1208*9880d681SAndroid Build Coastguard Worker
1209*9880d681SAndroid Build Coastguard Workerdef nohash_imm : Operand<i32> {
1210*9880d681SAndroid Build Coastguard Worker  let PrintMethod = "printNoHashImmediate";
1211*9880d681SAndroid Build Coastguard Worker}
1212*9880d681SAndroid Build Coastguard Worker
1213*9880d681SAndroid Build Coastguard Workerdef CoprocNumAsmOperand : AsmOperandClass {
1214*9880d681SAndroid Build Coastguard Worker  let Name = "CoprocNum";
1215*9880d681SAndroid Build Coastguard Worker  let ParserMethod = "parseCoprocNumOperand";
1216*9880d681SAndroid Build Coastguard Worker}
1217*9880d681SAndroid Build Coastguard Workerdef p_imm : Operand<i32> {
1218*9880d681SAndroid Build Coastguard Worker  let PrintMethod = "printPImmediate";
1219*9880d681SAndroid Build Coastguard Worker  let ParserMatchClass = CoprocNumAsmOperand;
1220*9880d681SAndroid Build Coastguard Worker  let DecoderMethod = "DecodeCoprocessor";
1221*9880d681SAndroid Build Coastguard Worker}
1222*9880d681SAndroid Build Coastguard Worker
1223*9880d681SAndroid Build Coastguard Workerdef CoprocRegAsmOperand : AsmOperandClass {
1224*9880d681SAndroid Build Coastguard Worker  let Name = "CoprocReg";
1225*9880d681SAndroid Build Coastguard Worker  let ParserMethod = "parseCoprocRegOperand";
1226*9880d681SAndroid Build Coastguard Worker}
1227*9880d681SAndroid Build Coastguard Workerdef c_imm : Operand<i32> {
1228*9880d681SAndroid Build Coastguard Worker  let PrintMethod = "printCImmediate";
1229*9880d681SAndroid Build Coastguard Worker  let ParserMatchClass = CoprocRegAsmOperand;
1230*9880d681SAndroid Build Coastguard Worker}
1231*9880d681SAndroid Build Coastguard Workerdef CoprocOptionAsmOperand : AsmOperandClass {
1232*9880d681SAndroid Build Coastguard Worker  let Name = "CoprocOption";
1233*9880d681SAndroid Build Coastguard Worker  let ParserMethod = "parseCoprocOptionOperand";
1234*9880d681SAndroid Build Coastguard Worker}
1235*9880d681SAndroid Build Coastguard Workerdef coproc_option_imm : Operand<i32> {
1236*9880d681SAndroid Build Coastguard Worker  let PrintMethod = "printCoprocOptionImm";
1237*9880d681SAndroid Build Coastguard Worker  let ParserMatchClass = CoprocOptionAsmOperand;
1238*9880d681SAndroid Build Coastguard Worker}
1239*9880d681SAndroid Build Coastguard Worker
1240*9880d681SAndroid Build Coastguard Worker//===----------------------------------------------------------------------===//
1241*9880d681SAndroid Build Coastguard Worker
1242*9880d681SAndroid Build Coastguard Workerinclude "ARMInstrFormats.td"
1243*9880d681SAndroid Build Coastguard Worker
1244*9880d681SAndroid Build Coastguard Worker//===----------------------------------------------------------------------===//
1245*9880d681SAndroid Build Coastguard Worker// Multiclass helpers...
1246*9880d681SAndroid Build Coastguard Worker//
1247*9880d681SAndroid Build Coastguard Worker
1248*9880d681SAndroid Build Coastguard Worker/// AsI1_bin_irs - Defines a set of (op r, {mod_imm|r|so_reg}) patterns for a
1249*9880d681SAndroid Build Coastguard Worker/// binop that produces a value.
1250*9880d681SAndroid Build Coastguard Workerlet TwoOperandAliasConstraint = "$Rn = $Rd" in
1251*9880d681SAndroid Build Coastguard Workermulticlass AsI1_bin_irs<bits<4> opcod, string opc,
1252*9880d681SAndroid Build Coastguard Worker                     InstrItinClass iii, InstrItinClass iir, InstrItinClass iis,
1253*9880d681SAndroid Build Coastguard Worker                     SDPatternOperator opnode, bit Commutable = 0> {
1254*9880d681SAndroid Build Coastguard Worker  // The register-immediate version is re-materializable. This is useful
1255*9880d681SAndroid Build Coastguard Worker  // in particular for taking the address of a local.
1256*9880d681SAndroid Build Coastguard Worker  let isReMaterializable = 1 in {
1257*9880d681SAndroid Build Coastguard Worker  def ri : AsI1<opcod, (outs GPR:$Rd), (ins GPR:$Rn, mod_imm:$imm), DPFrm,
1258*9880d681SAndroid Build Coastguard Worker               iii, opc, "\t$Rd, $Rn, $imm",
1259*9880d681SAndroid Build Coastguard Worker               [(set GPR:$Rd, (opnode GPR:$Rn, mod_imm:$imm))]>,
1260*9880d681SAndroid Build Coastguard Worker           Sched<[WriteALU, ReadALU]> {
1261*9880d681SAndroid Build Coastguard Worker    bits<4> Rd;
1262*9880d681SAndroid Build Coastguard Worker    bits<4> Rn;
1263*9880d681SAndroid Build Coastguard Worker    bits<12> imm;
1264*9880d681SAndroid Build Coastguard Worker    let Inst{25} = 1;
1265*9880d681SAndroid Build Coastguard Worker    let Inst{19-16} = Rn;
1266*9880d681SAndroid Build Coastguard Worker    let Inst{15-12} = Rd;
1267*9880d681SAndroid Build Coastguard Worker    let Inst{11-0} = imm;
1268*9880d681SAndroid Build Coastguard Worker  }
1269*9880d681SAndroid Build Coastguard Worker  }
1270*9880d681SAndroid Build Coastguard Worker  def rr : AsI1<opcod, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm), DPFrm,
1271*9880d681SAndroid Build Coastguard Worker               iir, opc, "\t$Rd, $Rn, $Rm",
1272*9880d681SAndroid Build Coastguard Worker               [(set GPR:$Rd, (opnode GPR:$Rn, GPR:$Rm))]>,
1273*9880d681SAndroid Build Coastguard Worker           Sched<[WriteALU, ReadALU, ReadALU]> {
1274*9880d681SAndroid Build Coastguard Worker    bits<4> Rd;
1275*9880d681SAndroid Build Coastguard Worker    bits<4> Rn;
1276*9880d681SAndroid Build Coastguard Worker    bits<4> Rm;
1277*9880d681SAndroid Build Coastguard Worker    let Inst{25} = 0;
1278*9880d681SAndroid Build Coastguard Worker    let isCommutable = Commutable;
1279*9880d681SAndroid Build Coastguard Worker    let Inst{19-16} = Rn;
1280*9880d681SAndroid Build Coastguard Worker    let Inst{15-12} = Rd;
1281*9880d681SAndroid Build Coastguard Worker    let Inst{11-4} = 0b00000000;
1282*9880d681SAndroid Build Coastguard Worker    let Inst{3-0} = Rm;
1283*9880d681SAndroid Build Coastguard Worker  }
1284*9880d681SAndroid Build Coastguard Worker
1285*9880d681SAndroid Build Coastguard Worker  def rsi : AsI1<opcod, (outs GPR:$Rd),
1286*9880d681SAndroid Build Coastguard Worker               (ins GPR:$Rn, so_reg_imm:$shift), DPSoRegImmFrm,
1287*9880d681SAndroid Build Coastguard Worker               iis, opc, "\t$Rd, $Rn, $shift",
1288*9880d681SAndroid Build Coastguard Worker               [(set GPR:$Rd, (opnode GPR:$Rn, so_reg_imm:$shift))]>,
1289*9880d681SAndroid Build Coastguard Worker            Sched<[WriteALUsi, ReadALU]> {
1290*9880d681SAndroid Build Coastguard Worker    bits<4> Rd;
1291*9880d681SAndroid Build Coastguard Worker    bits<4> Rn;
1292*9880d681SAndroid Build Coastguard Worker    bits<12> shift;
1293*9880d681SAndroid Build Coastguard Worker    let Inst{25} = 0;
1294*9880d681SAndroid Build Coastguard Worker    let Inst{19-16} = Rn;
1295*9880d681SAndroid Build Coastguard Worker    let Inst{15-12} = Rd;
1296*9880d681SAndroid Build Coastguard Worker    let Inst{11-5} = shift{11-5};
1297*9880d681SAndroid Build Coastguard Worker    let Inst{4} = 0;
1298*9880d681SAndroid Build Coastguard Worker    let Inst{3-0} = shift{3-0};
1299*9880d681SAndroid Build Coastguard Worker  }
1300*9880d681SAndroid Build Coastguard Worker
1301*9880d681SAndroid Build Coastguard Worker  def rsr : AsI1<opcod, (outs GPR:$Rd),
1302*9880d681SAndroid Build Coastguard Worker               (ins GPR:$Rn, so_reg_reg:$shift), DPSoRegRegFrm,
1303*9880d681SAndroid Build Coastguard Worker               iis, opc, "\t$Rd, $Rn, $shift",
1304*9880d681SAndroid Build Coastguard Worker               [(set GPR:$Rd, (opnode GPR:$Rn, so_reg_reg:$shift))]>,
1305*9880d681SAndroid Build Coastguard Worker            Sched<[WriteALUsr, ReadALUsr]> {
1306*9880d681SAndroid Build Coastguard Worker    bits<4> Rd;
1307*9880d681SAndroid Build Coastguard Worker    bits<4> Rn;
1308*9880d681SAndroid Build Coastguard Worker    bits<12> shift;
1309*9880d681SAndroid Build Coastguard Worker    let Inst{25} = 0;
1310*9880d681SAndroid Build Coastguard Worker    let Inst{19-16} = Rn;
1311*9880d681SAndroid Build Coastguard Worker    let Inst{15-12} = Rd;
1312*9880d681SAndroid Build Coastguard Worker    let Inst{11-8} = shift{11-8};
1313*9880d681SAndroid Build Coastguard Worker    let Inst{7} = 0;
1314*9880d681SAndroid Build Coastguard Worker    let Inst{6-5} = shift{6-5};
1315*9880d681SAndroid Build Coastguard Worker    let Inst{4} = 1;
1316*9880d681SAndroid Build Coastguard Worker    let Inst{3-0} = shift{3-0};
1317*9880d681SAndroid Build Coastguard Worker  }
1318*9880d681SAndroid Build Coastguard Worker}
1319*9880d681SAndroid Build Coastguard Worker
1320*9880d681SAndroid Build Coastguard Worker/// AsI1_rbin_irs - Same as AsI1_bin_irs except the order of operands are
1321*9880d681SAndroid Build Coastguard Worker/// reversed.  The 'rr' form is only defined for the disassembler; for codegen
1322*9880d681SAndroid Build Coastguard Worker/// it is equivalent to the AsI1_bin_irs counterpart.
1323*9880d681SAndroid Build Coastguard Workerlet TwoOperandAliasConstraint = "$Rn = $Rd" in
1324*9880d681SAndroid Build Coastguard Workermulticlass AsI1_rbin_irs<bits<4> opcod, string opc,
1325*9880d681SAndroid Build Coastguard Worker                     InstrItinClass iii, InstrItinClass iir, InstrItinClass iis,
1326*9880d681SAndroid Build Coastguard Worker                     SDNode opnode, bit Commutable = 0> {
1327*9880d681SAndroid Build Coastguard Worker  // The register-immediate version is re-materializable. This is useful
1328*9880d681SAndroid Build Coastguard Worker  // in particular for taking the address of a local.
1329*9880d681SAndroid Build Coastguard Worker  let isReMaterializable = 1 in {
1330*9880d681SAndroid Build Coastguard Worker  def ri : AsI1<opcod, (outs GPR:$Rd), (ins GPR:$Rn, mod_imm:$imm), DPFrm,
1331*9880d681SAndroid Build Coastguard Worker               iii, opc, "\t$Rd, $Rn, $imm",
1332*9880d681SAndroid Build Coastguard Worker               [(set GPR:$Rd, (opnode mod_imm:$imm, GPR:$Rn))]>,
1333*9880d681SAndroid Build Coastguard Worker           Sched<[WriteALU, ReadALU]> {
1334*9880d681SAndroid Build Coastguard Worker    bits<4> Rd;
1335*9880d681SAndroid Build Coastguard Worker    bits<4> Rn;
1336*9880d681SAndroid Build Coastguard Worker    bits<12> imm;
1337*9880d681SAndroid Build Coastguard Worker    let Inst{25} = 1;
1338*9880d681SAndroid Build Coastguard Worker    let Inst{19-16} = Rn;
1339*9880d681SAndroid Build Coastguard Worker    let Inst{15-12} = Rd;
1340*9880d681SAndroid Build Coastguard Worker    let Inst{11-0} = imm;
1341*9880d681SAndroid Build Coastguard Worker  }
1342*9880d681SAndroid Build Coastguard Worker  }
1343*9880d681SAndroid Build Coastguard Worker  def rr : AsI1<opcod, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm), DPFrm,
1344*9880d681SAndroid Build Coastguard Worker               iir, opc, "\t$Rd, $Rn, $Rm",
1345*9880d681SAndroid Build Coastguard Worker               [/* pattern left blank */]>,
1346*9880d681SAndroid Build Coastguard Worker           Sched<[WriteALU, ReadALU, ReadALU]> {
1347*9880d681SAndroid Build Coastguard Worker    bits<4> Rd;
1348*9880d681SAndroid Build Coastguard Worker    bits<4> Rn;
1349*9880d681SAndroid Build Coastguard Worker    bits<4> Rm;
1350*9880d681SAndroid Build Coastguard Worker    let Inst{11-4} = 0b00000000;
1351*9880d681SAndroid Build Coastguard Worker    let Inst{25} = 0;
1352*9880d681SAndroid Build Coastguard Worker    let Inst{3-0} = Rm;
1353*9880d681SAndroid Build Coastguard Worker    let Inst{15-12} = Rd;
1354*9880d681SAndroid Build Coastguard Worker    let Inst{19-16} = Rn;
1355*9880d681SAndroid Build Coastguard Worker  }
1356*9880d681SAndroid Build Coastguard Worker
1357*9880d681SAndroid Build Coastguard Worker  def rsi : AsI1<opcod, (outs GPR:$Rd),
1358*9880d681SAndroid Build Coastguard Worker               (ins GPR:$Rn, so_reg_imm:$shift), DPSoRegImmFrm,
1359*9880d681SAndroid Build Coastguard Worker               iis, opc, "\t$Rd, $Rn, $shift",
1360*9880d681SAndroid Build Coastguard Worker               [(set GPR:$Rd, (opnode so_reg_imm:$shift, GPR:$Rn))]>,
1361*9880d681SAndroid Build Coastguard Worker            Sched<[WriteALUsi, ReadALU]> {
1362*9880d681SAndroid Build Coastguard Worker    bits<4> Rd;
1363*9880d681SAndroid Build Coastguard Worker    bits<4> Rn;
1364*9880d681SAndroid Build Coastguard Worker    bits<12> shift;
1365*9880d681SAndroid Build Coastguard Worker    let Inst{25} = 0;
1366*9880d681SAndroid Build Coastguard Worker    let Inst{19-16} = Rn;
1367*9880d681SAndroid Build Coastguard Worker    let Inst{15-12} = Rd;
1368*9880d681SAndroid Build Coastguard Worker    let Inst{11-5} = shift{11-5};
1369*9880d681SAndroid Build Coastguard Worker    let Inst{4} = 0;
1370*9880d681SAndroid Build Coastguard Worker    let Inst{3-0} = shift{3-0};
1371*9880d681SAndroid Build Coastguard Worker  }
1372*9880d681SAndroid Build Coastguard Worker
1373*9880d681SAndroid Build Coastguard Worker  def rsr : AsI1<opcod, (outs GPR:$Rd),
1374*9880d681SAndroid Build Coastguard Worker               (ins GPR:$Rn, so_reg_reg:$shift), DPSoRegRegFrm,
1375*9880d681SAndroid Build Coastguard Worker               iis, opc, "\t$Rd, $Rn, $shift",
1376*9880d681SAndroid Build Coastguard Worker               [(set GPR:$Rd, (opnode so_reg_reg:$shift, GPR:$Rn))]>,
1377*9880d681SAndroid Build Coastguard Worker            Sched<[WriteALUsr, ReadALUsr]> {
1378*9880d681SAndroid Build Coastguard Worker    bits<4> Rd;
1379*9880d681SAndroid Build Coastguard Worker    bits<4> Rn;
1380*9880d681SAndroid Build Coastguard Worker    bits<12> shift;
1381*9880d681SAndroid Build Coastguard Worker    let Inst{25} = 0;
1382*9880d681SAndroid Build Coastguard Worker    let Inst{19-16} = Rn;
1383*9880d681SAndroid Build Coastguard Worker    let Inst{15-12} = Rd;
1384*9880d681SAndroid Build Coastguard Worker    let Inst{11-8} = shift{11-8};
1385*9880d681SAndroid Build Coastguard Worker    let Inst{7} = 0;
1386*9880d681SAndroid Build Coastguard Worker    let Inst{6-5} = shift{6-5};
1387*9880d681SAndroid Build Coastguard Worker    let Inst{4} = 1;
1388*9880d681SAndroid Build Coastguard Worker    let Inst{3-0} = shift{3-0};
1389*9880d681SAndroid Build Coastguard Worker  }
1390*9880d681SAndroid Build Coastguard Worker}
1391*9880d681SAndroid Build Coastguard Worker
1392*9880d681SAndroid Build Coastguard Worker/// AsI1_bin_s_irs - Same as AsI1_bin_irs except it sets the 's' bit by default.
1393*9880d681SAndroid Build Coastguard Worker///
1394*9880d681SAndroid Build Coastguard Worker/// These opcodes will be converted to the real non-S opcodes by
1395*9880d681SAndroid Build Coastguard Worker/// AdjustInstrPostInstrSelection after giving them an optional CPSR operand.
1396*9880d681SAndroid Build Coastguard Workerlet hasPostISelHook = 1, Defs = [CPSR] in {
1397*9880d681SAndroid Build Coastguard Workermulticlass AsI1_bin_s_irs<InstrItinClass iii, InstrItinClass iir,
1398*9880d681SAndroid Build Coastguard Worker                          InstrItinClass iis, SDNode opnode,
1399*9880d681SAndroid Build Coastguard Worker                          bit Commutable = 0> {
1400*9880d681SAndroid Build Coastguard Worker  def ri : ARMPseudoInst<(outs GPR:$Rd), (ins GPR:$Rn, mod_imm:$imm, pred:$p),
1401*9880d681SAndroid Build Coastguard Worker                         4, iii,
1402*9880d681SAndroid Build Coastguard Worker                         [(set GPR:$Rd, CPSR, (opnode GPR:$Rn, mod_imm:$imm))]>,
1403*9880d681SAndroid Build Coastguard Worker                         Sched<[WriteALU, ReadALU]>;
1404*9880d681SAndroid Build Coastguard Worker
1405*9880d681SAndroid Build Coastguard Worker  def rr : ARMPseudoInst<(outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm, pred:$p),
1406*9880d681SAndroid Build Coastguard Worker                         4, iir,
1407*9880d681SAndroid Build Coastguard Worker                         [(set GPR:$Rd, CPSR, (opnode GPR:$Rn, GPR:$Rm))]>,
1408*9880d681SAndroid Build Coastguard Worker                         Sched<[WriteALU, ReadALU, ReadALU]> {
1409*9880d681SAndroid Build Coastguard Worker    let isCommutable = Commutable;
1410*9880d681SAndroid Build Coastguard Worker  }
1411*9880d681SAndroid Build Coastguard Worker  def rsi : ARMPseudoInst<(outs GPR:$Rd),
1412*9880d681SAndroid Build Coastguard Worker                          (ins GPR:$Rn, so_reg_imm:$shift, pred:$p),
1413*9880d681SAndroid Build Coastguard Worker                          4, iis,
1414*9880d681SAndroid Build Coastguard Worker                          [(set GPR:$Rd, CPSR, (opnode GPR:$Rn,
1415*9880d681SAndroid Build Coastguard Worker                                                so_reg_imm:$shift))]>,
1416*9880d681SAndroid Build Coastguard Worker                          Sched<[WriteALUsi, ReadALU]>;
1417*9880d681SAndroid Build Coastguard Worker
1418*9880d681SAndroid Build Coastguard Worker  def rsr : ARMPseudoInst<(outs GPR:$Rd),
1419*9880d681SAndroid Build Coastguard Worker                          (ins GPR:$Rn, so_reg_reg:$shift, pred:$p),
1420*9880d681SAndroid Build Coastguard Worker                          4, iis,
1421*9880d681SAndroid Build Coastguard Worker                          [(set GPR:$Rd, CPSR, (opnode GPR:$Rn,
1422*9880d681SAndroid Build Coastguard Worker                                                so_reg_reg:$shift))]>,
1423*9880d681SAndroid Build Coastguard Worker                          Sched<[WriteALUSsr, ReadALUsr]>;
1424*9880d681SAndroid Build Coastguard Worker}
1425*9880d681SAndroid Build Coastguard Worker}
1426*9880d681SAndroid Build Coastguard Worker
1427*9880d681SAndroid Build Coastguard Worker/// AsI1_rbin_s_is - Same as AsI1_bin_s_irs, except selection DAG
1428*9880d681SAndroid Build Coastguard Worker/// operands are reversed.
1429*9880d681SAndroid Build Coastguard Workerlet hasPostISelHook = 1, Defs = [CPSR] in {
1430*9880d681SAndroid Build Coastguard Workermulticlass AsI1_rbin_s_is<InstrItinClass iii, InstrItinClass iir,
1431*9880d681SAndroid Build Coastguard Worker                          InstrItinClass iis, SDNode opnode,
1432*9880d681SAndroid Build Coastguard Worker                          bit Commutable = 0> {
1433*9880d681SAndroid Build Coastguard Worker  def ri : ARMPseudoInst<(outs GPR:$Rd), (ins GPR:$Rn, mod_imm:$imm, pred:$p),
1434*9880d681SAndroid Build Coastguard Worker                         4, iii,
1435*9880d681SAndroid Build Coastguard Worker                         [(set GPR:$Rd, CPSR, (opnode mod_imm:$imm, GPR:$Rn))]>,
1436*9880d681SAndroid Build Coastguard Worker           Sched<[WriteALU, ReadALU]>;
1437*9880d681SAndroid Build Coastguard Worker
1438*9880d681SAndroid Build Coastguard Worker  def rsi : ARMPseudoInst<(outs GPR:$Rd),
1439*9880d681SAndroid Build Coastguard Worker                          (ins GPR:$Rn, so_reg_imm:$shift, pred:$p),
1440*9880d681SAndroid Build Coastguard Worker                          4, iis,
1441*9880d681SAndroid Build Coastguard Worker                          [(set GPR:$Rd, CPSR, (opnode so_reg_imm:$shift,
1442*9880d681SAndroid Build Coastguard Worker                                             GPR:$Rn))]>,
1443*9880d681SAndroid Build Coastguard Worker            Sched<[WriteALUsi, ReadALU]>;
1444*9880d681SAndroid Build Coastguard Worker
1445*9880d681SAndroid Build Coastguard Worker  def rsr : ARMPseudoInst<(outs GPR:$Rd),
1446*9880d681SAndroid Build Coastguard Worker                          (ins GPR:$Rn, so_reg_reg:$shift, pred:$p),
1447*9880d681SAndroid Build Coastguard Worker                          4, iis,
1448*9880d681SAndroid Build Coastguard Worker                          [(set GPR:$Rd, CPSR, (opnode so_reg_reg:$shift,
1449*9880d681SAndroid Build Coastguard Worker                                             GPR:$Rn))]>,
1450*9880d681SAndroid Build Coastguard Worker            Sched<[WriteALUSsr, ReadALUsr]>;
1451*9880d681SAndroid Build Coastguard Worker}
1452*9880d681SAndroid Build Coastguard Worker}
1453*9880d681SAndroid Build Coastguard Worker
1454*9880d681SAndroid Build Coastguard Worker/// AI1_cmp_irs - Defines a set of (op r, {mod_imm|r|so_reg}) cmp / test
1455*9880d681SAndroid Build Coastguard Worker/// patterns. Similar to AsI1_bin_irs except the instruction does not produce
1456*9880d681SAndroid Build Coastguard Worker/// a explicit result, only implicitly set CPSR.
1457*9880d681SAndroid Build Coastguard Workerlet isCompare = 1, Defs = [CPSR] in {
1458*9880d681SAndroid Build Coastguard Workermulticlass AI1_cmp_irs<bits<4> opcod, string opc,
1459*9880d681SAndroid Build Coastguard Worker                     InstrItinClass iii, InstrItinClass iir, InstrItinClass iis,
1460*9880d681SAndroid Build Coastguard Worker                     SDPatternOperator opnode, bit Commutable = 0,
1461*9880d681SAndroid Build Coastguard Worker                     string rrDecoderMethod = ""> {
1462*9880d681SAndroid Build Coastguard Worker  def ri : AI1<opcod, (outs), (ins GPR:$Rn, mod_imm:$imm), DPFrm, iii,
1463*9880d681SAndroid Build Coastguard Worker               opc, "\t$Rn, $imm",
1464*9880d681SAndroid Build Coastguard Worker               [(opnode GPR:$Rn, mod_imm:$imm)]>,
1465*9880d681SAndroid Build Coastguard Worker           Sched<[WriteCMP, ReadALU]> {
1466*9880d681SAndroid Build Coastguard Worker    bits<4> Rn;
1467*9880d681SAndroid Build Coastguard Worker    bits<12> imm;
1468*9880d681SAndroid Build Coastguard Worker    let Inst{25} = 1;
1469*9880d681SAndroid Build Coastguard Worker    let Inst{20} = 1;
1470*9880d681SAndroid Build Coastguard Worker    let Inst{19-16} = Rn;
1471*9880d681SAndroid Build Coastguard Worker    let Inst{15-12} = 0b0000;
1472*9880d681SAndroid Build Coastguard Worker    let Inst{11-0} = imm;
1473*9880d681SAndroid Build Coastguard Worker
1474*9880d681SAndroid Build Coastguard Worker    let Unpredictable{15-12} = 0b1111;
1475*9880d681SAndroid Build Coastguard Worker  }
1476*9880d681SAndroid Build Coastguard Worker  def rr : AI1<opcod, (outs), (ins GPR:$Rn, GPR:$Rm), DPFrm, iir,
1477*9880d681SAndroid Build Coastguard Worker               opc, "\t$Rn, $Rm",
1478*9880d681SAndroid Build Coastguard Worker               [(opnode GPR:$Rn, GPR:$Rm)]>,
1479*9880d681SAndroid Build Coastguard Worker           Sched<[WriteCMP, ReadALU, ReadALU]> {
1480*9880d681SAndroid Build Coastguard Worker    bits<4> Rn;
1481*9880d681SAndroid Build Coastguard Worker    bits<4> Rm;
1482*9880d681SAndroid Build Coastguard Worker    let isCommutable = Commutable;
1483*9880d681SAndroid Build Coastguard Worker    let Inst{25} = 0;
1484*9880d681SAndroid Build Coastguard Worker    let Inst{20} = 1;
1485*9880d681SAndroid Build Coastguard Worker    let Inst{19-16} = Rn;
1486*9880d681SAndroid Build Coastguard Worker    let Inst{15-12} = 0b0000;
1487*9880d681SAndroid Build Coastguard Worker    let Inst{11-4} = 0b00000000;
1488*9880d681SAndroid Build Coastguard Worker    let Inst{3-0} = Rm;
1489*9880d681SAndroid Build Coastguard Worker    let DecoderMethod = rrDecoderMethod;
1490*9880d681SAndroid Build Coastguard Worker
1491*9880d681SAndroid Build Coastguard Worker    let Unpredictable{15-12} = 0b1111;
1492*9880d681SAndroid Build Coastguard Worker  }
1493*9880d681SAndroid Build Coastguard Worker  def rsi : AI1<opcod, (outs),
1494*9880d681SAndroid Build Coastguard Worker               (ins GPR:$Rn, so_reg_imm:$shift), DPSoRegImmFrm, iis,
1495*9880d681SAndroid Build Coastguard Worker               opc, "\t$Rn, $shift",
1496*9880d681SAndroid Build Coastguard Worker               [(opnode GPR:$Rn, so_reg_imm:$shift)]>,
1497*9880d681SAndroid Build Coastguard Worker            Sched<[WriteCMPsi, ReadALU]> {
1498*9880d681SAndroid Build Coastguard Worker    bits<4> Rn;
1499*9880d681SAndroid Build Coastguard Worker    bits<12> shift;
1500*9880d681SAndroid Build Coastguard Worker    let Inst{25} = 0;
1501*9880d681SAndroid Build Coastguard Worker    let Inst{20} = 1;
1502*9880d681SAndroid Build Coastguard Worker    let Inst{19-16} = Rn;
1503*9880d681SAndroid Build Coastguard Worker    let Inst{15-12} = 0b0000;
1504*9880d681SAndroid Build Coastguard Worker    let Inst{11-5} = shift{11-5};
1505*9880d681SAndroid Build Coastguard Worker    let Inst{4} = 0;
1506*9880d681SAndroid Build Coastguard Worker    let Inst{3-0} = shift{3-0};
1507*9880d681SAndroid Build Coastguard Worker
1508*9880d681SAndroid Build Coastguard Worker    let Unpredictable{15-12} = 0b1111;
1509*9880d681SAndroid Build Coastguard Worker  }
1510*9880d681SAndroid Build Coastguard Worker  def rsr : AI1<opcod, (outs),
1511*9880d681SAndroid Build Coastguard Worker               (ins GPRnopc:$Rn, so_reg_reg:$shift), DPSoRegRegFrm, iis,
1512*9880d681SAndroid Build Coastguard Worker               opc, "\t$Rn, $shift",
1513*9880d681SAndroid Build Coastguard Worker               [(opnode GPRnopc:$Rn, so_reg_reg:$shift)]>,
1514*9880d681SAndroid Build Coastguard Worker            Sched<[WriteCMPsr, ReadALU]> {
1515*9880d681SAndroid Build Coastguard Worker    bits<4> Rn;
1516*9880d681SAndroid Build Coastguard Worker    bits<12> shift;
1517*9880d681SAndroid Build Coastguard Worker    let Inst{25} = 0;
1518*9880d681SAndroid Build Coastguard Worker    let Inst{20} = 1;
1519*9880d681SAndroid Build Coastguard Worker    let Inst{19-16} = Rn;
1520*9880d681SAndroid Build Coastguard Worker    let Inst{15-12} = 0b0000;
1521*9880d681SAndroid Build Coastguard Worker    let Inst{11-8} = shift{11-8};
1522*9880d681SAndroid Build Coastguard Worker    let Inst{7} = 0;
1523*9880d681SAndroid Build Coastguard Worker    let Inst{6-5} = shift{6-5};
1524*9880d681SAndroid Build Coastguard Worker    let Inst{4} = 1;
1525*9880d681SAndroid Build Coastguard Worker    let Inst{3-0} = shift{3-0};
1526*9880d681SAndroid Build Coastguard Worker
1527*9880d681SAndroid Build Coastguard Worker    let Unpredictable{15-12} = 0b1111;
1528*9880d681SAndroid Build Coastguard Worker  }
1529*9880d681SAndroid Build Coastguard Worker
1530*9880d681SAndroid Build Coastguard Worker}
1531*9880d681SAndroid Build Coastguard Worker}
1532*9880d681SAndroid Build Coastguard Worker
1533*9880d681SAndroid Build Coastguard Worker/// AI_ext_rrot - A unary operation with two forms: one whose operand is a
1534*9880d681SAndroid Build Coastguard Worker/// register and one whose operand is a register rotated by 8/16/24.
1535*9880d681SAndroid Build Coastguard Worker/// FIXME: Remove the 'r' variant. Its rot_imm is zero.
1536*9880d681SAndroid Build Coastguard Workerclass AI_ext_rrot<bits<8> opcod, string opc, PatFrag opnode>
1537*9880d681SAndroid Build Coastguard Worker  : AExtI<opcod, (outs GPRnopc:$Rd), (ins GPRnopc:$Rm, rot_imm:$rot),
1538*9880d681SAndroid Build Coastguard Worker          IIC_iEXTr, opc, "\t$Rd, $Rm$rot",
1539*9880d681SAndroid Build Coastguard Worker          [(set GPRnopc:$Rd, (opnode (rotr GPRnopc:$Rm, rot_imm:$rot)))]>,
1540*9880d681SAndroid Build Coastguard Worker       Requires<[IsARM, HasV6]>, Sched<[WriteALUsi]> {
1541*9880d681SAndroid Build Coastguard Worker  bits<4> Rd;
1542*9880d681SAndroid Build Coastguard Worker  bits<4> Rm;
1543*9880d681SAndroid Build Coastguard Worker  bits<2> rot;
1544*9880d681SAndroid Build Coastguard Worker  let Inst{19-16} = 0b1111;
1545*9880d681SAndroid Build Coastguard Worker  let Inst{15-12} = Rd;
1546*9880d681SAndroid Build Coastguard Worker  let Inst{11-10} = rot;
1547*9880d681SAndroid Build Coastguard Worker  let Inst{3-0}   = Rm;
1548*9880d681SAndroid Build Coastguard Worker}
1549*9880d681SAndroid Build Coastguard Worker
1550*9880d681SAndroid Build Coastguard Workerclass AI_ext_rrot_np<bits<8> opcod, string opc>
1551*9880d681SAndroid Build Coastguard Worker  : AExtI<opcod, (outs GPRnopc:$Rd), (ins GPRnopc:$Rm, rot_imm:$rot),
1552*9880d681SAndroid Build Coastguard Worker          IIC_iEXTr, opc, "\t$Rd, $Rm$rot", []>,
1553*9880d681SAndroid Build Coastguard Worker       Requires<[IsARM, HasV6]>, Sched<[WriteALUsi]> {
1554*9880d681SAndroid Build Coastguard Worker  bits<2> rot;
1555*9880d681SAndroid Build Coastguard Worker  let Inst{19-16} = 0b1111;
1556*9880d681SAndroid Build Coastguard Worker  let Inst{11-10} = rot;
1557*9880d681SAndroid Build Coastguard Worker }
1558*9880d681SAndroid Build Coastguard Worker
1559*9880d681SAndroid Build Coastguard Worker/// AI_exta_rrot - A binary operation with two forms: one whose operand is a
1560*9880d681SAndroid Build Coastguard Worker/// register and one whose operand is a register rotated by 8/16/24.
1561*9880d681SAndroid Build Coastguard Workerclass AI_exta_rrot<bits<8> opcod, string opc, PatFrag opnode>
1562*9880d681SAndroid Build Coastguard Worker  : AExtI<opcod, (outs GPRnopc:$Rd), (ins GPR:$Rn, GPRnopc:$Rm, rot_imm:$rot),
1563*9880d681SAndroid Build Coastguard Worker          IIC_iEXTAr, opc, "\t$Rd, $Rn, $Rm$rot",
1564*9880d681SAndroid Build Coastguard Worker          [(set GPRnopc:$Rd, (opnode GPR:$Rn,
1565*9880d681SAndroid Build Coastguard Worker                                     (rotr GPRnopc:$Rm, rot_imm:$rot)))]>,
1566*9880d681SAndroid Build Coastguard Worker        Requires<[IsARM, HasV6]>, Sched<[WriteALUsr]> {
1567*9880d681SAndroid Build Coastguard Worker  bits<4> Rd;
1568*9880d681SAndroid Build Coastguard Worker  bits<4> Rm;
1569*9880d681SAndroid Build Coastguard Worker  bits<4> Rn;
1570*9880d681SAndroid Build Coastguard Worker  bits<2> rot;
1571*9880d681SAndroid Build Coastguard Worker  let Inst{19-16} = Rn;
1572*9880d681SAndroid Build Coastguard Worker  let Inst{15-12} = Rd;
1573*9880d681SAndroid Build Coastguard Worker  let Inst{11-10} = rot;
1574*9880d681SAndroid Build Coastguard Worker  let Inst{9-4}   = 0b000111;
1575*9880d681SAndroid Build Coastguard Worker  let Inst{3-0}   = Rm;
1576*9880d681SAndroid Build Coastguard Worker}
1577*9880d681SAndroid Build Coastguard Worker
1578*9880d681SAndroid Build Coastguard Workerclass AI_exta_rrot_np<bits<8> opcod, string opc>
1579*9880d681SAndroid Build Coastguard Worker  : AExtI<opcod, (outs GPRnopc:$Rd), (ins GPR:$Rn, GPRnopc:$Rm, rot_imm:$rot),
1580*9880d681SAndroid Build Coastguard Worker          IIC_iEXTAr, opc, "\t$Rd, $Rn, $Rm$rot", []>,
1581*9880d681SAndroid Build Coastguard Worker       Requires<[IsARM, HasV6]>, Sched<[WriteALUsr]> {
1582*9880d681SAndroid Build Coastguard Worker  bits<4> Rn;
1583*9880d681SAndroid Build Coastguard Worker  bits<2> rot;
1584*9880d681SAndroid Build Coastguard Worker  let Inst{19-16} = Rn;
1585*9880d681SAndroid Build Coastguard Worker  let Inst{11-10} = rot;
1586*9880d681SAndroid Build Coastguard Worker}
1587*9880d681SAndroid Build Coastguard Worker
1588*9880d681SAndroid Build Coastguard Worker/// AI1_adde_sube_irs - Define instructions and patterns for adde and sube.
1589*9880d681SAndroid Build Coastguard Workerlet TwoOperandAliasConstraint = "$Rn = $Rd" in
1590*9880d681SAndroid Build Coastguard Workermulticlass AI1_adde_sube_irs<bits<4> opcod, string opc, SDNode opnode,
1591*9880d681SAndroid Build Coastguard Worker                             bit Commutable = 0> {
1592*9880d681SAndroid Build Coastguard Worker  let hasPostISelHook = 1, Defs = [CPSR], Uses = [CPSR] in {
1593*9880d681SAndroid Build Coastguard Worker  def ri : AsI1<opcod, (outs GPR:$Rd), (ins GPR:$Rn, mod_imm:$imm),
1594*9880d681SAndroid Build Coastguard Worker                DPFrm, IIC_iALUi, opc, "\t$Rd, $Rn, $imm",
1595*9880d681SAndroid Build Coastguard Worker               [(set GPR:$Rd, CPSR, (opnode GPR:$Rn, mod_imm:$imm, CPSR))]>,
1596*9880d681SAndroid Build Coastguard Worker               Requires<[IsARM]>,
1597*9880d681SAndroid Build Coastguard Worker           Sched<[WriteALU, ReadALU]> {
1598*9880d681SAndroid Build Coastguard Worker    bits<4> Rd;
1599*9880d681SAndroid Build Coastguard Worker    bits<4> Rn;
1600*9880d681SAndroid Build Coastguard Worker    bits<12> imm;
1601*9880d681SAndroid Build Coastguard Worker    let Inst{25} = 1;
1602*9880d681SAndroid Build Coastguard Worker    let Inst{15-12} = Rd;
1603*9880d681SAndroid Build Coastguard Worker    let Inst{19-16} = Rn;
1604*9880d681SAndroid Build Coastguard Worker    let Inst{11-0} = imm;
1605*9880d681SAndroid Build Coastguard Worker  }
1606*9880d681SAndroid Build Coastguard Worker  def rr : AsI1<opcod, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
1607*9880d681SAndroid Build Coastguard Worker                DPFrm, IIC_iALUr, opc, "\t$Rd, $Rn, $Rm",
1608*9880d681SAndroid Build Coastguard Worker               [(set GPR:$Rd, CPSR, (opnode GPR:$Rn, GPR:$Rm, CPSR))]>,
1609*9880d681SAndroid Build Coastguard Worker               Requires<[IsARM]>,
1610*9880d681SAndroid Build Coastguard Worker           Sched<[WriteALU, ReadALU, ReadALU]> {
1611*9880d681SAndroid Build Coastguard Worker    bits<4> Rd;
1612*9880d681SAndroid Build Coastguard Worker    bits<4> Rn;
1613*9880d681SAndroid Build Coastguard Worker    bits<4> Rm;
1614*9880d681SAndroid Build Coastguard Worker    let Inst{11-4} = 0b00000000;
1615*9880d681SAndroid Build Coastguard Worker    let Inst{25} = 0;
1616*9880d681SAndroid Build Coastguard Worker    let isCommutable = Commutable;
1617*9880d681SAndroid Build Coastguard Worker    let Inst{3-0} = Rm;
1618*9880d681SAndroid Build Coastguard Worker    let Inst{15-12} = Rd;
1619*9880d681SAndroid Build Coastguard Worker    let Inst{19-16} = Rn;
1620*9880d681SAndroid Build Coastguard Worker  }
1621*9880d681SAndroid Build Coastguard Worker  def rsi : AsI1<opcod, (outs GPR:$Rd),
1622*9880d681SAndroid Build Coastguard Worker                (ins GPR:$Rn, so_reg_imm:$shift),
1623*9880d681SAndroid Build Coastguard Worker                DPSoRegImmFrm, IIC_iALUsr, opc, "\t$Rd, $Rn, $shift",
1624*9880d681SAndroid Build Coastguard Worker              [(set GPR:$Rd, CPSR, (opnode GPR:$Rn, so_reg_imm:$shift, CPSR))]>,
1625*9880d681SAndroid Build Coastguard Worker               Requires<[IsARM]>,
1626*9880d681SAndroid Build Coastguard Worker            Sched<[WriteALUsi, ReadALU]> {
1627*9880d681SAndroid Build Coastguard Worker    bits<4> Rd;
1628*9880d681SAndroid Build Coastguard Worker    bits<4> Rn;
1629*9880d681SAndroid Build Coastguard Worker    bits<12> shift;
1630*9880d681SAndroid Build Coastguard Worker    let Inst{25} = 0;
1631*9880d681SAndroid Build Coastguard Worker    let Inst{19-16} = Rn;
1632*9880d681SAndroid Build Coastguard Worker    let Inst{15-12} = Rd;
1633*9880d681SAndroid Build Coastguard Worker    let Inst{11-5} = shift{11-5};
1634*9880d681SAndroid Build Coastguard Worker    let Inst{4} = 0;
1635*9880d681SAndroid Build Coastguard Worker    let Inst{3-0} = shift{3-0};
1636*9880d681SAndroid Build Coastguard Worker  }
1637*9880d681SAndroid Build Coastguard Worker  def rsr : AsI1<opcod, (outs GPRnopc:$Rd),
1638*9880d681SAndroid Build Coastguard Worker                (ins GPRnopc:$Rn, so_reg_reg:$shift),
1639*9880d681SAndroid Build Coastguard Worker                DPSoRegRegFrm, IIC_iALUsr, opc, "\t$Rd, $Rn, $shift",
1640*9880d681SAndroid Build Coastguard Worker              [(set GPRnopc:$Rd, CPSR,
1641*9880d681SAndroid Build Coastguard Worker                    (opnode GPRnopc:$Rn, so_reg_reg:$shift, CPSR))]>,
1642*9880d681SAndroid Build Coastguard Worker               Requires<[IsARM]>,
1643*9880d681SAndroid Build Coastguard Worker            Sched<[WriteALUsr, ReadALUsr]> {
1644*9880d681SAndroid Build Coastguard Worker    bits<4> Rd;
1645*9880d681SAndroid Build Coastguard Worker    bits<4> Rn;
1646*9880d681SAndroid Build Coastguard Worker    bits<12> shift;
1647*9880d681SAndroid Build Coastguard Worker    let Inst{25} = 0;
1648*9880d681SAndroid Build Coastguard Worker    let Inst{19-16} = Rn;
1649*9880d681SAndroid Build Coastguard Worker    let Inst{15-12} = Rd;
1650*9880d681SAndroid Build Coastguard Worker    let Inst{11-8} = shift{11-8};
1651*9880d681SAndroid Build Coastguard Worker    let Inst{7} = 0;
1652*9880d681SAndroid Build Coastguard Worker    let Inst{6-5} = shift{6-5};
1653*9880d681SAndroid Build Coastguard Worker    let Inst{4} = 1;
1654*9880d681SAndroid Build Coastguard Worker    let Inst{3-0} = shift{3-0};
1655*9880d681SAndroid Build Coastguard Worker  }
1656*9880d681SAndroid Build Coastguard Worker  }
1657*9880d681SAndroid Build Coastguard Worker}
1658*9880d681SAndroid Build Coastguard Worker
1659*9880d681SAndroid Build Coastguard Worker/// AI1_rsc_irs - Define instructions and patterns for rsc
1660*9880d681SAndroid Build Coastguard Workerlet TwoOperandAliasConstraint = "$Rn = $Rd" in
1661*9880d681SAndroid Build Coastguard Workermulticlass AI1_rsc_irs<bits<4> opcod, string opc, SDNode opnode> {
1662*9880d681SAndroid Build Coastguard Worker  let hasPostISelHook = 1, Defs = [CPSR], Uses = [CPSR] in {
1663*9880d681SAndroid Build Coastguard Worker  def ri : AsI1<opcod, (outs GPR:$Rd), (ins GPR:$Rn, mod_imm:$imm),
1664*9880d681SAndroid Build Coastguard Worker                DPFrm, IIC_iALUi, opc, "\t$Rd, $Rn, $imm",
1665*9880d681SAndroid Build Coastguard Worker               [(set GPR:$Rd, CPSR, (opnode mod_imm:$imm, GPR:$Rn, CPSR))]>,
1666*9880d681SAndroid Build Coastguard Worker               Requires<[IsARM]>,
1667*9880d681SAndroid Build Coastguard Worker           Sched<[WriteALU, ReadALU]> {
1668*9880d681SAndroid Build Coastguard Worker    bits<4> Rd;
1669*9880d681SAndroid Build Coastguard Worker    bits<4> Rn;
1670*9880d681SAndroid Build Coastguard Worker    bits<12> imm;
1671*9880d681SAndroid Build Coastguard Worker    let Inst{25} = 1;
1672*9880d681SAndroid Build Coastguard Worker    let Inst{15-12} = Rd;
1673*9880d681SAndroid Build Coastguard Worker    let Inst{19-16} = Rn;
1674*9880d681SAndroid Build Coastguard Worker    let Inst{11-0} = imm;
1675*9880d681SAndroid Build Coastguard Worker  }
1676*9880d681SAndroid Build Coastguard Worker  def rr : AsI1<opcod, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
1677*9880d681SAndroid Build Coastguard Worker                DPFrm, IIC_iALUr, opc, "\t$Rd, $Rn, $Rm",
1678*9880d681SAndroid Build Coastguard Worker               [/* pattern left blank */]>,
1679*9880d681SAndroid Build Coastguard Worker           Sched<[WriteALU, ReadALU, ReadALU]> {
1680*9880d681SAndroid Build Coastguard Worker    bits<4> Rd;
1681*9880d681SAndroid Build Coastguard Worker    bits<4> Rn;
1682*9880d681SAndroid Build Coastguard Worker    bits<4> Rm;
1683*9880d681SAndroid Build Coastguard Worker    let Inst{11-4} = 0b00000000;
1684*9880d681SAndroid Build Coastguard Worker    let Inst{25} = 0;
1685*9880d681SAndroid Build Coastguard Worker    let Inst{3-0} = Rm;
1686*9880d681SAndroid Build Coastguard Worker    let Inst{15-12} = Rd;
1687*9880d681SAndroid Build Coastguard Worker    let Inst{19-16} = Rn;
1688*9880d681SAndroid Build Coastguard Worker  }
1689*9880d681SAndroid Build Coastguard Worker  def rsi : AsI1<opcod, (outs GPR:$Rd), (ins GPR:$Rn, so_reg_imm:$shift),
1690*9880d681SAndroid Build Coastguard Worker                DPSoRegImmFrm, IIC_iALUsr, opc, "\t$Rd, $Rn, $shift",
1691*9880d681SAndroid Build Coastguard Worker              [(set GPR:$Rd, CPSR, (opnode so_reg_imm:$shift, GPR:$Rn, CPSR))]>,
1692*9880d681SAndroid Build Coastguard Worker               Requires<[IsARM]>,
1693*9880d681SAndroid Build Coastguard Worker            Sched<[WriteALUsi, ReadALU]> {
1694*9880d681SAndroid Build Coastguard Worker    bits<4> Rd;
1695*9880d681SAndroid Build Coastguard Worker    bits<4> Rn;
1696*9880d681SAndroid Build Coastguard Worker    bits<12> shift;
1697*9880d681SAndroid Build Coastguard Worker    let Inst{25} = 0;
1698*9880d681SAndroid Build Coastguard Worker    let Inst{19-16} = Rn;
1699*9880d681SAndroid Build Coastguard Worker    let Inst{15-12} = Rd;
1700*9880d681SAndroid Build Coastguard Worker    let Inst{11-5} = shift{11-5};
1701*9880d681SAndroid Build Coastguard Worker    let Inst{4} = 0;
1702*9880d681SAndroid Build Coastguard Worker    let Inst{3-0} = shift{3-0};
1703*9880d681SAndroid Build Coastguard Worker  }
1704*9880d681SAndroid Build Coastguard Worker  def rsr : AsI1<opcod, (outs GPR:$Rd), (ins GPR:$Rn, so_reg_reg:$shift),
1705*9880d681SAndroid Build Coastguard Worker                DPSoRegRegFrm, IIC_iALUsr, opc, "\t$Rd, $Rn, $shift",
1706*9880d681SAndroid Build Coastguard Worker              [(set GPR:$Rd, CPSR, (opnode so_reg_reg:$shift, GPR:$Rn, CPSR))]>,
1707*9880d681SAndroid Build Coastguard Worker               Requires<[IsARM]>,
1708*9880d681SAndroid Build Coastguard Worker            Sched<[WriteALUsr, ReadALUsr]> {
1709*9880d681SAndroid Build Coastguard Worker    bits<4> Rd;
1710*9880d681SAndroid Build Coastguard Worker    bits<4> Rn;
1711*9880d681SAndroid Build Coastguard Worker    bits<12> shift;
1712*9880d681SAndroid Build Coastguard Worker    let Inst{25} = 0;
1713*9880d681SAndroid Build Coastguard Worker    let Inst{19-16} = Rn;
1714*9880d681SAndroid Build Coastguard Worker    let Inst{15-12} = Rd;
1715*9880d681SAndroid Build Coastguard Worker    let Inst{11-8} = shift{11-8};
1716*9880d681SAndroid Build Coastguard Worker    let Inst{7} = 0;
1717*9880d681SAndroid Build Coastguard Worker    let Inst{6-5} = shift{6-5};
1718*9880d681SAndroid Build Coastguard Worker    let Inst{4} = 1;
1719*9880d681SAndroid Build Coastguard Worker    let Inst{3-0} = shift{3-0};
1720*9880d681SAndroid Build Coastguard Worker  }
1721*9880d681SAndroid Build Coastguard Worker  }
1722*9880d681SAndroid Build Coastguard Worker}
1723*9880d681SAndroid Build Coastguard Worker
1724*9880d681SAndroid Build Coastguard Workerlet canFoldAsLoad = 1, isReMaterializable = 1 in {
1725*9880d681SAndroid Build Coastguard Workermulticlass AI_ldr1<bit isByte, string opc, InstrItinClass iii,
1726*9880d681SAndroid Build Coastguard Worker           InstrItinClass iir, PatFrag opnode> {
1727*9880d681SAndroid Build Coastguard Worker  // Note: We use the complex addrmode_imm12 rather than just an input
1728*9880d681SAndroid Build Coastguard Worker  // GPR and a constrained immediate so that we can use this to match
1729*9880d681SAndroid Build Coastguard Worker  // frame index references and avoid matching constant pool references.
1730*9880d681SAndroid Build Coastguard Worker  def i12: AI2ldst<0b010, 1, isByte, (outs GPR:$Rt), (ins addrmode_imm12:$addr),
1731*9880d681SAndroid Build Coastguard Worker                   AddrMode_i12, LdFrm, iii, opc, "\t$Rt, $addr",
1732*9880d681SAndroid Build Coastguard Worker                  [(set GPR:$Rt, (opnode addrmode_imm12:$addr))]> {
1733*9880d681SAndroid Build Coastguard Worker    bits<4>  Rt;
1734*9880d681SAndroid Build Coastguard Worker    bits<17> addr;
1735*9880d681SAndroid Build Coastguard Worker    let Inst{23}    = addr{12};     // U (add = ('U' == 1))
1736*9880d681SAndroid Build Coastguard Worker    let Inst{19-16} = addr{16-13};  // Rn
1737*9880d681SAndroid Build Coastguard Worker    let Inst{15-12} = Rt;
1738*9880d681SAndroid Build Coastguard Worker    let Inst{11-0}  = addr{11-0};   // imm12
1739*9880d681SAndroid Build Coastguard Worker  }
1740*9880d681SAndroid Build Coastguard Worker  def rs : AI2ldst<0b011, 1, isByte, (outs GPR:$Rt), (ins ldst_so_reg:$shift),
1741*9880d681SAndroid Build Coastguard Worker                  AddrModeNone, LdFrm, iir, opc, "\t$Rt, $shift",
1742*9880d681SAndroid Build Coastguard Worker                 [(set GPR:$Rt, (opnode ldst_so_reg:$shift))]> {
1743*9880d681SAndroid Build Coastguard Worker    bits<4>  Rt;
1744*9880d681SAndroid Build Coastguard Worker    bits<17> shift;
1745*9880d681SAndroid Build Coastguard Worker    let shift{4}    = 0;            // Inst{4} = 0
1746*9880d681SAndroid Build Coastguard Worker    let Inst{23}    = shift{12};    // U (add = ('U' == 1))
1747*9880d681SAndroid Build Coastguard Worker    let Inst{19-16} = shift{16-13}; // Rn
1748*9880d681SAndroid Build Coastguard Worker    let Inst{15-12} = Rt;
1749*9880d681SAndroid Build Coastguard Worker    let Inst{11-0}  = shift{11-0};
1750*9880d681SAndroid Build Coastguard Worker  }
1751*9880d681SAndroid Build Coastguard Worker}
1752*9880d681SAndroid Build Coastguard Worker}
1753*9880d681SAndroid Build Coastguard Worker
1754*9880d681SAndroid Build Coastguard Workerlet canFoldAsLoad = 1, isReMaterializable = 1 in {
1755*9880d681SAndroid Build Coastguard Workermulticlass AI_ldr1nopc<bit isByte, string opc, InstrItinClass iii,
1756*9880d681SAndroid Build Coastguard Worker           InstrItinClass iir, PatFrag opnode> {
1757*9880d681SAndroid Build Coastguard Worker  // Note: We use the complex addrmode_imm12 rather than just an input
1758*9880d681SAndroid Build Coastguard Worker  // GPR and a constrained immediate so that we can use this to match
1759*9880d681SAndroid Build Coastguard Worker  // frame index references and avoid matching constant pool references.
1760*9880d681SAndroid Build Coastguard Worker  def i12: AI2ldst<0b010, 1, isByte, (outs GPRnopc:$Rt),
1761*9880d681SAndroid Build Coastguard Worker                   (ins addrmode_imm12:$addr),
1762*9880d681SAndroid Build Coastguard Worker                   AddrMode_i12, LdFrm, iii, opc, "\t$Rt, $addr",
1763*9880d681SAndroid Build Coastguard Worker                   [(set GPRnopc:$Rt, (opnode addrmode_imm12:$addr))]> {
1764*9880d681SAndroid Build Coastguard Worker    bits<4>  Rt;
1765*9880d681SAndroid Build Coastguard Worker    bits<17> addr;
1766*9880d681SAndroid Build Coastguard Worker    let Inst{23}    = addr{12};     // U (add = ('U' == 1))
1767*9880d681SAndroid Build Coastguard Worker    let Inst{19-16} = addr{16-13};  // Rn
1768*9880d681SAndroid Build Coastguard Worker    let Inst{15-12} = Rt;
1769*9880d681SAndroid Build Coastguard Worker    let Inst{11-0}  = addr{11-0};   // imm12
1770*9880d681SAndroid Build Coastguard Worker  }
1771*9880d681SAndroid Build Coastguard Worker  def rs : AI2ldst<0b011, 1, isByte, (outs GPRnopc:$Rt),
1772*9880d681SAndroid Build Coastguard Worker                   (ins ldst_so_reg:$shift),
1773*9880d681SAndroid Build Coastguard Worker                   AddrModeNone, LdFrm, iir, opc, "\t$Rt, $shift",
1774*9880d681SAndroid Build Coastguard Worker                   [(set GPRnopc:$Rt, (opnode ldst_so_reg:$shift))]> {
1775*9880d681SAndroid Build Coastguard Worker    bits<4>  Rt;
1776*9880d681SAndroid Build Coastguard Worker    bits<17> shift;
1777*9880d681SAndroid Build Coastguard Worker    let shift{4}    = 0;            // Inst{4} = 0
1778*9880d681SAndroid Build Coastguard Worker    let Inst{23}    = shift{12};    // U (add = ('U' == 1))
1779*9880d681SAndroid Build Coastguard Worker    let Inst{19-16} = shift{16-13}; // Rn
1780*9880d681SAndroid Build Coastguard Worker    let Inst{15-12} = Rt;
1781*9880d681SAndroid Build Coastguard Worker    let Inst{11-0}  = shift{11-0};
1782*9880d681SAndroid Build Coastguard Worker  }
1783*9880d681SAndroid Build Coastguard Worker}
1784*9880d681SAndroid Build Coastguard Worker}
1785*9880d681SAndroid Build Coastguard Worker
1786*9880d681SAndroid Build Coastguard Worker
1787*9880d681SAndroid Build Coastguard Workermulticlass AI_str1<bit isByte, string opc, InstrItinClass iii,
1788*9880d681SAndroid Build Coastguard Worker           InstrItinClass iir, PatFrag opnode> {
1789*9880d681SAndroid Build Coastguard Worker  // Note: We use the complex addrmode_imm12 rather than just an input
1790*9880d681SAndroid Build Coastguard Worker  // GPR and a constrained immediate so that we can use this to match
1791*9880d681SAndroid Build Coastguard Worker  // frame index references and avoid matching constant pool references.
1792*9880d681SAndroid Build Coastguard Worker  def i12 : AI2ldst<0b010, 0, isByte, (outs),
1793*9880d681SAndroid Build Coastguard Worker                   (ins GPR:$Rt, addrmode_imm12:$addr),
1794*9880d681SAndroid Build Coastguard Worker                   AddrMode_i12, StFrm, iii, opc, "\t$Rt, $addr",
1795*9880d681SAndroid Build Coastguard Worker                  [(opnode GPR:$Rt, addrmode_imm12:$addr)]> {
1796*9880d681SAndroid Build Coastguard Worker    bits<4> Rt;
1797*9880d681SAndroid Build Coastguard Worker    bits<17> addr;
1798*9880d681SAndroid Build Coastguard Worker    let Inst{23}    = addr{12};     // U (add = ('U' == 1))
1799*9880d681SAndroid Build Coastguard Worker    let Inst{19-16} = addr{16-13};  // Rn
1800*9880d681SAndroid Build Coastguard Worker    let Inst{15-12} = Rt;
1801*9880d681SAndroid Build Coastguard Worker    let Inst{11-0}  = addr{11-0};   // imm12
1802*9880d681SAndroid Build Coastguard Worker  }
1803*9880d681SAndroid Build Coastguard Worker  def rs : AI2ldst<0b011, 0, isByte, (outs), (ins GPR:$Rt, ldst_so_reg:$shift),
1804*9880d681SAndroid Build Coastguard Worker                  AddrModeNone, StFrm, iir, opc, "\t$Rt, $shift",
1805*9880d681SAndroid Build Coastguard Worker                 [(opnode GPR:$Rt, ldst_so_reg:$shift)]> {
1806*9880d681SAndroid Build Coastguard Worker    bits<4> Rt;
1807*9880d681SAndroid Build Coastguard Worker    bits<17> shift;
1808*9880d681SAndroid Build Coastguard Worker    let shift{4}    = 0;            // Inst{4} = 0
1809*9880d681SAndroid Build Coastguard Worker    let Inst{23}    = shift{12};    // U (add = ('U' == 1))
1810*9880d681SAndroid Build Coastguard Worker    let Inst{19-16} = shift{16-13}; // Rn
1811*9880d681SAndroid Build Coastguard Worker    let Inst{15-12} = Rt;
1812*9880d681SAndroid Build Coastguard Worker    let Inst{11-0}  = shift{11-0};
1813*9880d681SAndroid Build Coastguard Worker  }
1814*9880d681SAndroid Build Coastguard Worker}
1815*9880d681SAndroid Build Coastguard Worker
1816*9880d681SAndroid Build Coastguard Workermulticlass AI_str1nopc<bit isByte, string opc, InstrItinClass iii,
1817*9880d681SAndroid Build Coastguard Worker           InstrItinClass iir, PatFrag opnode> {
1818*9880d681SAndroid Build Coastguard Worker  // Note: We use the complex addrmode_imm12 rather than just an input
1819*9880d681SAndroid Build Coastguard Worker  // GPR and a constrained immediate so that we can use this to match
1820*9880d681SAndroid Build Coastguard Worker  // frame index references and avoid matching constant pool references.
1821*9880d681SAndroid Build Coastguard Worker  def i12 : AI2ldst<0b010, 0, isByte, (outs),
1822*9880d681SAndroid Build Coastguard Worker                   (ins GPRnopc:$Rt, addrmode_imm12:$addr),
1823*9880d681SAndroid Build Coastguard Worker                   AddrMode_i12, StFrm, iii, opc, "\t$Rt, $addr",
1824*9880d681SAndroid Build Coastguard Worker                  [(opnode GPRnopc:$Rt, addrmode_imm12:$addr)]> {
1825*9880d681SAndroid Build Coastguard Worker    bits<4> Rt;
1826*9880d681SAndroid Build Coastguard Worker    bits<17> addr;
1827*9880d681SAndroid Build Coastguard Worker    let Inst{23}    = addr{12};     // U (add = ('U' == 1))
1828*9880d681SAndroid Build Coastguard Worker    let Inst{19-16} = addr{16-13};  // Rn
1829*9880d681SAndroid Build Coastguard Worker    let Inst{15-12} = Rt;
1830*9880d681SAndroid Build Coastguard Worker    let Inst{11-0}  = addr{11-0};   // imm12
1831*9880d681SAndroid Build Coastguard Worker  }
1832*9880d681SAndroid Build Coastguard Worker  def rs : AI2ldst<0b011, 0, isByte, (outs),
1833*9880d681SAndroid Build Coastguard Worker                   (ins GPRnopc:$Rt, ldst_so_reg:$shift),
1834*9880d681SAndroid Build Coastguard Worker                   AddrModeNone, StFrm, iir, opc, "\t$Rt, $shift",
1835*9880d681SAndroid Build Coastguard Worker                   [(opnode GPRnopc:$Rt, ldst_so_reg:$shift)]> {
1836*9880d681SAndroid Build Coastguard Worker    bits<4> Rt;
1837*9880d681SAndroid Build Coastguard Worker    bits<17> shift;
1838*9880d681SAndroid Build Coastguard Worker    let shift{4}    = 0;            // Inst{4} = 0
1839*9880d681SAndroid Build Coastguard Worker    let Inst{23}    = shift{12};    // U (add = ('U' == 1))
1840*9880d681SAndroid Build Coastguard Worker    let Inst{19-16} = shift{16-13}; // Rn
1841*9880d681SAndroid Build Coastguard Worker    let Inst{15-12} = Rt;
1842*9880d681SAndroid Build Coastguard Worker    let Inst{11-0}  = shift{11-0};
1843*9880d681SAndroid Build Coastguard Worker  }
1844*9880d681SAndroid Build Coastguard Worker}
1845*9880d681SAndroid Build Coastguard Worker
1846*9880d681SAndroid Build Coastguard Worker
1847*9880d681SAndroid Build Coastguard Worker//===----------------------------------------------------------------------===//
1848*9880d681SAndroid Build Coastguard Worker// Instructions
1849*9880d681SAndroid Build Coastguard Worker//===----------------------------------------------------------------------===//
1850*9880d681SAndroid Build Coastguard Worker
1851*9880d681SAndroid Build Coastguard Worker//===----------------------------------------------------------------------===//
1852*9880d681SAndroid Build Coastguard Worker//  Miscellaneous Instructions.
1853*9880d681SAndroid Build Coastguard Worker//
1854*9880d681SAndroid Build Coastguard Worker
1855*9880d681SAndroid Build Coastguard Worker/// CONSTPOOL_ENTRY - This instruction represents a floating constant pool in
1856*9880d681SAndroid Build Coastguard Worker/// the function.  The first operand is the ID# for this instruction, the second
1857*9880d681SAndroid Build Coastguard Worker/// is the index into the MachineConstantPool that this is, the third is the
1858*9880d681SAndroid Build Coastguard Worker/// size in bytes of this constant pool entry.
1859*9880d681SAndroid Build Coastguard Workerlet hasSideEffects = 0, isNotDuplicable = 1 in
1860*9880d681SAndroid Build Coastguard Workerdef CONSTPOOL_ENTRY :
1861*9880d681SAndroid Build Coastguard WorkerPseudoInst<(outs), (ins cpinst_operand:$instid, cpinst_operand:$cpidx,
1862*9880d681SAndroid Build Coastguard Worker                    i32imm:$size), NoItinerary, []>;
1863*9880d681SAndroid Build Coastguard Worker
1864*9880d681SAndroid Build Coastguard Worker/// A jumptable consisting of direct 32-bit addresses of the destination basic
1865*9880d681SAndroid Build Coastguard Worker/// blocks (either absolute, or relative to the start of the jump-table in PIC
1866*9880d681SAndroid Build Coastguard Worker/// mode). Used mostly in ARM and Thumb-1 modes.
1867*9880d681SAndroid Build Coastguard Workerdef JUMPTABLE_ADDRS :
1868*9880d681SAndroid Build Coastguard WorkerPseudoInst<(outs), (ins cpinst_operand:$instid, cpinst_operand:$cpidx,
1869*9880d681SAndroid Build Coastguard Worker                        i32imm:$size), NoItinerary, []>;
1870*9880d681SAndroid Build Coastguard Worker
1871*9880d681SAndroid Build Coastguard Worker/// A jumptable consisting of 32-bit jump instructions. Used for Thumb-2 tables
1872*9880d681SAndroid Build Coastguard Worker/// that cannot be optimised to use TBB or TBH.
1873*9880d681SAndroid Build Coastguard Workerdef JUMPTABLE_INSTS :
1874*9880d681SAndroid Build Coastguard WorkerPseudoInst<(outs), (ins cpinst_operand:$instid, cpinst_operand:$cpidx,
1875*9880d681SAndroid Build Coastguard Worker                        i32imm:$size), NoItinerary, []>;
1876*9880d681SAndroid Build Coastguard Worker
1877*9880d681SAndroid Build Coastguard Worker/// A jumptable consisting of 8-bit unsigned integers representing offsets from
1878*9880d681SAndroid Build Coastguard Worker/// a TBB instruction.
1879*9880d681SAndroid Build Coastguard Workerdef JUMPTABLE_TBB :
1880*9880d681SAndroid Build Coastguard WorkerPseudoInst<(outs), (ins cpinst_operand:$instid, cpinst_operand:$cpidx,
1881*9880d681SAndroid Build Coastguard Worker                        i32imm:$size), NoItinerary, []>;
1882*9880d681SAndroid Build Coastguard Worker
1883*9880d681SAndroid Build Coastguard Worker/// A jumptable consisting of 16-bit unsigned integers representing offsets from
1884*9880d681SAndroid Build Coastguard Worker/// a TBH instruction.
1885*9880d681SAndroid Build Coastguard Workerdef JUMPTABLE_TBH :
1886*9880d681SAndroid Build Coastguard WorkerPseudoInst<(outs), (ins cpinst_operand:$instid, cpinst_operand:$cpidx,
1887*9880d681SAndroid Build Coastguard Worker                        i32imm:$size), NoItinerary, []>;
1888*9880d681SAndroid Build Coastguard Worker
1889*9880d681SAndroid Build Coastguard Worker
1890*9880d681SAndroid Build Coastguard Worker// FIXME: Marking these as hasSideEffects is necessary to prevent machine DCE
1891*9880d681SAndroid Build Coastguard Worker// from removing one half of the matched pairs. That breaks PEI, which assumes
1892*9880d681SAndroid Build Coastguard Worker// these will always be in pairs, and asserts if it finds otherwise. Better way?
1893*9880d681SAndroid Build Coastguard Workerlet Defs = [SP], Uses = [SP], hasSideEffects = 1 in {
1894*9880d681SAndroid Build Coastguard Workerdef ADJCALLSTACKUP :
1895*9880d681SAndroid Build Coastguard WorkerPseudoInst<(outs), (ins i32imm:$amt1, i32imm:$amt2, pred:$p), NoItinerary,
1896*9880d681SAndroid Build Coastguard Worker           [(ARMcallseq_end timm:$amt1, timm:$amt2)]>;
1897*9880d681SAndroid Build Coastguard Worker
1898*9880d681SAndroid Build Coastguard Workerdef ADJCALLSTACKDOWN :
1899*9880d681SAndroid Build Coastguard WorkerPseudoInst<(outs), (ins i32imm:$amt, pred:$p), NoItinerary,
1900*9880d681SAndroid Build Coastguard Worker           [(ARMcallseq_start timm:$amt)]>;
1901*9880d681SAndroid Build Coastguard Worker}
1902*9880d681SAndroid Build Coastguard Worker
1903*9880d681SAndroid Build Coastguard Workerdef HINT : AI<(outs), (ins imm0_239:$imm), MiscFrm, NoItinerary,
1904*9880d681SAndroid Build Coastguard Worker              "hint", "\t$imm", [(int_arm_hint imm0_239:$imm)]>,
1905*9880d681SAndroid Build Coastguard Worker           Requires<[IsARM, HasV6]> {
1906*9880d681SAndroid Build Coastguard Worker  bits<8> imm;
1907*9880d681SAndroid Build Coastguard Worker  let Inst{27-8} = 0b00110010000011110000;
1908*9880d681SAndroid Build Coastguard Worker  let Inst{7-0} = imm;
1909*9880d681SAndroid Build Coastguard Worker  let DecoderMethod = "DecodeHINTInstruction";
1910*9880d681SAndroid Build Coastguard Worker}
1911*9880d681SAndroid Build Coastguard Worker
1912*9880d681SAndroid Build Coastguard Workerdef : InstAlias<"nop$p", (HINT 0, pred:$p)>, Requires<[IsARM, HasV6K]>;
1913*9880d681SAndroid Build Coastguard Workerdef : InstAlias<"yield$p", (HINT 1, pred:$p)>, Requires<[IsARM, HasV6K]>;
1914*9880d681SAndroid Build Coastguard Workerdef : InstAlias<"wfe$p", (HINT 2, pred:$p)>, Requires<[IsARM, HasV6K]>;
1915*9880d681SAndroid Build Coastguard Workerdef : InstAlias<"wfi$p", (HINT 3, pred:$p)>, Requires<[IsARM, HasV6K]>;
1916*9880d681SAndroid Build Coastguard Workerdef : InstAlias<"sev$p", (HINT 4, pred:$p)>, Requires<[IsARM, HasV6K]>;
1917*9880d681SAndroid Build Coastguard Workerdef : InstAlias<"sevl$p", (HINT 5, pred:$p)>, Requires<[IsARM, HasV8]>;
1918*9880d681SAndroid Build Coastguard Workerdef : InstAlias<"esb$p", (HINT 16, pred:$p)>, Requires<[IsARM, HasRAS]>;
1919*9880d681SAndroid Build Coastguard Worker
1920*9880d681SAndroid Build Coastguard Workerdef SEL : AI<(outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm), DPFrm, NoItinerary, "sel",
1921*9880d681SAndroid Build Coastguard Worker             "\t$Rd, $Rn, $Rm", []>, Requires<[IsARM, HasV6]> {
1922*9880d681SAndroid Build Coastguard Worker  bits<4> Rd;
1923*9880d681SAndroid Build Coastguard Worker  bits<4> Rn;
1924*9880d681SAndroid Build Coastguard Worker  bits<4> Rm;
1925*9880d681SAndroid Build Coastguard Worker  let Inst{3-0} = Rm;
1926*9880d681SAndroid Build Coastguard Worker  let Inst{15-12} = Rd;
1927*9880d681SAndroid Build Coastguard Worker  let Inst{19-16} = Rn;
1928*9880d681SAndroid Build Coastguard Worker  let Inst{27-20} = 0b01101000;
1929*9880d681SAndroid Build Coastguard Worker  let Inst{7-4} = 0b1011;
1930*9880d681SAndroid Build Coastguard Worker  let Inst{11-8} = 0b1111;
1931*9880d681SAndroid Build Coastguard Worker  let Unpredictable{11-8} = 0b1111;
1932*9880d681SAndroid Build Coastguard Worker}
1933*9880d681SAndroid Build Coastguard Worker
1934*9880d681SAndroid Build Coastguard Worker// The 16-bit operand $val can be used by a debugger to store more information
1935*9880d681SAndroid Build Coastguard Worker// about the breakpoint.
1936*9880d681SAndroid Build Coastguard Workerdef BKPT : AInoP<(outs), (ins imm0_65535:$val), MiscFrm, NoItinerary,
1937*9880d681SAndroid Build Coastguard Worker                 "bkpt", "\t$val", []>, Requires<[IsARM]> {
1938*9880d681SAndroid Build Coastguard Worker  bits<16> val;
1939*9880d681SAndroid Build Coastguard Worker  let Inst{3-0} = val{3-0};
1940*9880d681SAndroid Build Coastguard Worker  let Inst{19-8} = val{15-4};
1941*9880d681SAndroid Build Coastguard Worker  let Inst{27-20} = 0b00010010;
1942*9880d681SAndroid Build Coastguard Worker  let Inst{31-28} = 0xe; // AL
1943*9880d681SAndroid Build Coastguard Worker  let Inst{7-4} = 0b0111;
1944*9880d681SAndroid Build Coastguard Worker}
1945*9880d681SAndroid Build Coastguard Worker// default immediate for breakpoint mnemonic
1946*9880d681SAndroid Build Coastguard Workerdef : InstAlias<"bkpt", (BKPT 0), 0>, Requires<[IsARM]>;
1947*9880d681SAndroid Build Coastguard Worker
1948*9880d681SAndroid Build Coastguard Workerdef HLT : AInoP<(outs), (ins imm0_65535:$val), MiscFrm, NoItinerary,
1949*9880d681SAndroid Build Coastguard Worker                 "hlt", "\t$val", []>, Requires<[IsARM, HasV8]> {
1950*9880d681SAndroid Build Coastguard Worker  bits<16> val;
1951*9880d681SAndroid Build Coastguard Worker  let Inst{3-0} = val{3-0};
1952*9880d681SAndroid Build Coastguard Worker  let Inst{19-8} = val{15-4};
1953*9880d681SAndroid Build Coastguard Worker  let Inst{27-20} = 0b00010000;
1954*9880d681SAndroid Build Coastguard Worker  let Inst{31-28} = 0xe; // AL
1955*9880d681SAndroid Build Coastguard Worker  let Inst{7-4} = 0b0111;
1956*9880d681SAndroid Build Coastguard Worker}
1957*9880d681SAndroid Build Coastguard Worker
1958*9880d681SAndroid Build Coastguard Worker// Change Processor State
1959*9880d681SAndroid Build Coastguard Worker// FIXME: We should use InstAlias to handle the optional operands.
1960*9880d681SAndroid Build Coastguard Workerclass CPS<dag iops, string asm_ops>
1961*9880d681SAndroid Build Coastguard Worker  : AXI<(outs), iops, MiscFrm, NoItinerary, !strconcat("cps", asm_ops),
1962*9880d681SAndroid Build Coastguard Worker        []>, Requires<[IsARM]> {
1963*9880d681SAndroid Build Coastguard Worker  bits<2> imod;
1964*9880d681SAndroid Build Coastguard Worker  bits<3> iflags;
1965*9880d681SAndroid Build Coastguard Worker  bits<5> mode;
1966*9880d681SAndroid Build Coastguard Worker  bit M;
1967*9880d681SAndroid Build Coastguard Worker
1968*9880d681SAndroid Build Coastguard Worker  let Inst{31-28} = 0b1111;
1969*9880d681SAndroid Build Coastguard Worker  let Inst{27-20} = 0b00010000;
1970*9880d681SAndroid Build Coastguard Worker  let Inst{19-18} = imod;
1971*9880d681SAndroid Build Coastguard Worker  let Inst{17}    = M; // Enabled if mode is set;
1972*9880d681SAndroid Build Coastguard Worker  let Inst{16-9}  = 0b00000000;
1973*9880d681SAndroid Build Coastguard Worker  let Inst{8-6}   = iflags;
1974*9880d681SAndroid Build Coastguard Worker  let Inst{5}     = 0;
1975*9880d681SAndroid Build Coastguard Worker  let Inst{4-0}   = mode;
1976*9880d681SAndroid Build Coastguard Worker}
1977*9880d681SAndroid Build Coastguard Worker
1978*9880d681SAndroid Build Coastguard Workerlet DecoderMethod = "DecodeCPSInstruction" in {
1979*9880d681SAndroid Build Coastguard Workerlet M = 1 in
1980*9880d681SAndroid Build Coastguard Worker  def CPS3p : CPS<(ins imod_op:$imod, iflags_op:$iflags, imm0_31:$mode),
1981*9880d681SAndroid Build Coastguard Worker                  "$imod\t$iflags, $mode">;
1982*9880d681SAndroid Build Coastguard Workerlet mode = 0, M = 0 in
1983*9880d681SAndroid Build Coastguard Worker  def CPS2p : CPS<(ins imod_op:$imod, iflags_op:$iflags), "$imod\t$iflags">;
1984*9880d681SAndroid Build Coastguard Worker
1985*9880d681SAndroid Build Coastguard Workerlet imod = 0, iflags = 0, M = 1 in
1986*9880d681SAndroid Build Coastguard Worker  def CPS1p : CPS<(ins imm0_31:$mode), "\t$mode">;
1987*9880d681SAndroid Build Coastguard Worker}
1988*9880d681SAndroid Build Coastguard Worker
1989*9880d681SAndroid Build Coastguard Worker// Preload signals the memory system of possible future data/instruction access.
1990*9880d681SAndroid Build Coastguard Workermulticlass APreLoad<bits<1> read, bits<1> data, string opc> {
1991*9880d681SAndroid Build Coastguard Worker
1992*9880d681SAndroid Build Coastguard Worker  def i12 : AXIM<(outs), (ins addrmode_imm12:$addr), AddrMode_i12, MiscFrm,
1993*9880d681SAndroid Build Coastguard Worker                IIC_Preload, !strconcat(opc, "\t$addr"),
1994*9880d681SAndroid Build Coastguard Worker                [(ARMPreload addrmode_imm12:$addr, (i32 read), (i32 data))]>,
1995*9880d681SAndroid Build Coastguard Worker                Sched<[WritePreLd]> {
1996*9880d681SAndroid Build Coastguard Worker    bits<4> Rt;
1997*9880d681SAndroid Build Coastguard Worker    bits<17> addr;
1998*9880d681SAndroid Build Coastguard Worker    let Inst{31-26} = 0b111101;
1999*9880d681SAndroid Build Coastguard Worker    let Inst{25} = 0; // 0 for immediate form
2000*9880d681SAndroid Build Coastguard Worker    let Inst{24} = data;
2001*9880d681SAndroid Build Coastguard Worker    let Inst{23} = addr{12};        // U (add = ('U' == 1))
2002*9880d681SAndroid Build Coastguard Worker    let Inst{22} = read;
2003*9880d681SAndroid Build Coastguard Worker    let Inst{21-20} = 0b01;
2004*9880d681SAndroid Build Coastguard Worker    let Inst{19-16} = addr{16-13};  // Rn
2005*9880d681SAndroid Build Coastguard Worker    let Inst{15-12} = 0b1111;
2006*9880d681SAndroid Build Coastguard Worker    let Inst{11-0}  = addr{11-0};   // imm12
2007*9880d681SAndroid Build Coastguard Worker  }
2008*9880d681SAndroid Build Coastguard Worker
2009*9880d681SAndroid Build Coastguard Worker  def rs : AXI<(outs), (ins ldst_so_reg:$shift), MiscFrm, IIC_Preload,
2010*9880d681SAndroid Build Coastguard Worker               !strconcat(opc, "\t$shift"),
2011*9880d681SAndroid Build Coastguard Worker               [(ARMPreload ldst_so_reg:$shift, (i32 read), (i32 data))]>,
2012*9880d681SAndroid Build Coastguard Worker               Sched<[WritePreLd]> {
2013*9880d681SAndroid Build Coastguard Worker    bits<17> shift;
2014*9880d681SAndroid Build Coastguard Worker    let Inst{31-26} = 0b111101;
2015*9880d681SAndroid Build Coastguard Worker    let Inst{25} = 1; // 1 for register form
2016*9880d681SAndroid Build Coastguard Worker    let Inst{24} = data;
2017*9880d681SAndroid Build Coastguard Worker    let Inst{23} = shift{12};    // U (add = ('U' == 1))
2018*9880d681SAndroid Build Coastguard Worker    let Inst{22} = read;
2019*9880d681SAndroid Build Coastguard Worker    let Inst{21-20} = 0b01;
2020*9880d681SAndroid Build Coastguard Worker    let Inst{19-16} = shift{16-13}; // Rn
2021*9880d681SAndroid Build Coastguard Worker    let Inst{15-12} = 0b1111;
2022*9880d681SAndroid Build Coastguard Worker    let Inst{11-0}  = shift{11-0};
2023*9880d681SAndroid Build Coastguard Worker    let Inst{4} = 0;
2024*9880d681SAndroid Build Coastguard Worker  }
2025*9880d681SAndroid Build Coastguard Worker}
2026*9880d681SAndroid Build Coastguard Worker
2027*9880d681SAndroid Build Coastguard Workerdefm PLD  : APreLoad<1, 1, "pld">,  Requires<[IsARM]>;
2028*9880d681SAndroid Build Coastguard Workerdefm PLDW : APreLoad<0, 1, "pldw">, Requires<[IsARM,HasV7,HasMP]>;
2029*9880d681SAndroid Build Coastguard Workerdefm PLI  : APreLoad<1, 0, "pli">,  Requires<[IsARM,HasV7]>;
2030*9880d681SAndroid Build Coastguard Worker
2031*9880d681SAndroid Build Coastguard Workerdef SETEND : AXI<(outs), (ins setend_op:$end), MiscFrm, NoItinerary,
2032*9880d681SAndroid Build Coastguard Worker                 "setend\t$end", []>, Requires<[IsARM]>, Deprecated<HasV8Ops> {
2033*9880d681SAndroid Build Coastguard Worker  bits<1> end;
2034*9880d681SAndroid Build Coastguard Worker  let Inst{31-10} = 0b1111000100000001000000;
2035*9880d681SAndroid Build Coastguard Worker  let Inst{9} = end;
2036*9880d681SAndroid Build Coastguard Worker  let Inst{8-0} = 0;
2037*9880d681SAndroid Build Coastguard Worker}
2038*9880d681SAndroid Build Coastguard Worker
2039*9880d681SAndroid Build Coastguard Workerdef DBG : AI<(outs), (ins imm0_15:$opt), MiscFrm, NoItinerary, "dbg", "\t$opt",
2040*9880d681SAndroid Build Coastguard Worker             [(int_arm_dbg imm0_15:$opt)]>, Requires<[IsARM, HasV7]> {
2041*9880d681SAndroid Build Coastguard Worker  bits<4> opt;
2042*9880d681SAndroid Build Coastguard Worker  let Inst{27-4} = 0b001100100000111100001111;
2043*9880d681SAndroid Build Coastguard Worker  let Inst{3-0} = opt;
2044*9880d681SAndroid Build Coastguard Worker}
2045*9880d681SAndroid Build Coastguard Worker
2046*9880d681SAndroid Build Coastguard Worker// A8.8.247  UDF - Undefined (Encoding A1)
2047*9880d681SAndroid Build Coastguard Workerdef UDF : AInoP<(outs), (ins imm0_65535:$imm16), MiscFrm, NoItinerary,
2048*9880d681SAndroid Build Coastguard Worker                "udf", "\t$imm16", [(int_arm_undefined imm0_65535:$imm16)]> {
2049*9880d681SAndroid Build Coastguard Worker  bits<16> imm16;
2050*9880d681SAndroid Build Coastguard Worker  let Inst{31-28} = 0b1110; // AL
2051*9880d681SAndroid Build Coastguard Worker  let Inst{27-25} = 0b011;
2052*9880d681SAndroid Build Coastguard Worker  let Inst{24-20} = 0b11111;
2053*9880d681SAndroid Build Coastguard Worker  let Inst{19-8} = imm16{15-4};
2054*9880d681SAndroid Build Coastguard Worker  let Inst{7-4} = 0b1111;
2055*9880d681SAndroid Build Coastguard Worker  let Inst{3-0} = imm16{3-0};
2056*9880d681SAndroid Build Coastguard Worker}
2057*9880d681SAndroid Build Coastguard Worker
2058*9880d681SAndroid Build Coastguard Worker/*
2059*9880d681SAndroid Build Coastguard Worker * A5.4 Permanently UNDEFINED instructions.
2060*9880d681SAndroid Build Coastguard Worker *
2061*9880d681SAndroid Build Coastguard Worker * For most targets use UDF #65006, for which the OS will generate SIGTRAP.
2062*9880d681SAndroid Build Coastguard Worker * Other UDF encodings generate SIGILL.
2063*9880d681SAndroid Build Coastguard Worker *
2064*9880d681SAndroid Build Coastguard Worker * NaCl's OS instead chooses an ARM UDF encoding that's also a UDF in Thumb.
2065*9880d681SAndroid Build Coastguard Worker * Encoding A1:
2066*9880d681SAndroid Build Coastguard Worker *  1110 0111 1111 iiii iiii iiii 1111 iiii
2067*9880d681SAndroid Build Coastguard Worker * Encoding T1:
2068*9880d681SAndroid Build Coastguard Worker *  1101 1110 iiii iiii
2069*9880d681SAndroid Build Coastguard Worker * It uses the following encoding:
2070*9880d681SAndroid Build Coastguard Worker *  1110 0111 1111 1110 1101 1110 1111 0000
2071*9880d681SAndroid Build Coastguard Worker *  - In ARM: UDF #60896;
2072*9880d681SAndroid Build Coastguard Worker *  - In Thumb: UDF #254 followed by a branch-to-self.
2073*9880d681SAndroid Build Coastguard Worker */
2074*9880d681SAndroid Build Coastguard Workerlet isBarrier = 1, isTerminator = 1 in
2075*9880d681SAndroid Build Coastguard Workerdef TRAPNaCl : AXI<(outs), (ins), MiscFrm, NoItinerary,
2076*9880d681SAndroid Build Coastguard Worker               "trap", [(trap)]>,
2077*9880d681SAndroid Build Coastguard Worker           Requires<[IsARM,UseNaClTrap]> {
2078*9880d681SAndroid Build Coastguard Worker  let Inst = 0xe7fedef0;
2079*9880d681SAndroid Build Coastguard Worker}
2080*9880d681SAndroid Build Coastguard Workerlet isBarrier = 1, isTerminator = 1 in
2081*9880d681SAndroid Build Coastguard Workerdef TRAP : AXI<(outs), (ins), MiscFrm, NoItinerary,
2082*9880d681SAndroid Build Coastguard Worker               "trap", [(trap)]>,
2083*9880d681SAndroid Build Coastguard Worker           Requires<[IsARM,DontUseNaClTrap]> {
2084*9880d681SAndroid Build Coastguard Worker  let Inst = 0xe7ffdefe;
2085*9880d681SAndroid Build Coastguard Worker}
2086*9880d681SAndroid Build Coastguard Worker
2087*9880d681SAndroid Build Coastguard Worker// Address computation and loads and stores in PIC mode.
2088*9880d681SAndroid Build Coastguard Workerlet isNotDuplicable = 1 in {
2089*9880d681SAndroid Build Coastguard Workerdef PICADD  : ARMPseudoInst<(outs GPR:$dst), (ins GPR:$a, pclabel:$cp, pred:$p),
2090*9880d681SAndroid Build Coastguard Worker                            4, IIC_iALUr,
2091*9880d681SAndroid Build Coastguard Worker                            [(set GPR:$dst, (ARMpic_add GPR:$a, imm:$cp))]>,
2092*9880d681SAndroid Build Coastguard Worker                            Sched<[WriteALU, ReadALU]>;
2093*9880d681SAndroid Build Coastguard Worker
2094*9880d681SAndroid Build Coastguard Workerlet AddedComplexity = 10 in {
2095*9880d681SAndroid Build Coastguard Workerdef PICLDR  : ARMPseudoInst<(outs GPR:$dst), (ins addrmodepc:$addr, pred:$p),
2096*9880d681SAndroid Build Coastguard Worker                            4, IIC_iLoad_r,
2097*9880d681SAndroid Build Coastguard Worker                            [(set GPR:$dst, (load addrmodepc:$addr))]>;
2098*9880d681SAndroid Build Coastguard Worker
2099*9880d681SAndroid Build Coastguard Workerdef PICLDRH : ARMPseudoInst<(outs GPR:$Rt), (ins addrmodepc:$addr, pred:$p),
2100*9880d681SAndroid Build Coastguard Worker                            4, IIC_iLoad_bh_r,
2101*9880d681SAndroid Build Coastguard Worker                            [(set GPR:$Rt, (zextloadi16 addrmodepc:$addr))]>;
2102*9880d681SAndroid Build Coastguard Worker
2103*9880d681SAndroid Build Coastguard Workerdef PICLDRB : ARMPseudoInst<(outs GPR:$Rt), (ins addrmodepc:$addr, pred:$p),
2104*9880d681SAndroid Build Coastguard Worker                            4, IIC_iLoad_bh_r,
2105*9880d681SAndroid Build Coastguard Worker                            [(set GPR:$Rt, (zextloadi8 addrmodepc:$addr))]>;
2106*9880d681SAndroid Build Coastguard Worker
2107*9880d681SAndroid Build Coastguard Workerdef PICLDRSH : ARMPseudoInst<(outs GPR:$Rt), (ins addrmodepc:$addr, pred:$p),
2108*9880d681SAndroid Build Coastguard Worker                            4, IIC_iLoad_bh_r,
2109*9880d681SAndroid Build Coastguard Worker                            [(set GPR:$Rt, (sextloadi16 addrmodepc:$addr))]>;
2110*9880d681SAndroid Build Coastguard Worker
2111*9880d681SAndroid Build Coastguard Workerdef PICLDRSB : ARMPseudoInst<(outs GPR:$Rt), (ins addrmodepc:$addr, pred:$p),
2112*9880d681SAndroid Build Coastguard Worker                            4, IIC_iLoad_bh_r,
2113*9880d681SAndroid Build Coastguard Worker                            [(set GPR:$Rt, (sextloadi8 addrmodepc:$addr))]>;
2114*9880d681SAndroid Build Coastguard Worker}
2115*9880d681SAndroid Build Coastguard Workerlet AddedComplexity = 10 in {
2116*9880d681SAndroid Build Coastguard Workerdef PICSTR  : ARMPseudoInst<(outs), (ins GPR:$src, addrmodepc:$addr, pred:$p),
2117*9880d681SAndroid Build Coastguard Worker      4, IIC_iStore_r, [(store GPR:$src, addrmodepc:$addr)]>;
2118*9880d681SAndroid Build Coastguard Worker
2119*9880d681SAndroid Build Coastguard Workerdef PICSTRH : ARMPseudoInst<(outs), (ins GPR:$src, addrmodepc:$addr, pred:$p),
2120*9880d681SAndroid Build Coastguard Worker      4, IIC_iStore_bh_r, [(truncstorei16 GPR:$src,
2121*9880d681SAndroid Build Coastguard Worker                                                   addrmodepc:$addr)]>;
2122*9880d681SAndroid Build Coastguard Worker
2123*9880d681SAndroid Build Coastguard Workerdef PICSTRB : ARMPseudoInst<(outs), (ins GPR:$src, addrmodepc:$addr, pred:$p),
2124*9880d681SAndroid Build Coastguard Worker      4, IIC_iStore_bh_r, [(truncstorei8 GPR:$src, addrmodepc:$addr)]>;
2125*9880d681SAndroid Build Coastguard Worker}
2126*9880d681SAndroid Build Coastguard Worker} // isNotDuplicable = 1
2127*9880d681SAndroid Build Coastguard Worker
2128*9880d681SAndroid Build Coastguard Worker
2129*9880d681SAndroid Build Coastguard Worker// LEApcrel - Load a pc-relative address into a register without offending the
2130*9880d681SAndroid Build Coastguard Worker// assembler.
2131*9880d681SAndroid Build Coastguard Workerlet hasSideEffects = 0, isReMaterializable = 1 in
2132*9880d681SAndroid Build Coastguard Worker// The 'adr' mnemonic encodes differently if the label is before or after
2133*9880d681SAndroid Build Coastguard Worker// the instruction. The {24-21} opcode bits are set by the fixup, as we don't
2134*9880d681SAndroid Build Coastguard Worker// know until then which form of the instruction will be used.
2135*9880d681SAndroid Build Coastguard Workerdef ADR : AI1<{0,?,?,0}, (outs GPR:$Rd), (ins adrlabel:$label),
2136*9880d681SAndroid Build Coastguard Worker                 MiscFrm, IIC_iALUi, "adr", "\t$Rd, $label", []>,
2137*9880d681SAndroid Build Coastguard Worker                 Sched<[WriteALU, ReadALU]> {
2138*9880d681SAndroid Build Coastguard Worker  bits<4> Rd;
2139*9880d681SAndroid Build Coastguard Worker  bits<14> label;
2140*9880d681SAndroid Build Coastguard Worker  let Inst{27-25} = 0b001;
2141*9880d681SAndroid Build Coastguard Worker  let Inst{24} = 0;
2142*9880d681SAndroid Build Coastguard Worker  let Inst{23-22} = label{13-12};
2143*9880d681SAndroid Build Coastguard Worker  let Inst{21} = 0;
2144*9880d681SAndroid Build Coastguard Worker  let Inst{20} = 0;
2145*9880d681SAndroid Build Coastguard Worker  let Inst{19-16} = 0b1111;
2146*9880d681SAndroid Build Coastguard Worker  let Inst{15-12} = Rd;
2147*9880d681SAndroid Build Coastguard Worker  let Inst{11-0} = label{11-0};
2148*9880d681SAndroid Build Coastguard Worker}
2149*9880d681SAndroid Build Coastguard Worker
2150*9880d681SAndroid Build Coastguard Workerlet hasSideEffects = 1 in {
2151*9880d681SAndroid Build Coastguard Workerdef LEApcrel : ARMPseudoInst<(outs GPR:$Rd), (ins i32imm:$label, pred:$p),
2152*9880d681SAndroid Build Coastguard Worker                    4, IIC_iALUi, []>, Sched<[WriteALU, ReadALU]>;
2153*9880d681SAndroid Build Coastguard Worker
2154*9880d681SAndroid Build Coastguard Workerdef LEApcrelJT : ARMPseudoInst<(outs GPR:$Rd),
2155*9880d681SAndroid Build Coastguard Worker                      (ins i32imm:$label, pred:$p),
2156*9880d681SAndroid Build Coastguard Worker                      4, IIC_iALUi, []>, Sched<[WriteALU, ReadALU]>;
2157*9880d681SAndroid Build Coastguard Worker}
2158*9880d681SAndroid Build Coastguard Worker
2159*9880d681SAndroid Build Coastguard Worker//===----------------------------------------------------------------------===//
2160*9880d681SAndroid Build Coastguard Worker//  Control Flow Instructions.
2161*9880d681SAndroid Build Coastguard Worker//
2162*9880d681SAndroid Build Coastguard Worker
2163*9880d681SAndroid Build Coastguard Workerlet isReturn = 1, isTerminator = 1, isBarrier = 1 in {
2164*9880d681SAndroid Build Coastguard Worker  // ARMV4T and above
2165*9880d681SAndroid Build Coastguard Worker  def BX_RET : AI<(outs), (ins), BrMiscFrm, IIC_Br,
2166*9880d681SAndroid Build Coastguard Worker                  "bx", "\tlr", [(ARMretflag)]>,
2167*9880d681SAndroid Build Coastguard Worker               Requires<[IsARM, HasV4T]>, Sched<[WriteBr]> {
2168*9880d681SAndroid Build Coastguard Worker    let Inst{27-0}  = 0b0001001011111111111100011110;
2169*9880d681SAndroid Build Coastguard Worker  }
2170*9880d681SAndroid Build Coastguard Worker
2171*9880d681SAndroid Build Coastguard Worker  // ARMV4 only
2172*9880d681SAndroid Build Coastguard Worker  def MOVPCLR : AI<(outs), (ins), BrMiscFrm, IIC_Br,
2173*9880d681SAndroid Build Coastguard Worker                  "mov", "\tpc, lr", [(ARMretflag)]>,
2174*9880d681SAndroid Build Coastguard Worker               Requires<[IsARM, NoV4T]>, Sched<[WriteBr]> {
2175*9880d681SAndroid Build Coastguard Worker    let Inst{27-0} = 0b0001101000001111000000001110;
2176*9880d681SAndroid Build Coastguard Worker  }
2177*9880d681SAndroid Build Coastguard Worker
2178*9880d681SAndroid Build Coastguard Worker  // Exception return: N.b. doesn't set CPSR as far as we're concerned (it sets
2179*9880d681SAndroid Build Coastguard Worker  // the user-space one).
2180*9880d681SAndroid Build Coastguard Worker  def SUBS_PC_LR : ARMPseudoInst<(outs), (ins i32imm:$offset, pred:$p),
2181*9880d681SAndroid Build Coastguard Worker                                 4, IIC_Br,
2182*9880d681SAndroid Build Coastguard Worker                                 [(ARMintretflag imm:$offset)]>;
2183*9880d681SAndroid Build Coastguard Worker}
2184*9880d681SAndroid Build Coastguard Worker
2185*9880d681SAndroid Build Coastguard Worker// Indirect branches
2186*9880d681SAndroid Build Coastguard Workerlet isBranch = 1, isTerminator = 1, isBarrier = 1, isIndirectBranch = 1 in {
2187*9880d681SAndroid Build Coastguard Worker  // ARMV4T and above
2188*9880d681SAndroid Build Coastguard Worker  def BX : AXI<(outs), (ins GPR:$dst), BrMiscFrm, IIC_Br, "bx\t$dst",
2189*9880d681SAndroid Build Coastguard Worker                  [(brind GPR:$dst)]>,
2190*9880d681SAndroid Build Coastguard Worker              Requires<[IsARM, HasV4T]>, Sched<[WriteBr]> {
2191*9880d681SAndroid Build Coastguard Worker    bits<4> dst;
2192*9880d681SAndroid Build Coastguard Worker    let Inst{31-4} = 0b1110000100101111111111110001;
2193*9880d681SAndroid Build Coastguard Worker    let Inst{3-0}  = dst;
2194*9880d681SAndroid Build Coastguard Worker  }
2195*9880d681SAndroid Build Coastguard Worker
2196*9880d681SAndroid Build Coastguard Worker  def BX_pred : AI<(outs), (ins GPR:$dst), BrMiscFrm, IIC_Br,
2197*9880d681SAndroid Build Coastguard Worker                  "bx", "\t$dst", [/* pattern left blank */]>,
2198*9880d681SAndroid Build Coastguard Worker              Requires<[IsARM, HasV4T]>, Sched<[WriteBr]> {
2199*9880d681SAndroid Build Coastguard Worker    bits<4> dst;
2200*9880d681SAndroid Build Coastguard Worker    let Inst{27-4} = 0b000100101111111111110001;
2201*9880d681SAndroid Build Coastguard Worker    let Inst{3-0}  = dst;
2202*9880d681SAndroid Build Coastguard Worker  }
2203*9880d681SAndroid Build Coastguard Worker}
2204*9880d681SAndroid Build Coastguard Worker
2205*9880d681SAndroid Build Coastguard Worker// SP is marked as a use to prevent stack-pointer assignments that appear
2206*9880d681SAndroid Build Coastguard Worker// immediately before calls from potentially appearing dead.
2207*9880d681SAndroid Build Coastguard Workerlet isCall = 1,
2208*9880d681SAndroid Build Coastguard Worker  // FIXME:  Do we really need a non-predicated version? If so, it should
2209*9880d681SAndroid Build Coastguard Worker  // at least be a pseudo instruction expanding to the predicated version
2210*9880d681SAndroid Build Coastguard Worker  // at MC lowering time.
2211*9880d681SAndroid Build Coastguard Worker  Defs = [LR], Uses = [SP] in {
2212*9880d681SAndroid Build Coastguard Worker  def BL  : ABXI<0b1011, (outs), (ins arm_bl_target:$func),
2213*9880d681SAndroid Build Coastguard Worker                IIC_Br, "bl\t$func",
2214*9880d681SAndroid Build Coastguard Worker                [(ARMcall tglobaladdr:$func)]>,
2215*9880d681SAndroid Build Coastguard Worker            Requires<[IsARM]>, Sched<[WriteBrL]> {
2216*9880d681SAndroid Build Coastguard Worker    let Inst{31-28} = 0b1110;
2217*9880d681SAndroid Build Coastguard Worker    bits<24> func;
2218*9880d681SAndroid Build Coastguard Worker    let Inst{23-0} = func;
2219*9880d681SAndroid Build Coastguard Worker    let DecoderMethod = "DecodeBranchImmInstruction";
2220*9880d681SAndroid Build Coastguard Worker  }
2221*9880d681SAndroid Build Coastguard Worker
2222*9880d681SAndroid Build Coastguard Worker  def BL_pred : ABI<0b1011, (outs), (ins arm_bl_target:$func),
2223*9880d681SAndroid Build Coastguard Worker                   IIC_Br, "bl", "\t$func",
2224*9880d681SAndroid Build Coastguard Worker                   [(ARMcall_pred tglobaladdr:$func)]>,
2225*9880d681SAndroid Build Coastguard Worker                Requires<[IsARM]>, Sched<[WriteBrL]> {
2226*9880d681SAndroid Build Coastguard Worker    bits<24> func;
2227*9880d681SAndroid Build Coastguard Worker    let Inst{23-0} = func;
2228*9880d681SAndroid Build Coastguard Worker    let DecoderMethod = "DecodeBranchImmInstruction";
2229*9880d681SAndroid Build Coastguard Worker  }
2230*9880d681SAndroid Build Coastguard Worker
2231*9880d681SAndroid Build Coastguard Worker  // ARMv5T and above
2232*9880d681SAndroid Build Coastguard Worker  def BLX : AXI<(outs), (ins GPR:$func), BrMiscFrm,
2233*9880d681SAndroid Build Coastguard Worker                IIC_Br, "blx\t$func",
2234*9880d681SAndroid Build Coastguard Worker                [(ARMcall GPR:$func)]>,
2235*9880d681SAndroid Build Coastguard Worker            Requires<[IsARM, HasV5T]>, Sched<[WriteBrL]> {
2236*9880d681SAndroid Build Coastguard Worker    bits<4> func;
2237*9880d681SAndroid Build Coastguard Worker    let Inst{31-4} = 0b1110000100101111111111110011;
2238*9880d681SAndroid Build Coastguard Worker    let Inst{3-0}  = func;
2239*9880d681SAndroid Build Coastguard Worker  }
2240*9880d681SAndroid Build Coastguard Worker
2241*9880d681SAndroid Build Coastguard Worker  def BLX_pred : AI<(outs), (ins GPR:$func), BrMiscFrm,
2242*9880d681SAndroid Build Coastguard Worker                    IIC_Br, "blx", "\t$func",
2243*9880d681SAndroid Build Coastguard Worker                    [(ARMcall_pred GPR:$func)]>,
2244*9880d681SAndroid Build Coastguard Worker                 Requires<[IsARM, HasV5T]>, Sched<[WriteBrL]> {
2245*9880d681SAndroid Build Coastguard Worker    bits<4> func;
2246*9880d681SAndroid Build Coastguard Worker    let Inst{27-4} = 0b000100101111111111110011;
2247*9880d681SAndroid Build Coastguard Worker    let Inst{3-0}  = func;
2248*9880d681SAndroid Build Coastguard Worker  }
2249*9880d681SAndroid Build Coastguard Worker
2250*9880d681SAndroid Build Coastguard Worker  // ARMv4T
2251*9880d681SAndroid Build Coastguard Worker  // Note: Restrict $func to the tGPR regclass to prevent it being in LR.
2252*9880d681SAndroid Build Coastguard Worker  def BX_CALL : ARMPseudoInst<(outs), (ins tGPR:$func),
2253*9880d681SAndroid Build Coastguard Worker                   8, IIC_Br, [(ARMcall_nolink tGPR:$func)]>,
2254*9880d681SAndroid Build Coastguard Worker                   Requires<[IsARM, HasV4T]>, Sched<[WriteBr]>;
2255*9880d681SAndroid Build Coastguard Worker
2256*9880d681SAndroid Build Coastguard Worker  // ARMv4
2257*9880d681SAndroid Build Coastguard Worker  def BMOVPCRX_CALL : ARMPseudoInst<(outs), (ins tGPR:$func),
2258*9880d681SAndroid Build Coastguard Worker                   8, IIC_Br, [(ARMcall_nolink tGPR:$func)]>,
2259*9880d681SAndroid Build Coastguard Worker                   Requires<[IsARM, NoV4T]>, Sched<[WriteBr]>;
2260*9880d681SAndroid Build Coastguard Worker
2261*9880d681SAndroid Build Coastguard Worker  // mov lr, pc; b if callee is marked noreturn to avoid confusing the
2262*9880d681SAndroid Build Coastguard Worker  // return stack predictor.
2263*9880d681SAndroid Build Coastguard Worker  def BMOVPCB_CALL : ARMPseudoInst<(outs), (ins arm_bl_target:$func),
2264*9880d681SAndroid Build Coastguard Worker                               8, IIC_Br, [(ARMcall_nolink tglobaladdr:$func)]>,
2265*9880d681SAndroid Build Coastguard Worker                      Requires<[IsARM]>, Sched<[WriteBr]>;
2266*9880d681SAndroid Build Coastguard Worker}
2267*9880d681SAndroid Build Coastguard Worker
2268*9880d681SAndroid Build Coastguard Workerlet isBranch = 1, isTerminator = 1 in {
2269*9880d681SAndroid Build Coastguard Worker  // FIXME: should be able to write a pattern for ARMBrcond, but can't use
2270*9880d681SAndroid Build Coastguard Worker  // a two-value operand where a dag node expects two operands. :(
2271*9880d681SAndroid Build Coastguard Worker  def Bcc : ABI<0b1010, (outs), (ins arm_br_target:$target),
2272*9880d681SAndroid Build Coastguard Worker               IIC_Br, "b", "\t$target",
2273*9880d681SAndroid Build Coastguard Worker               [/*(ARMbrcond bb:$target, imm:$cc, CCR:$ccr)*/]>,
2274*9880d681SAndroid Build Coastguard Worker               Sched<[WriteBr]>  {
2275*9880d681SAndroid Build Coastguard Worker    bits<24> target;
2276*9880d681SAndroid Build Coastguard Worker    let Inst{23-0} = target;
2277*9880d681SAndroid Build Coastguard Worker    let DecoderMethod = "DecodeBranchImmInstruction";
2278*9880d681SAndroid Build Coastguard Worker  }
2279*9880d681SAndroid Build Coastguard Worker
2280*9880d681SAndroid Build Coastguard Worker  let isBarrier = 1 in {
2281*9880d681SAndroid Build Coastguard Worker    // B is "predicable" since it's just a Bcc with an 'always' condition.
2282*9880d681SAndroid Build Coastguard Worker    let isPredicable = 1 in
2283*9880d681SAndroid Build Coastguard Worker    // FIXME: We shouldn't need this pseudo at all. Just using Bcc directly
2284*9880d681SAndroid Build Coastguard Worker    // should be sufficient.
2285*9880d681SAndroid Build Coastguard Worker    // FIXME: Is B really a Barrier? That doesn't seem right.
2286*9880d681SAndroid Build Coastguard Worker    def B : ARMPseudoExpand<(outs), (ins arm_br_target:$target), 4, IIC_Br,
2287*9880d681SAndroid Build Coastguard Worker                [(br bb:$target)], (Bcc arm_br_target:$target,
2288*9880d681SAndroid Build Coastguard Worker                (ops 14, zero_reg))>,
2289*9880d681SAndroid Build Coastguard Worker                Sched<[WriteBr]>;
2290*9880d681SAndroid Build Coastguard Worker
2291*9880d681SAndroid Build Coastguard Worker    let Size = 4, isNotDuplicable = 1, isIndirectBranch = 1 in {
2292*9880d681SAndroid Build Coastguard Worker    def BR_JTr : ARMPseudoInst<(outs),
2293*9880d681SAndroid Build Coastguard Worker                      (ins GPR:$target, i32imm:$jt),
2294*9880d681SAndroid Build Coastguard Worker                      0, IIC_Br,
2295*9880d681SAndroid Build Coastguard Worker                      [(ARMbrjt GPR:$target, tjumptable:$jt)]>,
2296*9880d681SAndroid Build Coastguard Worker                      Sched<[WriteBr]>;
2297*9880d681SAndroid Build Coastguard Worker    // FIXME: This shouldn't use the generic "addrmode2," but rather be split
2298*9880d681SAndroid Build Coastguard Worker    // into i12 and rs suffixed versions.
2299*9880d681SAndroid Build Coastguard Worker    def BR_JTm : ARMPseudoInst<(outs),
2300*9880d681SAndroid Build Coastguard Worker                     (ins addrmode2:$target, i32imm:$jt),
2301*9880d681SAndroid Build Coastguard Worker                     0, IIC_Br,
2302*9880d681SAndroid Build Coastguard Worker                     [(ARMbrjt (i32 (load addrmode2:$target)),
2303*9880d681SAndroid Build Coastguard Worker                               tjumptable:$jt)]>, Sched<[WriteBrTbl]>;
2304*9880d681SAndroid Build Coastguard Worker    def BR_JTadd : ARMPseudoInst<(outs),
2305*9880d681SAndroid Build Coastguard Worker                   (ins GPR:$target, GPR:$idx, i32imm:$jt),
2306*9880d681SAndroid Build Coastguard Worker                   0, IIC_Br,
2307*9880d681SAndroid Build Coastguard Worker                   [(ARMbrjt (add GPR:$target, GPR:$idx), tjumptable:$jt)]>,
2308*9880d681SAndroid Build Coastguard Worker                   Sched<[WriteBrTbl]>;
2309*9880d681SAndroid Build Coastguard Worker    } // isNotDuplicable = 1, isIndirectBranch = 1
2310*9880d681SAndroid Build Coastguard Worker  } // isBarrier = 1
2311*9880d681SAndroid Build Coastguard Worker
2312*9880d681SAndroid Build Coastguard Worker}
2313*9880d681SAndroid Build Coastguard Worker
2314*9880d681SAndroid Build Coastguard Worker// BLX (immediate)
2315*9880d681SAndroid Build Coastguard Workerdef BLXi : AXI<(outs), (ins arm_blx_target:$target), BrMiscFrm, NoItinerary,
2316*9880d681SAndroid Build Coastguard Worker               "blx\t$target", []>,
2317*9880d681SAndroid Build Coastguard Worker           Requires<[IsARM, HasV5T]>, Sched<[WriteBrL]> {
2318*9880d681SAndroid Build Coastguard Worker  let Inst{31-25} = 0b1111101;
2319*9880d681SAndroid Build Coastguard Worker  bits<25> target;
2320*9880d681SAndroid Build Coastguard Worker  let Inst{23-0} = target{24-1};
2321*9880d681SAndroid Build Coastguard Worker  let Inst{24} = target{0};
2322*9880d681SAndroid Build Coastguard Worker  let isCall = 1;
2323*9880d681SAndroid Build Coastguard Worker}
2324*9880d681SAndroid Build Coastguard Worker
2325*9880d681SAndroid Build Coastguard Worker// Branch and Exchange Jazelle
2326*9880d681SAndroid Build Coastguard Workerdef BXJ : ABI<0b0001, (outs), (ins GPR:$func), NoItinerary, "bxj", "\t$func",
2327*9880d681SAndroid Build Coastguard Worker              [/* pattern left blank */]>, Sched<[WriteBr]> {
2328*9880d681SAndroid Build Coastguard Worker  bits<4> func;
2329*9880d681SAndroid Build Coastguard Worker  let Inst{23-20} = 0b0010;
2330*9880d681SAndroid Build Coastguard Worker  let Inst{19-8} = 0xfff;
2331*9880d681SAndroid Build Coastguard Worker  let Inst{7-4} = 0b0010;
2332*9880d681SAndroid Build Coastguard Worker  let Inst{3-0} = func;
2333*9880d681SAndroid Build Coastguard Worker  let isBranch = 1;
2334*9880d681SAndroid Build Coastguard Worker}
2335*9880d681SAndroid Build Coastguard Worker
2336*9880d681SAndroid Build Coastguard Worker// Tail calls.
2337*9880d681SAndroid Build Coastguard Worker
2338*9880d681SAndroid Build Coastguard Workerlet isCall = 1, isTerminator = 1, isReturn = 1, isBarrier = 1, Uses = [SP] in {
2339*9880d681SAndroid Build Coastguard Worker  def TCRETURNdi : PseudoInst<(outs), (ins i32imm:$dst), IIC_Br, []>,
2340*9880d681SAndroid Build Coastguard Worker                   Sched<[WriteBr]>;
2341*9880d681SAndroid Build Coastguard Worker
2342*9880d681SAndroid Build Coastguard Worker  def TCRETURNri : PseudoInst<(outs), (ins tcGPR:$dst), IIC_Br, []>,
2343*9880d681SAndroid Build Coastguard Worker                   Sched<[WriteBr]>;
2344*9880d681SAndroid Build Coastguard Worker
2345*9880d681SAndroid Build Coastguard Worker  def TAILJMPd : ARMPseudoExpand<(outs), (ins arm_br_target:$dst),
2346*9880d681SAndroid Build Coastguard Worker                                 4, IIC_Br, [],
2347*9880d681SAndroid Build Coastguard Worker                                 (Bcc arm_br_target:$dst, (ops 14, zero_reg))>,
2348*9880d681SAndroid Build Coastguard Worker                                 Requires<[IsARM]>, Sched<[WriteBr]>;
2349*9880d681SAndroid Build Coastguard Worker
2350*9880d681SAndroid Build Coastguard Worker  def TAILJMPr : ARMPseudoExpand<(outs), (ins tcGPR:$dst),
2351*9880d681SAndroid Build Coastguard Worker                                 4, IIC_Br, [],
2352*9880d681SAndroid Build Coastguard Worker                                 (BX GPR:$dst)>, Sched<[WriteBr]>,
2353*9880d681SAndroid Build Coastguard Worker                                 Requires<[IsARM]>;
2354*9880d681SAndroid Build Coastguard Worker}
2355*9880d681SAndroid Build Coastguard Worker
2356*9880d681SAndroid Build Coastguard Worker// Secure Monitor Call is a system instruction.
2357*9880d681SAndroid Build Coastguard Workerdef SMC : ABI<0b0001, (outs), (ins imm0_15:$opt), NoItinerary, "smc", "\t$opt",
2358*9880d681SAndroid Build Coastguard Worker              []>, Requires<[IsARM, HasTrustZone]> {
2359*9880d681SAndroid Build Coastguard Worker  bits<4> opt;
2360*9880d681SAndroid Build Coastguard Worker  let Inst{23-4} = 0b01100000000000000111;
2361*9880d681SAndroid Build Coastguard Worker  let Inst{3-0} = opt;
2362*9880d681SAndroid Build Coastguard Worker}
2363*9880d681SAndroid Build Coastguard Workerdef : MnemonicAlias<"smi", "smc">;
2364*9880d681SAndroid Build Coastguard Worker
2365*9880d681SAndroid Build Coastguard Worker// Supervisor Call (Software Interrupt)
2366*9880d681SAndroid Build Coastguard Workerlet isCall = 1, Uses = [SP] in {
2367*9880d681SAndroid Build Coastguard Workerdef SVC : ABI<0b1111, (outs), (ins imm24b:$svc), IIC_Br, "svc", "\t$svc", []>,
2368*9880d681SAndroid Build Coastguard Worker          Sched<[WriteBr]> {
2369*9880d681SAndroid Build Coastguard Worker  bits<24> svc;
2370*9880d681SAndroid Build Coastguard Worker  let Inst{23-0} = svc;
2371*9880d681SAndroid Build Coastguard Worker}
2372*9880d681SAndroid Build Coastguard Worker}
2373*9880d681SAndroid Build Coastguard Worker
2374*9880d681SAndroid Build Coastguard Worker// Store Return State
2375*9880d681SAndroid Build Coastguard Workerclass SRSI<bit wb, string asm>
2376*9880d681SAndroid Build Coastguard Worker  : XI<(outs), (ins imm0_31:$mode), AddrModeNone, 4, IndexModeNone, BrFrm,
2377*9880d681SAndroid Build Coastguard Worker       NoItinerary, asm, "", []> {
2378*9880d681SAndroid Build Coastguard Worker  bits<5> mode;
2379*9880d681SAndroid Build Coastguard Worker  let Inst{31-28} = 0b1111;
2380*9880d681SAndroid Build Coastguard Worker  let Inst{27-25} = 0b100;
2381*9880d681SAndroid Build Coastguard Worker  let Inst{22} = 1;
2382*9880d681SAndroid Build Coastguard Worker  let Inst{21} = wb;
2383*9880d681SAndroid Build Coastguard Worker  let Inst{20} = 0;
2384*9880d681SAndroid Build Coastguard Worker  let Inst{19-16} = 0b1101;  // SP
2385*9880d681SAndroid Build Coastguard Worker  let Inst{15-5} = 0b00000101000;
2386*9880d681SAndroid Build Coastguard Worker  let Inst{4-0} = mode;
2387*9880d681SAndroid Build Coastguard Worker}
2388*9880d681SAndroid Build Coastguard Worker
2389*9880d681SAndroid Build Coastguard Workerdef SRSDA : SRSI<0, "srsda\tsp, $mode"> {
2390*9880d681SAndroid Build Coastguard Worker  let Inst{24-23} = 0;
2391*9880d681SAndroid Build Coastguard Worker}
2392*9880d681SAndroid Build Coastguard Workerdef SRSDA_UPD : SRSI<1, "srsda\tsp!, $mode"> {
2393*9880d681SAndroid Build Coastguard Worker  let Inst{24-23} = 0;
2394*9880d681SAndroid Build Coastguard Worker}
2395*9880d681SAndroid Build Coastguard Workerdef SRSDB : SRSI<0, "srsdb\tsp, $mode"> {
2396*9880d681SAndroid Build Coastguard Worker  let Inst{24-23} = 0b10;
2397*9880d681SAndroid Build Coastguard Worker}
2398*9880d681SAndroid Build Coastguard Workerdef SRSDB_UPD : SRSI<1, "srsdb\tsp!, $mode"> {
2399*9880d681SAndroid Build Coastguard Worker  let Inst{24-23} = 0b10;
2400*9880d681SAndroid Build Coastguard Worker}
2401*9880d681SAndroid Build Coastguard Workerdef SRSIA : SRSI<0, "srsia\tsp, $mode"> {
2402*9880d681SAndroid Build Coastguard Worker  let Inst{24-23} = 0b01;
2403*9880d681SAndroid Build Coastguard Worker}
2404*9880d681SAndroid Build Coastguard Workerdef SRSIA_UPD : SRSI<1, "srsia\tsp!, $mode"> {
2405*9880d681SAndroid Build Coastguard Worker  let Inst{24-23} = 0b01;
2406*9880d681SAndroid Build Coastguard Worker}
2407*9880d681SAndroid Build Coastguard Workerdef SRSIB : SRSI<0, "srsib\tsp, $mode"> {
2408*9880d681SAndroid Build Coastguard Worker  let Inst{24-23} = 0b11;
2409*9880d681SAndroid Build Coastguard Worker}
2410*9880d681SAndroid Build Coastguard Workerdef SRSIB_UPD : SRSI<1, "srsib\tsp!, $mode"> {
2411*9880d681SAndroid Build Coastguard Worker  let Inst{24-23} = 0b11;
2412*9880d681SAndroid Build Coastguard Worker}
2413*9880d681SAndroid Build Coastguard Worker
2414*9880d681SAndroid Build Coastguard Workerdef : ARMInstAlias<"srsda $mode", (SRSDA imm0_31:$mode)>;
2415*9880d681SAndroid Build Coastguard Workerdef : ARMInstAlias<"srsda $mode!", (SRSDA_UPD imm0_31:$mode)>;
2416*9880d681SAndroid Build Coastguard Worker
2417*9880d681SAndroid Build Coastguard Workerdef : ARMInstAlias<"srsdb $mode", (SRSDB imm0_31:$mode)>;
2418*9880d681SAndroid Build Coastguard Workerdef : ARMInstAlias<"srsdb $mode!", (SRSDB_UPD imm0_31:$mode)>;
2419*9880d681SAndroid Build Coastguard Worker
2420*9880d681SAndroid Build Coastguard Workerdef : ARMInstAlias<"srsia $mode", (SRSIA imm0_31:$mode)>;
2421*9880d681SAndroid Build Coastguard Workerdef : ARMInstAlias<"srsia $mode!", (SRSIA_UPD imm0_31:$mode)>;
2422*9880d681SAndroid Build Coastguard Worker
2423*9880d681SAndroid Build Coastguard Workerdef : ARMInstAlias<"srsib $mode", (SRSIB imm0_31:$mode)>;
2424*9880d681SAndroid Build Coastguard Workerdef : ARMInstAlias<"srsib $mode!", (SRSIB_UPD imm0_31:$mode)>;
2425*9880d681SAndroid Build Coastguard Worker
2426*9880d681SAndroid Build Coastguard Worker// Return From Exception
2427*9880d681SAndroid Build Coastguard Workerclass RFEI<bit wb, string asm>
2428*9880d681SAndroid Build Coastguard Worker  : XI<(outs), (ins GPR:$Rn), AddrModeNone, 4, IndexModeNone, BrFrm,
2429*9880d681SAndroid Build Coastguard Worker       NoItinerary, asm, "", []> {
2430*9880d681SAndroid Build Coastguard Worker  bits<4> Rn;
2431*9880d681SAndroid Build Coastguard Worker  let Inst{31-28} = 0b1111;
2432*9880d681SAndroid Build Coastguard Worker  let Inst{27-25} = 0b100;
2433*9880d681SAndroid Build Coastguard Worker  let Inst{22} = 0;
2434*9880d681SAndroid Build Coastguard Worker  let Inst{21} = wb;
2435*9880d681SAndroid Build Coastguard Worker  let Inst{20} = 1;
2436*9880d681SAndroid Build Coastguard Worker  let Inst{19-16} = Rn;
2437*9880d681SAndroid Build Coastguard Worker  let Inst{15-0} = 0xa00;
2438*9880d681SAndroid Build Coastguard Worker}
2439*9880d681SAndroid Build Coastguard Worker
2440*9880d681SAndroid Build Coastguard Workerdef RFEDA : RFEI<0, "rfeda\t$Rn"> {
2441*9880d681SAndroid Build Coastguard Worker  let Inst{24-23} = 0;
2442*9880d681SAndroid Build Coastguard Worker}
2443*9880d681SAndroid Build Coastguard Workerdef RFEDA_UPD : RFEI<1, "rfeda\t$Rn!"> {
2444*9880d681SAndroid Build Coastguard Worker  let Inst{24-23} = 0;
2445*9880d681SAndroid Build Coastguard Worker}
2446*9880d681SAndroid Build Coastguard Workerdef RFEDB : RFEI<0, "rfedb\t$Rn"> {
2447*9880d681SAndroid Build Coastguard Worker  let Inst{24-23} = 0b10;
2448*9880d681SAndroid Build Coastguard Worker}
2449*9880d681SAndroid Build Coastguard Workerdef RFEDB_UPD : RFEI<1, "rfedb\t$Rn!"> {
2450*9880d681SAndroid Build Coastguard Worker  let Inst{24-23} = 0b10;
2451*9880d681SAndroid Build Coastguard Worker}
2452*9880d681SAndroid Build Coastguard Workerdef RFEIA : RFEI<0, "rfeia\t$Rn"> {
2453*9880d681SAndroid Build Coastguard Worker  let Inst{24-23} = 0b01;
2454*9880d681SAndroid Build Coastguard Worker}
2455*9880d681SAndroid Build Coastguard Workerdef RFEIA_UPD : RFEI<1, "rfeia\t$Rn!"> {
2456*9880d681SAndroid Build Coastguard Worker  let Inst{24-23} = 0b01;
2457*9880d681SAndroid Build Coastguard Worker}
2458*9880d681SAndroid Build Coastguard Workerdef RFEIB : RFEI<0, "rfeib\t$Rn"> {
2459*9880d681SAndroid Build Coastguard Worker  let Inst{24-23} = 0b11;
2460*9880d681SAndroid Build Coastguard Worker}
2461*9880d681SAndroid Build Coastguard Workerdef RFEIB_UPD : RFEI<1, "rfeib\t$Rn!"> {
2462*9880d681SAndroid Build Coastguard Worker  let Inst{24-23} = 0b11;
2463*9880d681SAndroid Build Coastguard Worker}
2464*9880d681SAndroid Build Coastguard Worker
2465*9880d681SAndroid Build Coastguard Worker// Hypervisor Call is a system instruction
2466*9880d681SAndroid Build Coastguard Workerlet isCall = 1 in {
2467*9880d681SAndroid Build Coastguard Workerdef HVC : AInoP< (outs), (ins imm0_65535:$imm), BrFrm, NoItinerary,
2468*9880d681SAndroid Build Coastguard Worker                "hvc", "\t$imm", []>,
2469*9880d681SAndroid Build Coastguard Worker          Requires<[IsARM, HasVirtualization]> {
2470*9880d681SAndroid Build Coastguard Worker  bits<16> imm;
2471*9880d681SAndroid Build Coastguard Worker
2472*9880d681SAndroid Build Coastguard Worker  // Even though HVC isn't predicable, it's encoding includes a condition field.
2473*9880d681SAndroid Build Coastguard Worker  // The instruction is undefined if the condition field is 0xf otherwise it is
2474*9880d681SAndroid Build Coastguard Worker  // unpredictable if it isn't condition AL (0xe).
2475*9880d681SAndroid Build Coastguard Worker  let Inst{31-28} = 0b1110;
2476*9880d681SAndroid Build Coastguard Worker  let Unpredictable{31-28} = 0b1111;
2477*9880d681SAndroid Build Coastguard Worker  let Inst{27-24} = 0b0001;
2478*9880d681SAndroid Build Coastguard Worker  let Inst{23-20} = 0b0100;
2479*9880d681SAndroid Build Coastguard Worker  let Inst{19-8} = imm{15-4};
2480*9880d681SAndroid Build Coastguard Worker  let Inst{7-4} = 0b0111;
2481*9880d681SAndroid Build Coastguard Worker  let Inst{3-0} = imm{3-0};
2482*9880d681SAndroid Build Coastguard Worker}
2483*9880d681SAndroid Build Coastguard Worker}
2484*9880d681SAndroid Build Coastguard Worker
2485*9880d681SAndroid Build Coastguard Worker// Return from exception in Hypervisor mode.
2486*9880d681SAndroid Build Coastguard Workerlet isReturn = 1, isBarrier = 1, isTerminator = 1, Defs = [PC] in
2487*9880d681SAndroid Build Coastguard Workerdef ERET : ABI<0b0001, (outs), (ins), NoItinerary, "eret", "", []>,
2488*9880d681SAndroid Build Coastguard Worker    Requires<[IsARM, HasVirtualization]> {
2489*9880d681SAndroid Build Coastguard Worker    let Inst{23-0} = 0b011000000000000001101110;
2490*9880d681SAndroid Build Coastguard Worker}
2491*9880d681SAndroid Build Coastguard Worker
2492*9880d681SAndroid Build Coastguard Worker//===----------------------------------------------------------------------===//
2493*9880d681SAndroid Build Coastguard Worker//  Load / Store Instructions.
2494*9880d681SAndroid Build Coastguard Worker//
2495*9880d681SAndroid Build Coastguard Worker
2496*9880d681SAndroid Build Coastguard Worker// Load
2497*9880d681SAndroid Build Coastguard Worker
2498*9880d681SAndroid Build Coastguard Worker
2499*9880d681SAndroid Build Coastguard Workerdefm LDR  : AI_ldr1<0, "ldr", IIC_iLoad_r, IIC_iLoad_si, load>;
2500*9880d681SAndroid Build Coastguard Workerdefm LDRB : AI_ldr1nopc<1, "ldrb", IIC_iLoad_bh_r, IIC_iLoad_bh_si,
2501*9880d681SAndroid Build Coastguard Worker                        zextloadi8>;
2502*9880d681SAndroid Build Coastguard Workerdefm STR  : AI_str1<0, "str", IIC_iStore_r, IIC_iStore_si, store>;
2503*9880d681SAndroid Build Coastguard Workerdefm STRB : AI_str1nopc<1, "strb", IIC_iStore_bh_r, IIC_iStore_bh_si,
2504*9880d681SAndroid Build Coastguard Worker                        truncstorei8>;
2505*9880d681SAndroid Build Coastguard Worker
2506*9880d681SAndroid Build Coastguard Worker// Special LDR for loads from non-pc-relative constpools.
2507*9880d681SAndroid Build Coastguard Workerlet canFoldAsLoad = 1, mayLoad = 1, hasSideEffects = 0,
2508*9880d681SAndroid Build Coastguard Worker    isReMaterializable = 1, isCodeGenOnly = 1 in
2509*9880d681SAndroid Build Coastguard Workerdef LDRcp : AI2ldst<0b010, 1, 0, (outs GPR:$Rt), (ins addrmode_imm12:$addr),
2510*9880d681SAndroid Build Coastguard Worker                 AddrMode_i12, LdFrm, IIC_iLoad_r, "ldr", "\t$Rt, $addr",
2511*9880d681SAndroid Build Coastguard Worker                 []> {
2512*9880d681SAndroid Build Coastguard Worker  bits<4> Rt;
2513*9880d681SAndroid Build Coastguard Worker  bits<17> addr;
2514*9880d681SAndroid Build Coastguard Worker  let Inst{23}    = addr{12};     // U (add = ('U' == 1))
2515*9880d681SAndroid Build Coastguard Worker  let Inst{19-16} = 0b1111;
2516*9880d681SAndroid Build Coastguard Worker  let Inst{15-12} = Rt;
2517*9880d681SAndroid Build Coastguard Worker  let Inst{11-0}  = addr{11-0};   // imm12
2518*9880d681SAndroid Build Coastguard Worker}
2519*9880d681SAndroid Build Coastguard Worker
2520*9880d681SAndroid Build Coastguard Worker// Loads with zero extension
2521*9880d681SAndroid Build Coastguard Workerdef LDRH  : AI3ld<0b1011, 1, (outs GPR:$Rt), (ins addrmode3:$addr), LdMiscFrm,
2522*9880d681SAndroid Build Coastguard Worker                  IIC_iLoad_bh_r, "ldrh", "\t$Rt, $addr",
2523*9880d681SAndroid Build Coastguard Worker                  [(set GPR:$Rt, (zextloadi16 addrmode3:$addr))]>;
2524*9880d681SAndroid Build Coastguard Worker
2525*9880d681SAndroid Build Coastguard Worker// Loads with sign extension
2526*9880d681SAndroid Build Coastguard Workerdef LDRSH : AI3ld<0b1111, 1, (outs GPR:$Rt), (ins addrmode3:$addr), LdMiscFrm,
2527*9880d681SAndroid Build Coastguard Worker                   IIC_iLoad_bh_r, "ldrsh", "\t$Rt, $addr",
2528*9880d681SAndroid Build Coastguard Worker                   [(set GPR:$Rt, (sextloadi16 addrmode3:$addr))]>;
2529*9880d681SAndroid Build Coastguard Worker
2530*9880d681SAndroid Build Coastguard Workerdef LDRSB : AI3ld<0b1101, 1, (outs GPR:$Rt), (ins addrmode3:$addr), LdMiscFrm,
2531*9880d681SAndroid Build Coastguard Worker                   IIC_iLoad_bh_r, "ldrsb", "\t$Rt, $addr",
2532*9880d681SAndroid Build Coastguard Worker                   [(set GPR:$Rt, (sextloadi8 addrmode3:$addr))]>;
2533*9880d681SAndroid Build Coastguard Worker
2534*9880d681SAndroid Build Coastguard Workerlet mayLoad = 1, hasSideEffects = 0, hasExtraDefRegAllocReq = 1 in {
2535*9880d681SAndroid Build Coastguard Worker  // Load doubleword
2536*9880d681SAndroid Build Coastguard Worker  def LDRD : AI3ld<0b1101, 0, (outs GPR:$Rt, GPR:$Rt2), (ins addrmode3:$addr),
2537*9880d681SAndroid Build Coastguard Worker                   LdMiscFrm, IIC_iLoad_d_r, "ldrd", "\t$Rt, $Rt2, $addr", []>,
2538*9880d681SAndroid Build Coastguard Worker             Requires<[IsARM, HasV5TE]>;
2539*9880d681SAndroid Build Coastguard Worker}
2540*9880d681SAndroid Build Coastguard Worker
2541*9880d681SAndroid Build Coastguard Workerdef LDA : AIldracq<0b00, (outs GPR:$Rt), (ins addr_offset_none:$addr),
2542*9880d681SAndroid Build Coastguard Worker                    NoItinerary, "lda", "\t$Rt, $addr", []>;
2543*9880d681SAndroid Build Coastguard Workerdef LDAB : AIldracq<0b10, (outs GPR:$Rt), (ins addr_offset_none:$addr),
2544*9880d681SAndroid Build Coastguard Worker                    NoItinerary, "ldab", "\t$Rt, $addr", []>;
2545*9880d681SAndroid Build Coastguard Workerdef LDAH : AIldracq<0b11, (outs GPR:$Rt), (ins addr_offset_none:$addr),
2546*9880d681SAndroid Build Coastguard Worker                    NoItinerary, "ldah", "\t$Rt, $addr", []>;
2547*9880d681SAndroid Build Coastguard Worker
2548*9880d681SAndroid Build Coastguard Worker// Indexed loads
2549*9880d681SAndroid Build Coastguard Workermulticlass AI2_ldridx<bit isByte, string opc,
2550*9880d681SAndroid Build Coastguard Worker                      InstrItinClass iii, InstrItinClass iir> {
2551*9880d681SAndroid Build Coastguard Worker  def _PRE_IMM  : AI2ldstidx<1, isByte, 1, (outs GPR:$Rt, GPR:$Rn_wb),
2552*9880d681SAndroid Build Coastguard Worker                      (ins addrmode_imm12_pre:$addr), IndexModePre, LdFrm, iii,
2553*9880d681SAndroid Build Coastguard Worker                      opc, "\t$Rt, $addr!", "$addr.base = $Rn_wb", []> {
2554*9880d681SAndroid Build Coastguard Worker    bits<17> addr;
2555*9880d681SAndroid Build Coastguard Worker    let Inst{25} = 0;
2556*9880d681SAndroid Build Coastguard Worker    let Inst{23} = addr{12};
2557*9880d681SAndroid Build Coastguard Worker    let Inst{19-16} = addr{16-13};
2558*9880d681SAndroid Build Coastguard Worker    let Inst{11-0} = addr{11-0};
2559*9880d681SAndroid Build Coastguard Worker    let DecoderMethod = "DecodeLDRPreImm";
2560*9880d681SAndroid Build Coastguard Worker  }
2561*9880d681SAndroid Build Coastguard Worker
2562*9880d681SAndroid Build Coastguard Worker  def _PRE_REG  : AI2ldstidx<1, isByte, 1, (outs GPR:$Rt, GPR:$Rn_wb),
2563*9880d681SAndroid Build Coastguard Worker                      (ins ldst_so_reg:$addr), IndexModePre, LdFrm, iir,
2564*9880d681SAndroid Build Coastguard Worker                      opc, "\t$Rt, $addr!", "$addr.base = $Rn_wb", []> {
2565*9880d681SAndroid Build Coastguard Worker    bits<17> addr;
2566*9880d681SAndroid Build Coastguard Worker    let Inst{25} = 1;
2567*9880d681SAndroid Build Coastguard Worker    let Inst{23} = addr{12};
2568*9880d681SAndroid Build Coastguard Worker    let Inst{19-16} = addr{16-13};
2569*9880d681SAndroid Build Coastguard Worker    let Inst{11-0} = addr{11-0};
2570*9880d681SAndroid Build Coastguard Worker    let Inst{4} = 0;
2571*9880d681SAndroid Build Coastguard Worker    let DecoderMethod = "DecodeLDRPreReg";
2572*9880d681SAndroid Build Coastguard Worker  }
2573*9880d681SAndroid Build Coastguard Worker
2574*9880d681SAndroid Build Coastguard Worker  def _POST_REG : AI2ldstidx<1, isByte, 0, (outs GPR:$Rt, GPR:$Rn_wb),
2575*9880d681SAndroid Build Coastguard Worker                       (ins addr_offset_none:$addr, am2offset_reg:$offset),
2576*9880d681SAndroid Build Coastguard Worker                       IndexModePost, LdFrm, iir,
2577*9880d681SAndroid Build Coastguard Worker                       opc, "\t$Rt, $addr, $offset",
2578*9880d681SAndroid Build Coastguard Worker                       "$addr.base = $Rn_wb", []> {
2579*9880d681SAndroid Build Coastguard Worker     // {12}     isAdd
2580*9880d681SAndroid Build Coastguard Worker     // {11-0}   imm12/Rm
2581*9880d681SAndroid Build Coastguard Worker     bits<14> offset;
2582*9880d681SAndroid Build Coastguard Worker     bits<4> addr;
2583*9880d681SAndroid Build Coastguard Worker     let Inst{25} = 1;
2584*9880d681SAndroid Build Coastguard Worker     let Inst{23} = offset{12};
2585*9880d681SAndroid Build Coastguard Worker     let Inst{19-16} = addr;
2586*9880d681SAndroid Build Coastguard Worker     let Inst{11-0} = offset{11-0};
2587*9880d681SAndroid Build Coastguard Worker     let Inst{4} = 0;
2588*9880d681SAndroid Build Coastguard Worker
2589*9880d681SAndroid Build Coastguard Worker    let DecoderMethod = "DecodeAddrMode2IdxInstruction";
2590*9880d681SAndroid Build Coastguard Worker   }
2591*9880d681SAndroid Build Coastguard Worker
2592*9880d681SAndroid Build Coastguard Worker   def _POST_IMM : AI2ldstidx<1, isByte, 0, (outs GPR:$Rt, GPR:$Rn_wb),
2593*9880d681SAndroid Build Coastguard Worker                       (ins addr_offset_none:$addr, am2offset_imm:$offset),
2594*9880d681SAndroid Build Coastguard Worker                      IndexModePost, LdFrm, iii,
2595*9880d681SAndroid Build Coastguard Worker                      opc, "\t$Rt, $addr, $offset",
2596*9880d681SAndroid Build Coastguard Worker                      "$addr.base = $Rn_wb", []> {
2597*9880d681SAndroid Build Coastguard Worker    // {12}     isAdd
2598*9880d681SAndroid Build Coastguard Worker    // {11-0}   imm12/Rm
2599*9880d681SAndroid Build Coastguard Worker    bits<14> offset;
2600*9880d681SAndroid Build Coastguard Worker    bits<4> addr;
2601*9880d681SAndroid Build Coastguard Worker    let Inst{25} = 0;
2602*9880d681SAndroid Build Coastguard Worker    let Inst{23} = offset{12};
2603*9880d681SAndroid Build Coastguard Worker    let Inst{19-16} = addr;
2604*9880d681SAndroid Build Coastguard Worker    let Inst{11-0} = offset{11-0};
2605*9880d681SAndroid Build Coastguard Worker
2606*9880d681SAndroid Build Coastguard Worker    let DecoderMethod = "DecodeAddrMode2IdxInstruction";
2607*9880d681SAndroid Build Coastguard Worker  }
2608*9880d681SAndroid Build Coastguard Worker
2609*9880d681SAndroid Build Coastguard Worker}
2610*9880d681SAndroid Build Coastguard Worker
2611*9880d681SAndroid Build Coastguard Workerlet mayLoad = 1, hasSideEffects = 0 in {
2612*9880d681SAndroid Build Coastguard Worker// FIXME: for LDR_PRE_REG etc. the itineray should be either IIC_iLoad_ru or
2613*9880d681SAndroid Build Coastguard Worker// IIC_iLoad_siu depending on whether it the offset register is shifted.
2614*9880d681SAndroid Build Coastguard Workerdefm LDR  : AI2_ldridx<0, "ldr", IIC_iLoad_iu, IIC_iLoad_ru>;
2615*9880d681SAndroid Build Coastguard Workerdefm LDRB : AI2_ldridx<1, "ldrb", IIC_iLoad_bh_iu, IIC_iLoad_bh_ru>;
2616*9880d681SAndroid Build Coastguard Worker}
2617*9880d681SAndroid Build Coastguard Worker
2618*9880d681SAndroid Build Coastguard Workermulticlass AI3_ldridx<bits<4> op, string opc, InstrItinClass itin> {
2619*9880d681SAndroid Build Coastguard Worker  def _PRE  : AI3ldstidx<op, 1, 1, (outs GPR:$Rt, GPR:$Rn_wb),
2620*9880d681SAndroid Build Coastguard Worker                        (ins addrmode3_pre:$addr), IndexModePre,
2621*9880d681SAndroid Build Coastguard Worker                        LdMiscFrm, itin,
2622*9880d681SAndroid Build Coastguard Worker                        opc, "\t$Rt, $addr!", "$addr.base = $Rn_wb", []> {
2623*9880d681SAndroid Build Coastguard Worker    bits<14> addr;
2624*9880d681SAndroid Build Coastguard Worker    let Inst{23}    = addr{8};      // U bit
2625*9880d681SAndroid Build Coastguard Worker    let Inst{22}    = addr{13};     // 1 == imm8, 0 == Rm
2626*9880d681SAndroid Build Coastguard Worker    let Inst{19-16} = addr{12-9};   // Rn
2627*9880d681SAndroid Build Coastguard Worker    let Inst{11-8}  = addr{7-4};    // imm7_4/zero
2628*9880d681SAndroid Build Coastguard Worker    let Inst{3-0}   = addr{3-0};    // imm3_0/Rm
2629*9880d681SAndroid Build Coastguard Worker    let DecoderMethod = "DecodeAddrMode3Instruction";
2630*9880d681SAndroid Build Coastguard Worker  }
2631*9880d681SAndroid Build Coastguard Worker  def _POST : AI3ldstidx<op, 1, 0, (outs GPR:$Rt, GPR:$Rn_wb),
2632*9880d681SAndroid Build Coastguard Worker                        (ins addr_offset_none:$addr, am3offset:$offset),
2633*9880d681SAndroid Build Coastguard Worker                        IndexModePost, LdMiscFrm, itin,
2634*9880d681SAndroid Build Coastguard Worker                        opc, "\t$Rt, $addr, $offset", "$addr.base = $Rn_wb",
2635*9880d681SAndroid Build Coastguard Worker                        []> {
2636*9880d681SAndroid Build Coastguard Worker    bits<10> offset;
2637*9880d681SAndroid Build Coastguard Worker    bits<4> addr;
2638*9880d681SAndroid Build Coastguard Worker    let Inst{23}    = offset{8};      // U bit
2639*9880d681SAndroid Build Coastguard Worker    let Inst{22}    = offset{9};      // 1 == imm8, 0 == Rm
2640*9880d681SAndroid Build Coastguard Worker    let Inst{19-16} = addr;
2641*9880d681SAndroid Build Coastguard Worker    let Inst{11-8}  = offset{7-4};    // imm7_4/zero
2642*9880d681SAndroid Build Coastguard Worker    let Inst{3-0}   = offset{3-0};    // imm3_0/Rm
2643*9880d681SAndroid Build Coastguard Worker    let DecoderMethod = "DecodeAddrMode3Instruction";
2644*9880d681SAndroid Build Coastguard Worker  }
2645*9880d681SAndroid Build Coastguard Worker}
2646*9880d681SAndroid Build Coastguard Worker
2647*9880d681SAndroid Build Coastguard Workerlet mayLoad = 1, hasSideEffects = 0 in {
2648*9880d681SAndroid Build Coastguard Workerdefm LDRH  : AI3_ldridx<0b1011, "ldrh", IIC_iLoad_bh_ru>;
2649*9880d681SAndroid Build Coastguard Workerdefm LDRSH : AI3_ldridx<0b1111, "ldrsh", IIC_iLoad_bh_ru>;
2650*9880d681SAndroid Build Coastguard Workerdefm LDRSB : AI3_ldridx<0b1101, "ldrsb", IIC_iLoad_bh_ru>;
2651*9880d681SAndroid Build Coastguard Workerlet hasExtraDefRegAllocReq = 1 in {
2652*9880d681SAndroid Build Coastguard Workerdef LDRD_PRE : AI3ldstidx<0b1101, 0, 1, (outs GPR:$Rt, GPR:$Rt2, GPR:$Rn_wb),
2653*9880d681SAndroid Build Coastguard Worker                          (ins addrmode3_pre:$addr), IndexModePre,
2654*9880d681SAndroid Build Coastguard Worker                          LdMiscFrm, IIC_iLoad_d_ru,
2655*9880d681SAndroid Build Coastguard Worker                          "ldrd", "\t$Rt, $Rt2, $addr!",
2656*9880d681SAndroid Build Coastguard Worker                          "$addr.base = $Rn_wb", []> {
2657*9880d681SAndroid Build Coastguard Worker  bits<14> addr;
2658*9880d681SAndroid Build Coastguard Worker  let Inst{23}    = addr{8};      // U bit
2659*9880d681SAndroid Build Coastguard Worker  let Inst{22}    = addr{13};     // 1 == imm8, 0 == Rm
2660*9880d681SAndroid Build Coastguard Worker  let Inst{19-16} = addr{12-9};   // Rn
2661*9880d681SAndroid Build Coastguard Worker  let Inst{11-8}  = addr{7-4};    // imm7_4/zero
2662*9880d681SAndroid Build Coastguard Worker  let Inst{3-0}   = addr{3-0};    // imm3_0/Rm
2663*9880d681SAndroid Build Coastguard Worker  let DecoderMethod = "DecodeAddrMode3Instruction";
2664*9880d681SAndroid Build Coastguard Worker}
2665*9880d681SAndroid Build Coastguard Workerdef LDRD_POST: AI3ldstidx<0b1101, 0, 0, (outs GPR:$Rt, GPR:$Rt2, GPR:$Rn_wb),
2666*9880d681SAndroid Build Coastguard Worker                          (ins addr_offset_none:$addr, am3offset:$offset),
2667*9880d681SAndroid Build Coastguard Worker                          IndexModePost, LdMiscFrm, IIC_iLoad_d_ru,
2668*9880d681SAndroid Build Coastguard Worker                          "ldrd", "\t$Rt, $Rt2, $addr, $offset",
2669*9880d681SAndroid Build Coastguard Worker                          "$addr.base = $Rn_wb", []> {
2670*9880d681SAndroid Build Coastguard Worker  bits<10> offset;
2671*9880d681SAndroid Build Coastguard Worker  bits<4> addr;
2672*9880d681SAndroid Build Coastguard Worker  let Inst{23}    = offset{8};      // U bit
2673*9880d681SAndroid Build Coastguard Worker  let Inst{22}    = offset{9};      // 1 == imm8, 0 == Rm
2674*9880d681SAndroid Build Coastguard Worker  let Inst{19-16} = addr;
2675*9880d681SAndroid Build Coastguard Worker  let Inst{11-8}  = offset{7-4};    // imm7_4/zero
2676*9880d681SAndroid Build Coastguard Worker  let Inst{3-0}   = offset{3-0};    // imm3_0/Rm
2677*9880d681SAndroid Build Coastguard Worker  let DecoderMethod = "DecodeAddrMode3Instruction";
2678*9880d681SAndroid Build Coastguard Worker}
2679*9880d681SAndroid Build Coastguard Worker} // hasExtraDefRegAllocReq = 1
2680*9880d681SAndroid Build Coastguard Worker} // mayLoad = 1, hasSideEffects = 0
2681*9880d681SAndroid Build Coastguard Worker
2682*9880d681SAndroid Build Coastguard Worker// LDRT, LDRBT, LDRSBT, LDRHT, LDRSHT.
2683*9880d681SAndroid Build Coastguard Workerlet mayLoad = 1, hasSideEffects = 0 in {
2684*9880d681SAndroid Build Coastguard Workerdef LDRT_POST_REG : AI2ldstidx<1, 0, 0, (outs GPR:$Rt, GPR:$Rn_wb),
2685*9880d681SAndroid Build Coastguard Worker                    (ins addr_offset_none:$addr, am2offset_reg:$offset),
2686*9880d681SAndroid Build Coastguard Worker                    IndexModePost, LdFrm, IIC_iLoad_ru,
2687*9880d681SAndroid Build Coastguard Worker                    "ldrt", "\t$Rt, $addr, $offset",
2688*9880d681SAndroid Build Coastguard Worker                    "$addr.base = $Rn_wb", []> {
2689*9880d681SAndroid Build Coastguard Worker  // {12}     isAdd
2690*9880d681SAndroid Build Coastguard Worker  // {11-0}   imm12/Rm
2691*9880d681SAndroid Build Coastguard Worker  bits<14> offset;
2692*9880d681SAndroid Build Coastguard Worker  bits<4> addr;
2693*9880d681SAndroid Build Coastguard Worker  let Inst{25} = 1;
2694*9880d681SAndroid Build Coastguard Worker  let Inst{23} = offset{12};
2695*9880d681SAndroid Build Coastguard Worker  let Inst{21} = 1; // overwrite
2696*9880d681SAndroid Build Coastguard Worker  let Inst{19-16} = addr;
2697*9880d681SAndroid Build Coastguard Worker  let Inst{11-5} = offset{11-5};
2698*9880d681SAndroid Build Coastguard Worker  let Inst{4} = 0;
2699*9880d681SAndroid Build Coastguard Worker  let Inst{3-0} = offset{3-0};
2700*9880d681SAndroid Build Coastguard Worker  let DecoderMethod = "DecodeAddrMode2IdxInstruction";
2701*9880d681SAndroid Build Coastguard Worker}
2702*9880d681SAndroid Build Coastguard Worker
2703*9880d681SAndroid Build Coastguard Workerdef LDRT_POST_IMM
2704*9880d681SAndroid Build Coastguard Worker  : AI2ldstidx<1, 0, 0, (outs GPR:$Rt, GPR:$Rn_wb),
2705*9880d681SAndroid Build Coastguard Worker               (ins addr_offset_none:$addr, am2offset_imm:$offset),
2706*9880d681SAndroid Build Coastguard Worker               IndexModePost, LdFrm, IIC_iLoad_ru,
2707*9880d681SAndroid Build Coastguard Worker               "ldrt", "\t$Rt, $addr, $offset", "$addr.base = $Rn_wb", []> {
2708*9880d681SAndroid Build Coastguard Worker  // {12}     isAdd
2709*9880d681SAndroid Build Coastguard Worker  // {11-0}   imm12/Rm
2710*9880d681SAndroid Build Coastguard Worker  bits<14> offset;
2711*9880d681SAndroid Build Coastguard Worker  bits<4> addr;
2712*9880d681SAndroid Build Coastguard Worker  let Inst{25} = 0;
2713*9880d681SAndroid Build Coastguard Worker  let Inst{23} = offset{12};
2714*9880d681SAndroid Build Coastguard Worker  let Inst{21} = 1; // overwrite
2715*9880d681SAndroid Build Coastguard Worker  let Inst{19-16} = addr;
2716*9880d681SAndroid Build Coastguard Worker  let Inst{11-0} = offset{11-0};
2717*9880d681SAndroid Build Coastguard Worker  let DecoderMethod = "DecodeAddrMode2IdxInstruction";
2718*9880d681SAndroid Build Coastguard Worker}
2719*9880d681SAndroid Build Coastguard Worker
2720*9880d681SAndroid Build Coastguard Workerdef LDRBT_POST_REG : AI2ldstidx<1, 1, 0, (outs GPR:$Rt, GPR:$Rn_wb),
2721*9880d681SAndroid Build Coastguard Worker                     (ins addr_offset_none:$addr, am2offset_reg:$offset),
2722*9880d681SAndroid Build Coastguard Worker                     IndexModePost, LdFrm, IIC_iLoad_bh_ru,
2723*9880d681SAndroid Build Coastguard Worker                     "ldrbt", "\t$Rt, $addr, $offset",
2724*9880d681SAndroid Build Coastguard Worker                     "$addr.base = $Rn_wb", []> {
2725*9880d681SAndroid Build Coastguard Worker  // {12}     isAdd
2726*9880d681SAndroid Build Coastguard Worker  // {11-0}   imm12/Rm
2727*9880d681SAndroid Build Coastguard Worker  bits<14> offset;
2728*9880d681SAndroid Build Coastguard Worker  bits<4> addr;
2729*9880d681SAndroid Build Coastguard Worker  let Inst{25} = 1;
2730*9880d681SAndroid Build Coastguard Worker  let Inst{23} = offset{12};
2731*9880d681SAndroid Build Coastguard Worker  let Inst{21} = 1; // overwrite
2732*9880d681SAndroid Build Coastguard Worker  let Inst{19-16} = addr;
2733*9880d681SAndroid Build Coastguard Worker  let Inst{11-5} = offset{11-5};
2734*9880d681SAndroid Build Coastguard Worker  let Inst{4} = 0;
2735*9880d681SAndroid Build Coastguard Worker  let Inst{3-0} = offset{3-0};
2736*9880d681SAndroid Build Coastguard Worker  let DecoderMethod = "DecodeAddrMode2IdxInstruction";
2737*9880d681SAndroid Build Coastguard Worker}
2738*9880d681SAndroid Build Coastguard Worker
2739*9880d681SAndroid Build Coastguard Workerdef LDRBT_POST_IMM
2740*9880d681SAndroid Build Coastguard Worker  : AI2ldstidx<1, 1, 0, (outs GPR:$Rt, GPR:$Rn_wb),
2741*9880d681SAndroid Build Coastguard Worker               (ins addr_offset_none:$addr, am2offset_imm:$offset),
2742*9880d681SAndroid Build Coastguard Worker               IndexModePost, LdFrm, IIC_iLoad_bh_ru,
2743*9880d681SAndroid Build Coastguard Worker               "ldrbt", "\t$Rt, $addr, $offset", "$addr.base = $Rn_wb", []> {
2744*9880d681SAndroid Build Coastguard Worker  // {12}     isAdd
2745*9880d681SAndroid Build Coastguard Worker  // {11-0}   imm12/Rm
2746*9880d681SAndroid Build Coastguard Worker  bits<14> offset;
2747*9880d681SAndroid Build Coastguard Worker  bits<4> addr;
2748*9880d681SAndroid Build Coastguard Worker  let Inst{25} = 0;
2749*9880d681SAndroid Build Coastguard Worker  let Inst{23} = offset{12};
2750*9880d681SAndroid Build Coastguard Worker  let Inst{21} = 1; // overwrite
2751*9880d681SAndroid Build Coastguard Worker  let Inst{19-16} = addr;
2752*9880d681SAndroid Build Coastguard Worker  let Inst{11-0} = offset{11-0};
2753*9880d681SAndroid Build Coastguard Worker  let DecoderMethod = "DecodeAddrMode2IdxInstruction";
2754*9880d681SAndroid Build Coastguard Worker}
2755*9880d681SAndroid Build Coastguard Worker
2756*9880d681SAndroid Build Coastguard Workermulticlass AI3ldrT<bits<4> op, string opc> {
2757*9880d681SAndroid Build Coastguard Worker  def i : AI3ldstidxT<op, 1, (outs GPR:$Rt, GPR:$base_wb),
2758*9880d681SAndroid Build Coastguard Worker                      (ins addr_offset_none:$addr, postidx_imm8:$offset),
2759*9880d681SAndroid Build Coastguard Worker                      IndexModePost, LdMiscFrm, IIC_iLoad_bh_ru, opc,
2760*9880d681SAndroid Build Coastguard Worker                      "\t$Rt, $addr, $offset", "$addr.base = $base_wb", []> {
2761*9880d681SAndroid Build Coastguard Worker    bits<9> offset;
2762*9880d681SAndroid Build Coastguard Worker    let Inst{23} = offset{8};
2763*9880d681SAndroid Build Coastguard Worker    let Inst{22} = 1;
2764*9880d681SAndroid Build Coastguard Worker    let Inst{11-8} = offset{7-4};
2765*9880d681SAndroid Build Coastguard Worker    let Inst{3-0} = offset{3-0};
2766*9880d681SAndroid Build Coastguard Worker  }
2767*9880d681SAndroid Build Coastguard Worker  def r : AI3ldstidxT<op, 1, (outs GPRnopc:$Rt, GPRnopc:$base_wb),
2768*9880d681SAndroid Build Coastguard Worker                      (ins addr_offset_none:$addr, postidx_reg:$Rm),
2769*9880d681SAndroid Build Coastguard Worker                      IndexModePost, LdMiscFrm, IIC_iLoad_bh_ru, opc,
2770*9880d681SAndroid Build Coastguard Worker                      "\t$Rt, $addr, $Rm", "$addr.base = $base_wb", []> {
2771*9880d681SAndroid Build Coastguard Worker    bits<5> Rm;
2772*9880d681SAndroid Build Coastguard Worker    let Inst{23} = Rm{4};
2773*9880d681SAndroid Build Coastguard Worker    let Inst{22} = 0;
2774*9880d681SAndroid Build Coastguard Worker    let Inst{11-8} = 0;
2775*9880d681SAndroid Build Coastguard Worker    let Unpredictable{11-8} = 0b1111;
2776*9880d681SAndroid Build Coastguard Worker    let Inst{3-0} = Rm{3-0};
2777*9880d681SAndroid Build Coastguard Worker    let DecoderMethod = "DecodeLDR";
2778*9880d681SAndroid Build Coastguard Worker  }
2779*9880d681SAndroid Build Coastguard Worker}
2780*9880d681SAndroid Build Coastguard Worker
2781*9880d681SAndroid Build Coastguard Workerdefm LDRSBT : AI3ldrT<0b1101, "ldrsbt">;
2782*9880d681SAndroid Build Coastguard Workerdefm LDRHT  : AI3ldrT<0b1011, "ldrht">;
2783*9880d681SAndroid Build Coastguard Workerdefm LDRSHT : AI3ldrT<0b1111, "ldrsht">;
2784*9880d681SAndroid Build Coastguard Worker}
2785*9880d681SAndroid Build Coastguard Worker
2786*9880d681SAndroid Build Coastguard Workerdef LDRT_POST
2787*9880d681SAndroid Build Coastguard Worker  : ARMAsmPseudo<"ldrt${q} $Rt, $addr", (ins addr_offset_none:$addr, pred:$q),
2788*9880d681SAndroid Build Coastguard Worker                 (outs GPR:$Rt)>;
2789*9880d681SAndroid Build Coastguard Worker
2790*9880d681SAndroid Build Coastguard Workerdef LDRBT_POST
2791*9880d681SAndroid Build Coastguard Worker  : ARMAsmPseudo<"ldrbt${q} $Rt, $addr", (ins addr_offset_none:$addr, pred:$q),
2792*9880d681SAndroid Build Coastguard Worker                 (outs GPR:$Rt)>;
2793*9880d681SAndroid Build Coastguard Worker
2794*9880d681SAndroid Build Coastguard Worker// Pseudo instruction ldr Rt, =immediate
2795*9880d681SAndroid Build Coastguard Workerdef LDRConstPool
2796*9880d681SAndroid Build Coastguard Worker  : ARMAsmPseudo<"ldr${q} $Rt, $immediate",
2797*9880d681SAndroid Build Coastguard Worker                 (ins const_pool_asm_imm:$immediate, pred:$q),
2798*9880d681SAndroid Build Coastguard Worker                 (outs GPR:$Rt)>;
2799*9880d681SAndroid Build Coastguard Worker
2800*9880d681SAndroid Build Coastguard Worker// Store
2801*9880d681SAndroid Build Coastguard Worker
2802*9880d681SAndroid Build Coastguard Worker// Stores with truncate
2803*9880d681SAndroid Build Coastguard Workerdef STRH : AI3str<0b1011, (outs), (ins GPR:$Rt, addrmode3:$addr), StMiscFrm,
2804*9880d681SAndroid Build Coastguard Worker               IIC_iStore_bh_r, "strh", "\t$Rt, $addr",
2805*9880d681SAndroid Build Coastguard Worker               [(truncstorei16 GPR:$Rt, addrmode3:$addr)]>;
2806*9880d681SAndroid Build Coastguard Worker
2807*9880d681SAndroid Build Coastguard Worker// Store doubleword
2808*9880d681SAndroid Build Coastguard Workerlet mayStore = 1, hasSideEffects = 0, hasExtraSrcRegAllocReq = 1 in {
2809*9880d681SAndroid Build Coastguard Worker  def STRD : AI3str<0b1111, (outs), (ins GPR:$Rt, GPR:$Rt2, addrmode3:$addr),
2810*9880d681SAndroid Build Coastguard Worker                    StMiscFrm, IIC_iStore_d_r, "strd", "\t$Rt, $Rt2, $addr", []>,
2811*9880d681SAndroid Build Coastguard Worker             Requires<[IsARM, HasV5TE]> {
2812*9880d681SAndroid Build Coastguard Worker    let Inst{21} = 0;
2813*9880d681SAndroid Build Coastguard Worker  }
2814*9880d681SAndroid Build Coastguard Worker}
2815*9880d681SAndroid Build Coastguard Worker
2816*9880d681SAndroid Build Coastguard Worker// Indexed stores
2817*9880d681SAndroid Build Coastguard Workermulticlass AI2_stridx<bit isByte, string opc,
2818*9880d681SAndroid Build Coastguard Worker                      InstrItinClass iii, InstrItinClass iir> {
2819*9880d681SAndroid Build Coastguard Worker  def _PRE_IMM : AI2ldstidx<0, isByte, 1, (outs GPR:$Rn_wb),
2820*9880d681SAndroid Build Coastguard Worker                            (ins GPR:$Rt, addrmode_imm12_pre:$addr), IndexModePre,
2821*9880d681SAndroid Build Coastguard Worker                            StFrm, iii,
2822*9880d681SAndroid Build Coastguard Worker                            opc, "\t$Rt, $addr!",
2823*9880d681SAndroid Build Coastguard Worker                            "$addr.base = $Rn_wb,@earlyclobber $Rn_wb", []> {
2824*9880d681SAndroid Build Coastguard Worker    bits<17> addr;
2825*9880d681SAndroid Build Coastguard Worker    let Inst{25} = 0;
2826*9880d681SAndroid Build Coastguard Worker    let Inst{23}    = addr{12};     // U (add = ('U' == 1))
2827*9880d681SAndroid Build Coastguard Worker    let Inst{19-16} = addr{16-13};  // Rn
2828*9880d681SAndroid Build Coastguard Worker    let Inst{11-0}  = addr{11-0};   // imm12
2829*9880d681SAndroid Build Coastguard Worker    let DecoderMethod = "DecodeSTRPreImm";
2830*9880d681SAndroid Build Coastguard Worker  }
2831*9880d681SAndroid Build Coastguard Worker
2832*9880d681SAndroid Build Coastguard Worker  def _PRE_REG  : AI2ldstidx<0, isByte, 1, (outs GPR:$Rn_wb),
2833*9880d681SAndroid Build Coastguard Worker                      (ins GPR:$Rt, ldst_so_reg:$addr),
2834*9880d681SAndroid Build Coastguard Worker                      IndexModePre, StFrm, iir,
2835*9880d681SAndroid Build Coastguard Worker                      opc, "\t$Rt, $addr!",
2836*9880d681SAndroid Build Coastguard Worker                      "$addr.base = $Rn_wb,@earlyclobber $Rn_wb", []> {
2837*9880d681SAndroid Build Coastguard Worker    bits<17> addr;
2838*9880d681SAndroid Build Coastguard Worker    let Inst{25} = 1;
2839*9880d681SAndroid Build Coastguard Worker    let Inst{23}    = addr{12};    // U (add = ('U' == 1))
2840*9880d681SAndroid Build Coastguard Worker    let Inst{19-16} = addr{16-13}; // Rn
2841*9880d681SAndroid Build Coastguard Worker    let Inst{11-0}  = addr{11-0};
2842*9880d681SAndroid Build Coastguard Worker    let Inst{4}     = 0;           // Inst{4} = 0
2843*9880d681SAndroid Build Coastguard Worker    let DecoderMethod = "DecodeSTRPreReg";
2844*9880d681SAndroid Build Coastguard Worker  }
2845*9880d681SAndroid Build Coastguard Worker  def _POST_REG : AI2ldstidx<0, isByte, 0, (outs GPR:$Rn_wb),
2846*9880d681SAndroid Build Coastguard Worker                (ins GPR:$Rt, addr_offset_none:$addr, am2offset_reg:$offset),
2847*9880d681SAndroid Build Coastguard Worker                IndexModePost, StFrm, iir,
2848*9880d681SAndroid Build Coastguard Worker                opc, "\t$Rt, $addr, $offset",
2849*9880d681SAndroid Build Coastguard Worker                "$addr.base = $Rn_wb,@earlyclobber $Rn_wb", []> {
2850*9880d681SAndroid Build Coastguard Worker     // {12}     isAdd
2851*9880d681SAndroid Build Coastguard Worker     // {11-0}   imm12/Rm
2852*9880d681SAndroid Build Coastguard Worker     bits<14> offset;
2853*9880d681SAndroid Build Coastguard Worker     bits<4> addr;
2854*9880d681SAndroid Build Coastguard Worker     let Inst{25} = 1;
2855*9880d681SAndroid Build Coastguard Worker     let Inst{23} = offset{12};
2856*9880d681SAndroid Build Coastguard Worker     let Inst{19-16} = addr;
2857*9880d681SAndroid Build Coastguard Worker     let Inst{11-0} = offset{11-0};
2858*9880d681SAndroid Build Coastguard Worker     let Inst{4} = 0;
2859*9880d681SAndroid Build Coastguard Worker
2860*9880d681SAndroid Build Coastguard Worker    let DecoderMethod = "DecodeAddrMode2IdxInstruction";
2861*9880d681SAndroid Build Coastguard Worker   }
2862*9880d681SAndroid Build Coastguard Worker
2863*9880d681SAndroid Build Coastguard Worker   def _POST_IMM : AI2ldstidx<0, isByte, 0, (outs GPR:$Rn_wb),
2864*9880d681SAndroid Build Coastguard Worker                (ins GPR:$Rt, addr_offset_none:$addr, am2offset_imm:$offset),
2865*9880d681SAndroid Build Coastguard Worker                IndexModePost, StFrm, iii,
2866*9880d681SAndroid Build Coastguard Worker                opc, "\t$Rt, $addr, $offset",
2867*9880d681SAndroid Build Coastguard Worker                "$addr.base = $Rn_wb,@earlyclobber $Rn_wb", []> {
2868*9880d681SAndroid Build Coastguard Worker    // {12}     isAdd
2869*9880d681SAndroid Build Coastguard Worker    // {11-0}   imm12/Rm
2870*9880d681SAndroid Build Coastguard Worker    bits<14> offset;
2871*9880d681SAndroid Build Coastguard Worker    bits<4> addr;
2872*9880d681SAndroid Build Coastguard Worker    let Inst{25} = 0;
2873*9880d681SAndroid Build Coastguard Worker    let Inst{23} = offset{12};
2874*9880d681SAndroid Build Coastguard Worker    let Inst{19-16} = addr;
2875*9880d681SAndroid Build Coastguard Worker    let Inst{11-0} = offset{11-0};
2876*9880d681SAndroid Build Coastguard Worker
2877*9880d681SAndroid Build Coastguard Worker    let DecoderMethod = "DecodeAddrMode2IdxInstruction";
2878*9880d681SAndroid Build Coastguard Worker  }
2879*9880d681SAndroid Build Coastguard Worker}
2880*9880d681SAndroid Build Coastguard Worker
2881*9880d681SAndroid Build Coastguard Workerlet mayStore = 1, hasSideEffects = 0 in {
2882*9880d681SAndroid Build Coastguard Worker// FIXME: for STR_PRE_REG etc. the itineray should be either IIC_iStore_ru or
2883*9880d681SAndroid Build Coastguard Worker// IIC_iStore_siu depending on whether it the offset register is shifted.
2884*9880d681SAndroid Build Coastguard Workerdefm STR  : AI2_stridx<0, "str", IIC_iStore_iu, IIC_iStore_ru>;
2885*9880d681SAndroid Build Coastguard Workerdefm STRB : AI2_stridx<1, "strb", IIC_iStore_bh_iu, IIC_iStore_bh_ru>;
2886*9880d681SAndroid Build Coastguard Worker}
2887*9880d681SAndroid Build Coastguard Worker
2888*9880d681SAndroid Build Coastguard Workerdef : ARMPat<(post_store GPR:$Rt, addr_offset_none:$addr,
2889*9880d681SAndroid Build Coastguard Worker                         am2offset_reg:$offset),
2890*9880d681SAndroid Build Coastguard Worker             (STR_POST_REG GPR:$Rt, addr_offset_none:$addr,
2891*9880d681SAndroid Build Coastguard Worker                           am2offset_reg:$offset)>;
2892*9880d681SAndroid Build Coastguard Workerdef : ARMPat<(post_store GPR:$Rt, addr_offset_none:$addr,
2893*9880d681SAndroid Build Coastguard Worker                         am2offset_imm:$offset),
2894*9880d681SAndroid Build Coastguard Worker             (STR_POST_IMM GPR:$Rt, addr_offset_none:$addr,
2895*9880d681SAndroid Build Coastguard Worker                           am2offset_imm:$offset)>;
2896*9880d681SAndroid Build Coastguard Workerdef : ARMPat<(post_truncsti8 GPR:$Rt, addr_offset_none:$addr,
2897*9880d681SAndroid Build Coastguard Worker                             am2offset_reg:$offset),
2898*9880d681SAndroid Build Coastguard Worker             (STRB_POST_REG GPR:$Rt, addr_offset_none:$addr,
2899*9880d681SAndroid Build Coastguard Worker                            am2offset_reg:$offset)>;
2900*9880d681SAndroid Build Coastguard Workerdef : ARMPat<(post_truncsti8 GPR:$Rt, addr_offset_none:$addr,
2901*9880d681SAndroid Build Coastguard Worker                             am2offset_imm:$offset),
2902*9880d681SAndroid Build Coastguard Worker             (STRB_POST_IMM GPR:$Rt, addr_offset_none:$addr,
2903*9880d681SAndroid Build Coastguard Worker                            am2offset_imm:$offset)>;
2904*9880d681SAndroid Build Coastguard Worker
2905*9880d681SAndroid Build Coastguard Worker// Pseudo-instructions for pattern matching the pre-indexed stores. We can't
2906*9880d681SAndroid Build Coastguard Worker// put the patterns on the instruction definitions directly as ISel wants
2907*9880d681SAndroid Build Coastguard Worker// the address base and offset to be separate operands, not a single
2908*9880d681SAndroid Build Coastguard Worker// complex operand like we represent the instructions themselves. The
2909*9880d681SAndroid Build Coastguard Worker// pseudos map between the two.
2910*9880d681SAndroid Build Coastguard Workerlet usesCustomInserter = 1,
2911*9880d681SAndroid Build Coastguard Worker    Constraints = "$Rn = $Rn_wb,@earlyclobber $Rn_wb" in {
2912*9880d681SAndroid Build Coastguard Workerdef STRi_preidx: ARMPseudoInst<(outs GPR:$Rn_wb),
2913*9880d681SAndroid Build Coastguard Worker               (ins GPR:$Rt, GPR:$Rn, am2offset_imm:$offset, pred:$p),
2914*9880d681SAndroid Build Coastguard Worker               4, IIC_iStore_ru,
2915*9880d681SAndroid Build Coastguard Worker            [(set GPR:$Rn_wb,
2916*9880d681SAndroid Build Coastguard Worker                  (pre_store GPR:$Rt, GPR:$Rn, am2offset_imm:$offset))]>;
2917*9880d681SAndroid Build Coastguard Workerdef STRr_preidx: ARMPseudoInst<(outs GPR:$Rn_wb),
2918*9880d681SAndroid Build Coastguard Worker               (ins GPR:$Rt, GPR:$Rn, am2offset_reg:$offset, pred:$p),
2919*9880d681SAndroid Build Coastguard Worker               4, IIC_iStore_ru,
2920*9880d681SAndroid Build Coastguard Worker            [(set GPR:$Rn_wb,
2921*9880d681SAndroid Build Coastguard Worker                  (pre_store GPR:$Rt, GPR:$Rn, am2offset_reg:$offset))]>;
2922*9880d681SAndroid Build Coastguard Workerdef STRBi_preidx: ARMPseudoInst<(outs GPR:$Rn_wb),
2923*9880d681SAndroid Build Coastguard Worker               (ins GPR:$Rt, GPR:$Rn, am2offset_imm:$offset, pred:$p),
2924*9880d681SAndroid Build Coastguard Worker               4, IIC_iStore_ru,
2925*9880d681SAndroid Build Coastguard Worker            [(set GPR:$Rn_wb,
2926*9880d681SAndroid Build Coastguard Worker                  (pre_truncsti8 GPR:$Rt, GPR:$Rn, am2offset_imm:$offset))]>;
2927*9880d681SAndroid Build Coastguard Workerdef STRBr_preidx: ARMPseudoInst<(outs GPR:$Rn_wb),
2928*9880d681SAndroid Build Coastguard Worker               (ins GPR:$Rt, GPR:$Rn, am2offset_reg:$offset, pred:$p),
2929*9880d681SAndroid Build Coastguard Worker               4, IIC_iStore_ru,
2930*9880d681SAndroid Build Coastguard Worker            [(set GPR:$Rn_wb,
2931*9880d681SAndroid Build Coastguard Worker                  (pre_truncsti8 GPR:$Rt, GPR:$Rn, am2offset_reg:$offset))]>;
2932*9880d681SAndroid Build Coastguard Workerdef STRH_preidx: ARMPseudoInst<(outs GPR:$Rn_wb),
2933*9880d681SAndroid Build Coastguard Worker               (ins GPR:$Rt, GPR:$Rn, am3offset:$offset, pred:$p),
2934*9880d681SAndroid Build Coastguard Worker               4, IIC_iStore_ru,
2935*9880d681SAndroid Build Coastguard Worker            [(set GPR:$Rn_wb,
2936*9880d681SAndroid Build Coastguard Worker                  (pre_truncsti16 GPR:$Rt, GPR:$Rn, am3offset:$offset))]>;
2937*9880d681SAndroid Build Coastguard Worker}
2938*9880d681SAndroid Build Coastguard Worker
2939*9880d681SAndroid Build Coastguard Worker
2940*9880d681SAndroid Build Coastguard Worker
2941*9880d681SAndroid Build Coastguard Workerdef STRH_PRE  : AI3ldstidx<0b1011, 0, 1, (outs GPR:$Rn_wb),
2942*9880d681SAndroid Build Coastguard Worker                           (ins GPR:$Rt, addrmode3_pre:$addr), IndexModePre,
2943*9880d681SAndroid Build Coastguard Worker                           StMiscFrm, IIC_iStore_bh_ru,
2944*9880d681SAndroid Build Coastguard Worker                           "strh", "\t$Rt, $addr!",
2945*9880d681SAndroid Build Coastguard Worker                           "$addr.base = $Rn_wb,@earlyclobber $Rn_wb", []> {
2946*9880d681SAndroid Build Coastguard Worker  bits<14> addr;
2947*9880d681SAndroid Build Coastguard Worker  let Inst{23}    = addr{8};      // U bit
2948*9880d681SAndroid Build Coastguard Worker  let Inst{22}    = addr{13};     // 1 == imm8, 0 == Rm
2949*9880d681SAndroid Build Coastguard Worker  let Inst{19-16} = addr{12-9};   // Rn
2950*9880d681SAndroid Build Coastguard Worker  let Inst{11-8}  = addr{7-4};    // imm7_4/zero
2951*9880d681SAndroid Build Coastguard Worker  let Inst{3-0}   = addr{3-0};    // imm3_0/Rm
2952*9880d681SAndroid Build Coastguard Worker  let DecoderMethod = "DecodeAddrMode3Instruction";
2953*9880d681SAndroid Build Coastguard Worker}
2954*9880d681SAndroid Build Coastguard Worker
2955*9880d681SAndroid Build Coastguard Workerdef STRH_POST : AI3ldstidx<0b1011, 0, 0, (outs GPR:$Rn_wb),
2956*9880d681SAndroid Build Coastguard Worker                       (ins GPR:$Rt, addr_offset_none:$addr, am3offset:$offset),
2957*9880d681SAndroid Build Coastguard Worker                       IndexModePost, StMiscFrm, IIC_iStore_bh_ru,
2958*9880d681SAndroid Build Coastguard Worker                       "strh", "\t$Rt, $addr, $offset",
2959*9880d681SAndroid Build Coastguard Worker                       "$addr.base = $Rn_wb,@earlyclobber $Rn_wb",
2960*9880d681SAndroid Build Coastguard Worker                   [(set GPR:$Rn_wb, (post_truncsti16 GPR:$Rt,
2961*9880d681SAndroid Build Coastguard Worker                                                      addr_offset_none:$addr,
2962*9880d681SAndroid Build Coastguard Worker                                                      am3offset:$offset))]> {
2963*9880d681SAndroid Build Coastguard Worker  bits<10> offset;
2964*9880d681SAndroid Build Coastguard Worker  bits<4> addr;
2965*9880d681SAndroid Build Coastguard Worker  let Inst{23}    = offset{8};      // U bit
2966*9880d681SAndroid Build Coastguard Worker  let Inst{22}    = offset{9};      // 1 == imm8, 0 == Rm
2967*9880d681SAndroid Build Coastguard Worker  let Inst{19-16} = addr;
2968*9880d681SAndroid Build Coastguard Worker  let Inst{11-8}  = offset{7-4};    // imm7_4/zero
2969*9880d681SAndroid Build Coastguard Worker  let Inst{3-0}   = offset{3-0};    // imm3_0/Rm
2970*9880d681SAndroid Build Coastguard Worker  let DecoderMethod = "DecodeAddrMode3Instruction";
2971*9880d681SAndroid Build Coastguard Worker}
2972*9880d681SAndroid Build Coastguard Worker
2973*9880d681SAndroid Build Coastguard Workerlet mayStore = 1, hasSideEffects = 0, hasExtraSrcRegAllocReq = 1 in {
2974*9880d681SAndroid Build Coastguard Workerdef STRD_PRE : AI3ldstidx<0b1111, 0, 1, (outs GPR:$Rn_wb),
2975*9880d681SAndroid Build Coastguard Worker                          (ins GPR:$Rt, GPR:$Rt2, addrmode3_pre:$addr),
2976*9880d681SAndroid Build Coastguard Worker                          IndexModePre, StMiscFrm, IIC_iStore_d_ru,
2977*9880d681SAndroid Build Coastguard Worker                          "strd", "\t$Rt, $Rt2, $addr!",
2978*9880d681SAndroid Build Coastguard Worker                          "$addr.base = $Rn_wb", []> {
2979*9880d681SAndroid Build Coastguard Worker  bits<14> addr;
2980*9880d681SAndroid Build Coastguard Worker  let Inst{23}    = addr{8};      // U bit
2981*9880d681SAndroid Build Coastguard Worker  let Inst{22}    = addr{13};     // 1 == imm8, 0 == Rm
2982*9880d681SAndroid Build Coastguard Worker  let Inst{19-16} = addr{12-9};   // Rn
2983*9880d681SAndroid Build Coastguard Worker  let Inst{11-8}  = addr{7-4};    // imm7_4/zero
2984*9880d681SAndroid Build Coastguard Worker  let Inst{3-0}   = addr{3-0};    // imm3_0/Rm
2985*9880d681SAndroid Build Coastguard Worker  let DecoderMethod = "DecodeAddrMode3Instruction";
2986*9880d681SAndroid Build Coastguard Worker}
2987*9880d681SAndroid Build Coastguard Worker
2988*9880d681SAndroid Build Coastguard Workerdef STRD_POST: AI3ldstidx<0b1111, 0, 0, (outs GPR:$Rn_wb),
2989*9880d681SAndroid Build Coastguard Worker                          (ins GPR:$Rt, GPR:$Rt2, addr_offset_none:$addr,
2990*9880d681SAndroid Build Coastguard Worker                               am3offset:$offset),
2991*9880d681SAndroid Build Coastguard Worker                          IndexModePost, StMiscFrm, IIC_iStore_d_ru,
2992*9880d681SAndroid Build Coastguard Worker                          "strd", "\t$Rt, $Rt2, $addr, $offset",
2993*9880d681SAndroid Build Coastguard Worker                          "$addr.base = $Rn_wb", []> {
2994*9880d681SAndroid Build Coastguard Worker  bits<10> offset;
2995*9880d681SAndroid Build Coastguard Worker  bits<4> addr;
2996*9880d681SAndroid Build Coastguard Worker  let Inst{23}    = offset{8};      // U bit
2997*9880d681SAndroid Build Coastguard Worker  let Inst{22}    = offset{9};      // 1 == imm8, 0 == Rm
2998*9880d681SAndroid Build Coastguard Worker  let Inst{19-16} = addr;
2999*9880d681SAndroid Build Coastguard Worker  let Inst{11-8}  = offset{7-4};    // imm7_4/zero
3000*9880d681SAndroid Build Coastguard Worker  let Inst{3-0}   = offset{3-0};    // imm3_0/Rm
3001*9880d681SAndroid Build Coastguard Worker  let DecoderMethod = "DecodeAddrMode3Instruction";
3002*9880d681SAndroid Build Coastguard Worker}
3003*9880d681SAndroid Build Coastguard Worker} // mayStore = 1, hasSideEffects = 0, hasExtraSrcRegAllocReq = 1
3004*9880d681SAndroid Build Coastguard Worker
3005*9880d681SAndroid Build Coastguard Worker// STRT, STRBT, and STRHT
3006*9880d681SAndroid Build Coastguard Worker
3007*9880d681SAndroid Build Coastguard Workerdef STRBT_POST_REG : AI2ldstidx<0, 1, 0, (outs GPR:$Rn_wb),
3008*9880d681SAndroid Build Coastguard Worker                   (ins GPR:$Rt, addr_offset_none:$addr, am2offset_reg:$offset),
3009*9880d681SAndroid Build Coastguard Worker                   IndexModePost, StFrm, IIC_iStore_bh_ru,
3010*9880d681SAndroid Build Coastguard Worker                   "strbt", "\t$Rt, $addr, $offset",
3011*9880d681SAndroid Build Coastguard Worker                   "$addr.base = $Rn_wb", []> {
3012*9880d681SAndroid Build Coastguard Worker  // {12}     isAdd
3013*9880d681SAndroid Build Coastguard Worker  // {11-0}   imm12/Rm
3014*9880d681SAndroid Build Coastguard Worker  bits<14> offset;
3015*9880d681SAndroid Build Coastguard Worker  bits<4> addr;
3016*9880d681SAndroid Build Coastguard Worker  let Inst{25} = 1;
3017*9880d681SAndroid Build Coastguard Worker  let Inst{23} = offset{12};
3018*9880d681SAndroid Build Coastguard Worker  let Inst{21} = 1; // overwrite
3019*9880d681SAndroid Build Coastguard Worker  let Inst{19-16} = addr;
3020*9880d681SAndroid Build Coastguard Worker  let Inst{11-5} = offset{11-5};
3021*9880d681SAndroid Build Coastguard Worker  let Inst{4} = 0;
3022*9880d681SAndroid Build Coastguard Worker  let Inst{3-0} = offset{3-0};
3023*9880d681SAndroid Build Coastguard Worker  let DecoderMethod = "DecodeAddrMode2IdxInstruction";
3024*9880d681SAndroid Build Coastguard Worker}
3025*9880d681SAndroid Build Coastguard Worker
3026*9880d681SAndroid Build Coastguard Workerdef STRBT_POST_IMM
3027*9880d681SAndroid Build Coastguard Worker  : AI2ldstidx<0, 1, 0, (outs GPR:$Rn_wb),
3028*9880d681SAndroid Build Coastguard Worker               (ins GPR:$Rt, addr_offset_none:$addr, am2offset_imm:$offset),
3029*9880d681SAndroid Build Coastguard Worker               IndexModePost, StFrm, IIC_iStore_bh_ru,
3030*9880d681SAndroid Build Coastguard Worker               "strbt", "\t$Rt, $addr, $offset", "$addr.base = $Rn_wb", []> {
3031*9880d681SAndroid Build Coastguard Worker  // {12}     isAdd
3032*9880d681SAndroid Build Coastguard Worker  // {11-0}   imm12/Rm
3033*9880d681SAndroid Build Coastguard Worker  bits<14> offset;
3034*9880d681SAndroid Build Coastguard Worker  bits<4> addr;
3035*9880d681SAndroid Build Coastguard Worker  let Inst{25} = 0;
3036*9880d681SAndroid Build Coastguard Worker  let Inst{23} = offset{12};
3037*9880d681SAndroid Build Coastguard Worker  let Inst{21} = 1; // overwrite
3038*9880d681SAndroid Build Coastguard Worker  let Inst{19-16} = addr;
3039*9880d681SAndroid Build Coastguard Worker  let Inst{11-0} = offset{11-0};
3040*9880d681SAndroid Build Coastguard Worker  let DecoderMethod = "DecodeAddrMode2IdxInstruction";
3041*9880d681SAndroid Build Coastguard Worker}
3042*9880d681SAndroid Build Coastguard Worker
3043*9880d681SAndroid Build Coastguard Workerdef STRBT_POST
3044*9880d681SAndroid Build Coastguard Worker  : ARMAsmPseudo<"strbt${q} $Rt, $addr",
3045*9880d681SAndroid Build Coastguard Worker                 (ins GPR:$Rt, addr_offset_none:$addr, pred:$q)>;
3046*9880d681SAndroid Build Coastguard Worker
3047*9880d681SAndroid Build Coastguard Workerlet mayStore = 1, hasSideEffects = 0 in {
3048*9880d681SAndroid Build Coastguard Workerdef STRT_POST_REG : AI2ldstidx<0, 0, 0, (outs GPR:$Rn_wb),
3049*9880d681SAndroid Build Coastguard Worker                   (ins GPR:$Rt, addr_offset_none:$addr, am2offset_reg:$offset),
3050*9880d681SAndroid Build Coastguard Worker                   IndexModePost, StFrm, IIC_iStore_ru,
3051*9880d681SAndroid Build Coastguard Worker                   "strt", "\t$Rt, $addr, $offset",
3052*9880d681SAndroid Build Coastguard Worker                   "$addr.base = $Rn_wb", []> {
3053*9880d681SAndroid Build Coastguard Worker  // {12}     isAdd
3054*9880d681SAndroid Build Coastguard Worker  // {11-0}   imm12/Rm
3055*9880d681SAndroid Build Coastguard Worker  bits<14> offset;
3056*9880d681SAndroid Build Coastguard Worker  bits<4> addr;
3057*9880d681SAndroid Build Coastguard Worker  let Inst{25} = 1;
3058*9880d681SAndroid Build Coastguard Worker  let Inst{23} = offset{12};
3059*9880d681SAndroid Build Coastguard Worker  let Inst{21} = 1; // overwrite
3060*9880d681SAndroid Build Coastguard Worker  let Inst{19-16} = addr;
3061*9880d681SAndroid Build Coastguard Worker  let Inst{11-5} = offset{11-5};
3062*9880d681SAndroid Build Coastguard Worker  let Inst{4} = 0;
3063*9880d681SAndroid Build Coastguard Worker  let Inst{3-0} = offset{3-0};
3064*9880d681SAndroid Build Coastguard Worker  let DecoderMethod = "DecodeAddrMode2IdxInstruction";
3065*9880d681SAndroid Build Coastguard Worker}
3066*9880d681SAndroid Build Coastguard Worker
3067*9880d681SAndroid Build Coastguard Workerdef STRT_POST_IMM
3068*9880d681SAndroid Build Coastguard Worker  : AI2ldstidx<0, 0, 0, (outs GPR:$Rn_wb),
3069*9880d681SAndroid Build Coastguard Worker               (ins GPR:$Rt, addr_offset_none:$addr, am2offset_imm:$offset),
3070*9880d681SAndroid Build Coastguard Worker               IndexModePost, StFrm, IIC_iStore_ru,
3071*9880d681SAndroid Build Coastguard Worker               "strt", "\t$Rt, $addr, $offset", "$addr.base = $Rn_wb", []> {
3072*9880d681SAndroid Build Coastguard Worker  // {12}     isAdd
3073*9880d681SAndroid Build Coastguard Worker  // {11-0}   imm12/Rm
3074*9880d681SAndroid Build Coastguard Worker  bits<14> offset;
3075*9880d681SAndroid Build Coastguard Worker  bits<4> addr;
3076*9880d681SAndroid Build Coastguard Worker  let Inst{25} = 0;
3077*9880d681SAndroid Build Coastguard Worker  let Inst{23} = offset{12};
3078*9880d681SAndroid Build Coastguard Worker  let Inst{21} = 1; // overwrite
3079*9880d681SAndroid Build Coastguard Worker  let Inst{19-16} = addr;
3080*9880d681SAndroid Build Coastguard Worker  let Inst{11-0} = offset{11-0};
3081*9880d681SAndroid Build Coastguard Worker  let DecoderMethod = "DecodeAddrMode2IdxInstruction";
3082*9880d681SAndroid Build Coastguard Worker}
3083*9880d681SAndroid Build Coastguard Worker}
3084*9880d681SAndroid Build Coastguard Worker
3085*9880d681SAndroid Build Coastguard Workerdef STRT_POST
3086*9880d681SAndroid Build Coastguard Worker  : ARMAsmPseudo<"strt${q} $Rt, $addr",
3087*9880d681SAndroid Build Coastguard Worker                 (ins GPR:$Rt, addr_offset_none:$addr, pred:$q)>;
3088*9880d681SAndroid Build Coastguard Worker
3089*9880d681SAndroid Build Coastguard Workermulticlass AI3strT<bits<4> op, string opc> {
3090*9880d681SAndroid Build Coastguard Worker  def i : AI3ldstidxT<op, 0, (outs GPR:$base_wb),
3091*9880d681SAndroid Build Coastguard Worker                    (ins GPR:$Rt, addr_offset_none:$addr, postidx_imm8:$offset),
3092*9880d681SAndroid Build Coastguard Worker                    IndexModePost, StMiscFrm, IIC_iStore_bh_ru, opc,
3093*9880d681SAndroid Build Coastguard Worker                    "\t$Rt, $addr, $offset", "$addr.base = $base_wb", []> {
3094*9880d681SAndroid Build Coastguard Worker    bits<9> offset;
3095*9880d681SAndroid Build Coastguard Worker    let Inst{23} = offset{8};
3096*9880d681SAndroid Build Coastguard Worker    let Inst{22} = 1;
3097*9880d681SAndroid Build Coastguard Worker    let Inst{11-8} = offset{7-4};
3098*9880d681SAndroid Build Coastguard Worker    let Inst{3-0} = offset{3-0};
3099*9880d681SAndroid Build Coastguard Worker  }
3100*9880d681SAndroid Build Coastguard Worker  def r : AI3ldstidxT<op, 0, (outs GPR:$base_wb),
3101*9880d681SAndroid Build Coastguard Worker                      (ins GPR:$Rt, addr_offset_none:$addr, postidx_reg:$Rm),
3102*9880d681SAndroid Build Coastguard Worker                      IndexModePost, StMiscFrm, IIC_iStore_bh_ru, opc,
3103*9880d681SAndroid Build Coastguard Worker                      "\t$Rt, $addr, $Rm", "$addr.base = $base_wb", []> {
3104*9880d681SAndroid Build Coastguard Worker    bits<5> Rm;
3105*9880d681SAndroid Build Coastguard Worker    let Inst{23} = Rm{4};
3106*9880d681SAndroid Build Coastguard Worker    let Inst{22} = 0;
3107*9880d681SAndroid Build Coastguard Worker    let Inst{11-8} = 0;
3108*9880d681SAndroid Build Coastguard Worker    let Inst{3-0} = Rm{3-0};
3109*9880d681SAndroid Build Coastguard Worker  }
3110*9880d681SAndroid Build Coastguard Worker}
3111*9880d681SAndroid Build Coastguard Worker
3112*9880d681SAndroid Build Coastguard Worker
3113*9880d681SAndroid Build Coastguard Workerdefm STRHT : AI3strT<0b1011, "strht">;
3114*9880d681SAndroid Build Coastguard Worker
3115*9880d681SAndroid Build Coastguard Workerdef STL : AIstrrel<0b00, (outs), (ins GPR:$Rt, addr_offset_none:$addr),
3116*9880d681SAndroid Build Coastguard Worker                   NoItinerary, "stl", "\t$Rt, $addr", []>;
3117*9880d681SAndroid Build Coastguard Workerdef STLB : AIstrrel<0b10, (outs), (ins GPR:$Rt, addr_offset_none:$addr),
3118*9880d681SAndroid Build Coastguard Worker                    NoItinerary, "stlb", "\t$Rt, $addr", []>;
3119*9880d681SAndroid Build Coastguard Workerdef STLH : AIstrrel<0b11, (outs), (ins GPR:$Rt, addr_offset_none:$addr),
3120*9880d681SAndroid Build Coastguard Worker                    NoItinerary, "stlh", "\t$Rt, $addr", []>;
3121*9880d681SAndroid Build Coastguard Worker
3122*9880d681SAndroid Build Coastguard Worker//===----------------------------------------------------------------------===//
3123*9880d681SAndroid Build Coastguard Worker//  Load / store multiple Instructions.
3124*9880d681SAndroid Build Coastguard Worker//
3125*9880d681SAndroid Build Coastguard Worker
3126*9880d681SAndroid Build Coastguard Workermulticlass arm_ldst_mult<string asm, string sfx, bit L_bit, bit P_bit, Format f,
3127*9880d681SAndroid Build Coastguard Worker                         InstrItinClass itin, InstrItinClass itin_upd> {
3128*9880d681SAndroid Build Coastguard Worker  // IA is the default, so no need for an explicit suffix on the
3129*9880d681SAndroid Build Coastguard Worker  // mnemonic here. Without it is the canonical spelling.
3130*9880d681SAndroid Build Coastguard Worker  def IA :
3131*9880d681SAndroid Build Coastguard Worker    AXI4<(outs), (ins GPR:$Rn, pred:$p, reglist:$regs, variable_ops),
3132*9880d681SAndroid Build Coastguard Worker         IndexModeNone, f, itin,
3133*9880d681SAndroid Build Coastguard Worker         !strconcat(asm, "${p}\t$Rn, $regs", sfx), "", []> {
3134*9880d681SAndroid Build Coastguard Worker    let Inst{24-23} = 0b01;       // Increment After
3135*9880d681SAndroid Build Coastguard Worker    let Inst{22}    = P_bit;
3136*9880d681SAndroid Build Coastguard Worker    let Inst{21}    = 0;          // No writeback
3137*9880d681SAndroid Build Coastguard Worker    let Inst{20}    = L_bit;
3138*9880d681SAndroid Build Coastguard Worker  }
3139*9880d681SAndroid Build Coastguard Worker  def IA_UPD :
3140*9880d681SAndroid Build Coastguard Worker    AXI4<(outs GPR:$wb), (ins GPR:$Rn, pred:$p, reglist:$regs, variable_ops),
3141*9880d681SAndroid Build Coastguard Worker         IndexModeUpd, f, itin_upd,
3142*9880d681SAndroid Build Coastguard Worker         !strconcat(asm, "${p}\t$Rn!, $regs", sfx), "$Rn = $wb", []> {
3143*9880d681SAndroid Build Coastguard Worker    let Inst{24-23} = 0b01;       // Increment After
3144*9880d681SAndroid Build Coastguard Worker    let Inst{22}    = P_bit;
3145*9880d681SAndroid Build Coastguard Worker    let Inst{21}    = 1;          // Writeback
3146*9880d681SAndroid Build Coastguard Worker    let Inst{20}    = L_bit;
3147*9880d681SAndroid Build Coastguard Worker
3148*9880d681SAndroid Build Coastguard Worker    let DecoderMethod = "DecodeMemMultipleWritebackInstruction";
3149*9880d681SAndroid Build Coastguard Worker  }
3150*9880d681SAndroid Build Coastguard Worker  def DA :
3151*9880d681SAndroid Build Coastguard Worker    AXI4<(outs), (ins GPR:$Rn, pred:$p, reglist:$regs, variable_ops),
3152*9880d681SAndroid Build Coastguard Worker         IndexModeNone, f, itin,
3153*9880d681SAndroid Build Coastguard Worker         !strconcat(asm, "da${p}\t$Rn, $regs", sfx), "", []> {
3154*9880d681SAndroid Build Coastguard Worker    let Inst{24-23} = 0b00;       // Decrement After
3155*9880d681SAndroid Build Coastguard Worker    let Inst{22}    = P_bit;
3156*9880d681SAndroid Build Coastguard Worker    let Inst{21}    = 0;          // No writeback
3157*9880d681SAndroid Build Coastguard Worker    let Inst{20}    = L_bit;
3158*9880d681SAndroid Build Coastguard Worker  }
3159*9880d681SAndroid Build Coastguard Worker  def DA_UPD :
3160*9880d681SAndroid Build Coastguard Worker    AXI4<(outs GPR:$wb), (ins GPR:$Rn, pred:$p, reglist:$regs, variable_ops),
3161*9880d681SAndroid Build Coastguard Worker         IndexModeUpd, f, itin_upd,
3162*9880d681SAndroid Build Coastguard Worker         !strconcat(asm, "da${p}\t$Rn!, $regs", sfx), "$Rn = $wb", []> {
3163*9880d681SAndroid Build Coastguard Worker    let Inst{24-23} = 0b00;       // Decrement After
3164*9880d681SAndroid Build Coastguard Worker    let Inst{22}    = P_bit;
3165*9880d681SAndroid Build Coastguard Worker    let Inst{21}    = 1;          // Writeback
3166*9880d681SAndroid Build Coastguard Worker    let Inst{20}    = L_bit;
3167*9880d681SAndroid Build Coastguard Worker
3168*9880d681SAndroid Build Coastguard Worker    let DecoderMethod = "DecodeMemMultipleWritebackInstruction";
3169*9880d681SAndroid Build Coastguard Worker  }
3170*9880d681SAndroid Build Coastguard Worker  def DB :
3171*9880d681SAndroid Build Coastguard Worker    AXI4<(outs), (ins GPR:$Rn, pred:$p, reglist:$regs, variable_ops),
3172*9880d681SAndroid Build Coastguard Worker         IndexModeNone, f, itin,
3173*9880d681SAndroid Build Coastguard Worker         !strconcat(asm, "db${p}\t$Rn, $regs", sfx), "", []> {
3174*9880d681SAndroid Build Coastguard Worker    let Inst{24-23} = 0b10;       // Decrement Before
3175*9880d681SAndroid Build Coastguard Worker    let Inst{22}    = P_bit;
3176*9880d681SAndroid Build Coastguard Worker    let Inst{21}    = 0;          // No writeback
3177*9880d681SAndroid Build Coastguard Worker    let Inst{20}    = L_bit;
3178*9880d681SAndroid Build Coastguard Worker  }
3179*9880d681SAndroid Build Coastguard Worker  def DB_UPD :
3180*9880d681SAndroid Build Coastguard Worker    AXI4<(outs GPR:$wb), (ins GPR:$Rn, pred:$p, reglist:$regs, variable_ops),
3181*9880d681SAndroid Build Coastguard Worker         IndexModeUpd, f, itin_upd,
3182*9880d681SAndroid Build Coastguard Worker         !strconcat(asm, "db${p}\t$Rn!, $regs", sfx), "$Rn = $wb", []> {
3183*9880d681SAndroid Build Coastguard Worker    let Inst{24-23} = 0b10;       // Decrement Before
3184*9880d681SAndroid Build Coastguard Worker    let Inst{22}    = P_bit;
3185*9880d681SAndroid Build Coastguard Worker    let Inst{21}    = 1;          // Writeback
3186*9880d681SAndroid Build Coastguard Worker    let Inst{20}    = L_bit;
3187*9880d681SAndroid Build Coastguard Worker
3188*9880d681SAndroid Build Coastguard Worker    let DecoderMethod = "DecodeMemMultipleWritebackInstruction";
3189*9880d681SAndroid Build Coastguard Worker  }
3190*9880d681SAndroid Build Coastguard Worker  def IB :
3191*9880d681SAndroid Build Coastguard Worker    AXI4<(outs), (ins GPR:$Rn, pred:$p, reglist:$regs, variable_ops),
3192*9880d681SAndroid Build Coastguard Worker         IndexModeNone, f, itin,
3193*9880d681SAndroid Build Coastguard Worker         !strconcat(asm, "ib${p}\t$Rn, $regs", sfx), "", []> {
3194*9880d681SAndroid Build Coastguard Worker    let Inst{24-23} = 0b11;       // Increment Before
3195*9880d681SAndroid Build Coastguard Worker    let Inst{22}    = P_bit;
3196*9880d681SAndroid Build Coastguard Worker    let Inst{21}    = 0;          // No writeback
3197*9880d681SAndroid Build Coastguard Worker    let Inst{20}    = L_bit;
3198*9880d681SAndroid Build Coastguard Worker  }
3199*9880d681SAndroid Build Coastguard Worker  def IB_UPD :
3200*9880d681SAndroid Build Coastguard Worker    AXI4<(outs GPR:$wb), (ins GPR:$Rn, pred:$p, reglist:$regs, variable_ops),
3201*9880d681SAndroid Build Coastguard Worker         IndexModeUpd, f, itin_upd,
3202*9880d681SAndroid Build Coastguard Worker         !strconcat(asm, "ib${p}\t$Rn!, $regs", sfx), "$Rn = $wb", []> {
3203*9880d681SAndroid Build Coastguard Worker    let Inst{24-23} = 0b11;       // Increment Before
3204*9880d681SAndroid Build Coastguard Worker    let Inst{22}    = P_bit;
3205*9880d681SAndroid Build Coastguard Worker    let Inst{21}    = 1;          // Writeback
3206*9880d681SAndroid Build Coastguard Worker    let Inst{20}    = L_bit;
3207*9880d681SAndroid Build Coastguard Worker
3208*9880d681SAndroid Build Coastguard Worker    let DecoderMethod = "DecodeMemMultipleWritebackInstruction";
3209*9880d681SAndroid Build Coastguard Worker  }
3210*9880d681SAndroid Build Coastguard Worker}
3211*9880d681SAndroid Build Coastguard Worker
3212*9880d681SAndroid Build Coastguard Workerlet hasSideEffects = 0 in {
3213*9880d681SAndroid Build Coastguard Worker
3214*9880d681SAndroid Build Coastguard Workerlet mayLoad = 1, hasExtraDefRegAllocReq = 1 in
3215*9880d681SAndroid Build Coastguard Workerdefm LDM : arm_ldst_mult<"ldm", "", 1, 0, LdStMulFrm, IIC_iLoad_m,
3216*9880d681SAndroid Build Coastguard Worker                         IIC_iLoad_mu>, ComplexDeprecationPredicate<"ARMLoad">;
3217*9880d681SAndroid Build Coastguard Worker
3218*9880d681SAndroid Build Coastguard Workerlet mayStore = 1, hasExtraSrcRegAllocReq = 1 in
3219*9880d681SAndroid Build Coastguard Workerdefm STM : arm_ldst_mult<"stm", "", 0, 0, LdStMulFrm, IIC_iStore_m,
3220*9880d681SAndroid Build Coastguard Worker                         IIC_iStore_mu>,
3221*9880d681SAndroid Build Coastguard Worker           ComplexDeprecationPredicate<"ARMStore">;
3222*9880d681SAndroid Build Coastguard Worker
3223*9880d681SAndroid Build Coastguard Worker} // hasSideEffects
3224*9880d681SAndroid Build Coastguard Worker
3225*9880d681SAndroid Build Coastguard Worker// FIXME: remove when we have a way to marking a MI with these properties.
3226*9880d681SAndroid Build Coastguard Worker// FIXME: Should pc be an implicit operand like PICADD, etc?
3227*9880d681SAndroid Build Coastguard Workerlet isReturn = 1, isTerminator = 1, isBarrier = 1, mayLoad = 1,
3228*9880d681SAndroid Build Coastguard Worker    hasExtraDefRegAllocReq = 1, isCodeGenOnly = 1 in
3229*9880d681SAndroid Build Coastguard Workerdef LDMIA_RET : ARMPseudoExpand<(outs GPR:$wb), (ins GPR:$Rn, pred:$p,
3230*9880d681SAndroid Build Coastguard Worker                                                 reglist:$regs, variable_ops),
3231*9880d681SAndroid Build Coastguard Worker                     4, IIC_iLoad_mBr, [],
3232*9880d681SAndroid Build Coastguard Worker                     (LDMIA_UPD GPR:$wb, GPR:$Rn, pred:$p, reglist:$regs)>,
3233*9880d681SAndroid Build Coastguard Worker      RegConstraint<"$Rn = $wb">;
3234*9880d681SAndroid Build Coastguard Worker
3235*9880d681SAndroid Build Coastguard Workerlet mayLoad = 1, hasExtraDefRegAllocReq = 1 in
3236*9880d681SAndroid Build Coastguard Workerdefm sysLDM : arm_ldst_mult<"ldm", " ^", 1, 1, LdStMulFrm, IIC_iLoad_m,
3237*9880d681SAndroid Build Coastguard Worker                               IIC_iLoad_mu>;
3238*9880d681SAndroid Build Coastguard Worker
3239*9880d681SAndroid Build Coastguard Workerlet mayStore = 1, hasExtraSrcRegAllocReq = 1 in
3240*9880d681SAndroid Build Coastguard Workerdefm sysSTM : arm_ldst_mult<"stm", " ^", 0, 1, LdStMulFrm, IIC_iStore_m,
3241*9880d681SAndroid Build Coastguard Worker                               IIC_iStore_mu>;
3242*9880d681SAndroid Build Coastguard Worker
3243*9880d681SAndroid Build Coastguard Worker
3244*9880d681SAndroid Build Coastguard Worker
3245*9880d681SAndroid Build Coastguard Worker//===----------------------------------------------------------------------===//
3246*9880d681SAndroid Build Coastguard Worker//  Move Instructions.
3247*9880d681SAndroid Build Coastguard Worker//
3248*9880d681SAndroid Build Coastguard Worker
3249*9880d681SAndroid Build Coastguard Workerlet hasSideEffects = 0 in
3250*9880d681SAndroid Build Coastguard Workerdef MOVr : AsI1<0b1101, (outs GPR:$Rd), (ins GPR:$Rm), DPFrm, IIC_iMOVr,
3251*9880d681SAndroid Build Coastguard Worker                "mov", "\t$Rd, $Rm", []>, UnaryDP, Sched<[WriteALU]> {
3252*9880d681SAndroid Build Coastguard Worker  bits<4> Rd;
3253*9880d681SAndroid Build Coastguard Worker  bits<4> Rm;
3254*9880d681SAndroid Build Coastguard Worker
3255*9880d681SAndroid Build Coastguard Worker  let Inst{19-16} = 0b0000;
3256*9880d681SAndroid Build Coastguard Worker  let Inst{11-4} = 0b00000000;
3257*9880d681SAndroid Build Coastguard Worker  let Inst{25} = 0;
3258*9880d681SAndroid Build Coastguard Worker  let Inst{3-0} = Rm;
3259*9880d681SAndroid Build Coastguard Worker  let Inst{15-12} = Rd;
3260*9880d681SAndroid Build Coastguard Worker}
3261*9880d681SAndroid Build Coastguard Worker
3262*9880d681SAndroid Build Coastguard Worker// A version for the smaller set of tail call registers.
3263*9880d681SAndroid Build Coastguard Workerlet hasSideEffects = 0 in
3264*9880d681SAndroid Build Coastguard Workerdef MOVr_TC : AsI1<0b1101, (outs tcGPR:$Rd), (ins tcGPR:$Rm), DPFrm,
3265*9880d681SAndroid Build Coastguard Worker                IIC_iMOVr, "mov", "\t$Rd, $Rm", []>, UnaryDP, Sched<[WriteALU]> {
3266*9880d681SAndroid Build Coastguard Worker  bits<4> Rd;
3267*9880d681SAndroid Build Coastguard Worker  bits<4> Rm;
3268*9880d681SAndroid Build Coastguard Worker
3269*9880d681SAndroid Build Coastguard Worker  let Inst{11-4} = 0b00000000;
3270*9880d681SAndroid Build Coastguard Worker  let Inst{25} = 0;
3271*9880d681SAndroid Build Coastguard Worker  let Inst{3-0} = Rm;
3272*9880d681SAndroid Build Coastguard Worker  let Inst{15-12} = Rd;
3273*9880d681SAndroid Build Coastguard Worker}
3274*9880d681SAndroid Build Coastguard Worker
3275*9880d681SAndroid Build Coastguard Workerdef MOVsr : AsI1<0b1101, (outs GPRnopc:$Rd), (ins shift_so_reg_reg:$src),
3276*9880d681SAndroid Build Coastguard Worker                DPSoRegRegFrm, IIC_iMOVsr,
3277*9880d681SAndroid Build Coastguard Worker                "mov", "\t$Rd, $src",
3278*9880d681SAndroid Build Coastguard Worker                [(set GPRnopc:$Rd, shift_so_reg_reg:$src)]>, UnaryDP,
3279*9880d681SAndroid Build Coastguard Worker                Sched<[WriteALU]> {
3280*9880d681SAndroid Build Coastguard Worker  bits<4> Rd;
3281*9880d681SAndroid Build Coastguard Worker  bits<12> src;
3282*9880d681SAndroid Build Coastguard Worker  let Inst{15-12} = Rd;
3283*9880d681SAndroid Build Coastguard Worker  let Inst{19-16} = 0b0000;
3284*9880d681SAndroid Build Coastguard Worker  let Inst{11-8} = src{11-8};
3285*9880d681SAndroid Build Coastguard Worker  let Inst{7} = 0;
3286*9880d681SAndroid Build Coastguard Worker  let Inst{6-5} = src{6-5};
3287*9880d681SAndroid Build Coastguard Worker  let Inst{4} = 1;
3288*9880d681SAndroid Build Coastguard Worker  let Inst{3-0} = src{3-0};
3289*9880d681SAndroid Build Coastguard Worker  let Inst{25} = 0;
3290*9880d681SAndroid Build Coastguard Worker}
3291*9880d681SAndroid Build Coastguard Worker
3292*9880d681SAndroid Build Coastguard Workerdef MOVsi : AsI1<0b1101, (outs GPR:$Rd), (ins shift_so_reg_imm:$src),
3293*9880d681SAndroid Build Coastguard Worker                DPSoRegImmFrm, IIC_iMOVsr,
3294*9880d681SAndroid Build Coastguard Worker                "mov", "\t$Rd, $src", [(set GPR:$Rd, shift_so_reg_imm:$src)]>,
3295*9880d681SAndroid Build Coastguard Worker                UnaryDP, Sched<[WriteALU]> {
3296*9880d681SAndroid Build Coastguard Worker  bits<4> Rd;
3297*9880d681SAndroid Build Coastguard Worker  bits<12> src;
3298*9880d681SAndroid Build Coastguard Worker  let Inst{15-12} = Rd;
3299*9880d681SAndroid Build Coastguard Worker  let Inst{19-16} = 0b0000;
3300*9880d681SAndroid Build Coastguard Worker  let Inst{11-5} = src{11-5};
3301*9880d681SAndroid Build Coastguard Worker  let Inst{4} = 0;
3302*9880d681SAndroid Build Coastguard Worker  let Inst{3-0} = src{3-0};
3303*9880d681SAndroid Build Coastguard Worker  let Inst{25} = 0;
3304*9880d681SAndroid Build Coastguard Worker}
3305*9880d681SAndroid Build Coastguard Worker
3306*9880d681SAndroid Build Coastguard Workerlet isReMaterializable = 1, isAsCheapAsAMove = 1, isMoveImm = 1 in
3307*9880d681SAndroid Build Coastguard Workerdef MOVi : AsI1<0b1101, (outs GPR:$Rd), (ins mod_imm:$imm), DPFrm, IIC_iMOVi,
3308*9880d681SAndroid Build Coastguard Worker                "mov", "\t$Rd, $imm", [(set GPR:$Rd, mod_imm:$imm)]>, UnaryDP,
3309*9880d681SAndroid Build Coastguard Worker                Sched<[WriteALU]> {
3310*9880d681SAndroid Build Coastguard Worker  bits<4> Rd;
3311*9880d681SAndroid Build Coastguard Worker  bits<12> imm;
3312*9880d681SAndroid Build Coastguard Worker  let Inst{25} = 1;
3313*9880d681SAndroid Build Coastguard Worker  let Inst{15-12} = Rd;
3314*9880d681SAndroid Build Coastguard Worker  let Inst{19-16} = 0b0000;
3315*9880d681SAndroid Build Coastguard Worker  let Inst{11-0} = imm;
3316*9880d681SAndroid Build Coastguard Worker}
3317*9880d681SAndroid Build Coastguard Worker
3318*9880d681SAndroid Build Coastguard Workerlet isReMaterializable = 1, isAsCheapAsAMove = 1, isMoveImm = 1 in
3319*9880d681SAndroid Build Coastguard Workerdef MOVi16 : AI1<0b1000, (outs GPR:$Rd), (ins imm0_65535_expr:$imm),
3320*9880d681SAndroid Build Coastguard Worker                 DPFrm, IIC_iMOVi,
3321*9880d681SAndroid Build Coastguard Worker                 "movw", "\t$Rd, $imm",
3322*9880d681SAndroid Build Coastguard Worker                 [(set GPR:$Rd, imm0_65535:$imm)]>,
3323*9880d681SAndroid Build Coastguard Worker                 Requires<[IsARM, HasV6T2]>, UnaryDP, Sched<[WriteALU]> {
3324*9880d681SAndroid Build Coastguard Worker  bits<4> Rd;
3325*9880d681SAndroid Build Coastguard Worker  bits<16> imm;
3326*9880d681SAndroid Build Coastguard Worker  let Inst{15-12} = Rd;
3327*9880d681SAndroid Build Coastguard Worker  let Inst{11-0}  = imm{11-0};
3328*9880d681SAndroid Build Coastguard Worker  let Inst{19-16} = imm{15-12};
3329*9880d681SAndroid Build Coastguard Worker  let Inst{20} = 0;
3330*9880d681SAndroid Build Coastguard Worker  let Inst{25} = 1;
3331*9880d681SAndroid Build Coastguard Worker  let DecoderMethod = "DecodeArmMOVTWInstruction";
3332*9880d681SAndroid Build Coastguard Worker}
3333*9880d681SAndroid Build Coastguard Worker
3334*9880d681SAndroid Build Coastguard Workerdef : InstAlias<"mov${p} $Rd, $imm",
3335*9880d681SAndroid Build Coastguard Worker                (MOVi16 GPR:$Rd, imm0_65535_expr:$imm, pred:$p), 0>,
3336*9880d681SAndroid Build Coastguard Worker        Requires<[IsARM, HasV6T2]>;
3337*9880d681SAndroid Build Coastguard Worker
3338*9880d681SAndroid Build Coastguard Workerdef MOVi16_ga_pcrel : PseudoInst<(outs GPR:$Rd),
3339*9880d681SAndroid Build Coastguard Worker                                (ins i32imm:$addr, pclabel:$id), IIC_iMOVi, []>,
3340*9880d681SAndroid Build Coastguard Worker                      Sched<[WriteALU]>;
3341*9880d681SAndroid Build Coastguard Worker
3342*9880d681SAndroid Build Coastguard Workerlet Constraints = "$src = $Rd" in {
3343*9880d681SAndroid Build Coastguard Workerdef MOVTi16 : AI1<0b1010, (outs GPRnopc:$Rd),
3344*9880d681SAndroid Build Coastguard Worker                  (ins GPR:$src, imm0_65535_expr:$imm),
3345*9880d681SAndroid Build Coastguard Worker                  DPFrm, IIC_iMOVi,
3346*9880d681SAndroid Build Coastguard Worker                  "movt", "\t$Rd, $imm",
3347*9880d681SAndroid Build Coastguard Worker                  [(set GPRnopc:$Rd,
3348*9880d681SAndroid Build Coastguard Worker                        (or (and GPR:$src, 0xffff),
3349*9880d681SAndroid Build Coastguard Worker                            lo16AllZero:$imm))]>, UnaryDP,
3350*9880d681SAndroid Build Coastguard Worker                  Requires<[IsARM, HasV6T2]>, Sched<[WriteALU]> {
3351*9880d681SAndroid Build Coastguard Worker  bits<4> Rd;
3352*9880d681SAndroid Build Coastguard Worker  bits<16> imm;
3353*9880d681SAndroid Build Coastguard Worker  let Inst{15-12} = Rd;
3354*9880d681SAndroid Build Coastguard Worker  let Inst{11-0}  = imm{11-0};
3355*9880d681SAndroid Build Coastguard Worker  let Inst{19-16} = imm{15-12};
3356*9880d681SAndroid Build Coastguard Worker  let Inst{20} = 0;
3357*9880d681SAndroid Build Coastguard Worker  let Inst{25} = 1;
3358*9880d681SAndroid Build Coastguard Worker  let DecoderMethod = "DecodeArmMOVTWInstruction";
3359*9880d681SAndroid Build Coastguard Worker}
3360*9880d681SAndroid Build Coastguard Worker
3361*9880d681SAndroid Build Coastguard Workerdef MOVTi16_ga_pcrel : PseudoInst<(outs GPR:$Rd),
3362*9880d681SAndroid Build Coastguard Worker                      (ins GPR:$src, i32imm:$addr, pclabel:$id), IIC_iMOVi, []>,
3363*9880d681SAndroid Build Coastguard Worker                      Sched<[WriteALU]>;
3364*9880d681SAndroid Build Coastguard Worker
3365*9880d681SAndroid Build Coastguard Worker} // Constraints
3366*9880d681SAndroid Build Coastguard Worker
3367*9880d681SAndroid Build Coastguard Workerdef : ARMPat<(or GPR:$src, 0xffff0000), (MOVTi16 GPR:$src, 0xffff)>,
3368*9880d681SAndroid Build Coastguard Worker      Requires<[IsARM, HasV6T2]>;
3369*9880d681SAndroid Build Coastguard Worker
3370*9880d681SAndroid Build Coastguard Workerlet Uses = [CPSR] in
3371*9880d681SAndroid Build Coastguard Workerdef RRX: PseudoInst<(outs GPR:$Rd), (ins GPR:$Rm), IIC_iMOVsi,
3372*9880d681SAndroid Build Coastguard Worker                    [(set GPR:$Rd, (ARMrrx GPR:$Rm))]>, UnaryDP,
3373*9880d681SAndroid Build Coastguard Worker                    Requires<[IsARM]>, Sched<[WriteALU]>;
3374*9880d681SAndroid Build Coastguard Worker
3375*9880d681SAndroid Build Coastguard Worker// These aren't really mov instructions, but we have to define them this way
3376*9880d681SAndroid Build Coastguard Worker// due to flag operands.
3377*9880d681SAndroid Build Coastguard Worker
3378*9880d681SAndroid Build Coastguard Workerlet Defs = [CPSR] in {
3379*9880d681SAndroid Build Coastguard Workerdef MOVsrl_flag : PseudoInst<(outs GPR:$dst), (ins GPR:$src), IIC_iMOVsi,
3380*9880d681SAndroid Build Coastguard Worker                      [(set GPR:$dst, (ARMsrl_flag GPR:$src))]>, UnaryDP,
3381*9880d681SAndroid Build Coastguard Worker                      Sched<[WriteALU]>, Requires<[IsARM]>;
3382*9880d681SAndroid Build Coastguard Workerdef MOVsra_flag : PseudoInst<(outs GPR:$dst), (ins GPR:$src), IIC_iMOVsi,
3383*9880d681SAndroid Build Coastguard Worker                      [(set GPR:$dst, (ARMsra_flag GPR:$src))]>, UnaryDP,
3384*9880d681SAndroid Build Coastguard Worker                      Sched<[WriteALU]>, Requires<[IsARM]>;
3385*9880d681SAndroid Build Coastguard Worker}
3386*9880d681SAndroid Build Coastguard Worker
3387*9880d681SAndroid Build Coastguard Worker//===----------------------------------------------------------------------===//
3388*9880d681SAndroid Build Coastguard Worker//  Extend Instructions.
3389*9880d681SAndroid Build Coastguard Worker//
3390*9880d681SAndroid Build Coastguard Worker
3391*9880d681SAndroid Build Coastguard Worker// Sign extenders
3392*9880d681SAndroid Build Coastguard Worker
3393*9880d681SAndroid Build Coastguard Workerdef SXTB  : AI_ext_rrot<0b01101010,
3394*9880d681SAndroid Build Coastguard Worker                         "sxtb", UnOpFrag<(sext_inreg node:$Src, i8)>>;
3395*9880d681SAndroid Build Coastguard Workerdef SXTH  : AI_ext_rrot<0b01101011,
3396*9880d681SAndroid Build Coastguard Worker                         "sxth", UnOpFrag<(sext_inreg node:$Src, i16)>>;
3397*9880d681SAndroid Build Coastguard Worker
3398*9880d681SAndroid Build Coastguard Workerdef SXTAB : AI_exta_rrot<0b01101010,
3399*9880d681SAndroid Build Coastguard Worker               "sxtab", BinOpFrag<(add node:$LHS, (sext_inreg node:$RHS, i8))>>;
3400*9880d681SAndroid Build Coastguard Workerdef SXTAH : AI_exta_rrot<0b01101011,
3401*9880d681SAndroid Build Coastguard Worker               "sxtah", BinOpFrag<(add node:$LHS, (sext_inreg node:$RHS,i16))>>;
3402*9880d681SAndroid Build Coastguard Worker
3403*9880d681SAndroid Build Coastguard Workerdef SXTB16  : AI_ext_rrot_np<0b01101000, "sxtb16">;
3404*9880d681SAndroid Build Coastguard Worker
3405*9880d681SAndroid Build Coastguard Workerdef SXTAB16 : AI_exta_rrot_np<0b01101000, "sxtab16">;
3406*9880d681SAndroid Build Coastguard Worker
3407*9880d681SAndroid Build Coastguard Worker// Zero extenders
3408*9880d681SAndroid Build Coastguard Worker
3409*9880d681SAndroid Build Coastguard Workerlet AddedComplexity = 16 in {
3410*9880d681SAndroid Build Coastguard Workerdef UXTB   : AI_ext_rrot<0b01101110,
3411*9880d681SAndroid Build Coastguard Worker                          "uxtb"  , UnOpFrag<(and node:$Src, 0x000000FF)>>;
3412*9880d681SAndroid Build Coastguard Workerdef UXTH   : AI_ext_rrot<0b01101111,
3413*9880d681SAndroid Build Coastguard Worker                          "uxth"  , UnOpFrag<(and node:$Src, 0x0000FFFF)>>;
3414*9880d681SAndroid Build Coastguard Workerdef UXTB16 : AI_ext_rrot<0b01101100,
3415*9880d681SAndroid Build Coastguard Worker                          "uxtb16", UnOpFrag<(and node:$Src, 0x00FF00FF)>>;
3416*9880d681SAndroid Build Coastguard Worker
3417*9880d681SAndroid Build Coastguard Worker// FIXME: This pattern incorrectly assumes the shl operator is a rotate.
3418*9880d681SAndroid Build Coastguard Worker//        The transformation should probably be done as a combiner action
3419*9880d681SAndroid Build Coastguard Worker//        instead so we can include a check for masking back in the upper
3420*9880d681SAndroid Build Coastguard Worker//        eight bits of the source into the lower eight bits of the result.
3421*9880d681SAndroid Build Coastguard Worker//def : ARMV6Pat<(and (shl GPR:$Src, (i32 8)), 0xFF00FF),
3422*9880d681SAndroid Build Coastguard Worker//               (UXTB16r_rot GPR:$Src, 3)>;
3423*9880d681SAndroid Build Coastguard Workerdef : ARMV6Pat<(and (srl GPR:$Src, (i32 8)), 0xFF00FF),
3424*9880d681SAndroid Build Coastguard Worker               (UXTB16 GPR:$Src, 1)>;
3425*9880d681SAndroid Build Coastguard Worker
3426*9880d681SAndroid Build Coastguard Workerdef UXTAB : AI_exta_rrot<0b01101110, "uxtab",
3427*9880d681SAndroid Build Coastguard Worker                        BinOpFrag<(add node:$LHS, (and node:$RHS, 0x00FF))>>;
3428*9880d681SAndroid Build Coastguard Workerdef UXTAH : AI_exta_rrot<0b01101111, "uxtah",
3429*9880d681SAndroid Build Coastguard Worker                        BinOpFrag<(add node:$LHS, (and node:$RHS, 0xFFFF))>>;
3430*9880d681SAndroid Build Coastguard Worker}
3431*9880d681SAndroid Build Coastguard Worker
3432*9880d681SAndroid Build Coastguard Worker// This isn't safe in general, the add is two 16-bit units, not a 32-bit add.
3433*9880d681SAndroid Build Coastguard Workerdef UXTAB16 : AI_exta_rrot_np<0b01101100, "uxtab16">;
3434*9880d681SAndroid Build Coastguard Worker
3435*9880d681SAndroid Build Coastguard Worker
3436*9880d681SAndroid Build Coastguard Workerdef SBFX  : I<(outs GPRnopc:$Rd),
3437*9880d681SAndroid Build Coastguard Worker              (ins GPRnopc:$Rn, imm0_31:$lsb, imm1_32:$width),
3438*9880d681SAndroid Build Coastguard Worker               AddrMode1, 4, IndexModeNone, DPFrm, IIC_iUNAsi,
3439*9880d681SAndroid Build Coastguard Worker               "sbfx", "\t$Rd, $Rn, $lsb, $width", "", []>,
3440*9880d681SAndroid Build Coastguard Worker               Requires<[IsARM, HasV6T2]> {
3441*9880d681SAndroid Build Coastguard Worker  bits<4> Rd;
3442*9880d681SAndroid Build Coastguard Worker  bits<4> Rn;
3443*9880d681SAndroid Build Coastguard Worker  bits<5> lsb;
3444*9880d681SAndroid Build Coastguard Worker  bits<5> width;
3445*9880d681SAndroid Build Coastguard Worker  let Inst{27-21} = 0b0111101;
3446*9880d681SAndroid Build Coastguard Worker  let Inst{6-4}   = 0b101;
3447*9880d681SAndroid Build Coastguard Worker  let Inst{20-16} = width;
3448*9880d681SAndroid Build Coastguard Worker  let Inst{15-12} = Rd;
3449*9880d681SAndroid Build Coastguard Worker  let Inst{11-7}  = lsb;
3450*9880d681SAndroid Build Coastguard Worker  let Inst{3-0}   = Rn;
3451*9880d681SAndroid Build Coastguard Worker}
3452*9880d681SAndroid Build Coastguard Worker
3453*9880d681SAndroid Build Coastguard Workerdef UBFX  : I<(outs GPRnopc:$Rd),
3454*9880d681SAndroid Build Coastguard Worker              (ins GPRnopc:$Rn, imm0_31:$lsb, imm1_32:$width),
3455*9880d681SAndroid Build Coastguard Worker               AddrMode1, 4, IndexModeNone, DPFrm, IIC_iUNAsi,
3456*9880d681SAndroid Build Coastguard Worker               "ubfx", "\t$Rd, $Rn, $lsb, $width", "", []>,
3457*9880d681SAndroid Build Coastguard Worker               Requires<[IsARM, HasV6T2]> {
3458*9880d681SAndroid Build Coastguard Worker  bits<4> Rd;
3459*9880d681SAndroid Build Coastguard Worker  bits<4> Rn;
3460*9880d681SAndroid Build Coastguard Worker  bits<5> lsb;
3461*9880d681SAndroid Build Coastguard Worker  bits<5> width;
3462*9880d681SAndroid Build Coastguard Worker  let Inst{27-21} = 0b0111111;
3463*9880d681SAndroid Build Coastguard Worker  let Inst{6-4}   = 0b101;
3464*9880d681SAndroid Build Coastguard Worker  let Inst{20-16} = width;
3465*9880d681SAndroid Build Coastguard Worker  let Inst{15-12} = Rd;
3466*9880d681SAndroid Build Coastguard Worker  let Inst{11-7}  = lsb;
3467*9880d681SAndroid Build Coastguard Worker  let Inst{3-0}   = Rn;
3468*9880d681SAndroid Build Coastguard Worker}
3469*9880d681SAndroid Build Coastguard Worker
3470*9880d681SAndroid Build Coastguard Worker//===----------------------------------------------------------------------===//
3471*9880d681SAndroid Build Coastguard Worker//  Arithmetic Instructions.
3472*9880d681SAndroid Build Coastguard Worker//
3473*9880d681SAndroid Build Coastguard Worker
3474*9880d681SAndroid Build Coastguard Workerdefm ADD  : AsI1_bin_irs<0b0100, "add",
3475*9880d681SAndroid Build Coastguard Worker                         IIC_iALUi, IIC_iALUr, IIC_iALUsr, add, 1>;
3476*9880d681SAndroid Build Coastguard Workerdefm SUB  : AsI1_bin_irs<0b0010, "sub",
3477*9880d681SAndroid Build Coastguard Worker                         IIC_iALUi, IIC_iALUr, IIC_iALUsr, sub>;
3478*9880d681SAndroid Build Coastguard Worker
3479*9880d681SAndroid Build Coastguard Worker// ADD and SUB with 's' bit set.
3480*9880d681SAndroid Build Coastguard Worker//
3481*9880d681SAndroid Build Coastguard Worker// Currently, ADDS/SUBS are pseudo opcodes that exist only in the
3482*9880d681SAndroid Build Coastguard Worker// selection DAG. They are "lowered" to real ADD/SUB opcodes by
3483*9880d681SAndroid Build Coastguard Worker// AdjustInstrPostInstrSelection where we determine whether or not to
3484*9880d681SAndroid Build Coastguard Worker// set the "s" bit based on CPSR liveness.
3485*9880d681SAndroid Build Coastguard Worker//
3486*9880d681SAndroid Build Coastguard Worker// FIXME: Eliminate ADDS/SUBS pseudo opcodes after adding tablegen
3487*9880d681SAndroid Build Coastguard Worker// support for an optional CPSR definition that corresponds to the DAG
3488*9880d681SAndroid Build Coastguard Worker// node's second value. We can then eliminate the implicit def of CPSR.
3489*9880d681SAndroid Build Coastguard Workerdefm ADDS : AsI1_bin_s_irs<IIC_iALUi, IIC_iALUr, IIC_iALUsr, ARMaddc, 1>;
3490*9880d681SAndroid Build Coastguard Workerdefm SUBS : AsI1_bin_s_irs<IIC_iALUi, IIC_iALUr, IIC_iALUsr, ARMsubc>;
3491*9880d681SAndroid Build Coastguard Worker
3492*9880d681SAndroid Build Coastguard Workerdefm ADC : AI1_adde_sube_irs<0b0101, "adc", ARMadde, 1>;
3493*9880d681SAndroid Build Coastguard Workerdefm SBC : AI1_adde_sube_irs<0b0110, "sbc", ARMsube>;
3494*9880d681SAndroid Build Coastguard Worker
3495*9880d681SAndroid Build Coastguard Workerdefm RSB  : AsI1_rbin_irs<0b0011, "rsb",
3496*9880d681SAndroid Build Coastguard Worker                          IIC_iALUi, IIC_iALUr, IIC_iALUsr,
3497*9880d681SAndroid Build Coastguard Worker                          sub>;
3498*9880d681SAndroid Build Coastguard Worker
3499*9880d681SAndroid Build Coastguard Worker// FIXME: Eliminate them if we can write def : Pat patterns which defines
3500*9880d681SAndroid Build Coastguard Worker// CPSR and the implicit def of CPSR is not needed.
3501*9880d681SAndroid Build Coastguard Workerdefm RSBS : AsI1_rbin_s_is<IIC_iALUi, IIC_iALUr, IIC_iALUsr, ARMsubc>;
3502*9880d681SAndroid Build Coastguard Worker
3503*9880d681SAndroid Build Coastguard Workerdefm RSC : AI1_rsc_irs<0b0111, "rsc", ARMsube>;
3504*9880d681SAndroid Build Coastguard Worker
3505*9880d681SAndroid Build Coastguard Worker// (sub X, imm) gets canonicalized to (add X, -imm).  Match this form.
3506*9880d681SAndroid Build Coastguard Worker// The assume-no-carry-in form uses the negation of the input since add/sub
3507*9880d681SAndroid Build Coastguard Worker// assume opposite meanings of the carry flag (i.e., carry == !borrow).
3508*9880d681SAndroid Build Coastguard Worker// See the definition of AddWithCarry() in the ARM ARM A2.2.1 for the gory
3509*9880d681SAndroid Build Coastguard Worker// details.
3510*9880d681SAndroid Build Coastguard Workerdef : ARMPat<(add     GPR:$src, mod_imm_neg:$imm),
3511*9880d681SAndroid Build Coastguard Worker             (SUBri   GPR:$src, mod_imm_neg:$imm)>;
3512*9880d681SAndroid Build Coastguard Workerdef : ARMPat<(ARMaddc GPR:$src, mod_imm_neg:$imm),
3513*9880d681SAndroid Build Coastguard Worker             (SUBSri  GPR:$src, mod_imm_neg:$imm)>;
3514*9880d681SAndroid Build Coastguard Worker
3515*9880d681SAndroid Build Coastguard Workerdef : ARMPat<(add     GPR:$src, imm0_65535_neg:$imm),
3516*9880d681SAndroid Build Coastguard Worker             (SUBrr   GPR:$src, (MOVi16 (imm_neg_XFORM imm:$imm)))>,
3517*9880d681SAndroid Build Coastguard Worker             Requires<[IsARM, HasV6T2]>;
3518*9880d681SAndroid Build Coastguard Workerdef : ARMPat<(ARMaddc GPR:$src, imm0_65535_neg:$imm),
3519*9880d681SAndroid Build Coastguard Worker             (SUBSrr  GPR:$src, (MOVi16 (imm_neg_XFORM imm:$imm)))>,
3520*9880d681SAndroid Build Coastguard Worker             Requires<[IsARM, HasV6T2]>;
3521*9880d681SAndroid Build Coastguard Worker
3522*9880d681SAndroid Build Coastguard Worker// The with-carry-in form matches bitwise not instead of the negation.
3523*9880d681SAndroid Build Coastguard Worker// Effectively, the inverse interpretation of the carry flag already accounts
3524*9880d681SAndroid Build Coastguard Worker// for part of the negation.
3525*9880d681SAndroid Build Coastguard Workerdef : ARMPat<(ARMadde GPR:$src, mod_imm_not:$imm, CPSR),
3526*9880d681SAndroid Build Coastguard Worker             (SBCri   GPR:$src, mod_imm_not:$imm)>;
3527*9880d681SAndroid Build Coastguard Workerdef : ARMPat<(ARMadde GPR:$src, imm0_65535_neg:$imm, CPSR),
3528*9880d681SAndroid Build Coastguard Worker             (SBCrr   GPR:$src, (MOVi16 (imm_not_XFORM imm:$imm)))>,
3529*9880d681SAndroid Build Coastguard Worker             Requires<[IsARM, HasV6T2]>;
3530*9880d681SAndroid Build Coastguard Worker
3531*9880d681SAndroid Build Coastguard Worker// Note: These are implemented in C++ code, because they have to generate
3532*9880d681SAndroid Build Coastguard Worker// ADD/SUBrs instructions, which use a complex pattern that a xform function
3533*9880d681SAndroid Build Coastguard Worker// cannot produce.
3534*9880d681SAndroid Build Coastguard Worker// (mul X, 2^n+1) -> (add (X << n), X)
3535*9880d681SAndroid Build Coastguard Worker// (mul X, 2^n-1) -> (rsb X, (X << n))
3536*9880d681SAndroid Build Coastguard Worker
3537*9880d681SAndroid Build Coastguard Worker// ARM Arithmetic Instruction
3538*9880d681SAndroid Build Coastguard Worker// GPR:$dst = GPR:$a op GPR:$b
3539*9880d681SAndroid Build Coastguard Workerclass AAI<bits<8> op27_20, bits<8> op11_4, string opc,
3540*9880d681SAndroid Build Coastguard Worker          list<dag> pattern = [],
3541*9880d681SAndroid Build Coastguard Worker          dag iops = (ins GPRnopc:$Rn, GPRnopc:$Rm),
3542*9880d681SAndroid Build Coastguard Worker          string asm = "\t$Rd, $Rn, $Rm">
3543*9880d681SAndroid Build Coastguard Worker  : AI<(outs GPRnopc:$Rd), iops, DPFrm, IIC_iALUr, opc, asm, pattern>,
3544*9880d681SAndroid Build Coastguard Worker    Sched<[WriteALU, ReadALU, ReadALU]> {
3545*9880d681SAndroid Build Coastguard Worker  bits<4> Rn;
3546*9880d681SAndroid Build Coastguard Worker  bits<4> Rd;
3547*9880d681SAndroid Build Coastguard Worker  bits<4> Rm;
3548*9880d681SAndroid Build Coastguard Worker  let Inst{27-20} = op27_20;
3549*9880d681SAndroid Build Coastguard Worker  let Inst{11-4} = op11_4;
3550*9880d681SAndroid Build Coastguard Worker  let Inst{19-16} = Rn;
3551*9880d681SAndroid Build Coastguard Worker  let Inst{15-12} = Rd;
3552*9880d681SAndroid Build Coastguard Worker  let Inst{3-0}   = Rm;
3553*9880d681SAndroid Build Coastguard Worker
3554*9880d681SAndroid Build Coastguard Worker  let Unpredictable{11-8} = 0b1111;
3555*9880d681SAndroid Build Coastguard Worker}
3556*9880d681SAndroid Build Coastguard Worker
3557*9880d681SAndroid Build Coastguard Worker// Saturating add/subtract
3558*9880d681SAndroid Build Coastguard Worker
3559*9880d681SAndroid Build Coastguard Workerlet DecoderMethod = "DecodeQADDInstruction" in
3560*9880d681SAndroid Build Coastguard Workerdef QADD    : AAI<0b00010000, 0b00000101, "qadd",
3561*9880d681SAndroid Build Coastguard Worker                  [(set GPRnopc:$Rd, (int_arm_qadd GPRnopc:$Rm, GPRnopc:$Rn))],
3562*9880d681SAndroid Build Coastguard Worker                  (ins GPRnopc:$Rm, GPRnopc:$Rn), "\t$Rd, $Rm, $Rn">;
3563*9880d681SAndroid Build Coastguard Worker
3564*9880d681SAndroid Build Coastguard Workerdef QSUB    : AAI<0b00010010, 0b00000101, "qsub",
3565*9880d681SAndroid Build Coastguard Worker                  [(set GPRnopc:$Rd, (int_arm_qsub GPRnopc:$Rm, GPRnopc:$Rn))],
3566*9880d681SAndroid Build Coastguard Worker                  (ins GPRnopc:$Rm, GPRnopc:$Rn), "\t$Rd, $Rm, $Rn">;
3567*9880d681SAndroid Build Coastguard Workerdef QDADD   : AAI<0b00010100, 0b00000101, "qdadd", [],
3568*9880d681SAndroid Build Coastguard Worker                  (ins GPRnopc:$Rm, GPRnopc:$Rn),
3569*9880d681SAndroid Build Coastguard Worker                  "\t$Rd, $Rm, $Rn">;
3570*9880d681SAndroid Build Coastguard Workerdef QDSUB   : AAI<0b00010110, 0b00000101, "qdsub", [],
3571*9880d681SAndroid Build Coastguard Worker                  (ins GPRnopc:$Rm, GPRnopc:$Rn),
3572*9880d681SAndroid Build Coastguard Worker                  "\t$Rd, $Rm, $Rn">;
3573*9880d681SAndroid Build Coastguard Worker
3574*9880d681SAndroid Build Coastguard Workerdef QADD16  : AAI<0b01100010, 0b11110001, "qadd16">;
3575*9880d681SAndroid Build Coastguard Workerdef QADD8   : AAI<0b01100010, 0b11111001, "qadd8">;
3576*9880d681SAndroid Build Coastguard Workerdef QASX    : AAI<0b01100010, 0b11110011, "qasx">;
3577*9880d681SAndroid Build Coastguard Workerdef QSAX    : AAI<0b01100010, 0b11110101, "qsax">;
3578*9880d681SAndroid Build Coastguard Workerdef QSUB16  : AAI<0b01100010, 0b11110111, "qsub16">;
3579*9880d681SAndroid Build Coastguard Workerdef QSUB8   : AAI<0b01100010, 0b11111111, "qsub8">;
3580*9880d681SAndroid Build Coastguard Workerdef UQADD16 : AAI<0b01100110, 0b11110001, "uqadd16">;
3581*9880d681SAndroid Build Coastguard Workerdef UQADD8  : AAI<0b01100110, 0b11111001, "uqadd8">;
3582*9880d681SAndroid Build Coastguard Workerdef UQASX   : AAI<0b01100110, 0b11110011, "uqasx">;
3583*9880d681SAndroid Build Coastguard Workerdef UQSAX   : AAI<0b01100110, 0b11110101, "uqsax">;
3584*9880d681SAndroid Build Coastguard Workerdef UQSUB16 : AAI<0b01100110, 0b11110111, "uqsub16">;
3585*9880d681SAndroid Build Coastguard Workerdef UQSUB8  : AAI<0b01100110, 0b11111111, "uqsub8">;
3586*9880d681SAndroid Build Coastguard Worker
3587*9880d681SAndroid Build Coastguard Worker// Signed/Unsigned add/subtract
3588*9880d681SAndroid Build Coastguard Worker
3589*9880d681SAndroid Build Coastguard Workerdef SASX   : AAI<0b01100001, 0b11110011, "sasx">;
3590*9880d681SAndroid Build Coastguard Workerdef SADD16 : AAI<0b01100001, 0b11110001, "sadd16">;
3591*9880d681SAndroid Build Coastguard Workerdef SADD8  : AAI<0b01100001, 0b11111001, "sadd8">;
3592*9880d681SAndroid Build Coastguard Workerdef SSAX   : AAI<0b01100001, 0b11110101, "ssax">;
3593*9880d681SAndroid Build Coastguard Workerdef SSUB16 : AAI<0b01100001, 0b11110111, "ssub16">;
3594*9880d681SAndroid Build Coastguard Workerdef SSUB8  : AAI<0b01100001, 0b11111111, "ssub8">;
3595*9880d681SAndroid Build Coastguard Workerdef UASX   : AAI<0b01100101, 0b11110011, "uasx">;
3596*9880d681SAndroid Build Coastguard Workerdef UADD16 : AAI<0b01100101, 0b11110001, "uadd16">;
3597*9880d681SAndroid Build Coastguard Workerdef UADD8  : AAI<0b01100101, 0b11111001, "uadd8">;
3598*9880d681SAndroid Build Coastguard Workerdef USAX   : AAI<0b01100101, 0b11110101, "usax">;
3599*9880d681SAndroid Build Coastguard Workerdef USUB16 : AAI<0b01100101, 0b11110111, "usub16">;
3600*9880d681SAndroid Build Coastguard Workerdef USUB8  : AAI<0b01100101, 0b11111111, "usub8">;
3601*9880d681SAndroid Build Coastguard Worker
3602*9880d681SAndroid Build Coastguard Worker// Signed/Unsigned halving add/subtract
3603*9880d681SAndroid Build Coastguard Worker
3604*9880d681SAndroid Build Coastguard Workerdef SHASX   : AAI<0b01100011, 0b11110011, "shasx">;
3605*9880d681SAndroid Build Coastguard Workerdef SHADD16 : AAI<0b01100011, 0b11110001, "shadd16">;
3606*9880d681SAndroid Build Coastguard Workerdef SHADD8  : AAI<0b01100011, 0b11111001, "shadd8">;
3607*9880d681SAndroid Build Coastguard Workerdef SHSAX   : AAI<0b01100011, 0b11110101, "shsax">;
3608*9880d681SAndroid Build Coastguard Workerdef SHSUB16 : AAI<0b01100011, 0b11110111, "shsub16">;
3609*9880d681SAndroid Build Coastguard Workerdef SHSUB8  : AAI<0b01100011, 0b11111111, "shsub8">;
3610*9880d681SAndroid Build Coastguard Workerdef UHASX   : AAI<0b01100111, 0b11110011, "uhasx">;
3611*9880d681SAndroid Build Coastguard Workerdef UHADD16 : AAI<0b01100111, 0b11110001, "uhadd16">;
3612*9880d681SAndroid Build Coastguard Workerdef UHADD8  : AAI<0b01100111, 0b11111001, "uhadd8">;
3613*9880d681SAndroid Build Coastguard Workerdef UHSAX   : AAI<0b01100111, 0b11110101, "uhsax">;
3614*9880d681SAndroid Build Coastguard Workerdef UHSUB16 : AAI<0b01100111, 0b11110111, "uhsub16">;
3615*9880d681SAndroid Build Coastguard Workerdef UHSUB8  : AAI<0b01100111, 0b11111111, "uhsub8">;
3616*9880d681SAndroid Build Coastguard Worker
3617*9880d681SAndroid Build Coastguard Worker// Unsigned Sum of Absolute Differences [and Accumulate].
3618*9880d681SAndroid Build Coastguard Worker
3619*9880d681SAndroid Build Coastguard Workerdef USAD8  : AI<(outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
3620*9880d681SAndroid Build Coastguard Worker                MulFrm /* for convenience */, NoItinerary, "usad8",
3621*9880d681SAndroid Build Coastguard Worker                "\t$Rd, $Rn, $Rm", []>,
3622*9880d681SAndroid Build Coastguard Worker             Requires<[IsARM, HasV6]>, Sched<[WriteALU, ReadALU, ReadALU]> {
3623*9880d681SAndroid Build Coastguard Worker  bits<4> Rd;
3624*9880d681SAndroid Build Coastguard Worker  bits<4> Rn;
3625*9880d681SAndroid Build Coastguard Worker  bits<4> Rm;
3626*9880d681SAndroid Build Coastguard Worker  let Inst{27-20} = 0b01111000;
3627*9880d681SAndroid Build Coastguard Worker  let Inst{15-12} = 0b1111;
3628*9880d681SAndroid Build Coastguard Worker  let Inst{7-4} = 0b0001;
3629*9880d681SAndroid Build Coastguard Worker  let Inst{19-16} = Rd;
3630*9880d681SAndroid Build Coastguard Worker  let Inst{11-8} = Rm;
3631*9880d681SAndroid Build Coastguard Worker  let Inst{3-0} = Rn;
3632*9880d681SAndroid Build Coastguard Worker}
3633*9880d681SAndroid Build Coastguard Workerdef USADA8 : AI<(outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm, GPR:$Ra),
3634*9880d681SAndroid Build Coastguard Worker                MulFrm /* for convenience */, NoItinerary, "usada8",
3635*9880d681SAndroid Build Coastguard Worker                "\t$Rd, $Rn, $Rm, $Ra", []>,
3636*9880d681SAndroid Build Coastguard Worker             Requires<[IsARM, HasV6]>, Sched<[WriteALU, ReadALU, ReadALU]>{
3637*9880d681SAndroid Build Coastguard Worker  bits<4> Rd;
3638*9880d681SAndroid Build Coastguard Worker  bits<4> Rn;
3639*9880d681SAndroid Build Coastguard Worker  bits<4> Rm;
3640*9880d681SAndroid Build Coastguard Worker  bits<4> Ra;
3641*9880d681SAndroid Build Coastguard Worker  let Inst{27-20} = 0b01111000;
3642*9880d681SAndroid Build Coastguard Worker  let Inst{7-4} = 0b0001;
3643*9880d681SAndroid Build Coastguard Worker  let Inst{19-16} = Rd;
3644*9880d681SAndroid Build Coastguard Worker  let Inst{15-12} = Ra;
3645*9880d681SAndroid Build Coastguard Worker  let Inst{11-8} = Rm;
3646*9880d681SAndroid Build Coastguard Worker  let Inst{3-0} = Rn;
3647*9880d681SAndroid Build Coastguard Worker}
3648*9880d681SAndroid Build Coastguard Worker
3649*9880d681SAndroid Build Coastguard Worker// Signed/Unsigned saturate
3650*9880d681SAndroid Build Coastguard Worker
3651*9880d681SAndroid Build Coastguard Workerdef SSAT : AI<(outs GPRnopc:$Rd),
3652*9880d681SAndroid Build Coastguard Worker              (ins imm1_32:$sat_imm, GPRnopc:$Rn, shift_imm:$sh),
3653*9880d681SAndroid Build Coastguard Worker              SatFrm, NoItinerary, "ssat", "\t$Rd, $sat_imm, $Rn$sh", []> {
3654*9880d681SAndroid Build Coastguard Worker  bits<4> Rd;
3655*9880d681SAndroid Build Coastguard Worker  bits<5> sat_imm;
3656*9880d681SAndroid Build Coastguard Worker  bits<4> Rn;
3657*9880d681SAndroid Build Coastguard Worker  bits<8> sh;
3658*9880d681SAndroid Build Coastguard Worker  let Inst{27-21} = 0b0110101;
3659*9880d681SAndroid Build Coastguard Worker  let Inst{5-4} = 0b01;
3660*9880d681SAndroid Build Coastguard Worker  let Inst{20-16} = sat_imm;
3661*9880d681SAndroid Build Coastguard Worker  let Inst{15-12} = Rd;
3662*9880d681SAndroid Build Coastguard Worker  let Inst{11-7} = sh{4-0};
3663*9880d681SAndroid Build Coastguard Worker  let Inst{6} = sh{5};
3664*9880d681SAndroid Build Coastguard Worker  let Inst{3-0} = Rn;
3665*9880d681SAndroid Build Coastguard Worker}
3666*9880d681SAndroid Build Coastguard Worker
3667*9880d681SAndroid Build Coastguard Workerdef SSAT16 : AI<(outs GPRnopc:$Rd),
3668*9880d681SAndroid Build Coastguard Worker                (ins imm1_16:$sat_imm, GPRnopc:$Rn), SatFrm,
3669*9880d681SAndroid Build Coastguard Worker                NoItinerary, "ssat16", "\t$Rd, $sat_imm, $Rn", []> {
3670*9880d681SAndroid Build Coastguard Worker  bits<4> Rd;
3671*9880d681SAndroid Build Coastguard Worker  bits<4> sat_imm;
3672*9880d681SAndroid Build Coastguard Worker  bits<4> Rn;
3673*9880d681SAndroid Build Coastguard Worker  let Inst{27-20} = 0b01101010;
3674*9880d681SAndroid Build Coastguard Worker  let Inst{11-4} = 0b11110011;
3675*9880d681SAndroid Build Coastguard Worker  let Inst{15-12} = Rd;
3676*9880d681SAndroid Build Coastguard Worker  let Inst{19-16} = sat_imm;
3677*9880d681SAndroid Build Coastguard Worker  let Inst{3-0} = Rn;
3678*9880d681SAndroid Build Coastguard Worker}
3679*9880d681SAndroid Build Coastguard Worker
3680*9880d681SAndroid Build Coastguard Workerdef USAT : AI<(outs GPRnopc:$Rd),
3681*9880d681SAndroid Build Coastguard Worker              (ins imm0_31:$sat_imm, GPRnopc:$Rn, shift_imm:$sh),
3682*9880d681SAndroid Build Coastguard Worker              SatFrm, NoItinerary, "usat", "\t$Rd, $sat_imm, $Rn$sh", []> {
3683*9880d681SAndroid Build Coastguard Worker  bits<4> Rd;
3684*9880d681SAndroid Build Coastguard Worker  bits<5> sat_imm;
3685*9880d681SAndroid Build Coastguard Worker  bits<4> Rn;
3686*9880d681SAndroid Build Coastguard Worker  bits<8> sh;
3687*9880d681SAndroid Build Coastguard Worker  let Inst{27-21} = 0b0110111;
3688*9880d681SAndroid Build Coastguard Worker  let Inst{5-4} = 0b01;
3689*9880d681SAndroid Build Coastguard Worker  let Inst{15-12} = Rd;
3690*9880d681SAndroid Build Coastguard Worker  let Inst{11-7} = sh{4-0};
3691*9880d681SAndroid Build Coastguard Worker  let Inst{6} = sh{5};
3692*9880d681SAndroid Build Coastguard Worker  let Inst{20-16} = sat_imm;
3693*9880d681SAndroid Build Coastguard Worker  let Inst{3-0} = Rn;
3694*9880d681SAndroid Build Coastguard Worker}
3695*9880d681SAndroid Build Coastguard Worker
3696*9880d681SAndroid Build Coastguard Workerdef USAT16 : AI<(outs GPRnopc:$Rd),
3697*9880d681SAndroid Build Coastguard Worker                (ins imm0_15:$sat_imm, GPRnopc:$Rn), SatFrm,
3698*9880d681SAndroid Build Coastguard Worker                NoItinerary, "usat16", "\t$Rd, $sat_imm, $Rn", []> {
3699*9880d681SAndroid Build Coastguard Worker  bits<4> Rd;
3700*9880d681SAndroid Build Coastguard Worker  bits<4> sat_imm;
3701*9880d681SAndroid Build Coastguard Worker  bits<4> Rn;
3702*9880d681SAndroid Build Coastguard Worker  let Inst{27-20} = 0b01101110;
3703*9880d681SAndroid Build Coastguard Worker  let Inst{11-4} = 0b11110011;
3704*9880d681SAndroid Build Coastguard Worker  let Inst{15-12} = Rd;
3705*9880d681SAndroid Build Coastguard Worker  let Inst{19-16} = sat_imm;
3706*9880d681SAndroid Build Coastguard Worker  let Inst{3-0} = Rn;
3707*9880d681SAndroid Build Coastguard Worker}
3708*9880d681SAndroid Build Coastguard Worker
3709*9880d681SAndroid Build Coastguard Workerdef : ARMV6Pat<(int_arm_ssat GPRnopc:$a, imm1_32:$pos),
3710*9880d681SAndroid Build Coastguard Worker               (SSAT imm1_32:$pos, GPRnopc:$a, 0)>;
3711*9880d681SAndroid Build Coastguard Workerdef : ARMV6Pat<(int_arm_usat GPRnopc:$a, imm0_31:$pos),
3712*9880d681SAndroid Build Coastguard Worker               (USAT imm0_31:$pos, GPRnopc:$a, 0)>;
3713*9880d681SAndroid Build Coastguard Workerdef : ARMPat<(ARMssatnoshift GPRnopc:$Rn, imm0_31:$imm),
3714*9880d681SAndroid Build Coastguard Worker             (SSAT imm0_31:$imm, GPRnopc:$Rn, 0)>;
3715*9880d681SAndroid Build Coastguard Worker
3716*9880d681SAndroid Build Coastguard Worker//===----------------------------------------------------------------------===//
3717*9880d681SAndroid Build Coastguard Worker//  Bitwise Instructions.
3718*9880d681SAndroid Build Coastguard Worker//
3719*9880d681SAndroid Build Coastguard Worker
3720*9880d681SAndroid Build Coastguard Workerdefm AND   : AsI1_bin_irs<0b0000, "and",
3721*9880d681SAndroid Build Coastguard Worker                          IIC_iBITi, IIC_iBITr, IIC_iBITsr, and, 1>;
3722*9880d681SAndroid Build Coastguard Workerdefm ORR   : AsI1_bin_irs<0b1100, "orr",
3723*9880d681SAndroid Build Coastguard Worker                          IIC_iBITi, IIC_iBITr, IIC_iBITsr, or, 1>;
3724*9880d681SAndroid Build Coastguard Workerdefm EOR   : AsI1_bin_irs<0b0001, "eor",
3725*9880d681SAndroid Build Coastguard Worker                          IIC_iBITi, IIC_iBITr, IIC_iBITsr, xor, 1>;
3726*9880d681SAndroid Build Coastguard Workerdefm BIC   : AsI1_bin_irs<0b1110, "bic",
3727*9880d681SAndroid Build Coastguard Worker                          IIC_iBITi, IIC_iBITr, IIC_iBITsr,
3728*9880d681SAndroid Build Coastguard Worker                          BinOpFrag<(and node:$LHS, (not node:$RHS))>>;
3729*9880d681SAndroid Build Coastguard Worker
3730*9880d681SAndroid Build Coastguard Worker// FIXME: bf_inv_mask_imm should be two operands, the lsb and the msb, just
3731*9880d681SAndroid Build Coastguard Worker// like in the actual instruction encoding. The complexity of mapping the mask
3732*9880d681SAndroid Build Coastguard Worker// to the lsb/msb pair should be handled by ISel, not encapsulated in the
3733*9880d681SAndroid Build Coastguard Worker// instruction description.
3734*9880d681SAndroid Build Coastguard Workerdef BFC    : I<(outs GPR:$Rd), (ins GPR:$src, bf_inv_mask_imm:$imm),
3735*9880d681SAndroid Build Coastguard Worker               AddrMode1, 4, IndexModeNone, DPFrm, IIC_iUNAsi,
3736*9880d681SAndroid Build Coastguard Worker               "bfc", "\t$Rd, $imm", "$src = $Rd",
3737*9880d681SAndroid Build Coastguard Worker               [(set GPR:$Rd, (and GPR:$src, bf_inv_mask_imm:$imm))]>,
3738*9880d681SAndroid Build Coastguard Worker               Requires<[IsARM, HasV6T2]> {
3739*9880d681SAndroid Build Coastguard Worker  bits<4> Rd;
3740*9880d681SAndroid Build Coastguard Worker  bits<10> imm;
3741*9880d681SAndroid Build Coastguard Worker  let Inst{27-21} = 0b0111110;
3742*9880d681SAndroid Build Coastguard Worker  let Inst{6-0}   = 0b0011111;
3743*9880d681SAndroid Build Coastguard Worker  let Inst{15-12} = Rd;
3744*9880d681SAndroid Build Coastguard Worker  let Inst{11-7}  = imm{4-0}; // lsb
3745*9880d681SAndroid Build Coastguard Worker  let Inst{20-16} = imm{9-5}; // msb
3746*9880d681SAndroid Build Coastguard Worker}
3747*9880d681SAndroid Build Coastguard Worker
3748*9880d681SAndroid Build Coastguard Worker// A8.6.18  BFI - Bitfield insert (Encoding A1)
3749*9880d681SAndroid Build Coastguard Workerdef BFI:I<(outs GPRnopc:$Rd), (ins GPRnopc:$src, GPR:$Rn, bf_inv_mask_imm:$imm),
3750*9880d681SAndroid Build Coastguard Worker          AddrMode1, 4, IndexModeNone, DPFrm, IIC_iUNAsi,
3751*9880d681SAndroid Build Coastguard Worker          "bfi", "\t$Rd, $Rn, $imm", "$src = $Rd",
3752*9880d681SAndroid Build Coastguard Worker          [(set GPRnopc:$Rd, (ARMbfi GPRnopc:$src, GPR:$Rn,
3753*9880d681SAndroid Build Coastguard Worker                           bf_inv_mask_imm:$imm))]>,
3754*9880d681SAndroid Build Coastguard Worker          Requires<[IsARM, HasV6T2]> {
3755*9880d681SAndroid Build Coastguard Worker  bits<4> Rd;
3756*9880d681SAndroid Build Coastguard Worker  bits<4> Rn;
3757*9880d681SAndroid Build Coastguard Worker  bits<10> imm;
3758*9880d681SAndroid Build Coastguard Worker  let Inst{27-21} = 0b0111110;
3759*9880d681SAndroid Build Coastguard Worker  let Inst{6-4}   = 0b001; // Rn: Inst{3-0} != 15
3760*9880d681SAndroid Build Coastguard Worker  let Inst{15-12} = Rd;
3761*9880d681SAndroid Build Coastguard Worker  let Inst{11-7}  = imm{4-0}; // lsb
3762*9880d681SAndroid Build Coastguard Worker  let Inst{20-16} = imm{9-5}; // width
3763*9880d681SAndroid Build Coastguard Worker  let Inst{3-0}   = Rn;
3764*9880d681SAndroid Build Coastguard Worker}
3765*9880d681SAndroid Build Coastguard Worker
3766*9880d681SAndroid Build Coastguard Workerdef  MVNr  : AsI1<0b1111, (outs GPR:$Rd), (ins GPR:$Rm), DPFrm, IIC_iMVNr,
3767*9880d681SAndroid Build Coastguard Worker                  "mvn", "\t$Rd, $Rm",
3768*9880d681SAndroid Build Coastguard Worker                  [(set GPR:$Rd, (not GPR:$Rm))]>, UnaryDP, Sched<[WriteALU]> {
3769*9880d681SAndroid Build Coastguard Worker  bits<4> Rd;
3770*9880d681SAndroid Build Coastguard Worker  bits<4> Rm;
3771*9880d681SAndroid Build Coastguard Worker  let Inst{25} = 0;
3772*9880d681SAndroid Build Coastguard Worker  let Inst{19-16} = 0b0000;
3773*9880d681SAndroid Build Coastguard Worker  let Inst{11-4} = 0b00000000;
3774*9880d681SAndroid Build Coastguard Worker  let Inst{15-12} = Rd;
3775*9880d681SAndroid Build Coastguard Worker  let Inst{3-0} = Rm;
3776*9880d681SAndroid Build Coastguard Worker}
3777*9880d681SAndroid Build Coastguard Workerdef  MVNsi  : AsI1<0b1111, (outs GPR:$Rd), (ins so_reg_imm:$shift),
3778*9880d681SAndroid Build Coastguard Worker                  DPSoRegImmFrm, IIC_iMVNsr, "mvn", "\t$Rd, $shift",
3779*9880d681SAndroid Build Coastguard Worker                  [(set GPR:$Rd, (not so_reg_imm:$shift))]>, UnaryDP,
3780*9880d681SAndroid Build Coastguard Worker                  Sched<[WriteALU]> {
3781*9880d681SAndroid Build Coastguard Worker  bits<4> Rd;
3782*9880d681SAndroid Build Coastguard Worker  bits<12> shift;
3783*9880d681SAndroid Build Coastguard Worker  let Inst{25} = 0;
3784*9880d681SAndroid Build Coastguard Worker  let Inst{19-16} = 0b0000;
3785*9880d681SAndroid Build Coastguard Worker  let Inst{15-12} = Rd;
3786*9880d681SAndroid Build Coastguard Worker  let Inst{11-5} = shift{11-5};
3787*9880d681SAndroid Build Coastguard Worker  let Inst{4} = 0;
3788*9880d681SAndroid Build Coastguard Worker  let Inst{3-0} = shift{3-0};
3789*9880d681SAndroid Build Coastguard Worker}
3790*9880d681SAndroid Build Coastguard Workerdef  MVNsr  : AsI1<0b1111, (outs GPR:$Rd), (ins so_reg_reg:$shift),
3791*9880d681SAndroid Build Coastguard Worker                  DPSoRegRegFrm, IIC_iMVNsr, "mvn", "\t$Rd, $shift",
3792*9880d681SAndroid Build Coastguard Worker                  [(set GPR:$Rd, (not so_reg_reg:$shift))]>, UnaryDP,
3793*9880d681SAndroid Build Coastguard Worker                  Sched<[WriteALU]> {
3794*9880d681SAndroid Build Coastguard Worker  bits<4> Rd;
3795*9880d681SAndroid Build Coastguard Worker  bits<12> shift;
3796*9880d681SAndroid Build Coastguard Worker  let Inst{25} = 0;
3797*9880d681SAndroid Build Coastguard Worker  let Inst{19-16} = 0b0000;
3798*9880d681SAndroid Build Coastguard Worker  let Inst{15-12} = Rd;
3799*9880d681SAndroid Build Coastguard Worker  let Inst{11-8} = shift{11-8};
3800*9880d681SAndroid Build Coastguard Worker  let Inst{7} = 0;
3801*9880d681SAndroid Build Coastguard Worker  let Inst{6-5} = shift{6-5};
3802*9880d681SAndroid Build Coastguard Worker  let Inst{4} = 1;
3803*9880d681SAndroid Build Coastguard Worker  let Inst{3-0} = shift{3-0};
3804*9880d681SAndroid Build Coastguard Worker}
3805*9880d681SAndroid Build Coastguard Workerlet isReMaterializable = 1, isAsCheapAsAMove = 1, isMoveImm = 1 in
3806*9880d681SAndroid Build Coastguard Workerdef  MVNi  : AsI1<0b1111, (outs GPR:$Rd), (ins mod_imm:$imm), DPFrm,
3807*9880d681SAndroid Build Coastguard Worker                  IIC_iMVNi, "mvn", "\t$Rd, $imm",
3808*9880d681SAndroid Build Coastguard Worker                  [(set GPR:$Rd, mod_imm_not:$imm)]>,UnaryDP, Sched<[WriteALU]> {
3809*9880d681SAndroid Build Coastguard Worker  bits<4> Rd;
3810*9880d681SAndroid Build Coastguard Worker  bits<12> imm;
3811*9880d681SAndroid Build Coastguard Worker  let Inst{25} = 1;
3812*9880d681SAndroid Build Coastguard Worker  let Inst{19-16} = 0b0000;
3813*9880d681SAndroid Build Coastguard Worker  let Inst{15-12} = Rd;
3814*9880d681SAndroid Build Coastguard Worker  let Inst{11-0} = imm;
3815*9880d681SAndroid Build Coastguard Worker}
3816*9880d681SAndroid Build Coastguard Worker
3817*9880d681SAndroid Build Coastguard Workerdef : ARMPat<(and   GPR:$src, mod_imm_not:$imm),
3818*9880d681SAndroid Build Coastguard Worker             (BICri GPR:$src, mod_imm_not:$imm)>;
3819*9880d681SAndroid Build Coastguard Worker
3820*9880d681SAndroid Build Coastguard Worker//===----------------------------------------------------------------------===//
3821*9880d681SAndroid Build Coastguard Worker//  Multiply Instructions.
3822*9880d681SAndroid Build Coastguard Worker//
3823*9880d681SAndroid Build Coastguard Workerclass AsMul1I32<bits<7> opcod, dag oops, dag iops, InstrItinClass itin,
3824*9880d681SAndroid Build Coastguard Worker             string opc, string asm, list<dag> pattern>
3825*9880d681SAndroid Build Coastguard Worker  : AsMul1I<opcod, oops, iops, itin, opc, asm, pattern> {
3826*9880d681SAndroid Build Coastguard Worker  bits<4> Rd;
3827*9880d681SAndroid Build Coastguard Worker  bits<4> Rm;
3828*9880d681SAndroid Build Coastguard Worker  bits<4> Rn;
3829*9880d681SAndroid Build Coastguard Worker  let Inst{19-16} = Rd;
3830*9880d681SAndroid Build Coastguard Worker  let Inst{11-8}  = Rm;
3831*9880d681SAndroid Build Coastguard Worker  let Inst{3-0}   = Rn;
3832*9880d681SAndroid Build Coastguard Worker}
3833*9880d681SAndroid Build Coastguard Workerclass AsMul1I64<bits<7> opcod, dag oops, dag iops, InstrItinClass itin,
3834*9880d681SAndroid Build Coastguard Worker             string opc, string asm, list<dag> pattern>
3835*9880d681SAndroid Build Coastguard Worker  : AsMul1I<opcod, oops, iops, itin, opc, asm, pattern> {
3836*9880d681SAndroid Build Coastguard Worker  bits<4> RdLo;
3837*9880d681SAndroid Build Coastguard Worker  bits<4> RdHi;
3838*9880d681SAndroid Build Coastguard Worker  bits<4> Rm;
3839*9880d681SAndroid Build Coastguard Worker  bits<4> Rn;
3840*9880d681SAndroid Build Coastguard Worker  let Inst{19-16} = RdHi;
3841*9880d681SAndroid Build Coastguard Worker  let Inst{15-12} = RdLo;
3842*9880d681SAndroid Build Coastguard Worker  let Inst{11-8}  = Rm;
3843*9880d681SAndroid Build Coastguard Worker  let Inst{3-0}   = Rn;
3844*9880d681SAndroid Build Coastguard Worker}
3845*9880d681SAndroid Build Coastguard Workerclass AsMla1I64<bits<7> opcod, dag oops, dag iops, InstrItinClass itin,
3846*9880d681SAndroid Build Coastguard Worker             string opc, string asm, list<dag> pattern>
3847*9880d681SAndroid Build Coastguard Worker  : AsMul1I<opcod, oops, iops, itin, opc, asm, pattern> {
3848*9880d681SAndroid Build Coastguard Worker  bits<4> RdLo;
3849*9880d681SAndroid Build Coastguard Worker  bits<4> RdHi;
3850*9880d681SAndroid Build Coastguard Worker  bits<4> Rm;
3851*9880d681SAndroid Build Coastguard Worker  bits<4> Rn;
3852*9880d681SAndroid Build Coastguard Worker  let Inst{19-16} = RdHi;
3853*9880d681SAndroid Build Coastguard Worker  let Inst{15-12} = RdLo;
3854*9880d681SAndroid Build Coastguard Worker  let Inst{11-8}  = Rm;
3855*9880d681SAndroid Build Coastguard Worker  let Inst{3-0}   = Rn;
3856*9880d681SAndroid Build Coastguard Worker}
3857*9880d681SAndroid Build Coastguard Worker
3858*9880d681SAndroid Build Coastguard Worker// FIXME: The v5 pseudos are only necessary for the additional Constraint
3859*9880d681SAndroid Build Coastguard Worker//        property. Remove them when it's possible to add those properties
3860*9880d681SAndroid Build Coastguard Worker//        on an individual MachineInstr, not just an instruction description.
3861*9880d681SAndroid Build Coastguard Workerlet isCommutable = 1, TwoOperandAliasConstraint = "$Rn = $Rd" in {
3862*9880d681SAndroid Build Coastguard Workerdef MUL : AsMul1I32<0b0000000, (outs GPRnopc:$Rd),
3863*9880d681SAndroid Build Coastguard Worker                    (ins GPRnopc:$Rn, GPRnopc:$Rm),
3864*9880d681SAndroid Build Coastguard Worker                    IIC_iMUL32, "mul", "\t$Rd, $Rn, $Rm",
3865*9880d681SAndroid Build Coastguard Worker                  [(set GPRnopc:$Rd, (mul GPRnopc:$Rn, GPRnopc:$Rm))]>,
3866*9880d681SAndroid Build Coastguard Worker                  Requires<[IsARM, HasV6]> {
3867*9880d681SAndroid Build Coastguard Worker  let Inst{15-12} = 0b0000;
3868*9880d681SAndroid Build Coastguard Worker  let Unpredictable{15-12} = 0b1111;
3869*9880d681SAndroid Build Coastguard Worker}
3870*9880d681SAndroid Build Coastguard Worker
3871*9880d681SAndroid Build Coastguard Workerlet Constraints = "@earlyclobber $Rd" in
3872*9880d681SAndroid Build Coastguard Workerdef MULv5: ARMPseudoExpand<(outs GPRnopc:$Rd), (ins GPRnopc:$Rn, GPRnopc:$Rm,
3873*9880d681SAndroid Build Coastguard Worker                                                    pred:$p, cc_out:$s),
3874*9880d681SAndroid Build Coastguard Worker                           4, IIC_iMUL32,
3875*9880d681SAndroid Build Coastguard Worker               [(set GPRnopc:$Rd, (mul GPRnopc:$Rn, GPRnopc:$Rm))],
3876*9880d681SAndroid Build Coastguard Worker               (MUL GPRnopc:$Rd, GPRnopc:$Rn, GPRnopc:$Rm, pred:$p, cc_out:$s)>,
3877*9880d681SAndroid Build Coastguard Worker               Requires<[IsARM, NoV6, UseMulOps]>;
3878*9880d681SAndroid Build Coastguard Worker}
3879*9880d681SAndroid Build Coastguard Worker
3880*9880d681SAndroid Build Coastguard Workerdef MLA  : AsMul1I32<0b0000001, (outs GPRnopc:$Rd),
3881*9880d681SAndroid Build Coastguard Worker                     (ins GPRnopc:$Rn, GPRnopc:$Rm, GPRnopc:$Ra),
3882*9880d681SAndroid Build Coastguard Worker                     IIC_iMAC32, "mla", "\t$Rd, $Rn, $Rm, $Ra",
3883*9880d681SAndroid Build Coastguard Worker        [(set GPRnopc:$Rd, (add (mul GPRnopc:$Rn, GPRnopc:$Rm), GPRnopc:$Ra))]>,
3884*9880d681SAndroid Build Coastguard Worker                     Requires<[IsARM, HasV6, UseMulOps]> {
3885*9880d681SAndroid Build Coastguard Worker  bits<4> Ra;
3886*9880d681SAndroid Build Coastguard Worker  let Inst{15-12} = Ra;
3887*9880d681SAndroid Build Coastguard Worker}
3888*9880d681SAndroid Build Coastguard Worker
3889*9880d681SAndroid Build Coastguard Workerlet Constraints = "@earlyclobber $Rd" in
3890*9880d681SAndroid Build Coastguard Workerdef MLAv5: ARMPseudoExpand<(outs GPRnopc:$Rd),
3891*9880d681SAndroid Build Coastguard Worker                           (ins GPRnopc:$Rn, GPRnopc:$Rm, GPRnopc:$Ra,
3892*9880d681SAndroid Build Coastguard Worker                            pred:$p, cc_out:$s), 4, IIC_iMAC32,
3893*9880d681SAndroid Build Coastguard Worker         [(set GPRnopc:$Rd, (add (mul GPRnopc:$Rn, GPRnopc:$Rm), GPRnopc:$Ra))],
3894*9880d681SAndroid Build Coastguard Worker  (MLA GPRnopc:$Rd, GPRnopc:$Rn, GPRnopc:$Rm, GPRnopc:$Ra, pred:$p, cc_out:$s)>,
3895*9880d681SAndroid Build Coastguard Worker                           Requires<[IsARM, NoV6]>;
3896*9880d681SAndroid Build Coastguard Worker
3897*9880d681SAndroid Build Coastguard Workerdef MLS  : AMul1I<0b0000011, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm, GPR:$Ra),
3898*9880d681SAndroid Build Coastguard Worker                   IIC_iMAC32, "mls", "\t$Rd, $Rn, $Rm, $Ra",
3899*9880d681SAndroid Build Coastguard Worker                   [(set GPR:$Rd, (sub GPR:$Ra, (mul GPR:$Rn, GPR:$Rm)))]>,
3900*9880d681SAndroid Build Coastguard Worker                   Requires<[IsARM, HasV6T2, UseMulOps]> {
3901*9880d681SAndroid Build Coastguard Worker  bits<4> Rd;
3902*9880d681SAndroid Build Coastguard Worker  bits<4> Rm;
3903*9880d681SAndroid Build Coastguard Worker  bits<4> Rn;
3904*9880d681SAndroid Build Coastguard Worker  bits<4> Ra;
3905*9880d681SAndroid Build Coastguard Worker  let Inst{19-16} = Rd;
3906*9880d681SAndroid Build Coastguard Worker  let Inst{15-12} = Ra;
3907*9880d681SAndroid Build Coastguard Worker  let Inst{11-8}  = Rm;
3908*9880d681SAndroid Build Coastguard Worker  let Inst{3-0}   = Rn;
3909*9880d681SAndroid Build Coastguard Worker}
3910*9880d681SAndroid Build Coastguard Worker
3911*9880d681SAndroid Build Coastguard Worker// Extra precision multiplies with low / high results
3912*9880d681SAndroid Build Coastguard Workerlet hasSideEffects = 0 in {
3913*9880d681SAndroid Build Coastguard Workerlet isCommutable = 1 in {
3914*9880d681SAndroid Build Coastguard Workerdef SMULL : AsMul1I64<0b0000110, (outs GPR:$RdLo, GPR:$RdHi),
3915*9880d681SAndroid Build Coastguard Worker                                 (ins GPR:$Rn, GPR:$Rm), IIC_iMUL64,
3916*9880d681SAndroid Build Coastguard Worker                    "smull", "\t$RdLo, $RdHi, $Rn, $Rm", []>,
3917*9880d681SAndroid Build Coastguard Worker                    Requires<[IsARM, HasV6]>;
3918*9880d681SAndroid Build Coastguard Worker
3919*9880d681SAndroid Build Coastguard Workerdef UMULL : AsMul1I64<0b0000100, (outs GPR:$RdLo, GPR:$RdHi),
3920*9880d681SAndroid Build Coastguard Worker                                 (ins GPR:$Rn, GPR:$Rm), IIC_iMUL64,
3921*9880d681SAndroid Build Coastguard Worker                    "umull", "\t$RdLo, $RdHi, $Rn, $Rm", []>,
3922*9880d681SAndroid Build Coastguard Worker                    Requires<[IsARM, HasV6]>;
3923*9880d681SAndroid Build Coastguard Worker
3924*9880d681SAndroid Build Coastguard Workerlet Constraints = "@earlyclobber $RdLo,@earlyclobber $RdHi" in {
3925*9880d681SAndroid Build Coastguard Workerdef SMULLv5 : ARMPseudoExpand<(outs GPR:$RdLo, GPR:$RdHi),
3926*9880d681SAndroid Build Coastguard Worker                            (ins GPR:$Rn, GPR:$Rm, pred:$p, cc_out:$s),
3927*9880d681SAndroid Build Coastguard Worker                            4, IIC_iMUL64, [],
3928*9880d681SAndroid Build Coastguard Worker          (SMULL GPR:$RdLo, GPR:$RdHi, GPR:$Rn, GPR:$Rm, pred:$p, cc_out:$s)>,
3929*9880d681SAndroid Build Coastguard Worker                           Requires<[IsARM, NoV6]>;
3930*9880d681SAndroid Build Coastguard Worker
3931*9880d681SAndroid Build Coastguard Workerdef UMULLv5 : ARMPseudoExpand<(outs GPR:$RdLo, GPR:$RdHi),
3932*9880d681SAndroid Build Coastguard Worker                            (ins GPR:$Rn, GPR:$Rm, pred:$p, cc_out:$s),
3933*9880d681SAndroid Build Coastguard Worker                            4, IIC_iMUL64, [],
3934*9880d681SAndroid Build Coastguard Worker          (UMULL GPR:$RdLo, GPR:$RdHi, GPR:$Rn, GPR:$Rm, pred:$p, cc_out:$s)>,
3935*9880d681SAndroid Build Coastguard Worker                           Requires<[IsARM, NoV6]>;
3936*9880d681SAndroid Build Coastguard Worker}
3937*9880d681SAndroid Build Coastguard Worker}
3938*9880d681SAndroid Build Coastguard Worker
3939*9880d681SAndroid Build Coastguard Worker// Multiply + accumulate
3940*9880d681SAndroid Build Coastguard Workerdef SMLAL : AsMla1I64<0b0000111, (outs GPR:$RdLo, GPR:$RdHi),
3941*9880d681SAndroid Build Coastguard Worker                        (ins GPR:$Rn, GPR:$Rm, GPR:$RLo, GPR:$RHi), IIC_iMAC64,
3942*9880d681SAndroid Build Coastguard Worker                    "smlal", "\t$RdLo, $RdHi, $Rn, $Rm", []>,
3943*9880d681SAndroid Build Coastguard Worker         RegConstraint<"$RLo = $RdLo, $RHi = $RdHi">, Requires<[IsARM, HasV6]>;
3944*9880d681SAndroid Build Coastguard Workerdef UMLAL : AsMla1I64<0b0000101, (outs GPR:$RdLo, GPR:$RdHi),
3945*9880d681SAndroid Build Coastguard Worker                        (ins GPR:$Rn, GPR:$Rm, GPR:$RLo, GPR:$RHi), IIC_iMAC64,
3946*9880d681SAndroid Build Coastguard Worker                    "umlal", "\t$RdLo, $RdHi, $Rn, $Rm", []>,
3947*9880d681SAndroid Build Coastguard Worker         RegConstraint<"$RLo = $RdLo, $RHi = $RdHi">, Requires<[IsARM, HasV6]>;
3948*9880d681SAndroid Build Coastguard Worker
3949*9880d681SAndroid Build Coastguard Workerdef UMAAL : AMul1I <0b0000010, (outs GPR:$RdLo, GPR:$RdHi),
3950*9880d681SAndroid Build Coastguard Worker                               (ins GPR:$Rn, GPR:$Rm, GPR:$RLo, GPR:$RHi),
3951*9880d681SAndroid Build Coastguard Worker                               IIC_iMAC64,
3952*9880d681SAndroid Build Coastguard Worker                    "umaal", "\t$RdLo, $RdHi, $Rn, $Rm", []>,
3953*9880d681SAndroid Build Coastguard Worker         RegConstraint<"$RLo = $RdLo, $RHi = $RdHi">, Requires<[IsARM, HasV6]> {
3954*9880d681SAndroid Build Coastguard Worker  bits<4> RdLo;
3955*9880d681SAndroid Build Coastguard Worker  bits<4> RdHi;
3956*9880d681SAndroid Build Coastguard Worker  bits<4> Rm;
3957*9880d681SAndroid Build Coastguard Worker  bits<4> Rn;
3958*9880d681SAndroid Build Coastguard Worker  let Inst{19-16} = RdHi;
3959*9880d681SAndroid Build Coastguard Worker  let Inst{15-12} = RdLo;
3960*9880d681SAndroid Build Coastguard Worker  let Inst{11-8}  = Rm;
3961*9880d681SAndroid Build Coastguard Worker  let Inst{3-0}   = Rn;
3962*9880d681SAndroid Build Coastguard Worker}
3963*9880d681SAndroid Build Coastguard Worker
3964*9880d681SAndroid Build Coastguard Workerlet Constraints =
3965*9880d681SAndroid Build Coastguard Worker    "@earlyclobber $RdLo,@earlyclobber $RdHi,$RLo = $RdLo,$RHi = $RdHi" in {
3966*9880d681SAndroid Build Coastguard Workerdef SMLALv5 : ARMPseudoExpand<(outs GPR:$RdLo, GPR:$RdHi),
3967*9880d681SAndroid Build Coastguard Worker                (ins GPR:$Rn, GPR:$Rm, GPR:$RLo, GPR:$RHi, pred:$p, cc_out:$s),
3968*9880d681SAndroid Build Coastguard Worker                              4, IIC_iMAC64, [],
3969*9880d681SAndroid Build Coastguard Worker             (SMLAL GPR:$RdLo, GPR:$RdHi, GPR:$Rn, GPR:$Rm, GPR:$RLo, GPR:$RHi,
3970*9880d681SAndroid Build Coastguard Worker                           pred:$p, cc_out:$s)>,
3971*9880d681SAndroid Build Coastguard Worker                           Requires<[IsARM, NoV6]>;
3972*9880d681SAndroid Build Coastguard Workerdef UMLALv5 : ARMPseudoExpand<(outs GPR:$RdLo, GPR:$RdHi),
3973*9880d681SAndroid Build Coastguard Worker                (ins GPR:$Rn, GPR:$Rm, GPR:$RLo, GPR:$RHi, pred:$p, cc_out:$s),
3974*9880d681SAndroid Build Coastguard Worker                              4, IIC_iMAC64, [],
3975*9880d681SAndroid Build Coastguard Worker             (UMLAL GPR:$RdLo, GPR:$RdHi, GPR:$Rn, GPR:$Rm, GPR:$RLo, GPR:$RHi,
3976*9880d681SAndroid Build Coastguard Worker                           pred:$p, cc_out:$s)>,
3977*9880d681SAndroid Build Coastguard Worker                           Requires<[IsARM, NoV6]>;
3978*9880d681SAndroid Build Coastguard Worker}
3979*9880d681SAndroid Build Coastguard Worker
3980*9880d681SAndroid Build Coastguard Worker} // hasSideEffects
3981*9880d681SAndroid Build Coastguard Worker
3982*9880d681SAndroid Build Coastguard Worker// Most significant word multiply
3983*9880d681SAndroid Build Coastguard Workerdef SMMUL : AMul2I <0b0111010, 0b0001, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
3984*9880d681SAndroid Build Coastguard Worker               IIC_iMUL32, "smmul", "\t$Rd, $Rn, $Rm",
3985*9880d681SAndroid Build Coastguard Worker               [(set GPR:$Rd, (mulhs GPR:$Rn, GPR:$Rm))]>,
3986*9880d681SAndroid Build Coastguard Worker            Requires<[IsARM, HasV6]> {
3987*9880d681SAndroid Build Coastguard Worker  let Inst{15-12} = 0b1111;
3988*9880d681SAndroid Build Coastguard Worker}
3989*9880d681SAndroid Build Coastguard Worker
3990*9880d681SAndroid Build Coastguard Workerdef SMMULR : AMul2I <0b0111010, 0b0011, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
3991*9880d681SAndroid Build Coastguard Worker               IIC_iMUL32, "smmulr", "\t$Rd, $Rn, $Rm", []>,
3992*9880d681SAndroid Build Coastguard Worker            Requires<[IsARM, HasV6]> {
3993*9880d681SAndroid Build Coastguard Worker  let Inst{15-12} = 0b1111;
3994*9880d681SAndroid Build Coastguard Worker}
3995*9880d681SAndroid Build Coastguard Worker
3996*9880d681SAndroid Build Coastguard Workerdef SMMLA : AMul2Ia <0b0111010, 0b0001, (outs GPR:$Rd),
3997*9880d681SAndroid Build Coastguard Worker               (ins GPR:$Rn, GPR:$Rm, GPR:$Ra),
3998*9880d681SAndroid Build Coastguard Worker               IIC_iMAC32, "smmla", "\t$Rd, $Rn, $Rm, $Ra",
3999*9880d681SAndroid Build Coastguard Worker               [(set GPR:$Rd, (add (mulhs GPR:$Rn, GPR:$Rm), GPR:$Ra))]>,
4000*9880d681SAndroid Build Coastguard Worker            Requires<[IsARM, HasV6, UseMulOps]>;
4001*9880d681SAndroid Build Coastguard Worker
4002*9880d681SAndroid Build Coastguard Workerdef SMMLAR : AMul2Ia <0b0111010, 0b0011, (outs GPR:$Rd),
4003*9880d681SAndroid Build Coastguard Worker               (ins GPR:$Rn, GPR:$Rm, GPR:$Ra),
4004*9880d681SAndroid Build Coastguard Worker               IIC_iMAC32, "smmlar", "\t$Rd, $Rn, $Rm, $Ra", []>,
4005*9880d681SAndroid Build Coastguard Worker            Requires<[IsARM, HasV6]>;
4006*9880d681SAndroid Build Coastguard Worker
4007*9880d681SAndroid Build Coastguard Workerdef SMMLS : AMul2Ia <0b0111010, 0b1101, (outs GPR:$Rd),
4008*9880d681SAndroid Build Coastguard Worker               (ins GPR:$Rn, GPR:$Rm, GPR:$Ra),
4009*9880d681SAndroid Build Coastguard Worker               IIC_iMAC32, "smmls", "\t$Rd, $Rn, $Rm, $Ra", []>,
4010*9880d681SAndroid Build Coastguard Worker            Requires<[IsARM, HasV6, UseMulOps]>;
4011*9880d681SAndroid Build Coastguard Worker
4012*9880d681SAndroid Build Coastguard Workerdef SMMLSR : AMul2Ia <0b0111010, 0b1111, (outs GPR:$Rd),
4013*9880d681SAndroid Build Coastguard Worker               (ins GPR:$Rn, GPR:$Rm, GPR:$Ra),
4014*9880d681SAndroid Build Coastguard Worker               IIC_iMAC32, "smmlsr", "\t$Rd, $Rn, $Rm, $Ra", []>,
4015*9880d681SAndroid Build Coastguard Worker            Requires<[IsARM, HasV6]>;
4016*9880d681SAndroid Build Coastguard Worker
4017*9880d681SAndroid Build Coastguard Workermulticlass AI_smul<string opc> {
4018*9880d681SAndroid Build Coastguard Worker  def BB : AMulxyI<0b0001011, 0b00, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
4019*9880d681SAndroid Build Coastguard Worker              IIC_iMUL16, !strconcat(opc, "bb"), "\t$Rd, $Rn, $Rm",
4020*9880d681SAndroid Build Coastguard Worker              [(set GPR:$Rd, (mul (sext_inreg GPR:$Rn, i16),
4021*9880d681SAndroid Build Coastguard Worker                                      (sext_inreg GPR:$Rm, i16)))]>,
4022*9880d681SAndroid Build Coastguard Worker           Requires<[IsARM, HasV5TE]>;
4023*9880d681SAndroid Build Coastguard Worker
4024*9880d681SAndroid Build Coastguard Worker  def BT : AMulxyI<0b0001011, 0b10, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
4025*9880d681SAndroid Build Coastguard Worker              IIC_iMUL16, !strconcat(opc, "bt"), "\t$Rd, $Rn, $Rm",
4026*9880d681SAndroid Build Coastguard Worker              [(set GPR:$Rd, (mul (sext_inreg GPR:$Rn, i16),
4027*9880d681SAndroid Build Coastguard Worker                                      (sra GPR:$Rm, (i32 16))))]>,
4028*9880d681SAndroid Build Coastguard Worker           Requires<[IsARM, HasV5TE]>;
4029*9880d681SAndroid Build Coastguard Worker
4030*9880d681SAndroid Build Coastguard Worker  def TB : AMulxyI<0b0001011, 0b01, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
4031*9880d681SAndroid Build Coastguard Worker              IIC_iMUL16, !strconcat(opc, "tb"), "\t$Rd, $Rn, $Rm",
4032*9880d681SAndroid Build Coastguard Worker              [(set GPR:$Rd, (mul (sra GPR:$Rn, (i32 16)),
4033*9880d681SAndroid Build Coastguard Worker                                      (sext_inreg GPR:$Rm, i16)))]>,
4034*9880d681SAndroid Build Coastguard Worker           Requires<[IsARM, HasV5TE]>;
4035*9880d681SAndroid Build Coastguard Worker
4036*9880d681SAndroid Build Coastguard Worker  def TT : AMulxyI<0b0001011, 0b11, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
4037*9880d681SAndroid Build Coastguard Worker              IIC_iMUL16, !strconcat(opc, "tt"), "\t$Rd, $Rn, $Rm",
4038*9880d681SAndroid Build Coastguard Worker              [(set GPR:$Rd, (mul (sra GPR:$Rn, (i32 16)),
4039*9880d681SAndroid Build Coastguard Worker                                      (sra GPR:$Rm, (i32 16))))]>,
4040*9880d681SAndroid Build Coastguard Worker            Requires<[IsARM, HasV5TE]>;
4041*9880d681SAndroid Build Coastguard Worker
4042*9880d681SAndroid Build Coastguard Worker  def WB : AMulxyI<0b0001001, 0b01, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
4043*9880d681SAndroid Build Coastguard Worker              IIC_iMUL16, !strconcat(opc, "wb"), "\t$Rd, $Rn, $Rm",
4044*9880d681SAndroid Build Coastguard Worker              []>,
4045*9880d681SAndroid Build Coastguard Worker           Requires<[IsARM, HasV5TE]>;
4046*9880d681SAndroid Build Coastguard Worker
4047*9880d681SAndroid Build Coastguard Worker  def WT : AMulxyI<0b0001001, 0b11, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
4048*9880d681SAndroid Build Coastguard Worker              IIC_iMUL16, !strconcat(opc, "wt"), "\t$Rd, $Rn, $Rm",
4049*9880d681SAndroid Build Coastguard Worker              []>,
4050*9880d681SAndroid Build Coastguard Worker            Requires<[IsARM, HasV5TE]>;
4051*9880d681SAndroid Build Coastguard Worker}
4052*9880d681SAndroid Build Coastguard Worker
4053*9880d681SAndroid Build Coastguard Worker
4054*9880d681SAndroid Build Coastguard Workermulticlass AI_smla<string opc> {
4055*9880d681SAndroid Build Coastguard Worker  let DecoderMethod = "DecodeSMLAInstruction" in {
4056*9880d681SAndroid Build Coastguard Worker  def BB : AMulxyIa<0b0001000, 0b00, (outs GPRnopc:$Rd),
4057*9880d681SAndroid Build Coastguard Worker              (ins GPRnopc:$Rn, GPRnopc:$Rm, GPR:$Ra),
4058*9880d681SAndroid Build Coastguard Worker              IIC_iMAC16, !strconcat(opc, "bb"), "\t$Rd, $Rn, $Rm, $Ra",
4059*9880d681SAndroid Build Coastguard Worker              [(set GPRnopc:$Rd, (add GPR:$Ra,
4060*9880d681SAndroid Build Coastguard Worker                               (mul (sext_inreg GPRnopc:$Rn, i16),
4061*9880d681SAndroid Build Coastguard Worker                                       (sext_inreg GPRnopc:$Rm, i16))))]>,
4062*9880d681SAndroid Build Coastguard Worker           Requires<[IsARM, HasV5TE, UseMulOps]>;
4063*9880d681SAndroid Build Coastguard Worker
4064*9880d681SAndroid Build Coastguard Worker  def BT : AMulxyIa<0b0001000, 0b10, (outs GPRnopc:$Rd),
4065*9880d681SAndroid Build Coastguard Worker              (ins GPRnopc:$Rn, GPRnopc:$Rm, GPR:$Ra),
4066*9880d681SAndroid Build Coastguard Worker              IIC_iMAC16, !strconcat(opc, "bt"), "\t$Rd, $Rn, $Rm, $Ra",
4067*9880d681SAndroid Build Coastguard Worker              [(set GPRnopc:$Rd,
4068*9880d681SAndroid Build Coastguard Worker                    (add GPR:$Ra, (mul (sext_inreg GPRnopc:$Rn, i16),
4069*9880d681SAndroid Build Coastguard Worker                                          (sra GPRnopc:$Rm, (i32 16)))))]>,
4070*9880d681SAndroid Build Coastguard Worker           Requires<[IsARM, HasV5TE, UseMulOps]>;
4071*9880d681SAndroid Build Coastguard Worker
4072*9880d681SAndroid Build Coastguard Worker  def TB : AMulxyIa<0b0001000, 0b01, (outs GPRnopc:$Rd),
4073*9880d681SAndroid Build Coastguard Worker              (ins GPRnopc:$Rn, GPRnopc:$Rm, GPR:$Ra),
4074*9880d681SAndroid Build Coastguard Worker              IIC_iMAC16, !strconcat(opc, "tb"), "\t$Rd, $Rn, $Rm, $Ra",
4075*9880d681SAndroid Build Coastguard Worker              [(set GPRnopc:$Rd,
4076*9880d681SAndroid Build Coastguard Worker                    (add GPR:$Ra, (mul (sra GPRnopc:$Rn, (i32 16)),
4077*9880d681SAndroid Build Coastguard Worker                                          (sext_inreg GPRnopc:$Rm, i16))))]>,
4078*9880d681SAndroid Build Coastguard Worker           Requires<[IsARM, HasV5TE, UseMulOps]>;
4079*9880d681SAndroid Build Coastguard Worker
4080*9880d681SAndroid Build Coastguard Worker  def TT : AMulxyIa<0b0001000, 0b11, (outs GPRnopc:$Rd),
4081*9880d681SAndroid Build Coastguard Worker              (ins GPRnopc:$Rn, GPRnopc:$Rm, GPR:$Ra),
4082*9880d681SAndroid Build Coastguard Worker              IIC_iMAC16, !strconcat(opc, "tt"), "\t$Rd, $Rn, $Rm, $Ra",
4083*9880d681SAndroid Build Coastguard Worker             [(set GPRnopc:$Rd,
4084*9880d681SAndroid Build Coastguard Worker                   (add GPR:$Ra, (mul (sra GPRnopc:$Rn, (i32 16)),
4085*9880d681SAndroid Build Coastguard Worker                                         (sra GPRnopc:$Rm, (i32 16)))))]>,
4086*9880d681SAndroid Build Coastguard Worker            Requires<[IsARM, HasV5TE, UseMulOps]>;
4087*9880d681SAndroid Build Coastguard Worker
4088*9880d681SAndroid Build Coastguard Worker  def WB : AMulxyIa<0b0001001, 0b00, (outs GPRnopc:$Rd),
4089*9880d681SAndroid Build Coastguard Worker              (ins GPRnopc:$Rn, GPRnopc:$Rm, GPR:$Ra),
4090*9880d681SAndroid Build Coastguard Worker              IIC_iMAC16, !strconcat(opc, "wb"), "\t$Rd, $Rn, $Rm, $Ra",
4091*9880d681SAndroid Build Coastguard Worker              []>,
4092*9880d681SAndroid Build Coastguard Worker           Requires<[IsARM, HasV5TE, UseMulOps]>;
4093*9880d681SAndroid Build Coastguard Worker
4094*9880d681SAndroid Build Coastguard Worker  def WT : AMulxyIa<0b0001001, 0b10, (outs GPRnopc:$Rd),
4095*9880d681SAndroid Build Coastguard Worker              (ins GPRnopc:$Rn, GPRnopc:$Rm, GPR:$Ra),
4096*9880d681SAndroid Build Coastguard Worker              IIC_iMAC16, !strconcat(opc, "wt"), "\t$Rd, $Rn, $Rm, $Ra",
4097*9880d681SAndroid Build Coastguard Worker              []>,
4098*9880d681SAndroid Build Coastguard Worker            Requires<[IsARM, HasV5TE, UseMulOps]>;
4099*9880d681SAndroid Build Coastguard Worker  }
4100*9880d681SAndroid Build Coastguard Worker}
4101*9880d681SAndroid Build Coastguard Worker
4102*9880d681SAndroid Build Coastguard Workerdefm SMUL : AI_smul<"smul">;
4103*9880d681SAndroid Build Coastguard Workerdefm SMLA : AI_smla<"smla">;
4104*9880d681SAndroid Build Coastguard Worker
4105*9880d681SAndroid Build Coastguard Worker// Halfword multiply accumulate long: SMLAL<x><y>.
4106*9880d681SAndroid Build Coastguard Workerdef SMLALBB : AMulxyI64<0b0001010, 0b00, (outs GPRnopc:$RdLo, GPRnopc:$RdHi),
4107*9880d681SAndroid Build Coastguard Worker                      (ins GPRnopc:$Rn, GPRnopc:$Rm),
4108*9880d681SAndroid Build Coastguard Worker                      IIC_iMAC64, "smlalbb", "\t$RdLo, $RdHi, $Rn, $Rm", []>,
4109*9880d681SAndroid Build Coastguard Worker              Requires<[IsARM, HasV5TE]>;
4110*9880d681SAndroid Build Coastguard Worker
4111*9880d681SAndroid Build Coastguard Workerdef SMLALBT : AMulxyI64<0b0001010, 0b10, (outs GPRnopc:$RdLo, GPRnopc:$RdHi),
4112*9880d681SAndroid Build Coastguard Worker                      (ins GPRnopc:$Rn, GPRnopc:$Rm),
4113*9880d681SAndroid Build Coastguard Worker                      IIC_iMAC64, "smlalbt", "\t$RdLo, $RdHi, $Rn, $Rm", []>,
4114*9880d681SAndroid Build Coastguard Worker              Requires<[IsARM, HasV5TE]>;
4115*9880d681SAndroid Build Coastguard Worker
4116*9880d681SAndroid Build Coastguard Workerdef SMLALTB : AMulxyI64<0b0001010, 0b01, (outs GPRnopc:$RdLo, GPRnopc:$RdHi),
4117*9880d681SAndroid Build Coastguard Worker                      (ins GPRnopc:$Rn, GPRnopc:$Rm),
4118*9880d681SAndroid Build Coastguard Worker                      IIC_iMAC64, "smlaltb", "\t$RdLo, $RdHi, $Rn, $Rm", []>,
4119*9880d681SAndroid Build Coastguard Worker              Requires<[IsARM, HasV5TE]>;
4120*9880d681SAndroid Build Coastguard Worker
4121*9880d681SAndroid Build Coastguard Workerdef SMLALTT : AMulxyI64<0b0001010, 0b11, (outs GPRnopc:$RdLo, GPRnopc:$RdHi),
4122*9880d681SAndroid Build Coastguard Worker                      (ins GPRnopc:$Rn, GPRnopc:$Rm),
4123*9880d681SAndroid Build Coastguard Worker                      IIC_iMAC64, "smlaltt", "\t$RdLo, $RdHi, $Rn, $Rm", []>,
4124*9880d681SAndroid Build Coastguard Worker              Requires<[IsARM, HasV5TE]>;
4125*9880d681SAndroid Build Coastguard Worker
4126*9880d681SAndroid Build Coastguard Worker// Helper class for AI_smld.
4127*9880d681SAndroid Build Coastguard Workerclass AMulDualIbase<bit long, bit sub, bit swap, dag oops, dag iops,
4128*9880d681SAndroid Build Coastguard Worker                    InstrItinClass itin, string opc, string asm>
4129*9880d681SAndroid Build Coastguard Worker  : AI<oops, iops, MulFrm, itin, opc, asm, []>, Requires<[IsARM, HasV6]> {
4130*9880d681SAndroid Build Coastguard Worker  bits<4> Rn;
4131*9880d681SAndroid Build Coastguard Worker  bits<4> Rm;
4132*9880d681SAndroid Build Coastguard Worker  let Inst{27-23} = 0b01110;
4133*9880d681SAndroid Build Coastguard Worker  let Inst{22}    = long;
4134*9880d681SAndroid Build Coastguard Worker  let Inst{21-20} = 0b00;
4135*9880d681SAndroid Build Coastguard Worker  let Inst{11-8}  = Rm;
4136*9880d681SAndroid Build Coastguard Worker  let Inst{7}     = 0;
4137*9880d681SAndroid Build Coastguard Worker  let Inst{6}     = sub;
4138*9880d681SAndroid Build Coastguard Worker  let Inst{5}     = swap;
4139*9880d681SAndroid Build Coastguard Worker  let Inst{4}     = 1;
4140*9880d681SAndroid Build Coastguard Worker  let Inst{3-0}   = Rn;
4141*9880d681SAndroid Build Coastguard Worker}
4142*9880d681SAndroid Build Coastguard Workerclass AMulDualI<bit long, bit sub, bit swap, dag oops, dag iops,
4143*9880d681SAndroid Build Coastguard Worker                InstrItinClass itin, string opc, string asm>
4144*9880d681SAndroid Build Coastguard Worker  : AMulDualIbase<long, sub, swap, oops, iops, itin, opc, asm> {
4145*9880d681SAndroid Build Coastguard Worker  bits<4> Rd;
4146*9880d681SAndroid Build Coastguard Worker  let Inst{15-12} = 0b1111;
4147*9880d681SAndroid Build Coastguard Worker  let Inst{19-16} = Rd;
4148*9880d681SAndroid Build Coastguard Worker}
4149*9880d681SAndroid Build Coastguard Workerclass AMulDualIa<bit long, bit sub, bit swap, dag oops, dag iops,
4150*9880d681SAndroid Build Coastguard Worker                InstrItinClass itin, string opc, string asm>
4151*9880d681SAndroid Build Coastguard Worker  : AMulDualIbase<long, sub, swap, oops, iops, itin, opc, asm> {
4152*9880d681SAndroid Build Coastguard Worker  bits<4> Ra;
4153*9880d681SAndroid Build Coastguard Worker  bits<4> Rd;
4154*9880d681SAndroid Build Coastguard Worker  let Inst{19-16} = Rd;
4155*9880d681SAndroid Build Coastguard Worker  let Inst{15-12} = Ra;
4156*9880d681SAndroid Build Coastguard Worker}
4157*9880d681SAndroid Build Coastguard Workerclass AMulDualI64<bit long, bit sub, bit swap, dag oops, dag iops,
4158*9880d681SAndroid Build Coastguard Worker                  InstrItinClass itin, string opc, string asm>
4159*9880d681SAndroid Build Coastguard Worker  : AMulDualIbase<long, sub, swap, oops, iops, itin, opc, asm> {
4160*9880d681SAndroid Build Coastguard Worker  bits<4> RdLo;
4161*9880d681SAndroid Build Coastguard Worker  bits<4> RdHi;
4162*9880d681SAndroid Build Coastguard Worker  let Inst{19-16} = RdHi;
4163*9880d681SAndroid Build Coastguard Worker  let Inst{15-12} = RdLo;
4164*9880d681SAndroid Build Coastguard Worker}
4165*9880d681SAndroid Build Coastguard Worker
4166*9880d681SAndroid Build Coastguard Workermulticlass AI_smld<bit sub, string opc> {
4167*9880d681SAndroid Build Coastguard Worker
4168*9880d681SAndroid Build Coastguard Worker  def D : AMulDualIa<0, sub, 0, (outs GPRnopc:$Rd),
4169*9880d681SAndroid Build Coastguard Worker                  (ins GPRnopc:$Rn, GPRnopc:$Rm, GPR:$Ra),
4170*9880d681SAndroid Build Coastguard Worker                  NoItinerary, !strconcat(opc, "d"), "\t$Rd, $Rn, $Rm, $Ra">;
4171*9880d681SAndroid Build Coastguard Worker
4172*9880d681SAndroid Build Coastguard Worker  def DX: AMulDualIa<0, sub, 1, (outs GPRnopc:$Rd),
4173*9880d681SAndroid Build Coastguard Worker                  (ins GPRnopc:$Rn, GPRnopc:$Rm, GPR:$Ra),
4174*9880d681SAndroid Build Coastguard Worker                  NoItinerary, !strconcat(opc, "dx"), "\t$Rd, $Rn, $Rm, $Ra">;
4175*9880d681SAndroid Build Coastguard Worker
4176*9880d681SAndroid Build Coastguard Worker  def LD: AMulDualI64<1, sub, 0, (outs GPRnopc:$RdLo, GPRnopc:$RdHi),
4177*9880d681SAndroid Build Coastguard Worker                  (ins GPRnopc:$Rn, GPRnopc:$Rm), NoItinerary,
4178*9880d681SAndroid Build Coastguard Worker                  !strconcat(opc, "ld"), "\t$RdLo, $RdHi, $Rn, $Rm">;
4179*9880d681SAndroid Build Coastguard Worker
4180*9880d681SAndroid Build Coastguard Worker  def LDX : AMulDualI64<1, sub, 1, (outs GPRnopc:$RdLo, GPRnopc:$RdHi),
4181*9880d681SAndroid Build Coastguard Worker                  (ins GPRnopc:$Rn, GPRnopc:$Rm), NoItinerary,
4182*9880d681SAndroid Build Coastguard Worker                  !strconcat(opc, "ldx"),"\t$RdLo, $RdHi, $Rn, $Rm">;
4183*9880d681SAndroid Build Coastguard Worker
4184*9880d681SAndroid Build Coastguard Worker}
4185*9880d681SAndroid Build Coastguard Worker
4186*9880d681SAndroid Build Coastguard Workerdefm SMLA : AI_smld<0, "smla">;
4187*9880d681SAndroid Build Coastguard Workerdefm SMLS : AI_smld<1, "smls">;
4188*9880d681SAndroid Build Coastguard Worker
4189*9880d681SAndroid Build Coastguard Workermulticlass AI_sdml<bit sub, string opc> {
4190*9880d681SAndroid Build Coastguard Worker
4191*9880d681SAndroid Build Coastguard Worker  def D:AMulDualI<0, sub, 0, (outs GPRnopc:$Rd), (ins GPRnopc:$Rn, GPRnopc:$Rm),
4192*9880d681SAndroid Build Coastguard Worker                  NoItinerary, !strconcat(opc, "d"), "\t$Rd, $Rn, $Rm">;
4193*9880d681SAndroid Build Coastguard Worker  def DX:AMulDualI<0, sub, 1, (outs GPRnopc:$Rd),(ins GPRnopc:$Rn, GPRnopc:$Rm),
4194*9880d681SAndroid Build Coastguard Worker                  NoItinerary, !strconcat(opc, "dx"), "\t$Rd, $Rn, $Rm">;
4195*9880d681SAndroid Build Coastguard Worker}
4196*9880d681SAndroid Build Coastguard Worker
4197*9880d681SAndroid Build Coastguard Workerdefm SMUA : AI_sdml<0, "smua">;
4198*9880d681SAndroid Build Coastguard Workerdefm SMUS : AI_sdml<1, "smus">;
4199*9880d681SAndroid Build Coastguard Worker
4200*9880d681SAndroid Build Coastguard Worker//===----------------------------------------------------------------------===//
4201*9880d681SAndroid Build Coastguard Worker//  Division Instructions (ARMv7-A with virtualization extension)
4202*9880d681SAndroid Build Coastguard Worker//
4203*9880d681SAndroid Build Coastguard Workerdef SDIV : ADivA1I<0b001, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm), IIC_iDIV,
4204*9880d681SAndroid Build Coastguard Worker                   "sdiv", "\t$Rd, $Rn, $Rm",
4205*9880d681SAndroid Build Coastguard Worker                   [(set GPR:$Rd, (sdiv GPR:$Rn, GPR:$Rm))]>,
4206*9880d681SAndroid Build Coastguard Worker           Requires<[IsARM, HasDivideInARM]>;
4207*9880d681SAndroid Build Coastguard Worker
4208*9880d681SAndroid Build Coastguard Workerdef UDIV : ADivA1I<0b011, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm), IIC_iDIV,
4209*9880d681SAndroid Build Coastguard Worker                   "udiv", "\t$Rd, $Rn, $Rm",
4210*9880d681SAndroid Build Coastguard Worker                   [(set GPR:$Rd, (udiv GPR:$Rn, GPR:$Rm))]>,
4211*9880d681SAndroid Build Coastguard Worker           Requires<[IsARM, HasDivideInARM]>;
4212*9880d681SAndroid Build Coastguard Worker
4213*9880d681SAndroid Build Coastguard Worker//===----------------------------------------------------------------------===//
4214*9880d681SAndroid Build Coastguard Worker//  Misc. Arithmetic Instructions.
4215*9880d681SAndroid Build Coastguard Worker//
4216*9880d681SAndroid Build Coastguard Worker
4217*9880d681SAndroid Build Coastguard Workerdef CLZ  : AMiscA1I<0b00010110, 0b0001, (outs GPR:$Rd), (ins GPR:$Rm),
4218*9880d681SAndroid Build Coastguard Worker              IIC_iUNAr, "clz", "\t$Rd, $Rm",
4219*9880d681SAndroid Build Coastguard Worker              [(set GPR:$Rd, (ctlz GPR:$Rm))]>, Requires<[IsARM, HasV5T]>,
4220*9880d681SAndroid Build Coastguard Worker           Sched<[WriteALU]>;
4221*9880d681SAndroid Build Coastguard Worker
4222*9880d681SAndroid Build Coastguard Workerdef RBIT : AMiscA1I<0b01101111, 0b0011, (outs GPR:$Rd), (ins GPR:$Rm),
4223*9880d681SAndroid Build Coastguard Worker              IIC_iUNAr, "rbit", "\t$Rd, $Rm",
4224*9880d681SAndroid Build Coastguard Worker              [(set GPR:$Rd, (bitreverse GPR:$Rm))]>,
4225*9880d681SAndroid Build Coastguard Worker           Requires<[IsARM, HasV6T2]>,
4226*9880d681SAndroid Build Coastguard Worker           Sched<[WriteALU]>;
4227*9880d681SAndroid Build Coastguard Worker
4228*9880d681SAndroid Build Coastguard Workerdef REV  : AMiscA1I<0b01101011, 0b0011, (outs GPR:$Rd), (ins GPR:$Rm),
4229*9880d681SAndroid Build Coastguard Worker              IIC_iUNAr, "rev", "\t$Rd, $Rm",
4230*9880d681SAndroid Build Coastguard Worker              [(set GPR:$Rd, (bswap GPR:$Rm))]>, Requires<[IsARM, HasV6]>,
4231*9880d681SAndroid Build Coastguard Worker           Sched<[WriteALU]>;
4232*9880d681SAndroid Build Coastguard Worker
4233*9880d681SAndroid Build Coastguard Workerlet AddedComplexity = 5 in
4234*9880d681SAndroid Build Coastguard Workerdef REV16 : AMiscA1I<0b01101011, 0b1011, (outs GPR:$Rd), (ins GPR:$Rm),
4235*9880d681SAndroid Build Coastguard Worker               IIC_iUNAr, "rev16", "\t$Rd, $Rm",
4236*9880d681SAndroid Build Coastguard Worker               [(set GPR:$Rd, (rotr (bswap GPR:$Rm), (i32 16)))]>,
4237*9880d681SAndroid Build Coastguard Worker               Requires<[IsARM, HasV6]>,
4238*9880d681SAndroid Build Coastguard Worker           Sched<[WriteALU]>;
4239*9880d681SAndroid Build Coastguard Worker
4240*9880d681SAndroid Build Coastguard Workerdef : ARMV6Pat<(srl (bswap (extloadi16 addrmode3:$addr)), (i32 16)),
4241*9880d681SAndroid Build Coastguard Worker              (REV16 (LDRH addrmode3:$addr))>;
4242*9880d681SAndroid Build Coastguard Workerdef : ARMV6Pat<(truncstorei16 (srl (bswap GPR:$Rn), (i32 16)), addrmode3:$addr),
4243*9880d681SAndroid Build Coastguard Worker               (STRH (REV16 GPR:$Rn), addrmode3:$addr)>;
4244*9880d681SAndroid Build Coastguard Worker
4245*9880d681SAndroid Build Coastguard Workerlet AddedComplexity = 5 in
4246*9880d681SAndroid Build Coastguard Workerdef REVSH : AMiscA1I<0b01101111, 0b1011, (outs GPR:$Rd), (ins GPR:$Rm),
4247*9880d681SAndroid Build Coastguard Worker               IIC_iUNAr, "revsh", "\t$Rd, $Rm",
4248*9880d681SAndroid Build Coastguard Worker               [(set GPR:$Rd, (sra (bswap GPR:$Rm), (i32 16)))]>,
4249*9880d681SAndroid Build Coastguard Worker               Requires<[IsARM, HasV6]>,
4250*9880d681SAndroid Build Coastguard Worker           Sched<[WriteALU]>;
4251*9880d681SAndroid Build Coastguard Worker
4252*9880d681SAndroid Build Coastguard Workerdef : ARMV6Pat<(or (sra (shl GPR:$Rm, (i32 24)), (i32 16)),
4253*9880d681SAndroid Build Coastguard Worker                   (and (srl GPR:$Rm, (i32 8)), 0xFF)),
4254*9880d681SAndroid Build Coastguard Worker               (REVSH GPR:$Rm)>;
4255*9880d681SAndroid Build Coastguard Worker
4256*9880d681SAndroid Build Coastguard Workerdef PKHBT : APKHI<0b01101000, 0, (outs GPRnopc:$Rd),
4257*9880d681SAndroid Build Coastguard Worker                              (ins GPRnopc:$Rn, GPRnopc:$Rm, pkh_lsl_amt:$sh),
4258*9880d681SAndroid Build Coastguard Worker               IIC_iALUsi, "pkhbt", "\t$Rd, $Rn, $Rm$sh",
4259*9880d681SAndroid Build Coastguard Worker               [(set GPRnopc:$Rd, (or (and GPRnopc:$Rn, 0xFFFF),
4260*9880d681SAndroid Build Coastguard Worker                                      (and (shl GPRnopc:$Rm, pkh_lsl_amt:$sh),
4261*9880d681SAndroid Build Coastguard Worker                                           0xFFFF0000)))]>,
4262*9880d681SAndroid Build Coastguard Worker               Requires<[IsARM, HasV6]>,
4263*9880d681SAndroid Build Coastguard Worker           Sched<[WriteALUsi, ReadALU]>;
4264*9880d681SAndroid Build Coastguard Worker
4265*9880d681SAndroid Build Coastguard Worker// Alternate cases for PKHBT where identities eliminate some nodes.
4266*9880d681SAndroid Build Coastguard Workerdef : ARMV6Pat<(or (and GPRnopc:$Rn, 0xFFFF), (and GPRnopc:$Rm, 0xFFFF0000)),
4267*9880d681SAndroid Build Coastguard Worker               (PKHBT GPRnopc:$Rn, GPRnopc:$Rm, 0)>;
4268*9880d681SAndroid Build Coastguard Workerdef : ARMV6Pat<(or (and GPRnopc:$Rn, 0xFFFF), (shl GPRnopc:$Rm, imm16_31:$sh)),
4269*9880d681SAndroid Build Coastguard Worker               (PKHBT GPRnopc:$Rn, GPRnopc:$Rm, imm16_31:$sh)>;
4270*9880d681SAndroid Build Coastguard Worker
4271*9880d681SAndroid Build Coastguard Worker// Note: Shifts of 1-15 bits will be transformed to srl instead of sra and
4272*9880d681SAndroid Build Coastguard Worker// will match the pattern below.
4273*9880d681SAndroid Build Coastguard Workerdef PKHTB : APKHI<0b01101000, 1, (outs GPRnopc:$Rd),
4274*9880d681SAndroid Build Coastguard Worker                              (ins GPRnopc:$Rn, GPRnopc:$Rm, pkh_asr_amt:$sh),
4275*9880d681SAndroid Build Coastguard Worker               IIC_iBITsi, "pkhtb", "\t$Rd, $Rn, $Rm$sh",
4276*9880d681SAndroid Build Coastguard Worker               [(set GPRnopc:$Rd, (or (and GPRnopc:$Rn, 0xFFFF0000),
4277*9880d681SAndroid Build Coastguard Worker                                      (and (sra GPRnopc:$Rm, pkh_asr_amt:$sh),
4278*9880d681SAndroid Build Coastguard Worker                                           0xFFFF)))]>,
4279*9880d681SAndroid Build Coastguard Worker               Requires<[IsARM, HasV6]>,
4280*9880d681SAndroid Build Coastguard Worker           Sched<[WriteALUsi, ReadALU]>;
4281*9880d681SAndroid Build Coastguard Worker
4282*9880d681SAndroid Build Coastguard Worker// Alternate cases for PKHTB where identities eliminate some nodes.  Note that
4283*9880d681SAndroid Build Coastguard Worker// a shift amount of 0 is *not legal* here, it is PKHBT instead.
4284*9880d681SAndroid Build Coastguard Worker// We also can not replace a srl (17..31) by an arithmetic shift we would use in
4285*9880d681SAndroid Build Coastguard Worker// pkhtb src1, src2, asr (17..31).
4286*9880d681SAndroid Build Coastguard Workerdef : ARMV6Pat<(or (and GPRnopc:$src1, 0xFFFF0000),
4287*9880d681SAndroid Build Coastguard Worker                   (srl GPRnopc:$src2, imm16:$sh)),
4288*9880d681SAndroid Build Coastguard Worker               (PKHTB GPRnopc:$src1, GPRnopc:$src2, imm16:$sh)>;
4289*9880d681SAndroid Build Coastguard Workerdef : ARMV6Pat<(or (and GPRnopc:$src1, 0xFFFF0000),
4290*9880d681SAndroid Build Coastguard Worker                   (sra GPRnopc:$src2, imm16_31:$sh)),
4291*9880d681SAndroid Build Coastguard Worker               (PKHTB GPRnopc:$src1, GPRnopc:$src2, imm16_31:$sh)>;
4292*9880d681SAndroid Build Coastguard Workerdef : ARMV6Pat<(or (and GPRnopc:$src1, 0xFFFF0000),
4293*9880d681SAndroid Build Coastguard Worker                   (and (srl GPRnopc:$src2, imm1_15:$sh), 0xFFFF)),
4294*9880d681SAndroid Build Coastguard Worker               (PKHTB GPRnopc:$src1, GPRnopc:$src2, imm1_15:$sh)>;
4295*9880d681SAndroid Build Coastguard Worker
4296*9880d681SAndroid Build Coastguard Worker//===----------------------------------------------------------------------===//
4297*9880d681SAndroid Build Coastguard Worker// CRC Instructions
4298*9880d681SAndroid Build Coastguard Worker//
4299*9880d681SAndroid Build Coastguard Worker// Polynomials:
4300*9880d681SAndroid Build Coastguard Worker// + CRC32{B,H,W}       0x04C11DB7
4301*9880d681SAndroid Build Coastguard Worker// + CRC32C{B,H,W}      0x1EDC6F41
4302*9880d681SAndroid Build Coastguard Worker//
4303*9880d681SAndroid Build Coastguard Worker
4304*9880d681SAndroid Build Coastguard Workerclass AI_crc32<bit C, bits<2> sz, string suffix, SDPatternOperator builtin>
4305*9880d681SAndroid Build Coastguard Worker  : AInoP<(outs GPRnopc:$Rd), (ins GPRnopc:$Rn, GPRnopc:$Rm), MiscFrm, NoItinerary,
4306*9880d681SAndroid Build Coastguard Worker               !strconcat("crc32", suffix), "\t$Rd, $Rn, $Rm",
4307*9880d681SAndroid Build Coastguard Worker               [(set GPRnopc:$Rd, (builtin GPRnopc:$Rn, GPRnopc:$Rm))]>,
4308*9880d681SAndroid Build Coastguard Worker               Requires<[IsARM, HasV8, HasCRC]> {
4309*9880d681SAndroid Build Coastguard Worker  bits<4> Rd;
4310*9880d681SAndroid Build Coastguard Worker  bits<4> Rn;
4311*9880d681SAndroid Build Coastguard Worker  bits<4> Rm;
4312*9880d681SAndroid Build Coastguard Worker
4313*9880d681SAndroid Build Coastguard Worker  let Inst{31-28} = 0b1110;
4314*9880d681SAndroid Build Coastguard Worker  let Inst{27-23} = 0b00010;
4315*9880d681SAndroid Build Coastguard Worker  let Inst{22-21} = sz;
4316*9880d681SAndroid Build Coastguard Worker  let Inst{20}    = 0;
4317*9880d681SAndroid Build Coastguard Worker  let Inst{19-16} = Rn;
4318*9880d681SAndroid Build Coastguard Worker  let Inst{15-12} = Rd;
4319*9880d681SAndroid Build Coastguard Worker  let Inst{11-10} = 0b00;
4320*9880d681SAndroid Build Coastguard Worker  let Inst{9}     = C;
4321*9880d681SAndroid Build Coastguard Worker  let Inst{8}     = 0;
4322*9880d681SAndroid Build Coastguard Worker  let Inst{7-4}   = 0b0100;
4323*9880d681SAndroid Build Coastguard Worker  let Inst{3-0}   = Rm;
4324*9880d681SAndroid Build Coastguard Worker
4325*9880d681SAndroid Build Coastguard Worker  let Unpredictable{11-8} = 0b1101;
4326*9880d681SAndroid Build Coastguard Worker}
4327*9880d681SAndroid Build Coastguard Worker
4328*9880d681SAndroid Build Coastguard Workerdef CRC32B  : AI_crc32<0, 0b00, "b", int_arm_crc32b>;
4329*9880d681SAndroid Build Coastguard Workerdef CRC32CB : AI_crc32<1, 0b00, "cb", int_arm_crc32cb>;
4330*9880d681SAndroid Build Coastguard Workerdef CRC32H  : AI_crc32<0, 0b01, "h", int_arm_crc32h>;
4331*9880d681SAndroid Build Coastguard Workerdef CRC32CH : AI_crc32<1, 0b01, "ch", int_arm_crc32ch>;
4332*9880d681SAndroid Build Coastguard Workerdef CRC32W  : AI_crc32<0, 0b10, "w", int_arm_crc32w>;
4333*9880d681SAndroid Build Coastguard Workerdef CRC32CW : AI_crc32<1, 0b10, "cw", int_arm_crc32cw>;
4334*9880d681SAndroid Build Coastguard Worker
4335*9880d681SAndroid Build Coastguard Worker//===----------------------------------------------------------------------===//
4336*9880d681SAndroid Build Coastguard Worker// ARMv8.1a Privilege Access Never extension
4337*9880d681SAndroid Build Coastguard Worker//
4338*9880d681SAndroid Build Coastguard Worker// SETPAN #imm1
4339*9880d681SAndroid Build Coastguard Worker
4340*9880d681SAndroid Build Coastguard Workerdef SETPAN : AInoP<(outs), (ins imm0_1:$imm), MiscFrm, NoItinerary, "setpan",
4341*9880d681SAndroid Build Coastguard Worker                "\t$imm", []>, Requires<[IsARM, HasV8, HasV8_1a]> {
4342*9880d681SAndroid Build Coastguard Worker  bits<1> imm;
4343*9880d681SAndroid Build Coastguard Worker
4344*9880d681SAndroid Build Coastguard Worker  let Inst{31-28} = 0b1111;
4345*9880d681SAndroid Build Coastguard Worker  let Inst{27-20} = 0b00010001;
4346*9880d681SAndroid Build Coastguard Worker  let Inst{19-16} = 0b0000;
4347*9880d681SAndroid Build Coastguard Worker  let Inst{15-10} = 0b000000;
4348*9880d681SAndroid Build Coastguard Worker  let Inst{9} = imm;
4349*9880d681SAndroid Build Coastguard Worker  let Inst{8} = 0b0;
4350*9880d681SAndroid Build Coastguard Worker  let Inst{7-4} = 0b0000;
4351*9880d681SAndroid Build Coastguard Worker  let Inst{3-0} = 0b0000;
4352*9880d681SAndroid Build Coastguard Worker
4353*9880d681SAndroid Build Coastguard Worker  let Unpredictable{19-16} = 0b1111;
4354*9880d681SAndroid Build Coastguard Worker  let Unpredictable{15-10} = 0b111111;
4355*9880d681SAndroid Build Coastguard Worker  let Unpredictable{8} = 0b1;
4356*9880d681SAndroid Build Coastguard Worker  let Unpredictable{3-0} = 0b1111;
4357*9880d681SAndroid Build Coastguard Worker}
4358*9880d681SAndroid Build Coastguard Worker
4359*9880d681SAndroid Build Coastguard Worker//===----------------------------------------------------------------------===//
4360*9880d681SAndroid Build Coastguard Worker//  Comparison Instructions...
4361*9880d681SAndroid Build Coastguard Worker//
4362*9880d681SAndroid Build Coastguard Worker
4363*9880d681SAndroid Build Coastguard Workerdefm CMP  : AI1_cmp_irs<0b1010, "cmp",
4364*9880d681SAndroid Build Coastguard Worker                        IIC_iCMPi, IIC_iCMPr, IIC_iCMPsr, ARMcmp>;
4365*9880d681SAndroid Build Coastguard Worker
4366*9880d681SAndroid Build Coastguard Worker// ARMcmpZ can re-use the above instruction definitions.
4367*9880d681SAndroid Build Coastguard Workerdef : ARMPat<(ARMcmpZ GPR:$src, mod_imm:$imm),
4368*9880d681SAndroid Build Coastguard Worker             (CMPri   GPR:$src, mod_imm:$imm)>;
4369*9880d681SAndroid Build Coastguard Workerdef : ARMPat<(ARMcmpZ GPR:$src, GPR:$rhs),
4370*9880d681SAndroid Build Coastguard Worker             (CMPrr   GPR:$src, GPR:$rhs)>;
4371*9880d681SAndroid Build Coastguard Workerdef : ARMPat<(ARMcmpZ GPR:$src, so_reg_imm:$rhs),
4372*9880d681SAndroid Build Coastguard Worker             (CMPrsi   GPR:$src, so_reg_imm:$rhs)>;
4373*9880d681SAndroid Build Coastguard Workerdef : ARMPat<(ARMcmpZ GPR:$src, so_reg_reg:$rhs),
4374*9880d681SAndroid Build Coastguard Worker             (CMPrsr   GPR:$src, so_reg_reg:$rhs)>;
4375*9880d681SAndroid Build Coastguard Worker
4376*9880d681SAndroid Build Coastguard Worker// CMN register-integer
4377*9880d681SAndroid Build Coastguard Workerlet isCompare = 1, Defs = [CPSR] in {
4378*9880d681SAndroid Build Coastguard Workerdef CMNri : AI1<0b1011, (outs), (ins GPR:$Rn, mod_imm:$imm), DPFrm, IIC_iCMPi,
4379*9880d681SAndroid Build Coastguard Worker                "cmn", "\t$Rn, $imm",
4380*9880d681SAndroid Build Coastguard Worker                [(ARMcmn GPR:$Rn, mod_imm:$imm)]>,
4381*9880d681SAndroid Build Coastguard Worker                Sched<[WriteCMP, ReadALU]> {
4382*9880d681SAndroid Build Coastguard Worker  bits<4> Rn;
4383*9880d681SAndroid Build Coastguard Worker  bits<12> imm;
4384*9880d681SAndroid Build Coastguard Worker  let Inst{25} = 1;
4385*9880d681SAndroid Build Coastguard Worker  let Inst{20} = 1;
4386*9880d681SAndroid Build Coastguard Worker  let Inst{19-16} = Rn;
4387*9880d681SAndroid Build Coastguard Worker  let Inst{15-12} = 0b0000;
4388*9880d681SAndroid Build Coastguard Worker  let Inst{11-0} = imm;
4389*9880d681SAndroid Build Coastguard Worker
4390*9880d681SAndroid Build Coastguard Worker  let Unpredictable{15-12} = 0b1111;
4391*9880d681SAndroid Build Coastguard Worker}
4392*9880d681SAndroid Build Coastguard Worker
4393*9880d681SAndroid Build Coastguard Worker// CMN register-register/shift
4394*9880d681SAndroid Build Coastguard Workerdef CMNzrr : AI1<0b1011, (outs), (ins GPR:$Rn, GPR:$Rm), DPFrm, IIC_iCMPr,
4395*9880d681SAndroid Build Coastguard Worker                 "cmn", "\t$Rn, $Rm",
4396*9880d681SAndroid Build Coastguard Worker                 [(BinOpFrag<(ARMcmpZ node:$LHS,(ineg node:$RHS))>
4397*9880d681SAndroid Build Coastguard Worker                   GPR:$Rn, GPR:$Rm)]>, Sched<[WriteCMP, ReadALU, ReadALU]> {
4398*9880d681SAndroid Build Coastguard Worker  bits<4> Rn;
4399*9880d681SAndroid Build Coastguard Worker  bits<4> Rm;
4400*9880d681SAndroid Build Coastguard Worker  let isCommutable = 1;
4401*9880d681SAndroid Build Coastguard Worker  let Inst{25} = 0;
4402*9880d681SAndroid Build Coastguard Worker  let Inst{20} = 1;
4403*9880d681SAndroid Build Coastguard Worker  let Inst{19-16} = Rn;
4404*9880d681SAndroid Build Coastguard Worker  let Inst{15-12} = 0b0000;
4405*9880d681SAndroid Build Coastguard Worker  let Inst{11-4} = 0b00000000;
4406*9880d681SAndroid Build Coastguard Worker  let Inst{3-0} = Rm;
4407*9880d681SAndroid Build Coastguard Worker
4408*9880d681SAndroid Build Coastguard Worker  let Unpredictable{15-12} = 0b1111;
4409*9880d681SAndroid Build Coastguard Worker}
4410*9880d681SAndroid Build Coastguard Worker
4411*9880d681SAndroid Build Coastguard Workerdef CMNzrsi : AI1<0b1011, (outs),
4412*9880d681SAndroid Build Coastguard Worker                  (ins GPR:$Rn, so_reg_imm:$shift), DPSoRegImmFrm, IIC_iCMPsr,
4413*9880d681SAndroid Build Coastguard Worker                  "cmn", "\t$Rn, $shift",
4414*9880d681SAndroid Build Coastguard Worker                  [(BinOpFrag<(ARMcmpZ node:$LHS,(ineg node:$RHS))>
4415*9880d681SAndroid Build Coastguard Worker                    GPR:$Rn, so_reg_imm:$shift)]>,
4416*9880d681SAndroid Build Coastguard Worker                    Sched<[WriteCMPsi, ReadALU]> {
4417*9880d681SAndroid Build Coastguard Worker  bits<4> Rn;
4418*9880d681SAndroid Build Coastguard Worker  bits<12> shift;
4419*9880d681SAndroid Build Coastguard Worker  let Inst{25} = 0;
4420*9880d681SAndroid Build Coastguard Worker  let Inst{20} = 1;
4421*9880d681SAndroid Build Coastguard Worker  let Inst{19-16} = Rn;
4422*9880d681SAndroid Build Coastguard Worker  let Inst{15-12} = 0b0000;
4423*9880d681SAndroid Build Coastguard Worker  let Inst{11-5} = shift{11-5};
4424*9880d681SAndroid Build Coastguard Worker  let Inst{4} = 0;
4425*9880d681SAndroid Build Coastguard Worker  let Inst{3-0} = shift{3-0};
4426*9880d681SAndroid Build Coastguard Worker
4427*9880d681SAndroid Build Coastguard Worker  let Unpredictable{15-12} = 0b1111;
4428*9880d681SAndroid Build Coastguard Worker}
4429*9880d681SAndroid Build Coastguard Worker
4430*9880d681SAndroid Build Coastguard Workerdef CMNzrsr : AI1<0b1011, (outs),
4431*9880d681SAndroid Build Coastguard Worker                  (ins GPRnopc:$Rn, so_reg_reg:$shift), DPSoRegRegFrm, IIC_iCMPsr,
4432*9880d681SAndroid Build Coastguard Worker                  "cmn", "\t$Rn, $shift",
4433*9880d681SAndroid Build Coastguard Worker                  [(BinOpFrag<(ARMcmpZ node:$LHS,(ineg node:$RHS))>
4434*9880d681SAndroid Build Coastguard Worker                    GPRnopc:$Rn, so_reg_reg:$shift)]>,
4435*9880d681SAndroid Build Coastguard Worker                    Sched<[WriteCMPsr, ReadALU]> {
4436*9880d681SAndroid Build Coastguard Worker  bits<4> Rn;
4437*9880d681SAndroid Build Coastguard Worker  bits<12> shift;
4438*9880d681SAndroid Build Coastguard Worker  let Inst{25} = 0;
4439*9880d681SAndroid Build Coastguard Worker  let Inst{20} = 1;
4440*9880d681SAndroid Build Coastguard Worker  let Inst{19-16} = Rn;
4441*9880d681SAndroid Build Coastguard Worker  let Inst{15-12} = 0b0000;
4442*9880d681SAndroid Build Coastguard Worker  let Inst{11-8} = shift{11-8};
4443*9880d681SAndroid Build Coastguard Worker  let Inst{7} = 0;
4444*9880d681SAndroid Build Coastguard Worker  let Inst{6-5} = shift{6-5};
4445*9880d681SAndroid Build Coastguard Worker  let Inst{4} = 1;
4446*9880d681SAndroid Build Coastguard Worker  let Inst{3-0} = shift{3-0};
4447*9880d681SAndroid Build Coastguard Worker
4448*9880d681SAndroid Build Coastguard Worker  let Unpredictable{15-12} = 0b1111;
4449*9880d681SAndroid Build Coastguard Worker}
4450*9880d681SAndroid Build Coastguard Worker
4451*9880d681SAndroid Build Coastguard Worker}
4452*9880d681SAndroid Build Coastguard Worker
4453*9880d681SAndroid Build Coastguard Workerdef : ARMPat<(ARMcmp  GPR:$src, mod_imm_neg:$imm),
4454*9880d681SAndroid Build Coastguard Worker             (CMNri   GPR:$src, mod_imm_neg:$imm)>;
4455*9880d681SAndroid Build Coastguard Worker
4456*9880d681SAndroid Build Coastguard Workerdef : ARMPat<(ARMcmpZ GPR:$src, mod_imm_neg:$imm),
4457*9880d681SAndroid Build Coastguard Worker             (CMNri   GPR:$src, mod_imm_neg:$imm)>;
4458*9880d681SAndroid Build Coastguard Worker
4459*9880d681SAndroid Build Coastguard Worker// Note that TST/TEQ don't set all the same flags that CMP does!
4460*9880d681SAndroid Build Coastguard Workerdefm TST  : AI1_cmp_irs<0b1000, "tst",
4461*9880d681SAndroid Build Coastguard Worker                        IIC_iTSTi, IIC_iTSTr, IIC_iTSTsr,
4462*9880d681SAndroid Build Coastguard Worker                      BinOpFrag<(ARMcmpZ (and_su node:$LHS, node:$RHS), 0)>, 1,
4463*9880d681SAndroid Build Coastguard Worker                      "DecodeTSTInstruction">;
4464*9880d681SAndroid Build Coastguard Workerdefm TEQ  : AI1_cmp_irs<0b1001, "teq",
4465*9880d681SAndroid Build Coastguard Worker                        IIC_iTSTi, IIC_iTSTr, IIC_iTSTsr,
4466*9880d681SAndroid Build Coastguard Worker                      BinOpFrag<(ARMcmpZ (xor_su node:$LHS, node:$RHS), 0)>, 1>;
4467*9880d681SAndroid Build Coastguard Worker
4468*9880d681SAndroid Build Coastguard Worker// Pseudo i64 compares for some floating point compares.
4469*9880d681SAndroid Build Coastguard Workerlet usesCustomInserter = 1, isBranch = 1, isTerminator = 1,
4470*9880d681SAndroid Build Coastguard Worker    Defs = [CPSR] in {
4471*9880d681SAndroid Build Coastguard Workerdef BCCi64 : PseudoInst<(outs),
4472*9880d681SAndroid Build Coastguard Worker    (ins i32imm:$cc, GPR:$lhs1, GPR:$lhs2, GPR:$rhs1, GPR:$rhs2, brtarget:$dst),
4473*9880d681SAndroid Build Coastguard Worker     IIC_Br,
4474*9880d681SAndroid Build Coastguard Worker    [(ARMBcci64 imm:$cc, GPR:$lhs1, GPR:$lhs2, GPR:$rhs1, GPR:$rhs2, bb:$dst)]>,
4475*9880d681SAndroid Build Coastguard Worker    Sched<[WriteBr]>;
4476*9880d681SAndroid Build Coastguard Worker
4477*9880d681SAndroid Build Coastguard Workerdef BCCZi64 : PseudoInst<(outs),
4478*9880d681SAndroid Build Coastguard Worker     (ins i32imm:$cc, GPR:$lhs1, GPR:$lhs2, brtarget:$dst), IIC_Br,
4479*9880d681SAndroid Build Coastguard Worker    [(ARMBcci64 imm:$cc, GPR:$lhs1, GPR:$lhs2, 0, 0, bb:$dst)]>,
4480*9880d681SAndroid Build Coastguard Worker    Sched<[WriteBr]>;
4481*9880d681SAndroid Build Coastguard Worker} // usesCustomInserter
4482*9880d681SAndroid Build Coastguard Worker
4483*9880d681SAndroid Build Coastguard Worker
4484*9880d681SAndroid Build Coastguard Worker// Conditional moves
4485*9880d681SAndroid Build Coastguard Workerlet hasSideEffects = 0 in {
4486*9880d681SAndroid Build Coastguard Worker
4487*9880d681SAndroid Build Coastguard Workerlet isCommutable = 1, isSelect = 1 in
4488*9880d681SAndroid Build Coastguard Workerdef MOVCCr : ARMPseudoInst<(outs GPR:$Rd),
4489*9880d681SAndroid Build Coastguard Worker                           (ins GPR:$false, GPR:$Rm, cmovpred:$p),
4490*9880d681SAndroid Build Coastguard Worker                           4, IIC_iCMOVr,
4491*9880d681SAndroid Build Coastguard Worker                           [(set GPR:$Rd, (ARMcmov GPR:$false, GPR:$Rm,
4492*9880d681SAndroid Build Coastguard Worker                                                   cmovpred:$p))]>,
4493*9880d681SAndroid Build Coastguard Worker             RegConstraint<"$false = $Rd">, Sched<[WriteALU]>;
4494*9880d681SAndroid Build Coastguard Worker
4495*9880d681SAndroid Build Coastguard Workerdef MOVCCsi : ARMPseudoInst<(outs GPR:$Rd),
4496*9880d681SAndroid Build Coastguard Worker                            (ins GPR:$false, so_reg_imm:$shift, cmovpred:$p),
4497*9880d681SAndroid Build Coastguard Worker                            4, IIC_iCMOVsr,
4498*9880d681SAndroid Build Coastguard Worker                            [(set GPR:$Rd,
4499*9880d681SAndroid Build Coastguard Worker                                  (ARMcmov GPR:$false, so_reg_imm:$shift,
4500*9880d681SAndroid Build Coastguard Worker                                           cmovpred:$p))]>,
4501*9880d681SAndroid Build Coastguard Worker      RegConstraint<"$false = $Rd">, Sched<[WriteALU]>;
4502*9880d681SAndroid Build Coastguard Workerdef MOVCCsr : ARMPseudoInst<(outs GPR:$Rd),
4503*9880d681SAndroid Build Coastguard Worker                            (ins GPR:$false, so_reg_reg:$shift, cmovpred:$p),
4504*9880d681SAndroid Build Coastguard Worker                           4, IIC_iCMOVsr,
4505*9880d681SAndroid Build Coastguard Worker  [(set GPR:$Rd, (ARMcmov GPR:$false, so_reg_reg:$shift,
4506*9880d681SAndroid Build Coastguard Worker                            cmovpred:$p))]>,
4507*9880d681SAndroid Build Coastguard Worker      RegConstraint<"$false = $Rd">, Sched<[WriteALU]>;
4508*9880d681SAndroid Build Coastguard Worker
4509*9880d681SAndroid Build Coastguard Worker
4510*9880d681SAndroid Build Coastguard Workerlet isMoveImm = 1 in
4511*9880d681SAndroid Build Coastguard Workerdef MOVCCi16
4512*9880d681SAndroid Build Coastguard Worker    : ARMPseudoInst<(outs GPR:$Rd),
4513*9880d681SAndroid Build Coastguard Worker                    (ins GPR:$false, imm0_65535_expr:$imm, cmovpred:$p),
4514*9880d681SAndroid Build Coastguard Worker                    4, IIC_iMOVi,
4515*9880d681SAndroid Build Coastguard Worker                    [(set GPR:$Rd, (ARMcmov GPR:$false, imm0_65535:$imm,
4516*9880d681SAndroid Build Coastguard Worker                                            cmovpred:$p))]>,
4517*9880d681SAndroid Build Coastguard Worker      RegConstraint<"$false = $Rd">, Requires<[IsARM, HasV6T2]>,
4518*9880d681SAndroid Build Coastguard Worker      Sched<[WriteALU]>;
4519*9880d681SAndroid Build Coastguard Worker
4520*9880d681SAndroid Build Coastguard Workerlet isMoveImm = 1 in
4521*9880d681SAndroid Build Coastguard Workerdef MOVCCi : ARMPseudoInst<(outs GPR:$Rd),
4522*9880d681SAndroid Build Coastguard Worker                           (ins GPR:$false, mod_imm:$imm, cmovpred:$p),
4523*9880d681SAndroid Build Coastguard Worker                           4, IIC_iCMOVi,
4524*9880d681SAndroid Build Coastguard Worker                           [(set GPR:$Rd, (ARMcmov GPR:$false, mod_imm:$imm,
4525*9880d681SAndroid Build Coastguard Worker                                                   cmovpred:$p))]>,
4526*9880d681SAndroid Build Coastguard Worker      RegConstraint<"$false = $Rd">, Sched<[WriteALU]>;
4527*9880d681SAndroid Build Coastguard Worker
4528*9880d681SAndroid Build Coastguard Worker// Two instruction predicate mov immediate.
4529*9880d681SAndroid Build Coastguard Workerlet isMoveImm = 1 in
4530*9880d681SAndroid Build Coastguard Workerdef MOVCCi32imm
4531*9880d681SAndroid Build Coastguard Worker    : ARMPseudoInst<(outs GPR:$Rd),
4532*9880d681SAndroid Build Coastguard Worker                    (ins GPR:$false, i32imm:$src, cmovpred:$p),
4533*9880d681SAndroid Build Coastguard Worker                    8, IIC_iCMOVix2,
4534*9880d681SAndroid Build Coastguard Worker                    [(set GPR:$Rd, (ARMcmov GPR:$false, imm:$src,
4535*9880d681SAndroid Build Coastguard Worker                                            cmovpred:$p))]>,
4536*9880d681SAndroid Build Coastguard Worker      RegConstraint<"$false = $Rd">, Requires<[IsARM, HasV6T2]>;
4537*9880d681SAndroid Build Coastguard Worker
4538*9880d681SAndroid Build Coastguard Workerlet isMoveImm = 1 in
4539*9880d681SAndroid Build Coastguard Workerdef MVNCCi : ARMPseudoInst<(outs GPR:$Rd),
4540*9880d681SAndroid Build Coastguard Worker                           (ins GPR:$false, mod_imm:$imm, cmovpred:$p),
4541*9880d681SAndroid Build Coastguard Worker                           4, IIC_iCMOVi,
4542*9880d681SAndroid Build Coastguard Worker                           [(set GPR:$Rd, (ARMcmov GPR:$false, mod_imm_not:$imm,
4543*9880d681SAndroid Build Coastguard Worker                                                   cmovpred:$p))]>,
4544*9880d681SAndroid Build Coastguard Worker                RegConstraint<"$false = $Rd">, Sched<[WriteALU]>;
4545*9880d681SAndroid Build Coastguard Worker
4546*9880d681SAndroid Build Coastguard Worker} // hasSideEffects
4547*9880d681SAndroid Build Coastguard Worker
4548*9880d681SAndroid Build Coastguard Worker
4549*9880d681SAndroid Build Coastguard Worker//===----------------------------------------------------------------------===//
4550*9880d681SAndroid Build Coastguard Worker// Atomic operations intrinsics
4551*9880d681SAndroid Build Coastguard Worker//
4552*9880d681SAndroid Build Coastguard Worker
4553*9880d681SAndroid Build Coastguard Workerdef MemBarrierOptOperand : AsmOperandClass {
4554*9880d681SAndroid Build Coastguard Worker  let Name = "MemBarrierOpt";
4555*9880d681SAndroid Build Coastguard Worker  let ParserMethod = "parseMemBarrierOptOperand";
4556*9880d681SAndroid Build Coastguard Worker}
4557*9880d681SAndroid Build Coastguard Workerdef memb_opt : Operand<i32> {
4558*9880d681SAndroid Build Coastguard Worker  let PrintMethod = "printMemBOption";
4559*9880d681SAndroid Build Coastguard Worker  let ParserMatchClass = MemBarrierOptOperand;
4560*9880d681SAndroid Build Coastguard Worker  let DecoderMethod = "DecodeMemBarrierOption";
4561*9880d681SAndroid Build Coastguard Worker}
4562*9880d681SAndroid Build Coastguard Worker
4563*9880d681SAndroid Build Coastguard Workerdef InstSyncBarrierOptOperand : AsmOperandClass {
4564*9880d681SAndroid Build Coastguard Worker  let Name = "InstSyncBarrierOpt";
4565*9880d681SAndroid Build Coastguard Worker  let ParserMethod = "parseInstSyncBarrierOptOperand";
4566*9880d681SAndroid Build Coastguard Worker}
4567*9880d681SAndroid Build Coastguard Workerdef instsyncb_opt : Operand<i32> {
4568*9880d681SAndroid Build Coastguard Worker  let PrintMethod = "printInstSyncBOption";
4569*9880d681SAndroid Build Coastguard Worker  let ParserMatchClass = InstSyncBarrierOptOperand;
4570*9880d681SAndroid Build Coastguard Worker  let DecoderMethod = "DecodeInstSyncBarrierOption";
4571*9880d681SAndroid Build Coastguard Worker}
4572*9880d681SAndroid Build Coastguard Worker
4573*9880d681SAndroid Build Coastguard Worker// Memory barriers protect the atomic sequences
4574*9880d681SAndroid Build Coastguard Workerlet hasSideEffects = 1 in {
4575*9880d681SAndroid Build Coastguard Workerdef DMB : AInoP<(outs), (ins memb_opt:$opt), MiscFrm, NoItinerary,
4576*9880d681SAndroid Build Coastguard Worker                "dmb", "\t$opt", [(int_arm_dmb (i32 imm0_15:$opt))]>,
4577*9880d681SAndroid Build Coastguard Worker                Requires<[IsARM, HasDB]> {
4578*9880d681SAndroid Build Coastguard Worker  bits<4> opt;
4579*9880d681SAndroid Build Coastguard Worker  let Inst{31-4} = 0xf57ff05;
4580*9880d681SAndroid Build Coastguard Worker  let Inst{3-0} = opt;
4581*9880d681SAndroid Build Coastguard Worker}
4582*9880d681SAndroid Build Coastguard Worker
4583*9880d681SAndroid Build Coastguard Workerdef DSB : AInoP<(outs), (ins memb_opt:$opt), MiscFrm, NoItinerary,
4584*9880d681SAndroid Build Coastguard Worker                "dsb", "\t$opt", [(int_arm_dsb (i32 imm0_15:$opt))]>,
4585*9880d681SAndroid Build Coastguard Worker                Requires<[IsARM, HasDB]> {
4586*9880d681SAndroid Build Coastguard Worker  bits<4> opt;
4587*9880d681SAndroid Build Coastguard Worker  let Inst{31-4} = 0xf57ff04;
4588*9880d681SAndroid Build Coastguard Worker  let Inst{3-0} = opt;
4589*9880d681SAndroid Build Coastguard Worker}
4590*9880d681SAndroid Build Coastguard Worker
4591*9880d681SAndroid Build Coastguard Worker// ISB has only full system option
4592*9880d681SAndroid Build Coastguard Workerdef ISB : AInoP<(outs), (ins instsyncb_opt:$opt), MiscFrm, NoItinerary,
4593*9880d681SAndroid Build Coastguard Worker                "isb", "\t$opt", [(int_arm_isb (i32 imm0_15:$opt))]>,
4594*9880d681SAndroid Build Coastguard Worker                Requires<[IsARM, HasDB]> {
4595*9880d681SAndroid Build Coastguard Worker  bits<4> opt;
4596*9880d681SAndroid Build Coastguard Worker  let Inst{31-4} = 0xf57ff06;
4597*9880d681SAndroid Build Coastguard Worker  let Inst{3-0} = opt;
4598*9880d681SAndroid Build Coastguard Worker}
4599*9880d681SAndroid Build Coastguard Worker}
4600*9880d681SAndroid Build Coastguard Worker
4601*9880d681SAndroid Build Coastguard Workerlet usesCustomInserter = 1, Defs = [CPSR] in {
4602*9880d681SAndroid Build Coastguard Worker
4603*9880d681SAndroid Build Coastguard Worker// Pseudo instruction that combines movs + predicated rsbmi
4604*9880d681SAndroid Build Coastguard Worker// to implement integer ABS
4605*9880d681SAndroid Build Coastguard Worker  def ABS : ARMPseudoInst<(outs GPR:$dst), (ins GPR:$src), 8, NoItinerary, []>;
4606*9880d681SAndroid Build Coastguard Worker}
4607*9880d681SAndroid Build Coastguard Worker
4608*9880d681SAndroid Build Coastguard Workerlet usesCustomInserter = 1 in {
4609*9880d681SAndroid Build Coastguard Worker    def COPY_STRUCT_BYVAL_I32 : PseudoInst<
4610*9880d681SAndroid Build Coastguard Worker      (outs), (ins GPR:$dst, GPR:$src, i32imm:$size, i32imm:$alignment),
4611*9880d681SAndroid Build Coastguard Worker      NoItinerary,
4612*9880d681SAndroid Build Coastguard Worker      [(ARMcopystructbyval GPR:$dst, GPR:$src, imm:$size, imm:$alignment)]>;
4613*9880d681SAndroid Build Coastguard Worker}
4614*9880d681SAndroid Build Coastguard Worker
4615*9880d681SAndroid Build Coastguard Workerlet hasPostISelHook = 1, Constraints = "$newdst = $dst, $newsrc = $src" in {
4616*9880d681SAndroid Build Coastguard Worker    // %newsrc, %newdst = MEMCPY %dst, %src, N, ...N scratch regs...
4617*9880d681SAndroid Build Coastguard Worker    // Copies N registers worth of memory from address %src to address %dst
4618*9880d681SAndroid Build Coastguard Worker    // and returns the incremented addresses.  N scratch register will
4619*9880d681SAndroid Build Coastguard Worker    // be attached for the copy to use.
4620*9880d681SAndroid Build Coastguard Worker    def MEMCPY : PseudoInst<
4621*9880d681SAndroid Build Coastguard Worker      (outs GPR:$newdst, GPR:$newsrc),
4622*9880d681SAndroid Build Coastguard Worker      (ins GPR:$dst, GPR:$src, i32imm:$nreg, variable_ops),
4623*9880d681SAndroid Build Coastguard Worker      NoItinerary,
4624*9880d681SAndroid Build Coastguard Worker      [(set GPR:$newdst, GPR:$newsrc,
4625*9880d681SAndroid Build Coastguard Worker            (ARMmemcopy GPR:$dst, GPR:$src, imm:$nreg))]>;
4626*9880d681SAndroid Build Coastguard Worker}
4627*9880d681SAndroid Build Coastguard Worker
4628*9880d681SAndroid Build Coastguard Workerdef ldrex_1 : PatFrag<(ops node:$ptr), (int_arm_ldrex node:$ptr), [{
4629*9880d681SAndroid Build Coastguard Worker  return cast<MemIntrinsicSDNode>(N)->getMemoryVT() == MVT::i8;
4630*9880d681SAndroid Build Coastguard Worker}]>;
4631*9880d681SAndroid Build Coastguard Worker
4632*9880d681SAndroid Build Coastguard Workerdef ldrex_2 : PatFrag<(ops node:$ptr), (int_arm_ldrex node:$ptr), [{
4633*9880d681SAndroid Build Coastguard Worker  return cast<MemIntrinsicSDNode>(N)->getMemoryVT() == MVT::i16;
4634*9880d681SAndroid Build Coastguard Worker}]>;
4635*9880d681SAndroid Build Coastguard Worker
4636*9880d681SAndroid Build Coastguard Workerdef ldrex_4 : PatFrag<(ops node:$ptr), (int_arm_ldrex node:$ptr), [{
4637*9880d681SAndroid Build Coastguard Worker  return cast<MemIntrinsicSDNode>(N)->getMemoryVT() == MVT::i32;
4638*9880d681SAndroid Build Coastguard Worker}]>;
4639*9880d681SAndroid Build Coastguard Worker
4640*9880d681SAndroid Build Coastguard Workerdef strex_1 : PatFrag<(ops node:$val, node:$ptr),
4641*9880d681SAndroid Build Coastguard Worker                      (int_arm_strex node:$val, node:$ptr), [{
4642*9880d681SAndroid Build Coastguard Worker  return cast<MemIntrinsicSDNode>(N)->getMemoryVT() == MVT::i8;
4643*9880d681SAndroid Build Coastguard Worker}]>;
4644*9880d681SAndroid Build Coastguard Worker
4645*9880d681SAndroid Build Coastguard Workerdef strex_2 : PatFrag<(ops node:$val, node:$ptr),
4646*9880d681SAndroid Build Coastguard Worker                      (int_arm_strex node:$val, node:$ptr), [{
4647*9880d681SAndroid Build Coastguard Worker  return cast<MemIntrinsicSDNode>(N)->getMemoryVT() == MVT::i16;
4648*9880d681SAndroid Build Coastguard Worker}]>;
4649*9880d681SAndroid Build Coastguard Worker
4650*9880d681SAndroid Build Coastguard Workerdef strex_4 : PatFrag<(ops node:$val, node:$ptr),
4651*9880d681SAndroid Build Coastguard Worker                      (int_arm_strex node:$val, node:$ptr), [{
4652*9880d681SAndroid Build Coastguard Worker  return cast<MemIntrinsicSDNode>(N)->getMemoryVT() == MVT::i32;
4653*9880d681SAndroid Build Coastguard Worker}]>;
4654*9880d681SAndroid Build Coastguard Worker
4655*9880d681SAndroid Build Coastguard Workerdef ldaex_1 : PatFrag<(ops node:$ptr), (int_arm_ldaex node:$ptr), [{
4656*9880d681SAndroid Build Coastguard Worker  return cast<MemIntrinsicSDNode>(N)->getMemoryVT() == MVT::i8;
4657*9880d681SAndroid Build Coastguard Worker}]>;
4658*9880d681SAndroid Build Coastguard Worker
4659*9880d681SAndroid Build Coastguard Workerdef ldaex_2 : PatFrag<(ops node:$ptr), (int_arm_ldaex node:$ptr), [{
4660*9880d681SAndroid Build Coastguard Worker  return cast<MemIntrinsicSDNode>(N)->getMemoryVT() == MVT::i16;
4661*9880d681SAndroid Build Coastguard Worker}]>;
4662*9880d681SAndroid Build Coastguard Worker
4663*9880d681SAndroid Build Coastguard Workerdef ldaex_4 : PatFrag<(ops node:$ptr), (int_arm_ldaex node:$ptr), [{
4664*9880d681SAndroid Build Coastguard Worker  return cast<MemIntrinsicSDNode>(N)->getMemoryVT() == MVT::i32;
4665*9880d681SAndroid Build Coastguard Worker}]>;
4666*9880d681SAndroid Build Coastguard Worker
4667*9880d681SAndroid Build Coastguard Workerdef stlex_1 : PatFrag<(ops node:$val, node:$ptr),
4668*9880d681SAndroid Build Coastguard Worker                      (int_arm_stlex node:$val, node:$ptr), [{
4669*9880d681SAndroid Build Coastguard Worker  return cast<MemIntrinsicSDNode>(N)->getMemoryVT() == MVT::i8;
4670*9880d681SAndroid Build Coastguard Worker}]>;
4671*9880d681SAndroid Build Coastguard Worker
4672*9880d681SAndroid Build Coastguard Workerdef stlex_2 : PatFrag<(ops node:$val, node:$ptr),
4673*9880d681SAndroid Build Coastguard Worker                      (int_arm_stlex node:$val, node:$ptr), [{
4674*9880d681SAndroid Build Coastguard Worker  return cast<MemIntrinsicSDNode>(N)->getMemoryVT() == MVT::i16;
4675*9880d681SAndroid Build Coastguard Worker}]>;
4676*9880d681SAndroid Build Coastguard Worker
4677*9880d681SAndroid Build Coastguard Workerdef stlex_4 : PatFrag<(ops node:$val, node:$ptr),
4678*9880d681SAndroid Build Coastguard Worker                      (int_arm_stlex node:$val, node:$ptr), [{
4679*9880d681SAndroid Build Coastguard Worker  return cast<MemIntrinsicSDNode>(N)->getMemoryVT() == MVT::i32;
4680*9880d681SAndroid Build Coastguard Worker}]>;
4681*9880d681SAndroid Build Coastguard Worker
4682*9880d681SAndroid Build Coastguard Workerlet mayLoad = 1 in {
4683*9880d681SAndroid Build Coastguard Workerdef LDREXB : AIldrex<0b10, (outs GPR:$Rt), (ins addr_offset_none:$addr),
4684*9880d681SAndroid Build Coastguard Worker                     NoItinerary, "ldrexb", "\t$Rt, $addr",
4685*9880d681SAndroid Build Coastguard Worker                     [(set GPR:$Rt, (ldrex_1 addr_offset_none:$addr))]>;
4686*9880d681SAndroid Build Coastguard Workerdef LDREXH : AIldrex<0b11, (outs GPR:$Rt), (ins addr_offset_none:$addr),
4687*9880d681SAndroid Build Coastguard Worker                     NoItinerary, "ldrexh", "\t$Rt, $addr",
4688*9880d681SAndroid Build Coastguard Worker                     [(set GPR:$Rt, (ldrex_2 addr_offset_none:$addr))]>;
4689*9880d681SAndroid Build Coastguard Workerdef LDREX  : AIldrex<0b00, (outs GPR:$Rt), (ins addr_offset_none:$addr),
4690*9880d681SAndroid Build Coastguard Worker                     NoItinerary, "ldrex", "\t$Rt, $addr",
4691*9880d681SAndroid Build Coastguard Worker                     [(set GPR:$Rt, (ldrex_4 addr_offset_none:$addr))]>;
4692*9880d681SAndroid Build Coastguard Workerlet hasExtraDefRegAllocReq = 1 in
4693*9880d681SAndroid Build Coastguard Workerdef LDREXD : AIldrex<0b01, (outs GPRPairOp:$Rt),(ins addr_offset_none:$addr),
4694*9880d681SAndroid Build Coastguard Worker                      NoItinerary, "ldrexd", "\t$Rt, $addr", []> {
4695*9880d681SAndroid Build Coastguard Worker  let DecoderMethod = "DecodeDoubleRegLoad";
4696*9880d681SAndroid Build Coastguard Worker}
4697*9880d681SAndroid Build Coastguard Worker
4698*9880d681SAndroid Build Coastguard Workerdef LDAEXB : AIldaex<0b10, (outs GPR:$Rt), (ins addr_offset_none:$addr),
4699*9880d681SAndroid Build Coastguard Worker                     NoItinerary, "ldaexb", "\t$Rt, $addr",
4700*9880d681SAndroid Build Coastguard Worker                     [(set GPR:$Rt, (ldaex_1 addr_offset_none:$addr))]>;
4701*9880d681SAndroid Build Coastguard Workerdef LDAEXH : AIldaex<0b11, (outs GPR:$Rt), (ins addr_offset_none:$addr),
4702*9880d681SAndroid Build Coastguard Worker                     NoItinerary, "ldaexh", "\t$Rt, $addr",
4703*9880d681SAndroid Build Coastguard Worker                    [(set GPR:$Rt, (ldaex_2 addr_offset_none:$addr))]>;
4704*9880d681SAndroid Build Coastguard Workerdef LDAEX  : AIldaex<0b00, (outs GPR:$Rt), (ins addr_offset_none:$addr),
4705*9880d681SAndroid Build Coastguard Worker                     NoItinerary, "ldaex", "\t$Rt, $addr",
4706*9880d681SAndroid Build Coastguard Worker                    [(set GPR:$Rt, (ldaex_4 addr_offset_none:$addr))]>;
4707*9880d681SAndroid Build Coastguard Workerlet hasExtraDefRegAllocReq = 1 in
4708*9880d681SAndroid Build Coastguard Workerdef LDAEXD : AIldaex<0b01, (outs GPRPairOp:$Rt),(ins addr_offset_none:$addr),
4709*9880d681SAndroid Build Coastguard Worker                      NoItinerary, "ldaexd", "\t$Rt, $addr", []> {
4710*9880d681SAndroid Build Coastguard Worker  let DecoderMethod = "DecodeDoubleRegLoad";
4711*9880d681SAndroid Build Coastguard Worker}
4712*9880d681SAndroid Build Coastguard Worker}
4713*9880d681SAndroid Build Coastguard Worker
4714*9880d681SAndroid Build Coastguard Workerlet mayStore = 1, Constraints = "@earlyclobber $Rd" in {
4715*9880d681SAndroid Build Coastguard Workerdef STREXB: AIstrex<0b10, (outs GPR:$Rd), (ins GPR:$Rt, addr_offset_none:$addr),
4716*9880d681SAndroid Build Coastguard Worker                    NoItinerary, "strexb", "\t$Rd, $Rt, $addr",
4717*9880d681SAndroid Build Coastguard Worker                    [(set GPR:$Rd, (strex_1 GPR:$Rt,
4718*9880d681SAndroid Build Coastguard Worker                                            addr_offset_none:$addr))]>;
4719*9880d681SAndroid Build Coastguard Workerdef STREXH: AIstrex<0b11, (outs GPR:$Rd), (ins GPR:$Rt, addr_offset_none:$addr),
4720*9880d681SAndroid Build Coastguard Worker                    NoItinerary, "strexh", "\t$Rd, $Rt, $addr",
4721*9880d681SAndroid Build Coastguard Worker                    [(set GPR:$Rd, (strex_2 GPR:$Rt,
4722*9880d681SAndroid Build Coastguard Worker                                            addr_offset_none:$addr))]>;
4723*9880d681SAndroid Build Coastguard Workerdef STREX : AIstrex<0b00, (outs GPR:$Rd), (ins GPR:$Rt, addr_offset_none:$addr),
4724*9880d681SAndroid Build Coastguard Worker                    NoItinerary, "strex", "\t$Rd, $Rt, $addr",
4725*9880d681SAndroid Build Coastguard Worker                    [(set GPR:$Rd, (strex_4 GPR:$Rt,
4726*9880d681SAndroid Build Coastguard Worker                                            addr_offset_none:$addr))]>;
4727*9880d681SAndroid Build Coastguard Workerlet hasExtraSrcRegAllocReq = 1 in
4728*9880d681SAndroid Build Coastguard Workerdef STREXD : AIstrex<0b01, (outs GPR:$Rd),
4729*9880d681SAndroid Build Coastguard Worker                    (ins GPRPairOp:$Rt, addr_offset_none:$addr),
4730*9880d681SAndroid Build Coastguard Worker                    NoItinerary, "strexd", "\t$Rd, $Rt, $addr", []> {
4731*9880d681SAndroid Build Coastguard Worker  let DecoderMethod = "DecodeDoubleRegStore";
4732*9880d681SAndroid Build Coastguard Worker}
4733*9880d681SAndroid Build Coastguard Workerdef STLEXB: AIstlex<0b10, (outs GPR:$Rd), (ins GPR:$Rt, addr_offset_none:$addr),
4734*9880d681SAndroid Build Coastguard Worker                    NoItinerary, "stlexb", "\t$Rd, $Rt, $addr",
4735*9880d681SAndroid Build Coastguard Worker                    [(set GPR:$Rd,
4736*9880d681SAndroid Build Coastguard Worker                          (stlex_1 GPR:$Rt, addr_offset_none:$addr))]>;
4737*9880d681SAndroid Build Coastguard Workerdef STLEXH: AIstlex<0b11, (outs GPR:$Rd), (ins GPR:$Rt, addr_offset_none:$addr),
4738*9880d681SAndroid Build Coastguard Worker                    NoItinerary, "stlexh", "\t$Rd, $Rt, $addr",
4739*9880d681SAndroid Build Coastguard Worker                    [(set GPR:$Rd,
4740*9880d681SAndroid Build Coastguard Worker                          (stlex_2 GPR:$Rt, addr_offset_none:$addr))]>;
4741*9880d681SAndroid Build Coastguard Workerdef STLEX : AIstlex<0b00, (outs GPR:$Rd), (ins GPR:$Rt, addr_offset_none:$addr),
4742*9880d681SAndroid Build Coastguard Worker                    NoItinerary, "stlex", "\t$Rd, $Rt, $addr",
4743*9880d681SAndroid Build Coastguard Worker                    [(set GPR:$Rd,
4744*9880d681SAndroid Build Coastguard Worker                          (stlex_4 GPR:$Rt, addr_offset_none:$addr))]>;
4745*9880d681SAndroid Build Coastguard Workerlet hasExtraSrcRegAllocReq = 1 in
4746*9880d681SAndroid Build Coastguard Workerdef STLEXD : AIstlex<0b01, (outs GPR:$Rd),
4747*9880d681SAndroid Build Coastguard Worker                    (ins GPRPairOp:$Rt, addr_offset_none:$addr),
4748*9880d681SAndroid Build Coastguard Worker                    NoItinerary, "stlexd", "\t$Rd, $Rt, $addr", []> {
4749*9880d681SAndroid Build Coastguard Worker  let DecoderMethod = "DecodeDoubleRegStore";
4750*9880d681SAndroid Build Coastguard Worker}
4751*9880d681SAndroid Build Coastguard Worker}
4752*9880d681SAndroid Build Coastguard Worker
4753*9880d681SAndroid Build Coastguard Workerdef CLREX : AXI<(outs), (ins), MiscFrm, NoItinerary, "clrex",
4754*9880d681SAndroid Build Coastguard Worker                [(int_arm_clrex)]>,
4755*9880d681SAndroid Build Coastguard Worker            Requires<[IsARM, HasV6K]>  {
4756*9880d681SAndroid Build Coastguard Worker  let Inst{31-0} = 0b11110101011111111111000000011111;
4757*9880d681SAndroid Build Coastguard Worker}
4758*9880d681SAndroid Build Coastguard Worker
4759*9880d681SAndroid Build Coastguard Workerdef : ARMPat<(strex_1 (and GPR:$Rt, 0xff), addr_offset_none:$addr),
4760*9880d681SAndroid Build Coastguard Worker             (STREXB GPR:$Rt, addr_offset_none:$addr)>;
4761*9880d681SAndroid Build Coastguard Workerdef : ARMPat<(strex_2 (and GPR:$Rt, 0xffff), addr_offset_none:$addr),
4762*9880d681SAndroid Build Coastguard Worker             (STREXH GPR:$Rt, addr_offset_none:$addr)>;
4763*9880d681SAndroid Build Coastguard Worker
4764*9880d681SAndroid Build Coastguard Workerdef : ARMPat<(stlex_1 (and GPR:$Rt, 0xff), addr_offset_none:$addr),
4765*9880d681SAndroid Build Coastguard Worker             (STLEXB GPR:$Rt, addr_offset_none:$addr)>;
4766*9880d681SAndroid Build Coastguard Workerdef : ARMPat<(stlex_2 (and GPR:$Rt, 0xffff), addr_offset_none:$addr),
4767*9880d681SAndroid Build Coastguard Worker             (STLEXH GPR:$Rt, addr_offset_none:$addr)>;
4768*9880d681SAndroid Build Coastguard Worker
4769*9880d681SAndroid Build Coastguard Workerclass acquiring_load<PatFrag base>
4770*9880d681SAndroid Build Coastguard Worker  : PatFrag<(ops node:$ptr), (base node:$ptr), [{
4771*9880d681SAndroid Build Coastguard Worker  AtomicOrdering Ordering = cast<AtomicSDNode>(N)->getOrdering();
4772*9880d681SAndroid Build Coastguard Worker  return isAcquireOrStronger(Ordering);
4773*9880d681SAndroid Build Coastguard Worker}]>;
4774*9880d681SAndroid Build Coastguard Worker
4775*9880d681SAndroid Build Coastguard Workerdef atomic_load_acquire_8  : acquiring_load<atomic_load_8>;
4776*9880d681SAndroid Build Coastguard Workerdef atomic_load_acquire_16 : acquiring_load<atomic_load_16>;
4777*9880d681SAndroid Build Coastguard Workerdef atomic_load_acquire_32 : acquiring_load<atomic_load_32>;
4778*9880d681SAndroid Build Coastguard Worker
4779*9880d681SAndroid Build Coastguard Workerclass releasing_store<PatFrag base>
4780*9880d681SAndroid Build Coastguard Worker  : PatFrag<(ops node:$ptr, node:$val), (base node:$ptr, node:$val), [{
4781*9880d681SAndroid Build Coastguard Worker  AtomicOrdering Ordering = cast<AtomicSDNode>(N)->getOrdering();
4782*9880d681SAndroid Build Coastguard Worker  return isReleaseOrStronger(Ordering);
4783*9880d681SAndroid Build Coastguard Worker}]>;
4784*9880d681SAndroid Build Coastguard Worker
4785*9880d681SAndroid Build Coastguard Workerdef atomic_store_release_8  : releasing_store<atomic_store_8>;
4786*9880d681SAndroid Build Coastguard Workerdef atomic_store_release_16 : releasing_store<atomic_store_16>;
4787*9880d681SAndroid Build Coastguard Workerdef atomic_store_release_32 : releasing_store<atomic_store_32>;
4788*9880d681SAndroid Build Coastguard Worker
4789*9880d681SAndroid Build Coastguard Workerlet AddedComplexity = 8 in {
4790*9880d681SAndroid Build Coastguard Worker  def : ARMPat<(atomic_load_acquire_8 addr_offset_none:$addr),  (LDAB addr_offset_none:$addr)>;
4791*9880d681SAndroid Build Coastguard Worker  def : ARMPat<(atomic_load_acquire_16 addr_offset_none:$addr), (LDAH addr_offset_none:$addr)>;
4792*9880d681SAndroid Build Coastguard Worker  def : ARMPat<(atomic_load_acquire_32 addr_offset_none:$addr), (LDA  addr_offset_none:$addr)>;
4793*9880d681SAndroid Build Coastguard Worker  def : ARMPat<(atomic_store_release_8 addr_offset_none:$addr, GPR:$val),  (STLB GPR:$val, addr_offset_none:$addr)>;
4794*9880d681SAndroid Build Coastguard Worker  def : ARMPat<(atomic_store_release_16 addr_offset_none:$addr, GPR:$val), (STLH GPR:$val, addr_offset_none:$addr)>;
4795*9880d681SAndroid Build Coastguard Worker  def : ARMPat<(atomic_store_release_32 addr_offset_none:$addr, GPR:$val), (STL  GPR:$val, addr_offset_none:$addr)>;
4796*9880d681SAndroid Build Coastguard Worker}
4797*9880d681SAndroid Build Coastguard Worker
4798*9880d681SAndroid Build Coastguard Worker// SWP/SWPB are deprecated in V6/V7.
4799*9880d681SAndroid Build Coastguard Workerlet mayLoad = 1, mayStore = 1 in {
4800*9880d681SAndroid Build Coastguard Workerdef SWP : AIswp<0, (outs GPRnopc:$Rt),
4801*9880d681SAndroid Build Coastguard Worker                (ins GPRnopc:$Rt2, addr_offset_none:$addr), "swp", []>,
4802*9880d681SAndroid Build Coastguard Worker                Requires<[PreV8]>;
4803*9880d681SAndroid Build Coastguard Workerdef SWPB: AIswp<1, (outs GPRnopc:$Rt),
4804*9880d681SAndroid Build Coastguard Worker                (ins GPRnopc:$Rt2, addr_offset_none:$addr), "swpb", []>,
4805*9880d681SAndroid Build Coastguard Worker                Requires<[PreV8]>;
4806*9880d681SAndroid Build Coastguard Worker}
4807*9880d681SAndroid Build Coastguard Worker
4808*9880d681SAndroid Build Coastguard Worker//===----------------------------------------------------------------------===//
4809*9880d681SAndroid Build Coastguard Worker// Coprocessor Instructions.
4810*9880d681SAndroid Build Coastguard Worker//
4811*9880d681SAndroid Build Coastguard Worker
4812*9880d681SAndroid Build Coastguard Workerdef CDP : ABI<0b1110, (outs), (ins p_imm:$cop, imm0_15:$opc1,
4813*9880d681SAndroid Build Coastguard Worker            c_imm:$CRd, c_imm:$CRn, c_imm:$CRm, imm0_7:$opc2),
4814*9880d681SAndroid Build Coastguard Worker            NoItinerary, "cdp", "\t$cop, $opc1, $CRd, $CRn, $CRm, $opc2",
4815*9880d681SAndroid Build Coastguard Worker            [(int_arm_cdp imm:$cop, imm:$opc1, imm:$CRd, imm:$CRn,
4816*9880d681SAndroid Build Coastguard Worker                          imm:$CRm, imm:$opc2)]>,
4817*9880d681SAndroid Build Coastguard Worker            Requires<[PreV8]> {
4818*9880d681SAndroid Build Coastguard Worker  bits<4> opc1;
4819*9880d681SAndroid Build Coastguard Worker  bits<4> CRn;
4820*9880d681SAndroid Build Coastguard Worker  bits<4> CRd;
4821*9880d681SAndroid Build Coastguard Worker  bits<4> cop;
4822*9880d681SAndroid Build Coastguard Worker  bits<3> opc2;
4823*9880d681SAndroid Build Coastguard Worker  bits<4> CRm;
4824*9880d681SAndroid Build Coastguard Worker
4825*9880d681SAndroid Build Coastguard Worker  let Inst{3-0}   = CRm;
4826*9880d681SAndroid Build Coastguard Worker  let Inst{4}     = 0;
4827*9880d681SAndroid Build Coastguard Worker  let Inst{7-5}   = opc2;
4828*9880d681SAndroid Build Coastguard Worker  let Inst{11-8}  = cop;
4829*9880d681SAndroid Build Coastguard Worker  let Inst{15-12} = CRd;
4830*9880d681SAndroid Build Coastguard Worker  let Inst{19-16} = CRn;
4831*9880d681SAndroid Build Coastguard Worker  let Inst{23-20} = opc1;
4832*9880d681SAndroid Build Coastguard Worker}
4833*9880d681SAndroid Build Coastguard Worker
4834*9880d681SAndroid Build Coastguard Workerdef CDP2 : ABXI<0b1110, (outs), (ins p_imm:$cop, imm0_15:$opc1,
4835*9880d681SAndroid Build Coastguard Worker               c_imm:$CRd, c_imm:$CRn, c_imm:$CRm, imm0_7:$opc2),
4836*9880d681SAndroid Build Coastguard Worker               NoItinerary, "cdp2\t$cop, $opc1, $CRd, $CRn, $CRm, $opc2",
4837*9880d681SAndroid Build Coastguard Worker               [(int_arm_cdp2 imm:$cop, imm:$opc1, imm:$CRd, imm:$CRn,
4838*9880d681SAndroid Build Coastguard Worker                              imm:$CRm, imm:$opc2)]>,
4839*9880d681SAndroid Build Coastguard Worker               Requires<[PreV8]> {
4840*9880d681SAndroid Build Coastguard Worker  let Inst{31-28} = 0b1111;
4841*9880d681SAndroid Build Coastguard Worker  bits<4> opc1;
4842*9880d681SAndroid Build Coastguard Worker  bits<4> CRn;
4843*9880d681SAndroid Build Coastguard Worker  bits<4> CRd;
4844*9880d681SAndroid Build Coastguard Worker  bits<4> cop;
4845*9880d681SAndroid Build Coastguard Worker  bits<3> opc2;
4846*9880d681SAndroid Build Coastguard Worker  bits<4> CRm;
4847*9880d681SAndroid Build Coastguard Worker
4848*9880d681SAndroid Build Coastguard Worker  let Inst{3-0}   = CRm;
4849*9880d681SAndroid Build Coastguard Worker  let Inst{4}     = 0;
4850*9880d681SAndroid Build Coastguard Worker  let Inst{7-5}   = opc2;
4851*9880d681SAndroid Build Coastguard Worker  let Inst{11-8}  = cop;
4852*9880d681SAndroid Build Coastguard Worker  let Inst{15-12} = CRd;
4853*9880d681SAndroid Build Coastguard Worker  let Inst{19-16} = CRn;
4854*9880d681SAndroid Build Coastguard Worker  let Inst{23-20} = opc1;
4855*9880d681SAndroid Build Coastguard Worker}
4856*9880d681SAndroid Build Coastguard Worker
4857*9880d681SAndroid Build Coastguard Workerclass ACI<dag oops, dag iops, string opc, string asm,
4858*9880d681SAndroid Build Coastguard Worker            list<dag> pattern, IndexMode im = IndexModeNone>
4859*9880d681SAndroid Build Coastguard Worker  : I<oops, iops, AddrModeNone, 4, im, BrFrm, NoItinerary,
4860*9880d681SAndroid Build Coastguard Worker      opc, asm, "", pattern> {
4861*9880d681SAndroid Build Coastguard Worker  let Inst{27-25} = 0b110;
4862*9880d681SAndroid Build Coastguard Worker}
4863*9880d681SAndroid Build Coastguard Workerclass ACInoP<dag oops, dag iops, string opc, string asm,
4864*9880d681SAndroid Build Coastguard Worker          list<dag> pattern, IndexMode im = IndexModeNone>
4865*9880d681SAndroid Build Coastguard Worker  : InoP<oops, iops, AddrModeNone, 4, im, BrFrm, NoItinerary,
4866*9880d681SAndroid Build Coastguard Worker         opc, asm, "", pattern> {
4867*9880d681SAndroid Build Coastguard Worker  let Inst{31-28} = 0b1111;
4868*9880d681SAndroid Build Coastguard Worker  let Inst{27-25} = 0b110;
4869*9880d681SAndroid Build Coastguard Worker}
4870*9880d681SAndroid Build Coastguard Workermulticlass LdStCop<bit load, bit Dbit, string asm, list<dag> pattern> {
4871*9880d681SAndroid Build Coastguard Worker  def _OFFSET : ACI<(outs), (ins p_imm:$cop, c_imm:$CRd, addrmode5:$addr),
4872*9880d681SAndroid Build Coastguard Worker                    asm, "\t$cop, $CRd, $addr", pattern> {
4873*9880d681SAndroid Build Coastguard Worker    bits<13> addr;
4874*9880d681SAndroid Build Coastguard Worker    bits<4> cop;
4875*9880d681SAndroid Build Coastguard Worker    bits<4> CRd;
4876*9880d681SAndroid Build Coastguard Worker    let Inst{24} = 1; // P = 1
4877*9880d681SAndroid Build Coastguard Worker    let Inst{23} = addr{8};
4878*9880d681SAndroid Build Coastguard Worker    let Inst{22} = Dbit;
4879*9880d681SAndroid Build Coastguard Worker    let Inst{21} = 0; // W = 0
4880*9880d681SAndroid Build Coastguard Worker    let Inst{20} = load;
4881*9880d681SAndroid Build Coastguard Worker    let Inst{19-16} = addr{12-9};
4882*9880d681SAndroid Build Coastguard Worker    let Inst{15-12} = CRd;
4883*9880d681SAndroid Build Coastguard Worker    let Inst{11-8} = cop;
4884*9880d681SAndroid Build Coastguard Worker    let Inst{7-0} = addr{7-0};
4885*9880d681SAndroid Build Coastguard Worker    let DecoderMethod = "DecodeCopMemInstruction";
4886*9880d681SAndroid Build Coastguard Worker  }
4887*9880d681SAndroid Build Coastguard Worker  def _PRE : ACI<(outs), (ins p_imm:$cop, c_imm:$CRd, addrmode5_pre:$addr),
4888*9880d681SAndroid Build Coastguard Worker                 asm, "\t$cop, $CRd, $addr!", [], IndexModePre> {
4889*9880d681SAndroid Build Coastguard Worker    bits<13> addr;
4890*9880d681SAndroid Build Coastguard Worker    bits<4> cop;
4891*9880d681SAndroid Build Coastguard Worker    bits<4> CRd;
4892*9880d681SAndroid Build Coastguard Worker    let Inst{24} = 1; // P = 1
4893*9880d681SAndroid Build Coastguard Worker    let Inst{23} = addr{8};
4894*9880d681SAndroid Build Coastguard Worker    let Inst{22} = Dbit;
4895*9880d681SAndroid Build Coastguard Worker    let Inst{21} = 1; // W = 1
4896*9880d681SAndroid Build Coastguard Worker    let Inst{20} = load;
4897*9880d681SAndroid Build Coastguard Worker    let Inst{19-16} = addr{12-9};
4898*9880d681SAndroid Build Coastguard Worker    let Inst{15-12} = CRd;
4899*9880d681SAndroid Build Coastguard Worker    let Inst{11-8} = cop;
4900*9880d681SAndroid Build Coastguard Worker    let Inst{7-0} = addr{7-0};
4901*9880d681SAndroid Build Coastguard Worker    let DecoderMethod = "DecodeCopMemInstruction";
4902*9880d681SAndroid Build Coastguard Worker  }
4903*9880d681SAndroid Build Coastguard Worker  def _POST: ACI<(outs), (ins p_imm:$cop, c_imm:$CRd, addr_offset_none:$addr,
4904*9880d681SAndroid Build Coastguard Worker                              postidx_imm8s4:$offset),
4905*9880d681SAndroid Build Coastguard Worker                 asm, "\t$cop, $CRd, $addr, $offset", [], IndexModePost> {
4906*9880d681SAndroid Build Coastguard Worker    bits<9> offset;
4907*9880d681SAndroid Build Coastguard Worker    bits<4> addr;
4908*9880d681SAndroid Build Coastguard Worker    bits<4> cop;
4909*9880d681SAndroid Build Coastguard Worker    bits<4> CRd;
4910*9880d681SAndroid Build Coastguard Worker    let Inst{24} = 0; // P = 0
4911*9880d681SAndroid Build Coastguard Worker    let Inst{23} = offset{8};
4912*9880d681SAndroid Build Coastguard Worker    let Inst{22} = Dbit;
4913*9880d681SAndroid Build Coastguard Worker    let Inst{21} = 1; // W = 1
4914*9880d681SAndroid Build Coastguard Worker    let Inst{20} = load;
4915*9880d681SAndroid Build Coastguard Worker    let Inst{19-16} = addr;
4916*9880d681SAndroid Build Coastguard Worker    let Inst{15-12} = CRd;
4917*9880d681SAndroid Build Coastguard Worker    let Inst{11-8} = cop;
4918*9880d681SAndroid Build Coastguard Worker    let Inst{7-0} = offset{7-0};
4919*9880d681SAndroid Build Coastguard Worker    let DecoderMethod = "DecodeCopMemInstruction";
4920*9880d681SAndroid Build Coastguard Worker  }
4921*9880d681SAndroid Build Coastguard Worker  def _OPTION : ACI<(outs),
4922*9880d681SAndroid Build Coastguard Worker                    (ins p_imm:$cop, c_imm:$CRd, addr_offset_none:$addr,
4923*9880d681SAndroid Build Coastguard Worker                         coproc_option_imm:$option),
4924*9880d681SAndroid Build Coastguard Worker      asm, "\t$cop, $CRd, $addr, $option", []> {
4925*9880d681SAndroid Build Coastguard Worker    bits<8> option;
4926*9880d681SAndroid Build Coastguard Worker    bits<4> addr;
4927*9880d681SAndroid Build Coastguard Worker    bits<4> cop;
4928*9880d681SAndroid Build Coastguard Worker    bits<4> CRd;
4929*9880d681SAndroid Build Coastguard Worker    let Inst{24} = 0; // P = 0
4930*9880d681SAndroid Build Coastguard Worker    let Inst{23} = 1; // U = 1
4931*9880d681SAndroid Build Coastguard Worker    let Inst{22} = Dbit;
4932*9880d681SAndroid Build Coastguard Worker    let Inst{21} = 0; // W = 0
4933*9880d681SAndroid Build Coastguard Worker    let Inst{20} = load;
4934*9880d681SAndroid Build Coastguard Worker    let Inst{19-16} = addr;
4935*9880d681SAndroid Build Coastguard Worker    let Inst{15-12} = CRd;
4936*9880d681SAndroid Build Coastguard Worker    let Inst{11-8} = cop;
4937*9880d681SAndroid Build Coastguard Worker    let Inst{7-0} = option;
4938*9880d681SAndroid Build Coastguard Worker    let DecoderMethod = "DecodeCopMemInstruction";
4939*9880d681SAndroid Build Coastguard Worker  }
4940*9880d681SAndroid Build Coastguard Worker}
4941*9880d681SAndroid Build Coastguard Workermulticlass LdSt2Cop<bit load, bit Dbit, string asm, list<dag> pattern> {
4942*9880d681SAndroid Build Coastguard Worker  def _OFFSET : ACInoP<(outs), (ins p_imm:$cop, c_imm:$CRd, addrmode5:$addr),
4943*9880d681SAndroid Build Coastguard Worker                       asm, "\t$cop, $CRd, $addr", pattern> {
4944*9880d681SAndroid Build Coastguard Worker    bits<13> addr;
4945*9880d681SAndroid Build Coastguard Worker    bits<4> cop;
4946*9880d681SAndroid Build Coastguard Worker    bits<4> CRd;
4947*9880d681SAndroid Build Coastguard Worker    let Inst{24} = 1; // P = 1
4948*9880d681SAndroid Build Coastguard Worker    let Inst{23} = addr{8};
4949*9880d681SAndroid Build Coastguard Worker    let Inst{22} = Dbit;
4950*9880d681SAndroid Build Coastguard Worker    let Inst{21} = 0; // W = 0
4951*9880d681SAndroid Build Coastguard Worker    let Inst{20} = load;
4952*9880d681SAndroid Build Coastguard Worker    let Inst{19-16} = addr{12-9};
4953*9880d681SAndroid Build Coastguard Worker    let Inst{15-12} = CRd;
4954*9880d681SAndroid Build Coastguard Worker    let Inst{11-8} = cop;
4955*9880d681SAndroid Build Coastguard Worker    let Inst{7-0} = addr{7-0};
4956*9880d681SAndroid Build Coastguard Worker    let DecoderMethod = "DecodeCopMemInstruction";
4957*9880d681SAndroid Build Coastguard Worker  }
4958*9880d681SAndroid Build Coastguard Worker  def _PRE : ACInoP<(outs), (ins p_imm:$cop, c_imm:$CRd, addrmode5_pre:$addr),
4959*9880d681SAndroid Build Coastguard Worker                    asm, "\t$cop, $CRd, $addr!", [], IndexModePre> {
4960*9880d681SAndroid Build Coastguard Worker    bits<13> addr;
4961*9880d681SAndroid Build Coastguard Worker    bits<4> cop;
4962*9880d681SAndroid Build Coastguard Worker    bits<4> CRd;
4963*9880d681SAndroid Build Coastguard Worker    let Inst{24} = 1; // P = 1
4964*9880d681SAndroid Build Coastguard Worker    let Inst{23} = addr{8};
4965*9880d681SAndroid Build Coastguard Worker    let Inst{22} = Dbit;
4966*9880d681SAndroid Build Coastguard Worker    let Inst{21} = 1; // W = 1
4967*9880d681SAndroid Build Coastguard Worker    let Inst{20} = load;
4968*9880d681SAndroid Build Coastguard Worker    let Inst{19-16} = addr{12-9};
4969*9880d681SAndroid Build Coastguard Worker    let Inst{15-12} = CRd;
4970*9880d681SAndroid Build Coastguard Worker    let Inst{11-8} = cop;
4971*9880d681SAndroid Build Coastguard Worker    let Inst{7-0} = addr{7-0};
4972*9880d681SAndroid Build Coastguard Worker    let DecoderMethod = "DecodeCopMemInstruction";
4973*9880d681SAndroid Build Coastguard Worker  }
4974*9880d681SAndroid Build Coastguard Worker  def _POST: ACInoP<(outs), (ins p_imm:$cop, c_imm:$CRd, addr_offset_none:$addr,
4975*9880d681SAndroid Build Coastguard Worker                                 postidx_imm8s4:$offset),
4976*9880d681SAndroid Build Coastguard Worker                 asm, "\t$cop, $CRd, $addr, $offset", [], IndexModePost> {
4977*9880d681SAndroid Build Coastguard Worker    bits<9> offset;
4978*9880d681SAndroid Build Coastguard Worker    bits<4> addr;
4979*9880d681SAndroid Build Coastguard Worker    bits<4> cop;
4980*9880d681SAndroid Build Coastguard Worker    bits<4> CRd;
4981*9880d681SAndroid Build Coastguard Worker    let Inst{24} = 0; // P = 0
4982*9880d681SAndroid Build Coastguard Worker    let Inst{23} = offset{8};
4983*9880d681SAndroid Build Coastguard Worker    let Inst{22} = Dbit;
4984*9880d681SAndroid Build Coastguard Worker    let Inst{21} = 1; // W = 1
4985*9880d681SAndroid Build Coastguard Worker    let Inst{20} = load;
4986*9880d681SAndroid Build Coastguard Worker    let Inst{19-16} = addr;
4987*9880d681SAndroid Build Coastguard Worker    let Inst{15-12} = CRd;
4988*9880d681SAndroid Build Coastguard Worker    let Inst{11-8} = cop;
4989*9880d681SAndroid Build Coastguard Worker    let Inst{7-0} = offset{7-0};
4990*9880d681SAndroid Build Coastguard Worker    let DecoderMethod = "DecodeCopMemInstruction";
4991*9880d681SAndroid Build Coastguard Worker  }
4992*9880d681SAndroid Build Coastguard Worker  def _OPTION : ACInoP<(outs),
4993*9880d681SAndroid Build Coastguard Worker                       (ins p_imm:$cop, c_imm:$CRd, addr_offset_none:$addr,
4994*9880d681SAndroid Build Coastguard Worker                            coproc_option_imm:$option),
4995*9880d681SAndroid Build Coastguard Worker      asm, "\t$cop, $CRd, $addr, $option", []> {
4996*9880d681SAndroid Build Coastguard Worker    bits<8> option;
4997*9880d681SAndroid Build Coastguard Worker    bits<4> addr;
4998*9880d681SAndroid Build Coastguard Worker    bits<4> cop;
4999*9880d681SAndroid Build Coastguard Worker    bits<4> CRd;
5000*9880d681SAndroid Build Coastguard Worker    let Inst{24} = 0; // P = 0
5001*9880d681SAndroid Build Coastguard Worker    let Inst{23} = 1; // U = 1
5002*9880d681SAndroid Build Coastguard Worker    let Inst{22} = Dbit;
5003*9880d681SAndroid Build Coastguard Worker    let Inst{21} = 0; // W = 0
5004*9880d681SAndroid Build Coastguard Worker    let Inst{20} = load;
5005*9880d681SAndroid Build Coastguard Worker    let Inst{19-16} = addr;
5006*9880d681SAndroid Build Coastguard Worker    let Inst{15-12} = CRd;
5007*9880d681SAndroid Build Coastguard Worker    let Inst{11-8} = cop;
5008*9880d681SAndroid Build Coastguard Worker    let Inst{7-0} = option;
5009*9880d681SAndroid Build Coastguard Worker    let DecoderMethod = "DecodeCopMemInstruction";
5010*9880d681SAndroid Build Coastguard Worker  }
5011*9880d681SAndroid Build Coastguard Worker}
5012*9880d681SAndroid Build Coastguard Worker
5013*9880d681SAndroid Build Coastguard Workerdefm LDC   : LdStCop <1, 0, "ldc", [(int_arm_ldc imm:$cop, imm:$CRd, addrmode5:$addr)]>;
5014*9880d681SAndroid Build Coastguard Workerdefm LDCL  : LdStCop <1, 1, "ldcl", [(int_arm_ldcl imm:$cop, imm:$CRd, addrmode5:$addr)]>;
5015*9880d681SAndroid Build Coastguard Workerdefm LDC2  : LdSt2Cop<1, 0, "ldc2", [(int_arm_ldc2 imm:$cop, imm:$CRd, addrmode5:$addr)]>, Requires<[PreV8]>;
5016*9880d681SAndroid Build Coastguard Workerdefm LDC2L : LdSt2Cop<1, 1, "ldc2l", [(int_arm_ldc2l imm:$cop, imm:$CRd, addrmode5:$addr)]>, Requires<[PreV8]>;
5017*9880d681SAndroid Build Coastguard Worker
5018*9880d681SAndroid Build Coastguard Workerdefm STC   : LdStCop <0, 0, "stc", [(int_arm_stc imm:$cop, imm:$CRd, addrmode5:$addr)]>;
5019*9880d681SAndroid Build Coastguard Workerdefm STCL  : LdStCop <0, 1, "stcl", [(int_arm_stcl imm:$cop, imm:$CRd, addrmode5:$addr)]>;
5020*9880d681SAndroid Build Coastguard Workerdefm STC2  : LdSt2Cop<0, 0, "stc2", [(int_arm_stc2 imm:$cop, imm:$CRd, addrmode5:$addr)]>, Requires<[PreV8]>;
5021*9880d681SAndroid Build Coastguard Workerdefm STC2L : LdSt2Cop<0, 1, "stc2l", [(int_arm_stc2l imm:$cop, imm:$CRd, addrmode5:$addr)]>, Requires<[PreV8]>;
5022*9880d681SAndroid Build Coastguard Worker
5023*9880d681SAndroid Build Coastguard Worker//===----------------------------------------------------------------------===//
5024*9880d681SAndroid Build Coastguard Worker// Move between coprocessor and ARM core register.
5025*9880d681SAndroid Build Coastguard Worker//
5026*9880d681SAndroid Build Coastguard Worker
5027*9880d681SAndroid Build Coastguard Workerclass MovRCopro<string opc, bit direction, dag oops, dag iops,
5028*9880d681SAndroid Build Coastguard Worker                list<dag> pattern>
5029*9880d681SAndroid Build Coastguard Worker  : ABI<0b1110, oops, iops, NoItinerary, opc,
5030*9880d681SAndroid Build Coastguard Worker        "\t$cop, $opc1, $Rt, $CRn, $CRm, $opc2", pattern> {
5031*9880d681SAndroid Build Coastguard Worker  let Inst{20} = direction;
5032*9880d681SAndroid Build Coastguard Worker  let Inst{4} = 1;
5033*9880d681SAndroid Build Coastguard Worker
5034*9880d681SAndroid Build Coastguard Worker  bits<4> Rt;
5035*9880d681SAndroid Build Coastguard Worker  bits<4> cop;
5036*9880d681SAndroid Build Coastguard Worker  bits<3> opc1;
5037*9880d681SAndroid Build Coastguard Worker  bits<3> opc2;
5038*9880d681SAndroid Build Coastguard Worker  bits<4> CRm;
5039*9880d681SAndroid Build Coastguard Worker  bits<4> CRn;
5040*9880d681SAndroid Build Coastguard Worker
5041*9880d681SAndroid Build Coastguard Worker  let Inst{15-12} = Rt;
5042*9880d681SAndroid Build Coastguard Worker  let Inst{11-8}  = cop;
5043*9880d681SAndroid Build Coastguard Worker  let Inst{23-21} = opc1;
5044*9880d681SAndroid Build Coastguard Worker  let Inst{7-5}   = opc2;
5045*9880d681SAndroid Build Coastguard Worker  let Inst{3-0}   = CRm;
5046*9880d681SAndroid Build Coastguard Worker  let Inst{19-16} = CRn;
5047*9880d681SAndroid Build Coastguard Worker}
5048*9880d681SAndroid Build Coastguard Worker
5049*9880d681SAndroid Build Coastguard Workerdef MCR : MovRCopro<"mcr", 0 /* from ARM core register to coprocessor */,
5050*9880d681SAndroid Build Coastguard Worker                    (outs),
5051*9880d681SAndroid Build Coastguard Worker                    (ins p_imm:$cop, imm0_7:$opc1, GPR:$Rt, c_imm:$CRn,
5052*9880d681SAndroid Build Coastguard Worker                         c_imm:$CRm, imm0_7:$opc2),
5053*9880d681SAndroid Build Coastguard Worker                    [(int_arm_mcr imm:$cop, imm:$opc1, GPR:$Rt, imm:$CRn,
5054*9880d681SAndroid Build Coastguard Worker                                  imm:$CRm, imm:$opc2)]>,
5055*9880d681SAndroid Build Coastguard Worker                    ComplexDeprecationPredicate<"MCR">;
5056*9880d681SAndroid Build Coastguard Workerdef : ARMInstAlias<"mcr${p} $cop, $opc1, $Rt, $CRn, $CRm",
5057*9880d681SAndroid Build Coastguard Worker                   (MCR p_imm:$cop, imm0_7:$opc1, GPR:$Rt, c_imm:$CRn,
5058*9880d681SAndroid Build Coastguard Worker                        c_imm:$CRm, 0, pred:$p)>;
5059*9880d681SAndroid Build Coastguard Workerdef MRC : MovRCopro<"mrc", 1 /* from coprocessor to ARM core register */,
5060*9880d681SAndroid Build Coastguard Worker                    (outs GPRwithAPSR:$Rt),
5061*9880d681SAndroid Build Coastguard Worker                    (ins p_imm:$cop, imm0_7:$opc1, c_imm:$CRn, c_imm:$CRm,
5062*9880d681SAndroid Build Coastguard Worker                         imm0_7:$opc2), []>;
5063*9880d681SAndroid Build Coastguard Workerdef : ARMInstAlias<"mrc${p} $cop, $opc1, $Rt, $CRn, $CRm",
5064*9880d681SAndroid Build Coastguard Worker                   (MRC GPRwithAPSR:$Rt, p_imm:$cop, imm0_7:$opc1, c_imm:$CRn,
5065*9880d681SAndroid Build Coastguard Worker                        c_imm:$CRm, 0, pred:$p)>;
5066*9880d681SAndroid Build Coastguard Worker
5067*9880d681SAndroid Build Coastguard Workerdef : ARMPat<(int_arm_mrc imm:$cop, imm:$opc1, imm:$CRn, imm:$CRm, imm:$opc2),
5068*9880d681SAndroid Build Coastguard Worker             (MRC imm:$cop, imm:$opc1, imm:$CRn, imm:$CRm, imm:$opc2)>;
5069*9880d681SAndroid Build Coastguard Worker
5070*9880d681SAndroid Build Coastguard Workerclass MovRCopro2<string opc, bit direction, dag oops, dag iops,
5071*9880d681SAndroid Build Coastguard Worker                 list<dag> pattern>
5072*9880d681SAndroid Build Coastguard Worker  : ABXI<0b1110, oops, iops, NoItinerary,
5073*9880d681SAndroid Build Coastguard Worker         !strconcat(opc, "\t$cop, $opc1, $Rt, $CRn, $CRm, $opc2"), pattern> {
5074*9880d681SAndroid Build Coastguard Worker  let Inst{31-24} = 0b11111110;
5075*9880d681SAndroid Build Coastguard Worker  let Inst{20} = direction;
5076*9880d681SAndroid Build Coastguard Worker  let Inst{4} = 1;
5077*9880d681SAndroid Build Coastguard Worker
5078*9880d681SAndroid Build Coastguard Worker  bits<4> Rt;
5079*9880d681SAndroid Build Coastguard Worker  bits<4> cop;
5080*9880d681SAndroid Build Coastguard Worker  bits<3> opc1;
5081*9880d681SAndroid Build Coastguard Worker  bits<3> opc2;
5082*9880d681SAndroid Build Coastguard Worker  bits<4> CRm;
5083*9880d681SAndroid Build Coastguard Worker  bits<4> CRn;
5084*9880d681SAndroid Build Coastguard Worker
5085*9880d681SAndroid Build Coastguard Worker  let Inst{15-12} = Rt;
5086*9880d681SAndroid Build Coastguard Worker  let Inst{11-8}  = cop;
5087*9880d681SAndroid Build Coastguard Worker  let Inst{23-21} = opc1;
5088*9880d681SAndroid Build Coastguard Worker  let Inst{7-5}   = opc2;
5089*9880d681SAndroid Build Coastguard Worker  let Inst{3-0}   = CRm;
5090*9880d681SAndroid Build Coastguard Worker  let Inst{19-16} = CRn;
5091*9880d681SAndroid Build Coastguard Worker}
5092*9880d681SAndroid Build Coastguard Worker
5093*9880d681SAndroid Build Coastguard Workerdef MCR2 : MovRCopro2<"mcr2", 0 /* from ARM core register to coprocessor */,
5094*9880d681SAndroid Build Coastguard Worker                      (outs),
5095*9880d681SAndroid Build Coastguard Worker                      (ins p_imm:$cop, imm0_7:$opc1, GPR:$Rt, c_imm:$CRn,
5096*9880d681SAndroid Build Coastguard Worker                           c_imm:$CRm, imm0_7:$opc2),
5097*9880d681SAndroid Build Coastguard Worker                      [(int_arm_mcr2 imm:$cop, imm:$opc1, GPR:$Rt, imm:$CRn,
5098*9880d681SAndroid Build Coastguard Worker                                     imm:$CRm, imm:$opc2)]>,
5099*9880d681SAndroid Build Coastguard Worker                      Requires<[PreV8]>;
5100*9880d681SAndroid Build Coastguard Workerdef : ARMInstAlias<"mcr2 $cop, $opc1, $Rt, $CRn, $CRm",
5101*9880d681SAndroid Build Coastguard Worker                   (MCR2 p_imm:$cop, imm0_7:$opc1, GPR:$Rt, c_imm:$CRn,
5102*9880d681SAndroid Build Coastguard Worker                         c_imm:$CRm, 0)>;
5103*9880d681SAndroid Build Coastguard Workerdef MRC2 : MovRCopro2<"mrc2", 1 /* from coprocessor to ARM core register */,
5104*9880d681SAndroid Build Coastguard Worker                      (outs GPRwithAPSR:$Rt),
5105*9880d681SAndroid Build Coastguard Worker                      (ins p_imm:$cop, imm0_7:$opc1, c_imm:$CRn, c_imm:$CRm,
5106*9880d681SAndroid Build Coastguard Worker                           imm0_7:$opc2), []>,
5107*9880d681SAndroid Build Coastguard Worker                      Requires<[PreV8]>;
5108*9880d681SAndroid Build Coastguard Workerdef : ARMInstAlias<"mrc2 $cop, $opc1, $Rt, $CRn, $CRm",
5109*9880d681SAndroid Build Coastguard Worker                   (MRC2 GPRwithAPSR:$Rt, p_imm:$cop, imm0_7:$opc1, c_imm:$CRn,
5110*9880d681SAndroid Build Coastguard Worker                         c_imm:$CRm, 0)>;
5111*9880d681SAndroid Build Coastguard Worker
5112*9880d681SAndroid Build Coastguard Workerdef : ARMV5TPat<(int_arm_mrc2 imm:$cop, imm:$opc1, imm:$CRn,
5113*9880d681SAndroid Build Coastguard Worker                              imm:$CRm, imm:$opc2),
5114*9880d681SAndroid Build Coastguard Worker                (MRC2 imm:$cop, imm:$opc1, imm:$CRn, imm:$CRm, imm:$opc2)>;
5115*9880d681SAndroid Build Coastguard Worker
5116*9880d681SAndroid Build Coastguard Workerclass MovRRCopro<string opc, bit direction, dag oops, dag iops, list<dag>
5117*9880d681SAndroid Build Coastguard Worker                 pattern = []>
5118*9880d681SAndroid Build Coastguard Worker  : ABI<0b1100, oops, iops, NoItinerary, opc, "\t$cop, $opc1, $Rt, $Rt2, $CRm",
5119*9880d681SAndroid Build Coastguard Worker        pattern> {
5120*9880d681SAndroid Build Coastguard Worker
5121*9880d681SAndroid Build Coastguard Worker  let Inst{23-21} = 0b010;
5122*9880d681SAndroid Build Coastguard Worker  let Inst{20} = direction;
5123*9880d681SAndroid Build Coastguard Worker
5124*9880d681SAndroid Build Coastguard Worker  bits<4> Rt;
5125*9880d681SAndroid Build Coastguard Worker  bits<4> Rt2;
5126*9880d681SAndroid Build Coastguard Worker  bits<4> cop;
5127*9880d681SAndroid Build Coastguard Worker  bits<4> opc1;
5128*9880d681SAndroid Build Coastguard Worker  bits<4> CRm;
5129*9880d681SAndroid Build Coastguard Worker
5130*9880d681SAndroid Build Coastguard Worker  let Inst{15-12} = Rt;
5131*9880d681SAndroid Build Coastguard Worker  let Inst{19-16} = Rt2;
5132*9880d681SAndroid Build Coastguard Worker  let Inst{11-8}  = cop;
5133*9880d681SAndroid Build Coastguard Worker  let Inst{7-4}   = opc1;
5134*9880d681SAndroid Build Coastguard Worker  let Inst{3-0}   = CRm;
5135*9880d681SAndroid Build Coastguard Worker}
5136*9880d681SAndroid Build Coastguard Worker
5137*9880d681SAndroid Build Coastguard Workerdef MCRR : MovRRCopro<"mcrr", 0 /* from ARM core register to coprocessor */,
5138*9880d681SAndroid Build Coastguard Worker                      (outs), (ins p_imm:$cop, imm0_15:$opc1, GPRnopc:$Rt,
5139*9880d681SAndroid Build Coastguard Worker                      GPRnopc:$Rt2, c_imm:$CRm),
5140*9880d681SAndroid Build Coastguard Worker                      [(int_arm_mcrr imm:$cop, imm:$opc1, GPRnopc:$Rt,
5141*9880d681SAndroid Build Coastguard Worker                                     GPRnopc:$Rt2, imm:$CRm)]>;
5142*9880d681SAndroid Build Coastguard Workerdef MRRC : MovRRCopro<"mrrc", 1 /* from coprocessor to ARM core register */,
5143*9880d681SAndroid Build Coastguard Worker                      (outs GPRnopc:$Rt, GPRnopc:$Rt2),
5144*9880d681SAndroid Build Coastguard Worker                      (ins p_imm:$cop, imm0_15:$opc1, c_imm:$CRm), []>;
5145*9880d681SAndroid Build Coastguard Worker
5146*9880d681SAndroid Build Coastguard Workerclass MovRRCopro2<string opc, bit direction, dag oops, dag iops,
5147*9880d681SAndroid Build Coastguard Worker                  list<dag> pattern = []>
5148*9880d681SAndroid Build Coastguard Worker  : ABXI<0b1100, oops, iops, NoItinerary,
5149*9880d681SAndroid Build Coastguard Worker         !strconcat(opc, "\t$cop, $opc1, $Rt, $Rt2, $CRm"), pattern>,
5150*9880d681SAndroid Build Coastguard Worker    Requires<[PreV8]> {
5151*9880d681SAndroid Build Coastguard Worker  let Inst{31-28} = 0b1111;
5152*9880d681SAndroid Build Coastguard Worker  let Inst{23-21} = 0b010;
5153*9880d681SAndroid Build Coastguard Worker  let Inst{20} = direction;
5154*9880d681SAndroid Build Coastguard Worker
5155*9880d681SAndroid Build Coastguard Worker  bits<4> Rt;
5156*9880d681SAndroid Build Coastguard Worker  bits<4> Rt2;
5157*9880d681SAndroid Build Coastguard Worker  bits<4> cop;
5158*9880d681SAndroid Build Coastguard Worker  bits<4> opc1;
5159*9880d681SAndroid Build Coastguard Worker  bits<4> CRm;
5160*9880d681SAndroid Build Coastguard Worker
5161*9880d681SAndroid Build Coastguard Worker  let Inst{15-12} = Rt;
5162*9880d681SAndroid Build Coastguard Worker  let Inst{19-16} = Rt2;
5163*9880d681SAndroid Build Coastguard Worker  let Inst{11-8}  = cop;
5164*9880d681SAndroid Build Coastguard Worker  let Inst{7-4}   = opc1;
5165*9880d681SAndroid Build Coastguard Worker  let Inst{3-0}   = CRm;
5166*9880d681SAndroid Build Coastguard Worker
5167*9880d681SAndroid Build Coastguard Worker  let DecoderMethod = "DecoderForMRRC2AndMCRR2";
5168*9880d681SAndroid Build Coastguard Worker}
5169*9880d681SAndroid Build Coastguard Worker
5170*9880d681SAndroid Build Coastguard Workerdef MCRR2 : MovRRCopro2<"mcrr2", 0 /* from ARM core register to coprocessor */,
5171*9880d681SAndroid Build Coastguard Worker                        (outs), (ins p_imm:$cop, imm0_15:$opc1, GPRnopc:$Rt,
5172*9880d681SAndroid Build Coastguard Worker                        GPRnopc:$Rt2, c_imm:$CRm),
5173*9880d681SAndroid Build Coastguard Worker                        [(int_arm_mcrr2 imm:$cop, imm:$opc1, GPRnopc:$Rt,
5174*9880d681SAndroid Build Coastguard Worker                                        GPRnopc:$Rt2, imm:$CRm)]>;
5175*9880d681SAndroid Build Coastguard Worker
5176*9880d681SAndroid Build Coastguard Workerdef MRRC2 : MovRRCopro2<"mrrc2", 1 /* from coprocessor to ARM core register */,
5177*9880d681SAndroid Build Coastguard Worker                       (outs GPRnopc:$Rt, GPRnopc:$Rt2),
5178*9880d681SAndroid Build Coastguard Worker                       (ins p_imm:$cop, imm0_15:$opc1, c_imm:$CRm), []>;
5179*9880d681SAndroid Build Coastguard Worker
5180*9880d681SAndroid Build Coastguard Worker//===----------------------------------------------------------------------===//
5181*9880d681SAndroid Build Coastguard Worker// Move between special register and ARM core register
5182*9880d681SAndroid Build Coastguard Worker//
5183*9880d681SAndroid Build Coastguard Worker
5184*9880d681SAndroid Build Coastguard Worker// Move to ARM core register from Special Register
5185*9880d681SAndroid Build Coastguard Workerdef MRS : ABI<0b0001, (outs GPRnopc:$Rd), (ins), NoItinerary,
5186*9880d681SAndroid Build Coastguard Worker              "mrs", "\t$Rd, apsr", []> {
5187*9880d681SAndroid Build Coastguard Worker  bits<4> Rd;
5188*9880d681SAndroid Build Coastguard Worker  let Inst{23-16} = 0b00001111;
5189*9880d681SAndroid Build Coastguard Worker  let Unpredictable{19-17} = 0b111;
5190*9880d681SAndroid Build Coastguard Worker
5191*9880d681SAndroid Build Coastguard Worker  let Inst{15-12} = Rd;
5192*9880d681SAndroid Build Coastguard Worker
5193*9880d681SAndroid Build Coastguard Worker  let Inst{11-0} = 0b000000000000;
5194*9880d681SAndroid Build Coastguard Worker  let Unpredictable{11-0} = 0b110100001111;
5195*9880d681SAndroid Build Coastguard Worker}
5196*9880d681SAndroid Build Coastguard Worker
5197*9880d681SAndroid Build Coastguard Workerdef : InstAlias<"mrs${p} $Rd, cpsr", (MRS GPRnopc:$Rd, pred:$p), 0>,
5198*9880d681SAndroid Build Coastguard Worker         Requires<[IsARM]>;
5199*9880d681SAndroid Build Coastguard Worker
5200*9880d681SAndroid Build Coastguard Worker// The MRSsys instruction is the MRS instruction from the ARM ARM,
5201*9880d681SAndroid Build Coastguard Worker// section B9.3.9, with the R bit set to 1.
5202*9880d681SAndroid Build Coastguard Workerdef MRSsys : ABI<0b0001, (outs GPRnopc:$Rd), (ins), NoItinerary,
5203*9880d681SAndroid Build Coastguard Worker                 "mrs", "\t$Rd, spsr", []> {
5204*9880d681SAndroid Build Coastguard Worker  bits<4> Rd;
5205*9880d681SAndroid Build Coastguard Worker  let Inst{23-16} = 0b01001111;
5206*9880d681SAndroid Build Coastguard Worker  let Unpredictable{19-16} = 0b1111;
5207*9880d681SAndroid Build Coastguard Worker
5208*9880d681SAndroid Build Coastguard Worker  let Inst{15-12} = Rd;
5209*9880d681SAndroid Build Coastguard Worker
5210*9880d681SAndroid Build Coastguard Worker  let Inst{11-0} = 0b000000000000;
5211*9880d681SAndroid Build Coastguard Worker  let Unpredictable{11-0} = 0b110100001111;
5212*9880d681SAndroid Build Coastguard Worker}
5213*9880d681SAndroid Build Coastguard Worker
5214*9880d681SAndroid Build Coastguard Worker// However, the MRS (banked register) system instruction (ARMv7VE) *does* have a
5215*9880d681SAndroid Build Coastguard Worker// separate encoding (distinguished by bit 5.
5216*9880d681SAndroid Build Coastguard Workerdef MRSbanked : ABI<0b0001, (outs GPRnopc:$Rd), (ins banked_reg:$banked),
5217*9880d681SAndroid Build Coastguard Worker                    NoItinerary, "mrs", "\t$Rd, $banked", []>,
5218*9880d681SAndroid Build Coastguard Worker                Requires<[IsARM, HasVirtualization]> {
5219*9880d681SAndroid Build Coastguard Worker  bits<6> banked;
5220*9880d681SAndroid Build Coastguard Worker  bits<4> Rd;
5221*9880d681SAndroid Build Coastguard Worker
5222*9880d681SAndroid Build Coastguard Worker  let Inst{23} = 0;
5223*9880d681SAndroid Build Coastguard Worker  let Inst{22} = banked{5}; // R bit
5224*9880d681SAndroid Build Coastguard Worker  let Inst{21-20} = 0b00;
5225*9880d681SAndroid Build Coastguard Worker  let Inst{19-16} = banked{3-0};
5226*9880d681SAndroid Build Coastguard Worker  let Inst{15-12} = Rd;
5227*9880d681SAndroid Build Coastguard Worker  let Inst{11-9} = 0b001;
5228*9880d681SAndroid Build Coastguard Worker  let Inst{8} = banked{4};
5229*9880d681SAndroid Build Coastguard Worker  let Inst{7-0} = 0b00000000;
5230*9880d681SAndroid Build Coastguard Worker}
5231*9880d681SAndroid Build Coastguard Worker
5232*9880d681SAndroid Build Coastguard Worker// Move from ARM core register to Special Register
5233*9880d681SAndroid Build Coastguard Worker//
5234*9880d681SAndroid Build Coastguard Worker// No need to have both system and application versions of MSR (immediate) or
5235*9880d681SAndroid Build Coastguard Worker// MSR (register), the encodings are the same and the assembly parser has no way
5236*9880d681SAndroid Build Coastguard Worker// to distinguish between them. The mask operand contains the special register
5237*9880d681SAndroid Build Coastguard Worker// (R Bit) in bit 4 and bits 3-0 contains the mask with the fields to be
5238*9880d681SAndroid Build Coastguard Worker// accessed in the special register.
5239*9880d681SAndroid Build Coastguard Workerlet Defs = [CPSR] in
5240*9880d681SAndroid Build Coastguard Workerdef MSR : ABI<0b0001, (outs), (ins msr_mask:$mask, GPR:$Rn), NoItinerary,
5241*9880d681SAndroid Build Coastguard Worker              "msr", "\t$mask, $Rn", []> {
5242*9880d681SAndroid Build Coastguard Worker  bits<5> mask;
5243*9880d681SAndroid Build Coastguard Worker  bits<4> Rn;
5244*9880d681SAndroid Build Coastguard Worker
5245*9880d681SAndroid Build Coastguard Worker  let Inst{23} = 0;
5246*9880d681SAndroid Build Coastguard Worker  let Inst{22} = mask{4}; // R bit
5247*9880d681SAndroid Build Coastguard Worker  let Inst{21-20} = 0b10;
5248*9880d681SAndroid Build Coastguard Worker  let Inst{19-16} = mask{3-0};
5249*9880d681SAndroid Build Coastguard Worker  let Inst{15-12} = 0b1111;
5250*9880d681SAndroid Build Coastguard Worker  let Inst{11-4} = 0b00000000;
5251*9880d681SAndroid Build Coastguard Worker  let Inst{3-0} = Rn;
5252*9880d681SAndroid Build Coastguard Worker}
5253*9880d681SAndroid Build Coastguard Worker
5254*9880d681SAndroid Build Coastguard Workerlet Defs = [CPSR] in
5255*9880d681SAndroid Build Coastguard Workerdef MSRi : ABI<0b0011, (outs), (ins msr_mask:$mask,  mod_imm:$imm), NoItinerary,
5256*9880d681SAndroid Build Coastguard Worker               "msr", "\t$mask, $imm", []> {
5257*9880d681SAndroid Build Coastguard Worker  bits<5> mask;
5258*9880d681SAndroid Build Coastguard Worker  bits<12> imm;
5259*9880d681SAndroid Build Coastguard Worker
5260*9880d681SAndroid Build Coastguard Worker  let Inst{23} = 0;
5261*9880d681SAndroid Build Coastguard Worker  let Inst{22} = mask{4}; // R bit
5262*9880d681SAndroid Build Coastguard Worker  let Inst{21-20} = 0b10;
5263*9880d681SAndroid Build Coastguard Worker  let Inst{19-16} = mask{3-0};
5264*9880d681SAndroid Build Coastguard Worker  let Inst{15-12} = 0b1111;
5265*9880d681SAndroid Build Coastguard Worker  let Inst{11-0} = imm;
5266*9880d681SAndroid Build Coastguard Worker}
5267*9880d681SAndroid Build Coastguard Worker
5268*9880d681SAndroid Build Coastguard Worker// However, the MSR (banked register) system instruction (ARMv7VE) *does* have a
5269*9880d681SAndroid Build Coastguard Worker// separate encoding (distinguished by bit 5.
5270*9880d681SAndroid Build Coastguard Workerdef MSRbanked : ABI<0b0001, (outs), (ins banked_reg:$banked, GPRnopc:$Rn),
5271*9880d681SAndroid Build Coastguard Worker                    NoItinerary, "msr", "\t$banked, $Rn", []>,
5272*9880d681SAndroid Build Coastguard Worker                Requires<[IsARM, HasVirtualization]> {
5273*9880d681SAndroid Build Coastguard Worker  bits<6> banked;
5274*9880d681SAndroid Build Coastguard Worker  bits<4> Rn;
5275*9880d681SAndroid Build Coastguard Worker
5276*9880d681SAndroid Build Coastguard Worker  let Inst{23} = 0;
5277*9880d681SAndroid Build Coastguard Worker  let Inst{22} = banked{5}; // R bit
5278*9880d681SAndroid Build Coastguard Worker  let Inst{21-20} = 0b10;
5279*9880d681SAndroid Build Coastguard Worker  let Inst{19-16} = banked{3-0};
5280*9880d681SAndroid Build Coastguard Worker  let Inst{15-12} = 0b1111;
5281*9880d681SAndroid Build Coastguard Worker  let Inst{11-9} = 0b001;
5282*9880d681SAndroid Build Coastguard Worker  let Inst{8} = banked{4};
5283*9880d681SAndroid Build Coastguard Worker  let Inst{7-4} = 0b0000;
5284*9880d681SAndroid Build Coastguard Worker  let Inst{3-0} = Rn;
5285*9880d681SAndroid Build Coastguard Worker}
5286*9880d681SAndroid Build Coastguard Worker
5287*9880d681SAndroid Build Coastguard Worker// Dynamic stack allocation yields a _chkstk for Windows targets.  These calls
5288*9880d681SAndroid Build Coastguard Worker// are needed to probe the stack when allocating more than
5289*9880d681SAndroid Build Coastguard Worker// 4k bytes in one go. Touching the stack at 4K increments is necessary to
5290*9880d681SAndroid Build Coastguard Worker// ensure that the guard pages used by the OS virtual memory manager are
5291*9880d681SAndroid Build Coastguard Worker// allocated in correct sequence.
5292*9880d681SAndroid Build Coastguard Worker// The main point of having separate instruction are extra unmodelled effects
5293*9880d681SAndroid Build Coastguard Worker// (compared to ordinary calls) like stack pointer change.
5294*9880d681SAndroid Build Coastguard Worker
5295*9880d681SAndroid Build Coastguard Workerdef win__chkstk : SDNode<"ARMISD::WIN__CHKSTK", SDTNone,
5296*9880d681SAndroid Build Coastguard Worker                      [SDNPHasChain, SDNPSideEffect]>;
5297*9880d681SAndroid Build Coastguard Workerlet usesCustomInserter = 1, Uses = [R4], Defs = [R4, SP] in
5298*9880d681SAndroid Build Coastguard Worker  def WIN__CHKSTK : PseudoInst<(outs), (ins), NoItinerary, [(win__chkstk)]>;
5299*9880d681SAndroid Build Coastguard Worker
5300*9880d681SAndroid Build Coastguard Workerdef win__dbzchk : SDNode<"ARMISD::WIN__DBZCHK", SDT_WIN__DBZCHK,
5301*9880d681SAndroid Build Coastguard Worker                         [SDNPHasChain, SDNPSideEffect, SDNPOutGlue]>;
5302*9880d681SAndroid Build Coastguard Workerlet usesCustomInserter = 1, Defs = [CPSR] in
5303*9880d681SAndroid Build Coastguard Worker  def WIN__DBZCHK : PseudoInst<(outs), (ins tGPR:$divisor), NoItinerary,
5304*9880d681SAndroid Build Coastguard Worker                               [(win__dbzchk tGPR:$divisor)]>;
5305*9880d681SAndroid Build Coastguard Worker
5306*9880d681SAndroid Build Coastguard Worker//===----------------------------------------------------------------------===//
5307*9880d681SAndroid Build Coastguard Worker// TLS Instructions
5308*9880d681SAndroid Build Coastguard Worker//
5309*9880d681SAndroid Build Coastguard Worker
5310*9880d681SAndroid Build Coastguard Worker// __aeabi_read_tp preserves the registers r1-r3.
5311*9880d681SAndroid Build Coastguard Worker// This is a pseudo inst so that we can get the encoding right,
5312*9880d681SAndroid Build Coastguard Worker// complete with fixup for the aeabi_read_tp function.
5313*9880d681SAndroid Build Coastguard Worker// TPsoft is valid for ARM mode only, in case of Thumb mode a tTPsoft pattern
5314*9880d681SAndroid Build Coastguard Worker// is defined in "ARMInstrThumb.td".
5315*9880d681SAndroid Build Coastguard Workerlet isCall = 1,
5316*9880d681SAndroid Build Coastguard Worker  Defs = [R0, R12, LR, CPSR], Uses = [SP] in {
5317*9880d681SAndroid Build Coastguard Worker  def TPsoft : ARMPseudoInst<(outs), (ins), 4, IIC_Br,
5318*9880d681SAndroid Build Coastguard Worker               [(set R0, ARMthread_pointer)]>, Sched<[WriteBr]>;
5319*9880d681SAndroid Build Coastguard Worker}
5320*9880d681SAndroid Build Coastguard Worker
5321*9880d681SAndroid Build Coastguard Worker//===----------------------------------------------------------------------===//
5322*9880d681SAndroid Build Coastguard Worker// SJLJ Exception handling intrinsics
5323*9880d681SAndroid Build Coastguard Worker//   eh_sjlj_setjmp() is an instruction sequence to store the return
5324*9880d681SAndroid Build Coastguard Worker//   address and save #0 in R0 for the non-longjmp case.
5325*9880d681SAndroid Build Coastguard Worker//   Since by its nature we may be coming from some other function to get
5326*9880d681SAndroid Build Coastguard Worker//   here, and we're using the stack frame for the containing function to
5327*9880d681SAndroid Build Coastguard Worker//   save/restore registers, we can't keep anything live in regs across
5328*9880d681SAndroid Build Coastguard Worker//   the eh_sjlj_setjmp(), else it will almost certainly have been tromped upon
5329*9880d681SAndroid Build Coastguard Worker//   when we get here from a longjmp(). We force everything out of registers
5330*9880d681SAndroid Build Coastguard Worker//   except for our own input by listing the relevant registers in Defs. By
5331*9880d681SAndroid Build Coastguard Worker//   doing so, we also cause the prologue/epilogue code to actively preserve
5332*9880d681SAndroid Build Coastguard Worker//   all of the callee-saved resgisters, which is exactly what we want.
5333*9880d681SAndroid Build Coastguard Worker//   A constant value is passed in $val, and we use the location as a scratch.
5334*9880d681SAndroid Build Coastguard Worker//
5335*9880d681SAndroid Build Coastguard Worker// These are pseudo-instructions and are lowered to individual MC-insts, so
5336*9880d681SAndroid Build Coastguard Worker// no encoding information is necessary.
5337*9880d681SAndroid Build Coastguard Workerlet Defs =
5338*9880d681SAndroid Build Coastguard Worker  [ R0,  R1,  R2,  R3,  R4,  R5,  R6,  R7,  R8,  R9,  R10, R11, R12, LR, CPSR,
5339*9880d681SAndroid Build Coastguard Worker    Q0, Q1, Q2, Q3, Q4, Q5, Q6, Q7, Q8, Q9, Q10, Q11, Q12, Q13, Q14, Q15 ],
5340*9880d681SAndroid Build Coastguard Worker  hasSideEffects = 1, isBarrier = 1, usesCustomInserter = 1 in {
5341*9880d681SAndroid Build Coastguard Worker  def Int_eh_sjlj_setjmp : PseudoInst<(outs), (ins GPR:$src, GPR:$val),
5342*9880d681SAndroid Build Coastguard Worker                               NoItinerary,
5343*9880d681SAndroid Build Coastguard Worker                         [(set R0, (ARMeh_sjlj_setjmp GPR:$src, GPR:$val))]>,
5344*9880d681SAndroid Build Coastguard Worker                           Requires<[IsARM, HasVFP2]>;
5345*9880d681SAndroid Build Coastguard Worker}
5346*9880d681SAndroid Build Coastguard Worker
5347*9880d681SAndroid Build Coastguard Workerlet Defs =
5348*9880d681SAndroid Build Coastguard Worker  [ R0,  R1,  R2,  R3,  R4,  R5,  R6,  R7,  R8,  R9,  R10, R11, R12, LR, CPSR ],
5349*9880d681SAndroid Build Coastguard Worker  hasSideEffects = 1, isBarrier = 1, usesCustomInserter = 1 in {
5350*9880d681SAndroid Build Coastguard Worker  def Int_eh_sjlj_setjmp_nofp : PseudoInst<(outs), (ins GPR:$src, GPR:$val),
5351*9880d681SAndroid Build Coastguard Worker                                   NoItinerary,
5352*9880d681SAndroid Build Coastguard Worker                         [(set R0, (ARMeh_sjlj_setjmp GPR:$src, GPR:$val))]>,
5353*9880d681SAndroid Build Coastguard Worker                                Requires<[IsARM, NoVFP]>;
5354*9880d681SAndroid Build Coastguard Worker}
5355*9880d681SAndroid Build Coastguard Worker
5356*9880d681SAndroid Build Coastguard Worker// FIXME: Non-IOS version(s)
5357*9880d681SAndroid Build Coastguard Workerlet isBarrier = 1, hasSideEffects = 1, isTerminator = 1,
5358*9880d681SAndroid Build Coastguard Worker    Defs = [ R7, LR, SP ] in {
5359*9880d681SAndroid Build Coastguard Workerdef Int_eh_sjlj_longjmp : PseudoInst<(outs), (ins GPR:$src, GPR:$scratch),
5360*9880d681SAndroid Build Coastguard Worker                             NoItinerary,
5361*9880d681SAndroid Build Coastguard Worker                         [(ARMeh_sjlj_longjmp GPR:$src, GPR:$scratch)]>,
5362*9880d681SAndroid Build Coastguard Worker                                Requires<[IsARM]>;
5363*9880d681SAndroid Build Coastguard Worker}
5364*9880d681SAndroid Build Coastguard Worker
5365*9880d681SAndroid Build Coastguard Workerlet isBarrier = 1, hasSideEffects = 1, usesCustomInserter = 1 in
5366*9880d681SAndroid Build Coastguard Workerdef Int_eh_sjlj_setup_dispatch : PseudoInst<(outs), (ins), NoItinerary,
5367*9880d681SAndroid Build Coastguard Worker            [(ARMeh_sjlj_setup_dispatch)]>;
5368*9880d681SAndroid Build Coastguard Worker
5369*9880d681SAndroid Build Coastguard Worker// eh.sjlj.dispatchsetup pseudo-instruction.
5370*9880d681SAndroid Build Coastguard Worker// This pseudo is used for both ARM and Thumb. Any differences are handled when
5371*9880d681SAndroid Build Coastguard Worker// the pseudo is expanded (which happens before any passes that need the
5372*9880d681SAndroid Build Coastguard Worker// instruction size).
5373*9880d681SAndroid Build Coastguard Workerlet isBarrier = 1 in
5374*9880d681SAndroid Build Coastguard Workerdef Int_eh_sjlj_dispatchsetup : PseudoInst<(outs), (ins), NoItinerary, []>;
5375*9880d681SAndroid Build Coastguard Worker
5376*9880d681SAndroid Build Coastguard Worker
5377*9880d681SAndroid Build Coastguard Worker//===----------------------------------------------------------------------===//
5378*9880d681SAndroid Build Coastguard Worker// Non-Instruction Patterns
5379*9880d681SAndroid Build Coastguard Worker//
5380*9880d681SAndroid Build Coastguard Worker
5381*9880d681SAndroid Build Coastguard Worker// ARMv4 indirect branch using (MOVr PC, dst)
5382*9880d681SAndroid Build Coastguard Workerlet isBranch = 1, isTerminator = 1, isBarrier = 1, isIndirectBranch = 1 in
5383*9880d681SAndroid Build Coastguard Worker  def MOVPCRX : ARMPseudoExpand<(outs), (ins GPR:$dst),
5384*9880d681SAndroid Build Coastguard Worker                    4, IIC_Br, [(brind GPR:$dst)],
5385*9880d681SAndroid Build Coastguard Worker                    (MOVr PC, GPR:$dst, (ops 14, zero_reg), zero_reg)>,
5386*9880d681SAndroid Build Coastguard Worker                  Requires<[IsARM, NoV4T]>, Sched<[WriteBr]>;
5387*9880d681SAndroid Build Coastguard Worker
5388*9880d681SAndroid Build Coastguard Worker// Large immediate handling.
5389*9880d681SAndroid Build Coastguard Worker
5390*9880d681SAndroid Build Coastguard Worker// 32-bit immediate using two piece mod_imms or movw + movt.
5391*9880d681SAndroid Build Coastguard Worker// This is a single pseudo instruction, the benefit is that it can be remat'd
5392*9880d681SAndroid Build Coastguard Worker// as a single unit instead of having to handle reg inputs.
5393*9880d681SAndroid Build Coastguard Worker// FIXME: Remove this when we can do generalized remat.
5394*9880d681SAndroid Build Coastguard Workerlet isReMaterializable = 1, isMoveImm = 1 in
5395*9880d681SAndroid Build Coastguard Workerdef MOVi32imm : PseudoInst<(outs GPR:$dst), (ins i32imm:$src), IIC_iMOVix2,
5396*9880d681SAndroid Build Coastguard Worker                           [(set GPR:$dst, (arm_i32imm:$src))]>,
5397*9880d681SAndroid Build Coastguard Worker                           Requires<[IsARM]>;
5398*9880d681SAndroid Build Coastguard Worker
5399*9880d681SAndroid Build Coastguard Workerdef LDRLIT_ga_abs : PseudoInst<(outs GPR:$dst), (ins i32imm:$src), IIC_iLoad_i,
5400*9880d681SAndroid Build Coastguard Worker                               [(set GPR:$dst, (ARMWrapper tglobaladdr:$src))]>,
5401*9880d681SAndroid Build Coastguard Worker                    Requires<[IsARM, DontUseMovt]>;
5402*9880d681SAndroid Build Coastguard Worker
5403*9880d681SAndroid Build Coastguard Worker// Pseudo instruction that combines movw + movt + add pc (if PIC).
5404*9880d681SAndroid Build Coastguard Worker// It also makes it possible to rematerialize the instructions.
5405*9880d681SAndroid Build Coastguard Worker// FIXME: Remove this when we can do generalized remat and when machine licm
5406*9880d681SAndroid Build Coastguard Worker// can properly the instructions.
5407*9880d681SAndroid Build Coastguard Workerlet isReMaterializable = 1 in {
5408*9880d681SAndroid Build Coastguard Workerdef MOV_ga_pcrel : PseudoInst<(outs GPR:$dst), (ins i32imm:$addr),
5409*9880d681SAndroid Build Coastguard Worker                              IIC_iMOVix2addpc,
5410*9880d681SAndroid Build Coastguard Worker                        [(set GPR:$dst, (ARMWrapperPIC tglobaladdr:$addr))]>,
5411*9880d681SAndroid Build Coastguard Worker                        Requires<[IsARM, UseMovt]>;
5412*9880d681SAndroid Build Coastguard Worker
5413*9880d681SAndroid Build Coastguard Workerdef LDRLIT_ga_pcrel : PseudoInst<(outs GPR:$dst), (ins i32imm:$addr),
5414*9880d681SAndroid Build Coastguard Worker                                 IIC_iLoadiALU,
5415*9880d681SAndroid Build Coastguard Worker                                 [(set GPR:$dst,
5416*9880d681SAndroid Build Coastguard Worker                                       (ARMWrapperPIC tglobaladdr:$addr))]>,
5417*9880d681SAndroid Build Coastguard Worker                      Requires<[IsARM, DontUseMovt]>;
5418*9880d681SAndroid Build Coastguard Worker
5419*9880d681SAndroid Build Coastguard Workerlet AddedComplexity = 10 in
5420*9880d681SAndroid Build Coastguard Workerdef LDRLIT_ga_pcrel_ldr : PseudoInst<(outs GPR:$dst), (ins i32imm:$addr),
5421*9880d681SAndroid Build Coastguard Worker                              NoItinerary,
5422*9880d681SAndroid Build Coastguard Worker                              [(set GPR:$dst,
5423*9880d681SAndroid Build Coastguard Worker                                    (load (ARMWrapperPIC tglobaladdr:$addr)))]>,
5424*9880d681SAndroid Build Coastguard Worker                          Requires<[IsARM, DontUseMovt]>;
5425*9880d681SAndroid Build Coastguard Worker
5426*9880d681SAndroid Build Coastguard Workerlet AddedComplexity = 10 in
5427*9880d681SAndroid Build Coastguard Workerdef MOV_ga_pcrel_ldr : PseudoInst<(outs GPR:$dst), (ins i32imm:$addr),
5428*9880d681SAndroid Build Coastguard Worker                                IIC_iMOVix2ld,
5429*9880d681SAndroid Build Coastguard Worker                    [(set GPR:$dst, (load (ARMWrapperPIC tglobaladdr:$addr)))]>,
5430*9880d681SAndroid Build Coastguard Worker                    Requires<[IsARM, UseMovt]>;
5431*9880d681SAndroid Build Coastguard Worker} // isReMaterializable
5432*9880d681SAndroid Build Coastguard Worker
5433*9880d681SAndroid Build Coastguard Worker// The many different faces of TLS access.
5434*9880d681SAndroid Build Coastguard Workerdef : ARMPat<(ARMWrapper tglobaltlsaddr :$dst),
5435*9880d681SAndroid Build Coastguard Worker             (MOVi32imm tglobaltlsaddr :$dst)>,
5436*9880d681SAndroid Build Coastguard Worker      Requires<[IsARM, UseMovt]>;
5437*9880d681SAndroid Build Coastguard Worker
5438*9880d681SAndroid Build Coastguard Workerdef : Pat<(ARMWrapper tglobaltlsaddr:$src),
5439*9880d681SAndroid Build Coastguard Worker          (LDRLIT_ga_abs tglobaltlsaddr:$src)>,
5440*9880d681SAndroid Build Coastguard Worker      Requires<[IsARM, DontUseMovt]>;
5441*9880d681SAndroid Build Coastguard Worker
5442*9880d681SAndroid Build Coastguard Workerdef : Pat<(ARMWrapperPIC tglobaltlsaddr:$addr),
5443*9880d681SAndroid Build Coastguard Worker          (MOV_ga_pcrel tglobaltlsaddr:$addr)>, Requires<[IsARM, UseMovt]>;
5444*9880d681SAndroid Build Coastguard Worker
5445*9880d681SAndroid Build Coastguard Workerdef : Pat<(ARMWrapperPIC tglobaltlsaddr:$addr),
5446*9880d681SAndroid Build Coastguard Worker          (LDRLIT_ga_pcrel tglobaltlsaddr:$addr)>,
5447*9880d681SAndroid Build Coastguard Worker      Requires<[IsARM, DontUseMovt]>;
5448*9880d681SAndroid Build Coastguard Workerlet AddedComplexity = 10 in
5449*9880d681SAndroid Build Coastguard Workerdef : Pat<(load (ARMWrapperPIC tglobaltlsaddr:$addr)),
5450*9880d681SAndroid Build Coastguard Worker          (MOV_ga_pcrel_ldr tglobaltlsaddr:$addr)>,
5451*9880d681SAndroid Build Coastguard Worker      Requires<[IsARM, UseMovt]>;
5452*9880d681SAndroid Build Coastguard Worker
5453*9880d681SAndroid Build Coastguard Worker
5454*9880d681SAndroid Build Coastguard Worker// ConstantPool, GlobalAddress, and JumpTable
5455*9880d681SAndroid Build Coastguard Workerdef : ARMPat<(ARMWrapper  tconstpool  :$dst), (LEApcrel tconstpool  :$dst)>;
5456*9880d681SAndroid Build Coastguard Workerdef : ARMPat<(ARMWrapper  tglobaladdr :$dst), (MOVi32imm tglobaladdr :$dst)>,
5457*9880d681SAndroid Build Coastguard Worker            Requires<[IsARM, UseMovt]>;
5458*9880d681SAndroid Build Coastguard Workerdef : ARMPat<(ARMWrapper texternalsym :$dst), (MOVi32imm texternalsym :$dst)>,
5459*9880d681SAndroid Build Coastguard Worker            Requires<[IsARM, UseMovt]>;
5460*9880d681SAndroid Build Coastguard Workerdef : ARMPat<(ARMWrapperJT tjumptable:$dst),
5461*9880d681SAndroid Build Coastguard Worker             (LEApcrelJT tjumptable:$dst)>;
5462*9880d681SAndroid Build Coastguard Worker
5463*9880d681SAndroid Build Coastguard Worker// TODO: add,sub,and, 3-instr forms?
5464*9880d681SAndroid Build Coastguard Worker
5465*9880d681SAndroid Build Coastguard Worker// Tail calls. These patterns also apply to Thumb mode.
5466*9880d681SAndroid Build Coastguard Workerdef : Pat<(ARMtcret tcGPR:$dst), (TCRETURNri tcGPR:$dst)>;
5467*9880d681SAndroid Build Coastguard Workerdef : Pat<(ARMtcret (i32 tglobaladdr:$dst)), (TCRETURNdi texternalsym:$dst)>;
5468*9880d681SAndroid Build Coastguard Workerdef : Pat<(ARMtcret (i32 texternalsym:$dst)), (TCRETURNdi texternalsym:$dst)>;
5469*9880d681SAndroid Build Coastguard Worker
5470*9880d681SAndroid Build Coastguard Worker// Direct calls
5471*9880d681SAndroid Build Coastguard Workerdef : ARMPat<(ARMcall texternalsym:$func), (BL texternalsym:$func)>;
5472*9880d681SAndroid Build Coastguard Workerdef : ARMPat<(ARMcall_nolink texternalsym:$func),
5473*9880d681SAndroid Build Coastguard Worker             (BMOVPCB_CALL texternalsym:$func)>;
5474*9880d681SAndroid Build Coastguard Worker
5475*9880d681SAndroid Build Coastguard Worker// zextload i1 -> zextload i8
5476*9880d681SAndroid Build Coastguard Workerdef : ARMPat<(zextloadi1 addrmode_imm12:$addr), (LDRBi12 addrmode_imm12:$addr)>;
5477*9880d681SAndroid Build Coastguard Workerdef : ARMPat<(zextloadi1 ldst_so_reg:$addr),    (LDRBrs ldst_so_reg:$addr)>;
5478*9880d681SAndroid Build Coastguard Worker
5479*9880d681SAndroid Build Coastguard Worker// extload -> zextload
5480*9880d681SAndroid Build Coastguard Workerdef : ARMPat<(extloadi1 addrmode_imm12:$addr),  (LDRBi12 addrmode_imm12:$addr)>;
5481*9880d681SAndroid Build Coastguard Workerdef : ARMPat<(extloadi1 ldst_so_reg:$addr),     (LDRBrs ldst_so_reg:$addr)>;
5482*9880d681SAndroid Build Coastguard Workerdef : ARMPat<(extloadi8 addrmode_imm12:$addr),  (LDRBi12 addrmode_imm12:$addr)>;
5483*9880d681SAndroid Build Coastguard Workerdef : ARMPat<(extloadi8 ldst_so_reg:$addr),     (LDRBrs ldst_so_reg:$addr)>;
5484*9880d681SAndroid Build Coastguard Worker
5485*9880d681SAndroid Build Coastguard Workerdef : ARMPat<(extloadi16 addrmode3:$addr),  (LDRH addrmode3:$addr)>;
5486*9880d681SAndroid Build Coastguard Worker
5487*9880d681SAndroid Build Coastguard Workerdef : ARMPat<(extloadi8  addrmodepc:$addr), (PICLDRB addrmodepc:$addr)>;
5488*9880d681SAndroid Build Coastguard Workerdef : ARMPat<(extloadi16 addrmodepc:$addr), (PICLDRH addrmodepc:$addr)>;
5489*9880d681SAndroid Build Coastguard Worker
5490*9880d681SAndroid Build Coastguard Worker// smul* and smla*
5491*9880d681SAndroid Build Coastguard Workerdef : ARMV5TEPat<(mul (sra (shl GPR:$a, (i32 16)), (i32 16)),
5492*9880d681SAndroid Build Coastguard Worker                      (sra (shl GPR:$b, (i32 16)), (i32 16))),
5493*9880d681SAndroid Build Coastguard Worker                 (SMULBB GPR:$a, GPR:$b)>;
5494*9880d681SAndroid Build Coastguard Workerdef : ARMV5TEPat<(mul sext_16_node:$a, sext_16_node:$b),
5495*9880d681SAndroid Build Coastguard Worker                 (SMULBB GPR:$a, GPR:$b)>;
5496*9880d681SAndroid Build Coastguard Workerdef : ARMV5TEPat<(mul (sra (shl GPR:$a, (i32 16)), (i32 16)),
5497*9880d681SAndroid Build Coastguard Worker                      (sra GPR:$b, (i32 16))),
5498*9880d681SAndroid Build Coastguard Worker                 (SMULBT GPR:$a, GPR:$b)>;
5499*9880d681SAndroid Build Coastguard Workerdef : ARMV5TEPat<(mul sext_16_node:$a, (sra GPR:$b, (i32 16))),
5500*9880d681SAndroid Build Coastguard Worker                 (SMULBT GPR:$a, GPR:$b)>;
5501*9880d681SAndroid Build Coastguard Workerdef : ARMV5TEPat<(mul (sra GPR:$a, (i32 16)),
5502*9880d681SAndroid Build Coastguard Worker                      (sra (shl GPR:$b, (i32 16)), (i32 16))),
5503*9880d681SAndroid Build Coastguard Worker                 (SMULTB GPR:$a, GPR:$b)>;
5504*9880d681SAndroid Build Coastguard Workerdef : ARMV5TEPat<(mul (sra GPR:$a, (i32 16)), sext_16_node:$b),
5505*9880d681SAndroid Build Coastguard Worker                (SMULTB GPR:$a, GPR:$b)>;
5506*9880d681SAndroid Build Coastguard Worker
5507*9880d681SAndroid Build Coastguard Workerdef : ARMV5MOPat<(add GPR:$acc,
5508*9880d681SAndroid Build Coastguard Worker                      (mul (sra (shl GPR:$a, (i32 16)), (i32 16)),
5509*9880d681SAndroid Build Coastguard Worker                           (sra (shl GPR:$b, (i32 16)), (i32 16)))),
5510*9880d681SAndroid Build Coastguard Worker                 (SMLABB GPR:$a, GPR:$b, GPR:$acc)>;
5511*9880d681SAndroid Build Coastguard Workerdef : ARMV5MOPat<(add GPR:$acc,
5512*9880d681SAndroid Build Coastguard Worker                      (mul sext_16_node:$a, sext_16_node:$b)),
5513*9880d681SAndroid Build Coastguard Worker                 (SMLABB GPR:$a, GPR:$b, GPR:$acc)>;
5514*9880d681SAndroid Build Coastguard Workerdef : ARMV5MOPat<(add GPR:$acc,
5515*9880d681SAndroid Build Coastguard Worker                      (mul (sra (shl GPR:$a, (i32 16)), (i32 16)),
5516*9880d681SAndroid Build Coastguard Worker                           (sra GPR:$b, (i32 16)))),
5517*9880d681SAndroid Build Coastguard Worker                 (SMLABT GPR:$a, GPR:$b, GPR:$acc)>;
5518*9880d681SAndroid Build Coastguard Workerdef : ARMV5MOPat<(add GPR:$acc,
5519*9880d681SAndroid Build Coastguard Worker                      (mul sext_16_node:$a, (sra GPR:$b, (i32 16)))),
5520*9880d681SAndroid Build Coastguard Worker                 (SMLABT GPR:$a, GPR:$b, GPR:$acc)>;
5521*9880d681SAndroid Build Coastguard Workerdef : ARMV5MOPat<(add GPR:$acc,
5522*9880d681SAndroid Build Coastguard Worker                      (mul (sra GPR:$a, (i32 16)),
5523*9880d681SAndroid Build Coastguard Worker                           (sra (shl GPR:$b, (i32 16)), (i32 16)))),
5524*9880d681SAndroid Build Coastguard Worker                 (SMLATB GPR:$a, GPR:$b, GPR:$acc)>;
5525*9880d681SAndroid Build Coastguard Workerdef : ARMV5MOPat<(add GPR:$acc,
5526*9880d681SAndroid Build Coastguard Worker                      (mul (sra GPR:$a, (i32 16)), sext_16_node:$b)),
5527*9880d681SAndroid Build Coastguard Worker                 (SMLATB GPR:$a, GPR:$b, GPR:$acc)>;
5528*9880d681SAndroid Build Coastguard Worker
5529*9880d681SAndroid Build Coastguard Worker
5530*9880d681SAndroid Build Coastguard Worker// Pre-v7 uses MCR for synchronization barriers.
5531*9880d681SAndroid Build Coastguard Workerdef : ARMPat<(ARMMemBarrierMCR GPR:$zero), (MCR 15, 0, GPR:$zero, 7, 10, 5)>,
5532*9880d681SAndroid Build Coastguard Worker         Requires<[IsARM, HasV6]>;
5533*9880d681SAndroid Build Coastguard Worker
5534*9880d681SAndroid Build Coastguard Worker// SXT/UXT with no rotate
5535*9880d681SAndroid Build Coastguard Workerlet AddedComplexity = 16 in {
5536*9880d681SAndroid Build Coastguard Workerdef : ARMV6Pat<(and GPR:$Src, 0x000000FF), (UXTB GPR:$Src, 0)>;
5537*9880d681SAndroid Build Coastguard Workerdef : ARMV6Pat<(and GPR:$Src, 0x0000FFFF), (UXTH GPR:$Src, 0)>;
5538*9880d681SAndroid Build Coastguard Workerdef : ARMV6Pat<(and GPR:$Src, 0x00FF00FF), (UXTB16 GPR:$Src, 0)>;
5539*9880d681SAndroid Build Coastguard Workerdef : ARMV6Pat<(add GPR:$Rn, (and GPR:$Rm, 0x00FF)),
5540*9880d681SAndroid Build Coastguard Worker               (UXTAB GPR:$Rn, GPR:$Rm, 0)>;
5541*9880d681SAndroid Build Coastguard Workerdef : ARMV6Pat<(add GPR:$Rn, (and GPR:$Rm, 0xFFFF)),
5542*9880d681SAndroid Build Coastguard Worker               (UXTAH GPR:$Rn, GPR:$Rm, 0)>;
5543*9880d681SAndroid Build Coastguard Worker}
5544*9880d681SAndroid Build Coastguard Worker
5545*9880d681SAndroid Build Coastguard Workerdef : ARMV6Pat<(sext_inreg GPR:$Src, i8),  (SXTB GPR:$Src, 0)>;
5546*9880d681SAndroid Build Coastguard Workerdef : ARMV6Pat<(sext_inreg GPR:$Src, i16), (SXTH GPR:$Src, 0)>;
5547*9880d681SAndroid Build Coastguard Worker
5548*9880d681SAndroid Build Coastguard Workerdef : ARMV6Pat<(add GPR:$Rn, (sext_inreg GPRnopc:$Rm, i8)),
5549*9880d681SAndroid Build Coastguard Worker               (SXTAB GPR:$Rn, GPRnopc:$Rm, 0)>;
5550*9880d681SAndroid Build Coastguard Workerdef : ARMV6Pat<(add GPR:$Rn, (sext_inreg GPRnopc:$Rm, i16)),
5551*9880d681SAndroid Build Coastguard Worker               (SXTAH GPR:$Rn, GPRnopc:$Rm, 0)>;
5552*9880d681SAndroid Build Coastguard Worker
5553*9880d681SAndroid Build Coastguard Worker// Atomic load/store patterns
5554*9880d681SAndroid Build Coastguard Workerdef : ARMPat<(atomic_load_8 ldst_so_reg:$src),
5555*9880d681SAndroid Build Coastguard Worker             (LDRBrs ldst_so_reg:$src)>;
5556*9880d681SAndroid Build Coastguard Workerdef : ARMPat<(atomic_load_8 addrmode_imm12:$src),
5557*9880d681SAndroid Build Coastguard Worker             (LDRBi12 addrmode_imm12:$src)>;
5558*9880d681SAndroid Build Coastguard Workerdef : ARMPat<(atomic_load_16 addrmode3:$src),
5559*9880d681SAndroid Build Coastguard Worker             (LDRH addrmode3:$src)>;
5560*9880d681SAndroid Build Coastguard Workerdef : ARMPat<(atomic_load_32 ldst_so_reg:$src),
5561*9880d681SAndroid Build Coastguard Worker             (LDRrs ldst_so_reg:$src)>;
5562*9880d681SAndroid Build Coastguard Workerdef : ARMPat<(atomic_load_32 addrmode_imm12:$src),
5563*9880d681SAndroid Build Coastguard Worker             (LDRi12 addrmode_imm12:$src)>;
5564*9880d681SAndroid Build Coastguard Workerdef : ARMPat<(atomic_store_8 ldst_so_reg:$ptr, GPR:$val),
5565*9880d681SAndroid Build Coastguard Worker             (STRBrs GPR:$val, ldst_so_reg:$ptr)>;
5566*9880d681SAndroid Build Coastguard Workerdef : ARMPat<(atomic_store_8 addrmode_imm12:$ptr, GPR:$val),
5567*9880d681SAndroid Build Coastguard Worker             (STRBi12 GPR:$val, addrmode_imm12:$ptr)>;
5568*9880d681SAndroid Build Coastguard Workerdef : ARMPat<(atomic_store_16 addrmode3:$ptr, GPR:$val),
5569*9880d681SAndroid Build Coastguard Worker             (STRH GPR:$val, addrmode3:$ptr)>;
5570*9880d681SAndroid Build Coastguard Workerdef : ARMPat<(atomic_store_32 ldst_so_reg:$ptr, GPR:$val),
5571*9880d681SAndroid Build Coastguard Worker             (STRrs GPR:$val, ldst_so_reg:$ptr)>;
5572*9880d681SAndroid Build Coastguard Workerdef : ARMPat<(atomic_store_32 addrmode_imm12:$ptr, GPR:$val),
5573*9880d681SAndroid Build Coastguard Worker             (STRi12 GPR:$val, addrmode_imm12:$ptr)>;
5574*9880d681SAndroid Build Coastguard Worker
5575*9880d681SAndroid Build Coastguard Worker
5576*9880d681SAndroid Build Coastguard Worker//===----------------------------------------------------------------------===//
5577*9880d681SAndroid Build Coastguard Worker// Thumb Support
5578*9880d681SAndroid Build Coastguard Worker//
5579*9880d681SAndroid Build Coastguard Worker
5580*9880d681SAndroid Build Coastguard Workerinclude "ARMInstrThumb.td"
5581*9880d681SAndroid Build Coastguard Worker
5582*9880d681SAndroid Build Coastguard Worker//===----------------------------------------------------------------------===//
5583*9880d681SAndroid Build Coastguard Worker// Thumb2 Support
5584*9880d681SAndroid Build Coastguard Worker//
5585*9880d681SAndroid Build Coastguard Worker
5586*9880d681SAndroid Build Coastguard Workerinclude "ARMInstrThumb2.td"
5587*9880d681SAndroid Build Coastguard Worker
5588*9880d681SAndroid Build Coastguard Worker//===----------------------------------------------------------------------===//
5589*9880d681SAndroid Build Coastguard Worker// Floating Point Support
5590*9880d681SAndroid Build Coastguard Worker//
5591*9880d681SAndroid Build Coastguard Worker
5592*9880d681SAndroid Build Coastguard Workerinclude "ARMInstrVFP.td"
5593*9880d681SAndroid Build Coastguard Worker
5594*9880d681SAndroid Build Coastguard Worker//===----------------------------------------------------------------------===//
5595*9880d681SAndroid Build Coastguard Worker// Advanced SIMD (NEON) Support
5596*9880d681SAndroid Build Coastguard Worker//
5597*9880d681SAndroid Build Coastguard Worker
5598*9880d681SAndroid Build Coastguard Workerinclude "ARMInstrNEON.td"
5599*9880d681SAndroid Build Coastguard Worker
5600*9880d681SAndroid Build Coastguard Worker//===----------------------------------------------------------------------===//
5601*9880d681SAndroid Build Coastguard Worker// Assembler aliases
5602*9880d681SAndroid Build Coastguard Worker//
5603*9880d681SAndroid Build Coastguard Worker
5604*9880d681SAndroid Build Coastguard Worker// Memory barriers
5605*9880d681SAndroid Build Coastguard Workerdef : InstAlias<"dmb", (DMB 0xf), 0>, Requires<[IsARM, HasDB]>;
5606*9880d681SAndroid Build Coastguard Workerdef : InstAlias<"dsb", (DSB 0xf), 0>, Requires<[IsARM, HasDB]>;
5607*9880d681SAndroid Build Coastguard Workerdef : InstAlias<"isb", (ISB 0xf), 0>, Requires<[IsARM, HasDB]>;
5608*9880d681SAndroid Build Coastguard Worker
5609*9880d681SAndroid Build Coastguard Worker// System instructions
5610*9880d681SAndroid Build Coastguard Workerdef : MnemonicAlias<"swi", "svc">;
5611*9880d681SAndroid Build Coastguard Worker
5612*9880d681SAndroid Build Coastguard Worker// Load / Store Multiple
5613*9880d681SAndroid Build Coastguard Workerdef : MnemonicAlias<"ldmfd", "ldm">;
5614*9880d681SAndroid Build Coastguard Workerdef : MnemonicAlias<"ldmia", "ldm">;
5615*9880d681SAndroid Build Coastguard Workerdef : MnemonicAlias<"ldmea", "ldmdb">;
5616*9880d681SAndroid Build Coastguard Workerdef : MnemonicAlias<"stmfd", "stmdb">;
5617*9880d681SAndroid Build Coastguard Workerdef : MnemonicAlias<"stmia", "stm">;
5618*9880d681SAndroid Build Coastguard Workerdef : MnemonicAlias<"stmea", "stm">;
5619*9880d681SAndroid Build Coastguard Worker
5620*9880d681SAndroid Build Coastguard Worker// PKHBT/PKHTB with default shift amount. PKHTB is equivalent to PKHBT with the
5621*9880d681SAndroid Build Coastguard Worker// input operands swapped when the shift amount is zero (i.e., unspecified).
5622*9880d681SAndroid Build Coastguard Workerdef : InstAlias<"pkhbt${p} $Rd, $Rn, $Rm",
5623*9880d681SAndroid Build Coastguard Worker                (PKHBT GPRnopc:$Rd, GPRnopc:$Rn, GPRnopc:$Rm, 0, pred:$p), 0>,
5624*9880d681SAndroid Build Coastguard Worker        Requires<[IsARM, HasV6]>;
5625*9880d681SAndroid Build Coastguard Workerdef : InstAlias<"pkhtb${p} $Rd, $Rn, $Rm",
5626*9880d681SAndroid Build Coastguard Worker                (PKHBT GPRnopc:$Rd, GPRnopc:$Rm, GPRnopc:$Rn, 0, pred:$p), 0>,
5627*9880d681SAndroid Build Coastguard Worker        Requires<[IsARM, HasV6]>;
5628*9880d681SAndroid Build Coastguard Worker
5629*9880d681SAndroid Build Coastguard Worker// PUSH/POP aliases for STM/LDM
5630*9880d681SAndroid Build Coastguard Workerdef : ARMInstAlias<"push${p} $regs", (STMDB_UPD SP, pred:$p, reglist:$regs)>;
5631*9880d681SAndroid Build Coastguard Workerdef : ARMInstAlias<"pop${p} $regs", (LDMIA_UPD SP, pred:$p, reglist:$regs)>;
5632*9880d681SAndroid Build Coastguard Worker
5633*9880d681SAndroid Build Coastguard Worker// SSAT/USAT optional shift operand.
5634*9880d681SAndroid Build Coastguard Workerdef : ARMInstAlias<"ssat${p} $Rd, $sat_imm, $Rn",
5635*9880d681SAndroid Build Coastguard Worker                (SSAT GPRnopc:$Rd, imm1_32:$sat_imm, GPRnopc:$Rn, 0, pred:$p)>;
5636*9880d681SAndroid Build Coastguard Workerdef : ARMInstAlias<"usat${p} $Rd, $sat_imm, $Rn",
5637*9880d681SAndroid Build Coastguard Worker                (USAT GPRnopc:$Rd, imm0_31:$sat_imm, GPRnopc:$Rn, 0, pred:$p)>;
5638*9880d681SAndroid Build Coastguard Worker
5639*9880d681SAndroid Build Coastguard Worker
5640*9880d681SAndroid Build Coastguard Worker// Extend instruction optional rotate operand.
5641*9880d681SAndroid Build Coastguard Workerdef : ARMInstAlias<"sxtab${p} $Rd, $Rn, $Rm",
5642*9880d681SAndroid Build Coastguard Worker                (SXTAB GPRnopc:$Rd, GPR:$Rn, GPRnopc:$Rm, 0, pred:$p)>;
5643*9880d681SAndroid Build Coastguard Workerdef : ARMInstAlias<"sxtah${p} $Rd, $Rn, $Rm",
5644*9880d681SAndroid Build Coastguard Worker                (SXTAH GPRnopc:$Rd, GPR:$Rn, GPRnopc:$Rm, 0, pred:$p)>;
5645*9880d681SAndroid Build Coastguard Workerdef : ARMInstAlias<"sxtab16${p} $Rd, $Rn, $Rm",
5646*9880d681SAndroid Build Coastguard Worker                (SXTAB16 GPRnopc:$Rd, GPR:$Rn, GPRnopc:$Rm, 0, pred:$p)>;
5647*9880d681SAndroid Build Coastguard Workerdef : ARMInstAlias<"sxtb${p} $Rd, $Rm",
5648*9880d681SAndroid Build Coastguard Worker                (SXTB GPRnopc:$Rd, GPRnopc:$Rm, 0, pred:$p)>;
5649*9880d681SAndroid Build Coastguard Workerdef : ARMInstAlias<"sxtb16${p} $Rd, $Rm",
5650*9880d681SAndroid Build Coastguard Worker                (SXTB16 GPRnopc:$Rd, GPRnopc:$Rm, 0, pred:$p)>;
5651*9880d681SAndroid Build Coastguard Workerdef : ARMInstAlias<"sxth${p} $Rd, $Rm",
5652*9880d681SAndroid Build Coastguard Worker                (SXTH GPRnopc:$Rd, GPRnopc:$Rm, 0, pred:$p)>;
5653*9880d681SAndroid Build Coastguard Worker
5654*9880d681SAndroid Build Coastguard Workerdef : ARMInstAlias<"uxtab${p} $Rd, $Rn, $Rm",
5655*9880d681SAndroid Build Coastguard Worker                (UXTAB GPRnopc:$Rd, GPR:$Rn, GPRnopc:$Rm, 0, pred:$p)>;
5656*9880d681SAndroid Build Coastguard Workerdef : ARMInstAlias<"uxtah${p} $Rd, $Rn, $Rm",
5657*9880d681SAndroid Build Coastguard Worker                (UXTAH GPRnopc:$Rd, GPR:$Rn, GPRnopc:$Rm, 0, pred:$p)>;
5658*9880d681SAndroid Build Coastguard Workerdef : ARMInstAlias<"uxtab16${p} $Rd, $Rn, $Rm",
5659*9880d681SAndroid Build Coastguard Worker                (UXTAB16 GPRnopc:$Rd, GPR:$Rn, GPRnopc:$Rm, 0, pred:$p)>;
5660*9880d681SAndroid Build Coastguard Workerdef : ARMInstAlias<"uxtb${p} $Rd, $Rm",
5661*9880d681SAndroid Build Coastguard Worker                (UXTB GPRnopc:$Rd, GPRnopc:$Rm, 0, pred:$p)>;
5662*9880d681SAndroid Build Coastguard Workerdef : ARMInstAlias<"uxtb16${p} $Rd, $Rm",
5663*9880d681SAndroid Build Coastguard Worker                (UXTB16 GPRnopc:$Rd, GPRnopc:$Rm, 0, pred:$p)>;
5664*9880d681SAndroid Build Coastguard Workerdef : ARMInstAlias<"uxth${p} $Rd, $Rm",
5665*9880d681SAndroid Build Coastguard Worker                (UXTH GPRnopc:$Rd, GPRnopc:$Rm, 0, pred:$p)>;
5666*9880d681SAndroid Build Coastguard Worker
5667*9880d681SAndroid Build Coastguard Worker
5668*9880d681SAndroid Build Coastguard Worker// RFE aliases
5669*9880d681SAndroid Build Coastguard Workerdef : MnemonicAlias<"rfefa", "rfeda">;
5670*9880d681SAndroid Build Coastguard Workerdef : MnemonicAlias<"rfeea", "rfedb">;
5671*9880d681SAndroid Build Coastguard Workerdef : MnemonicAlias<"rfefd", "rfeia">;
5672*9880d681SAndroid Build Coastguard Workerdef : MnemonicAlias<"rfeed", "rfeib">;
5673*9880d681SAndroid Build Coastguard Workerdef : MnemonicAlias<"rfe", "rfeia">;
5674*9880d681SAndroid Build Coastguard Worker
5675*9880d681SAndroid Build Coastguard Worker// SRS aliases
5676*9880d681SAndroid Build Coastguard Workerdef : MnemonicAlias<"srsfa", "srsib">;
5677*9880d681SAndroid Build Coastguard Workerdef : MnemonicAlias<"srsea", "srsia">;
5678*9880d681SAndroid Build Coastguard Workerdef : MnemonicAlias<"srsfd", "srsdb">;
5679*9880d681SAndroid Build Coastguard Workerdef : MnemonicAlias<"srsed", "srsda">;
5680*9880d681SAndroid Build Coastguard Workerdef : MnemonicAlias<"srs", "srsia">;
5681*9880d681SAndroid Build Coastguard Worker
5682*9880d681SAndroid Build Coastguard Worker// QSAX == QSUBADDX
5683*9880d681SAndroid Build Coastguard Workerdef : MnemonicAlias<"qsubaddx", "qsax">;
5684*9880d681SAndroid Build Coastguard Worker// SASX == SADDSUBX
5685*9880d681SAndroid Build Coastguard Workerdef : MnemonicAlias<"saddsubx", "sasx">;
5686*9880d681SAndroid Build Coastguard Worker// SHASX == SHADDSUBX
5687*9880d681SAndroid Build Coastguard Workerdef : MnemonicAlias<"shaddsubx", "shasx">;
5688*9880d681SAndroid Build Coastguard Worker// SHSAX == SHSUBADDX
5689*9880d681SAndroid Build Coastguard Workerdef : MnemonicAlias<"shsubaddx", "shsax">;
5690*9880d681SAndroid Build Coastguard Worker// SSAX == SSUBADDX
5691*9880d681SAndroid Build Coastguard Workerdef : MnemonicAlias<"ssubaddx", "ssax">;
5692*9880d681SAndroid Build Coastguard Worker// UASX == UADDSUBX
5693*9880d681SAndroid Build Coastguard Workerdef : MnemonicAlias<"uaddsubx", "uasx">;
5694*9880d681SAndroid Build Coastguard Worker// UHASX == UHADDSUBX
5695*9880d681SAndroid Build Coastguard Workerdef : MnemonicAlias<"uhaddsubx", "uhasx">;
5696*9880d681SAndroid Build Coastguard Worker// UHSAX == UHSUBADDX
5697*9880d681SAndroid Build Coastguard Workerdef : MnemonicAlias<"uhsubaddx", "uhsax">;
5698*9880d681SAndroid Build Coastguard Worker// UQASX == UQADDSUBX
5699*9880d681SAndroid Build Coastguard Workerdef : MnemonicAlias<"uqaddsubx", "uqasx">;
5700*9880d681SAndroid Build Coastguard Worker// UQSAX == UQSUBADDX
5701*9880d681SAndroid Build Coastguard Workerdef : MnemonicAlias<"uqsubaddx", "uqsax">;
5702*9880d681SAndroid Build Coastguard Worker// USAX == USUBADDX
5703*9880d681SAndroid Build Coastguard Workerdef : MnemonicAlias<"usubaddx", "usax">;
5704*9880d681SAndroid Build Coastguard Worker
5705*9880d681SAndroid Build Coastguard Worker// "mov Rd, mod_imm_not" can be handled via "mvn" in assembly, just like
5706*9880d681SAndroid Build Coastguard Worker// for isel.
5707*9880d681SAndroid Build Coastguard Workerdef : ARMInstAlias<"mov${s}${p} $Rd, $imm",
5708*9880d681SAndroid Build Coastguard Worker                   (MVNi rGPR:$Rd, mod_imm_not:$imm, pred:$p, cc_out:$s)>;
5709*9880d681SAndroid Build Coastguard Workerdef : ARMInstAlias<"mvn${s}${p} $Rd, $imm",
5710*9880d681SAndroid Build Coastguard Worker                   (MOVi rGPR:$Rd, mod_imm_not:$imm, pred:$p, cc_out:$s)>;
5711*9880d681SAndroid Build Coastguard Worker// Same for AND <--> BIC
5712*9880d681SAndroid Build Coastguard Workerdef : ARMInstAlias<"bic${s}${p} $Rd, $Rn, $imm",
5713*9880d681SAndroid Build Coastguard Worker                   (ANDri GPR:$Rd, GPR:$Rn, mod_imm_not:$imm,
5714*9880d681SAndroid Build Coastguard Worker                          pred:$p, cc_out:$s)>;
5715*9880d681SAndroid Build Coastguard Workerdef : ARMInstAlias<"bic${s}${p} $Rdn, $imm",
5716*9880d681SAndroid Build Coastguard Worker                   (ANDri GPR:$Rdn, GPR:$Rdn, mod_imm_not:$imm,
5717*9880d681SAndroid Build Coastguard Worker                          pred:$p, cc_out:$s)>;
5718*9880d681SAndroid Build Coastguard Workerdef : ARMInstAlias<"and${s}${p} $Rd, $Rn, $imm",
5719*9880d681SAndroid Build Coastguard Worker                   (BICri GPR:$Rd, GPR:$Rn, mod_imm_not:$imm,
5720*9880d681SAndroid Build Coastguard Worker                          pred:$p, cc_out:$s)>;
5721*9880d681SAndroid Build Coastguard Workerdef : ARMInstAlias<"and${s}${p} $Rdn, $imm",
5722*9880d681SAndroid Build Coastguard Worker                   (BICri GPR:$Rdn, GPR:$Rdn, mod_imm_not:$imm,
5723*9880d681SAndroid Build Coastguard Worker                          pred:$p, cc_out:$s)>;
5724*9880d681SAndroid Build Coastguard Worker
5725*9880d681SAndroid Build Coastguard Worker// Likewise, "add Rd, mod_imm_neg" -> sub
5726*9880d681SAndroid Build Coastguard Workerdef : ARMInstAlias<"add${s}${p} $Rd, $Rn, $imm",
5727*9880d681SAndroid Build Coastguard Worker                 (SUBri GPR:$Rd, GPR:$Rn, mod_imm_neg:$imm, pred:$p, cc_out:$s)>;
5728*9880d681SAndroid Build Coastguard Workerdef : ARMInstAlias<"add${s}${p} $Rd, $imm",
5729*9880d681SAndroid Build Coastguard Worker                 (SUBri GPR:$Rd, GPR:$Rd, mod_imm_neg:$imm, pred:$p, cc_out:$s)>;
5730*9880d681SAndroid Build Coastguard Worker// Same for CMP <--> CMN via mod_imm_neg
5731*9880d681SAndroid Build Coastguard Workerdef : ARMInstAlias<"cmp${p} $Rd, $imm",
5732*9880d681SAndroid Build Coastguard Worker                   (CMNri rGPR:$Rd, mod_imm_neg:$imm, pred:$p)>;
5733*9880d681SAndroid Build Coastguard Workerdef : ARMInstAlias<"cmn${p} $Rd, $imm",
5734*9880d681SAndroid Build Coastguard Worker                   (CMPri rGPR:$Rd, mod_imm_neg:$imm, pred:$p)>;
5735*9880d681SAndroid Build Coastguard Worker
5736*9880d681SAndroid Build Coastguard Worker// The shifter forms of the MOV instruction are aliased to the ASR, LSL,
5737*9880d681SAndroid Build Coastguard Worker// LSR, ROR, and RRX instructions.
5738*9880d681SAndroid Build Coastguard Worker// FIXME: We need C++ parser hooks to map the alias to the MOV
5739*9880d681SAndroid Build Coastguard Worker//        encoding. It seems we should be able to do that sort of thing
5740*9880d681SAndroid Build Coastguard Worker//        in tblgen, but it could get ugly.
5741*9880d681SAndroid Build Coastguard Workerlet TwoOperandAliasConstraint = "$Rm = $Rd" in {
5742*9880d681SAndroid Build Coastguard Workerdef ASRi : ARMAsmPseudo<"asr${s}${p} $Rd, $Rm, $imm",
5743*9880d681SAndroid Build Coastguard Worker                        (ins GPR:$Rd, GPR:$Rm, imm0_32:$imm, pred:$p,
5744*9880d681SAndroid Build Coastguard Worker                             cc_out:$s)>;
5745*9880d681SAndroid Build Coastguard Workerdef LSRi : ARMAsmPseudo<"lsr${s}${p} $Rd, $Rm, $imm",
5746*9880d681SAndroid Build Coastguard Worker                        (ins GPR:$Rd, GPR:$Rm, imm0_32:$imm, pred:$p,
5747*9880d681SAndroid Build Coastguard Worker                             cc_out:$s)>;
5748*9880d681SAndroid Build Coastguard Workerdef LSLi : ARMAsmPseudo<"lsl${s}${p} $Rd, $Rm, $imm",
5749*9880d681SAndroid Build Coastguard Worker                        (ins GPR:$Rd, GPR:$Rm, imm0_31:$imm, pred:$p,
5750*9880d681SAndroid Build Coastguard Worker                             cc_out:$s)>;
5751*9880d681SAndroid Build Coastguard Workerdef RORi : ARMAsmPseudo<"ror${s}${p} $Rd, $Rm, $imm",
5752*9880d681SAndroid Build Coastguard Worker                        (ins GPR:$Rd, GPR:$Rm, imm0_31:$imm, pred:$p,
5753*9880d681SAndroid Build Coastguard Worker                             cc_out:$s)>;
5754*9880d681SAndroid Build Coastguard Worker}
5755*9880d681SAndroid Build Coastguard Workerdef RRXi : ARMAsmPseudo<"rrx${s}${p} $Rd, $Rm",
5756*9880d681SAndroid Build Coastguard Worker                        (ins GPR:$Rd, GPR:$Rm, pred:$p, cc_out:$s)>;
5757*9880d681SAndroid Build Coastguard Workerlet TwoOperandAliasConstraint = "$Rn = $Rd" in {
5758*9880d681SAndroid Build Coastguard Workerdef ASRr : ARMAsmPseudo<"asr${s}${p} $Rd, $Rn, $Rm",
5759*9880d681SAndroid Build Coastguard Worker                        (ins GPRnopc:$Rd, GPRnopc:$Rn, GPRnopc:$Rm, pred:$p,
5760*9880d681SAndroid Build Coastguard Worker                             cc_out:$s)>;
5761*9880d681SAndroid Build Coastguard Workerdef LSRr : ARMAsmPseudo<"lsr${s}${p} $Rd, $Rn, $Rm",
5762*9880d681SAndroid Build Coastguard Worker                        (ins GPRnopc:$Rd, GPRnopc:$Rn, GPRnopc:$Rm, pred:$p,
5763*9880d681SAndroid Build Coastguard Worker                             cc_out:$s)>;
5764*9880d681SAndroid Build Coastguard Workerdef LSLr : ARMAsmPseudo<"lsl${s}${p} $Rd, $Rn, $Rm",
5765*9880d681SAndroid Build Coastguard Worker                        (ins GPRnopc:$Rd, GPRnopc:$Rn, GPRnopc:$Rm, pred:$p,
5766*9880d681SAndroid Build Coastguard Worker                             cc_out:$s)>;
5767*9880d681SAndroid Build Coastguard Workerdef RORr : ARMAsmPseudo<"ror${s}${p} $Rd, $Rn, $Rm",
5768*9880d681SAndroid Build Coastguard Worker                        (ins GPRnopc:$Rd, GPRnopc:$Rn, GPRnopc:$Rm, pred:$p,
5769*9880d681SAndroid Build Coastguard Worker                             cc_out:$s)>;
5770*9880d681SAndroid Build Coastguard Worker}
5771*9880d681SAndroid Build Coastguard Worker
5772*9880d681SAndroid Build Coastguard Worker// "neg" is and alias for "rsb rd, rn, #0"
5773*9880d681SAndroid Build Coastguard Workerdef : ARMInstAlias<"neg${s}${p} $Rd, $Rm",
5774*9880d681SAndroid Build Coastguard Worker                   (RSBri GPR:$Rd, GPR:$Rm, 0, pred:$p, cc_out:$s)>;
5775*9880d681SAndroid Build Coastguard Worker
5776*9880d681SAndroid Build Coastguard Worker// Pre-v6, 'mov r0, r0' was used as a NOP encoding.
5777*9880d681SAndroid Build Coastguard Workerdef : InstAlias<"nop${p}", (MOVr R0, R0, pred:$p, zero_reg)>,
5778*9880d681SAndroid Build Coastguard Worker         Requires<[IsARM, NoV6]>;
5779*9880d681SAndroid Build Coastguard Worker
5780*9880d681SAndroid Build Coastguard Worker// MUL/UMLAL/SMLAL/UMULL/SMULL are available on all arches, but
5781*9880d681SAndroid Build Coastguard Worker// the instruction definitions need difference constraints pre-v6.
5782*9880d681SAndroid Build Coastguard Worker// Use these aliases for the assembly parsing on pre-v6.
5783*9880d681SAndroid Build Coastguard Workerdef : InstAlias<"mul${s}${p} $Rd, $Rn, $Rm",
5784*9880d681SAndroid Build Coastguard Worker            (MUL GPRnopc:$Rd, GPRnopc:$Rn, GPRnopc:$Rm, pred:$p, cc_out:$s), 0>,
5785*9880d681SAndroid Build Coastguard Worker         Requires<[IsARM, NoV6]>;
5786*9880d681SAndroid Build Coastguard Workerdef : InstAlias<"mla${s}${p} $Rd, $Rn, $Rm, $Ra",
5787*9880d681SAndroid Build Coastguard Worker            (MLA GPRnopc:$Rd, GPRnopc:$Rn, GPRnopc:$Rm, GPRnopc:$Ra,
5788*9880d681SAndroid Build Coastguard Worker             pred:$p, cc_out:$s), 0>,
5789*9880d681SAndroid Build Coastguard Worker         Requires<[IsARM, NoV6]>;
5790*9880d681SAndroid Build Coastguard Workerdef : InstAlias<"smlal${s}${p} $RdLo, $RdHi, $Rn, $Rm",
5791*9880d681SAndroid Build Coastguard Worker            (SMLAL GPR:$RdLo, GPR:$RdHi, GPR:$Rn, GPR:$Rm, pred:$p, cc_out:$s), 0>,
5792*9880d681SAndroid Build Coastguard Worker         Requires<[IsARM, NoV6]>;
5793*9880d681SAndroid Build Coastguard Workerdef : InstAlias<"umlal${s}${p} $RdLo, $RdHi, $Rn, $Rm",
5794*9880d681SAndroid Build Coastguard Worker            (UMLAL GPR:$RdLo, GPR:$RdHi, GPR:$Rn, GPR:$Rm, pred:$p, cc_out:$s), 0>,
5795*9880d681SAndroid Build Coastguard Worker         Requires<[IsARM, NoV6]>;
5796*9880d681SAndroid Build Coastguard Workerdef : InstAlias<"smull${s}${p} $RdLo, $RdHi, $Rn, $Rm",
5797*9880d681SAndroid Build Coastguard Worker            (SMULL GPR:$RdLo, GPR:$RdHi, GPR:$Rn, GPR:$Rm, pred:$p, cc_out:$s), 0>,
5798*9880d681SAndroid Build Coastguard Worker         Requires<[IsARM, NoV6]>;
5799*9880d681SAndroid Build Coastguard Workerdef : InstAlias<"umull${s}${p} $RdLo, $RdHi, $Rn, $Rm",
5800*9880d681SAndroid Build Coastguard Worker            (UMULL GPR:$RdLo, GPR:$RdHi, GPR:$Rn, GPR:$Rm, pred:$p, cc_out:$s), 0>,
5801*9880d681SAndroid Build Coastguard Worker         Requires<[IsARM, NoV6]>;
5802*9880d681SAndroid Build Coastguard Worker
5803*9880d681SAndroid Build Coastguard Worker// 'it' blocks in ARM mode just validate the predicates. The IT itself
5804*9880d681SAndroid Build Coastguard Worker// is discarded.
5805*9880d681SAndroid Build Coastguard Workerdef ITasm : ARMAsmPseudo<"it$mask $cc", (ins it_pred:$cc, it_mask:$mask)>,
5806*9880d681SAndroid Build Coastguard Worker         ComplexDeprecationPredicate<"IT">;
5807*9880d681SAndroid Build Coastguard Worker
5808*9880d681SAndroid Build Coastguard Workerlet mayLoad = 1, mayStore =1, hasSideEffects = 1 in
5809*9880d681SAndroid Build Coastguard Workerdef SPACE : PseudoInst<(outs GPR:$Rd), (ins i32imm:$size, GPR:$Rn),
5810*9880d681SAndroid Build Coastguard Worker                       NoItinerary,
5811*9880d681SAndroid Build Coastguard Worker                       [(set GPR:$Rd, (int_arm_space imm:$size, GPR:$Rn))]>;
5812*9880d681SAndroid Build Coastguard Worker
5813*9880d681SAndroid Build Coastguard Worker//===----------------------------------
5814*9880d681SAndroid Build Coastguard Worker// Atomic cmpxchg for -O0
5815*9880d681SAndroid Build Coastguard Worker//===----------------------------------
5816*9880d681SAndroid Build Coastguard Worker
5817*9880d681SAndroid Build Coastguard Worker// The fast register allocator used during -O0 inserts spills to cover any VRegs
5818*9880d681SAndroid Build Coastguard Worker// live across basic block boundaries. When this happens between an LDXR and an
5819*9880d681SAndroid Build Coastguard Worker// STXR it can clear the exclusive monitor, causing all cmpxchg attempts to
5820*9880d681SAndroid Build Coastguard Worker// fail.
5821*9880d681SAndroid Build Coastguard Worker
5822*9880d681SAndroid Build Coastguard Worker// Unfortunately, this means we have to have an alternative (expanded
5823*9880d681SAndroid Build Coastguard Worker// post-regalloc) path for -O0 compilations. Fortunately this path can be
5824*9880d681SAndroid Build Coastguard Worker// significantly more naive than the standard expansion: we conservatively
5825*9880d681SAndroid Build Coastguard Worker// assume seq_cst, strong cmpxchg and omit clrex on failure.
5826*9880d681SAndroid Build Coastguard Worker
5827*9880d681SAndroid Build Coastguard Workerlet Constraints = "@earlyclobber $Rd,@earlyclobber $status",
5828*9880d681SAndroid Build Coastguard Worker    mayLoad = 1, mayStore = 1 in {
5829*9880d681SAndroid Build Coastguard Workerdef CMP_SWAP_8 : PseudoInst<(outs GPR:$Rd, GPR:$status),
5830*9880d681SAndroid Build Coastguard Worker                            (ins GPR:$addr, GPR:$desired, GPR:$new),
5831*9880d681SAndroid Build Coastguard Worker                            NoItinerary, []>, Sched<[]>;
5832*9880d681SAndroid Build Coastguard Worker
5833*9880d681SAndroid Build Coastguard Workerdef CMP_SWAP_16 : PseudoInst<(outs GPR:$Rd, GPR:$status),
5834*9880d681SAndroid Build Coastguard Worker                             (ins GPR:$addr, GPR:$desired, GPR:$new),
5835*9880d681SAndroid Build Coastguard Worker                             NoItinerary, []>, Sched<[]>;
5836*9880d681SAndroid Build Coastguard Worker
5837*9880d681SAndroid Build Coastguard Workerdef CMP_SWAP_32 : PseudoInst<(outs GPR:$Rd, GPR:$status),
5838*9880d681SAndroid Build Coastguard Worker                             (ins GPR:$addr, GPR:$desired, GPR:$new),
5839*9880d681SAndroid Build Coastguard Worker                             NoItinerary, []>, Sched<[]>;
5840*9880d681SAndroid Build Coastguard Worker
5841*9880d681SAndroid Build Coastguard Workerdef CMP_SWAP_64 : PseudoInst<(outs GPRPair:$Rd, GPR:$status),
5842*9880d681SAndroid Build Coastguard Worker                             (ins GPR:$addr, GPRPair:$desired, GPRPair:$new),
5843*9880d681SAndroid Build Coastguard Worker                             NoItinerary, []>, Sched<[]>;
5844*9880d681SAndroid Build Coastguard Worker}
5845