xref: /aosp_15_r20/external/llvm/lib/Target/ARM/ARMFastISel.cpp (revision 9880d6810fe72a1726cb53787c6711e909410d58)
1*9880d681SAndroid Build Coastguard Worker //===-- ARMFastISel.cpp - ARM FastISel implementation ---------------------===//
2*9880d681SAndroid Build Coastguard Worker //
3*9880d681SAndroid Build Coastguard Worker //                     The LLVM Compiler Infrastructure
4*9880d681SAndroid Build Coastguard Worker //
5*9880d681SAndroid Build Coastguard Worker // This file is distributed under the University of Illinois Open Source
6*9880d681SAndroid Build Coastguard Worker // License. See LICENSE.TXT for details.
7*9880d681SAndroid Build Coastguard Worker //
8*9880d681SAndroid Build Coastguard Worker //===----------------------------------------------------------------------===//
9*9880d681SAndroid Build Coastguard Worker //
10*9880d681SAndroid Build Coastguard Worker // This file defines the ARM-specific support for the FastISel class. Some
11*9880d681SAndroid Build Coastguard Worker // of the target-specific code is generated by tablegen in the file
12*9880d681SAndroid Build Coastguard Worker // ARMGenFastISel.inc, which is #included here.
13*9880d681SAndroid Build Coastguard Worker //
14*9880d681SAndroid Build Coastguard Worker //===----------------------------------------------------------------------===//
15*9880d681SAndroid Build Coastguard Worker 
16*9880d681SAndroid Build Coastguard Worker #include "ARM.h"
17*9880d681SAndroid Build Coastguard Worker #include "ARMBaseRegisterInfo.h"
18*9880d681SAndroid Build Coastguard Worker #include "ARMCallingConv.h"
19*9880d681SAndroid Build Coastguard Worker #include "ARMConstantPoolValue.h"
20*9880d681SAndroid Build Coastguard Worker #include "ARMISelLowering.h"
21*9880d681SAndroid Build Coastguard Worker #include "ARMMachineFunctionInfo.h"
22*9880d681SAndroid Build Coastguard Worker #include "ARMSubtarget.h"
23*9880d681SAndroid Build Coastguard Worker #include "MCTargetDesc/ARMAddressingModes.h"
24*9880d681SAndroid Build Coastguard Worker #include "llvm/ADT/STLExtras.h"
25*9880d681SAndroid Build Coastguard Worker #include "llvm/CodeGen/FastISel.h"
26*9880d681SAndroid Build Coastguard Worker #include "llvm/CodeGen/FunctionLoweringInfo.h"
27*9880d681SAndroid Build Coastguard Worker #include "llvm/CodeGen/MachineConstantPool.h"
28*9880d681SAndroid Build Coastguard Worker #include "llvm/CodeGen/MachineFrameInfo.h"
29*9880d681SAndroid Build Coastguard Worker #include "llvm/CodeGen/MachineInstrBuilder.h"
30*9880d681SAndroid Build Coastguard Worker #include "llvm/CodeGen/MachineMemOperand.h"
31*9880d681SAndroid Build Coastguard Worker #include "llvm/CodeGen/MachineModuleInfo.h"
32*9880d681SAndroid Build Coastguard Worker #include "llvm/CodeGen/MachineRegisterInfo.h"
33*9880d681SAndroid Build Coastguard Worker #include "llvm/IR/CallSite.h"
34*9880d681SAndroid Build Coastguard Worker #include "llvm/IR/CallingConv.h"
35*9880d681SAndroid Build Coastguard Worker #include "llvm/IR/DataLayout.h"
36*9880d681SAndroid Build Coastguard Worker #include "llvm/IR/DerivedTypes.h"
37*9880d681SAndroid Build Coastguard Worker #include "llvm/IR/GetElementPtrTypeIterator.h"
38*9880d681SAndroid Build Coastguard Worker #include "llvm/IR/GlobalVariable.h"
39*9880d681SAndroid Build Coastguard Worker #include "llvm/IR/Instructions.h"
40*9880d681SAndroid Build Coastguard Worker #include "llvm/IR/IntrinsicInst.h"
41*9880d681SAndroid Build Coastguard Worker #include "llvm/IR/Module.h"
42*9880d681SAndroid Build Coastguard Worker #include "llvm/IR/Operator.h"
43*9880d681SAndroid Build Coastguard Worker #include "llvm/Support/ErrorHandling.h"
44*9880d681SAndroid Build Coastguard Worker #include "llvm/Target/TargetInstrInfo.h"
45*9880d681SAndroid Build Coastguard Worker #include "llvm/Target/TargetLowering.h"
46*9880d681SAndroid Build Coastguard Worker #include "llvm/Target/TargetMachine.h"
47*9880d681SAndroid Build Coastguard Worker #include "llvm/Target/TargetOptions.h"
48*9880d681SAndroid Build Coastguard Worker using namespace llvm;
49*9880d681SAndroid Build Coastguard Worker 
50*9880d681SAndroid Build Coastguard Worker namespace {
51*9880d681SAndroid Build Coastguard Worker 
52*9880d681SAndroid Build Coastguard Worker   // All possible address modes, plus some.
53*9880d681SAndroid Build Coastguard Worker   typedef struct Address {
54*9880d681SAndroid Build Coastguard Worker     enum {
55*9880d681SAndroid Build Coastguard Worker       RegBase,
56*9880d681SAndroid Build Coastguard Worker       FrameIndexBase
57*9880d681SAndroid Build Coastguard Worker     } BaseType;
58*9880d681SAndroid Build Coastguard Worker 
59*9880d681SAndroid Build Coastguard Worker     union {
60*9880d681SAndroid Build Coastguard Worker       unsigned Reg;
61*9880d681SAndroid Build Coastguard Worker       int FI;
62*9880d681SAndroid Build Coastguard Worker     } Base;
63*9880d681SAndroid Build Coastguard Worker 
64*9880d681SAndroid Build Coastguard Worker     int Offset;
65*9880d681SAndroid Build Coastguard Worker 
66*9880d681SAndroid Build Coastguard Worker     // Innocuous defaults for our address.
Address__anonc93487c80111::Address67*9880d681SAndroid Build Coastguard Worker     Address()
68*9880d681SAndroid Build Coastguard Worker      : BaseType(RegBase), Offset(0) {
69*9880d681SAndroid Build Coastguard Worker        Base.Reg = 0;
70*9880d681SAndroid Build Coastguard Worker      }
71*9880d681SAndroid Build Coastguard Worker   } Address;
72*9880d681SAndroid Build Coastguard Worker 
73*9880d681SAndroid Build Coastguard Worker class ARMFastISel final : public FastISel {
74*9880d681SAndroid Build Coastguard Worker 
75*9880d681SAndroid Build Coastguard Worker   /// Subtarget - Keep a pointer to the ARMSubtarget around so that we can
76*9880d681SAndroid Build Coastguard Worker   /// make the right decision when generating code for different targets.
77*9880d681SAndroid Build Coastguard Worker   const ARMSubtarget *Subtarget;
78*9880d681SAndroid Build Coastguard Worker   Module &M;
79*9880d681SAndroid Build Coastguard Worker   const TargetMachine &TM;
80*9880d681SAndroid Build Coastguard Worker   const TargetInstrInfo &TII;
81*9880d681SAndroid Build Coastguard Worker   const TargetLowering &TLI;
82*9880d681SAndroid Build Coastguard Worker   ARMFunctionInfo *AFI;
83*9880d681SAndroid Build Coastguard Worker 
84*9880d681SAndroid Build Coastguard Worker   // Convenience variables to avoid some queries.
85*9880d681SAndroid Build Coastguard Worker   bool isThumb2;
86*9880d681SAndroid Build Coastguard Worker   LLVMContext *Context;
87*9880d681SAndroid Build Coastguard Worker 
88*9880d681SAndroid Build Coastguard Worker   public:
ARMFastISel(FunctionLoweringInfo & funcInfo,const TargetLibraryInfo * libInfo)89*9880d681SAndroid Build Coastguard Worker     explicit ARMFastISel(FunctionLoweringInfo &funcInfo,
90*9880d681SAndroid Build Coastguard Worker                          const TargetLibraryInfo *libInfo)
91*9880d681SAndroid Build Coastguard Worker         : FastISel(funcInfo, libInfo),
92*9880d681SAndroid Build Coastguard Worker           Subtarget(
93*9880d681SAndroid Build Coastguard Worker               &static_cast<const ARMSubtarget &>(funcInfo.MF->getSubtarget())),
94*9880d681SAndroid Build Coastguard Worker           M(const_cast<Module &>(*funcInfo.Fn->getParent())),
95*9880d681SAndroid Build Coastguard Worker           TM(funcInfo.MF->getTarget()), TII(*Subtarget->getInstrInfo()),
96*9880d681SAndroid Build Coastguard Worker           TLI(*Subtarget->getTargetLowering()) {
97*9880d681SAndroid Build Coastguard Worker       AFI = funcInfo.MF->getInfo<ARMFunctionInfo>();
98*9880d681SAndroid Build Coastguard Worker       isThumb2 = AFI->isThumbFunction();
99*9880d681SAndroid Build Coastguard Worker       Context = &funcInfo.Fn->getContext();
100*9880d681SAndroid Build Coastguard Worker     }
101*9880d681SAndroid Build Coastguard Worker 
102*9880d681SAndroid Build Coastguard Worker     // Code from FastISel.cpp.
103*9880d681SAndroid Build Coastguard Worker   private:
104*9880d681SAndroid Build Coastguard Worker     unsigned fastEmitInst_r(unsigned MachineInstOpcode,
105*9880d681SAndroid Build Coastguard Worker                             const TargetRegisterClass *RC,
106*9880d681SAndroid Build Coastguard Worker                             unsigned Op0, bool Op0IsKill);
107*9880d681SAndroid Build Coastguard Worker     unsigned fastEmitInst_rr(unsigned MachineInstOpcode,
108*9880d681SAndroid Build Coastguard Worker                              const TargetRegisterClass *RC,
109*9880d681SAndroid Build Coastguard Worker                              unsigned Op0, bool Op0IsKill,
110*9880d681SAndroid Build Coastguard Worker                              unsigned Op1, bool Op1IsKill);
111*9880d681SAndroid Build Coastguard Worker     unsigned fastEmitInst_ri(unsigned MachineInstOpcode,
112*9880d681SAndroid Build Coastguard Worker                              const TargetRegisterClass *RC,
113*9880d681SAndroid Build Coastguard Worker                              unsigned Op0, bool Op0IsKill,
114*9880d681SAndroid Build Coastguard Worker                              uint64_t Imm);
115*9880d681SAndroid Build Coastguard Worker     unsigned fastEmitInst_rri(unsigned MachineInstOpcode,
116*9880d681SAndroid Build Coastguard Worker                               const TargetRegisterClass *RC,
117*9880d681SAndroid Build Coastguard Worker                               unsigned Op0, bool Op0IsKill,
118*9880d681SAndroid Build Coastguard Worker                               unsigned Op1, bool Op1IsKill,
119*9880d681SAndroid Build Coastguard Worker                               uint64_t Imm);
120*9880d681SAndroid Build Coastguard Worker     unsigned fastEmitInst_i(unsigned MachineInstOpcode,
121*9880d681SAndroid Build Coastguard Worker                             const TargetRegisterClass *RC,
122*9880d681SAndroid Build Coastguard Worker                             uint64_t Imm);
123*9880d681SAndroid Build Coastguard Worker 
124*9880d681SAndroid Build Coastguard Worker     // Backend specific FastISel code.
125*9880d681SAndroid Build Coastguard Worker   private:
126*9880d681SAndroid Build Coastguard Worker     bool fastSelectInstruction(const Instruction *I) override;
127*9880d681SAndroid Build Coastguard Worker     unsigned fastMaterializeConstant(const Constant *C) override;
128*9880d681SAndroid Build Coastguard Worker     unsigned fastMaterializeAlloca(const AllocaInst *AI) override;
129*9880d681SAndroid Build Coastguard Worker     bool tryToFoldLoadIntoMI(MachineInstr *MI, unsigned OpNo,
130*9880d681SAndroid Build Coastguard Worker                              const LoadInst *LI) override;
131*9880d681SAndroid Build Coastguard Worker     bool fastLowerArguments() override;
132*9880d681SAndroid Build Coastguard Worker   private:
133*9880d681SAndroid Build Coastguard Worker   #include "ARMGenFastISel.inc"
134*9880d681SAndroid Build Coastguard Worker 
135*9880d681SAndroid Build Coastguard Worker     // Instruction selection routines.
136*9880d681SAndroid Build Coastguard Worker   private:
137*9880d681SAndroid Build Coastguard Worker     bool SelectLoad(const Instruction *I);
138*9880d681SAndroid Build Coastguard Worker     bool SelectStore(const Instruction *I);
139*9880d681SAndroid Build Coastguard Worker     bool SelectBranch(const Instruction *I);
140*9880d681SAndroid Build Coastguard Worker     bool SelectIndirectBr(const Instruction *I);
141*9880d681SAndroid Build Coastguard Worker     bool SelectCmp(const Instruction *I);
142*9880d681SAndroid Build Coastguard Worker     bool SelectFPExt(const Instruction *I);
143*9880d681SAndroid Build Coastguard Worker     bool SelectFPTrunc(const Instruction *I);
144*9880d681SAndroid Build Coastguard Worker     bool SelectBinaryIntOp(const Instruction *I, unsigned ISDOpcode);
145*9880d681SAndroid Build Coastguard Worker     bool SelectBinaryFPOp(const Instruction *I, unsigned ISDOpcode);
146*9880d681SAndroid Build Coastguard Worker     bool SelectIToFP(const Instruction *I, bool isSigned);
147*9880d681SAndroid Build Coastguard Worker     bool SelectFPToI(const Instruction *I, bool isSigned);
148*9880d681SAndroid Build Coastguard Worker     bool SelectDiv(const Instruction *I, bool isSigned);
149*9880d681SAndroid Build Coastguard Worker     bool SelectRem(const Instruction *I, bool isSigned);
150*9880d681SAndroid Build Coastguard Worker     bool SelectCall(const Instruction *I, const char *IntrMemName);
151*9880d681SAndroid Build Coastguard Worker     bool SelectIntrinsicCall(const IntrinsicInst &I);
152*9880d681SAndroid Build Coastguard Worker     bool SelectSelect(const Instruction *I);
153*9880d681SAndroid Build Coastguard Worker     bool SelectRet(const Instruction *I);
154*9880d681SAndroid Build Coastguard Worker     bool SelectTrunc(const Instruction *I);
155*9880d681SAndroid Build Coastguard Worker     bool SelectIntExt(const Instruction *I);
156*9880d681SAndroid Build Coastguard Worker     bool SelectShift(const Instruction *I, ARM_AM::ShiftOpc ShiftTy);
157*9880d681SAndroid Build Coastguard Worker 
158*9880d681SAndroid Build Coastguard Worker     // Utility routines.
159*9880d681SAndroid Build Coastguard Worker   private:
160*9880d681SAndroid Build Coastguard Worker     bool isPositionIndependent() const;
161*9880d681SAndroid Build Coastguard Worker     bool isTypeLegal(Type *Ty, MVT &VT);
162*9880d681SAndroid Build Coastguard Worker     bool isLoadTypeLegal(Type *Ty, MVT &VT);
163*9880d681SAndroid Build Coastguard Worker     bool ARMEmitCmp(const Value *Src1Value, const Value *Src2Value,
164*9880d681SAndroid Build Coastguard Worker                     bool isZExt);
165*9880d681SAndroid Build Coastguard Worker     bool ARMEmitLoad(MVT VT, unsigned &ResultReg, Address &Addr,
166*9880d681SAndroid Build Coastguard Worker                      unsigned Alignment = 0, bool isZExt = true,
167*9880d681SAndroid Build Coastguard Worker                      bool allocReg = true);
168*9880d681SAndroid Build Coastguard Worker     bool ARMEmitStore(MVT VT, unsigned SrcReg, Address &Addr,
169*9880d681SAndroid Build Coastguard Worker                       unsigned Alignment = 0);
170*9880d681SAndroid Build Coastguard Worker     bool ARMComputeAddress(const Value *Obj, Address &Addr);
171*9880d681SAndroid Build Coastguard Worker     void ARMSimplifyAddress(Address &Addr, MVT VT, bool useAM3);
172*9880d681SAndroid Build Coastguard Worker     bool ARMIsMemCpySmall(uint64_t Len);
173*9880d681SAndroid Build Coastguard Worker     bool ARMTryEmitSmallMemCpy(Address Dest, Address Src, uint64_t Len,
174*9880d681SAndroid Build Coastguard Worker                                unsigned Alignment);
175*9880d681SAndroid Build Coastguard Worker     unsigned ARMEmitIntExt(MVT SrcVT, unsigned SrcReg, MVT DestVT, bool isZExt);
176*9880d681SAndroid Build Coastguard Worker     unsigned ARMMaterializeFP(const ConstantFP *CFP, MVT VT);
177*9880d681SAndroid Build Coastguard Worker     unsigned ARMMaterializeInt(const Constant *C, MVT VT);
178*9880d681SAndroid Build Coastguard Worker     unsigned ARMMaterializeGV(const GlobalValue *GV, MVT VT);
179*9880d681SAndroid Build Coastguard Worker     unsigned ARMMoveToFPReg(MVT VT, unsigned SrcReg);
180*9880d681SAndroid Build Coastguard Worker     unsigned ARMMoveToIntReg(MVT VT, unsigned SrcReg);
181*9880d681SAndroid Build Coastguard Worker     unsigned ARMSelectCallOp(bool UseReg);
182*9880d681SAndroid Build Coastguard Worker     unsigned ARMLowerPICELF(const GlobalValue *GV, unsigned Align, MVT VT);
183*9880d681SAndroid Build Coastguard Worker 
getTargetLowering()184*9880d681SAndroid Build Coastguard Worker     const TargetLowering *getTargetLowering() { return &TLI; }
185*9880d681SAndroid Build Coastguard Worker 
186*9880d681SAndroid Build Coastguard Worker     // Call handling routines.
187*9880d681SAndroid Build Coastguard Worker   private:
188*9880d681SAndroid Build Coastguard Worker     CCAssignFn *CCAssignFnForCall(CallingConv::ID CC,
189*9880d681SAndroid Build Coastguard Worker                                   bool Return,
190*9880d681SAndroid Build Coastguard Worker                                   bool isVarArg);
191*9880d681SAndroid Build Coastguard Worker     bool ProcessCallArgs(SmallVectorImpl<Value*> &Args,
192*9880d681SAndroid Build Coastguard Worker                          SmallVectorImpl<unsigned> &ArgRegs,
193*9880d681SAndroid Build Coastguard Worker                          SmallVectorImpl<MVT> &ArgVTs,
194*9880d681SAndroid Build Coastguard Worker                          SmallVectorImpl<ISD::ArgFlagsTy> &ArgFlags,
195*9880d681SAndroid Build Coastguard Worker                          SmallVectorImpl<unsigned> &RegArgs,
196*9880d681SAndroid Build Coastguard Worker                          CallingConv::ID CC,
197*9880d681SAndroid Build Coastguard Worker                          unsigned &NumBytes,
198*9880d681SAndroid Build Coastguard Worker                          bool isVarArg);
199*9880d681SAndroid Build Coastguard Worker     unsigned getLibcallReg(const Twine &Name);
200*9880d681SAndroid Build Coastguard Worker     bool FinishCall(MVT RetVT, SmallVectorImpl<unsigned> &UsedRegs,
201*9880d681SAndroid Build Coastguard Worker                     const Instruction *I, CallingConv::ID CC,
202*9880d681SAndroid Build Coastguard Worker                     unsigned &NumBytes, bool isVarArg);
203*9880d681SAndroid Build Coastguard Worker     bool ARMEmitLibcall(const Instruction *I, RTLIB::Libcall Call);
204*9880d681SAndroid Build Coastguard Worker 
205*9880d681SAndroid Build Coastguard Worker     // OptionalDef handling routines.
206*9880d681SAndroid Build Coastguard Worker   private:
207*9880d681SAndroid Build Coastguard Worker     bool isARMNEONPred(const MachineInstr *MI);
208*9880d681SAndroid Build Coastguard Worker     bool DefinesOptionalPredicate(MachineInstr *MI, bool *CPSR);
209*9880d681SAndroid Build Coastguard Worker     const MachineInstrBuilder &AddOptionalDefs(const MachineInstrBuilder &MIB);
210*9880d681SAndroid Build Coastguard Worker     void AddLoadStoreOperands(MVT VT, Address &Addr,
211*9880d681SAndroid Build Coastguard Worker                               const MachineInstrBuilder &MIB,
212*9880d681SAndroid Build Coastguard Worker                               unsigned Flags, bool useAM3);
213*9880d681SAndroid Build Coastguard Worker };
214*9880d681SAndroid Build Coastguard Worker 
215*9880d681SAndroid Build Coastguard Worker } // end anonymous namespace
216*9880d681SAndroid Build Coastguard Worker 
217*9880d681SAndroid Build Coastguard Worker #include "ARMGenCallingConv.inc"
218*9880d681SAndroid Build Coastguard Worker 
219*9880d681SAndroid Build Coastguard Worker // DefinesOptionalPredicate - This is different from DefinesPredicate in that
220*9880d681SAndroid Build Coastguard Worker // we don't care about implicit defs here, just places we'll need to add a
221*9880d681SAndroid Build Coastguard Worker // default CCReg argument. Sets CPSR if we're setting CPSR instead of CCR.
DefinesOptionalPredicate(MachineInstr * MI,bool * CPSR)222*9880d681SAndroid Build Coastguard Worker bool ARMFastISel::DefinesOptionalPredicate(MachineInstr *MI, bool *CPSR) {
223*9880d681SAndroid Build Coastguard Worker   if (!MI->hasOptionalDef())
224*9880d681SAndroid Build Coastguard Worker     return false;
225*9880d681SAndroid Build Coastguard Worker 
226*9880d681SAndroid Build Coastguard Worker   // Look to see if our OptionalDef is defining CPSR or CCR.
227*9880d681SAndroid Build Coastguard Worker   for (unsigned i = 0, e = MI->getNumOperands(); i != e; ++i) {
228*9880d681SAndroid Build Coastguard Worker     const MachineOperand &MO = MI->getOperand(i);
229*9880d681SAndroid Build Coastguard Worker     if (!MO.isReg() || !MO.isDef()) continue;
230*9880d681SAndroid Build Coastguard Worker     if (MO.getReg() == ARM::CPSR)
231*9880d681SAndroid Build Coastguard Worker       *CPSR = true;
232*9880d681SAndroid Build Coastguard Worker   }
233*9880d681SAndroid Build Coastguard Worker   return true;
234*9880d681SAndroid Build Coastguard Worker }
235*9880d681SAndroid Build Coastguard Worker 
isARMNEONPred(const MachineInstr * MI)236*9880d681SAndroid Build Coastguard Worker bool ARMFastISel::isARMNEONPred(const MachineInstr *MI) {
237*9880d681SAndroid Build Coastguard Worker   const MCInstrDesc &MCID = MI->getDesc();
238*9880d681SAndroid Build Coastguard Worker 
239*9880d681SAndroid Build Coastguard Worker   // If we're a thumb2 or not NEON function we'll be handled via isPredicable.
240*9880d681SAndroid Build Coastguard Worker   if ((MCID.TSFlags & ARMII::DomainMask) != ARMII::DomainNEON ||
241*9880d681SAndroid Build Coastguard Worker        AFI->isThumb2Function())
242*9880d681SAndroid Build Coastguard Worker     return MI->isPredicable();
243*9880d681SAndroid Build Coastguard Worker 
244*9880d681SAndroid Build Coastguard Worker   for (unsigned i = 0, e = MCID.getNumOperands(); i != e; ++i)
245*9880d681SAndroid Build Coastguard Worker     if (MCID.OpInfo[i].isPredicate())
246*9880d681SAndroid Build Coastguard Worker       return true;
247*9880d681SAndroid Build Coastguard Worker 
248*9880d681SAndroid Build Coastguard Worker   return false;
249*9880d681SAndroid Build Coastguard Worker }
250*9880d681SAndroid Build Coastguard Worker 
251*9880d681SAndroid Build Coastguard Worker // If the machine is predicable go ahead and add the predicate operands, if
252*9880d681SAndroid Build Coastguard Worker // it needs default CC operands add those.
253*9880d681SAndroid Build Coastguard Worker // TODO: If we want to support thumb1 then we'll need to deal with optional
254*9880d681SAndroid Build Coastguard Worker // CPSR defs that need to be added before the remaining operands. See s_cc_out
255*9880d681SAndroid Build Coastguard Worker // for descriptions why.
256*9880d681SAndroid Build Coastguard Worker const MachineInstrBuilder &
AddOptionalDefs(const MachineInstrBuilder & MIB)257*9880d681SAndroid Build Coastguard Worker ARMFastISel::AddOptionalDefs(const MachineInstrBuilder &MIB) {
258*9880d681SAndroid Build Coastguard Worker   MachineInstr *MI = &*MIB;
259*9880d681SAndroid Build Coastguard Worker 
260*9880d681SAndroid Build Coastguard Worker   // Do we use a predicate? or...
261*9880d681SAndroid Build Coastguard Worker   // Are we NEON in ARM mode and have a predicate operand? If so, I know
262*9880d681SAndroid Build Coastguard Worker   // we're not predicable but add it anyways.
263*9880d681SAndroid Build Coastguard Worker   if (isARMNEONPred(MI))
264*9880d681SAndroid Build Coastguard Worker     AddDefaultPred(MIB);
265*9880d681SAndroid Build Coastguard Worker 
266*9880d681SAndroid Build Coastguard Worker   // Do we optionally set a predicate?  Preds is size > 0 iff the predicate
267*9880d681SAndroid Build Coastguard Worker   // defines CPSR. All other OptionalDefines in ARM are the CCR register.
268*9880d681SAndroid Build Coastguard Worker   bool CPSR = false;
269*9880d681SAndroid Build Coastguard Worker   if (DefinesOptionalPredicate(MI, &CPSR)) {
270*9880d681SAndroid Build Coastguard Worker     if (CPSR)
271*9880d681SAndroid Build Coastguard Worker       AddDefaultT1CC(MIB);
272*9880d681SAndroid Build Coastguard Worker     else
273*9880d681SAndroid Build Coastguard Worker       AddDefaultCC(MIB);
274*9880d681SAndroid Build Coastguard Worker   }
275*9880d681SAndroid Build Coastguard Worker   return MIB;
276*9880d681SAndroid Build Coastguard Worker }
277*9880d681SAndroid Build Coastguard Worker 
fastEmitInst_r(unsigned MachineInstOpcode,const TargetRegisterClass * RC,unsigned Op0,bool Op0IsKill)278*9880d681SAndroid Build Coastguard Worker unsigned ARMFastISel::fastEmitInst_r(unsigned MachineInstOpcode,
279*9880d681SAndroid Build Coastguard Worker                                      const TargetRegisterClass *RC,
280*9880d681SAndroid Build Coastguard Worker                                      unsigned Op0, bool Op0IsKill) {
281*9880d681SAndroid Build Coastguard Worker   unsigned ResultReg = createResultReg(RC);
282*9880d681SAndroid Build Coastguard Worker   const MCInstrDesc &II = TII.get(MachineInstOpcode);
283*9880d681SAndroid Build Coastguard Worker 
284*9880d681SAndroid Build Coastguard Worker   // Make sure the input operand is sufficiently constrained to be legal
285*9880d681SAndroid Build Coastguard Worker   // for this instruction.
286*9880d681SAndroid Build Coastguard Worker   Op0 = constrainOperandRegClass(II, Op0, 1);
287*9880d681SAndroid Build Coastguard Worker   if (II.getNumDefs() >= 1) {
288*9880d681SAndroid Build Coastguard Worker     AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DbgLoc, II,
289*9880d681SAndroid Build Coastguard Worker                             ResultReg).addReg(Op0, Op0IsKill * RegState::Kill));
290*9880d681SAndroid Build Coastguard Worker   } else {
291*9880d681SAndroid Build Coastguard Worker     AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DbgLoc, II)
292*9880d681SAndroid Build Coastguard Worker                    .addReg(Op0, Op0IsKill * RegState::Kill));
293*9880d681SAndroid Build Coastguard Worker     AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DbgLoc,
294*9880d681SAndroid Build Coastguard Worker                    TII.get(TargetOpcode::COPY), ResultReg)
295*9880d681SAndroid Build Coastguard Worker                    .addReg(II.ImplicitDefs[0]));
296*9880d681SAndroid Build Coastguard Worker   }
297*9880d681SAndroid Build Coastguard Worker   return ResultReg;
298*9880d681SAndroid Build Coastguard Worker }
299*9880d681SAndroid Build Coastguard Worker 
fastEmitInst_rr(unsigned MachineInstOpcode,const TargetRegisterClass * RC,unsigned Op0,bool Op0IsKill,unsigned Op1,bool Op1IsKill)300*9880d681SAndroid Build Coastguard Worker unsigned ARMFastISel::fastEmitInst_rr(unsigned MachineInstOpcode,
301*9880d681SAndroid Build Coastguard Worker                                       const TargetRegisterClass *RC,
302*9880d681SAndroid Build Coastguard Worker                                       unsigned Op0, bool Op0IsKill,
303*9880d681SAndroid Build Coastguard Worker                                       unsigned Op1, bool Op1IsKill) {
304*9880d681SAndroid Build Coastguard Worker   unsigned ResultReg = createResultReg(RC);
305*9880d681SAndroid Build Coastguard Worker   const MCInstrDesc &II = TII.get(MachineInstOpcode);
306*9880d681SAndroid Build Coastguard Worker 
307*9880d681SAndroid Build Coastguard Worker   // Make sure the input operands are sufficiently constrained to be legal
308*9880d681SAndroid Build Coastguard Worker   // for this instruction.
309*9880d681SAndroid Build Coastguard Worker   Op0 = constrainOperandRegClass(II, Op0, 1);
310*9880d681SAndroid Build Coastguard Worker   Op1 = constrainOperandRegClass(II, Op1, 2);
311*9880d681SAndroid Build Coastguard Worker 
312*9880d681SAndroid Build Coastguard Worker   if (II.getNumDefs() >= 1) {
313*9880d681SAndroid Build Coastguard Worker     AddOptionalDefs(
314*9880d681SAndroid Build Coastguard Worker         BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DbgLoc, II, ResultReg)
315*9880d681SAndroid Build Coastguard Worker             .addReg(Op0, Op0IsKill * RegState::Kill)
316*9880d681SAndroid Build Coastguard Worker             .addReg(Op1, Op1IsKill * RegState::Kill));
317*9880d681SAndroid Build Coastguard Worker   } else {
318*9880d681SAndroid Build Coastguard Worker     AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DbgLoc, II)
319*9880d681SAndroid Build Coastguard Worker                    .addReg(Op0, Op0IsKill * RegState::Kill)
320*9880d681SAndroid Build Coastguard Worker                    .addReg(Op1, Op1IsKill * RegState::Kill));
321*9880d681SAndroid Build Coastguard Worker     AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DbgLoc,
322*9880d681SAndroid Build Coastguard Worker                            TII.get(TargetOpcode::COPY), ResultReg)
323*9880d681SAndroid Build Coastguard Worker                    .addReg(II.ImplicitDefs[0]));
324*9880d681SAndroid Build Coastguard Worker   }
325*9880d681SAndroid Build Coastguard Worker   return ResultReg;
326*9880d681SAndroid Build Coastguard Worker }
327*9880d681SAndroid Build Coastguard Worker 
fastEmitInst_ri(unsigned MachineInstOpcode,const TargetRegisterClass * RC,unsigned Op0,bool Op0IsKill,uint64_t Imm)328*9880d681SAndroid Build Coastguard Worker unsigned ARMFastISel::fastEmitInst_ri(unsigned MachineInstOpcode,
329*9880d681SAndroid Build Coastguard Worker                                       const TargetRegisterClass *RC,
330*9880d681SAndroid Build Coastguard Worker                                       unsigned Op0, bool Op0IsKill,
331*9880d681SAndroid Build Coastguard Worker                                       uint64_t Imm) {
332*9880d681SAndroid Build Coastguard Worker   unsigned ResultReg = createResultReg(RC);
333*9880d681SAndroid Build Coastguard Worker   const MCInstrDesc &II = TII.get(MachineInstOpcode);
334*9880d681SAndroid Build Coastguard Worker 
335*9880d681SAndroid Build Coastguard Worker   // Make sure the input operand is sufficiently constrained to be legal
336*9880d681SAndroid Build Coastguard Worker   // for this instruction.
337*9880d681SAndroid Build Coastguard Worker   Op0 = constrainOperandRegClass(II, Op0, 1);
338*9880d681SAndroid Build Coastguard Worker   if (II.getNumDefs() >= 1) {
339*9880d681SAndroid Build Coastguard Worker     AddOptionalDefs(
340*9880d681SAndroid Build Coastguard Worker         BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DbgLoc, II, ResultReg)
341*9880d681SAndroid Build Coastguard Worker             .addReg(Op0, Op0IsKill * RegState::Kill)
342*9880d681SAndroid Build Coastguard Worker             .addImm(Imm));
343*9880d681SAndroid Build Coastguard Worker   } else {
344*9880d681SAndroid Build Coastguard Worker     AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DbgLoc, II)
345*9880d681SAndroid Build Coastguard Worker                    .addReg(Op0, Op0IsKill * RegState::Kill)
346*9880d681SAndroid Build Coastguard Worker                    .addImm(Imm));
347*9880d681SAndroid Build Coastguard Worker     AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DbgLoc,
348*9880d681SAndroid Build Coastguard Worker                            TII.get(TargetOpcode::COPY), ResultReg)
349*9880d681SAndroid Build Coastguard Worker                    .addReg(II.ImplicitDefs[0]));
350*9880d681SAndroid Build Coastguard Worker   }
351*9880d681SAndroid Build Coastguard Worker   return ResultReg;
352*9880d681SAndroid Build Coastguard Worker }
353*9880d681SAndroid Build Coastguard Worker 
fastEmitInst_rri(unsigned MachineInstOpcode,const TargetRegisterClass * RC,unsigned Op0,bool Op0IsKill,unsigned Op1,bool Op1IsKill,uint64_t Imm)354*9880d681SAndroid Build Coastguard Worker unsigned ARMFastISel::fastEmitInst_rri(unsigned MachineInstOpcode,
355*9880d681SAndroid Build Coastguard Worker                                        const TargetRegisterClass *RC,
356*9880d681SAndroid Build Coastguard Worker                                        unsigned Op0, bool Op0IsKill,
357*9880d681SAndroid Build Coastguard Worker                                        unsigned Op1, bool Op1IsKill,
358*9880d681SAndroid Build Coastguard Worker                                        uint64_t Imm) {
359*9880d681SAndroid Build Coastguard Worker   unsigned ResultReg = createResultReg(RC);
360*9880d681SAndroid Build Coastguard Worker   const MCInstrDesc &II = TII.get(MachineInstOpcode);
361*9880d681SAndroid Build Coastguard Worker 
362*9880d681SAndroid Build Coastguard Worker   // Make sure the input operands are sufficiently constrained to be legal
363*9880d681SAndroid Build Coastguard Worker   // for this instruction.
364*9880d681SAndroid Build Coastguard Worker   Op0 = constrainOperandRegClass(II, Op0, 1);
365*9880d681SAndroid Build Coastguard Worker   Op1 = constrainOperandRegClass(II, Op1, 2);
366*9880d681SAndroid Build Coastguard Worker   if (II.getNumDefs() >= 1) {
367*9880d681SAndroid Build Coastguard Worker     AddOptionalDefs(
368*9880d681SAndroid Build Coastguard Worker         BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DbgLoc, II, ResultReg)
369*9880d681SAndroid Build Coastguard Worker             .addReg(Op0, Op0IsKill * RegState::Kill)
370*9880d681SAndroid Build Coastguard Worker             .addReg(Op1, Op1IsKill * RegState::Kill)
371*9880d681SAndroid Build Coastguard Worker             .addImm(Imm));
372*9880d681SAndroid Build Coastguard Worker   } else {
373*9880d681SAndroid Build Coastguard Worker     AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DbgLoc, II)
374*9880d681SAndroid Build Coastguard Worker                    .addReg(Op0, Op0IsKill * RegState::Kill)
375*9880d681SAndroid Build Coastguard Worker                    .addReg(Op1, Op1IsKill * RegState::Kill)
376*9880d681SAndroid Build Coastguard Worker                    .addImm(Imm));
377*9880d681SAndroid Build Coastguard Worker     AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DbgLoc,
378*9880d681SAndroid Build Coastguard Worker                            TII.get(TargetOpcode::COPY), ResultReg)
379*9880d681SAndroid Build Coastguard Worker                    .addReg(II.ImplicitDefs[0]));
380*9880d681SAndroid Build Coastguard Worker   }
381*9880d681SAndroid Build Coastguard Worker   return ResultReg;
382*9880d681SAndroid Build Coastguard Worker }
383*9880d681SAndroid Build Coastguard Worker 
fastEmitInst_i(unsigned MachineInstOpcode,const TargetRegisterClass * RC,uint64_t Imm)384*9880d681SAndroid Build Coastguard Worker unsigned ARMFastISel::fastEmitInst_i(unsigned MachineInstOpcode,
385*9880d681SAndroid Build Coastguard Worker                                      const TargetRegisterClass *RC,
386*9880d681SAndroid Build Coastguard Worker                                      uint64_t Imm) {
387*9880d681SAndroid Build Coastguard Worker   unsigned ResultReg = createResultReg(RC);
388*9880d681SAndroid Build Coastguard Worker   const MCInstrDesc &II = TII.get(MachineInstOpcode);
389*9880d681SAndroid Build Coastguard Worker 
390*9880d681SAndroid Build Coastguard Worker   if (II.getNumDefs() >= 1) {
391*9880d681SAndroid Build Coastguard Worker     AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DbgLoc, II,
392*9880d681SAndroid Build Coastguard Worker                             ResultReg).addImm(Imm));
393*9880d681SAndroid Build Coastguard Worker   } else {
394*9880d681SAndroid Build Coastguard Worker     AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DbgLoc, II)
395*9880d681SAndroid Build Coastguard Worker                    .addImm(Imm));
396*9880d681SAndroid Build Coastguard Worker     AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DbgLoc,
397*9880d681SAndroid Build Coastguard Worker                            TII.get(TargetOpcode::COPY), ResultReg)
398*9880d681SAndroid Build Coastguard Worker                    .addReg(II.ImplicitDefs[0]));
399*9880d681SAndroid Build Coastguard Worker   }
400*9880d681SAndroid Build Coastguard Worker   return ResultReg;
401*9880d681SAndroid Build Coastguard Worker }
402*9880d681SAndroid Build Coastguard Worker 
403*9880d681SAndroid Build Coastguard Worker // TODO: Don't worry about 64-bit now, but when this is fixed remove the
404*9880d681SAndroid Build Coastguard Worker // checks from the various callers.
ARMMoveToFPReg(MVT VT,unsigned SrcReg)405*9880d681SAndroid Build Coastguard Worker unsigned ARMFastISel::ARMMoveToFPReg(MVT VT, unsigned SrcReg) {
406*9880d681SAndroid Build Coastguard Worker   if (VT == MVT::f64) return 0;
407*9880d681SAndroid Build Coastguard Worker 
408*9880d681SAndroid Build Coastguard Worker   unsigned MoveReg = createResultReg(TLI.getRegClassFor(VT));
409*9880d681SAndroid Build Coastguard Worker   AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DbgLoc,
410*9880d681SAndroid Build Coastguard Worker                           TII.get(ARM::VMOVSR), MoveReg)
411*9880d681SAndroid Build Coastguard Worker                   .addReg(SrcReg));
412*9880d681SAndroid Build Coastguard Worker   return MoveReg;
413*9880d681SAndroid Build Coastguard Worker }
414*9880d681SAndroid Build Coastguard Worker 
ARMMoveToIntReg(MVT VT,unsigned SrcReg)415*9880d681SAndroid Build Coastguard Worker unsigned ARMFastISel::ARMMoveToIntReg(MVT VT, unsigned SrcReg) {
416*9880d681SAndroid Build Coastguard Worker   if (VT == MVT::i64) return 0;
417*9880d681SAndroid Build Coastguard Worker 
418*9880d681SAndroid Build Coastguard Worker   unsigned MoveReg = createResultReg(TLI.getRegClassFor(VT));
419*9880d681SAndroid Build Coastguard Worker   AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DbgLoc,
420*9880d681SAndroid Build Coastguard Worker                           TII.get(ARM::VMOVRS), MoveReg)
421*9880d681SAndroid Build Coastguard Worker                   .addReg(SrcReg));
422*9880d681SAndroid Build Coastguard Worker   return MoveReg;
423*9880d681SAndroid Build Coastguard Worker }
424*9880d681SAndroid Build Coastguard Worker 
425*9880d681SAndroid Build Coastguard Worker // For double width floating point we need to materialize two constants
426*9880d681SAndroid Build Coastguard Worker // (the high and the low) into integer registers then use a move to get
427*9880d681SAndroid Build Coastguard Worker // the combined constant into an FP reg.
ARMMaterializeFP(const ConstantFP * CFP,MVT VT)428*9880d681SAndroid Build Coastguard Worker unsigned ARMFastISel::ARMMaterializeFP(const ConstantFP *CFP, MVT VT) {
429*9880d681SAndroid Build Coastguard Worker   const APFloat Val = CFP->getValueAPF();
430*9880d681SAndroid Build Coastguard Worker   bool is64bit = VT == MVT::f64;
431*9880d681SAndroid Build Coastguard Worker 
432*9880d681SAndroid Build Coastguard Worker   // This checks to see if we can use VFP3 instructions to materialize
433*9880d681SAndroid Build Coastguard Worker   // a constant, otherwise we have to go through the constant pool.
434*9880d681SAndroid Build Coastguard Worker   if (TLI.isFPImmLegal(Val, VT)) {
435*9880d681SAndroid Build Coastguard Worker     int Imm;
436*9880d681SAndroid Build Coastguard Worker     unsigned Opc;
437*9880d681SAndroid Build Coastguard Worker     if (is64bit) {
438*9880d681SAndroid Build Coastguard Worker       Imm = ARM_AM::getFP64Imm(Val);
439*9880d681SAndroid Build Coastguard Worker       Opc = ARM::FCONSTD;
440*9880d681SAndroid Build Coastguard Worker     } else {
441*9880d681SAndroid Build Coastguard Worker       Imm = ARM_AM::getFP32Imm(Val);
442*9880d681SAndroid Build Coastguard Worker       Opc = ARM::FCONSTS;
443*9880d681SAndroid Build Coastguard Worker     }
444*9880d681SAndroid Build Coastguard Worker     unsigned DestReg = createResultReg(TLI.getRegClassFor(VT));
445*9880d681SAndroid Build Coastguard Worker     AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DbgLoc,
446*9880d681SAndroid Build Coastguard Worker                             TII.get(Opc), DestReg).addImm(Imm));
447*9880d681SAndroid Build Coastguard Worker     return DestReg;
448*9880d681SAndroid Build Coastguard Worker   }
449*9880d681SAndroid Build Coastguard Worker 
450*9880d681SAndroid Build Coastguard Worker   // Require VFP2 for loading fp constants.
451*9880d681SAndroid Build Coastguard Worker   if (!Subtarget->hasVFP2()) return false;
452*9880d681SAndroid Build Coastguard Worker 
453*9880d681SAndroid Build Coastguard Worker   // MachineConstantPool wants an explicit alignment.
454*9880d681SAndroid Build Coastguard Worker   unsigned Align = DL.getPrefTypeAlignment(CFP->getType());
455*9880d681SAndroid Build Coastguard Worker   if (Align == 0) {
456*9880d681SAndroid Build Coastguard Worker     // TODO: Figure out if this is correct.
457*9880d681SAndroid Build Coastguard Worker     Align = DL.getTypeAllocSize(CFP->getType());
458*9880d681SAndroid Build Coastguard Worker   }
459*9880d681SAndroid Build Coastguard Worker   unsigned Idx = MCP.getConstantPoolIndex(cast<Constant>(CFP), Align);
460*9880d681SAndroid Build Coastguard Worker   unsigned DestReg = createResultReg(TLI.getRegClassFor(VT));
461*9880d681SAndroid Build Coastguard Worker   unsigned Opc = is64bit ? ARM::VLDRD : ARM::VLDRS;
462*9880d681SAndroid Build Coastguard Worker 
463*9880d681SAndroid Build Coastguard Worker   // The extra reg is for addrmode5.
464*9880d681SAndroid Build Coastguard Worker   AddOptionalDefs(
465*9880d681SAndroid Build Coastguard Worker       BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DbgLoc, TII.get(Opc), DestReg)
466*9880d681SAndroid Build Coastguard Worker           .addConstantPoolIndex(Idx)
467*9880d681SAndroid Build Coastguard Worker           .addReg(0));
468*9880d681SAndroid Build Coastguard Worker   return DestReg;
469*9880d681SAndroid Build Coastguard Worker }
470*9880d681SAndroid Build Coastguard Worker 
ARMMaterializeInt(const Constant * C,MVT VT)471*9880d681SAndroid Build Coastguard Worker unsigned ARMFastISel::ARMMaterializeInt(const Constant *C, MVT VT) {
472*9880d681SAndroid Build Coastguard Worker 
473*9880d681SAndroid Build Coastguard Worker   if (VT != MVT::i32 && VT != MVT::i16 && VT != MVT::i8 && VT != MVT::i1)
474*9880d681SAndroid Build Coastguard Worker     return 0;
475*9880d681SAndroid Build Coastguard Worker 
476*9880d681SAndroid Build Coastguard Worker   // If we can do this in a single instruction without a constant pool entry
477*9880d681SAndroid Build Coastguard Worker   // do so now.
478*9880d681SAndroid Build Coastguard Worker   const ConstantInt *CI = cast<ConstantInt>(C);
479*9880d681SAndroid Build Coastguard Worker   if (Subtarget->hasV6T2Ops() && isUInt<16>(CI->getZExtValue())) {
480*9880d681SAndroid Build Coastguard Worker     unsigned Opc = isThumb2 ? ARM::t2MOVi16 : ARM::MOVi16;
481*9880d681SAndroid Build Coastguard Worker     const TargetRegisterClass *RC = isThumb2 ? &ARM::rGPRRegClass :
482*9880d681SAndroid Build Coastguard Worker       &ARM::GPRRegClass;
483*9880d681SAndroid Build Coastguard Worker     unsigned ImmReg = createResultReg(RC);
484*9880d681SAndroid Build Coastguard Worker     AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DbgLoc,
485*9880d681SAndroid Build Coastguard Worker                             TII.get(Opc), ImmReg)
486*9880d681SAndroid Build Coastguard Worker                     .addImm(CI->getZExtValue()));
487*9880d681SAndroid Build Coastguard Worker     return ImmReg;
488*9880d681SAndroid Build Coastguard Worker   }
489*9880d681SAndroid Build Coastguard Worker 
490*9880d681SAndroid Build Coastguard Worker   // Use MVN to emit negative constants.
491*9880d681SAndroid Build Coastguard Worker   if (VT == MVT::i32 && Subtarget->hasV6T2Ops() && CI->isNegative()) {
492*9880d681SAndroid Build Coastguard Worker     unsigned Imm = (unsigned)~(CI->getSExtValue());
493*9880d681SAndroid Build Coastguard Worker     bool UseImm = isThumb2 ? (ARM_AM::getT2SOImmVal(Imm) != -1) :
494*9880d681SAndroid Build Coastguard Worker       (ARM_AM::getSOImmVal(Imm) != -1);
495*9880d681SAndroid Build Coastguard Worker     if (UseImm) {
496*9880d681SAndroid Build Coastguard Worker       unsigned Opc = isThumb2 ? ARM::t2MVNi : ARM::MVNi;
497*9880d681SAndroid Build Coastguard Worker       const TargetRegisterClass *RC = isThumb2 ? &ARM::rGPRRegClass :
498*9880d681SAndroid Build Coastguard Worker                                                  &ARM::GPRRegClass;
499*9880d681SAndroid Build Coastguard Worker       unsigned ImmReg = createResultReg(RC);
500*9880d681SAndroid Build Coastguard Worker       AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DbgLoc,
501*9880d681SAndroid Build Coastguard Worker                               TII.get(Opc), ImmReg)
502*9880d681SAndroid Build Coastguard Worker                       .addImm(Imm));
503*9880d681SAndroid Build Coastguard Worker       return ImmReg;
504*9880d681SAndroid Build Coastguard Worker     }
505*9880d681SAndroid Build Coastguard Worker   }
506*9880d681SAndroid Build Coastguard Worker 
507*9880d681SAndroid Build Coastguard Worker   unsigned ResultReg = 0;
508*9880d681SAndroid Build Coastguard Worker   if (Subtarget->useMovt(*FuncInfo.MF))
509*9880d681SAndroid Build Coastguard Worker     ResultReg = fastEmit_i(VT, VT, ISD::Constant, CI->getZExtValue());
510*9880d681SAndroid Build Coastguard Worker 
511*9880d681SAndroid Build Coastguard Worker   if (ResultReg)
512*9880d681SAndroid Build Coastguard Worker     return ResultReg;
513*9880d681SAndroid Build Coastguard Worker 
514*9880d681SAndroid Build Coastguard Worker   // Load from constant pool.  For now 32-bit only.
515*9880d681SAndroid Build Coastguard Worker   if (VT != MVT::i32)
516*9880d681SAndroid Build Coastguard Worker     return 0;
517*9880d681SAndroid Build Coastguard Worker 
518*9880d681SAndroid Build Coastguard Worker   // MachineConstantPool wants an explicit alignment.
519*9880d681SAndroid Build Coastguard Worker   unsigned Align = DL.getPrefTypeAlignment(C->getType());
520*9880d681SAndroid Build Coastguard Worker   if (Align == 0) {
521*9880d681SAndroid Build Coastguard Worker     // TODO: Figure out if this is correct.
522*9880d681SAndroid Build Coastguard Worker     Align = DL.getTypeAllocSize(C->getType());
523*9880d681SAndroid Build Coastguard Worker   }
524*9880d681SAndroid Build Coastguard Worker   unsigned Idx = MCP.getConstantPoolIndex(C, Align);
525*9880d681SAndroid Build Coastguard Worker   ResultReg = createResultReg(TLI.getRegClassFor(VT));
526*9880d681SAndroid Build Coastguard Worker   if (isThumb2)
527*9880d681SAndroid Build Coastguard Worker     AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DbgLoc,
528*9880d681SAndroid Build Coastguard Worker                             TII.get(ARM::t2LDRpci), ResultReg)
529*9880d681SAndroid Build Coastguard Worker                       .addConstantPoolIndex(Idx));
530*9880d681SAndroid Build Coastguard Worker   else {
531*9880d681SAndroid Build Coastguard Worker     // The extra immediate is for addrmode2.
532*9880d681SAndroid Build Coastguard Worker     ResultReg = constrainOperandRegClass(TII.get(ARM::LDRcp), ResultReg, 0);
533*9880d681SAndroid Build Coastguard Worker     AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DbgLoc,
534*9880d681SAndroid Build Coastguard Worker                             TII.get(ARM::LDRcp), ResultReg)
535*9880d681SAndroid Build Coastguard Worker                       .addConstantPoolIndex(Idx)
536*9880d681SAndroid Build Coastguard Worker                       .addImm(0));
537*9880d681SAndroid Build Coastguard Worker   }
538*9880d681SAndroid Build Coastguard Worker   return ResultReg;
539*9880d681SAndroid Build Coastguard Worker }
540*9880d681SAndroid Build Coastguard Worker 
isPositionIndependent() const541*9880d681SAndroid Build Coastguard Worker bool ARMFastISel::isPositionIndependent() const {
542*9880d681SAndroid Build Coastguard Worker   return TLI.isPositionIndependent();
543*9880d681SAndroid Build Coastguard Worker }
544*9880d681SAndroid Build Coastguard Worker 
ARMMaterializeGV(const GlobalValue * GV,MVT VT)545*9880d681SAndroid Build Coastguard Worker unsigned ARMFastISel::ARMMaterializeGV(const GlobalValue *GV, MVT VT) {
546*9880d681SAndroid Build Coastguard Worker   // For now 32-bit only.
547*9880d681SAndroid Build Coastguard Worker   if (VT != MVT::i32 || GV->isThreadLocal()) return 0;
548*9880d681SAndroid Build Coastguard Worker 
549*9880d681SAndroid Build Coastguard Worker   bool IsIndirect = Subtarget->isGVIndirectSymbol(GV);
550*9880d681SAndroid Build Coastguard Worker   const TargetRegisterClass *RC = isThumb2 ? &ARM::rGPRRegClass
551*9880d681SAndroid Build Coastguard Worker                                            : &ARM::GPRRegClass;
552*9880d681SAndroid Build Coastguard Worker   unsigned DestReg = createResultReg(RC);
553*9880d681SAndroid Build Coastguard Worker 
554*9880d681SAndroid Build Coastguard Worker   // FastISel TLS support on non-MachO is broken, punt to SelectionDAG.
555*9880d681SAndroid Build Coastguard Worker   const GlobalVariable *GVar = dyn_cast<GlobalVariable>(GV);
556*9880d681SAndroid Build Coastguard Worker   bool IsThreadLocal = GVar && GVar->isThreadLocal();
557*9880d681SAndroid Build Coastguard Worker   if (!Subtarget->isTargetMachO() && IsThreadLocal) return 0;
558*9880d681SAndroid Build Coastguard Worker 
559*9880d681SAndroid Build Coastguard Worker   bool IsPositionIndependent = isPositionIndependent();
560*9880d681SAndroid Build Coastguard Worker   // Use movw+movt when possible, it avoids constant pool entries.
561*9880d681SAndroid Build Coastguard Worker   // Non-darwin targets only support static movt relocations in FastISel.
562*9880d681SAndroid Build Coastguard Worker   if (Subtarget->useMovt(*FuncInfo.MF) &&
563*9880d681SAndroid Build Coastguard Worker       (Subtarget->isTargetMachO() || !IsPositionIndependent)) {
564*9880d681SAndroid Build Coastguard Worker     unsigned Opc;
565*9880d681SAndroid Build Coastguard Worker     unsigned char TF = 0;
566*9880d681SAndroid Build Coastguard Worker     if (Subtarget->isTargetMachO())
567*9880d681SAndroid Build Coastguard Worker       TF = ARMII::MO_NONLAZY;
568*9880d681SAndroid Build Coastguard Worker 
569*9880d681SAndroid Build Coastguard Worker     if (IsPositionIndependent)
570*9880d681SAndroid Build Coastguard Worker       Opc = isThumb2 ? ARM::t2MOV_ga_pcrel : ARM::MOV_ga_pcrel;
571*9880d681SAndroid Build Coastguard Worker     else
572*9880d681SAndroid Build Coastguard Worker       Opc = isThumb2 ? ARM::t2MOVi32imm : ARM::MOVi32imm;
573*9880d681SAndroid Build Coastguard Worker     AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DbgLoc,
574*9880d681SAndroid Build Coastguard Worker                             TII.get(Opc), DestReg).addGlobalAddress(GV, 0, TF));
575*9880d681SAndroid Build Coastguard Worker   } else {
576*9880d681SAndroid Build Coastguard Worker     // MachineConstantPool wants an explicit alignment.
577*9880d681SAndroid Build Coastguard Worker     unsigned Align = DL.getPrefTypeAlignment(GV->getType());
578*9880d681SAndroid Build Coastguard Worker     if (Align == 0) {
579*9880d681SAndroid Build Coastguard Worker       // TODO: Figure out if this is correct.
580*9880d681SAndroid Build Coastguard Worker       Align = DL.getTypeAllocSize(GV->getType());
581*9880d681SAndroid Build Coastguard Worker     }
582*9880d681SAndroid Build Coastguard Worker 
583*9880d681SAndroid Build Coastguard Worker     if (Subtarget->isTargetELF() && IsPositionIndependent)
584*9880d681SAndroid Build Coastguard Worker       return ARMLowerPICELF(GV, Align, VT);
585*9880d681SAndroid Build Coastguard Worker 
586*9880d681SAndroid Build Coastguard Worker     // Grab index.
587*9880d681SAndroid Build Coastguard Worker     unsigned PCAdj = IsPositionIndependent ? (Subtarget->isThumb() ? 4 : 8) : 0;
588*9880d681SAndroid Build Coastguard Worker     unsigned Id = AFI->createPICLabelUId();
589*9880d681SAndroid Build Coastguard Worker     ARMConstantPoolValue *CPV = ARMConstantPoolConstant::Create(GV, Id,
590*9880d681SAndroid Build Coastguard Worker                                                                 ARMCP::CPValue,
591*9880d681SAndroid Build Coastguard Worker                                                                 PCAdj);
592*9880d681SAndroid Build Coastguard Worker     unsigned Idx = MCP.getConstantPoolIndex(CPV, Align);
593*9880d681SAndroid Build Coastguard Worker 
594*9880d681SAndroid Build Coastguard Worker     // Load value.
595*9880d681SAndroid Build Coastguard Worker     MachineInstrBuilder MIB;
596*9880d681SAndroid Build Coastguard Worker     if (isThumb2) {
597*9880d681SAndroid Build Coastguard Worker       unsigned Opc = IsPositionIndependent ? ARM::t2LDRpci_pic : ARM::t2LDRpci;
598*9880d681SAndroid Build Coastguard Worker       MIB = BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DbgLoc, TII.get(Opc),
599*9880d681SAndroid Build Coastguard Worker                     DestReg).addConstantPoolIndex(Idx);
600*9880d681SAndroid Build Coastguard Worker       if (IsPositionIndependent)
601*9880d681SAndroid Build Coastguard Worker         MIB.addImm(Id);
602*9880d681SAndroid Build Coastguard Worker       AddOptionalDefs(MIB);
603*9880d681SAndroid Build Coastguard Worker     } else {
604*9880d681SAndroid Build Coastguard Worker       // The extra immediate is for addrmode2.
605*9880d681SAndroid Build Coastguard Worker       DestReg = constrainOperandRegClass(TII.get(ARM::LDRcp), DestReg, 0);
606*9880d681SAndroid Build Coastguard Worker       MIB = BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DbgLoc,
607*9880d681SAndroid Build Coastguard Worker                     TII.get(ARM::LDRcp), DestReg)
608*9880d681SAndroid Build Coastguard Worker                 .addConstantPoolIndex(Idx)
609*9880d681SAndroid Build Coastguard Worker                 .addImm(0);
610*9880d681SAndroid Build Coastguard Worker       AddOptionalDefs(MIB);
611*9880d681SAndroid Build Coastguard Worker 
612*9880d681SAndroid Build Coastguard Worker       if (IsPositionIndependent) {
613*9880d681SAndroid Build Coastguard Worker         unsigned Opc = IsIndirect ? ARM::PICLDR : ARM::PICADD;
614*9880d681SAndroid Build Coastguard Worker         unsigned NewDestReg = createResultReg(TLI.getRegClassFor(VT));
615*9880d681SAndroid Build Coastguard Worker 
616*9880d681SAndroid Build Coastguard Worker         MachineInstrBuilder MIB = BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt,
617*9880d681SAndroid Build Coastguard Worker                                           DbgLoc, TII.get(Opc), NewDestReg)
618*9880d681SAndroid Build Coastguard Worker                                   .addReg(DestReg)
619*9880d681SAndroid Build Coastguard Worker                                   .addImm(Id);
620*9880d681SAndroid Build Coastguard Worker         AddOptionalDefs(MIB);
621*9880d681SAndroid Build Coastguard Worker         return NewDestReg;
622*9880d681SAndroid Build Coastguard Worker       }
623*9880d681SAndroid Build Coastguard Worker     }
624*9880d681SAndroid Build Coastguard Worker   }
625*9880d681SAndroid Build Coastguard Worker 
626*9880d681SAndroid Build Coastguard Worker   if (IsIndirect) {
627*9880d681SAndroid Build Coastguard Worker     MachineInstrBuilder MIB;
628*9880d681SAndroid Build Coastguard Worker     unsigned NewDestReg = createResultReg(TLI.getRegClassFor(VT));
629*9880d681SAndroid Build Coastguard Worker     if (isThumb2)
630*9880d681SAndroid Build Coastguard Worker       MIB = BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DbgLoc,
631*9880d681SAndroid Build Coastguard Worker                     TII.get(ARM::t2LDRi12), NewDestReg)
632*9880d681SAndroid Build Coastguard Worker             .addReg(DestReg)
633*9880d681SAndroid Build Coastguard Worker             .addImm(0);
634*9880d681SAndroid Build Coastguard Worker     else
635*9880d681SAndroid Build Coastguard Worker       MIB = BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DbgLoc,
636*9880d681SAndroid Build Coastguard Worker                     TII.get(ARM::LDRi12), NewDestReg)
637*9880d681SAndroid Build Coastguard Worker                 .addReg(DestReg)
638*9880d681SAndroid Build Coastguard Worker                 .addImm(0);
639*9880d681SAndroid Build Coastguard Worker     DestReg = NewDestReg;
640*9880d681SAndroid Build Coastguard Worker     AddOptionalDefs(MIB);
641*9880d681SAndroid Build Coastguard Worker   }
642*9880d681SAndroid Build Coastguard Worker 
643*9880d681SAndroid Build Coastguard Worker   return DestReg;
644*9880d681SAndroid Build Coastguard Worker }
645*9880d681SAndroid Build Coastguard Worker 
fastMaterializeConstant(const Constant * C)646*9880d681SAndroid Build Coastguard Worker unsigned ARMFastISel::fastMaterializeConstant(const Constant *C) {
647*9880d681SAndroid Build Coastguard Worker   EVT CEVT = TLI.getValueType(DL, C->getType(), true);
648*9880d681SAndroid Build Coastguard Worker 
649*9880d681SAndroid Build Coastguard Worker   // Only handle simple types.
650*9880d681SAndroid Build Coastguard Worker   if (!CEVT.isSimple()) return 0;
651*9880d681SAndroid Build Coastguard Worker   MVT VT = CEVT.getSimpleVT();
652*9880d681SAndroid Build Coastguard Worker 
653*9880d681SAndroid Build Coastguard Worker   if (const ConstantFP *CFP = dyn_cast<ConstantFP>(C))
654*9880d681SAndroid Build Coastguard Worker     return ARMMaterializeFP(CFP, VT);
655*9880d681SAndroid Build Coastguard Worker   else if (const GlobalValue *GV = dyn_cast<GlobalValue>(C))
656*9880d681SAndroid Build Coastguard Worker     return ARMMaterializeGV(GV, VT);
657*9880d681SAndroid Build Coastguard Worker   else if (isa<ConstantInt>(C))
658*9880d681SAndroid Build Coastguard Worker     return ARMMaterializeInt(C, VT);
659*9880d681SAndroid Build Coastguard Worker 
660*9880d681SAndroid Build Coastguard Worker   return 0;
661*9880d681SAndroid Build Coastguard Worker }
662*9880d681SAndroid Build Coastguard Worker 
663*9880d681SAndroid Build Coastguard Worker // TODO: unsigned ARMFastISel::TargetMaterializeFloatZero(const ConstantFP *CF);
664*9880d681SAndroid Build Coastguard Worker 
fastMaterializeAlloca(const AllocaInst * AI)665*9880d681SAndroid Build Coastguard Worker unsigned ARMFastISel::fastMaterializeAlloca(const AllocaInst *AI) {
666*9880d681SAndroid Build Coastguard Worker   // Don't handle dynamic allocas.
667*9880d681SAndroid Build Coastguard Worker   if (!FuncInfo.StaticAllocaMap.count(AI)) return 0;
668*9880d681SAndroid Build Coastguard Worker 
669*9880d681SAndroid Build Coastguard Worker   MVT VT;
670*9880d681SAndroid Build Coastguard Worker   if (!isLoadTypeLegal(AI->getType(), VT)) return 0;
671*9880d681SAndroid Build Coastguard Worker 
672*9880d681SAndroid Build Coastguard Worker   DenseMap<const AllocaInst*, int>::iterator SI =
673*9880d681SAndroid Build Coastguard Worker     FuncInfo.StaticAllocaMap.find(AI);
674*9880d681SAndroid Build Coastguard Worker 
675*9880d681SAndroid Build Coastguard Worker   // This will get lowered later into the correct offsets and registers
676*9880d681SAndroid Build Coastguard Worker   // via rewriteXFrameIndex.
677*9880d681SAndroid Build Coastguard Worker   if (SI != FuncInfo.StaticAllocaMap.end()) {
678*9880d681SAndroid Build Coastguard Worker     unsigned Opc = isThumb2 ? ARM::t2ADDri : ARM::ADDri;
679*9880d681SAndroid Build Coastguard Worker     const TargetRegisterClass* RC = TLI.getRegClassFor(VT);
680*9880d681SAndroid Build Coastguard Worker     unsigned ResultReg = createResultReg(RC);
681*9880d681SAndroid Build Coastguard Worker     ResultReg = constrainOperandRegClass(TII.get(Opc), ResultReg, 0);
682*9880d681SAndroid Build Coastguard Worker 
683*9880d681SAndroid Build Coastguard Worker     AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DbgLoc,
684*9880d681SAndroid Build Coastguard Worker                             TII.get(Opc), ResultReg)
685*9880d681SAndroid Build Coastguard Worker                             .addFrameIndex(SI->second)
686*9880d681SAndroid Build Coastguard Worker                             .addImm(0));
687*9880d681SAndroid Build Coastguard Worker     return ResultReg;
688*9880d681SAndroid Build Coastguard Worker   }
689*9880d681SAndroid Build Coastguard Worker 
690*9880d681SAndroid Build Coastguard Worker   return 0;
691*9880d681SAndroid Build Coastguard Worker }
692*9880d681SAndroid Build Coastguard Worker 
isTypeLegal(Type * Ty,MVT & VT)693*9880d681SAndroid Build Coastguard Worker bool ARMFastISel::isTypeLegal(Type *Ty, MVT &VT) {
694*9880d681SAndroid Build Coastguard Worker   EVT evt = TLI.getValueType(DL, Ty, true);
695*9880d681SAndroid Build Coastguard Worker 
696*9880d681SAndroid Build Coastguard Worker   // Only handle simple types.
697*9880d681SAndroid Build Coastguard Worker   if (evt == MVT::Other || !evt.isSimple()) return false;
698*9880d681SAndroid Build Coastguard Worker   VT = evt.getSimpleVT();
699*9880d681SAndroid Build Coastguard Worker 
700*9880d681SAndroid Build Coastguard Worker   // Handle all legal types, i.e. a register that will directly hold this
701*9880d681SAndroid Build Coastguard Worker   // value.
702*9880d681SAndroid Build Coastguard Worker   return TLI.isTypeLegal(VT);
703*9880d681SAndroid Build Coastguard Worker }
704*9880d681SAndroid Build Coastguard Worker 
isLoadTypeLegal(Type * Ty,MVT & VT)705*9880d681SAndroid Build Coastguard Worker bool ARMFastISel::isLoadTypeLegal(Type *Ty, MVT &VT) {
706*9880d681SAndroid Build Coastguard Worker   if (isTypeLegal(Ty, VT)) return true;
707*9880d681SAndroid Build Coastguard Worker 
708*9880d681SAndroid Build Coastguard Worker   // If this is a type than can be sign or zero-extended to a basic operation
709*9880d681SAndroid Build Coastguard Worker   // go ahead and accept it now.
710*9880d681SAndroid Build Coastguard Worker   if (VT == MVT::i1 || VT == MVT::i8 || VT == MVT::i16)
711*9880d681SAndroid Build Coastguard Worker     return true;
712*9880d681SAndroid Build Coastguard Worker 
713*9880d681SAndroid Build Coastguard Worker   return false;
714*9880d681SAndroid Build Coastguard Worker }
715*9880d681SAndroid Build Coastguard Worker 
716*9880d681SAndroid Build Coastguard Worker // Computes the address to get to an object.
ARMComputeAddress(const Value * Obj,Address & Addr)717*9880d681SAndroid Build Coastguard Worker bool ARMFastISel::ARMComputeAddress(const Value *Obj, Address &Addr) {
718*9880d681SAndroid Build Coastguard Worker   // Some boilerplate from the X86 FastISel.
719*9880d681SAndroid Build Coastguard Worker   const User *U = nullptr;
720*9880d681SAndroid Build Coastguard Worker   unsigned Opcode = Instruction::UserOp1;
721*9880d681SAndroid Build Coastguard Worker   if (const Instruction *I = dyn_cast<Instruction>(Obj)) {
722*9880d681SAndroid Build Coastguard Worker     // Don't walk into other basic blocks unless the object is an alloca from
723*9880d681SAndroid Build Coastguard Worker     // another block, otherwise it may not have a virtual register assigned.
724*9880d681SAndroid Build Coastguard Worker     if (FuncInfo.StaticAllocaMap.count(static_cast<const AllocaInst *>(Obj)) ||
725*9880d681SAndroid Build Coastguard Worker         FuncInfo.MBBMap[I->getParent()] == FuncInfo.MBB) {
726*9880d681SAndroid Build Coastguard Worker       Opcode = I->getOpcode();
727*9880d681SAndroid Build Coastguard Worker       U = I;
728*9880d681SAndroid Build Coastguard Worker     }
729*9880d681SAndroid Build Coastguard Worker   } else if (const ConstantExpr *C = dyn_cast<ConstantExpr>(Obj)) {
730*9880d681SAndroid Build Coastguard Worker     Opcode = C->getOpcode();
731*9880d681SAndroid Build Coastguard Worker     U = C;
732*9880d681SAndroid Build Coastguard Worker   }
733*9880d681SAndroid Build Coastguard Worker 
734*9880d681SAndroid Build Coastguard Worker   if (PointerType *Ty = dyn_cast<PointerType>(Obj->getType()))
735*9880d681SAndroid Build Coastguard Worker     if (Ty->getAddressSpace() > 255)
736*9880d681SAndroid Build Coastguard Worker       // Fast instruction selection doesn't support the special
737*9880d681SAndroid Build Coastguard Worker       // address spaces.
738*9880d681SAndroid Build Coastguard Worker       return false;
739*9880d681SAndroid Build Coastguard Worker 
740*9880d681SAndroid Build Coastguard Worker   switch (Opcode) {
741*9880d681SAndroid Build Coastguard Worker     default:
742*9880d681SAndroid Build Coastguard Worker     break;
743*9880d681SAndroid Build Coastguard Worker     case Instruction::BitCast:
744*9880d681SAndroid Build Coastguard Worker       // Look through bitcasts.
745*9880d681SAndroid Build Coastguard Worker       return ARMComputeAddress(U->getOperand(0), Addr);
746*9880d681SAndroid Build Coastguard Worker     case Instruction::IntToPtr:
747*9880d681SAndroid Build Coastguard Worker       // Look past no-op inttoptrs.
748*9880d681SAndroid Build Coastguard Worker       if (TLI.getValueType(DL, U->getOperand(0)->getType()) ==
749*9880d681SAndroid Build Coastguard Worker           TLI.getPointerTy(DL))
750*9880d681SAndroid Build Coastguard Worker         return ARMComputeAddress(U->getOperand(0), Addr);
751*9880d681SAndroid Build Coastguard Worker       break;
752*9880d681SAndroid Build Coastguard Worker     case Instruction::PtrToInt:
753*9880d681SAndroid Build Coastguard Worker       // Look past no-op ptrtoints.
754*9880d681SAndroid Build Coastguard Worker       if (TLI.getValueType(DL, U->getType()) == TLI.getPointerTy(DL))
755*9880d681SAndroid Build Coastguard Worker         return ARMComputeAddress(U->getOperand(0), Addr);
756*9880d681SAndroid Build Coastguard Worker       break;
757*9880d681SAndroid Build Coastguard Worker     case Instruction::GetElementPtr: {
758*9880d681SAndroid Build Coastguard Worker       Address SavedAddr = Addr;
759*9880d681SAndroid Build Coastguard Worker       int TmpOffset = Addr.Offset;
760*9880d681SAndroid Build Coastguard Worker 
761*9880d681SAndroid Build Coastguard Worker       // Iterate through the GEP folding the constants into offsets where
762*9880d681SAndroid Build Coastguard Worker       // we can.
763*9880d681SAndroid Build Coastguard Worker       gep_type_iterator GTI = gep_type_begin(U);
764*9880d681SAndroid Build Coastguard Worker       for (User::const_op_iterator i = U->op_begin() + 1, e = U->op_end();
765*9880d681SAndroid Build Coastguard Worker            i != e; ++i, ++GTI) {
766*9880d681SAndroid Build Coastguard Worker         const Value *Op = *i;
767*9880d681SAndroid Build Coastguard Worker         if (StructType *STy = dyn_cast<StructType>(*GTI)) {
768*9880d681SAndroid Build Coastguard Worker           const StructLayout *SL = DL.getStructLayout(STy);
769*9880d681SAndroid Build Coastguard Worker           unsigned Idx = cast<ConstantInt>(Op)->getZExtValue();
770*9880d681SAndroid Build Coastguard Worker           TmpOffset += SL->getElementOffset(Idx);
771*9880d681SAndroid Build Coastguard Worker         } else {
772*9880d681SAndroid Build Coastguard Worker           uint64_t S = DL.getTypeAllocSize(GTI.getIndexedType());
773*9880d681SAndroid Build Coastguard Worker           for (;;) {
774*9880d681SAndroid Build Coastguard Worker             if (const ConstantInt *CI = dyn_cast<ConstantInt>(Op)) {
775*9880d681SAndroid Build Coastguard Worker               // Constant-offset addressing.
776*9880d681SAndroid Build Coastguard Worker               TmpOffset += CI->getSExtValue() * S;
777*9880d681SAndroid Build Coastguard Worker               break;
778*9880d681SAndroid Build Coastguard Worker             }
779*9880d681SAndroid Build Coastguard Worker             if (canFoldAddIntoGEP(U, Op)) {
780*9880d681SAndroid Build Coastguard Worker               // A compatible add with a constant operand. Fold the constant.
781*9880d681SAndroid Build Coastguard Worker               ConstantInt *CI =
782*9880d681SAndroid Build Coastguard Worker               cast<ConstantInt>(cast<AddOperator>(Op)->getOperand(1));
783*9880d681SAndroid Build Coastguard Worker               TmpOffset += CI->getSExtValue() * S;
784*9880d681SAndroid Build Coastguard Worker               // Iterate on the other operand.
785*9880d681SAndroid Build Coastguard Worker               Op = cast<AddOperator>(Op)->getOperand(0);
786*9880d681SAndroid Build Coastguard Worker               continue;
787*9880d681SAndroid Build Coastguard Worker             }
788*9880d681SAndroid Build Coastguard Worker             // Unsupported
789*9880d681SAndroid Build Coastguard Worker             goto unsupported_gep;
790*9880d681SAndroid Build Coastguard Worker           }
791*9880d681SAndroid Build Coastguard Worker         }
792*9880d681SAndroid Build Coastguard Worker       }
793*9880d681SAndroid Build Coastguard Worker 
794*9880d681SAndroid Build Coastguard Worker       // Try to grab the base operand now.
795*9880d681SAndroid Build Coastguard Worker       Addr.Offset = TmpOffset;
796*9880d681SAndroid Build Coastguard Worker       if (ARMComputeAddress(U->getOperand(0), Addr)) return true;
797*9880d681SAndroid Build Coastguard Worker 
798*9880d681SAndroid Build Coastguard Worker       // We failed, restore everything and try the other options.
799*9880d681SAndroid Build Coastguard Worker       Addr = SavedAddr;
800*9880d681SAndroid Build Coastguard Worker 
801*9880d681SAndroid Build Coastguard Worker       unsupported_gep:
802*9880d681SAndroid Build Coastguard Worker       break;
803*9880d681SAndroid Build Coastguard Worker     }
804*9880d681SAndroid Build Coastguard Worker     case Instruction::Alloca: {
805*9880d681SAndroid Build Coastguard Worker       const AllocaInst *AI = cast<AllocaInst>(Obj);
806*9880d681SAndroid Build Coastguard Worker       DenseMap<const AllocaInst*, int>::iterator SI =
807*9880d681SAndroid Build Coastguard Worker         FuncInfo.StaticAllocaMap.find(AI);
808*9880d681SAndroid Build Coastguard Worker       if (SI != FuncInfo.StaticAllocaMap.end()) {
809*9880d681SAndroid Build Coastguard Worker         Addr.BaseType = Address::FrameIndexBase;
810*9880d681SAndroid Build Coastguard Worker         Addr.Base.FI = SI->second;
811*9880d681SAndroid Build Coastguard Worker         return true;
812*9880d681SAndroid Build Coastguard Worker       }
813*9880d681SAndroid Build Coastguard Worker       break;
814*9880d681SAndroid Build Coastguard Worker     }
815*9880d681SAndroid Build Coastguard Worker   }
816*9880d681SAndroid Build Coastguard Worker 
817*9880d681SAndroid Build Coastguard Worker   // Try to get this in a register if nothing else has worked.
818*9880d681SAndroid Build Coastguard Worker   if (Addr.Base.Reg == 0) Addr.Base.Reg = getRegForValue(Obj);
819*9880d681SAndroid Build Coastguard Worker   return Addr.Base.Reg != 0;
820*9880d681SAndroid Build Coastguard Worker }
821*9880d681SAndroid Build Coastguard Worker 
ARMSimplifyAddress(Address & Addr,MVT VT,bool useAM3)822*9880d681SAndroid Build Coastguard Worker void ARMFastISel::ARMSimplifyAddress(Address &Addr, MVT VT, bool useAM3) {
823*9880d681SAndroid Build Coastguard Worker   bool needsLowering = false;
824*9880d681SAndroid Build Coastguard Worker   switch (VT.SimpleTy) {
825*9880d681SAndroid Build Coastguard Worker     default: llvm_unreachable("Unhandled load/store type!");
826*9880d681SAndroid Build Coastguard Worker     case MVT::i1:
827*9880d681SAndroid Build Coastguard Worker     case MVT::i8:
828*9880d681SAndroid Build Coastguard Worker     case MVT::i16:
829*9880d681SAndroid Build Coastguard Worker     case MVT::i32:
830*9880d681SAndroid Build Coastguard Worker       if (!useAM3) {
831*9880d681SAndroid Build Coastguard Worker         // Integer loads/stores handle 12-bit offsets.
832*9880d681SAndroid Build Coastguard Worker         needsLowering = ((Addr.Offset & 0xfff) != Addr.Offset);
833*9880d681SAndroid Build Coastguard Worker         // Handle negative offsets.
834*9880d681SAndroid Build Coastguard Worker         if (needsLowering && isThumb2)
835*9880d681SAndroid Build Coastguard Worker           needsLowering = !(Subtarget->hasV6T2Ops() && Addr.Offset < 0 &&
836*9880d681SAndroid Build Coastguard Worker                             Addr.Offset > -256);
837*9880d681SAndroid Build Coastguard Worker       } else {
838*9880d681SAndroid Build Coastguard Worker         // ARM halfword load/stores and signed byte loads use +/-imm8 offsets.
839*9880d681SAndroid Build Coastguard Worker         needsLowering = (Addr.Offset > 255 || Addr.Offset < -255);
840*9880d681SAndroid Build Coastguard Worker       }
841*9880d681SAndroid Build Coastguard Worker       break;
842*9880d681SAndroid Build Coastguard Worker     case MVT::f32:
843*9880d681SAndroid Build Coastguard Worker     case MVT::f64:
844*9880d681SAndroid Build Coastguard Worker       // Floating point operands handle 8-bit offsets.
845*9880d681SAndroid Build Coastguard Worker       needsLowering = ((Addr.Offset & 0xff) != Addr.Offset);
846*9880d681SAndroid Build Coastguard Worker       break;
847*9880d681SAndroid Build Coastguard Worker   }
848*9880d681SAndroid Build Coastguard Worker 
849*9880d681SAndroid Build Coastguard Worker   // If this is a stack pointer and the offset needs to be simplified then
850*9880d681SAndroid Build Coastguard Worker   // put the alloca address into a register, set the base type back to
851*9880d681SAndroid Build Coastguard Worker   // register and continue. This should almost never happen.
852*9880d681SAndroid Build Coastguard Worker   if (needsLowering && Addr.BaseType == Address::FrameIndexBase) {
853*9880d681SAndroid Build Coastguard Worker     const TargetRegisterClass *RC = isThumb2 ? &ARM::tGPRRegClass
854*9880d681SAndroid Build Coastguard Worker                                              : &ARM::GPRRegClass;
855*9880d681SAndroid Build Coastguard Worker     unsigned ResultReg = createResultReg(RC);
856*9880d681SAndroid Build Coastguard Worker     unsigned Opc = isThumb2 ? ARM::t2ADDri : ARM::ADDri;
857*9880d681SAndroid Build Coastguard Worker     AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DbgLoc,
858*9880d681SAndroid Build Coastguard Worker                             TII.get(Opc), ResultReg)
859*9880d681SAndroid Build Coastguard Worker                             .addFrameIndex(Addr.Base.FI)
860*9880d681SAndroid Build Coastguard Worker                             .addImm(0));
861*9880d681SAndroid Build Coastguard Worker     Addr.Base.Reg = ResultReg;
862*9880d681SAndroid Build Coastguard Worker     Addr.BaseType = Address::RegBase;
863*9880d681SAndroid Build Coastguard Worker   }
864*9880d681SAndroid Build Coastguard Worker 
865*9880d681SAndroid Build Coastguard Worker   // Since the offset is too large for the load/store instruction
866*9880d681SAndroid Build Coastguard Worker   // get the reg+offset into a register.
867*9880d681SAndroid Build Coastguard Worker   if (needsLowering) {
868*9880d681SAndroid Build Coastguard Worker     Addr.Base.Reg = fastEmit_ri_(MVT::i32, ISD::ADD, Addr.Base.Reg,
869*9880d681SAndroid Build Coastguard Worker                                  /*Op0IsKill*/false, Addr.Offset, MVT::i32);
870*9880d681SAndroid Build Coastguard Worker     Addr.Offset = 0;
871*9880d681SAndroid Build Coastguard Worker   }
872*9880d681SAndroid Build Coastguard Worker }
873*9880d681SAndroid Build Coastguard Worker 
AddLoadStoreOperands(MVT VT,Address & Addr,const MachineInstrBuilder & MIB,unsigned Flags,bool useAM3)874*9880d681SAndroid Build Coastguard Worker void ARMFastISel::AddLoadStoreOperands(MVT VT, Address &Addr,
875*9880d681SAndroid Build Coastguard Worker                                        const MachineInstrBuilder &MIB,
876*9880d681SAndroid Build Coastguard Worker                                        unsigned Flags, bool useAM3) {
877*9880d681SAndroid Build Coastguard Worker   // addrmode5 output depends on the selection dag addressing dividing the
878*9880d681SAndroid Build Coastguard Worker   // offset by 4 that it then later multiplies. Do this here as well.
879*9880d681SAndroid Build Coastguard Worker   if (VT.SimpleTy == MVT::f32 || VT.SimpleTy == MVT::f64)
880*9880d681SAndroid Build Coastguard Worker     Addr.Offset /= 4;
881*9880d681SAndroid Build Coastguard Worker 
882*9880d681SAndroid Build Coastguard Worker   // Frame base works a bit differently. Handle it separately.
883*9880d681SAndroid Build Coastguard Worker   if (Addr.BaseType == Address::FrameIndexBase) {
884*9880d681SAndroid Build Coastguard Worker     int FI = Addr.Base.FI;
885*9880d681SAndroid Build Coastguard Worker     int Offset = Addr.Offset;
886*9880d681SAndroid Build Coastguard Worker     MachineMemOperand *MMO = FuncInfo.MF->getMachineMemOperand(
887*9880d681SAndroid Build Coastguard Worker         MachinePointerInfo::getFixedStack(*FuncInfo.MF, FI, Offset), Flags,
888*9880d681SAndroid Build Coastguard Worker         MFI.getObjectSize(FI), MFI.getObjectAlignment(FI));
889*9880d681SAndroid Build Coastguard Worker     // Now add the rest of the operands.
890*9880d681SAndroid Build Coastguard Worker     MIB.addFrameIndex(FI);
891*9880d681SAndroid Build Coastguard Worker 
892*9880d681SAndroid Build Coastguard Worker     // ARM halfword load/stores and signed byte loads need an additional
893*9880d681SAndroid Build Coastguard Worker     // operand.
894*9880d681SAndroid Build Coastguard Worker     if (useAM3) {
895*9880d681SAndroid Build Coastguard Worker       int Imm = (Addr.Offset < 0) ? (0x100 | -Addr.Offset) : Addr.Offset;
896*9880d681SAndroid Build Coastguard Worker       MIB.addReg(0);
897*9880d681SAndroid Build Coastguard Worker       MIB.addImm(Imm);
898*9880d681SAndroid Build Coastguard Worker     } else {
899*9880d681SAndroid Build Coastguard Worker       MIB.addImm(Addr.Offset);
900*9880d681SAndroid Build Coastguard Worker     }
901*9880d681SAndroid Build Coastguard Worker     MIB.addMemOperand(MMO);
902*9880d681SAndroid Build Coastguard Worker   } else {
903*9880d681SAndroid Build Coastguard Worker     // Now add the rest of the operands.
904*9880d681SAndroid Build Coastguard Worker     MIB.addReg(Addr.Base.Reg);
905*9880d681SAndroid Build Coastguard Worker 
906*9880d681SAndroid Build Coastguard Worker     // ARM halfword load/stores and signed byte loads need an additional
907*9880d681SAndroid Build Coastguard Worker     // operand.
908*9880d681SAndroid Build Coastguard Worker     if (useAM3) {
909*9880d681SAndroid Build Coastguard Worker       int Imm = (Addr.Offset < 0) ? (0x100 | -Addr.Offset) : Addr.Offset;
910*9880d681SAndroid Build Coastguard Worker       MIB.addReg(0);
911*9880d681SAndroid Build Coastguard Worker       MIB.addImm(Imm);
912*9880d681SAndroid Build Coastguard Worker     } else {
913*9880d681SAndroid Build Coastguard Worker       MIB.addImm(Addr.Offset);
914*9880d681SAndroid Build Coastguard Worker     }
915*9880d681SAndroid Build Coastguard Worker   }
916*9880d681SAndroid Build Coastguard Worker   AddOptionalDefs(MIB);
917*9880d681SAndroid Build Coastguard Worker }
918*9880d681SAndroid Build Coastguard Worker 
ARMEmitLoad(MVT VT,unsigned & ResultReg,Address & Addr,unsigned Alignment,bool isZExt,bool allocReg)919*9880d681SAndroid Build Coastguard Worker bool ARMFastISel::ARMEmitLoad(MVT VT, unsigned &ResultReg, Address &Addr,
920*9880d681SAndroid Build Coastguard Worker                               unsigned Alignment, bool isZExt, bool allocReg) {
921*9880d681SAndroid Build Coastguard Worker   unsigned Opc;
922*9880d681SAndroid Build Coastguard Worker   bool useAM3 = false;
923*9880d681SAndroid Build Coastguard Worker   bool needVMOV = false;
924*9880d681SAndroid Build Coastguard Worker   const TargetRegisterClass *RC;
925*9880d681SAndroid Build Coastguard Worker   switch (VT.SimpleTy) {
926*9880d681SAndroid Build Coastguard Worker     // This is mostly going to be Neon/vector support.
927*9880d681SAndroid Build Coastguard Worker     default: return false;
928*9880d681SAndroid Build Coastguard Worker     case MVT::i1:
929*9880d681SAndroid Build Coastguard Worker     case MVT::i8:
930*9880d681SAndroid Build Coastguard Worker       if (isThumb2) {
931*9880d681SAndroid Build Coastguard Worker         if (Addr.Offset < 0 && Addr.Offset > -256 && Subtarget->hasV6T2Ops())
932*9880d681SAndroid Build Coastguard Worker           Opc = isZExt ? ARM::t2LDRBi8 : ARM::t2LDRSBi8;
933*9880d681SAndroid Build Coastguard Worker         else
934*9880d681SAndroid Build Coastguard Worker           Opc = isZExt ? ARM::t2LDRBi12 : ARM::t2LDRSBi12;
935*9880d681SAndroid Build Coastguard Worker       } else {
936*9880d681SAndroid Build Coastguard Worker         if (isZExt) {
937*9880d681SAndroid Build Coastguard Worker           Opc = ARM::LDRBi12;
938*9880d681SAndroid Build Coastguard Worker         } else {
939*9880d681SAndroid Build Coastguard Worker           Opc = ARM::LDRSB;
940*9880d681SAndroid Build Coastguard Worker           useAM3 = true;
941*9880d681SAndroid Build Coastguard Worker         }
942*9880d681SAndroid Build Coastguard Worker       }
943*9880d681SAndroid Build Coastguard Worker       RC = isThumb2 ? &ARM::rGPRRegClass : &ARM::GPRnopcRegClass;
944*9880d681SAndroid Build Coastguard Worker       break;
945*9880d681SAndroid Build Coastguard Worker     case MVT::i16:
946*9880d681SAndroid Build Coastguard Worker       if (Alignment && Alignment < 2 && !Subtarget->allowsUnalignedMem())
947*9880d681SAndroid Build Coastguard Worker         return false;
948*9880d681SAndroid Build Coastguard Worker 
949*9880d681SAndroid Build Coastguard Worker       if (isThumb2) {
950*9880d681SAndroid Build Coastguard Worker         if (Addr.Offset < 0 && Addr.Offset > -256 && Subtarget->hasV6T2Ops())
951*9880d681SAndroid Build Coastguard Worker           Opc = isZExt ? ARM::t2LDRHi8 : ARM::t2LDRSHi8;
952*9880d681SAndroid Build Coastguard Worker         else
953*9880d681SAndroid Build Coastguard Worker           Opc = isZExt ? ARM::t2LDRHi12 : ARM::t2LDRSHi12;
954*9880d681SAndroid Build Coastguard Worker       } else {
955*9880d681SAndroid Build Coastguard Worker         Opc = isZExt ? ARM::LDRH : ARM::LDRSH;
956*9880d681SAndroid Build Coastguard Worker         useAM3 = true;
957*9880d681SAndroid Build Coastguard Worker       }
958*9880d681SAndroid Build Coastguard Worker       RC = isThumb2 ? &ARM::rGPRRegClass : &ARM::GPRnopcRegClass;
959*9880d681SAndroid Build Coastguard Worker       break;
960*9880d681SAndroid Build Coastguard Worker     case MVT::i32:
961*9880d681SAndroid Build Coastguard Worker       if (Alignment && Alignment < 4 && !Subtarget->allowsUnalignedMem())
962*9880d681SAndroid Build Coastguard Worker         return false;
963*9880d681SAndroid Build Coastguard Worker 
964*9880d681SAndroid Build Coastguard Worker       if (isThumb2) {
965*9880d681SAndroid Build Coastguard Worker         if (Addr.Offset < 0 && Addr.Offset > -256 && Subtarget->hasV6T2Ops())
966*9880d681SAndroid Build Coastguard Worker           Opc = ARM::t2LDRi8;
967*9880d681SAndroid Build Coastguard Worker         else
968*9880d681SAndroid Build Coastguard Worker           Opc = ARM::t2LDRi12;
969*9880d681SAndroid Build Coastguard Worker       } else {
970*9880d681SAndroid Build Coastguard Worker         Opc = ARM::LDRi12;
971*9880d681SAndroid Build Coastguard Worker       }
972*9880d681SAndroid Build Coastguard Worker       RC = isThumb2 ? &ARM::rGPRRegClass : &ARM::GPRnopcRegClass;
973*9880d681SAndroid Build Coastguard Worker       break;
974*9880d681SAndroid Build Coastguard Worker     case MVT::f32:
975*9880d681SAndroid Build Coastguard Worker       if (!Subtarget->hasVFP2()) return false;
976*9880d681SAndroid Build Coastguard Worker       // Unaligned loads need special handling. Floats require word-alignment.
977*9880d681SAndroid Build Coastguard Worker       if (Alignment && Alignment < 4) {
978*9880d681SAndroid Build Coastguard Worker         needVMOV = true;
979*9880d681SAndroid Build Coastguard Worker         VT = MVT::i32;
980*9880d681SAndroid Build Coastguard Worker         Opc = isThumb2 ? ARM::t2LDRi12 : ARM::LDRi12;
981*9880d681SAndroid Build Coastguard Worker         RC = isThumb2 ? &ARM::rGPRRegClass : &ARM::GPRnopcRegClass;
982*9880d681SAndroid Build Coastguard Worker       } else {
983*9880d681SAndroid Build Coastguard Worker         Opc = ARM::VLDRS;
984*9880d681SAndroid Build Coastguard Worker         RC = TLI.getRegClassFor(VT);
985*9880d681SAndroid Build Coastguard Worker       }
986*9880d681SAndroid Build Coastguard Worker       break;
987*9880d681SAndroid Build Coastguard Worker     case MVT::f64:
988*9880d681SAndroid Build Coastguard Worker       if (!Subtarget->hasVFP2()) return false;
989*9880d681SAndroid Build Coastguard Worker       // FIXME: Unaligned loads need special handling.  Doublewords require
990*9880d681SAndroid Build Coastguard Worker       // word-alignment.
991*9880d681SAndroid Build Coastguard Worker       if (Alignment && Alignment < 4)
992*9880d681SAndroid Build Coastguard Worker         return false;
993*9880d681SAndroid Build Coastguard Worker 
994*9880d681SAndroid Build Coastguard Worker       Opc = ARM::VLDRD;
995*9880d681SAndroid Build Coastguard Worker       RC = TLI.getRegClassFor(VT);
996*9880d681SAndroid Build Coastguard Worker       break;
997*9880d681SAndroid Build Coastguard Worker   }
998*9880d681SAndroid Build Coastguard Worker   // Simplify this down to something we can handle.
999*9880d681SAndroid Build Coastguard Worker   ARMSimplifyAddress(Addr, VT, useAM3);
1000*9880d681SAndroid Build Coastguard Worker 
1001*9880d681SAndroid Build Coastguard Worker   // Create the base instruction, then add the operands.
1002*9880d681SAndroid Build Coastguard Worker   if (allocReg)
1003*9880d681SAndroid Build Coastguard Worker     ResultReg = createResultReg(RC);
1004*9880d681SAndroid Build Coastguard Worker   assert (ResultReg > 255 && "Expected an allocated virtual register.");
1005*9880d681SAndroid Build Coastguard Worker   MachineInstrBuilder MIB = BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DbgLoc,
1006*9880d681SAndroid Build Coastguard Worker                                     TII.get(Opc), ResultReg);
1007*9880d681SAndroid Build Coastguard Worker   AddLoadStoreOperands(VT, Addr, MIB, MachineMemOperand::MOLoad, useAM3);
1008*9880d681SAndroid Build Coastguard Worker 
1009*9880d681SAndroid Build Coastguard Worker   // If we had an unaligned load of a float we've converted it to an regular
1010*9880d681SAndroid Build Coastguard Worker   // load.  Now we must move from the GRP to the FP register.
1011*9880d681SAndroid Build Coastguard Worker   if (needVMOV) {
1012*9880d681SAndroid Build Coastguard Worker     unsigned MoveReg = createResultReg(TLI.getRegClassFor(MVT::f32));
1013*9880d681SAndroid Build Coastguard Worker     AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DbgLoc,
1014*9880d681SAndroid Build Coastguard Worker                             TII.get(ARM::VMOVSR), MoveReg)
1015*9880d681SAndroid Build Coastguard Worker                     .addReg(ResultReg));
1016*9880d681SAndroid Build Coastguard Worker     ResultReg = MoveReg;
1017*9880d681SAndroid Build Coastguard Worker   }
1018*9880d681SAndroid Build Coastguard Worker   return true;
1019*9880d681SAndroid Build Coastguard Worker }
1020*9880d681SAndroid Build Coastguard Worker 
SelectLoad(const Instruction * I)1021*9880d681SAndroid Build Coastguard Worker bool ARMFastISel::SelectLoad(const Instruction *I) {
1022*9880d681SAndroid Build Coastguard Worker   // Atomic loads need special handling.
1023*9880d681SAndroid Build Coastguard Worker   if (cast<LoadInst>(I)->isAtomic())
1024*9880d681SAndroid Build Coastguard Worker     return false;
1025*9880d681SAndroid Build Coastguard Worker 
1026*9880d681SAndroid Build Coastguard Worker   const Value *SV = I->getOperand(0);
1027*9880d681SAndroid Build Coastguard Worker   if (TLI.supportSwiftError()) {
1028*9880d681SAndroid Build Coastguard Worker     // Swifterror values can come from either a function parameter with
1029*9880d681SAndroid Build Coastguard Worker     // swifterror attribute or an alloca with swifterror attribute.
1030*9880d681SAndroid Build Coastguard Worker     if (const Argument *Arg = dyn_cast<Argument>(SV)) {
1031*9880d681SAndroid Build Coastguard Worker       if (Arg->hasSwiftErrorAttr())
1032*9880d681SAndroid Build Coastguard Worker         return false;
1033*9880d681SAndroid Build Coastguard Worker     }
1034*9880d681SAndroid Build Coastguard Worker 
1035*9880d681SAndroid Build Coastguard Worker     if (const AllocaInst *Alloca = dyn_cast<AllocaInst>(SV)) {
1036*9880d681SAndroid Build Coastguard Worker       if (Alloca->isSwiftError())
1037*9880d681SAndroid Build Coastguard Worker         return false;
1038*9880d681SAndroid Build Coastguard Worker     }
1039*9880d681SAndroid Build Coastguard Worker   }
1040*9880d681SAndroid Build Coastguard Worker 
1041*9880d681SAndroid Build Coastguard Worker   // Verify we have a legal type before going any further.
1042*9880d681SAndroid Build Coastguard Worker   MVT VT;
1043*9880d681SAndroid Build Coastguard Worker   if (!isLoadTypeLegal(I->getType(), VT))
1044*9880d681SAndroid Build Coastguard Worker     return false;
1045*9880d681SAndroid Build Coastguard Worker 
1046*9880d681SAndroid Build Coastguard Worker   // See if we can handle this address.
1047*9880d681SAndroid Build Coastguard Worker   Address Addr;
1048*9880d681SAndroid Build Coastguard Worker   if (!ARMComputeAddress(I->getOperand(0), Addr)) return false;
1049*9880d681SAndroid Build Coastguard Worker 
1050*9880d681SAndroid Build Coastguard Worker   unsigned ResultReg;
1051*9880d681SAndroid Build Coastguard Worker   if (!ARMEmitLoad(VT, ResultReg, Addr, cast<LoadInst>(I)->getAlignment()))
1052*9880d681SAndroid Build Coastguard Worker     return false;
1053*9880d681SAndroid Build Coastguard Worker   updateValueMap(I, ResultReg);
1054*9880d681SAndroid Build Coastguard Worker   return true;
1055*9880d681SAndroid Build Coastguard Worker }
1056*9880d681SAndroid Build Coastguard Worker 
ARMEmitStore(MVT VT,unsigned SrcReg,Address & Addr,unsigned Alignment)1057*9880d681SAndroid Build Coastguard Worker bool ARMFastISel::ARMEmitStore(MVT VT, unsigned SrcReg, Address &Addr,
1058*9880d681SAndroid Build Coastguard Worker                                unsigned Alignment) {
1059*9880d681SAndroid Build Coastguard Worker   unsigned StrOpc;
1060*9880d681SAndroid Build Coastguard Worker   bool useAM3 = false;
1061*9880d681SAndroid Build Coastguard Worker   switch (VT.SimpleTy) {
1062*9880d681SAndroid Build Coastguard Worker     // This is mostly going to be Neon/vector support.
1063*9880d681SAndroid Build Coastguard Worker     default: return false;
1064*9880d681SAndroid Build Coastguard Worker     case MVT::i1: {
1065*9880d681SAndroid Build Coastguard Worker       unsigned Res = createResultReg(isThumb2 ? &ARM::tGPRRegClass
1066*9880d681SAndroid Build Coastguard Worker                                               : &ARM::GPRRegClass);
1067*9880d681SAndroid Build Coastguard Worker       unsigned Opc = isThumb2 ? ARM::t2ANDri : ARM::ANDri;
1068*9880d681SAndroid Build Coastguard Worker       SrcReg = constrainOperandRegClass(TII.get(Opc), SrcReg, 1);
1069*9880d681SAndroid Build Coastguard Worker       AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DbgLoc,
1070*9880d681SAndroid Build Coastguard Worker                               TII.get(Opc), Res)
1071*9880d681SAndroid Build Coastguard Worker                       .addReg(SrcReg).addImm(1));
1072*9880d681SAndroid Build Coastguard Worker       SrcReg = Res;
1073*9880d681SAndroid Build Coastguard Worker     } // Fallthrough here.
1074*9880d681SAndroid Build Coastguard Worker     case MVT::i8:
1075*9880d681SAndroid Build Coastguard Worker       if (isThumb2) {
1076*9880d681SAndroid Build Coastguard Worker         if (Addr.Offset < 0 && Addr.Offset > -256 && Subtarget->hasV6T2Ops())
1077*9880d681SAndroid Build Coastguard Worker           StrOpc = ARM::t2STRBi8;
1078*9880d681SAndroid Build Coastguard Worker         else
1079*9880d681SAndroid Build Coastguard Worker           StrOpc = ARM::t2STRBi12;
1080*9880d681SAndroid Build Coastguard Worker       } else {
1081*9880d681SAndroid Build Coastguard Worker         StrOpc = ARM::STRBi12;
1082*9880d681SAndroid Build Coastguard Worker       }
1083*9880d681SAndroid Build Coastguard Worker       break;
1084*9880d681SAndroid Build Coastguard Worker     case MVT::i16:
1085*9880d681SAndroid Build Coastguard Worker       if (Alignment && Alignment < 2 && !Subtarget->allowsUnalignedMem())
1086*9880d681SAndroid Build Coastguard Worker         return false;
1087*9880d681SAndroid Build Coastguard Worker 
1088*9880d681SAndroid Build Coastguard Worker       if (isThumb2) {
1089*9880d681SAndroid Build Coastguard Worker         if (Addr.Offset < 0 && Addr.Offset > -256 && Subtarget->hasV6T2Ops())
1090*9880d681SAndroid Build Coastguard Worker           StrOpc = ARM::t2STRHi8;
1091*9880d681SAndroid Build Coastguard Worker         else
1092*9880d681SAndroid Build Coastguard Worker           StrOpc = ARM::t2STRHi12;
1093*9880d681SAndroid Build Coastguard Worker       } else {
1094*9880d681SAndroid Build Coastguard Worker         StrOpc = ARM::STRH;
1095*9880d681SAndroid Build Coastguard Worker         useAM3 = true;
1096*9880d681SAndroid Build Coastguard Worker       }
1097*9880d681SAndroid Build Coastguard Worker       break;
1098*9880d681SAndroid Build Coastguard Worker     case MVT::i32:
1099*9880d681SAndroid Build Coastguard Worker       if (Alignment && Alignment < 4 && !Subtarget->allowsUnalignedMem())
1100*9880d681SAndroid Build Coastguard Worker         return false;
1101*9880d681SAndroid Build Coastguard Worker 
1102*9880d681SAndroid Build Coastguard Worker       if (isThumb2) {
1103*9880d681SAndroid Build Coastguard Worker         if (Addr.Offset < 0 && Addr.Offset > -256 && Subtarget->hasV6T2Ops())
1104*9880d681SAndroid Build Coastguard Worker           StrOpc = ARM::t2STRi8;
1105*9880d681SAndroid Build Coastguard Worker         else
1106*9880d681SAndroid Build Coastguard Worker           StrOpc = ARM::t2STRi12;
1107*9880d681SAndroid Build Coastguard Worker       } else {
1108*9880d681SAndroid Build Coastguard Worker         StrOpc = ARM::STRi12;
1109*9880d681SAndroid Build Coastguard Worker       }
1110*9880d681SAndroid Build Coastguard Worker       break;
1111*9880d681SAndroid Build Coastguard Worker     case MVT::f32:
1112*9880d681SAndroid Build Coastguard Worker       if (!Subtarget->hasVFP2()) return false;
1113*9880d681SAndroid Build Coastguard Worker       // Unaligned stores need special handling. Floats require word-alignment.
1114*9880d681SAndroid Build Coastguard Worker       if (Alignment && Alignment < 4) {
1115*9880d681SAndroid Build Coastguard Worker         unsigned MoveReg = createResultReg(TLI.getRegClassFor(MVT::i32));
1116*9880d681SAndroid Build Coastguard Worker         AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DbgLoc,
1117*9880d681SAndroid Build Coastguard Worker                                 TII.get(ARM::VMOVRS), MoveReg)
1118*9880d681SAndroid Build Coastguard Worker                         .addReg(SrcReg));
1119*9880d681SAndroid Build Coastguard Worker         SrcReg = MoveReg;
1120*9880d681SAndroid Build Coastguard Worker         VT = MVT::i32;
1121*9880d681SAndroid Build Coastguard Worker         StrOpc = isThumb2 ? ARM::t2STRi12 : ARM::STRi12;
1122*9880d681SAndroid Build Coastguard Worker       } else {
1123*9880d681SAndroid Build Coastguard Worker         StrOpc = ARM::VSTRS;
1124*9880d681SAndroid Build Coastguard Worker       }
1125*9880d681SAndroid Build Coastguard Worker       break;
1126*9880d681SAndroid Build Coastguard Worker     case MVT::f64:
1127*9880d681SAndroid Build Coastguard Worker       if (!Subtarget->hasVFP2()) return false;
1128*9880d681SAndroid Build Coastguard Worker       // FIXME: Unaligned stores need special handling.  Doublewords require
1129*9880d681SAndroid Build Coastguard Worker       // word-alignment.
1130*9880d681SAndroid Build Coastguard Worker       if (Alignment && Alignment < 4)
1131*9880d681SAndroid Build Coastguard Worker           return false;
1132*9880d681SAndroid Build Coastguard Worker 
1133*9880d681SAndroid Build Coastguard Worker       StrOpc = ARM::VSTRD;
1134*9880d681SAndroid Build Coastguard Worker       break;
1135*9880d681SAndroid Build Coastguard Worker   }
1136*9880d681SAndroid Build Coastguard Worker   // Simplify this down to something we can handle.
1137*9880d681SAndroid Build Coastguard Worker   ARMSimplifyAddress(Addr, VT, useAM3);
1138*9880d681SAndroid Build Coastguard Worker 
1139*9880d681SAndroid Build Coastguard Worker   // Create the base instruction, then add the operands.
1140*9880d681SAndroid Build Coastguard Worker   SrcReg = constrainOperandRegClass(TII.get(StrOpc), SrcReg, 0);
1141*9880d681SAndroid Build Coastguard Worker   MachineInstrBuilder MIB = BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DbgLoc,
1142*9880d681SAndroid Build Coastguard Worker                                     TII.get(StrOpc))
1143*9880d681SAndroid Build Coastguard Worker                             .addReg(SrcReg);
1144*9880d681SAndroid Build Coastguard Worker   AddLoadStoreOperands(VT, Addr, MIB, MachineMemOperand::MOStore, useAM3);
1145*9880d681SAndroid Build Coastguard Worker   return true;
1146*9880d681SAndroid Build Coastguard Worker }
1147*9880d681SAndroid Build Coastguard Worker 
SelectStore(const Instruction * I)1148*9880d681SAndroid Build Coastguard Worker bool ARMFastISel::SelectStore(const Instruction *I) {
1149*9880d681SAndroid Build Coastguard Worker   Value *Op0 = I->getOperand(0);
1150*9880d681SAndroid Build Coastguard Worker   unsigned SrcReg = 0;
1151*9880d681SAndroid Build Coastguard Worker 
1152*9880d681SAndroid Build Coastguard Worker   // Atomic stores need special handling.
1153*9880d681SAndroid Build Coastguard Worker   if (cast<StoreInst>(I)->isAtomic())
1154*9880d681SAndroid Build Coastguard Worker     return false;
1155*9880d681SAndroid Build Coastguard Worker 
1156*9880d681SAndroid Build Coastguard Worker   const Value *PtrV = I->getOperand(1);
1157*9880d681SAndroid Build Coastguard Worker   if (TLI.supportSwiftError()) {
1158*9880d681SAndroid Build Coastguard Worker     // Swifterror values can come from either a function parameter with
1159*9880d681SAndroid Build Coastguard Worker     // swifterror attribute or an alloca with swifterror attribute.
1160*9880d681SAndroid Build Coastguard Worker     if (const Argument *Arg = dyn_cast<Argument>(PtrV)) {
1161*9880d681SAndroid Build Coastguard Worker       if (Arg->hasSwiftErrorAttr())
1162*9880d681SAndroid Build Coastguard Worker         return false;
1163*9880d681SAndroid Build Coastguard Worker     }
1164*9880d681SAndroid Build Coastguard Worker 
1165*9880d681SAndroid Build Coastguard Worker     if (const AllocaInst *Alloca = dyn_cast<AllocaInst>(PtrV)) {
1166*9880d681SAndroid Build Coastguard Worker       if (Alloca->isSwiftError())
1167*9880d681SAndroid Build Coastguard Worker         return false;
1168*9880d681SAndroid Build Coastguard Worker     }
1169*9880d681SAndroid Build Coastguard Worker   }
1170*9880d681SAndroid Build Coastguard Worker 
1171*9880d681SAndroid Build Coastguard Worker   // Verify we have a legal type before going any further.
1172*9880d681SAndroid Build Coastguard Worker   MVT VT;
1173*9880d681SAndroid Build Coastguard Worker   if (!isLoadTypeLegal(I->getOperand(0)->getType(), VT))
1174*9880d681SAndroid Build Coastguard Worker     return false;
1175*9880d681SAndroid Build Coastguard Worker 
1176*9880d681SAndroid Build Coastguard Worker   // Get the value to be stored into a register.
1177*9880d681SAndroid Build Coastguard Worker   SrcReg = getRegForValue(Op0);
1178*9880d681SAndroid Build Coastguard Worker   if (SrcReg == 0) return false;
1179*9880d681SAndroid Build Coastguard Worker 
1180*9880d681SAndroid Build Coastguard Worker   // See if we can handle this address.
1181*9880d681SAndroid Build Coastguard Worker   Address Addr;
1182*9880d681SAndroid Build Coastguard Worker   if (!ARMComputeAddress(I->getOperand(1), Addr))
1183*9880d681SAndroid Build Coastguard Worker     return false;
1184*9880d681SAndroid Build Coastguard Worker 
1185*9880d681SAndroid Build Coastguard Worker   if (!ARMEmitStore(VT, SrcReg, Addr, cast<StoreInst>(I)->getAlignment()))
1186*9880d681SAndroid Build Coastguard Worker     return false;
1187*9880d681SAndroid Build Coastguard Worker   return true;
1188*9880d681SAndroid Build Coastguard Worker }
1189*9880d681SAndroid Build Coastguard Worker 
getComparePred(CmpInst::Predicate Pred)1190*9880d681SAndroid Build Coastguard Worker static ARMCC::CondCodes getComparePred(CmpInst::Predicate Pred) {
1191*9880d681SAndroid Build Coastguard Worker   switch (Pred) {
1192*9880d681SAndroid Build Coastguard Worker     // Needs two compares...
1193*9880d681SAndroid Build Coastguard Worker     case CmpInst::FCMP_ONE:
1194*9880d681SAndroid Build Coastguard Worker     case CmpInst::FCMP_UEQ:
1195*9880d681SAndroid Build Coastguard Worker     default:
1196*9880d681SAndroid Build Coastguard Worker       // AL is our "false" for now. The other two need more compares.
1197*9880d681SAndroid Build Coastguard Worker       return ARMCC::AL;
1198*9880d681SAndroid Build Coastguard Worker     case CmpInst::ICMP_EQ:
1199*9880d681SAndroid Build Coastguard Worker     case CmpInst::FCMP_OEQ:
1200*9880d681SAndroid Build Coastguard Worker       return ARMCC::EQ;
1201*9880d681SAndroid Build Coastguard Worker     case CmpInst::ICMP_SGT:
1202*9880d681SAndroid Build Coastguard Worker     case CmpInst::FCMP_OGT:
1203*9880d681SAndroid Build Coastguard Worker       return ARMCC::GT;
1204*9880d681SAndroid Build Coastguard Worker     case CmpInst::ICMP_SGE:
1205*9880d681SAndroid Build Coastguard Worker     case CmpInst::FCMP_OGE:
1206*9880d681SAndroid Build Coastguard Worker       return ARMCC::GE;
1207*9880d681SAndroid Build Coastguard Worker     case CmpInst::ICMP_UGT:
1208*9880d681SAndroid Build Coastguard Worker     case CmpInst::FCMP_UGT:
1209*9880d681SAndroid Build Coastguard Worker       return ARMCC::HI;
1210*9880d681SAndroid Build Coastguard Worker     case CmpInst::FCMP_OLT:
1211*9880d681SAndroid Build Coastguard Worker       return ARMCC::MI;
1212*9880d681SAndroid Build Coastguard Worker     case CmpInst::ICMP_ULE:
1213*9880d681SAndroid Build Coastguard Worker     case CmpInst::FCMP_OLE:
1214*9880d681SAndroid Build Coastguard Worker       return ARMCC::LS;
1215*9880d681SAndroid Build Coastguard Worker     case CmpInst::FCMP_ORD:
1216*9880d681SAndroid Build Coastguard Worker       return ARMCC::VC;
1217*9880d681SAndroid Build Coastguard Worker     case CmpInst::FCMP_UNO:
1218*9880d681SAndroid Build Coastguard Worker       return ARMCC::VS;
1219*9880d681SAndroid Build Coastguard Worker     case CmpInst::FCMP_UGE:
1220*9880d681SAndroid Build Coastguard Worker       return ARMCC::PL;
1221*9880d681SAndroid Build Coastguard Worker     case CmpInst::ICMP_SLT:
1222*9880d681SAndroid Build Coastguard Worker     case CmpInst::FCMP_ULT:
1223*9880d681SAndroid Build Coastguard Worker       return ARMCC::LT;
1224*9880d681SAndroid Build Coastguard Worker     case CmpInst::ICMP_SLE:
1225*9880d681SAndroid Build Coastguard Worker     case CmpInst::FCMP_ULE:
1226*9880d681SAndroid Build Coastguard Worker       return ARMCC::LE;
1227*9880d681SAndroid Build Coastguard Worker     case CmpInst::FCMP_UNE:
1228*9880d681SAndroid Build Coastguard Worker     case CmpInst::ICMP_NE:
1229*9880d681SAndroid Build Coastguard Worker       return ARMCC::NE;
1230*9880d681SAndroid Build Coastguard Worker     case CmpInst::ICMP_UGE:
1231*9880d681SAndroid Build Coastguard Worker       return ARMCC::HS;
1232*9880d681SAndroid Build Coastguard Worker     case CmpInst::ICMP_ULT:
1233*9880d681SAndroid Build Coastguard Worker       return ARMCC::LO;
1234*9880d681SAndroid Build Coastguard Worker   }
1235*9880d681SAndroid Build Coastguard Worker }
1236*9880d681SAndroid Build Coastguard Worker 
SelectBranch(const Instruction * I)1237*9880d681SAndroid Build Coastguard Worker bool ARMFastISel::SelectBranch(const Instruction *I) {
1238*9880d681SAndroid Build Coastguard Worker   const BranchInst *BI = cast<BranchInst>(I);
1239*9880d681SAndroid Build Coastguard Worker   MachineBasicBlock *TBB = FuncInfo.MBBMap[BI->getSuccessor(0)];
1240*9880d681SAndroid Build Coastguard Worker   MachineBasicBlock *FBB = FuncInfo.MBBMap[BI->getSuccessor(1)];
1241*9880d681SAndroid Build Coastguard Worker 
1242*9880d681SAndroid Build Coastguard Worker   // Simple branch support.
1243*9880d681SAndroid Build Coastguard Worker 
1244*9880d681SAndroid Build Coastguard Worker   // If we can, avoid recomputing the compare - redoing it could lead to wonky
1245*9880d681SAndroid Build Coastguard Worker   // behavior.
1246*9880d681SAndroid Build Coastguard Worker   if (const CmpInst *CI = dyn_cast<CmpInst>(BI->getCondition())) {
1247*9880d681SAndroid Build Coastguard Worker     if (CI->hasOneUse() && (CI->getParent() == I->getParent())) {
1248*9880d681SAndroid Build Coastguard Worker 
1249*9880d681SAndroid Build Coastguard Worker       // Get the compare predicate.
1250*9880d681SAndroid Build Coastguard Worker       // Try to take advantage of fallthrough opportunities.
1251*9880d681SAndroid Build Coastguard Worker       CmpInst::Predicate Predicate = CI->getPredicate();
1252*9880d681SAndroid Build Coastguard Worker       if (FuncInfo.MBB->isLayoutSuccessor(TBB)) {
1253*9880d681SAndroid Build Coastguard Worker         std::swap(TBB, FBB);
1254*9880d681SAndroid Build Coastguard Worker         Predicate = CmpInst::getInversePredicate(Predicate);
1255*9880d681SAndroid Build Coastguard Worker       }
1256*9880d681SAndroid Build Coastguard Worker 
1257*9880d681SAndroid Build Coastguard Worker       ARMCC::CondCodes ARMPred = getComparePred(Predicate);
1258*9880d681SAndroid Build Coastguard Worker 
1259*9880d681SAndroid Build Coastguard Worker       // We may not handle every CC for now.
1260*9880d681SAndroid Build Coastguard Worker       if (ARMPred == ARMCC::AL) return false;
1261*9880d681SAndroid Build Coastguard Worker 
1262*9880d681SAndroid Build Coastguard Worker       // Emit the compare.
1263*9880d681SAndroid Build Coastguard Worker       if (!ARMEmitCmp(CI->getOperand(0), CI->getOperand(1), CI->isUnsigned()))
1264*9880d681SAndroid Build Coastguard Worker         return false;
1265*9880d681SAndroid Build Coastguard Worker 
1266*9880d681SAndroid Build Coastguard Worker       unsigned BrOpc = isThumb2 ? ARM::t2Bcc : ARM::Bcc;
1267*9880d681SAndroid Build Coastguard Worker       BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DbgLoc, TII.get(BrOpc))
1268*9880d681SAndroid Build Coastguard Worker       .addMBB(TBB).addImm(ARMPred).addReg(ARM::CPSR);
1269*9880d681SAndroid Build Coastguard Worker       finishCondBranch(BI->getParent(), TBB, FBB);
1270*9880d681SAndroid Build Coastguard Worker       return true;
1271*9880d681SAndroid Build Coastguard Worker     }
1272*9880d681SAndroid Build Coastguard Worker   } else if (TruncInst *TI = dyn_cast<TruncInst>(BI->getCondition())) {
1273*9880d681SAndroid Build Coastguard Worker     MVT SourceVT;
1274*9880d681SAndroid Build Coastguard Worker     if (TI->hasOneUse() && TI->getParent() == I->getParent() &&
1275*9880d681SAndroid Build Coastguard Worker         (isLoadTypeLegal(TI->getOperand(0)->getType(), SourceVT))) {
1276*9880d681SAndroid Build Coastguard Worker       unsigned TstOpc = isThumb2 ? ARM::t2TSTri : ARM::TSTri;
1277*9880d681SAndroid Build Coastguard Worker       unsigned OpReg = getRegForValue(TI->getOperand(0));
1278*9880d681SAndroid Build Coastguard Worker       OpReg = constrainOperandRegClass(TII.get(TstOpc), OpReg, 0);
1279*9880d681SAndroid Build Coastguard Worker       AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DbgLoc,
1280*9880d681SAndroid Build Coastguard Worker                               TII.get(TstOpc))
1281*9880d681SAndroid Build Coastguard Worker                       .addReg(OpReg).addImm(1));
1282*9880d681SAndroid Build Coastguard Worker 
1283*9880d681SAndroid Build Coastguard Worker       unsigned CCMode = ARMCC::NE;
1284*9880d681SAndroid Build Coastguard Worker       if (FuncInfo.MBB->isLayoutSuccessor(TBB)) {
1285*9880d681SAndroid Build Coastguard Worker         std::swap(TBB, FBB);
1286*9880d681SAndroid Build Coastguard Worker         CCMode = ARMCC::EQ;
1287*9880d681SAndroid Build Coastguard Worker       }
1288*9880d681SAndroid Build Coastguard Worker 
1289*9880d681SAndroid Build Coastguard Worker       unsigned BrOpc = isThumb2 ? ARM::t2Bcc : ARM::Bcc;
1290*9880d681SAndroid Build Coastguard Worker       BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DbgLoc, TII.get(BrOpc))
1291*9880d681SAndroid Build Coastguard Worker       .addMBB(TBB).addImm(CCMode).addReg(ARM::CPSR);
1292*9880d681SAndroid Build Coastguard Worker 
1293*9880d681SAndroid Build Coastguard Worker       finishCondBranch(BI->getParent(), TBB, FBB);
1294*9880d681SAndroid Build Coastguard Worker       return true;
1295*9880d681SAndroid Build Coastguard Worker     }
1296*9880d681SAndroid Build Coastguard Worker   } else if (const ConstantInt *CI =
1297*9880d681SAndroid Build Coastguard Worker              dyn_cast<ConstantInt>(BI->getCondition())) {
1298*9880d681SAndroid Build Coastguard Worker     uint64_t Imm = CI->getZExtValue();
1299*9880d681SAndroid Build Coastguard Worker     MachineBasicBlock *Target = (Imm == 0) ? FBB : TBB;
1300*9880d681SAndroid Build Coastguard Worker     fastEmitBranch(Target, DbgLoc);
1301*9880d681SAndroid Build Coastguard Worker     return true;
1302*9880d681SAndroid Build Coastguard Worker   }
1303*9880d681SAndroid Build Coastguard Worker 
1304*9880d681SAndroid Build Coastguard Worker   unsigned CmpReg = getRegForValue(BI->getCondition());
1305*9880d681SAndroid Build Coastguard Worker   if (CmpReg == 0) return false;
1306*9880d681SAndroid Build Coastguard Worker 
1307*9880d681SAndroid Build Coastguard Worker   // We've been divorced from our compare!  Our block was split, and
1308*9880d681SAndroid Build Coastguard Worker   // now our compare lives in a predecessor block.  We musn't
1309*9880d681SAndroid Build Coastguard Worker   // re-compare here, as the children of the compare aren't guaranteed
1310*9880d681SAndroid Build Coastguard Worker   // live across the block boundary (we *could* check for this).
1311*9880d681SAndroid Build Coastguard Worker   // Regardless, the compare has been done in the predecessor block,
1312*9880d681SAndroid Build Coastguard Worker   // and it left a value for us in a virtual register.  Ergo, we test
1313*9880d681SAndroid Build Coastguard Worker   // the one-bit value left in the virtual register.
1314*9880d681SAndroid Build Coastguard Worker   unsigned TstOpc = isThumb2 ? ARM::t2TSTri : ARM::TSTri;
1315*9880d681SAndroid Build Coastguard Worker   CmpReg = constrainOperandRegClass(TII.get(TstOpc), CmpReg, 0);
1316*9880d681SAndroid Build Coastguard Worker   AddOptionalDefs(
1317*9880d681SAndroid Build Coastguard Worker       BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DbgLoc, TII.get(TstOpc))
1318*9880d681SAndroid Build Coastguard Worker           .addReg(CmpReg)
1319*9880d681SAndroid Build Coastguard Worker           .addImm(1));
1320*9880d681SAndroid Build Coastguard Worker 
1321*9880d681SAndroid Build Coastguard Worker   unsigned CCMode = ARMCC::NE;
1322*9880d681SAndroid Build Coastguard Worker   if (FuncInfo.MBB->isLayoutSuccessor(TBB)) {
1323*9880d681SAndroid Build Coastguard Worker     std::swap(TBB, FBB);
1324*9880d681SAndroid Build Coastguard Worker     CCMode = ARMCC::EQ;
1325*9880d681SAndroid Build Coastguard Worker   }
1326*9880d681SAndroid Build Coastguard Worker 
1327*9880d681SAndroid Build Coastguard Worker   unsigned BrOpc = isThumb2 ? ARM::t2Bcc : ARM::Bcc;
1328*9880d681SAndroid Build Coastguard Worker   BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DbgLoc, TII.get(BrOpc))
1329*9880d681SAndroid Build Coastguard Worker                   .addMBB(TBB).addImm(CCMode).addReg(ARM::CPSR);
1330*9880d681SAndroid Build Coastguard Worker   finishCondBranch(BI->getParent(), TBB, FBB);
1331*9880d681SAndroid Build Coastguard Worker   return true;
1332*9880d681SAndroid Build Coastguard Worker }
1333*9880d681SAndroid Build Coastguard Worker 
SelectIndirectBr(const Instruction * I)1334*9880d681SAndroid Build Coastguard Worker bool ARMFastISel::SelectIndirectBr(const Instruction *I) {
1335*9880d681SAndroid Build Coastguard Worker   unsigned AddrReg = getRegForValue(I->getOperand(0));
1336*9880d681SAndroid Build Coastguard Worker   if (AddrReg == 0) return false;
1337*9880d681SAndroid Build Coastguard Worker 
1338*9880d681SAndroid Build Coastguard Worker   unsigned Opc = isThumb2 ? ARM::tBRIND : ARM::BX;
1339*9880d681SAndroid Build Coastguard Worker   AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DbgLoc,
1340*9880d681SAndroid Build Coastguard Worker                           TII.get(Opc)).addReg(AddrReg));
1341*9880d681SAndroid Build Coastguard Worker 
1342*9880d681SAndroid Build Coastguard Worker   const IndirectBrInst *IB = cast<IndirectBrInst>(I);
1343*9880d681SAndroid Build Coastguard Worker   for (const BasicBlock *SuccBB : IB->successors())
1344*9880d681SAndroid Build Coastguard Worker     FuncInfo.MBB->addSuccessor(FuncInfo.MBBMap[SuccBB]);
1345*9880d681SAndroid Build Coastguard Worker 
1346*9880d681SAndroid Build Coastguard Worker   return true;
1347*9880d681SAndroid Build Coastguard Worker }
1348*9880d681SAndroid Build Coastguard Worker 
ARMEmitCmp(const Value * Src1Value,const Value * Src2Value,bool isZExt)1349*9880d681SAndroid Build Coastguard Worker bool ARMFastISel::ARMEmitCmp(const Value *Src1Value, const Value *Src2Value,
1350*9880d681SAndroid Build Coastguard Worker                              bool isZExt) {
1351*9880d681SAndroid Build Coastguard Worker   Type *Ty = Src1Value->getType();
1352*9880d681SAndroid Build Coastguard Worker   EVT SrcEVT = TLI.getValueType(DL, Ty, true);
1353*9880d681SAndroid Build Coastguard Worker   if (!SrcEVT.isSimple()) return false;
1354*9880d681SAndroid Build Coastguard Worker   MVT SrcVT = SrcEVT.getSimpleVT();
1355*9880d681SAndroid Build Coastguard Worker 
1356*9880d681SAndroid Build Coastguard Worker   bool isFloat = (Ty->isFloatTy() || Ty->isDoubleTy());
1357*9880d681SAndroid Build Coastguard Worker   if (isFloat && !Subtarget->hasVFP2())
1358*9880d681SAndroid Build Coastguard Worker     return false;
1359*9880d681SAndroid Build Coastguard Worker 
1360*9880d681SAndroid Build Coastguard Worker   // Check to see if the 2nd operand is a constant that we can encode directly
1361*9880d681SAndroid Build Coastguard Worker   // in the compare.
1362*9880d681SAndroid Build Coastguard Worker   int Imm = 0;
1363*9880d681SAndroid Build Coastguard Worker   bool UseImm = false;
1364*9880d681SAndroid Build Coastguard Worker   bool isNegativeImm = false;
1365*9880d681SAndroid Build Coastguard Worker   // FIXME: At -O0 we don't have anything that canonicalizes operand order.
1366*9880d681SAndroid Build Coastguard Worker   // Thus, Src1Value may be a ConstantInt, but we're missing it.
1367*9880d681SAndroid Build Coastguard Worker   if (const ConstantInt *ConstInt = dyn_cast<ConstantInt>(Src2Value)) {
1368*9880d681SAndroid Build Coastguard Worker     if (SrcVT == MVT::i32 || SrcVT == MVT::i16 || SrcVT == MVT::i8 ||
1369*9880d681SAndroid Build Coastguard Worker         SrcVT == MVT::i1) {
1370*9880d681SAndroid Build Coastguard Worker       const APInt &CIVal = ConstInt->getValue();
1371*9880d681SAndroid Build Coastguard Worker       Imm = (isZExt) ? (int)CIVal.getZExtValue() : (int)CIVal.getSExtValue();
1372*9880d681SAndroid Build Coastguard Worker       // For INT_MIN/LONG_MIN (i.e., 0x80000000) we need to use a cmp, rather
1373*9880d681SAndroid Build Coastguard Worker       // then a cmn, because there is no way to represent 2147483648 as a
1374*9880d681SAndroid Build Coastguard Worker       // signed 32-bit int.
1375*9880d681SAndroid Build Coastguard Worker       if (Imm < 0 && Imm != (int)0x80000000) {
1376*9880d681SAndroid Build Coastguard Worker         isNegativeImm = true;
1377*9880d681SAndroid Build Coastguard Worker         Imm = -Imm;
1378*9880d681SAndroid Build Coastguard Worker       }
1379*9880d681SAndroid Build Coastguard Worker       UseImm = isThumb2 ? (ARM_AM::getT2SOImmVal(Imm) != -1) :
1380*9880d681SAndroid Build Coastguard Worker         (ARM_AM::getSOImmVal(Imm) != -1);
1381*9880d681SAndroid Build Coastguard Worker     }
1382*9880d681SAndroid Build Coastguard Worker   } else if (const ConstantFP *ConstFP = dyn_cast<ConstantFP>(Src2Value)) {
1383*9880d681SAndroid Build Coastguard Worker     if (SrcVT == MVT::f32 || SrcVT == MVT::f64)
1384*9880d681SAndroid Build Coastguard Worker       if (ConstFP->isZero() && !ConstFP->isNegative())
1385*9880d681SAndroid Build Coastguard Worker         UseImm = true;
1386*9880d681SAndroid Build Coastguard Worker   }
1387*9880d681SAndroid Build Coastguard Worker 
1388*9880d681SAndroid Build Coastguard Worker   unsigned CmpOpc;
1389*9880d681SAndroid Build Coastguard Worker   bool isICmp = true;
1390*9880d681SAndroid Build Coastguard Worker   bool needsExt = false;
1391*9880d681SAndroid Build Coastguard Worker   switch (SrcVT.SimpleTy) {
1392*9880d681SAndroid Build Coastguard Worker     default: return false;
1393*9880d681SAndroid Build Coastguard Worker     // TODO: Verify compares.
1394*9880d681SAndroid Build Coastguard Worker     case MVT::f32:
1395*9880d681SAndroid Build Coastguard Worker       isICmp = false;
1396*9880d681SAndroid Build Coastguard Worker       CmpOpc = UseImm ? ARM::VCMPEZS : ARM::VCMPES;
1397*9880d681SAndroid Build Coastguard Worker       break;
1398*9880d681SAndroid Build Coastguard Worker     case MVT::f64:
1399*9880d681SAndroid Build Coastguard Worker       isICmp = false;
1400*9880d681SAndroid Build Coastguard Worker       CmpOpc = UseImm ? ARM::VCMPEZD : ARM::VCMPED;
1401*9880d681SAndroid Build Coastguard Worker       break;
1402*9880d681SAndroid Build Coastguard Worker     case MVT::i1:
1403*9880d681SAndroid Build Coastguard Worker     case MVT::i8:
1404*9880d681SAndroid Build Coastguard Worker     case MVT::i16:
1405*9880d681SAndroid Build Coastguard Worker       needsExt = true;
1406*9880d681SAndroid Build Coastguard Worker     // Intentional fall-through.
1407*9880d681SAndroid Build Coastguard Worker     case MVT::i32:
1408*9880d681SAndroid Build Coastguard Worker       if (isThumb2) {
1409*9880d681SAndroid Build Coastguard Worker         if (!UseImm)
1410*9880d681SAndroid Build Coastguard Worker           CmpOpc = ARM::t2CMPrr;
1411*9880d681SAndroid Build Coastguard Worker         else
1412*9880d681SAndroid Build Coastguard Worker           CmpOpc = isNegativeImm ? ARM::t2CMNri : ARM::t2CMPri;
1413*9880d681SAndroid Build Coastguard Worker       } else {
1414*9880d681SAndroid Build Coastguard Worker         if (!UseImm)
1415*9880d681SAndroid Build Coastguard Worker           CmpOpc = ARM::CMPrr;
1416*9880d681SAndroid Build Coastguard Worker         else
1417*9880d681SAndroid Build Coastguard Worker           CmpOpc = isNegativeImm ? ARM::CMNri : ARM::CMPri;
1418*9880d681SAndroid Build Coastguard Worker       }
1419*9880d681SAndroid Build Coastguard Worker       break;
1420*9880d681SAndroid Build Coastguard Worker   }
1421*9880d681SAndroid Build Coastguard Worker 
1422*9880d681SAndroid Build Coastguard Worker   unsigned SrcReg1 = getRegForValue(Src1Value);
1423*9880d681SAndroid Build Coastguard Worker   if (SrcReg1 == 0) return false;
1424*9880d681SAndroid Build Coastguard Worker 
1425*9880d681SAndroid Build Coastguard Worker   unsigned SrcReg2 = 0;
1426*9880d681SAndroid Build Coastguard Worker   if (!UseImm) {
1427*9880d681SAndroid Build Coastguard Worker     SrcReg2 = getRegForValue(Src2Value);
1428*9880d681SAndroid Build Coastguard Worker     if (SrcReg2 == 0) return false;
1429*9880d681SAndroid Build Coastguard Worker   }
1430*9880d681SAndroid Build Coastguard Worker 
1431*9880d681SAndroid Build Coastguard Worker   // We have i1, i8, or i16, we need to either zero extend or sign extend.
1432*9880d681SAndroid Build Coastguard Worker   if (needsExt) {
1433*9880d681SAndroid Build Coastguard Worker     SrcReg1 = ARMEmitIntExt(SrcVT, SrcReg1, MVT::i32, isZExt);
1434*9880d681SAndroid Build Coastguard Worker     if (SrcReg1 == 0) return false;
1435*9880d681SAndroid Build Coastguard Worker     if (!UseImm) {
1436*9880d681SAndroid Build Coastguard Worker       SrcReg2 = ARMEmitIntExt(SrcVT, SrcReg2, MVT::i32, isZExt);
1437*9880d681SAndroid Build Coastguard Worker       if (SrcReg2 == 0) return false;
1438*9880d681SAndroid Build Coastguard Worker     }
1439*9880d681SAndroid Build Coastguard Worker   }
1440*9880d681SAndroid Build Coastguard Worker 
1441*9880d681SAndroid Build Coastguard Worker   const MCInstrDesc &II = TII.get(CmpOpc);
1442*9880d681SAndroid Build Coastguard Worker   SrcReg1 = constrainOperandRegClass(II, SrcReg1, 0);
1443*9880d681SAndroid Build Coastguard Worker   if (!UseImm) {
1444*9880d681SAndroid Build Coastguard Worker     SrcReg2 = constrainOperandRegClass(II, SrcReg2, 1);
1445*9880d681SAndroid Build Coastguard Worker     AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DbgLoc, II)
1446*9880d681SAndroid Build Coastguard Worker                     .addReg(SrcReg1).addReg(SrcReg2));
1447*9880d681SAndroid Build Coastguard Worker   } else {
1448*9880d681SAndroid Build Coastguard Worker     MachineInstrBuilder MIB;
1449*9880d681SAndroid Build Coastguard Worker     MIB = BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DbgLoc, II)
1450*9880d681SAndroid Build Coastguard Worker       .addReg(SrcReg1);
1451*9880d681SAndroid Build Coastguard Worker 
1452*9880d681SAndroid Build Coastguard Worker     // Only add immediate for icmp as the immediate for fcmp is an implicit 0.0.
1453*9880d681SAndroid Build Coastguard Worker     if (isICmp)
1454*9880d681SAndroid Build Coastguard Worker       MIB.addImm(Imm);
1455*9880d681SAndroid Build Coastguard Worker     AddOptionalDefs(MIB);
1456*9880d681SAndroid Build Coastguard Worker   }
1457*9880d681SAndroid Build Coastguard Worker 
1458*9880d681SAndroid Build Coastguard Worker   // For floating point we need to move the result to a comparison register
1459*9880d681SAndroid Build Coastguard Worker   // that we can then use for branches.
1460*9880d681SAndroid Build Coastguard Worker   if (Ty->isFloatTy() || Ty->isDoubleTy())
1461*9880d681SAndroid Build Coastguard Worker     AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DbgLoc,
1462*9880d681SAndroid Build Coastguard Worker                             TII.get(ARM::FMSTAT)));
1463*9880d681SAndroid Build Coastguard Worker   return true;
1464*9880d681SAndroid Build Coastguard Worker }
1465*9880d681SAndroid Build Coastguard Worker 
SelectCmp(const Instruction * I)1466*9880d681SAndroid Build Coastguard Worker bool ARMFastISel::SelectCmp(const Instruction *I) {
1467*9880d681SAndroid Build Coastguard Worker   const CmpInst *CI = cast<CmpInst>(I);
1468*9880d681SAndroid Build Coastguard Worker 
1469*9880d681SAndroid Build Coastguard Worker   // Get the compare predicate.
1470*9880d681SAndroid Build Coastguard Worker   ARMCC::CondCodes ARMPred = getComparePred(CI->getPredicate());
1471*9880d681SAndroid Build Coastguard Worker 
1472*9880d681SAndroid Build Coastguard Worker   // We may not handle every CC for now.
1473*9880d681SAndroid Build Coastguard Worker   if (ARMPred == ARMCC::AL) return false;
1474*9880d681SAndroid Build Coastguard Worker 
1475*9880d681SAndroid Build Coastguard Worker   // Emit the compare.
1476*9880d681SAndroid Build Coastguard Worker   if (!ARMEmitCmp(CI->getOperand(0), CI->getOperand(1), CI->isUnsigned()))
1477*9880d681SAndroid Build Coastguard Worker     return false;
1478*9880d681SAndroid Build Coastguard Worker 
1479*9880d681SAndroid Build Coastguard Worker   // Now set a register based on the comparison. Explicitly set the predicates
1480*9880d681SAndroid Build Coastguard Worker   // here.
1481*9880d681SAndroid Build Coastguard Worker   unsigned MovCCOpc = isThumb2 ? ARM::t2MOVCCi : ARM::MOVCCi;
1482*9880d681SAndroid Build Coastguard Worker   const TargetRegisterClass *RC = isThumb2 ? &ARM::rGPRRegClass
1483*9880d681SAndroid Build Coastguard Worker                                            : &ARM::GPRRegClass;
1484*9880d681SAndroid Build Coastguard Worker   unsigned DestReg = createResultReg(RC);
1485*9880d681SAndroid Build Coastguard Worker   Constant *Zero = ConstantInt::get(Type::getInt32Ty(*Context), 0);
1486*9880d681SAndroid Build Coastguard Worker   unsigned ZeroReg = fastMaterializeConstant(Zero);
1487*9880d681SAndroid Build Coastguard Worker   // ARMEmitCmp emits a FMSTAT when necessary, so it's always safe to use CPSR.
1488*9880d681SAndroid Build Coastguard Worker   BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DbgLoc, TII.get(MovCCOpc), DestReg)
1489*9880d681SAndroid Build Coastguard Worker           .addReg(ZeroReg).addImm(1)
1490*9880d681SAndroid Build Coastguard Worker           .addImm(ARMPred).addReg(ARM::CPSR);
1491*9880d681SAndroid Build Coastguard Worker 
1492*9880d681SAndroid Build Coastguard Worker   updateValueMap(I, DestReg);
1493*9880d681SAndroid Build Coastguard Worker   return true;
1494*9880d681SAndroid Build Coastguard Worker }
1495*9880d681SAndroid Build Coastguard Worker 
SelectFPExt(const Instruction * I)1496*9880d681SAndroid Build Coastguard Worker bool ARMFastISel::SelectFPExt(const Instruction *I) {
1497*9880d681SAndroid Build Coastguard Worker   // Make sure we have VFP and that we're extending float to double.
1498*9880d681SAndroid Build Coastguard Worker   if (!Subtarget->hasVFP2()) return false;
1499*9880d681SAndroid Build Coastguard Worker 
1500*9880d681SAndroid Build Coastguard Worker   Value *V = I->getOperand(0);
1501*9880d681SAndroid Build Coastguard Worker   if (!I->getType()->isDoubleTy() ||
1502*9880d681SAndroid Build Coastguard Worker       !V->getType()->isFloatTy()) return false;
1503*9880d681SAndroid Build Coastguard Worker 
1504*9880d681SAndroid Build Coastguard Worker   unsigned Op = getRegForValue(V);
1505*9880d681SAndroid Build Coastguard Worker   if (Op == 0) return false;
1506*9880d681SAndroid Build Coastguard Worker 
1507*9880d681SAndroid Build Coastguard Worker   unsigned Result = createResultReg(&ARM::DPRRegClass);
1508*9880d681SAndroid Build Coastguard Worker   AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DbgLoc,
1509*9880d681SAndroid Build Coastguard Worker                           TII.get(ARM::VCVTDS), Result)
1510*9880d681SAndroid Build Coastguard Worker                   .addReg(Op));
1511*9880d681SAndroid Build Coastguard Worker   updateValueMap(I, Result);
1512*9880d681SAndroid Build Coastguard Worker   return true;
1513*9880d681SAndroid Build Coastguard Worker }
1514*9880d681SAndroid Build Coastguard Worker 
SelectFPTrunc(const Instruction * I)1515*9880d681SAndroid Build Coastguard Worker bool ARMFastISel::SelectFPTrunc(const Instruction *I) {
1516*9880d681SAndroid Build Coastguard Worker   // Make sure we have VFP and that we're truncating double to float.
1517*9880d681SAndroid Build Coastguard Worker   if (!Subtarget->hasVFP2()) return false;
1518*9880d681SAndroid Build Coastguard Worker 
1519*9880d681SAndroid Build Coastguard Worker   Value *V = I->getOperand(0);
1520*9880d681SAndroid Build Coastguard Worker   if (!(I->getType()->isFloatTy() &&
1521*9880d681SAndroid Build Coastguard Worker         V->getType()->isDoubleTy())) return false;
1522*9880d681SAndroid Build Coastguard Worker 
1523*9880d681SAndroid Build Coastguard Worker   unsigned Op = getRegForValue(V);
1524*9880d681SAndroid Build Coastguard Worker   if (Op == 0) return false;
1525*9880d681SAndroid Build Coastguard Worker 
1526*9880d681SAndroid Build Coastguard Worker   unsigned Result = createResultReg(&ARM::SPRRegClass);
1527*9880d681SAndroid Build Coastguard Worker   AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DbgLoc,
1528*9880d681SAndroid Build Coastguard Worker                           TII.get(ARM::VCVTSD), Result)
1529*9880d681SAndroid Build Coastguard Worker                   .addReg(Op));
1530*9880d681SAndroid Build Coastguard Worker   updateValueMap(I, Result);
1531*9880d681SAndroid Build Coastguard Worker   return true;
1532*9880d681SAndroid Build Coastguard Worker }
1533*9880d681SAndroid Build Coastguard Worker 
SelectIToFP(const Instruction * I,bool isSigned)1534*9880d681SAndroid Build Coastguard Worker bool ARMFastISel::SelectIToFP(const Instruction *I, bool isSigned) {
1535*9880d681SAndroid Build Coastguard Worker   // Make sure we have VFP.
1536*9880d681SAndroid Build Coastguard Worker   if (!Subtarget->hasVFP2()) return false;
1537*9880d681SAndroid Build Coastguard Worker 
1538*9880d681SAndroid Build Coastguard Worker   MVT DstVT;
1539*9880d681SAndroid Build Coastguard Worker   Type *Ty = I->getType();
1540*9880d681SAndroid Build Coastguard Worker   if (!isTypeLegal(Ty, DstVT))
1541*9880d681SAndroid Build Coastguard Worker     return false;
1542*9880d681SAndroid Build Coastguard Worker 
1543*9880d681SAndroid Build Coastguard Worker   Value *Src = I->getOperand(0);
1544*9880d681SAndroid Build Coastguard Worker   EVT SrcEVT = TLI.getValueType(DL, Src->getType(), true);
1545*9880d681SAndroid Build Coastguard Worker   if (!SrcEVT.isSimple())
1546*9880d681SAndroid Build Coastguard Worker     return false;
1547*9880d681SAndroid Build Coastguard Worker   MVT SrcVT = SrcEVT.getSimpleVT();
1548*9880d681SAndroid Build Coastguard Worker   if (SrcVT != MVT::i32 && SrcVT != MVT::i16 && SrcVT != MVT::i8)
1549*9880d681SAndroid Build Coastguard Worker     return false;
1550*9880d681SAndroid Build Coastguard Worker 
1551*9880d681SAndroid Build Coastguard Worker   unsigned SrcReg = getRegForValue(Src);
1552*9880d681SAndroid Build Coastguard Worker   if (SrcReg == 0) return false;
1553*9880d681SAndroid Build Coastguard Worker 
1554*9880d681SAndroid Build Coastguard Worker   // Handle sign-extension.
1555*9880d681SAndroid Build Coastguard Worker   if (SrcVT == MVT::i16 || SrcVT == MVT::i8) {
1556*9880d681SAndroid Build Coastguard Worker     SrcReg = ARMEmitIntExt(SrcVT, SrcReg, MVT::i32,
1557*9880d681SAndroid Build Coastguard Worker                                        /*isZExt*/!isSigned);
1558*9880d681SAndroid Build Coastguard Worker     if (SrcReg == 0) return false;
1559*9880d681SAndroid Build Coastguard Worker   }
1560*9880d681SAndroid Build Coastguard Worker 
1561*9880d681SAndroid Build Coastguard Worker   // The conversion routine works on fp-reg to fp-reg and the operand above
1562*9880d681SAndroid Build Coastguard Worker   // was an integer, move it to the fp registers if possible.
1563*9880d681SAndroid Build Coastguard Worker   unsigned FP = ARMMoveToFPReg(MVT::f32, SrcReg);
1564*9880d681SAndroid Build Coastguard Worker   if (FP == 0) return false;
1565*9880d681SAndroid Build Coastguard Worker 
1566*9880d681SAndroid Build Coastguard Worker   unsigned Opc;
1567*9880d681SAndroid Build Coastguard Worker   if (Ty->isFloatTy()) Opc = isSigned ? ARM::VSITOS : ARM::VUITOS;
1568*9880d681SAndroid Build Coastguard Worker   else if (Ty->isDoubleTy()) Opc = isSigned ? ARM::VSITOD : ARM::VUITOD;
1569*9880d681SAndroid Build Coastguard Worker   else return false;
1570*9880d681SAndroid Build Coastguard Worker 
1571*9880d681SAndroid Build Coastguard Worker   unsigned ResultReg = createResultReg(TLI.getRegClassFor(DstVT));
1572*9880d681SAndroid Build Coastguard Worker   AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DbgLoc,
1573*9880d681SAndroid Build Coastguard Worker                           TII.get(Opc), ResultReg).addReg(FP));
1574*9880d681SAndroid Build Coastguard Worker   updateValueMap(I, ResultReg);
1575*9880d681SAndroid Build Coastguard Worker   return true;
1576*9880d681SAndroid Build Coastguard Worker }
1577*9880d681SAndroid Build Coastguard Worker 
SelectFPToI(const Instruction * I,bool isSigned)1578*9880d681SAndroid Build Coastguard Worker bool ARMFastISel::SelectFPToI(const Instruction *I, bool isSigned) {
1579*9880d681SAndroid Build Coastguard Worker   // Make sure we have VFP.
1580*9880d681SAndroid Build Coastguard Worker   if (!Subtarget->hasVFP2()) return false;
1581*9880d681SAndroid Build Coastguard Worker 
1582*9880d681SAndroid Build Coastguard Worker   MVT DstVT;
1583*9880d681SAndroid Build Coastguard Worker   Type *RetTy = I->getType();
1584*9880d681SAndroid Build Coastguard Worker   if (!isTypeLegal(RetTy, DstVT))
1585*9880d681SAndroid Build Coastguard Worker     return false;
1586*9880d681SAndroid Build Coastguard Worker 
1587*9880d681SAndroid Build Coastguard Worker   unsigned Op = getRegForValue(I->getOperand(0));
1588*9880d681SAndroid Build Coastguard Worker   if (Op == 0) return false;
1589*9880d681SAndroid Build Coastguard Worker 
1590*9880d681SAndroid Build Coastguard Worker   unsigned Opc;
1591*9880d681SAndroid Build Coastguard Worker   Type *OpTy = I->getOperand(0)->getType();
1592*9880d681SAndroid Build Coastguard Worker   if (OpTy->isFloatTy()) Opc = isSigned ? ARM::VTOSIZS : ARM::VTOUIZS;
1593*9880d681SAndroid Build Coastguard Worker   else if (OpTy->isDoubleTy()) Opc = isSigned ? ARM::VTOSIZD : ARM::VTOUIZD;
1594*9880d681SAndroid Build Coastguard Worker   else return false;
1595*9880d681SAndroid Build Coastguard Worker 
1596*9880d681SAndroid Build Coastguard Worker   // f64->s32/u32 or f32->s32/u32 both need an intermediate f32 reg.
1597*9880d681SAndroid Build Coastguard Worker   unsigned ResultReg = createResultReg(TLI.getRegClassFor(MVT::f32));
1598*9880d681SAndroid Build Coastguard Worker   AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DbgLoc,
1599*9880d681SAndroid Build Coastguard Worker                           TII.get(Opc), ResultReg).addReg(Op));
1600*9880d681SAndroid Build Coastguard Worker 
1601*9880d681SAndroid Build Coastguard Worker   // This result needs to be in an integer register, but the conversion only
1602*9880d681SAndroid Build Coastguard Worker   // takes place in fp-regs.
1603*9880d681SAndroid Build Coastguard Worker   unsigned IntReg = ARMMoveToIntReg(DstVT, ResultReg);
1604*9880d681SAndroid Build Coastguard Worker   if (IntReg == 0) return false;
1605*9880d681SAndroid Build Coastguard Worker 
1606*9880d681SAndroid Build Coastguard Worker   updateValueMap(I, IntReg);
1607*9880d681SAndroid Build Coastguard Worker   return true;
1608*9880d681SAndroid Build Coastguard Worker }
1609*9880d681SAndroid Build Coastguard Worker 
SelectSelect(const Instruction * I)1610*9880d681SAndroid Build Coastguard Worker bool ARMFastISel::SelectSelect(const Instruction *I) {
1611*9880d681SAndroid Build Coastguard Worker   MVT VT;
1612*9880d681SAndroid Build Coastguard Worker   if (!isTypeLegal(I->getType(), VT))
1613*9880d681SAndroid Build Coastguard Worker     return false;
1614*9880d681SAndroid Build Coastguard Worker 
1615*9880d681SAndroid Build Coastguard Worker   // Things need to be register sized for register moves.
1616*9880d681SAndroid Build Coastguard Worker   if (VT != MVT::i32) return false;
1617*9880d681SAndroid Build Coastguard Worker 
1618*9880d681SAndroid Build Coastguard Worker   unsigned CondReg = getRegForValue(I->getOperand(0));
1619*9880d681SAndroid Build Coastguard Worker   if (CondReg == 0) return false;
1620*9880d681SAndroid Build Coastguard Worker   unsigned Op1Reg = getRegForValue(I->getOperand(1));
1621*9880d681SAndroid Build Coastguard Worker   if (Op1Reg == 0) return false;
1622*9880d681SAndroid Build Coastguard Worker 
1623*9880d681SAndroid Build Coastguard Worker   // Check to see if we can use an immediate in the conditional move.
1624*9880d681SAndroid Build Coastguard Worker   int Imm = 0;
1625*9880d681SAndroid Build Coastguard Worker   bool UseImm = false;
1626*9880d681SAndroid Build Coastguard Worker   bool isNegativeImm = false;
1627*9880d681SAndroid Build Coastguard Worker   if (const ConstantInt *ConstInt = dyn_cast<ConstantInt>(I->getOperand(2))) {
1628*9880d681SAndroid Build Coastguard Worker     assert (VT == MVT::i32 && "Expecting an i32.");
1629*9880d681SAndroid Build Coastguard Worker     Imm = (int)ConstInt->getValue().getZExtValue();
1630*9880d681SAndroid Build Coastguard Worker     if (Imm < 0) {
1631*9880d681SAndroid Build Coastguard Worker       isNegativeImm = true;
1632*9880d681SAndroid Build Coastguard Worker       Imm = ~Imm;
1633*9880d681SAndroid Build Coastguard Worker     }
1634*9880d681SAndroid Build Coastguard Worker     UseImm = isThumb2 ? (ARM_AM::getT2SOImmVal(Imm) != -1) :
1635*9880d681SAndroid Build Coastguard Worker       (ARM_AM::getSOImmVal(Imm) != -1);
1636*9880d681SAndroid Build Coastguard Worker   }
1637*9880d681SAndroid Build Coastguard Worker 
1638*9880d681SAndroid Build Coastguard Worker   unsigned Op2Reg = 0;
1639*9880d681SAndroid Build Coastguard Worker   if (!UseImm) {
1640*9880d681SAndroid Build Coastguard Worker     Op2Reg = getRegForValue(I->getOperand(2));
1641*9880d681SAndroid Build Coastguard Worker     if (Op2Reg == 0) return false;
1642*9880d681SAndroid Build Coastguard Worker   }
1643*9880d681SAndroid Build Coastguard Worker 
1644*9880d681SAndroid Build Coastguard Worker   unsigned TstOpc = isThumb2 ? ARM::t2TSTri : ARM::TSTri;
1645*9880d681SAndroid Build Coastguard Worker   CondReg = constrainOperandRegClass(TII.get(TstOpc), CondReg, 0);
1646*9880d681SAndroid Build Coastguard Worker   AddOptionalDefs(
1647*9880d681SAndroid Build Coastguard Worker       BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DbgLoc, TII.get(TstOpc))
1648*9880d681SAndroid Build Coastguard Worker           .addReg(CondReg)
1649*9880d681SAndroid Build Coastguard Worker           .addImm(1));
1650*9880d681SAndroid Build Coastguard Worker 
1651*9880d681SAndroid Build Coastguard Worker   unsigned MovCCOpc;
1652*9880d681SAndroid Build Coastguard Worker   const TargetRegisterClass *RC;
1653*9880d681SAndroid Build Coastguard Worker   if (!UseImm) {
1654*9880d681SAndroid Build Coastguard Worker     RC = isThumb2 ? &ARM::tGPRRegClass : &ARM::GPRRegClass;
1655*9880d681SAndroid Build Coastguard Worker     MovCCOpc = isThumb2 ? ARM::t2MOVCCr : ARM::MOVCCr;
1656*9880d681SAndroid Build Coastguard Worker   } else {
1657*9880d681SAndroid Build Coastguard Worker     RC = isThumb2 ? &ARM::rGPRRegClass : &ARM::GPRRegClass;
1658*9880d681SAndroid Build Coastguard Worker     if (!isNegativeImm)
1659*9880d681SAndroid Build Coastguard Worker       MovCCOpc = isThumb2 ? ARM::t2MOVCCi : ARM::MOVCCi;
1660*9880d681SAndroid Build Coastguard Worker     else
1661*9880d681SAndroid Build Coastguard Worker       MovCCOpc = isThumb2 ? ARM::t2MVNCCi : ARM::MVNCCi;
1662*9880d681SAndroid Build Coastguard Worker   }
1663*9880d681SAndroid Build Coastguard Worker   unsigned ResultReg = createResultReg(RC);
1664*9880d681SAndroid Build Coastguard Worker   if (!UseImm) {
1665*9880d681SAndroid Build Coastguard Worker     Op2Reg = constrainOperandRegClass(TII.get(MovCCOpc), Op2Reg, 1);
1666*9880d681SAndroid Build Coastguard Worker     Op1Reg = constrainOperandRegClass(TII.get(MovCCOpc), Op1Reg, 2);
1667*9880d681SAndroid Build Coastguard Worker     BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DbgLoc, TII.get(MovCCOpc),
1668*9880d681SAndroid Build Coastguard Worker             ResultReg)
1669*9880d681SAndroid Build Coastguard Worker         .addReg(Op2Reg)
1670*9880d681SAndroid Build Coastguard Worker         .addReg(Op1Reg)
1671*9880d681SAndroid Build Coastguard Worker         .addImm(ARMCC::NE)
1672*9880d681SAndroid Build Coastguard Worker         .addReg(ARM::CPSR);
1673*9880d681SAndroid Build Coastguard Worker   } else {
1674*9880d681SAndroid Build Coastguard Worker     Op1Reg = constrainOperandRegClass(TII.get(MovCCOpc), Op1Reg, 1);
1675*9880d681SAndroid Build Coastguard Worker     BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DbgLoc, TII.get(MovCCOpc),
1676*9880d681SAndroid Build Coastguard Worker             ResultReg)
1677*9880d681SAndroid Build Coastguard Worker         .addReg(Op1Reg)
1678*9880d681SAndroid Build Coastguard Worker         .addImm(Imm)
1679*9880d681SAndroid Build Coastguard Worker         .addImm(ARMCC::EQ)
1680*9880d681SAndroid Build Coastguard Worker         .addReg(ARM::CPSR);
1681*9880d681SAndroid Build Coastguard Worker   }
1682*9880d681SAndroid Build Coastguard Worker   updateValueMap(I, ResultReg);
1683*9880d681SAndroid Build Coastguard Worker   return true;
1684*9880d681SAndroid Build Coastguard Worker }
1685*9880d681SAndroid Build Coastguard Worker 
SelectDiv(const Instruction * I,bool isSigned)1686*9880d681SAndroid Build Coastguard Worker bool ARMFastISel::SelectDiv(const Instruction *I, bool isSigned) {
1687*9880d681SAndroid Build Coastguard Worker   MVT VT;
1688*9880d681SAndroid Build Coastguard Worker   Type *Ty = I->getType();
1689*9880d681SAndroid Build Coastguard Worker   if (!isTypeLegal(Ty, VT))
1690*9880d681SAndroid Build Coastguard Worker     return false;
1691*9880d681SAndroid Build Coastguard Worker 
1692*9880d681SAndroid Build Coastguard Worker   // If we have integer div support we should have selected this automagically.
1693*9880d681SAndroid Build Coastguard Worker   // In case we have a real miss go ahead and return false and we'll pick
1694*9880d681SAndroid Build Coastguard Worker   // it up later.
1695*9880d681SAndroid Build Coastguard Worker   if (Subtarget->hasDivide()) return false;
1696*9880d681SAndroid Build Coastguard Worker 
1697*9880d681SAndroid Build Coastguard Worker   // Otherwise emit a libcall.
1698*9880d681SAndroid Build Coastguard Worker   RTLIB::Libcall LC = RTLIB::UNKNOWN_LIBCALL;
1699*9880d681SAndroid Build Coastguard Worker   if (VT == MVT::i8)
1700*9880d681SAndroid Build Coastguard Worker     LC = isSigned ? RTLIB::SDIV_I8 : RTLIB::UDIV_I8;
1701*9880d681SAndroid Build Coastguard Worker   else if (VT == MVT::i16)
1702*9880d681SAndroid Build Coastguard Worker     LC = isSigned ? RTLIB::SDIV_I16 : RTLIB::UDIV_I16;
1703*9880d681SAndroid Build Coastguard Worker   else if (VT == MVT::i32)
1704*9880d681SAndroid Build Coastguard Worker     LC = isSigned ? RTLIB::SDIV_I32 : RTLIB::UDIV_I32;
1705*9880d681SAndroid Build Coastguard Worker   else if (VT == MVT::i64)
1706*9880d681SAndroid Build Coastguard Worker     LC = isSigned ? RTLIB::SDIV_I64 : RTLIB::UDIV_I64;
1707*9880d681SAndroid Build Coastguard Worker   else if (VT == MVT::i128)
1708*9880d681SAndroid Build Coastguard Worker     LC = isSigned ? RTLIB::SDIV_I128 : RTLIB::UDIV_I128;
1709*9880d681SAndroid Build Coastguard Worker   assert(LC != RTLIB::UNKNOWN_LIBCALL && "Unsupported SDIV!");
1710*9880d681SAndroid Build Coastguard Worker 
1711*9880d681SAndroid Build Coastguard Worker   return ARMEmitLibcall(I, LC);
1712*9880d681SAndroid Build Coastguard Worker }
1713*9880d681SAndroid Build Coastguard Worker 
SelectRem(const Instruction * I,bool isSigned)1714*9880d681SAndroid Build Coastguard Worker bool ARMFastISel::SelectRem(const Instruction *I, bool isSigned) {
1715*9880d681SAndroid Build Coastguard Worker   MVT VT;
1716*9880d681SAndroid Build Coastguard Worker   Type *Ty = I->getType();
1717*9880d681SAndroid Build Coastguard Worker   if (!isTypeLegal(Ty, VT))
1718*9880d681SAndroid Build Coastguard Worker     return false;
1719*9880d681SAndroid Build Coastguard Worker 
1720*9880d681SAndroid Build Coastguard Worker   RTLIB::Libcall LC = RTLIB::UNKNOWN_LIBCALL;
1721*9880d681SAndroid Build Coastguard Worker   if (VT == MVT::i8)
1722*9880d681SAndroid Build Coastguard Worker     LC = isSigned ? RTLIB::SREM_I8 : RTLIB::UREM_I8;
1723*9880d681SAndroid Build Coastguard Worker   else if (VT == MVT::i16)
1724*9880d681SAndroid Build Coastguard Worker     LC = isSigned ? RTLIB::SREM_I16 : RTLIB::UREM_I16;
1725*9880d681SAndroid Build Coastguard Worker   else if (VT == MVT::i32)
1726*9880d681SAndroid Build Coastguard Worker     LC = isSigned ? RTLIB::SREM_I32 : RTLIB::UREM_I32;
1727*9880d681SAndroid Build Coastguard Worker   else if (VT == MVT::i64)
1728*9880d681SAndroid Build Coastguard Worker     LC = isSigned ? RTLIB::SREM_I64 : RTLIB::UREM_I64;
1729*9880d681SAndroid Build Coastguard Worker   else if (VT == MVT::i128)
1730*9880d681SAndroid Build Coastguard Worker     LC = isSigned ? RTLIB::SREM_I128 : RTLIB::UREM_I128;
1731*9880d681SAndroid Build Coastguard Worker   assert(LC != RTLIB::UNKNOWN_LIBCALL && "Unsupported SREM!");
1732*9880d681SAndroid Build Coastguard Worker 
1733*9880d681SAndroid Build Coastguard Worker   return ARMEmitLibcall(I, LC);
1734*9880d681SAndroid Build Coastguard Worker }
1735*9880d681SAndroid Build Coastguard Worker 
SelectBinaryIntOp(const Instruction * I,unsigned ISDOpcode)1736*9880d681SAndroid Build Coastguard Worker bool ARMFastISel::SelectBinaryIntOp(const Instruction *I, unsigned ISDOpcode) {
1737*9880d681SAndroid Build Coastguard Worker   EVT DestVT = TLI.getValueType(DL, I->getType(), true);
1738*9880d681SAndroid Build Coastguard Worker 
1739*9880d681SAndroid Build Coastguard Worker   // We can get here in the case when we have a binary operation on a non-legal
1740*9880d681SAndroid Build Coastguard Worker   // type and the target independent selector doesn't know how to handle it.
1741*9880d681SAndroid Build Coastguard Worker   if (DestVT != MVT::i16 && DestVT != MVT::i8 && DestVT != MVT::i1)
1742*9880d681SAndroid Build Coastguard Worker     return false;
1743*9880d681SAndroid Build Coastguard Worker 
1744*9880d681SAndroid Build Coastguard Worker   unsigned Opc;
1745*9880d681SAndroid Build Coastguard Worker   switch (ISDOpcode) {
1746*9880d681SAndroid Build Coastguard Worker     default: return false;
1747*9880d681SAndroid Build Coastguard Worker     case ISD::ADD:
1748*9880d681SAndroid Build Coastguard Worker       Opc = isThumb2 ? ARM::t2ADDrr : ARM::ADDrr;
1749*9880d681SAndroid Build Coastguard Worker       break;
1750*9880d681SAndroid Build Coastguard Worker     case ISD::OR:
1751*9880d681SAndroid Build Coastguard Worker       Opc = isThumb2 ? ARM::t2ORRrr : ARM::ORRrr;
1752*9880d681SAndroid Build Coastguard Worker       break;
1753*9880d681SAndroid Build Coastguard Worker     case ISD::SUB:
1754*9880d681SAndroid Build Coastguard Worker       Opc = isThumb2 ? ARM::t2SUBrr : ARM::SUBrr;
1755*9880d681SAndroid Build Coastguard Worker       break;
1756*9880d681SAndroid Build Coastguard Worker   }
1757*9880d681SAndroid Build Coastguard Worker 
1758*9880d681SAndroid Build Coastguard Worker   unsigned SrcReg1 = getRegForValue(I->getOperand(0));
1759*9880d681SAndroid Build Coastguard Worker   if (SrcReg1 == 0) return false;
1760*9880d681SAndroid Build Coastguard Worker 
1761*9880d681SAndroid Build Coastguard Worker   // TODO: Often the 2nd operand is an immediate, which can be encoded directly
1762*9880d681SAndroid Build Coastguard Worker   // in the instruction, rather then materializing the value in a register.
1763*9880d681SAndroid Build Coastguard Worker   unsigned SrcReg2 = getRegForValue(I->getOperand(1));
1764*9880d681SAndroid Build Coastguard Worker   if (SrcReg2 == 0) return false;
1765*9880d681SAndroid Build Coastguard Worker 
1766*9880d681SAndroid Build Coastguard Worker   unsigned ResultReg = createResultReg(&ARM::GPRnopcRegClass);
1767*9880d681SAndroid Build Coastguard Worker   SrcReg1 = constrainOperandRegClass(TII.get(Opc), SrcReg1, 1);
1768*9880d681SAndroid Build Coastguard Worker   SrcReg2 = constrainOperandRegClass(TII.get(Opc), SrcReg2, 2);
1769*9880d681SAndroid Build Coastguard Worker   AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DbgLoc,
1770*9880d681SAndroid Build Coastguard Worker                           TII.get(Opc), ResultReg)
1771*9880d681SAndroid Build Coastguard Worker                   .addReg(SrcReg1).addReg(SrcReg2));
1772*9880d681SAndroid Build Coastguard Worker   updateValueMap(I, ResultReg);
1773*9880d681SAndroid Build Coastguard Worker   return true;
1774*9880d681SAndroid Build Coastguard Worker }
1775*9880d681SAndroid Build Coastguard Worker 
SelectBinaryFPOp(const Instruction * I,unsigned ISDOpcode)1776*9880d681SAndroid Build Coastguard Worker bool ARMFastISel::SelectBinaryFPOp(const Instruction *I, unsigned ISDOpcode) {
1777*9880d681SAndroid Build Coastguard Worker   EVT FPVT = TLI.getValueType(DL, I->getType(), true);
1778*9880d681SAndroid Build Coastguard Worker   if (!FPVT.isSimple()) return false;
1779*9880d681SAndroid Build Coastguard Worker   MVT VT = FPVT.getSimpleVT();
1780*9880d681SAndroid Build Coastguard Worker 
1781*9880d681SAndroid Build Coastguard Worker   // FIXME: Support vector types where possible.
1782*9880d681SAndroid Build Coastguard Worker   if (VT.isVector())
1783*9880d681SAndroid Build Coastguard Worker     return false;
1784*9880d681SAndroid Build Coastguard Worker 
1785*9880d681SAndroid Build Coastguard Worker   // We can get here in the case when we want to use NEON for our fp
1786*9880d681SAndroid Build Coastguard Worker   // operations, but can't figure out how to. Just use the vfp instructions
1787*9880d681SAndroid Build Coastguard Worker   // if we have them.
1788*9880d681SAndroid Build Coastguard Worker   // FIXME: It'd be nice to use NEON instructions.
1789*9880d681SAndroid Build Coastguard Worker   Type *Ty = I->getType();
1790*9880d681SAndroid Build Coastguard Worker   bool isFloat = (Ty->isDoubleTy() || Ty->isFloatTy());
1791*9880d681SAndroid Build Coastguard Worker   if (isFloat && !Subtarget->hasVFP2())
1792*9880d681SAndroid Build Coastguard Worker     return false;
1793*9880d681SAndroid Build Coastguard Worker 
1794*9880d681SAndroid Build Coastguard Worker   unsigned Opc;
1795*9880d681SAndroid Build Coastguard Worker   bool is64bit = VT == MVT::f64 || VT == MVT::i64;
1796*9880d681SAndroid Build Coastguard Worker   switch (ISDOpcode) {
1797*9880d681SAndroid Build Coastguard Worker     default: return false;
1798*9880d681SAndroid Build Coastguard Worker     case ISD::FADD:
1799*9880d681SAndroid Build Coastguard Worker       Opc = is64bit ? ARM::VADDD : ARM::VADDS;
1800*9880d681SAndroid Build Coastguard Worker       break;
1801*9880d681SAndroid Build Coastguard Worker     case ISD::FSUB:
1802*9880d681SAndroid Build Coastguard Worker       Opc = is64bit ? ARM::VSUBD : ARM::VSUBS;
1803*9880d681SAndroid Build Coastguard Worker       break;
1804*9880d681SAndroid Build Coastguard Worker     case ISD::FMUL:
1805*9880d681SAndroid Build Coastguard Worker       Opc = is64bit ? ARM::VMULD : ARM::VMULS;
1806*9880d681SAndroid Build Coastguard Worker       break;
1807*9880d681SAndroid Build Coastguard Worker   }
1808*9880d681SAndroid Build Coastguard Worker   unsigned Op1 = getRegForValue(I->getOperand(0));
1809*9880d681SAndroid Build Coastguard Worker   if (Op1 == 0) return false;
1810*9880d681SAndroid Build Coastguard Worker 
1811*9880d681SAndroid Build Coastguard Worker   unsigned Op2 = getRegForValue(I->getOperand(1));
1812*9880d681SAndroid Build Coastguard Worker   if (Op2 == 0) return false;
1813*9880d681SAndroid Build Coastguard Worker 
1814*9880d681SAndroid Build Coastguard Worker   unsigned ResultReg = createResultReg(TLI.getRegClassFor(VT.SimpleTy));
1815*9880d681SAndroid Build Coastguard Worker   AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DbgLoc,
1816*9880d681SAndroid Build Coastguard Worker                           TII.get(Opc), ResultReg)
1817*9880d681SAndroid Build Coastguard Worker                   .addReg(Op1).addReg(Op2));
1818*9880d681SAndroid Build Coastguard Worker   updateValueMap(I, ResultReg);
1819*9880d681SAndroid Build Coastguard Worker   return true;
1820*9880d681SAndroid Build Coastguard Worker }
1821*9880d681SAndroid Build Coastguard Worker 
1822*9880d681SAndroid Build Coastguard Worker // Call Handling Code
1823*9880d681SAndroid Build Coastguard Worker 
1824*9880d681SAndroid Build Coastguard Worker // This is largely taken directly from CCAssignFnForNode
1825*9880d681SAndroid Build Coastguard Worker // TODO: We may not support all of this.
CCAssignFnForCall(CallingConv::ID CC,bool Return,bool isVarArg)1826*9880d681SAndroid Build Coastguard Worker CCAssignFn *ARMFastISel::CCAssignFnForCall(CallingConv::ID CC,
1827*9880d681SAndroid Build Coastguard Worker                                            bool Return,
1828*9880d681SAndroid Build Coastguard Worker                                            bool isVarArg) {
1829*9880d681SAndroid Build Coastguard Worker   switch (CC) {
1830*9880d681SAndroid Build Coastguard Worker   default:
1831*9880d681SAndroid Build Coastguard Worker     llvm_unreachable("Unsupported calling convention");
1832*9880d681SAndroid Build Coastguard Worker   case CallingConv::Fast:
1833*9880d681SAndroid Build Coastguard Worker     if (Subtarget->hasVFP2() && !isVarArg) {
1834*9880d681SAndroid Build Coastguard Worker       if (!Subtarget->isAAPCS_ABI())
1835*9880d681SAndroid Build Coastguard Worker         return (Return ? RetFastCC_ARM_APCS : FastCC_ARM_APCS);
1836*9880d681SAndroid Build Coastguard Worker       // For AAPCS ABI targets, just use VFP variant of the calling convention.
1837*9880d681SAndroid Build Coastguard Worker       return (Return ? RetCC_ARM_AAPCS_VFP : CC_ARM_AAPCS_VFP);
1838*9880d681SAndroid Build Coastguard Worker     }
1839*9880d681SAndroid Build Coastguard Worker     // Fallthrough
1840*9880d681SAndroid Build Coastguard Worker   case CallingConv::C:
1841*9880d681SAndroid Build Coastguard Worker   case CallingConv::CXX_FAST_TLS:
1842*9880d681SAndroid Build Coastguard Worker     // Use target triple & subtarget features to do actual dispatch.
1843*9880d681SAndroid Build Coastguard Worker     if (Subtarget->isAAPCS_ABI()) {
1844*9880d681SAndroid Build Coastguard Worker       if (Subtarget->hasVFP2() &&
1845*9880d681SAndroid Build Coastguard Worker           TM.Options.FloatABIType == FloatABI::Hard && !isVarArg)
1846*9880d681SAndroid Build Coastguard Worker         return (Return ? RetCC_ARM_AAPCS_VFP: CC_ARM_AAPCS_VFP);
1847*9880d681SAndroid Build Coastguard Worker       else
1848*9880d681SAndroid Build Coastguard Worker         return (Return ? RetCC_ARM_AAPCS: CC_ARM_AAPCS);
1849*9880d681SAndroid Build Coastguard Worker     } else {
1850*9880d681SAndroid Build Coastguard Worker       return (Return ? RetCC_ARM_APCS: CC_ARM_APCS);
1851*9880d681SAndroid Build Coastguard Worker     }
1852*9880d681SAndroid Build Coastguard Worker   case CallingConv::ARM_AAPCS_VFP:
1853*9880d681SAndroid Build Coastguard Worker   case CallingConv::Swift:
1854*9880d681SAndroid Build Coastguard Worker     if (!isVarArg)
1855*9880d681SAndroid Build Coastguard Worker       return (Return ? RetCC_ARM_AAPCS_VFP: CC_ARM_AAPCS_VFP);
1856*9880d681SAndroid Build Coastguard Worker     // Fall through to soft float variant, variadic functions don't
1857*9880d681SAndroid Build Coastguard Worker     // use hard floating point ABI.
1858*9880d681SAndroid Build Coastguard Worker   case CallingConv::ARM_AAPCS:
1859*9880d681SAndroid Build Coastguard Worker     return (Return ? RetCC_ARM_AAPCS: CC_ARM_AAPCS);
1860*9880d681SAndroid Build Coastguard Worker   case CallingConv::ARM_APCS:
1861*9880d681SAndroid Build Coastguard Worker     return (Return ? RetCC_ARM_APCS: CC_ARM_APCS);
1862*9880d681SAndroid Build Coastguard Worker   case CallingConv::GHC:
1863*9880d681SAndroid Build Coastguard Worker     if (Return)
1864*9880d681SAndroid Build Coastguard Worker       llvm_unreachable("Can't return in GHC call convention");
1865*9880d681SAndroid Build Coastguard Worker     else
1866*9880d681SAndroid Build Coastguard Worker       return CC_ARM_APCS_GHC;
1867*9880d681SAndroid Build Coastguard Worker   }
1868*9880d681SAndroid Build Coastguard Worker }
1869*9880d681SAndroid Build Coastguard Worker 
ProcessCallArgs(SmallVectorImpl<Value * > & Args,SmallVectorImpl<unsigned> & ArgRegs,SmallVectorImpl<MVT> & ArgVTs,SmallVectorImpl<ISD::ArgFlagsTy> & ArgFlags,SmallVectorImpl<unsigned> & RegArgs,CallingConv::ID CC,unsigned & NumBytes,bool isVarArg)1870*9880d681SAndroid Build Coastguard Worker bool ARMFastISel::ProcessCallArgs(SmallVectorImpl<Value*> &Args,
1871*9880d681SAndroid Build Coastguard Worker                                   SmallVectorImpl<unsigned> &ArgRegs,
1872*9880d681SAndroid Build Coastguard Worker                                   SmallVectorImpl<MVT> &ArgVTs,
1873*9880d681SAndroid Build Coastguard Worker                                   SmallVectorImpl<ISD::ArgFlagsTy> &ArgFlags,
1874*9880d681SAndroid Build Coastguard Worker                                   SmallVectorImpl<unsigned> &RegArgs,
1875*9880d681SAndroid Build Coastguard Worker                                   CallingConv::ID CC,
1876*9880d681SAndroid Build Coastguard Worker                                   unsigned &NumBytes,
1877*9880d681SAndroid Build Coastguard Worker                                   bool isVarArg) {
1878*9880d681SAndroid Build Coastguard Worker   SmallVector<CCValAssign, 16> ArgLocs;
1879*9880d681SAndroid Build Coastguard Worker   CCState CCInfo(CC, isVarArg, *FuncInfo.MF, ArgLocs, *Context);
1880*9880d681SAndroid Build Coastguard Worker   CCInfo.AnalyzeCallOperands(ArgVTs, ArgFlags,
1881*9880d681SAndroid Build Coastguard Worker                              CCAssignFnForCall(CC, false, isVarArg));
1882*9880d681SAndroid Build Coastguard Worker 
1883*9880d681SAndroid Build Coastguard Worker   // Check that we can handle all of the arguments. If we can't, then bail out
1884*9880d681SAndroid Build Coastguard Worker   // now before we add code to the MBB.
1885*9880d681SAndroid Build Coastguard Worker   for (unsigned i = 0, e = ArgLocs.size(); i != e; ++i) {
1886*9880d681SAndroid Build Coastguard Worker     CCValAssign &VA = ArgLocs[i];
1887*9880d681SAndroid Build Coastguard Worker     MVT ArgVT = ArgVTs[VA.getValNo()];
1888*9880d681SAndroid Build Coastguard Worker 
1889*9880d681SAndroid Build Coastguard Worker     // We don't handle NEON/vector parameters yet.
1890*9880d681SAndroid Build Coastguard Worker     if (ArgVT.isVector() || ArgVT.getSizeInBits() > 64)
1891*9880d681SAndroid Build Coastguard Worker       return false;
1892*9880d681SAndroid Build Coastguard Worker 
1893*9880d681SAndroid Build Coastguard Worker     // Now copy/store arg to correct locations.
1894*9880d681SAndroid Build Coastguard Worker     if (VA.isRegLoc() && !VA.needsCustom()) {
1895*9880d681SAndroid Build Coastguard Worker       continue;
1896*9880d681SAndroid Build Coastguard Worker     } else if (VA.needsCustom()) {
1897*9880d681SAndroid Build Coastguard Worker       // TODO: We need custom lowering for vector (v2f64) args.
1898*9880d681SAndroid Build Coastguard Worker       if (VA.getLocVT() != MVT::f64 ||
1899*9880d681SAndroid Build Coastguard Worker           // TODO: Only handle register args for now.
1900*9880d681SAndroid Build Coastguard Worker           !VA.isRegLoc() || !ArgLocs[++i].isRegLoc())
1901*9880d681SAndroid Build Coastguard Worker         return false;
1902*9880d681SAndroid Build Coastguard Worker     } else {
1903*9880d681SAndroid Build Coastguard Worker       switch (ArgVT.SimpleTy) {
1904*9880d681SAndroid Build Coastguard Worker       default:
1905*9880d681SAndroid Build Coastguard Worker         return false;
1906*9880d681SAndroid Build Coastguard Worker       case MVT::i1:
1907*9880d681SAndroid Build Coastguard Worker       case MVT::i8:
1908*9880d681SAndroid Build Coastguard Worker       case MVT::i16:
1909*9880d681SAndroid Build Coastguard Worker       case MVT::i32:
1910*9880d681SAndroid Build Coastguard Worker         break;
1911*9880d681SAndroid Build Coastguard Worker       case MVT::f32:
1912*9880d681SAndroid Build Coastguard Worker         if (!Subtarget->hasVFP2())
1913*9880d681SAndroid Build Coastguard Worker           return false;
1914*9880d681SAndroid Build Coastguard Worker         break;
1915*9880d681SAndroid Build Coastguard Worker       case MVT::f64:
1916*9880d681SAndroid Build Coastguard Worker         if (!Subtarget->hasVFP2())
1917*9880d681SAndroid Build Coastguard Worker           return false;
1918*9880d681SAndroid Build Coastguard Worker         break;
1919*9880d681SAndroid Build Coastguard Worker       }
1920*9880d681SAndroid Build Coastguard Worker     }
1921*9880d681SAndroid Build Coastguard Worker   }
1922*9880d681SAndroid Build Coastguard Worker 
1923*9880d681SAndroid Build Coastguard Worker   // At the point, we are able to handle the call's arguments in fast isel.
1924*9880d681SAndroid Build Coastguard Worker 
1925*9880d681SAndroid Build Coastguard Worker   // Get a count of how many bytes are to be pushed on the stack.
1926*9880d681SAndroid Build Coastguard Worker   NumBytes = CCInfo.getNextStackOffset();
1927*9880d681SAndroid Build Coastguard Worker 
1928*9880d681SAndroid Build Coastguard Worker   // Issue CALLSEQ_START
1929*9880d681SAndroid Build Coastguard Worker   unsigned AdjStackDown = TII.getCallFrameSetupOpcode();
1930*9880d681SAndroid Build Coastguard Worker   AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DbgLoc,
1931*9880d681SAndroid Build Coastguard Worker                           TII.get(AdjStackDown))
1932*9880d681SAndroid Build Coastguard Worker                   .addImm(NumBytes));
1933*9880d681SAndroid Build Coastguard Worker 
1934*9880d681SAndroid Build Coastguard Worker   // Process the args.
1935*9880d681SAndroid Build Coastguard Worker   for (unsigned i = 0, e = ArgLocs.size(); i != e; ++i) {
1936*9880d681SAndroid Build Coastguard Worker     CCValAssign &VA = ArgLocs[i];
1937*9880d681SAndroid Build Coastguard Worker     const Value *ArgVal = Args[VA.getValNo()];
1938*9880d681SAndroid Build Coastguard Worker     unsigned Arg = ArgRegs[VA.getValNo()];
1939*9880d681SAndroid Build Coastguard Worker     MVT ArgVT = ArgVTs[VA.getValNo()];
1940*9880d681SAndroid Build Coastguard Worker 
1941*9880d681SAndroid Build Coastguard Worker     assert((!ArgVT.isVector() && ArgVT.getSizeInBits() <= 64) &&
1942*9880d681SAndroid Build Coastguard Worker            "We don't handle NEON/vector parameters yet.");
1943*9880d681SAndroid Build Coastguard Worker 
1944*9880d681SAndroid Build Coastguard Worker     // Handle arg promotion, etc.
1945*9880d681SAndroid Build Coastguard Worker     switch (VA.getLocInfo()) {
1946*9880d681SAndroid Build Coastguard Worker       case CCValAssign::Full: break;
1947*9880d681SAndroid Build Coastguard Worker       case CCValAssign::SExt: {
1948*9880d681SAndroid Build Coastguard Worker         MVT DestVT = VA.getLocVT();
1949*9880d681SAndroid Build Coastguard Worker         Arg = ARMEmitIntExt(ArgVT, Arg, DestVT, /*isZExt*/false);
1950*9880d681SAndroid Build Coastguard Worker         assert (Arg != 0 && "Failed to emit a sext");
1951*9880d681SAndroid Build Coastguard Worker         ArgVT = DestVT;
1952*9880d681SAndroid Build Coastguard Worker         break;
1953*9880d681SAndroid Build Coastguard Worker       }
1954*9880d681SAndroid Build Coastguard Worker       case CCValAssign::AExt:
1955*9880d681SAndroid Build Coastguard Worker         // Intentional fall-through.  Handle AExt and ZExt.
1956*9880d681SAndroid Build Coastguard Worker       case CCValAssign::ZExt: {
1957*9880d681SAndroid Build Coastguard Worker         MVT DestVT = VA.getLocVT();
1958*9880d681SAndroid Build Coastguard Worker         Arg = ARMEmitIntExt(ArgVT, Arg, DestVT, /*isZExt*/true);
1959*9880d681SAndroid Build Coastguard Worker         assert (Arg != 0 && "Failed to emit a zext");
1960*9880d681SAndroid Build Coastguard Worker         ArgVT = DestVT;
1961*9880d681SAndroid Build Coastguard Worker         break;
1962*9880d681SAndroid Build Coastguard Worker       }
1963*9880d681SAndroid Build Coastguard Worker       case CCValAssign::BCvt: {
1964*9880d681SAndroid Build Coastguard Worker         unsigned BC = fastEmit_r(ArgVT, VA.getLocVT(), ISD::BITCAST, Arg,
1965*9880d681SAndroid Build Coastguard Worker                                  /*TODO: Kill=*/false);
1966*9880d681SAndroid Build Coastguard Worker         assert(BC != 0 && "Failed to emit a bitcast!");
1967*9880d681SAndroid Build Coastguard Worker         Arg = BC;
1968*9880d681SAndroid Build Coastguard Worker         ArgVT = VA.getLocVT();
1969*9880d681SAndroid Build Coastguard Worker         break;
1970*9880d681SAndroid Build Coastguard Worker       }
1971*9880d681SAndroid Build Coastguard Worker       default: llvm_unreachable("Unknown arg promotion!");
1972*9880d681SAndroid Build Coastguard Worker     }
1973*9880d681SAndroid Build Coastguard Worker 
1974*9880d681SAndroid Build Coastguard Worker     // Now copy/store arg to correct locations.
1975*9880d681SAndroid Build Coastguard Worker     if (VA.isRegLoc() && !VA.needsCustom()) {
1976*9880d681SAndroid Build Coastguard Worker       BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DbgLoc,
1977*9880d681SAndroid Build Coastguard Worker               TII.get(TargetOpcode::COPY), VA.getLocReg()).addReg(Arg);
1978*9880d681SAndroid Build Coastguard Worker       RegArgs.push_back(VA.getLocReg());
1979*9880d681SAndroid Build Coastguard Worker     } else if (VA.needsCustom()) {
1980*9880d681SAndroid Build Coastguard Worker       // TODO: We need custom lowering for vector (v2f64) args.
1981*9880d681SAndroid Build Coastguard Worker       assert(VA.getLocVT() == MVT::f64 &&
1982*9880d681SAndroid Build Coastguard Worker              "Custom lowering for v2f64 args not available");
1983*9880d681SAndroid Build Coastguard Worker 
1984*9880d681SAndroid Build Coastguard Worker       CCValAssign &NextVA = ArgLocs[++i];
1985*9880d681SAndroid Build Coastguard Worker 
1986*9880d681SAndroid Build Coastguard Worker       assert(VA.isRegLoc() && NextVA.isRegLoc() &&
1987*9880d681SAndroid Build Coastguard Worker              "We only handle register args!");
1988*9880d681SAndroid Build Coastguard Worker 
1989*9880d681SAndroid Build Coastguard Worker       AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DbgLoc,
1990*9880d681SAndroid Build Coastguard Worker                               TII.get(ARM::VMOVRRD), VA.getLocReg())
1991*9880d681SAndroid Build Coastguard Worker                       .addReg(NextVA.getLocReg(), RegState::Define)
1992*9880d681SAndroid Build Coastguard Worker                       .addReg(Arg));
1993*9880d681SAndroid Build Coastguard Worker       RegArgs.push_back(VA.getLocReg());
1994*9880d681SAndroid Build Coastguard Worker       RegArgs.push_back(NextVA.getLocReg());
1995*9880d681SAndroid Build Coastguard Worker     } else {
1996*9880d681SAndroid Build Coastguard Worker       assert(VA.isMemLoc());
1997*9880d681SAndroid Build Coastguard Worker       // Need to store on the stack.
1998*9880d681SAndroid Build Coastguard Worker 
1999*9880d681SAndroid Build Coastguard Worker       // Don't emit stores for undef values.
2000*9880d681SAndroid Build Coastguard Worker       if (isa<UndefValue>(ArgVal))
2001*9880d681SAndroid Build Coastguard Worker         continue;
2002*9880d681SAndroid Build Coastguard Worker 
2003*9880d681SAndroid Build Coastguard Worker       Address Addr;
2004*9880d681SAndroid Build Coastguard Worker       Addr.BaseType = Address::RegBase;
2005*9880d681SAndroid Build Coastguard Worker       Addr.Base.Reg = ARM::SP;
2006*9880d681SAndroid Build Coastguard Worker       Addr.Offset = VA.getLocMemOffset();
2007*9880d681SAndroid Build Coastguard Worker 
2008*9880d681SAndroid Build Coastguard Worker       bool EmitRet = ARMEmitStore(ArgVT, Arg, Addr); (void)EmitRet;
2009*9880d681SAndroid Build Coastguard Worker       assert(EmitRet && "Could not emit a store for argument!");
2010*9880d681SAndroid Build Coastguard Worker     }
2011*9880d681SAndroid Build Coastguard Worker   }
2012*9880d681SAndroid Build Coastguard Worker 
2013*9880d681SAndroid Build Coastguard Worker   return true;
2014*9880d681SAndroid Build Coastguard Worker }
2015*9880d681SAndroid Build Coastguard Worker 
FinishCall(MVT RetVT,SmallVectorImpl<unsigned> & UsedRegs,const Instruction * I,CallingConv::ID CC,unsigned & NumBytes,bool isVarArg)2016*9880d681SAndroid Build Coastguard Worker bool ARMFastISel::FinishCall(MVT RetVT, SmallVectorImpl<unsigned> &UsedRegs,
2017*9880d681SAndroid Build Coastguard Worker                              const Instruction *I, CallingConv::ID CC,
2018*9880d681SAndroid Build Coastguard Worker                              unsigned &NumBytes, bool isVarArg) {
2019*9880d681SAndroid Build Coastguard Worker   // Issue CALLSEQ_END
2020*9880d681SAndroid Build Coastguard Worker   unsigned AdjStackUp = TII.getCallFrameDestroyOpcode();
2021*9880d681SAndroid Build Coastguard Worker   AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DbgLoc,
2022*9880d681SAndroid Build Coastguard Worker                           TII.get(AdjStackUp))
2023*9880d681SAndroid Build Coastguard Worker                   .addImm(NumBytes).addImm(0));
2024*9880d681SAndroid Build Coastguard Worker 
2025*9880d681SAndroid Build Coastguard Worker   // Now the return value.
2026*9880d681SAndroid Build Coastguard Worker   if (RetVT != MVT::isVoid) {
2027*9880d681SAndroid Build Coastguard Worker     SmallVector<CCValAssign, 16> RVLocs;
2028*9880d681SAndroid Build Coastguard Worker     CCState CCInfo(CC, isVarArg, *FuncInfo.MF, RVLocs, *Context);
2029*9880d681SAndroid Build Coastguard Worker     CCInfo.AnalyzeCallResult(RetVT, CCAssignFnForCall(CC, true, isVarArg));
2030*9880d681SAndroid Build Coastguard Worker 
2031*9880d681SAndroid Build Coastguard Worker     // Copy all of the result registers out of their specified physreg.
2032*9880d681SAndroid Build Coastguard Worker     if (RVLocs.size() == 2 && RetVT == MVT::f64) {
2033*9880d681SAndroid Build Coastguard Worker       // For this move we copy into two registers and then move into the
2034*9880d681SAndroid Build Coastguard Worker       // double fp reg we want.
2035*9880d681SAndroid Build Coastguard Worker       MVT DestVT = RVLocs[0].getValVT();
2036*9880d681SAndroid Build Coastguard Worker       const TargetRegisterClass* DstRC = TLI.getRegClassFor(DestVT);
2037*9880d681SAndroid Build Coastguard Worker       unsigned ResultReg = createResultReg(DstRC);
2038*9880d681SAndroid Build Coastguard Worker       AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DbgLoc,
2039*9880d681SAndroid Build Coastguard Worker                               TII.get(ARM::VMOVDRR), ResultReg)
2040*9880d681SAndroid Build Coastguard Worker                       .addReg(RVLocs[0].getLocReg())
2041*9880d681SAndroid Build Coastguard Worker                       .addReg(RVLocs[1].getLocReg()));
2042*9880d681SAndroid Build Coastguard Worker 
2043*9880d681SAndroid Build Coastguard Worker       UsedRegs.push_back(RVLocs[0].getLocReg());
2044*9880d681SAndroid Build Coastguard Worker       UsedRegs.push_back(RVLocs[1].getLocReg());
2045*9880d681SAndroid Build Coastguard Worker 
2046*9880d681SAndroid Build Coastguard Worker       // Finally update the result.
2047*9880d681SAndroid Build Coastguard Worker       updateValueMap(I, ResultReg);
2048*9880d681SAndroid Build Coastguard Worker     } else {
2049*9880d681SAndroid Build Coastguard Worker       assert(RVLocs.size() == 1 &&"Can't handle non-double multi-reg retvals!");
2050*9880d681SAndroid Build Coastguard Worker       MVT CopyVT = RVLocs[0].getValVT();
2051*9880d681SAndroid Build Coastguard Worker 
2052*9880d681SAndroid Build Coastguard Worker       // Special handling for extended integers.
2053*9880d681SAndroid Build Coastguard Worker       if (RetVT == MVT::i1 || RetVT == MVT::i8 || RetVT == MVT::i16)
2054*9880d681SAndroid Build Coastguard Worker         CopyVT = MVT::i32;
2055*9880d681SAndroid Build Coastguard Worker 
2056*9880d681SAndroid Build Coastguard Worker       const TargetRegisterClass* DstRC = TLI.getRegClassFor(CopyVT);
2057*9880d681SAndroid Build Coastguard Worker 
2058*9880d681SAndroid Build Coastguard Worker       unsigned ResultReg = createResultReg(DstRC);
2059*9880d681SAndroid Build Coastguard Worker       BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DbgLoc,
2060*9880d681SAndroid Build Coastguard Worker               TII.get(TargetOpcode::COPY),
2061*9880d681SAndroid Build Coastguard Worker               ResultReg).addReg(RVLocs[0].getLocReg());
2062*9880d681SAndroid Build Coastguard Worker       UsedRegs.push_back(RVLocs[0].getLocReg());
2063*9880d681SAndroid Build Coastguard Worker 
2064*9880d681SAndroid Build Coastguard Worker       // Finally update the result.
2065*9880d681SAndroid Build Coastguard Worker       updateValueMap(I, ResultReg);
2066*9880d681SAndroid Build Coastguard Worker     }
2067*9880d681SAndroid Build Coastguard Worker   }
2068*9880d681SAndroid Build Coastguard Worker 
2069*9880d681SAndroid Build Coastguard Worker   return true;
2070*9880d681SAndroid Build Coastguard Worker }
2071*9880d681SAndroid Build Coastguard Worker 
SelectRet(const Instruction * I)2072*9880d681SAndroid Build Coastguard Worker bool ARMFastISel::SelectRet(const Instruction *I) {
2073*9880d681SAndroid Build Coastguard Worker   const ReturnInst *Ret = cast<ReturnInst>(I);
2074*9880d681SAndroid Build Coastguard Worker   const Function &F = *I->getParent()->getParent();
2075*9880d681SAndroid Build Coastguard Worker 
2076*9880d681SAndroid Build Coastguard Worker   if (!FuncInfo.CanLowerReturn)
2077*9880d681SAndroid Build Coastguard Worker     return false;
2078*9880d681SAndroid Build Coastguard Worker 
2079*9880d681SAndroid Build Coastguard Worker   if (TLI.supportSwiftError() &&
2080*9880d681SAndroid Build Coastguard Worker       F.getAttributes().hasAttrSomewhere(Attribute::SwiftError))
2081*9880d681SAndroid Build Coastguard Worker     return false;
2082*9880d681SAndroid Build Coastguard Worker 
2083*9880d681SAndroid Build Coastguard Worker   if (TLI.supportSplitCSR(FuncInfo.MF))
2084*9880d681SAndroid Build Coastguard Worker     return false;
2085*9880d681SAndroid Build Coastguard Worker 
2086*9880d681SAndroid Build Coastguard Worker   // Build a list of return value registers.
2087*9880d681SAndroid Build Coastguard Worker   SmallVector<unsigned, 4> RetRegs;
2088*9880d681SAndroid Build Coastguard Worker 
2089*9880d681SAndroid Build Coastguard Worker   CallingConv::ID CC = F.getCallingConv();
2090*9880d681SAndroid Build Coastguard Worker   if (Ret->getNumOperands() > 0) {
2091*9880d681SAndroid Build Coastguard Worker     SmallVector<ISD::OutputArg, 4> Outs;
2092*9880d681SAndroid Build Coastguard Worker     GetReturnInfo(F.getReturnType(), F.getAttributes(), Outs, TLI, DL);
2093*9880d681SAndroid Build Coastguard Worker 
2094*9880d681SAndroid Build Coastguard Worker     // Analyze operands of the call, assigning locations to each operand.
2095*9880d681SAndroid Build Coastguard Worker     SmallVector<CCValAssign, 16> ValLocs;
2096*9880d681SAndroid Build Coastguard Worker     CCState CCInfo(CC, F.isVarArg(), *FuncInfo.MF, ValLocs, I->getContext());
2097*9880d681SAndroid Build Coastguard Worker     CCInfo.AnalyzeReturn(Outs, CCAssignFnForCall(CC, true /* is Ret */,
2098*9880d681SAndroid Build Coastguard Worker                                                  F.isVarArg()));
2099*9880d681SAndroid Build Coastguard Worker 
2100*9880d681SAndroid Build Coastguard Worker     const Value *RV = Ret->getOperand(0);
2101*9880d681SAndroid Build Coastguard Worker     unsigned Reg = getRegForValue(RV);
2102*9880d681SAndroid Build Coastguard Worker     if (Reg == 0)
2103*9880d681SAndroid Build Coastguard Worker       return false;
2104*9880d681SAndroid Build Coastguard Worker 
2105*9880d681SAndroid Build Coastguard Worker     // Only handle a single return value for now.
2106*9880d681SAndroid Build Coastguard Worker     if (ValLocs.size() != 1)
2107*9880d681SAndroid Build Coastguard Worker       return false;
2108*9880d681SAndroid Build Coastguard Worker 
2109*9880d681SAndroid Build Coastguard Worker     CCValAssign &VA = ValLocs[0];
2110*9880d681SAndroid Build Coastguard Worker 
2111*9880d681SAndroid Build Coastguard Worker     // Don't bother handling odd stuff for now.
2112*9880d681SAndroid Build Coastguard Worker     if (VA.getLocInfo() != CCValAssign::Full)
2113*9880d681SAndroid Build Coastguard Worker       return false;
2114*9880d681SAndroid Build Coastguard Worker     // Only handle register returns for now.
2115*9880d681SAndroid Build Coastguard Worker     if (!VA.isRegLoc())
2116*9880d681SAndroid Build Coastguard Worker       return false;
2117*9880d681SAndroid Build Coastguard Worker 
2118*9880d681SAndroid Build Coastguard Worker     unsigned SrcReg = Reg + VA.getValNo();
2119*9880d681SAndroid Build Coastguard Worker     EVT RVEVT = TLI.getValueType(DL, RV->getType());
2120*9880d681SAndroid Build Coastguard Worker     if (!RVEVT.isSimple()) return false;
2121*9880d681SAndroid Build Coastguard Worker     MVT RVVT = RVEVT.getSimpleVT();
2122*9880d681SAndroid Build Coastguard Worker     MVT DestVT = VA.getValVT();
2123*9880d681SAndroid Build Coastguard Worker     // Special handling for extended integers.
2124*9880d681SAndroid Build Coastguard Worker     if (RVVT != DestVT) {
2125*9880d681SAndroid Build Coastguard Worker       if (RVVT != MVT::i1 && RVVT != MVT::i8 && RVVT != MVT::i16)
2126*9880d681SAndroid Build Coastguard Worker         return false;
2127*9880d681SAndroid Build Coastguard Worker 
2128*9880d681SAndroid Build Coastguard Worker       assert(DestVT == MVT::i32 && "ARM should always ext to i32");
2129*9880d681SAndroid Build Coastguard Worker 
2130*9880d681SAndroid Build Coastguard Worker       // Perform extension if flagged as either zext or sext.  Otherwise, do
2131*9880d681SAndroid Build Coastguard Worker       // nothing.
2132*9880d681SAndroid Build Coastguard Worker       if (Outs[0].Flags.isZExt() || Outs[0].Flags.isSExt()) {
2133*9880d681SAndroid Build Coastguard Worker         SrcReg = ARMEmitIntExt(RVVT, SrcReg, DestVT, Outs[0].Flags.isZExt());
2134*9880d681SAndroid Build Coastguard Worker         if (SrcReg == 0) return false;
2135*9880d681SAndroid Build Coastguard Worker       }
2136*9880d681SAndroid Build Coastguard Worker     }
2137*9880d681SAndroid Build Coastguard Worker 
2138*9880d681SAndroid Build Coastguard Worker     // Make the copy.
2139*9880d681SAndroid Build Coastguard Worker     unsigned DstReg = VA.getLocReg();
2140*9880d681SAndroid Build Coastguard Worker     const TargetRegisterClass* SrcRC = MRI.getRegClass(SrcReg);
2141*9880d681SAndroid Build Coastguard Worker     // Avoid a cross-class copy. This is very unlikely.
2142*9880d681SAndroid Build Coastguard Worker     if (!SrcRC->contains(DstReg))
2143*9880d681SAndroid Build Coastguard Worker       return false;
2144*9880d681SAndroid Build Coastguard Worker     BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DbgLoc,
2145*9880d681SAndroid Build Coastguard Worker             TII.get(TargetOpcode::COPY), DstReg).addReg(SrcReg);
2146*9880d681SAndroid Build Coastguard Worker 
2147*9880d681SAndroid Build Coastguard Worker     // Add register to return instruction.
2148*9880d681SAndroid Build Coastguard Worker     RetRegs.push_back(VA.getLocReg());
2149*9880d681SAndroid Build Coastguard Worker   }
2150*9880d681SAndroid Build Coastguard Worker 
2151*9880d681SAndroid Build Coastguard Worker   unsigned RetOpc = isThumb2 ? ARM::tBX_RET : ARM::BX_RET;
2152*9880d681SAndroid Build Coastguard Worker   MachineInstrBuilder MIB = BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DbgLoc,
2153*9880d681SAndroid Build Coastguard Worker                                     TII.get(RetOpc));
2154*9880d681SAndroid Build Coastguard Worker   AddOptionalDefs(MIB);
2155*9880d681SAndroid Build Coastguard Worker   for (unsigned i = 0, e = RetRegs.size(); i != e; ++i)
2156*9880d681SAndroid Build Coastguard Worker     MIB.addReg(RetRegs[i], RegState::Implicit);
2157*9880d681SAndroid Build Coastguard Worker   return true;
2158*9880d681SAndroid Build Coastguard Worker }
2159*9880d681SAndroid Build Coastguard Worker 
ARMSelectCallOp(bool UseReg)2160*9880d681SAndroid Build Coastguard Worker unsigned ARMFastISel::ARMSelectCallOp(bool UseReg) {
2161*9880d681SAndroid Build Coastguard Worker   if (UseReg)
2162*9880d681SAndroid Build Coastguard Worker     return isThumb2 ? ARM::tBLXr : ARM::BLX;
2163*9880d681SAndroid Build Coastguard Worker   else
2164*9880d681SAndroid Build Coastguard Worker     return isThumb2 ? ARM::tBL : ARM::BL;
2165*9880d681SAndroid Build Coastguard Worker }
2166*9880d681SAndroid Build Coastguard Worker 
getLibcallReg(const Twine & Name)2167*9880d681SAndroid Build Coastguard Worker unsigned ARMFastISel::getLibcallReg(const Twine &Name) {
2168*9880d681SAndroid Build Coastguard Worker   // Manually compute the global's type to avoid building it when unnecessary.
2169*9880d681SAndroid Build Coastguard Worker   Type *GVTy = Type::getInt32PtrTy(*Context, /*AS=*/0);
2170*9880d681SAndroid Build Coastguard Worker   EVT LCREVT = TLI.getValueType(DL, GVTy);
2171*9880d681SAndroid Build Coastguard Worker   if (!LCREVT.isSimple()) return 0;
2172*9880d681SAndroid Build Coastguard Worker 
2173*9880d681SAndroid Build Coastguard Worker   GlobalValue *GV = new GlobalVariable(M, Type::getInt32Ty(*Context), false,
2174*9880d681SAndroid Build Coastguard Worker                                        GlobalValue::ExternalLinkage, nullptr,
2175*9880d681SAndroid Build Coastguard Worker                                        Name);
2176*9880d681SAndroid Build Coastguard Worker   assert(GV->getType() == GVTy && "We miscomputed the type for the global!");
2177*9880d681SAndroid Build Coastguard Worker   return ARMMaterializeGV(GV, LCREVT.getSimpleVT());
2178*9880d681SAndroid Build Coastguard Worker }
2179*9880d681SAndroid Build Coastguard Worker 
2180*9880d681SAndroid Build Coastguard Worker // A quick function that will emit a call for a named libcall in F with the
2181*9880d681SAndroid Build Coastguard Worker // vector of passed arguments for the Instruction in I. We can assume that we
2182*9880d681SAndroid Build Coastguard Worker // can emit a call for any libcall we can produce. This is an abridged version
2183*9880d681SAndroid Build Coastguard Worker // of the full call infrastructure since we won't need to worry about things
2184*9880d681SAndroid Build Coastguard Worker // like computed function pointers or strange arguments at call sites.
2185*9880d681SAndroid Build Coastguard Worker // TODO: Try to unify this and the normal call bits for ARM, then try to unify
2186*9880d681SAndroid Build Coastguard Worker // with X86.
ARMEmitLibcall(const Instruction * I,RTLIB::Libcall Call)2187*9880d681SAndroid Build Coastguard Worker bool ARMFastISel::ARMEmitLibcall(const Instruction *I, RTLIB::Libcall Call) {
2188*9880d681SAndroid Build Coastguard Worker   CallingConv::ID CC = TLI.getLibcallCallingConv(Call);
2189*9880d681SAndroid Build Coastguard Worker 
2190*9880d681SAndroid Build Coastguard Worker   // Handle *simple* calls for now.
2191*9880d681SAndroid Build Coastguard Worker   Type *RetTy = I->getType();
2192*9880d681SAndroid Build Coastguard Worker   MVT RetVT;
2193*9880d681SAndroid Build Coastguard Worker   if (RetTy->isVoidTy())
2194*9880d681SAndroid Build Coastguard Worker     RetVT = MVT::isVoid;
2195*9880d681SAndroid Build Coastguard Worker   else if (!isTypeLegal(RetTy, RetVT))
2196*9880d681SAndroid Build Coastguard Worker     return false;
2197*9880d681SAndroid Build Coastguard Worker 
2198*9880d681SAndroid Build Coastguard Worker   // Can't handle non-double multi-reg retvals.
2199*9880d681SAndroid Build Coastguard Worker   if (RetVT != MVT::isVoid && RetVT != MVT::i32) {
2200*9880d681SAndroid Build Coastguard Worker     SmallVector<CCValAssign, 16> RVLocs;
2201*9880d681SAndroid Build Coastguard Worker     CCState CCInfo(CC, false, *FuncInfo.MF, RVLocs, *Context);
2202*9880d681SAndroid Build Coastguard Worker     CCInfo.AnalyzeCallResult(RetVT, CCAssignFnForCall(CC, true, false));
2203*9880d681SAndroid Build Coastguard Worker     if (RVLocs.size() >= 2 && RetVT != MVT::f64)
2204*9880d681SAndroid Build Coastguard Worker       return false;
2205*9880d681SAndroid Build Coastguard Worker   }
2206*9880d681SAndroid Build Coastguard Worker 
2207*9880d681SAndroid Build Coastguard Worker   // Set up the argument vectors.
2208*9880d681SAndroid Build Coastguard Worker   SmallVector<Value*, 8> Args;
2209*9880d681SAndroid Build Coastguard Worker   SmallVector<unsigned, 8> ArgRegs;
2210*9880d681SAndroid Build Coastguard Worker   SmallVector<MVT, 8> ArgVTs;
2211*9880d681SAndroid Build Coastguard Worker   SmallVector<ISD::ArgFlagsTy, 8> ArgFlags;
2212*9880d681SAndroid Build Coastguard Worker   Args.reserve(I->getNumOperands());
2213*9880d681SAndroid Build Coastguard Worker   ArgRegs.reserve(I->getNumOperands());
2214*9880d681SAndroid Build Coastguard Worker   ArgVTs.reserve(I->getNumOperands());
2215*9880d681SAndroid Build Coastguard Worker   ArgFlags.reserve(I->getNumOperands());
2216*9880d681SAndroid Build Coastguard Worker   for (unsigned i = 0; i < I->getNumOperands(); ++i) {
2217*9880d681SAndroid Build Coastguard Worker     Value *Op = I->getOperand(i);
2218*9880d681SAndroid Build Coastguard Worker     unsigned Arg = getRegForValue(Op);
2219*9880d681SAndroid Build Coastguard Worker     if (Arg == 0) return false;
2220*9880d681SAndroid Build Coastguard Worker 
2221*9880d681SAndroid Build Coastguard Worker     Type *ArgTy = Op->getType();
2222*9880d681SAndroid Build Coastguard Worker     MVT ArgVT;
2223*9880d681SAndroid Build Coastguard Worker     if (!isTypeLegal(ArgTy, ArgVT)) return false;
2224*9880d681SAndroid Build Coastguard Worker 
2225*9880d681SAndroid Build Coastguard Worker     ISD::ArgFlagsTy Flags;
2226*9880d681SAndroid Build Coastguard Worker     unsigned OriginalAlignment = DL.getABITypeAlignment(ArgTy);
2227*9880d681SAndroid Build Coastguard Worker     Flags.setOrigAlign(OriginalAlignment);
2228*9880d681SAndroid Build Coastguard Worker 
2229*9880d681SAndroid Build Coastguard Worker     Args.push_back(Op);
2230*9880d681SAndroid Build Coastguard Worker     ArgRegs.push_back(Arg);
2231*9880d681SAndroid Build Coastguard Worker     ArgVTs.push_back(ArgVT);
2232*9880d681SAndroid Build Coastguard Worker     ArgFlags.push_back(Flags);
2233*9880d681SAndroid Build Coastguard Worker   }
2234*9880d681SAndroid Build Coastguard Worker 
2235*9880d681SAndroid Build Coastguard Worker   // Handle the arguments now that we've gotten them.
2236*9880d681SAndroid Build Coastguard Worker   SmallVector<unsigned, 4> RegArgs;
2237*9880d681SAndroid Build Coastguard Worker   unsigned NumBytes;
2238*9880d681SAndroid Build Coastguard Worker   if (!ProcessCallArgs(Args, ArgRegs, ArgVTs, ArgFlags,
2239*9880d681SAndroid Build Coastguard Worker                        RegArgs, CC, NumBytes, false))
2240*9880d681SAndroid Build Coastguard Worker     return false;
2241*9880d681SAndroid Build Coastguard Worker 
2242*9880d681SAndroid Build Coastguard Worker   unsigned CalleeReg = 0;
2243*9880d681SAndroid Build Coastguard Worker   if (Subtarget->genLongCalls()) {
2244*9880d681SAndroid Build Coastguard Worker     CalleeReg = getLibcallReg(TLI.getLibcallName(Call));
2245*9880d681SAndroid Build Coastguard Worker     if (CalleeReg == 0) return false;
2246*9880d681SAndroid Build Coastguard Worker   }
2247*9880d681SAndroid Build Coastguard Worker 
2248*9880d681SAndroid Build Coastguard Worker   // Issue the call.
2249*9880d681SAndroid Build Coastguard Worker   unsigned CallOpc = ARMSelectCallOp(Subtarget->genLongCalls());
2250*9880d681SAndroid Build Coastguard Worker   MachineInstrBuilder MIB = BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt,
2251*9880d681SAndroid Build Coastguard Worker                                     DbgLoc, TII.get(CallOpc));
2252*9880d681SAndroid Build Coastguard Worker   // BL / BLX don't take a predicate, but tBL / tBLX do.
2253*9880d681SAndroid Build Coastguard Worker   if (isThumb2)
2254*9880d681SAndroid Build Coastguard Worker     AddDefaultPred(MIB);
2255*9880d681SAndroid Build Coastguard Worker   if (Subtarget->genLongCalls())
2256*9880d681SAndroid Build Coastguard Worker     MIB.addReg(CalleeReg);
2257*9880d681SAndroid Build Coastguard Worker   else
2258*9880d681SAndroid Build Coastguard Worker     MIB.addExternalSymbol(TLI.getLibcallName(Call));
2259*9880d681SAndroid Build Coastguard Worker 
2260*9880d681SAndroid Build Coastguard Worker   // Add implicit physical register uses to the call.
2261*9880d681SAndroid Build Coastguard Worker   for (unsigned i = 0, e = RegArgs.size(); i != e; ++i)
2262*9880d681SAndroid Build Coastguard Worker     MIB.addReg(RegArgs[i], RegState::Implicit);
2263*9880d681SAndroid Build Coastguard Worker 
2264*9880d681SAndroid Build Coastguard Worker   // Add a register mask with the call-preserved registers.
2265*9880d681SAndroid Build Coastguard Worker   // Proper defs for return values will be added by setPhysRegsDeadExcept().
2266*9880d681SAndroid Build Coastguard Worker   MIB.addRegMask(TRI.getCallPreservedMask(*FuncInfo.MF, CC));
2267*9880d681SAndroid Build Coastguard Worker 
2268*9880d681SAndroid Build Coastguard Worker   // Finish off the call including any return values.
2269*9880d681SAndroid Build Coastguard Worker   SmallVector<unsigned, 4> UsedRegs;
2270*9880d681SAndroid Build Coastguard Worker   if (!FinishCall(RetVT, UsedRegs, I, CC, NumBytes, false)) return false;
2271*9880d681SAndroid Build Coastguard Worker 
2272*9880d681SAndroid Build Coastguard Worker   // Set all unused physreg defs as dead.
2273*9880d681SAndroid Build Coastguard Worker   static_cast<MachineInstr *>(MIB)->setPhysRegsDeadExcept(UsedRegs, TRI);
2274*9880d681SAndroid Build Coastguard Worker 
2275*9880d681SAndroid Build Coastguard Worker   return true;
2276*9880d681SAndroid Build Coastguard Worker }
2277*9880d681SAndroid Build Coastguard Worker 
SelectCall(const Instruction * I,const char * IntrMemName=nullptr)2278*9880d681SAndroid Build Coastguard Worker bool ARMFastISel::SelectCall(const Instruction *I,
2279*9880d681SAndroid Build Coastguard Worker                              const char *IntrMemName = nullptr) {
2280*9880d681SAndroid Build Coastguard Worker   const CallInst *CI = cast<CallInst>(I);
2281*9880d681SAndroid Build Coastguard Worker   const Value *Callee = CI->getCalledValue();
2282*9880d681SAndroid Build Coastguard Worker 
2283*9880d681SAndroid Build Coastguard Worker   // Can't handle inline asm.
2284*9880d681SAndroid Build Coastguard Worker   if (isa<InlineAsm>(Callee)) return false;
2285*9880d681SAndroid Build Coastguard Worker 
2286*9880d681SAndroid Build Coastguard Worker   // Allow SelectionDAG isel to handle tail calls.
2287*9880d681SAndroid Build Coastguard Worker   if (CI->isTailCall()) return false;
2288*9880d681SAndroid Build Coastguard Worker 
2289*9880d681SAndroid Build Coastguard Worker   // Check the calling convention.
2290*9880d681SAndroid Build Coastguard Worker   ImmutableCallSite CS(CI);
2291*9880d681SAndroid Build Coastguard Worker   CallingConv::ID CC = CS.getCallingConv();
2292*9880d681SAndroid Build Coastguard Worker 
2293*9880d681SAndroid Build Coastguard Worker   // TODO: Avoid some calling conventions?
2294*9880d681SAndroid Build Coastguard Worker 
2295*9880d681SAndroid Build Coastguard Worker   FunctionType *FTy = CS.getFunctionType();
2296*9880d681SAndroid Build Coastguard Worker   bool isVarArg = FTy->isVarArg();
2297*9880d681SAndroid Build Coastguard Worker 
2298*9880d681SAndroid Build Coastguard Worker   // Handle *simple* calls for now.
2299*9880d681SAndroid Build Coastguard Worker   Type *RetTy = I->getType();
2300*9880d681SAndroid Build Coastguard Worker   MVT RetVT;
2301*9880d681SAndroid Build Coastguard Worker   if (RetTy->isVoidTy())
2302*9880d681SAndroid Build Coastguard Worker     RetVT = MVT::isVoid;
2303*9880d681SAndroid Build Coastguard Worker   else if (!isTypeLegal(RetTy, RetVT) && RetVT != MVT::i16 &&
2304*9880d681SAndroid Build Coastguard Worker            RetVT != MVT::i8  && RetVT != MVT::i1)
2305*9880d681SAndroid Build Coastguard Worker     return false;
2306*9880d681SAndroid Build Coastguard Worker 
2307*9880d681SAndroid Build Coastguard Worker   // Can't handle non-double multi-reg retvals.
2308*9880d681SAndroid Build Coastguard Worker   if (RetVT != MVT::isVoid && RetVT != MVT::i1 && RetVT != MVT::i8 &&
2309*9880d681SAndroid Build Coastguard Worker       RetVT != MVT::i16 && RetVT != MVT::i32) {
2310*9880d681SAndroid Build Coastguard Worker     SmallVector<CCValAssign, 16> RVLocs;
2311*9880d681SAndroid Build Coastguard Worker     CCState CCInfo(CC, isVarArg, *FuncInfo.MF, RVLocs, *Context);
2312*9880d681SAndroid Build Coastguard Worker     CCInfo.AnalyzeCallResult(RetVT, CCAssignFnForCall(CC, true, isVarArg));
2313*9880d681SAndroid Build Coastguard Worker     if (RVLocs.size() >= 2 && RetVT != MVT::f64)
2314*9880d681SAndroid Build Coastguard Worker       return false;
2315*9880d681SAndroid Build Coastguard Worker   }
2316*9880d681SAndroid Build Coastguard Worker 
2317*9880d681SAndroid Build Coastguard Worker   // Set up the argument vectors.
2318*9880d681SAndroid Build Coastguard Worker   SmallVector<Value*, 8> Args;
2319*9880d681SAndroid Build Coastguard Worker   SmallVector<unsigned, 8> ArgRegs;
2320*9880d681SAndroid Build Coastguard Worker   SmallVector<MVT, 8> ArgVTs;
2321*9880d681SAndroid Build Coastguard Worker   SmallVector<ISD::ArgFlagsTy, 8> ArgFlags;
2322*9880d681SAndroid Build Coastguard Worker   unsigned arg_size = CS.arg_size();
2323*9880d681SAndroid Build Coastguard Worker   Args.reserve(arg_size);
2324*9880d681SAndroid Build Coastguard Worker   ArgRegs.reserve(arg_size);
2325*9880d681SAndroid Build Coastguard Worker   ArgVTs.reserve(arg_size);
2326*9880d681SAndroid Build Coastguard Worker   ArgFlags.reserve(arg_size);
2327*9880d681SAndroid Build Coastguard Worker   for (ImmutableCallSite::arg_iterator i = CS.arg_begin(), e = CS.arg_end();
2328*9880d681SAndroid Build Coastguard Worker        i != e; ++i) {
2329*9880d681SAndroid Build Coastguard Worker     // If we're lowering a memory intrinsic instead of a regular call, skip the
2330*9880d681SAndroid Build Coastguard Worker     // last two arguments, which shouldn't be passed to the underlying function.
2331*9880d681SAndroid Build Coastguard Worker     if (IntrMemName && e-i <= 2)
2332*9880d681SAndroid Build Coastguard Worker       break;
2333*9880d681SAndroid Build Coastguard Worker 
2334*9880d681SAndroid Build Coastguard Worker     ISD::ArgFlagsTy Flags;
2335*9880d681SAndroid Build Coastguard Worker     unsigned AttrInd = i - CS.arg_begin() + 1;
2336*9880d681SAndroid Build Coastguard Worker     if (CS.paramHasAttr(AttrInd, Attribute::SExt))
2337*9880d681SAndroid Build Coastguard Worker       Flags.setSExt();
2338*9880d681SAndroid Build Coastguard Worker     if (CS.paramHasAttr(AttrInd, Attribute::ZExt))
2339*9880d681SAndroid Build Coastguard Worker       Flags.setZExt();
2340*9880d681SAndroid Build Coastguard Worker 
2341*9880d681SAndroid Build Coastguard Worker     // FIXME: Only handle *easy* calls for now.
2342*9880d681SAndroid Build Coastguard Worker     if (CS.paramHasAttr(AttrInd, Attribute::InReg) ||
2343*9880d681SAndroid Build Coastguard Worker         CS.paramHasAttr(AttrInd, Attribute::StructRet) ||
2344*9880d681SAndroid Build Coastguard Worker         CS.paramHasAttr(AttrInd, Attribute::SwiftSelf) ||
2345*9880d681SAndroid Build Coastguard Worker         CS.paramHasAttr(AttrInd, Attribute::SwiftError) ||
2346*9880d681SAndroid Build Coastguard Worker         CS.paramHasAttr(AttrInd, Attribute::Nest) ||
2347*9880d681SAndroid Build Coastguard Worker         CS.paramHasAttr(AttrInd, Attribute::ByVal))
2348*9880d681SAndroid Build Coastguard Worker       return false;
2349*9880d681SAndroid Build Coastguard Worker 
2350*9880d681SAndroid Build Coastguard Worker     Type *ArgTy = (*i)->getType();
2351*9880d681SAndroid Build Coastguard Worker     MVT ArgVT;
2352*9880d681SAndroid Build Coastguard Worker     if (!isTypeLegal(ArgTy, ArgVT) && ArgVT != MVT::i16 && ArgVT != MVT::i8 &&
2353*9880d681SAndroid Build Coastguard Worker         ArgVT != MVT::i1)
2354*9880d681SAndroid Build Coastguard Worker       return false;
2355*9880d681SAndroid Build Coastguard Worker 
2356*9880d681SAndroid Build Coastguard Worker     unsigned Arg = getRegForValue(*i);
2357*9880d681SAndroid Build Coastguard Worker     if (Arg == 0)
2358*9880d681SAndroid Build Coastguard Worker       return false;
2359*9880d681SAndroid Build Coastguard Worker 
2360*9880d681SAndroid Build Coastguard Worker     unsigned OriginalAlignment = DL.getABITypeAlignment(ArgTy);
2361*9880d681SAndroid Build Coastguard Worker     Flags.setOrigAlign(OriginalAlignment);
2362*9880d681SAndroid Build Coastguard Worker 
2363*9880d681SAndroid Build Coastguard Worker     Args.push_back(*i);
2364*9880d681SAndroid Build Coastguard Worker     ArgRegs.push_back(Arg);
2365*9880d681SAndroid Build Coastguard Worker     ArgVTs.push_back(ArgVT);
2366*9880d681SAndroid Build Coastguard Worker     ArgFlags.push_back(Flags);
2367*9880d681SAndroid Build Coastguard Worker   }
2368*9880d681SAndroid Build Coastguard Worker 
2369*9880d681SAndroid Build Coastguard Worker   // Handle the arguments now that we've gotten them.
2370*9880d681SAndroid Build Coastguard Worker   SmallVector<unsigned, 4> RegArgs;
2371*9880d681SAndroid Build Coastguard Worker   unsigned NumBytes;
2372*9880d681SAndroid Build Coastguard Worker   if (!ProcessCallArgs(Args, ArgRegs, ArgVTs, ArgFlags,
2373*9880d681SAndroid Build Coastguard Worker                        RegArgs, CC, NumBytes, isVarArg))
2374*9880d681SAndroid Build Coastguard Worker     return false;
2375*9880d681SAndroid Build Coastguard Worker 
2376*9880d681SAndroid Build Coastguard Worker   bool UseReg = false;
2377*9880d681SAndroid Build Coastguard Worker   const GlobalValue *GV = dyn_cast<GlobalValue>(Callee);
2378*9880d681SAndroid Build Coastguard Worker   if (!GV || Subtarget->genLongCalls()) UseReg = true;
2379*9880d681SAndroid Build Coastguard Worker 
2380*9880d681SAndroid Build Coastguard Worker   unsigned CalleeReg = 0;
2381*9880d681SAndroid Build Coastguard Worker   if (UseReg) {
2382*9880d681SAndroid Build Coastguard Worker     if (IntrMemName)
2383*9880d681SAndroid Build Coastguard Worker       CalleeReg = getLibcallReg(IntrMemName);
2384*9880d681SAndroid Build Coastguard Worker     else
2385*9880d681SAndroid Build Coastguard Worker       CalleeReg = getRegForValue(Callee);
2386*9880d681SAndroid Build Coastguard Worker 
2387*9880d681SAndroid Build Coastguard Worker     if (CalleeReg == 0) return false;
2388*9880d681SAndroid Build Coastguard Worker   }
2389*9880d681SAndroid Build Coastguard Worker 
2390*9880d681SAndroid Build Coastguard Worker   // Issue the call.
2391*9880d681SAndroid Build Coastguard Worker   unsigned CallOpc = ARMSelectCallOp(UseReg);
2392*9880d681SAndroid Build Coastguard Worker   MachineInstrBuilder MIB = BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt,
2393*9880d681SAndroid Build Coastguard Worker                                     DbgLoc, TII.get(CallOpc));
2394*9880d681SAndroid Build Coastguard Worker 
2395*9880d681SAndroid Build Coastguard Worker   // ARM calls don't take a predicate, but tBL / tBLX do.
2396*9880d681SAndroid Build Coastguard Worker   if(isThumb2)
2397*9880d681SAndroid Build Coastguard Worker     AddDefaultPred(MIB);
2398*9880d681SAndroid Build Coastguard Worker   if (UseReg)
2399*9880d681SAndroid Build Coastguard Worker     MIB.addReg(CalleeReg);
2400*9880d681SAndroid Build Coastguard Worker   else if (!IntrMemName)
2401*9880d681SAndroid Build Coastguard Worker     MIB.addGlobalAddress(GV, 0, 0);
2402*9880d681SAndroid Build Coastguard Worker   else
2403*9880d681SAndroid Build Coastguard Worker     MIB.addExternalSymbol(IntrMemName, 0);
2404*9880d681SAndroid Build Coastguard Worker 
2405*9880d681SAndroid Build Coastguard Worker   // Add implicit physical register uses to the call.
2406*9880d681SAndroid Build Coastguard Worker   for (unsigned i = 0, e = RegArgs.size(); i != e; ++i)
2407*9880d681SAndroid Build Coastguard Worker     MIB.addReg(RegArgs[i], RegState::Implicit);
2408*9880d681SAndroid Build Coastguard Worker 
2409*9880d681SAndroid Build Coastguard Worker   // Add a register mask with the call-preserved registers.
2410*9880d681SAndroid Build Coastguard Worker   // Proper defs for return values will be added by setPhysRegsDeadExcept().
2411*9880d681SAndroid Build Coastguard Worker   MIB.addRegMask(TRI.getCallPreservedMask(*FuncInfo.MF, CC));
2412*9880d681SAndroid Build Coastguard Worker 
2413*9880d681SAndroid Build Coastguard Worker   // Finish off the call including any return values.
2414*9880d681SAndroid Build Coastguard Worker   SmallVector<unsigned, 4> UsedRegs;
2415*9880d681SAndroid Build Coastguard Worker   if (!FinishCall(RetVT, UsedRegs, I, CC, NumBytes, isVarArg))
2416*9880d681SAndroid Build Coastguard Worker     return false;
2417*9880d681SAndroid Build Coastguard Worker 
2418*9880d681SAndroid Build Coastguard Worker   // Set all unused physreg defs as dead.
2419*9880d681SAndroid Build Coastguard Worker   static_cast<MachineInstr *>(MIB)->setPhysRegsDeadExcept(UsedRegs, TRI);
2420*9880d681SAndroid Build Coastguard Worker 
2421*9880d681SAndroid Build Coastguard Worker   return true;
2422*9880d681SAndroid Build Coastguard Worker }
2423*9880d681SAndroid Build Coastguard Worker 
ARMIsMemCpySmall(uint64_t Len)2424*9880d681SAndroid Build Coastguard Worker bool ARMFastISel::ARMIsMemCpySmall(uint64_t Len) {
2425*9880d681SAndroid Build Coastguard Worker   return Len <= 16;
2426*9880d681SAndroid Build Coastguard Worker }
2427*9880d681SAndroid Build Coastguard Worker 
ARMTryEmitSmallMemCpy(Address Dest,Address Src,uint64_t Len,unsigned Alignment)2428*9880d681SAndroid Build Coastguard Worker bool ARMFastISel::ARMTryEmitSmallMemCpy(Address Dest, Address Src,
2429*9880d681SAndroid Build Coastguard Worker                                         uint64_t Len, unsigned Alignment) {
2430*9880d681SAndroid Build Coastguard Worker   // Make sure we don't bloat code by inlining very large memcpy's.
2431*9880d681SAndroid Build Coastguard Worker   if (!ARMIsMemCpySmall(Len))
2432*9880d681SAndroid Build Coastguard Worker     return false;
2433*9880d681SAndroid Build Coastguard Worker 
2434*9880d681SAndroid Build Coastguard Worker   while (Len) {
2435*9880d681SAndroid Build Coastguard Worker     MVT VT;
2436*9880d681SAndroid Build Coastguard Worker     if (!Alignment || Alignment >= 4) {
2437*9880d681SAndroid Build Coastguard Worker       if (Len >= 4)
2438*9880d681SAndroid Build Coastguard Worker         VT = MVT::i32;
2439*9880d681SAndroid Build Coastguard Worker       else if (Len >= 2)
2440*9880d681SAndroid Build Coastguard Worker         VT = MVT::i16;
2441*9880d681SAndroid Build Coastguard Worker       else {
2442*9880d681SAndroid Build Coastguard Worker         assert (Len == 1 && "Expected a length of 1!");
2443*9880d681SAndroid Build Coastguard Worker         VT = MVT::i8;
2444*9880d681SAndroid Build Coastguard Worker       }
2445*9880d681SAndroid Build Coastguard Worker     } else {
2446*9880d681SAndroid Build Coastguard Worker       // Bound based on alignment.
2447*9880d681SAndroid Build Coastguard Worker       if (Len >= 2 && Alignment == 2)
2448*9880d681SAndroid Build Coastguard Worker         VT = MVT::i16;
2449*9880d681SAndroid Build Coastguard Worker       else {
2450*9880d681SAndroid Build Coastguard Worker         VT = MVT::i8;
2451*9880d681SAndroid Build Coastguard Worker       }
2452*9880d681SAndroid Build Coastguard Worker     }
2453*9880d681SAndroid Build Coastguard Worker 
2454*9880d681SAndroid Build Coastguard Worker     bool RV;
2455*9880d681SAndroid Build Coastguard Worker     unsigned ResultReg;
2456*9880d681SAndroid Build Coastguard Worker     RV = ARMEmitLoad(VT, ResultReg, Src);
2457*9880d681SAndroid Build Coastguard Worker     assert (RV == true && "Should be able to handle this load.");
2458*9880d681SAndroid Build Coastguard Worker     RV = ARMEmitStore(VT, ResultReg, Dest);
2459*9880d681SAndroid Build Coastguard Worker     assert (RV == true && "Should be able to handle this store.");
2460*9880d681SAndroid Build Coastguard Worker     (void)RV;
2461*9880d681SAndroid Build Coastguard Worker 
2462*9880d681SAndroid Build Coastguard Worker     unsigned Size = VT.getSizeInBits()/8;
2463*9880d681SAndroid Build Coastguard Worker     Len -= Size;
2464*9880d681SAndroid Build Coastguard Worker     Dest.Offset += Size;
2465*9880d681SAndroid Build Coastguard Worker     Src.Offset += Size;
2466*9880d681SAndroid Build Coastguard Worker   }
2467*9880d681SAndroid Build Coastguard Worker 
2468*9880d681SAndroid Build Coastguard Worker   return true;
2469*9880d681SAndroid Build Coastguard Worker }
2470*9880d681SAndroid Build Coastguard Worker 
SelectIntrinsicCall(const IntrinsicInst & I)2471*9880d681SAndroid Build Coastguard Worker bool ARMFastISel::SelectIntrinsicCall(const IntrinsicInst &I) {
2472*9880d681SAndroid Build Coastguard Worker   // FIXME: Handle more intrinsics.
2473*9880d681SAndroid Build Coastguard Worker   switch (I.getIntrinsicID()) {
2474*9880d681SAndroid Build Coastguard Worker   default: return false;
2475*9880d681SAndroid Build Coastguard Worker   case Intrinsic::frameaddress: {
2476*9880d681SAndroid Build Coastguard Worker     MachineFrameInfo *MFI = FuncInfo.MF->getFrameInfo();
2477*9880d681SAndroid Build Coastguard Worker     MFI->setFrameAddressIsTaken(true);
2478*9880d681SAndroid Build Coastguard Worker 
2479*9880d681SAndroid Build Coastguard Worker     unsigned LdrOpc = isThumb2 ? ARM::t2LDRi12 : ARM::LDRi12;
2480*9880d681SAndroid Build Coastguard Worker     const TargetRegisterClass *RC = isThumb2 ? &ARM::tGPRRegClass
2481*9880d681SAndroid Build Coastguard Worker                                              : &ARM::GPRRegClass;
2482*9880d681SAndroid Build Coastguard Worker 
2483*9880d681SAndroid Build Coastguard Worker     const ARMBaseRegisterInfo *RegInfo =
2484*9880d681SAndroid Build Coastguard Worker         static_cast<const ARMBaseRegisterInfo *>(Subtarget->getRegisterInfo());
2485*9880d681SAndroid Build Coastguard Worker     unsigned FramePtr = RegInfo->getFrameRegister(*(FuncInfo.MF));
2486*9880d681SAndroid Build Coastguard Worker     unsigned SrcReg = FramePtr;
2487*9880d681SAndroid Build Coastguard Worker 
2488*9880d681SAndroid Build Coastguard Worker     // Recursively load frame address
2489*9880d681SAndroid Build Coastguard Worker     // ldr r0 [fp]
2490*9880d681SAndroid Build Coastguard Worker     // ldr r0 [r0]
2491*9880d681SAndroid Build Coastguard Worker     // ldr r0 [r0]
2492*9880d681SAndroid Build Coastguard Worker     // ...
2493*9880d681SAndroid Build Coastguard Worker     unsigned DestReg;
2494*9880d681SAndroid Build Coastguard Worker     unsigned Depth = cast<ConstantInt>(I.getOperand(0))->getZExtValue();
2495*9880d681SAndroid Build Coastguard Worker     while (Depth--) {
2496*9880d681SAndroid Build Coastguard Worker       DestReg = createResultReg(RC);
2497*9880d681SAndroid Build Coastguard Worker       AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DbgLoc,
2498*9880d681SAndroid Build Coastguard Worker                               TII.get(LdrOpc), DestReg)
2499*9880d681SAndroid Build Coastguard Worker                       .addReg(SrcReg).addImm(0));
2500*9880d681SAndroid Build Coastguard Worker       SrcReg = DestReg;
2501*9880d681SAndroid Build Coastguard Worker     }
2502*9880d681SAndroid Build Coastguard Worker     updateValueMap(&I, SrcReg);
2503*9880d681SAndroid Build Coastguard Worker     return true;
2504*9880d681SAndroid Build Coastguard Worker   }
2505*9880d681SAndroid Build Coastguard Worker   case Intrinsic::memcpy:
2506*9880d681SAndroid Build Coastguard Worker   case Intrinsic::memmove: {
2507*9880d681SAndroid Build Coastguard Worker     const MemTransferInst &MTI = cast<MemTransferInst>(I);
2508*9880d681SAndroid Build Coastguard Worker     // Don't handle volatile.
2509*9880d681SAndroid Build Coastguard Worker     if (MTI.isVolatile())
2510*9880d681SAndroid Build Coastguard Worker       return false;
2511*9880d681SAndroid Build Coastguard Worker 
2512*9880d681SAndroid Build Coastguard Worker     // Disable inlining for memmove before calls to ComputeAddress.  Otherwise,
2513*9880d681SAndroid Build Coastguard Worker     // we would emit dead code because we don't currently handle memmoves.
2514*9880d681SAndroid Build Coastguard Worker     bool isMemCpy = (I.getIntrinsicID() == Intrinsic::memcpy);
2515*9880d681SAndroid Build Coastguard Worker     if (isa<ConstantInt>(MTI.getLength()) && isMemCpy) {
2516*9880d681SAndroid Build Coastguard Worker       // Small memcpy's are common enough that we want to do them without a call
2517*9880d681SAndroid Build Coastguard Worker       // if possible.
2518*9880d681SAndroid Build Coastguard Worker       uint64_t Len = cast<ConstantInt>(MTI.getLength())->getZExtValue();
2519*9880d681SAndroid Build Coastguard Worker       if (ARMIsMemCpySmall(Len)) {
2520*9880d681SAndroid Build Coastguard Worker         Address Dest, Src;
2521*9880d681SAndroid Build Coastguard Worker         if (!ARMComputeAddress(MTI.getRawDest(), Dest) ||
2522*9880d681SAndroid Build Coastguard Worker             !ARMComputeAddress(MTI.getRawSource(), Src))
2523*9880d681SAndroid Build Coastguard Worker           return false;
2524*9880d681SAndroid Build Coastguard Worker         unsigned Alignment = MTI.getAlignment();
2525*9880d681SAndroid Build Coastguard Worker         if (ARMTryEmitSmallMemCpy(Dest, Src, Len, Alignment))
2526*9880d681SAndroid Build Coastguard Worker           return true;
2527*9880d681SAndroid Build Coastguard Worker       }
2528*9880d681SAndroid Build Coastguard Worker     }
2529*9880d681SAndroid Build Coastguard Worker 
2530*9880d681SAndroid Build Coastguard Worker     if (!MTI.getLength()->getType()->isIntegerTy(32))
2531*9880d681SAndroid Build Coastguard Worker       return false;
2532*9880d681SAndroid Build Coastguard Worker 
2533*9880d681SAndroid Build Coastguard Worker     if (MTI.getSourceAddressSpace() > 255 || MTI.getDestAddressSpace() > 255)
2534*9880d681SAndroid Build Coastguard Worker       return false;
2535*9880d681SAndroid Build Coastguard Worker 
2536*9880d681SAndroid Build Coastguard Worker     const char *IntrMemName = isa<MemCpyInst>(I) ? "memcpy" : "memmove";
2537*9880d681SAndroid Build Coastguard Worker     return SelectCall(&I, IntrMemName);
2538*9880d681SAndroid Build Coastguard Worker   }
2539*9880d681SAndroid Build Coastguard Worker   case Intrinsic::memset: {
2540*9880d681SAndroid Build Coastguard Worker     const MemSetInst &MSI = cast<MemSetInst>(I);
2541*9880d681SAndroid Build Coastguard Worker     // Don't handle volatile.
2542*9880d681SAndroid Build Coastguard Worker     if (MSI.isVolatile())
2543*9880d681SAndroid Build Coastguard Worker       return false;
2544*9880d681SAndroid Build Coastguard Worker 
2545*9880d681SAndroid Build Coastguard Worker     if (!MSI.getLength()->getType()->isIntegerTy(32))
2546*9880d681SAndroid Build Coastguard Worker       return false;
2547*9880d681SAndroid Build Coastguard Worker 
2548*9880d681SAndroid Build Coastguard Worker     if (MSI.getDestAddressSpace() > 255)
2549*9880d681SAndroid Build Coastguard Worker       return false;
2550*9880d681SAndroid Build Coastguard Worker 
2551*9880d681SAndroid Build Coastguard Worker     return SelectCall(&I, "memset");
2552*9880d681SAndroid Build Coastguard Worker   }
2553*9880d681SAndroid Build Coastguard Worker   case Intrinsic::trap: {
2554*9880d681SAndroid Build Coastguard Worker     BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DbgLoc, TII.get(
2555*9880d681SAndroid Build Coastguard Worker       Subtarget->useNaClTrap() ? ARM::TRAPNaCl : ARM::TRAP));
2556*9880d681SAndroid Build Coastguard Worker     return true;
2557*9880d681SAndroid Build Coastguard Worker   }
2558*9880d681SAndroid Build Coastguard Worker   }
2559*9880d681SAndroid Build Coastguard Worker }
2560*9880d681SAndroid Build Coastguard Worker 
SelectTrunc(const Instruction * I)2561*9880d681SAndroid Build Coastguard Worker bool ARMFastISel::SelectTrunc(const Instruction *I) {
2562*9880d681SAndroid Build Coastguard Worker   // The high bits for a type smaller than the register size are assumed to be
2563*9880d681SAndroid Build Coastguard Worker   // undefined.
2564*9880d681SAndroid Build Coastguard Worker   Value *Op = I->getOperand(0);
2565*9880d681SAndroid Build Coastguard Worker 
2566*9880d681SAndroid Build Coastguard Worker   EVT SrcVT, DestVT;
2567*9880d681SAndroid Build Coastguard Worker   SrcVT = TLI.getValueType(DL, Op->getType(), true);
2568*9880d681SAndroid Build Coastguard Worker   DestVT = TLI.getValueType(DL, I->getType(), true);
2569*9880d681SAndroid Build Coastguard Worker 
2570*9880d681SAndroid Build Coastguard Worker   if (SrcVT != MVT::i32 && SrcVT != MVT::i16 && SrcVT != MVT::i8)
2571*9880d681SAndroid Build Coastguard Worker     return false;
2572*9880d681SAndroid Build Coastguard Worker   if (DestVT != MVT::i16 && DestVT != MVT::i8 && DestVT != MVT::i1)
2573*9880d681SAndroid Build Coastguard Worker     return false;
2574*9880d681SAndroid Build Coastguard Worker 
2575*9880d681SAndroid Build Coastguard Worker   unsigned SrcReg = getRegForValue(Op);
2576*9880d681SAndroid Build Coastguard Worker   if (!SrcReg) return false;
2577*9880d681SAndroid Build Coastguard Worker 
2578*9880d681SAndroid Build Coastguard Worker   // Because the high bits are undefined, a truncate doesn't generate
2579*9880d681SAndroid Build Coastguard Worker   // any code.
2580*9880d681SAndroid Build Coastguard Worker   updateValueMap(I, SrcReg);
2581*9880d681SAndroid Build Coastguard Worker   return true;
2582*9880d681SAndroid Build Coastguard Worker }
2583*9880d681SAndroid Build Coastguard Worker 
ARMEmitIntExt(MVT SrcVT,unsigned SrcReg,MVT DestVT,bool isZExt)2584*9880d681SAndroid Build Coastguard Worker unsigned ARMFastISel::ARMEmitIntExt(MVT SrcVT, unsigned SrcReg, MVT DestVT,
2585*9880d681SAndroid Build Coastguard Worker                                     bool isZExt) {
2586*9880d681SAndroid Build Coastguard Worker   if (DestVT != MVT::i32 && DestVT != MVT::i16 && DestVT != MVT::i8)
2587*9880d681SAndroid Build Coastguard Worker     return 0;
2588*9880d681SAndroid Build Coastguard Worker   if (SrcVT != MVT::i16 && SrcVT != MVT::i8 && SrcVT != MVT::i1)
2589*9880d681SAndroid Build Coastguard Worker     return 0;
2590*9880d681SAndroid Build Coastguard Worker 
2591*9880d681SAndroid Build Coastguard Worker   // Table of which combinations can be emitted as a single instruction,
2592*9880d681SAndroid Build Coastguard Worker   // and which will require two.
2593*9880d681SAndroid Build Coastguard Worker   static const uint8_t isSingleInstrTbl[3][2][2][2] = {
2594*9880d681SAndroid Build Coastguard Worker     //            ARM                     Thumb
2595*9880d681SAndroid Build Coastguard Worker     //           !hasV6Ops  hasV6Ops     !hasV6Ops  hasV6Ops
2596*9880d681SAndroid Build Coastguard Worker     //    ext:     s  z      s  z          s  z      s  z
2597*9880d681SAndroid Build Coastguard Worker     /*  1 */ { { { 0, 1 }, { 0, 1 } }, { { 0, 0 }, { 0, 1 } } },
2598*9880d681SAndroid Build Coastguard Worker     /*  8 */ { { { 0, 1 }, { 1, 1 } }, { { 0, 0 }, { 1, 1 } } },
2599*9880d681SAndroid Build Coastguard Worker     /* 16 */ { { { 0, 0 }, { 1, 1 } }, { { 0, 0 }, { 1, 1 } } }
2600*9880d681SAndroid Build Coastguard Worker   };
2601*9880d681SAndroid Build Coastguard Worker 
2602*9880d681SAndroid Build Coastguard Worker   // Target registers for:
2603*9880d681SAndroid Build Coastguard Worker   //  - For ARM can never be PC.
2604*9880d681SAndroid Build Coastguard Worker   //  - For 16-bit Thumb are restricted to lower 8 registers.
2605*9880d681SAndroid Build Coastguard Worker   //  - For 32-bit Thumb are restricted to non-SP and non-PC.
2606*9880d681SAndroid Build Coastguard Worker   static const TargetRegisterClass *RCTbl[2][2] = {
2607*9880d681SAndroid Build Coastguard Worker     // Instructions: Two                     Single
2608*9880d681SAndroid Build Coastguard Worker     /* ARM      */ { &ARM::GPRnopcRegClass, &ARM::GPRnopcRegClass },
2609*9880d681SAndroid Build Coastguard Worker     /* Thumb    */ { &ARM::tGPRRegClass,    &ARM::rGPRRegClass    }
2610*9880d681SAndroid Build Coastguard Worker   };
2611*9880d681SAndroid Build Coastguard Worker 
2612*9880d681SAndroid Build Coastguard Worker   // Table governing the instruction(s) to be emitted.
2613*9880d681SAndroid Build Coastguard Worker   static const struct InstructionTable {
2614*9880d681SAndroid Build Coastguard Worker     uint32_t Opc   : 16;
2615*9880d681SAndroid Build Coastguard Worker     uint32_t hasS  :  1; // Some instructions have an S bit, always set it to 0.
2616*9880d681SAndroid Build Coastguard Worker     uint32_t Shift :  7; // For shift operand addressing mode, used by MOVsi.
2617*9880d681SAndroid Build Coastguard Worker     uint32_t Imm   :  8; // All instructions have either a shift or a mask.
2618*9880d681SAndroid Build Coastguard Worker   } IT[2][2][3][2] = {
2619*9880d681SAndroid Build Coastguard Worker     { // Two instructions (first is left shift, second is in this table).
2620*9880d681SAndroid Build Coastguard Worker       { // ARM                Opc           S  Shift             Imm
2621*9880d681SAndroid Build Coastguard Worker         /*  1 bit sext */ { { ARM::MOVsi  , 1, ARM_AM::asr     ,  31 },
2622*9880d681SAndroid Build Coastguard Worker         /*  1 bit zext */   { ARM::MOVsi  , 1, ARM_AM::lsr     ,  31 } },
2623*9880d681SAndroid Build Coastguard Worker         /*  8 bit sext */ { { ARM::MOVsi  , 1, ARM_AM::asr     ,  24 },
2624*9880d681SAndroid Build Coastguard Worker         /*  8 bit zext */   { ARM::MOVsi  , 1, ARM_AM::lsr     ,  24 } },
2625*9880d681SAndroid Build Coastguard Worker         /* 16 bit sext */ { { ARM::MOVsi  , 1, ARM_AM::asr     ,  16 },
2626*9880d681SAndroid Build Coastguard Worker         /* 16 bit zext */   { ARM::MOVsi  , 1, ARM_AM::lsr     ,  16 } }
2627*9880d681SAndroid Build Coastguard Worker       },
2628*9880d681SAndroid Build Coastguard Worker       { // Thumb              Opc           S  Shift             Imm
2629*9880d681SAndroid Build Coastguard Worker         /*  1 bit sext */ { { ARM::tASRri , 0, ARM_AM::no_shift,  31 },
2630*9880d681SAndroid Build Coastguard Worker         /*  1 bit zext */   { ARM::tLSRri , 0, ARM_AM::no_shift,  31 } },
2631*9880d681SAndroid Build Coastguard Worker         /*  8 bit sext */ { { ARM::tASRri , 0, ARM_AM::no_shift,  24 },
2632*9880d681SAndroid Build Coastguard Worker         /*  8 bit zext */   { ARM::tLSRri , 0, ARM_AM::no_shift,  24 } },
2633*9880d681SAndroid Build Coastguard Worker         /* 16 bit sext */ { { ARM::tASRri , 0, ARM_AM::no_shift,  16 },
2634*9880d681SAndroid Build Coastguard Worker         /* 16 bit zext */   { ARM::tLSRri , 0, ARM_AM::no_shift,  16 } }
2635*9880d681SAndroid Build Coastguard Worker       }
2636*9880d681SAndroid Build Coastguard Worker     },
2637*9880d681SAndroid Build Coastguard Worker     { // Single instruction.
2638*9880d681SAndroid Build Coastguard Worker       { // ARM                Opc           S  Shift             Imm
2639*9880d681SAndroid Build Coastguard Worker         /*  1 bit sext */ { { ARM::KILL   , 0, ARM_AM::no_shift,   0 },
2640*9880d681SAndroid Build Coastguard Worker         /*  1 bit zext */   { ARM::ANDri  , 1, ARM_AM::no_shift,   1 } },
2641*9880d681SAndroid Build Coastguard Worker         /*  8 bit sext */ { { ARM::SXTB   , 0, ARM_AM::no_shift,   0 },
2642*9880d681SAndroid Build Coastguard Worker         /*  8 bit zext */   { ARM::ANDri  , 1, ARM_AM::no_shift, 255 } },
2643*9880d681SAndroid Build Coastguard Worker         /* 16 bit sext */ { { ARM::SXTH   , 0, ARM_AM::no_shift,   0 },
2644*9880d681SAndroid Build Coastguard Worker         /* 16 bit zext */   { ARM::UXTH   , 0, ARM_AM::no_shift,   0 } }
2645*9880d681SAndroid Build Coastguard Worker       },
2646*9880d681SAndroid Build Coastguard Worker       { // Thumb              Opc           S  Shift             Imm
2647*9880d681SAndroid Build Coastguard Worker         /*  1 bit sext */ { { ARM::KILL   , 0, ARM_AM::no_shift,   0 },
2648*9880d681SAndroid Build Coastguard Worker         /*  1 bit zext */   { ARM::t2ANDri, 1, ARM_AM::no_shift,   1 } },
2649*9880d681SAndroid Build Coastguard Worker         /*  8 bit sext */ { { ARM::t2SXTB , 0, ARM_AM::no_shift,   0 },
2650*9880d681SAndroid Build Coastguard Worker         /*  8 bit zext */   { ARM::t2ANDri, 1, ARM_AM::no_shift, 255 } },
2651*9880d681SAndroid Build Coastguard Worker         /* 16 bit sext */ { { ARM::t2SXTH , 0, ARM_AM::no_shift,   0 },
2652*9880d681SAndroid Build Coastguard Worker         /* 16 bit zext */   { ARM::t2UXTH , 0, ARM_AM::no_shift,   0 } }
2653*9880d681SAndroid Build Coastguard Worker       }
2654*9880d681SAndroid Build Coastguard Worker     }
2655*9880d681SAndroid Build Coastguard Worker   };
2656*9880d681SAndroid Build Coastguard Worker 
2657*9880d681SAndroid Build Coastguard Worker   unsigned SrcBits = SrcVT.getSizeInBits();
2658*9880d681SAndroid Build Coastguard Worker   unsigned DestBits = DestVT.getSizeInBits();
2659*9880d681SAndroid Build Coastguard Worker   (void) DestBits;
2660*9880d681SAndroid Build Coastguard Worker   assert((SrcBits < DestBits) && "can only extend to larger types");
2661*9880d681SAndroid Build Coastguard Worker   assert((DestBits == 32 || DestBits == 16 || DestBits == 8) &&
2662*9880d681SAndroid Build Coastguard Worker          "other sizes unimplemented");
2663*9880d681SAndroid Build Coastguard Worker   assert((SrcBits == 16 || SrcBits == 8 || SrcBits == 1) &&
2664*9880d681SAndroid Build Coastguard Worker          "other sizes unimplemented");
2665*9880d681SAndroid Build Coastguard Worker 
2666*9880d681SAndroid Build Coastguard Worker   bool hasV6Ops = Subtarget->hasV6Ops();
2667*9880d681SAndroid Build Coastguard Worker   unsigned Bitness = SrcBits / 8;  // {1,8,16}=>{0,1,2}
2668*9880d681SAndroid Build Coastguard Worker   assert((Bitness < 3) && "sanity-check table bounds");
2669*9880d681SAndroid Build Coastguard Worker 
2670*9880d681SAndroid Build Coastguard Worker   bool isSingleInstr = isSingleInstrTbl[Bitness][isThumb2][hasV6Ops][isZExt];
2671*9880d681SAndroid Build Coastguard Worker   const TargetRegisterClass *RC = RCTbl[isThumb2][isSingleInstr];
2672*9880d681SAndroid Build Coastguard Worker   const InstructionTable *ITP = &IT[isSingleInstr][isThumb2][Bitness][isZExt];
2673*9880d681SAndroid Build Coastguard Worker   unsigned Opc = ITP->Opc;
2674*9880d681SAndroid Build Coastguard Worker   assert(ARM::KILL != Opc && "Invalid table entry");
2675*9880d681SAndroid Build Coastguard Worker   unsigned hasS = ITP->hasS;
2676*9880d681SAndroid Build Coastguard Worker   ARM_AM::ShiftOpc Shift = (ARM_AM::ShiftOpc) ITP->Shift;
2677*9880d681SAndroid Build Coastguard Worker   assert(((Shift == ARM_AM::no_shift) == (Opc != ARM::MOVsi)) &&
2678*9880d681SAndroid Build Coastguard Worker          "only MOVsi has shift operand addressing mode");
2679*9880d681SAndroid Build Coastguard Worker   unsigned Imm = ITP->Imm;
2680*9880d681SAndroid Build Coastguard Worker 
2681*9880d681SAndroid Build Coastguard Worker   // 16-bit Thumb instructions always set CPSR (unless they're in an IT block).
2682*9880d681SAndroid Build Coastguard Worker   bool setsCPSR = &ARM::tGPRRegClass == RC;
2683*9880d681SAndroid Build Coastguard Worker   unsigned LSLOpc = isThumb2 ? ARM::tLSLri : ARM::MOVsi;
2684*9880d681SAndroid Build Coastguard Worker   unsigned ResultReg;
2685*9880d681SAndroid Build Coastguard Worker   // MOVsi encodes shift and immediate in shift operand addressing mode.
2686*9880d681SAndroid Build Coastguard Worker   // The following condition has the same value when emitting two
2687*9880d681SAndroid Build Coastguard Worker   // instruction sequences: both are shifts.
2688*9880d681SAndroid Build Coastguard Worker   bool ImmIsSO = (Shift != ARM_AM::no_shift);
2689*9880d681SAndroid Build Coastguard Worker 
2690*9880d681SAndroid Build Coastguard Worker   // Either one or two instructions are emitted.
2691*9880d681SAndroid Build Coastguard Worker   // They're always of the form:
2692*9880d681SAndroid Build Coastguard Worker   //   dst = in OP imm
2693*9880d681SAndroid Build Coastguard Worker   // CPSR is set only by 16-bit Thumb instructions.
2694*9880d681SAndroid Build Coastguard Worker   // Predicate, if any, is AL.
2695*9880d681SAndroid Build Coastguard Worker   // S bit, if available, is always 0.
2696*9880d681SAndroid Build Coastguard Worker   // When two are emitted the first's result will feed as the second's input,
2697*9880d681SAndroid Build Coastguard Worker   // that value is then dead.
2698*9880d681SAndroid Build Coastguard Worker   unsigned NumInstrsEmitted = isSingleInstr ? 1 : 2;
2699*9880d681SAndroid Build Coastguard Worker   for (unsigned Instr = 0; Instr != NumInstrsEmitted; ++Instr) {
2700*9880d681SAndroid Build Coastguard Worker     ResultReg = createResultReg(RC);
2701*9880d681SAndroid Build Coastguard Worker     bool isLsl = (0 == Instr) && !isSingleInstr;
2702*9880d681SAndroid Build Coastguard Worker     unsigned Opcode = isLsl ? LSLOpc : Opc;
2703*9880d681SAndroid Build Coastguard Worker     ARM_AM::ShiftOpc ShiftAM = isLsl ? ARM_AM::lsl : Shift;
2704*9880d681SAndroid Build Coastguard Worker     unsigned ImmEnc = ImmIsSO ? ARM_AM::getSORegOpc(ShiftAM, Imm) : Imm;
2705*9880d681SAndroid Build Coastguard Worker     bool isKill = 1 == Instr;
2706*9880d681SAndroid Build Coastguard Worker     MachineInstrBuilder MIB = BuildMI(
2707*9880d681SAndroid Build Coastguard Worker         *FuncInfo.MBB, FuncInfo.InsertPt, DbgLoc, TII.get(Opcode), ResultReg);
2708*9880d681SAndroid Build Coastguard Worker     if (setsCPSR)
2709*9880d681SAndroid Build Coastguard Worker       MIB.addReg(ARM::CPSR, RegState::Define);
2710*9880d681SAndroid Build Coastguard Worker     SrcReg = constrainOperandRegClass(TII.get(Opcode), SrcReg, 1 + setsCPSR);
2711*9880d681SAndroid Build Coastguard Worker     AddDefaultPred(MIB.addReg(SrcReg, isKill * RegState::Kill).addImm(ImmEnc));
2712*9880d681SAndroid Build Coastguard Worker     if (hasS)
2713*9880d681SAndroid Build Coastguard Worker       AddDefaultCC(MIB);
2714*9880d681SAndroid Build Coastguard Worker     // Second instruction consumes the first's result.
2715*9880d681SAndroid Build Coastguard Worker     SrcReg = ResultReg;
2716*9880d681SAndroid Build Coastguard Worker   }
2717*9880d681SAndroid Build Coastguard Worker 
2718*9880d681SAndroid Build Coastguard Worker   return ResultReg;
2719*9880d681SAndroid Build Coastguard Worker }
2720*9880d681SAndroid Build Coastguard Worker 
SelectIntExt(const Instruction * I)2721*9880d681SAndroid Build Coastguard Worker bool ARMFastISel::SelectIntExt(const Instruction *I) {
2722*9880d681SAndroid Build Coastguard Worker   // On ARM, in general, integer casts don't involve legal types; this code
2723*9880d681SAndroid Build Coastguard Worker   // handles promotable integers.
2724*9880d681SAndroid Build Coastguard Worker   Type *DestTy = I->getType();
2725*9880d681SAndroid Build Coastguard Worker   Value *Src = I->getOperand(0);
2726*9880d681SAndroid Build Coastguard Worker   Type *SrcTy = Src->getType();
2727*9880d681SAndroid Build Coastguard Worker 
2728*9880d681SAndroid Build Coastguard Worker   bool isZExt = isa<ZExtInst>(I);
2729*9880d681SAndroid Build Coastguard Worker   unsigned SrcReg = getRegForValue(Src);
2730*9880d681SAndroid Build Coastguard Worker   if (!SrcReg) return false;
2731*9880d681SAndroid Build Coastguard Worker 
2732*9880d681SAndroid Build Coastguard Worker   EVT SrcEVT, DestEVT;
2733*9880d681SAndroid Build Coastguard Worker   SrcEVT = TLI.getValueType(DL, SrcTy, true);
2734*9880d681SAndroid Build Coastguard Worker   DestEVT = TLI.getValueType(DL, DestTy, true);
2735*9880d681SAndroid Build Coastguard Worker   if (!SrcEVT.isSimple()) return false;
2736*9880d681SAndroid Build Coastguard Worker   if (!DestEVT.isSimple()) return false;
2737*9880d681SAndroid Build Coastguard Worker 
2738*9880d681SAndroid Build Coastguard Worker   MVT SrcVT = SrcEVT.getSimpleVT();
2739*9880d681SAndroid Build Coastguard Worker   MVT DestVT = DestEVT.getSimpleVT();
2740*9880d681SAndroid Build Coastguard Worker   unsigned ResultReg = ARMEmitIntExt(SrcVT, SrcReg, DestVT, isZExt);
2741*9880d681SAndroid Build Coastguard Worker   if (ResultReg == 0) return false;
2742*9880d681SAndroid Build Coastguard Worker   updateValueMap(I, ResultReg);
2743*9880d681SAndroid Build Coastguard Worker   return true;
2744*9880d681SAndroid Build Coastguard Worker }
2745*9880d681SAndroid Build Coastguard Worker 
SelectShift(const Instruction * I,ARM_AM::ShiftOpc ShiftTy)2746*9880d681SAndroid Build Coastguard Worker bool ARMFastISel::SelectShift(const Instruction *I,
2747*9880d681SAndroid Build Coastguard Worker                               ARM_AM::ShiftOpc ShiftTy) {
2748*9880d681SAndroid Build Coastguard Worker   // We handle thumb2 mode by target independent selector
2749*9880d681SAndroid Build Coastguard Worker   // or SelectionDAG ISel.
2750*9880d681SAndroid Build Coastguard Worker   if (isThumb2)
2751*9880d681SAndroid Build Coastguard Worker     return false;
2752*9880d681SAndroid Build Coastguard Worker 
2753*9880d681SAndroid Build Coastguard Worker   // Only handle i32 now.
2754*9880d681SAndroid Build Coastguard Worker   EVT DestVT = TLI.getValueType(DL, I->getType(), true);
2755*9880d681SAndroid Build Coastguard Worker   if (DestVT != MVT::i32)
2756*9880d681SAndroid Build Coastguard Worker     return false;
2757*9880d681SAndroid Build Coastguard Worker 
2758*9880d681SAndroid Build Coastguard Worker   unsigned Opc = ARM::MOVsr;
2759*9880d681SAndroid Build Coastguard Worker   unsigned ShiftImm;
2760*9880d681SAndroid Build Coastguard Worker   Value *Src2Value = I->getOperand(1);
2761*9880d681SAndroid Build Coastguard Worker   if (const ConstantInt *CI = dyn_cast<ConstantInt>(Src2Value)) {
2762*9880d681SAndroid Build Coastguard Worker     ShiftImm = CI->getZExtValue();
2763*9880d681SAndroid Build Coastguard Worker 
2764*9880d681SAndroid Build Coastguard Worker     // Fall back to selection DAG isel if the shift amount
2765*9880d681SAndroid Build Coastguard Worker     // is zero or greater than the width of the value type.
2766*9880d681SAndroid Build Coastguard Worker     if (ShiftImm == 0 || ShiftImm >=32)
2767*9880d681SAndroid Build Coastguard Worker       return false;
2768*9880d681SAndroid Build Coastguard Worker 
2769*9880d681SAndroid Build Coastguard Worker     Opc = ARM::MOVsi;
2770*9880d681SAndroid Build Coastguard Worker   }
2771*9880d681SAndroid Build Coastguard Worker 
2772*9880d681SAndroid Build Coastguard Worker   Value *Src1Value = I->getOperand(0);
2773*9880d681SAndroid Build Coastguard Worker   unsigned Reg1 = getRegForValue(Src1Value);
2774*9880d681SAndroid Build Coastguard Worker   if (Reg1 == 0) return false;
2775*9880d681SAndroid Build Coastguard Worker 
2776*9880d681SAndroid Build Coastguard Worker   unsigned Reg2 = 0;
2777*9880d681SAndroid Build Coastguard Worker   if (Opc == ARM::MOVsr) {
2778*9880d681SAndroid Build Coastguard Worker     Reg2 = getRegForValue(Src2Value);
2779*9880d681SAndroid Build Coastguard Worker     if (Reg2 == 0) return false;
2780*9880d681SAndroid Build Coastguard Worker   }
2781*9880d681SAndroid Build Coastguard Worker 
2782*9880d681SAndroid Build Coastguard Worker   unsigned ResultReg = createResultReg(&ARM::GPRnopcRegClass);
2783*9880d681SAndroid Build Coastguard Worker   if(ResultReg == 0) return false;
2784*9880d681SAndroid Build Coastguard Worker 
2785*9880d681SAndroid Build Coastguard Worker   MachineInstrBuilder MIB = BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DbgLoc,
2786*9880d681SAndroid Build Coastguard Worker                                     TII.get(Opc), ResultReg)
2787*9880d681SAndroid Build Coastguard Worker                             .addReg(Reg1);
2788*9880d681SAndroid Build Coastguard Worker 
2789*9880d681SAndroid Build Coastguard Worker   if (Opc == ARM::MOVsi)
2790*9880d681SAndroid Build Coastguard Worker     MIB.addImm(ARM_AM::getSORegOpc(ShiftTy, ShiftImm));
2791*9880d681SAndroid Build Coastguard Worker   else if (Opc == ARM::MOVsr) {
2792*9880d681SAndroid Build Coastguard Worker     MIB.addReg(Reg2);
2793*9880d681SAndroid Build Coastguard Worker     MIB.addImm(ARM_AM::getSORegOpc(ShiftTy, 0));
2794*9880d681SAndroid Build Coastguard Worker   }
2795*9880d681SAndroid Build Coastguard Worker 
2796*9880d681SAndroid Build Coastguard Worker   AddOptionalDefs(MIB);
2797*9880d681SAndroid Build Coastguard Worker   updateValueMap(I, ResultReg);
2798*9880d681SAndroid Build Coastguard Worker   return true;
2799*9880d681SAndroid Build Coastguard Worker }
2800*9880d681SAndroid Build Coastguard Worker 
2801*9880d681SAndroid Build Coastguard Worker // TODO: SoftFP support.
fastSelectInstruction(const Instruction * I)2802*9880d681SAndroid Build Coastguard Worker bool ARMFastISel::fastSelectInstruction(const Instruction *I) {
2803*9880d681SAndroid Build Coastguard Worker 
2804*9880d681SAndroid Build Coastguard Worker   switch (I->getOpcode()) {
2805*9880d681SAndroid Build Coastguard Worker     case Instruction::Load:
2806*9880d681SAndroid Build Coastguard Worker       return SelectLoad(I);
2807*9880d681SAndroid Build Coastguard Worker     case Instruction::Store:
2808*9880d681SAndroid Build Coastguard Worker       return SelectStore(I);
2809*9880d681SAndroid Build Coastguard Worker     case Instruction::Br:
2810*9880d681SAndroid Build Coastguard Worker       return SelectBranch(I);
2811*9880d681SAndroid Build Coastguard Worker     case Instruction::IndirectBr:
2812*9880d681SAndroid Build Coastguard Worker       return SelectIndirectBr(I);
2813*9880d681SAndroid Build Coastguard Worker     case Instruction::ICmp:
2814*9880d681SAndroid Build Coastguard Worker     case Instruction::FCmp:
2815*9880d681SAndroid Build Coastguard Worker       return SelectCmp(I);
2816*9880d681SAndroid Build Coastguard Worker     case Instruction::FPExt:
2817*9880d681SAndroid Build Coastguard Worker       return SelectFPExt(I);
2818*9880d681SAndroid Build Coastguard Worker     case Instruction::FPTrunc:
2819*9880d681SAndroid Build Coastguard Worker       return SelectFPTrunc(I);
2820*9880d681SAndroid Build Coastguard Worker     case Instruction::SIToFP:
2821*9880d681SAndroid Build Coastguard Worker       return SelectIToFP(I, /*isSigned*/ true);
2822*9880d681SAndroid Build Coastguard Worker     case Instruction::UIToFP:
2823*9880d681SAndroid Build Coastguard Worker       return SelectIToFP(I, /*isSigned*/ false);
2824*9880d681SAndroid Build Coastguard Worker     case Instruction::FPToSI:
2825*9880d681SAndroid Build Coastguard Worker       return SelectFPToI(I, /*isSigned*/ true);
2826*9880d681SAndroid Build Coastguard Worker     case Instruction::FPToUI:
2827*9880d681SAndroid Build Coastguard Worker       return SelectFPToI(I, /*isSigned*/ false);
2828*9880d681SAndroid Build Coastguard Worker     case Instruction::Add:
2829*9880d681SAndroid Build Coastguard Worker       return SelectBinaryIntOp(I, ISD::ADD);
2830*9880d681SAndroid Build Coastguard Worker     case Instruction::Or:
2831*9880d681SAndroid Build Coastguard Worker       return SelectBinaryIntOp(I, ISD::OR);
2832*9880d681SAndroid Build Coastguard Worker     case Instruction::Sub:
2833*9880d681SAndroid Build Coastguard Worker       return SelectBinaryIntOp(I, ISD::SUB);
2834*9880d681SAndroid Build Coastguard Worker     case Instruction::FAdd:
2835*9880d681SAndroid Build Coastguard Worker       return SelectBinaryFPOp(I, ISD::FADD);
2836*9880d681SAndroid Build Coastguard Worker     case Instruction::FSub:
2837*9880d681SAndroid Build Coastguard Worker       return SelectBinaryFPOp(I, ISD::FSUB);
2838*9880d681SAndroid Build Coastguard Worker     case Instruction::FMul:
2839*9880d681SAndroid Build Coastguard Worker       return SelectBinaryFPOp(I, ISD::FMUL);
2840*9880d681SAndroid Build Coastguard Worker     case Instruction::SDiv:
2841*9880d681SAndroid Build Coastguard Worker       return SelectDiv(I, /*isSigned*/ true);
2842*9880d681SAndroid Build Coastguard Worker     case Instruction::UDiv:
2843*9880d681SAndroid Build Coastguard Worker       return SelectDiv(I, /*isSigned*/ false);
2844*9880d681SAndroid Build Coastguard Worker     case Instruction::SRem:
2845*9880d681SAndroid Build Coastguard Worker       return SelectRem(I, /*isSigned*/ true);
2846*9880d681SAndroid Build Coastguard Worker     case Instruction::URem:
2847*9880d681SAndroid Build Coastguard Worker       return SelectRem(I, /*isSigned*/ false);
2848*9880d681SAndroid Build Coastguard Worker     case Instruction::Call:
2849*9880d681SAndroid Build Coastguard Worker       if (const IntrinsicInst *II = dyn_cast<IntrinsicInst>(I))
2850*9880d681SAndroid Build Coastguard Worker         return SelectIntrinsicCall(*II);
2851*9880d681SAndroid Build Coastguard Worker       return SelectCall(I);
2852*9880d681SAndroid Build Coastguard Worker     case Instruction::Select:
2853*9880d681SAndroid Build Coastguard Worker       return SelectSelect(I);
2854*9880d681SAndroid Build Coastguard Worker     case Instruction::Ret:
2855*9880d681SAndroid Build Coastguard Worker       return SelectRet(I);
2856*9880d681SAndroid Build Coastguard Worker     case Instruction::Trunc:
2857*9880d681SAndroid Build Coastguard Worker       return SelectTrunc(I);
2858*9880d681SAndroid Build Coastguard Worker     case Instruction::ZExt:
2859*9880d681SAndroid Build Coastguard Worker     case Instruction::SExt:
2860*9880d681SAndroid Build Coastguard Worker       return SelectIntExt(I);
2861*9880d681SAndroid Build Coastguard Worker     case Instruction::Shl:
2862*9880d681SAndroid Build Coastguard Worker       return SelectShift(I, ARM_AM::lsl);
2863*9880d681SAndroid Build Coastguard Worker     case Instruction::LShr:
2864*9880d681SAndroid Build Coastguard Worker       return SelectShift(I, ARM_AM::lsr);
2865*9880d681SAndroid Build Coastguard Worker     case Instruction::AShr:
2866*9880d681SAndroid Build Coastguard Worker       return SelectShift(I, ARM_AM::asr);
2867*9880d681SAndroid Build Coastguard Worker     default: break;
2868*9880d681SAndroid Build Coastguard Worker   }
2869*9880d681SAndroid Build Coastguard Worker   return false;
2870*9880d681SAndroid Build Coastguard Worker }
2871*9880d681SAndroid Build Coastguard Worker 
2872*9880d681SAndroid Build Coastguard Worker namespace {
2873*9880d681SAndroid Build Coastguard Worker // This table describes sign- and zero-extend instructions which can be
2874*9880d681SAndroid Build Coastguard Worker // folded into a preceding load. All of these extends have an immediate
2875*9880d681SAndroid Build Coastguard Worker // (sometimes a mask and sometimes a shift) that's applied after
2876*9880d681SAndroid Build Coastguard Worker // extension.
2877*9880d681SAndroid Build Coastguard Worker const struct FoldableLoadExtendsStruct {
2878*9880d681SAndroid Build Coastguard Worker   uint16_t Opc[2];  // ARM, Thumb.
2879*9880d681SAndroid Build Coastguard Worker   uint8_t ExpectedImm;
2880*9880d681SAndroid Build Coastguard Worker   uint8_t isZExt     : 1;
2881*9880d681SAndroid Build Coastguard Worker   uint8_t ExpectedVT : 7;
2882*9880d681SAndroid Build Coastguard Worker } FoldableLoadExtends[] = {
2883*9880d681SAndroid Build Coastguard Worker   { { ARM::SXTH,  ARM::t2SXTH  },   0, 0, MVT::i16 },
2884*9880d681SAndroid Build Coastguard Worker   { { ARM::UXTH,  ARM::t2UXTH  },   0, 1, MVT::i16 },
2885*9880d681SAndroid Build Coastguard Worker   { { ARM::ANDri, ARM::t2ANDri }, 255, 1, MVT::i8  },
2886*9880d681SAndroid Build Coastguard Worker   { { ARM::SXTB,  ARM::t2SXTB  },   0, 0, MVT::i8  },
2887*9880d681SAndroid Build Coastguard Worker   { { ARM::UXTB,  ARM::t2UXTB  },   0, 1, MVT::i8  }
2888*9880d681SAndroid Build Coastguard Worker };
2889*9880d681SAndroid Build Coastguard Worker }
2890*9880d681SAndroid Build Coastguard Worker 
2891*9880d681SAndroid Build Coastguard Worker /// \brief The specified machine instr operand is a vreg, and that
2892*9880d681SAndroid Build Coastguard Worker /// vreg is being provided by the specified load instruction.  If possible,
2893*9880d681SAndroid Build Coastguard Worker /// try to fold the load as an operand to the instruction, returning true if
2894*9880d681SAndroid Build Coastguard Worker /// successful.
tryToFoldLoadIntoMI(MachineInstr * MI,unsigned OpNo,const LoadInst * LI)2895*9880d681SAndroid Build Coastguard Worker bool ARMFastISel::tryToFoldLoadIntoMI(MachineInstr *MI, unsigned OpNo,
2896*9880d681SAndroid Build Coastguard Worker                                       const LoadInst *LI) {
2897*9880d681SAndroid Build Coastguard Worker   // Verify we have a legal type before going any further.
2898*9880d681SAndroid Build Coastguard Worker   MVT VT;
2899*9880d681SAndroid Build Coastguard Worker   if (!isLoadTypeLegal(LI->getType(), VT))
2900*9880d681SAndroid Build Coastguard Worker     return false;
2901*9880d681SAndroid Build Coastguard Worker 
2902*9880d681SAndroid Build Coastguard Worker   // Combine load followed by zero- or sign-extend.
2903*9880d681SAndroid Build Coastguard Worker   // ldrb r1, [r0]       ldrb r1, [r0]
2904*9880d681SAndroid Build Coastguard Worker   // uxtb r2, r1     =>
2905*9880d681SAndroid Build Coastguard Worker   // mov  r3, r2         mov  r3, r1
2906*9880d681SAndroid Build Coastguard Worker   if (MI->getNumOperands() < 3 || !MI->getOperand(2).isImm())
2907*9880d681SAndroid Build Coastguard Worker     return false;
2908*9880d681SAndroid Build Coastguard Worker   const uint64_t Imm = MI->getOperand(2).getImm();
2909*9880d681SAndroid Build Coastguard Worker 
2910*9880d681SAndroid Build Coastguard Worker   bool Found = false;
2911*9880d681SAndroid Build Coastguard Worker   bool isZExt;
2912*9880d681SAndroid Build Coastguard Worker   for (unsigned i = 0, e = array_lengthof(FoldableLoadExtends);
2913*9880d681SAndroid Build Coastguard Worker        i != e; ++i) {
2914*9880d681SAndroid Build Coastguard Worker     if (FoldableLoadExtends[i].Opc[isThumb2] == MI->getOpcode() &&
2915*9880d681SAndroid Build Coastguard Worker         (uint64_t)FoldableLoadExtends[i].ExpectedImm == Imm &&
2916*9880d681SAndroid Build Coastguard Worker         MVT((MVT::SimpleValueType)FoldableLoadExtends[i].ExpectedVT) == VT) {
2917*9880d681SAndroid Build Coastguard Worker       Found = true;
2918*9880d681SAndroid Build Coastguard Worker       isZExt = FoldableLoadExtends[i].isZExt;
2919*9880d681SAndroid Build Coastguard Worker     }
2920*9880d681SAndroid Build Coastguard Worker   }
2921*9880d681SAndroid Build Coastguard Worker   if (!Found) return false;
2922*9880d681SAndroid Build Coastguard Worker 
2923*9880d681SAndroid Build Coastguard Worker   // See if we can handle this address.
2924*9880d681SAndroid Build Coastguard Worker   Address Addr;
2925*9880d681SAndroid Build Coastguard Worker   if (!ARMComputeAddress(LI->getOperand(0), Addr)) return false;
2926*9880d681SAndroid Build Coastguard Worker 
2927*9880d681SAndroid Build Coastguard Worker   unsigned ResultReg = MI->getOperand(0).getReg();
2928*9880d681SAndroid Build Coastguard Worker   if (!ARMEmitLoad(VT, ResultReg, Addr, LI->getAlignment(), isZExt, false))
2929*9880d681SAndroid Build Coastguard Worker     return false;
2930*9880d681SAndroid Build Coastguard Worker   MI->eraseFromParent();
2931*9880d681SAndroid Build Coastguard Worker   return true;
2932*9880d681SAndroid Build Coastguard Worker }
2933*9880d681SAndroid Build Coastguard Worker 
ARMLowerPICELF(const GlobalValue * GV,unsigned Align,MVT VT)2934*9880d681SAndroid Build Coastguard Worker unsigned ARMFastISel::ARMLowerPICELF(const GlobalValue *GV,
2935*9880d681SAndroid Build Coastguard Worker                                      unsigned Align, MVT VT) {
2936*9880d681SAndroid Build Coastguard Worker   bool UseGOT_PREL = !TM.shouldAssumeDSOLocal(*GV->getParent(), GV);
2937*9880d681SAndroid Build Coastguard Worker 
2938*9880d681SAndroid Build Coastguard Worker   LLVMContext *Context = &MF->getFunction()->getContext();
2939*9880d681SAndroid Build Coastguard Worker   unsigned ARMPCLabelIndex = AFI->createPICLabelUId();
2940*9880d681SAndroid Build Coastguard Worker   unsigned PCAdj = Subtarget->isThumb() ? 4 : 8;
2941*9880d681SAndroid Build Coastguard Worker   ARMConstantPoolValue *CPV = ARMConstantPoolConstant::Create(
2942*9880d681SAndroid Build Coastguard Worker       GV, ARMPCLabelIndex, ARMCP::CPValue, PCAdj,
2943*9880d681SAndroid Build Coastguard Worker       UseGOT_PREL ? ARMCP::GOT_PREL : ARMCP::no_modifier,
2944*9880d681SAndroid Build Coastguard Worker       /*AddCurrentAddress=*/UseGOT_PREL);
2945*9880d681SAndroid Build Coastguard Worker 
2946*9880d681SAndroid Build Coastguard Worker   unsigned ConstAlign =
2947*9880d681SAndroid Build Coastguard Worker       MF->getDataLayout().getPrefTypeAlignment(Type::getInt32PtrTy(*Context));
2948*9880d681SAndroid Build Coastguard Worker   unsigned Idx = MF->getConstantPool()->getConstantPoolIndex(CPV, ConstAlign);
2949*9880d681SAndroid Build Coastguard Worker 
2950*9880d681SAndroid Build Coastguard Worker   unsigned TempReg = MF->getRegInfo().createVirtualRegister(&ARM::rGPRRegClass);
2951*9880d681SAndroid Build Coastguard Worker   unsigned Opc = isThumb2 ? ARM::t2LDRpci : ARM::LDRcp;
2952*9880d681SAndroid Build Coastguard Worker   MachineInstrBuilder MIB =
2953*9880d681SAndroid Build Coastguard Worker       BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DbgLoc, TII.get(Opc), TempReg)
2954*9880d681SAndroid Build Coastguard Worker           .addConstantPoolIndex(Idx);
2955*9880d681SAndroid Build Coastguard Worker   if (Opc == ARM::LDRcp)
2956*9880d681SAndroid Build Coastguard Worker     MIB.addImm(0);
2957*9880d681SAndroid Build Coastguard Worker   AddDefaultPred(MIB);
2958*9880d681SAndroid Build Coastguard Worker 
2959*9880d681SAndroid Build Coastguard Worker   // Fix the address by adding pc.
2960*9880d681SAndroid Build Coastguard Worker   unsigned DestReg = createResultReg(TLI.getRegClassFor(VT));
2961*9880d681SAndroid Build Coastguard Worker   Opc = Subtarget->isThumb() ? ARM::tPICADD : UseGOT_PREL ? ARM::PICLDR
2962*9880d681SAndroid Build Coastguard Worker                                                           : ARM::PICADD;
2963*9880d681SAndroid Build Coastguard Worker   DestReg = constrainOperandRegClass(TII.get(Opc), DestReg, 0);
2964*9880d681SAndroid Build Coastguard Worker   MIB = BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DbgLoc, TII.get(Opc), DestReg)
2965*9880d681SAndroid Build Coastguard Worker             .addReg(TempReg)
2966*9880d681SAndroid Build Coastguard Worker             .addImm(ARMPCLabelIndex);
2967*9880d681SAndroid Build Coastguard Worker   if (!Subtarget->isThumb())
2968*9880d681SAndroid Build Coastguard Worker     AddDefaultPred(MIB);
2969*9880d681SAndroid Build Coastguard Worker 
2970*9880d681SAndroid Build Coastguard Worker   if (UseGOT_PREL && Subtarget->isThumb()) {
2971*9880d681SAndroid Build Coastguard Worker     unsigned NewDestReg = createResultReg(TLI.getRegClassFor(VT));
2972*9880d681SAndroid Build Coastguard Worker     MIB = BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DbgLoc,
2973*9880d681SAndroid Build Coastguard Worker                   TII.get(ARM::t2LDRi12), NewDestReg)
2974*9880d681SAndroid Build Coastguard Worker               .addReg(DestReg)
2975*9880d681SAndroid Build Coastguard Worker               .addImm(0);
2976*9880d681SAndroid Build Coastguard Worker     DestReg = NewDestReg;
2977*9880d681SAndroid Build Coastguard Worker     AddOptionalDefs(MIB);
2978*9880d681SAndroid Build Coastguard Worker   }
2979*9880d681SAndroid Build Coastguard Worker   return DestReg;
2980*9880d681SAndroid Build Coastguard Worker }
2981*9880d681SAndroid Build Coastguard Worker 
fastLowerArguments()2982*9880d681SAndroid Build Coastguard Worker bool ARMFastISel::fastLowerArguments() {
2983*9880d681SAndroid Build Coastguard Worker   if (!FuncInfo.CanLowerReturn)
2984*9880d681SAndroid Build Coastguard Worker     return false;
2985*9880d681SAndroid Build Coastguard Worker 
2986*9880d681SAndroid Build Coastguard Worker   const Function *F = FuncInfo.Fn;
2987*9880d681SAndroid Build Coastguard Worker   if (F->isVarArg())
2988*9880d681SAndroid Build Coastguard Worker     return false;
2989*9880d681SAndroid Build Coastguard Worker 
2990*9880d681SAndroid Build Coastguard Worker   CallingConv::ID CC = F->getCallingConv();
2991*9880d681SAndroid Build Coastguard Worker   switch (CC) {
2992*9880d681SAndroid Build Coastguard Worker   default:
2993*9880d681SAndroid Build Coastguard Worker     return false;
2994*9880d681SAndroid Build Coastguard Worker   case CallingConv::Fast:
2995*9880d681SAndroid Build Coastguard Worker   case CallingConv::C:
2996*9880d681SAndroid Build Coastguard Worker   case CallingConv::ARM_AAPCS_VFP:
2997*9880d681SAndroid Build Coastguard Worker   case CallingConv::ARM_AAPCS:
2998*9880d681SAndroid Build Coastguard Worker   case CallingConv::ARM_APCS:
2999*9880d681SAndroid Build Coastguard Worker   case CallingConv::Swift:
3000*9880d681SAndroid Build Coastguard Worker     break;
3001*9880d681SAndroid Build Coastguard Worker   }
3002*9880d681SAndroid Build Coastguard Worker 
3003*9880d681SAndroid Build Coastguard Worker   // Only handle simple cases. i.e. Up to 4 i8/i16/i32 scalar arguments
3004*9880d681SAndroid Build Coastguard Worker   // which are passed in r0 - r3.
3005*9880d681SAndroid Build Coastguard Worker   unsigned Idx = 1;
3006*9880d681SAndroid Build Coastguard Worker   for (Function::const_arg_iterator I = F->arg_begin(), E = F->arg_end();
3007*9880d681SAndroid Build Coastguard Worker        I != E; ++I, ++Idx) {
3008*9880d681SAndroid Build Coastguard Worker     if (Idx > 4)
3009*9880d681SAndroid Build Coastguard Worker       return false;
3010*9880d681SAndroid Build Coastguard Worker 
3011*9880d681SAndroid Build Coastguard Worker     if (F->getAttributes().hasAttribute(Idx, Attribute::InReg) ||
3012*9880d681SAndroid Build Coastguard Worker         F->getAttributes().hasAttribute(Idx, Attribute::StructRet) ||
3013*9880d681SAndroid Build Coastguard Worker         F->getAttributes().hasAttribute(Idx, Attribute::SwiftSelf) ||
3014*9880d681SAndroid Build Coastguard Worker         F->getAttributes().hasAttribute(Idx, Attribute::SwiftError) ||
3015*9880d681SAndroid Build Coastguard Worker         F->getAttributes().hasAttribute(Idx, Attribute::ByVal))
3016*9880d681SAndroid Build Coastguard Worker       return false;
3017*9880d681SAndroid Build Coastguard Worker 
3018*9880d681SAndroid Build Coastguard Worker     Type *ArgTy = I->getType();
3019*9880d681SAndroid Build Coastguard Worker     if (ArgTy->isStructTy() || ArgTy->isArrayTy() || ArgTy->isVectorTy())
3020*9880d681SAndroid Build Coastguard Worker       return false;
3021*9880d681SAndroid Build Coastguard Worker 
3022*9880d681SAndroid Build Coastguard Worker     EVT ArgVT = TLI.getValueType(DL, ArgTy);
3023*9880d681SAndroid Build Coastguard Worker     if (!ArgVT.isSimple()) return false;
3024*9880d681SAndroid Build Coastguard Worker     switch (ArgVT.getSimpleVT().SimpleTy) {
3025*9880d681SAndroid Build Coastguard Worker     case MVT::i8:
3026*9880d681SAndroid Build Coastguard Worker     case MVT::i16:
3027*9880d681SAndroid Build Coastguard Worker     case MVT::i32:
3028*9880d681SAndroid Build Coastguard Worker       break;
3029*9880d681SAndroid Build Coastguard Worker     default:
3030*9880d681SAndroid Build Coastguard Worker       return false;
3031*9880d681SAndroid Build Coastguard Worker     }
3032*9880d681SAndroid Build Coastguard Worker   }
3033*9880d681SAndroid Build Coastguard Worker 
3034*9880d681SAndroid Build Coastguard Worker 
3035*9880d681SAndroid Build Coastguard Worker   static const MCPhysReg GPRArgRegs[] = {
3036*9880d681SAndroid Build Coastguard Worker     ARM::R0, ARM::R1, ARM::R2, ARM::R3
3037*9880d681SAndroid Build Coastguard Worker   };
3038*9880d681SAndroid Build Coastguard Worker 
3039*9880d681SAndroid Build Coastguard Worker   const TargetRegisterClass *RC = &ARM::rGPRRegClass;
3040*9880d681SAndroid Build Coastguard Worker   Idx = 0;
3041*9880d681SAndroid Build Coastguard Worker   for (Function::const_arg_iterator I = F->arg_begin(), E = F->arg_end();
3042*9880d681SAndroid Build Coastguard Worker        I != E; ++I, ++Idx) {
3043*9880d681SAndroid Build Coastguard Worker     unsigned SrcReg = GPRArgRegs[Idx];
3044*9880d681SAndroid Build Coastguard Worker     unsigned DstReg = FuncInfo.MF->addLiveIn(SrcReg, RC);
3045*9880d681SAndroid Build Coastguard Worker     // FIXME: Unfortunately it's necessary to emit a copy from the livein copy.
3046*9880d681SAndroid Build Coastguard Worker     // Without this, EmitLiveInCopies may eliminate the livein if its only
3047*9880d681SAndroid Build Coastguard Worker     // use is a bitcast (which isn't turned into an instruction).
3048*9880d681SAndroid Build Coastguard Worker     unsigned ResultReg = createResultReg(RC);
3049*9880d681SAndroid Build Coastguard Worker     BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DbgLoc,
3050*9880d681SAndroid Build Coastguard Worker             TII.get(TargetOpcode::COPY),
3051*9880d681SAndroid Build Coastguard Worker             ResultReg).addReg(DstReg, getKillRegState(true));
3052*9880d681SAndroid Build Coastguard Worker     updateValueMap(&*I, ResultReg);
3053*9880d681SAndroid Build Coastguard Worker   }
3054*9880d681SAndroid Build Coastguard Worker 
3055*9880d681SAndroid Build Coastguard Worker   return true;
3056*9880d681SAndroid Build Coastguard Worker }
3057*9880d681SAndroid Build Coastguard Worker 
3058*9880d681SAndroid Build Coastguard Worker namespace llvm {
createFastISel(FunctionLoweringInfo & funcInfo,const TargetLibraryInfo * libInfo)3059*9880d681SAndroid Build Coastguard Worker   FastISel *ARM::createFastISel(FunctionLoweringInfo &funcInfo,
3060*9880d681SAndroid Build Coastguard Worker                                 const TargetLibraryInfo *libInfo) {
3061*9880d681SAndroid Build Coastguard Worker     if (funcInfo.MF->getSubtarget<ARMSubtarget>().useFastISel())
3062*9880d681SAndroid Build Coastguard Worker       return new ARMFastISel(funcInfo, libInfo);
3063*9880d681SAndroid Build Coastguard Worker 
3064*9880d681SAndroid Build Coastguard Worker     return nullptr;
3065*9880d681SAndroid Build Coastguard Worker   }
3066*9880d681SAndroid Build Coastguard Worker }
3067