xref: /aosp_15_r20/external/llvm/lib/Target/ARM/ARMExpandPseudoInsts.cpp (revision 9880d6810fe72a1726cb53787c6711e909410d58)
1*9880d681SAndroid Build Coastguard Worker //===-- ARMExpandPseudoInsts.cpp - Expand pseudo instructions -------------===//
2*9880d681SAndroid Build Coastguard Worker //
3*9880d681SAndroid Build Coastguard Worker //                     The LLVM Compiler Infrastructure
4*9880d681SAndroid Build Coastguard Worker //
5*9880d681SAndroid Build Coastguard Worker // This file is distributed under the University of Illinois Open Source
6*9880d681SAndroid Build Coastguard Worker // License. See LICENSE.TXT for details.
7*9880d681SAndroid Build Coastguard Worker //
8*9880d681SAndroid Build Coastguard Worker //===----------------------------------------------------------------------===//
9*9880d681SAndroid Build Coastguard Worker //
10*9880d681SAndroid Build Coastguard Worker // This file contains a pass that expands pseudo instructions into target
11*9880d681SAndroid Build Coastguard Worker // instructions to allow proper scheduling, if-conversion, and other late
12*9880d681SAndroid Build Coastguard Worker // optimizations. This pass should be run after register allocation but before
13*9880d681SAndroid Build Coastguard Worker // the post-regalloc scheduling pass.
14*9880d681SAndroid Build Coastguard Worker //
15*9880d681SAndroid Build Coastguard Worker //===----------------------------------------------------------------------===//
16*9880d681SAndroid Build Coastguard Worker 
17*9880d681SAndroid Build Coastguard Worker #include "ARM.h"
18*9880d681SAndroid Build Coastguard Worker #include "ARMBaseInstrInfo.h"
19*9880d681SAndroid Build Coastguard Worker #include "ARMBaseRegisterInfo.h"
20*9880d681SAndroid Build Coastguard Worker #include "ARMConstantPoolValue.h"
21*9880d681SAndroid Build Coastguard Worker #include "ARMMachineFunctionInfo.h"
22*9880d681SAndroid Build Coastguard Worker #include "MCTargetDesc/ARMAddressingModes.h"
23*9880d681SAndroid Build Coastguard Worker #include "llvm/CodeGen/LivePhysRegs.h"
24*9880d681SAndroid Build Coastguard Worker #include "llvm/CodeGen/MachineFrameInfo.h"
25*9880d681SAndroid Build Coastguard Worker #include "llvm/CodeGen/MachineFunctionPass.h"
26*9880d681SAndroid Build Coastguard Worker #include "llvm/CodeGen/MachineInstrBuilder.h"
27*9880d681SAndroid Build Coastguard Worker #include "llvm/CodeGen/MachineInstrBundle.h"
28*9880d681SAndroid Build Coastguard Worker #include "llvm/IR/GlobalValue.h"
29*9880d681SAndroid Build Coastguard Worker #include "llvm/Support/CommandLine.h"
30*9880d681SAndroid Build Coastguard Worker #include "llvm/Support/raw_ostream.h" // FIXME: for debug only. remove!
31*9880d681SAndroid Build Coastguard Worker #include "llvm/Target/TargetFrameLowering.h"
32*9880d681SAndroid Build Coastguard Worker #include "llvm/Target/TargetRegisterInfo.h"
33*9880d681SAndroid Build Coastguard Worker using namespace llvm;
34*9880d681SAndroid Build Coastguard Worker 
35*9880d681SAndroid Build Coastguard Worker #define DEBUG_TYPE "arm-pseudo"
36*9880d681SAndroid Build Coastguard Worker 
37*9880d681SAndroid Build Coastguard Worker static cl::opt<bool>
38*9880d681SAndroid Build Coastguard Worker VerifyARMPseudo("verify-arm-pseudo-expand", cl::Hidden,
39*9880d681SAndroid Build Coastguard Worker                 cl::desc("Verify machine code after expanding ARM pseudos"));
40*9880d681SAndroid Build Coastguard Worker 
41*9880d681SAndroid Build Coastguard Worker namespace {
42*9880d681SAndroid Build Coastguard Worker   class ARMExpandPseudo : public MachineFunctionPass {
43*9880d681SAndroid Build Coastguard Worker   public:
44*9880d681SAndroid Build Coastguard Worker     static char ID;
ARMExpandPseudo()45*9880d681SAndroid Build Coastguard Worker     ARMExpandPseudo() : MachineFunctionPass(ID) {}
46*9880d681SAndroid Build Coastguard Worker 
47*9880d681SAndroid Build Coastguard Worker     const ARMBaseInstrInfo *TII;
48*9880d681SAndroid Build Coastguard Worker     const TargetRegisterInfo *TRI;
49*9880d681SAndroid Build Coastguard Worker     const ARMSubtarget *STI;
50*9880d681SAndroid Build Coastguard Worker     ARMFunctionInfo *AFI;
51*9880d681SAndroid Build Coastguard Worker 
52*9880d681SAndroid Build Coastguard Worker     bool runOnMachineFunction(MachineFunction &Fn) override;
53*9880d681SAndroid Build Coastguard Worker 
getRequiredProperties() const54*9880d681SAndroid Build Coastguard Worker     MachineFunctionProperties getRequiredProperties() const override {
55*9880d681SAndroid Build Coastguard Worker       return MachineFunctionProperties().set(
56*9880d681SAndroid Build Coastguard Worker           MachineFunctionProperties::Property::AllVRegsAllocated);
57*9880d681SAndroid Build Coastguard Worker     }
58*9880d681SAndroid Build Coastguard Worker 
getPassName() const59*9880d681SAndroid Build Coastguard Worker     const char *getPassName() const override {
60*9880d681SAndroid Build Coastguard Worker       return "ARM pseudo instruction expansion pass";
61*9880d681SAndroid Build Coastguard Worker     }
62*9880d681SAndroid Build Coastguard Worker 
63*9880d681SAndroid Build Coastguard Worker   private:
64*9880d681SAndroid Build Coastguard Worker     void TransferImpOps(MachineInstr &OldMI,
65*9880d681SAndroid Build Coastguard Worker                         MachineInstrBuilder &UseMI, MachineInstrBuilder &DefMI);
66*9880d681SAndroid Build Coastguard Worker     bool ExpandMI(MachineBasicBlock &MBB,
67*9880d681SAndroid Build Coastguard Worker                   MachineBasicBlock::iterator MBBI,
68*9880d681SAndroid Build Coastguard Worker                   MachineBasicBlock::iterator &NextMBBI);
69*9880d681SAndroid Build Coastguard Worker     bool ExpandMBB(MachineBasicBlock &MBB);
70*9880d681SAndroid Build Coastguard Worker     void ExpandVLD(MachineBasicBlock::iterator &MBBI);
71*9880d681SAndroid Build Coastguard Worker     void ExpandVST(MachineBasicBlock::iterator &MBBI);
72*9880d681SAndroid Build Coastguard Worker     void ExpandLaneOp(MachineBasicBlock::iterator &MBBI);
73*9880d681SAndroid Build Coastguard Worker     void ExpandVTBL(MachineBasicBlock::iterator &MBBI,
74*9880d681SAndroid Build Coastguard Worker                     unsigned Opc, bool IsExt);
75*9880d681SAndroid Build Coastguard Worker     void ExpandMOV32BitImm(MachineBasicBlock &MBB,
76*9880d681SAndroid Build Coastguard Worker                            MachineBasicBlock::iterator &MBBI);
77*9880d681SAndroid Build Coastguard Worker     bool ExpandCMP_SWAP(MachineBasicBlock &MBB,
78*9880d681SAndroid Build Coastguard Worker                         MachineBasicBlock::iterator MBBI, unsigned LdrexOp,
79*9880d681SAndroid Build Coastguard Worker                         unsigned StrexOp, unsigned UxtOp,
80*9880d681SAndroid Build Coastguard Worker                         MachineBasicBlock::iterator &NextMBBI);
81*9880d681SAndroid Build Coastguard Worker 
82*9880d681SAndroid Build Coastguard Worker     bool ExpandCMP_SWAP_64(MachineBasicBlock &MBB,
83*9880d681SAndroid Build Coastguard Worker                            MachineBasicBlock::iterator MBBI,
84*9880d681SAndroid Build Coastguard Worker                            MachineBasicBlock::iterator &NextMBBI);
85*9880d681SAndroid Build Coastguard Worker   };
86*9880d681SAndroid Build Coastguard Worker   char ARMExpandPseudo::ID = 0;
87*9880d681SAndroid Build Coastguard Worker }
88*9880d681SAndroid Build Coastguard Worker 
89*9880d681SAndroid Build Coastguard Worker /// TransferImpOps - Transfer implicit operands on the pseudo instruction to
90*9880d681SAndroid Build Coastguard Worker /// the instructions created from the expansion.
TransferImpOps(MachineInstr & OldMI,MachineInstrBuilder & UseMI,MachineInstrBuilder & DefMI)91*9880d681SAndroid Build Coastguard Worker void ARMExpandPseudo::TransferImpOps(MachineInstr &OldMI,
92*9880d681SAndroid Build Coastguard Worker                                      MachineInstrBuilder &UseMI,
93*9880d681SAndroid Build Coastguard Worker                                      MachineInstrBuilder &DefMI) {
94*9880d681SAndroid Build Coastguard Worker   const MCInstrDesc &Desc = OldMI.getDesc();
95*9880d681SAndroid Build Coastguard Worker   for (unsigned i = Desc.getNumOperands(), e = OldMI.getNumOperands();
96*9880d681SAndroid Build Coastguard Worker        i != e; ++i) {
97*9880d681SAndroid Build Coastguard Worker     const MachineOperand &MO = OldMI.getOperand(i);
98*9880d681SAndroid Build Coastguard Worker     assert(MO.isReg() && MO.getReg());
99*9880d681SAndroid Build Coastguard Worker     if (MO.isUse())
100*9880d681SAndroid Build Coastguard Worker       UseMI.addOperand(MO);
101*9880d681SAndroid Build Coastguard Worker     else
102*9880d681SAndroid Build Coastguard Worker       DefMI.addOperand(MO);
103*9880d681SAndroid Build Coastguard Worker   }
104*9880d681SAndroid Build Coastguard Worker }
105*9880d681SAndroid Build Coastguard Worker 
106*9880d681SAndroid Build Coastguard Worker namespace {
107*9880d681SAndroid Build Coastguard Worker   // Constants for register spacing in NEON load/store instructions.
108*9880d681SAndroid Build Coastguard Worker   // For quad-register load-lane and store-lane pseudo instructors, the
109*9880d681SAndroid Build Coastguard Worker   // spacing is initially assumed to be EvenDblSpc, and that is changed to
110*9880d681SAndroid Build Coastguard Worker   // OddDblSpc depending on the lane number operand.
111*9880d681SAndroid Build Coastguard Worker   enum NEONRegSpacing {
112*9880d681SAndroid Build Coastguard Worker     SingleSpc,
113*9880d681SAndroid Build Coastguard Worker     EvenDblSpc,
114*9880d681SAndroid Build Coastguard Worker     OddDblSpc
115*9880d681SAndroid Build Coastguard Worker   };
116*9880d681SAndroid Build Coastguard Worker 
117*9880d681SAndroid Build Coastguard Worker   // Entries for NEON load/store information table.  The table is sorted by
118*9880d681SAndroid Build Coastguard Worker   // PseudoOpc for fast binary-search lookups.
119*9880d681SAndroid Build Coastguard Worker   struct NEONLdStTableEntry {
120*9880d681SAndroid Build Coastguard Worker     uint16_t PseudoOpc;
121*9880d681SAndroid Build Coastguard Worker     uint16_t RealOpc;
122*9880d681SAndroid Build Coastguard Worker     bool IsLoad;
123*9880d681SAndroid Build Coastguard Worker     bool isUpdating;
124*9880d681SAndroid Build Coastguard Worker     bool hasWritebackOperand;
125*9880d681SAndroid Build Coastguard Worker     uint8_t RegSpacing; // One of type NEONRegSpacing
126*9880d681SAndroid Build Coastguard Worker     uint8_t NumRegs; // D registers loaded or stored
127*9880d681SAndroid Build Coastguard Worker     uint8_t RegElts; // elements per D register; used for lane ops
128*9880d681SAndroid Build Coastguard Worker     // FIXME: Temporary flag to denote whether the real instruction takes
129*9880d681SAndroid Build Coastguard Worker     // a single register (like the encoding) or all of the registers in
130*9880d681SAndroid Build Coastguard Worker     // the list (like the asm syntax and the isel DAG). When all definitions
131*9880d681SAndroid Build Coastguard Worker     // are converted to take only the single encoded register, this will
132*9880d681SAndroid Build Coastguard Worker     // go away.
133*9880d681SAndroid Build Coastguard Worker     bool copyAllListRegs;
134*9880d681SAndroid Build Coastguard Worker 
135*9880d681SAndroid Build Coastguard Worker     // Comparison methods for binary search of the table.
operator <__anon4ad2dece0211::NEONLdStTableEntry136*9880d681SAndroid Build Coastguard Worker     bool operator<(const NEONLdStTableEntry &TE) const {
137*9880d681SAndroid Build Coastguard Worker       return PseudoOpc < TE.PseudoOpc;
138*9880d681SAndroid Build Coastguard Worker     }
operator <(const NEONLdStTableEntry & TE,unsigned PseudoOpc)139*9880d681SAndroid Build Coastguard Worker     friend bool operator<(const NEONLdStTableEntry &TE, unsigned PseudoOpc) {
140*9880d681SAndroid Build Coastguard Worker       return TE.PseudoOpc < PseudoOpc;
141*9880d681SAndroid Build Coastguard Worker     }
operator <(unsigned PseudoOpc,const NEONLdStTableEntry & TE)142*9880d681SAndroid Build Coastguard Worker     friend bool LLVM_ATTRIBUTE_UNUSED operator<(unsigned PseudoOpc,
143*9880d681SAndroid Build Coastguard Worker                                                 const NEONLdStTableEntry &TE) {
144*9880d681SAndroid Build Coastguard Worker       return PseudoOpc < TE.PseudoOpc;
145*9880d681SAndroid Build Coastguard Worker     }
146*9880d681SAndroid Build Coastguard Worker   };
147*9880d681SAndroid Build Coastguard Worker }
148*9880d681SAndroid Build Coastguard Worker 
149*9880d681SAndroid Build Coastguard Worker static const NEONLdStTableEntry NEONLdStTable[] = {
150*9880d681SAndroid Build Coastguard Worker { ARM::VLD1LNq16Pseudo,     ARM::VLD1LNd16,     true, false, false, EvenDblSpc, 1, 4 ,true},
151*9880d681SAndroid Build Coastguard Worker { ARM::VLD1LNq16Pseudo_UPD, ARM::VLD1LNd16_UPD, true, true, true,  EvenDblSpc, 1, 4 ,true},
152*9880d681SAndroid Build Coastguard Worker { ARM::VLD1LNq32Pseudo,     ARM::VLD1LNd32,     true, false, false, EvenDblSpc, 1, 2 ,true},
153*9880d681SAndroid Build Coastguard Worker { ARM::VLD1LNq32Pseudo_UPD, ARM::VLD1LNd32_UPD, true, true, true,  EvenDblSpc, 1, 2 ,true},
154*9880d681SAndroid Build Coastguard Worker { ARM::VLD1LNq8Pseudo,      ARM::VLD1LNd8,      true, false, false, EvenDblSpc, 1, 8 ,true},
155*9880d681SAndroid Build Coastguard Worker { ARM::VLD1LNq8Pseudo_UPD,  ARM::VLD1LNd8_UPD, true, true, true,  EvenDblSpc, 1, 8 ,true},
156*9880d681SAndroid Build Coastguard Worker 
157*9880d681SAndroid Build Coastguard Worker { ARM::VLD1d64QPseudo,      ARM::VLD1d64Q,     true,  false, false, SingleSpc,  4, 1 ,false},
158*9880d681SAndroid Build Coastguard Worker { ARM::VLD1d64QPseudoWB_fixed,  ARM::VLD1d64Qwb_fixed,   true,  true, false, SingleSpc,  4, 1 ,false},
159*9880d681SAndroid Build Coastguard Worker { ARM::VLD1d64TPseudo,      ARM::VLD1d64T,     true,  false, false, SingleSpc,  3, 1 ,false},
160*9880d681SAndroid Build Coastguard Worker { ARM::VLD1d64TPseudoWB_fixed,  ARM::VLD1d64Twb_fixed,   true,  true, false, SingleSpc,  3, 1 ,false},
161*9880d681SAndroid Build Coastguard Worker 
162*9880d681SAndroid Build Coastguard Worker { ARM::VLD2LNd16Pseudo,     ARM::VLD2LNd16,     true, false, false, SingleSpc,  2, 4 ,true},
163*9880d681SAndroid Build Coastguard Worker { ARM::VLD2LNd16Pseudo_UPD, ARM::VLD2LNd16_UPD, true, true, true,  SingleSpc,  2, 4 ,true},
164*9880d681SAndroid Build Coastguard Worker { ARM::VLD2LNd32Pseudo,     ARM::VLD2LNd32,     true, false, false, SingleSpc,  2, 2 ,true},
165*9880d681SAndroid Build Coastguard Worker { ARM::VLD2LNd32Pseudo_UPD, ARM::VLD2LNd32_UPD, true, true, true,  SingleSpc,  2, 2 ,true},
166*9880d681SAndroid Build Coastguard Worker { ARM::VLD2LNd8Pseudo,      ARM::VLD2LNd8,      true, false, false, SingleSpc,  2, 8 ,true},
167*9880d681SAndroid Build Coastguard Worker { ARM::VLD2LNd8Pseudo_UPD,  ARM::VLD2LNd8_UPD, true, true, true,  SingleSpc,  2, 8 ,true},
168*9880d681SAndroid Build Coastguard Worker { ARM::VLD2LNq16Pseudo,     ARM::VLD2LNq16,     true, false, false, EvenDblSpc, 2, 4 ,true},
169*9880d681SAndroid Build Coastguard Worker { ARM::VLD2LNq16Pseudo_UPD, ARM::VLD2LNq16_UPD, true, true, true,  EvenDblSpc, 2, 4 ,true},
170*9880d681SAndroid Build Coastguard Worker { ARM::VLD2LNq32Pseudo,     ARM::VLD2LNq32,     true, false, false, EvenDblSpc, 2, 2 ,true},
171*9880d681SAndroid Build Coastguard Worker { ARM::VLD2LNq32Pseudo_UPD, ARM::VLD2LNq32_UPD, true, true, true,  EvenDblSpc, 2, 2 ,true},
172*9880d681SAndroid Build Coastguard Worker 
173*9880d681SAndroid Build Coastguard Worker { ARM::VLD2q16Pseudo,       ARM::VLD2q16,      true,  false, false, SingleSpc,  4, 4 ,false},
174*9880d681SAndroid Build Coastguard Worker { ARM::VLD2q16PseudoWB_fixed,   ARM::VLD2q16wb_fixed, true, true, false,  SingleSpc,  4, 4 ,false},
175*9880d681SAndroid Build Coastguard Worker { ARM::VLD2q16PseudoWB_register,   ARM::VLD2q16wb_register, true, true, true,  SingleSpc,  4, 4 ,false},
176*9880d681SAndroid Build Coastguard Worker { ARM::VLD2q32Pseudo,       ARM::VLD2q32,      true,  false, false, SingleSpc,  4, 2 ,false},
177*9880d681SAndroid Build Coastguard Worker { ARM::VLD2q32PseudoWB_fixed,   ARM::VLD2q32wb_fixed, true, true, false,  SingleSpc,  4, 2 ,false},
178*9880d681SAndroid Build Coastguard Worker { ARM::VLD2q32PseudoWB_register,   ARM::VLD2q32wb_register, true, true, true,  SingleSpc,  4, 2 ,false},
179*9880d681SAndroid Build Coastguard Worker { ARM::VLD2q8Pseudo,        ARM::VLD2q8,       true,  false, false, SingleSpc,  4, 8 ,false},
180*9880d681SAndroid Build Coastguard Worker { ARM::VLD2q8PseudoWB_fixed,    ARM::VLD2q8wb_fixed, true, true, false,  SingleSpc,  4, 8 ,false},
181*9880d681SAndroid Build Coastguard Worker { ARM::VLD2q8PseudoWB_register,    ARM::VLD2q8wb_register, true, true, true,  SingleSpc,  4, 8 ,false},
182*9880d681SAndroid Build Coastguard Worker 
183*9880d681SAndroid Build Coastguard Worker { ARM::VLD3DUPd16Pseudo,     ARM::VLD3DUPd16,     true, false, false, SingleSpc, 3, 4,true},
184*9880d681SAndroid Build Coastguard Worker { ARM::VLD3DUPd16Pseudo_UPD, ARM::VLD3DUPd16_UPD, true, true, true,  SingleSpc, 3, 4,true},
185*9880d681SAndroid Build Coastguard Worker { ARM::VLD3DUPd32Pseudo,     ARM::VLD3DUPd32,     true, false, false, SingleSpc, 3, 2,true},
186*9880d681SAndroid Build Coastguard Worker { ARM::VLD3DUPd32Pseudo_UPD, ARM::VLD3DUPd32_UPD, true, true, true,  SingleSpc, 3, 2,true},
187*9880d681SAndroid Build Coastguard Worker { ARM::VLD3DUPd8Pseudo,      ARM::VLD3DUPd8,      true, false, false, SingleSpc, 3, 8,true},
188*9880d681SAndroid Build Coastguard Worker { ARM::VLD3DUPd8Pseudo_UPD,  ARM::VLD3DUPd8_UPD, true, true, true,  SingleSpc, 3, 8,true},
189*9880d681SAndroid Build Coastguard Worker 
190*9880d681SAndroid Build Coastguard Worker { ARM::VLD3LNd16Pseudo,     ARM::VLD3LNd16,     true, false, false, SingleSpc,  3, 4 ,true},
191*9880d681SAndroid Build Coastguard Worker { ARM::VLD3LNd16Pseudo_UPD, ARM::VLD3LNd16_UPD, true, true, true,  SingleSpc,  3, 4 ,true},
192*9880d681SAndroid Build Coastguard Worker { ARM::VLD3LNd32Pseudo,     ARM::VLD3LNd32,     true, false, false, SingleSpc,  3, 2 ,true},
193*9880d681SAndroid Build Coastguard Worker { ARM::VLD3LNd32Pseudo_UPD, ARM::VLD3LNd32_UPD, true, true, true,  SingleSpc,  3, 2 ,true},
194*9880d681SAndroid Build Coastguard Worker { ARM::VLD3LNd8Pseudo,      ARM::VLD3LNd8,      true, false, false, SingleSpc,  3, 8 ,true},
195*9880d681SAndroid Build Coastguard Worker { ARM::VLD3LNd8Pseudo_UPD,  ARM::VLD3LNd8_UPD, true, true, true,  SingleSpc,  3, 8 ,true},
196*9880d681SAndroid Build Coastguard Worker { ARM::VLD3LNq16Pseudo,     ARM::VLD3LNq16,     true, false, false, EvenDblSpc, 3, 4 ,true},
197*9880d681SAndroid Build Coastguard Worker { ARM::VLD3LNq16Pseudo_UPD, ARM::VLD3LNq16_UPD, true, true, true,  EvenDblSpc, 3, 4 ,true},
198*9880d681SAndroid Build Coastguard Worker { ARM::VLD3LNq32Pseudo,     ARM::VLD3LNq32,     true, false, false, EvenDblSpc, 3, 2 ,true},
199*9880d681SAndroid Build Coastguard Worker { ARM::VLD3LNq32Pseudo_UPD, ARM::VLD3LNq32_UPD, true, true, true,  EvenDblSpc, 3, 2 ,true},
200*9880d681SAndroid Build Coastguard Worker 
201*9880d681SAndroid Build Coastguard Worker { ARM::VLD3d16Pseudo,       ARM::VLD3d16,      true,  false, false, SingleSpc,  3, 4 ,true},
202*9880d681SAndroid Build Coastguard Worker { ARM::VLD3d16Pseudo_UPD,   ARM::VLD3d16_UPD, true, true, true,  SingleSpc,  3, 4 ,true},
203*9880d681SAndroid Build Coastguard Worker { ARM::VLD3d32Pseudo,       ARM::VLD3d32,      true,  false, false, SingleSpc,  3, 2 ,true},
204*9880d681SAndroid Build Coastguard Worker { ARM::VLD3d32Pseudo_UPD,   ARM::VLD3d32_UPD, true, true, true,  SingleSpc,  3, 2 ,true},
205*9880d681SAndroid Build Coastguard Worker { ARM::VLD3d8Pseudo,        ARM::VLD3d8,       true,  false, false, SingleSpc,  3, 8 ,true},
206*9880d681SAndroid Build Coastguard Worker { ARM::VLD3d8Pseudo_UPD,    ARM::VLD3d8_UPD, true, true, true,  SingleSpc,  3, 8 ,true},
207*9880d681SAndroid Build Coastguard Worker 
208*9880d681SAndroid Build Coastguard Worker { ARM::VLD3q16Pseudo_UPD,    ARM::VLD3q16_UPD, true, true, true,  EvenDblSpc, 3, 4 ,true},
209*9880d681SAndroid Build Coastguard Worker { ARM::VLD3q16oddPseudo,     ARM::VLD3q16,     true,  false, false, OddDblSpc,  3, 4 ,true},
210*9880d681SAndroid Build Coastguard Worker { ARM::VLD3q16oddPseudo_UPD, ARM::VLD3q16_UPD, true, true, true,  OddDblSpc,  3, 4 ,true},
211*9880d681SAndroid Build Coastguard Worker { ARM::VLD3q32Pseudo_UPD,    ARM::VLD3q32_UPD, true, true, true,  EvenDblSpc, 3, 2 ,true},
212*9880d681SAndroid Build Coastguard Worker { ARM::VLD3q32oddPseudo,     ARM::VLD3q32,     true,  false, false, OddDblSpc,  3, 2 ,true},
213*9880d681SAndroid Build Coastguard Worker { ARM::VLD3q32oddPseudo_UPD, ARM::VLD3q32_UPD, true, true, true,  OddDblSpc,  3, 2 ,true},
214*9880d681SAndroid Build Coastguard Worker { ARM::VLD3q8Pseudo_UPD,     ARM::VLD3q8_UPD, true, true, true,  EvenDblSpc, 3, 8 ,true},
215*9880d681SAndroid Build Coastguard Worker { ARM::VLD3q8oddPseudo,      ARM::VLD3q8,      true,  false, false, OddDblSpc,  3, 8 ,true},
216*9880d681SAndroid Build Coastguard Worker { ARM::VLD3q8oddPseudo_UPD,  ARM::VLD3q8_UPD, true, true, true,  OddDblSpc,  3, 8 ,true},
217*9880d681SAndroid Build Coastguard Worker 
218*9880d681SAndroid Build Coastguard Worker { ARM::VLD4DUPd16Pseudo,     ARM::VLD4DUPd16,     true, false, false, SingleSpc, 4, 4,true},
219*9880d681SAndroid Build Coastguard Worker { ARM::VLD4DUPd16Pseudo_UPD, ARM::VLD4DUPd16_UPD, true, true, true,  SingleSpc, 4, 4,true},
220*9880d681SAndroid Build Coastguard Worker { ARM::VLD4DUPd32Pseudo,     ARM::VLD4DUPd32,     true, false, false, SingleSpc, 4, 2,true},
221*9880d681SAndroid Build Coastguard Worker { ARM::VLD4DUPd32Pseudo_UPD, ARM::VLD4DUPd32_UPD, true, true, true,  SingleSpc, 4, 2,true},
222*9880d681SAndroid Build Coastguard Worker { ARM::VLD4DUPd8Pseudo,      ARM::VLD4DUPd8,      true, false, false, SingleSpc, 4, 8,true},
223*9880d681SAndroid Build Coastguard Worker { ARM::VLD4DUPd8Pseudo_UPD,  ARM::VLD4DUPd8_UPD, true, true, true,  SingleSpc, 4, 8,true},
224*9880d681SAndroid Build Coastguard Worker 
225*9880d681SAndroid Build Coastguard Worker { ARM::VLD4LNd16Pseudo,     ARM::VLD4LNd16,     true, false, false, SingleSpc,  4, 4 ,true},
226*9880d681SAndroid Build Coastguard Worker { ARM::VLD4LNd16Pseudo_UPD, ARM::VLD4LNd16_UPD, true, true, true,  SingleSpc,  4, 4 ,true},
227*9880d681SAndroid Build Coastguard Worker { ARM::VLD4LNd32Pseudo,     ARM::VLD4LNd32,     true, false, false, SingleSpc,  4, 2 ,true},
228*9880d681SAndroid Build Coastguard Worker { ARM::VLD4LNd32Pseudo_UPD, ARM::VLD4LNd32_UPD, true, true, true,  SingleSpc,  4, 2 ,true},
229*9880d681SAndroid Build Coastguard Worker { ARM::VLD4LNd8Pseudo,      ARM::VLD4LNd8,      true, false, false, SingleSpc,  4, 8 ,true},
230*9880d681SAndroid Build Coastguard Worker { ARM::VLD4LNd8Pseudo_UPD,  ARM::VLD4LNd8_UPD, true, true, true,  SingleSpc,  4, 8 ,true},
231*9880d681SAndroid Build Coastguard Worker { ARM::VLD4LNq16Pseudo,     ARM::VLD4LNq16,     true, false, false, EvenDblSpc, 4, 4 ,true},
232*9880d681SAndroid Build Coastguard Worker { ARM::VLD4LNq16Pseudo_UPD, ARM::VLD4LNq16_UPD, true, true, true,  EvenDblSpc, 4, 4 ,true},
233*9880d681SAndroid Build Coastguard Worker { ARM::VLD4LNq32Pseudo,     ARM::VLD4LNq32,     true, false, false, EvenDblSpc, 4, 2 ,true},
234*9880d681SAndroid Build Coastguard Worker { ARM::VLD4LNq32Pseudo_UPD, ARM::VLD4LNq32_UPD, true, true, true,  EvenDblSpc, 4, 2 ,true},
235*9880d681SAndroid Build Coastguard Worker 
236*9880d681SAndroid Build Coastguard Worker { ARM::VLD4d16Pseudo,       ARM::VLD4d16,      true,  false, false, SingleSpc,  4, 4 ,true},
237*9880d681SAndroid Build Coastguard Worker { ARM::VLD4d16Pseudo_UPD,   ARM::VLD4d16_UPD, true, true, true,  SingleSpc,  4, 4 ,true},
238*9880d681SAndroid Build Coastguard Worker { ARM::VLD4d32Pseudo,       ARM::VLD4d32,      true,  false, false, SingleSpc,  4, 2 ,true},
239*9880d681SAndroid Build Coastguard Worker { ARM::VLD4d32Pseudo_UPD,   ARM::VLD4d32_UPD, true, true, true,  SingleSpc,  4, 2 ,true},
240*9880d681SAndroid Build Coastguard Worker { ARM::VLD4d8Pseudo,        ARM::VLD4d8,       true,  false, false, SingleSpc,  4, 8 ,true},
241*9880d681SAndroid Build Coastguard Worker { ARM::VLD4d8Pseudo_UPD,    ARM::VLD4d8_UPD, true, true, true,  SingleSpc,  4, 8 ,true},
242*9880d681SAndroid Build Coastguard Worker 
243*9880d681SAndroid Build Coastguard Worker { ARM::VLD4q16Pseudo_UPD,    ARM::VLD4q16_UPD, true, true, true,  EvenDblSpc, 4, 4 ,true},
244*9880d681SAndroid Build Coastguard Worker { ARM::VLD4q16oddPseudo,     ARM::VLD4q16,     true,  false, false, OddDblSpc,  4, 4 ,true},
245*9880d681SAndroid Build Coastguard Worker { ARM::VLD4q16oddPseudo_UPD, ARM::VLD4q16_UPD, true, true, true,  OddDblSpc,  4, 4 ,true},
246*9880d681SAndroid Build Coastguard Worker { ARM::VLD4q32Pseudo_UPD,    ARM::VLD4q32_UPD, true, true, true,  EvenDblSpc, 4, 2 ,true},
247*9880d681SAndroid Build Coastguard Worker { ARM::VLD4q32oddPseudo,     ARM::VLD4q32,     true,  false, false, OddDblSpc,  4, 2 ,true},
248*9880d681SAndroid Build Coastguard Worker { ARM::VLD4q32oddPseudo_UPD, ARM::VLD4q32_UPD, true, true, true,  OddDblSpc,  4, 2 ,true},
249*9880d681SAndroid Build Coastguard Worker { ARM::VLD4q8Pseudo_UPD,     ARM::VLD4q8_UPD, true, true, true,  EvenDblSpc, 4, 8 ,true},
250*9880d681SAndroid Build Coastguard Worker { ARM::VLD4q8oddPseudo,      ARM::VLD4q8,      true,  false, false, OddDblSpc,  4, 8 ,true},
251*9880d681SAndroid Build Coastguard Worker { ARM::VLD4q8oddPseudo_UPD,  ARM::VLD4q8_UPD, true, true, true,  OddDblSpc,  4, 8 ,true},
252*9880d681SAndroid Build Coastguard Worker 
253*9880d681SAndroid Build Coastguard Worker { ARM::VST1LNq16Pseudo,     ARM::VST1LNd16,    false, false, false, EvenDblSpc, 1, 4 ,true},
254*9880d681SAndroid Build Coastguard Worker { ARM::VST1LNq16Pseudo_UPD, ARM::VST1LNd16_UPD, false, true, true,  EvenDblSpc, 1, 4 ,true},
255*9880d681SAndroid Build Coastguard Worker { ARM::VST1LNq32Pseudo,     ARM::VST1LNd32,    false, false, false, EvenDblSpc, 1, 2 ,true},
256*9880d681SAndroid Build Coastguard Worker { ARM::VST1LNq32Pseudo_UPD, ARM::VST1LNd32_UPD, false, true, true,  EvenDblSpc, 1, 2 ,true},
257*9880d681SAndroid Build Coastguard Worker { ARM::VST1LNq8Pseudo,      ARM::VST1LNd8,     false, false, false, EvenDblSpc, 1, 8 ,true},
258*9880d681SAndroid Build Coastguard Worker { ARM::VST1LNq8Pseudo_UPD,  ARM::VST1LNd8_UPD, false, true, true,  EvenDblSpc, 1, 8 ,true},
259*9880d681SAndroid Build Coastguard Worker 
260*9880d681SAndroid Build Coastguard Worker { ARM::VST1d64QPseudo,      ARM::VST1d64Q,     false, false, false, SingleSpc,  4, 1 ,false},
261*9880d681SAndroid Build Coastguard Worker { ARM::VST1d64QPseudoWB_fixed,  ARM::VST1d64Qwb_fixed, false, true, false,  SingleSpc,  4, 1 ,false},
262*9880d681SAndroid Build Coastguard Worker { ARM::VST1d64QPseudoWB_register, ARM::VST1d64Qwb_register, false, true, true,  SingleSpc,  4, 1 ,false},
263*9880d681SAndroid Build Coastguard Worker { ARM::VST1d64TPseudo,      ARM::VST1d64T,     false, false, false, SingleSpc,  3, 1 ,false},
264*9880d681SAndroid Build Coastguard Worker { ARM::VST1d64TPseudoWB_fixed,  ARM::VST1d64Twb_fixed, false, true, false,  SingleSpc,  3, 1 ,false},
265*9880d681SAndroid Build Coastguard Worker { ARM::VST1d64TPseudoWB_register,  ARM::VST1d64Twb_register, false, true, true,  SingleSpc,  3, 1 ,false},
266*9880d681SAndroid Build Coastguard Worker 
267*9880d681SAndroid Build Coastguard Worker { ARM::VST2LNd16Pseudo,     ARM::VST2LNd16,     false, false, false, SingleSpc, 2, 4 ,true},
268*9880d681SAndroid Build Coastguard Worker { ARM::VST2LNd16Pseudo_UPD, ARM::VST2LNd16_UPD, false, true, true,  SingleSpc, 2, 4 ,true},
269*9880d681SAndroid Build Coastguard Worker { ARM::VST2LNd32Pseudo,     ARM::VST2LNd32,     false, false, false, SingleSpc, 2, 2 ,true},
270*9880d681SAndroid Build Coastguard Worker { ARM::VST2LNd32Pseudo_UPD, ARM::VST2LNd32_UPD, false, true, true,  SingleSpc, 2, 2 ,true},
271*9880d681SAndroid Build Coastguard Worker { ARM::VST2LNd8Pseudo,      ARM::VST2LNd8,      false, false, false, SingleSpc, 2, 8 ,true},
272*9880d681SAndroid Build Coastguard Worker { ARM::VST2LNd8Pseudo_UPD,  ARM::VST2LNd8_UPD, false, true, true,  SingleSpc, 2, 8 ,true},
273*9880d681SAndroid Build Coastguard Worker { ARM::VST2LNq16Pseudo,     ARM::VST2LNq16,     false, false, false, EvenDblSpc, 2, 4,true},
274*9880d681SAndroid Build Coastguard Worker { ARM::VST2LNq16Pseudo_UPD, ARM::VST2LNq16_UPD, false, true, true,  EvenDblSpc, 2, 4,true},
275*9880d681SAndroid Build Coastguard Worker { ARM::VST2LNq32Pseudo,     ARM::VST2LNq32,     false, false, false, EvenDblSpc, 2, 2,true},
276*9880d681SAndroid Build Coastguard Worker { ARM::VST2LNq32Pseudo_UPD, ARM::VST2LNq32_UPD, false, true, true,  EvenDblSpc, 2, 2,true},
277*9880d681SAndroid Build Coastguard Worker 
278*9880d681SAndroid Build Coastguard Worker { ARM::VST2q16Pseudo,       ARM::VST2q16,      false, false, false, SingleSpc,  4, 4 ,false},
279*9880d681SAndroid Build Coastguard Worker { ARM::VST2q16PseudoWB_fixed,   ARM::VST2q16wb_fixed, false, true, false,  SingleSpc,  4, 4 ,false},
280*9880d681SAndroid Build Coastguard Worker { ARM::VST2q16PseudoWB_register,   ARM::VST2q16wb_register, false, true, true,  SingleSpc,  4, 4 ,false},
281*9880d681SAndroid Build Coastguard Worker { ARM::VST2q32Pseudo,       ARM::VST2q32,      false, false, false, SingleSpc,  4, 2 ,false},
282*9880d681SAndroid Build Coastguard Worker { ARM::VST2q32PseudoWB_fixed,   ARM::VST2q32wb_fixed, false, true, false,  SingleSpc,  4, 2 ,false},
283*9880d681SAndroid Build Coastguard Worker { ARM::VST2q32PseudoWB_register,   ARM::VST2q32wb_register, false, true, true,  SingleSpc,  4, 2 ,false},
284*9880d681SAndroid Build Coastguard Worker { ARM::VST2q8Pseudo,        ARM::VST2q8,       false, false, false, SingleSpc,  4, 8 ,false},
285*9880d681SAndroid Build Coastguard Worker { ARM::VST2q8PseudoWB_fixed,    ARM::VST2q8wb_fixed, false, true, false,  SingleSpc,  4, 8 ,false},
286*9880d681SAndroid Build Coastguard Worker { ARM::VST2q8PseudoWB_register,    ARM::VST2q8wb_register, false, true, true,  SingleSpc,  4, 8 ,false},
287*9880d681SAndroid Build Coastguard Worker 
288*9880d681SAndroid Build Coastguard Worker { ARM::VST3LNd16Pseudo,     ARM::VST3LNd16,     false, false, false, SingleSpc, 3, 4 ,true},
289*9880d681SAndroid Build Coastguard Worker { ARM::VST3LNd16Pseudo_UPD, ARM::VST3LNd16_UPD, false, true, true,  SingleSpc, 3, 4 ,true},
290*9880d681SAndroid Build Coastguard Worker { ARM::VST3LNd32Pseudo,     ARM::VST3LNd32,     false, false, false, SingleSpc, 3, 2 ,true},
291*9880d681SAndroid Build Coastguard Worker { ARM::VST3LNd32Pseudo_UPD, ARM::VST3LNd32_UPD, false, true, true,  SingleSpc, 3, 2 ,true},
292*9880d681SAndroid Build Coastguard Worker { ARM::VST3LNd8Pseudo,      ARM::VST3LNd8,      false, false, false, SingleSpc, 3, 8 ,true},
293*9880d681SAndroid Build Coastguard Worker { ARM::VST3LNd8Pseudo_UPD,  ARM::VST3LNd8_UPD, false, true, true,  SingleSpc, 3, 8 ,true},
294*9880d681SAndroid Build Coastguard Worker { ARM::VST3LNq16Pseudo,     ARM::VST3LNq16,     false, false, false, EvenDblSpc, 3, 4,true},
295*9880d681SAndroid Build Coastguard Worker { ARM::VST3LNq16Pseudo_UPD, ARM::VST3LNq16_UPD, false, true, true,  EvenDblSpc, 3, 4,true},
296*9880d681SAndroid Build Coastguard Worker { ARM::VST3LNq32Pseudo,     ARM::VST3LNq32,     false, false, false, EvenDblSpc, 3, 2,true},
297*9880d681SAndroid Build Coastguard Worker { ARM::VST3LNq32Pseudo_UPD, ARM::VST3LNq32_UPD, false, true, true,  EvenDblSpc, 3, 2,true},
298*9880d681SAndroid Build Coastguard Worker 
299*9880d681SAndroid Build Coastguard Worker { ARM::VST3d16Pseudo,       ARM::VST3d16,      false, false, false, SingleSpc,  3, 4 ,true},
300*9880d681SAndroid Build Coastguard Worker { ARM::VST3d16Pseudo_UPD,   ARM::VST3d16_UPD, false, true, true,  SingleSpc,  3, 4 ,true},
301*9880d681SAndroid Build Coastguard Worker { ARM::VST3d32Pseudo,       ARM::VST3d32,      false, false, false, SingleSpc,  3, 2 ,true},
302*9880d681SAndroid Build Coastguard Worker { ARM::VST3d32Pseudo_UPD,   ARM::VST3d32_UPD, false, true, true,  SingleSpc,  3, 2 ,true},
303*9880d681SAndroid Build Coastguard Worker { ARM::VST3d8Pseudo,        ARM::VST3d8,       false, false, false, SingleSpc,  3, 8 ,true},
304*9880d681SAndroid Build Coastguard Worker { ARM::VST3d8Pseudo_UPD,    ARM::VST3d8_UPD, false, true, true,  SingleSpc,  3, 8 ,true},
305*9880d681SAndroid Build Coastguard Worker 
306*9880d681SAndroid Build Coastguard Worker { ARM::VST3q16Pseudo_UPD,    ARM::VST3q16_UPD, false, true, true,  EvenDblSpc, 3, 4 ,true},
307*9880d681SAndroid Build Coastguard Worker { ARM::VST3q16oddPseudo,     ARM::VST3q16,     false, false, false, OddDblSpc,  3, 4 ,true},
308*9880d681SAndroid Build Coastguard Worker { ARM::VST3q16oddPseudo_UPD, ARM::VST3q16_UPD, false, true, true,  OddDblSpc,  3, 4 ,true},
309*9880d681SAndroid Build Coastguard Worker { ARM::VST3q32Pseudo_UPD,    ARM::VST3q32_UPD, false, true, true,  EvenDblSpc, 3, 2 ,true},
310*9880d681SAndroid Build Coastguard Worker { ARM::VST3q32oddPseudo,     ARM::VST3q32,     false, false, false, OddDblSpc,  3, 2 ,true},
311*9880d681SAndroid Build Coastguard Worker { ARM::VST3q32oddPseudo_UPD, ARM::VST3q32_UPD, false, true, true,  OddDblSpc,  3, 2 ,true},
312*9880d681SAndroid Build Coastguard Worker { ARM::VST3q8Pseudo_UPD,     ARM::VST3q8_UPD, false, true, true,  EvenDblSpc, 3, 8 ,true},
313*9880d681SAndroid Build Coastguard Worker { ARM::VST3q8oddPseudo,      ARM::VST3q8,      false, false, false, OddDblSpc,  3, 8 ,true},
314*9880d681SAndroid Build Coastguard Worker { ARM::VST3q8oddPseudo_UPD,  ARM::VST3q8_UPD, false, true, true,  OddDblSpc,  3, 8 ,true},
315*9880d681SAndroid Build Coastguard Worker 
316*9880d681SAndroid Build Coastguard Worker { ARM::VST4LNd16Pseudo,     ARM::VST4LNd16,     false, false, false, SingleSpc, 4, 4 ,true},
317*9880d681SAndroid Build Coastguard Worker { ARM::VST4LNd16Pseudo_UPD, ARM::VST4LNd16_UPD, false, true, true,  SingleSpc, 4, 4 ,true},
318*9880d681SAndroid Build Coastguard Worker { ARM::VST4LNd32Pseudo,     ARM::VST4LNd32,     false, false, false, SingleSpc, 4, 2 ,true},
319*9880d681SAndroid Build Coastguard Worker { ARM::VST4LNd32Pseudo_UPD, ARM::VST4LNd32_UPD, false, true, true,  SingleSpc, 4, 2 ,true},
320*9880d681SAndroid Build Coastguard Worker { ARM::VST4LNd8Pseudo,      ARM::VST4LNd8,      false, false, false, SingleSpc, 4, 8 ,true},
321*9880d681SAndroid Build Coastguard Worker { ARM::VST4LNd8Pseudo_UPD,  ARM::VST4LNd8_UPD, false, true, true,  SingleSpc, 4, 8 ,true},
322*9880d681SAndroid Build Coastguard Worker { ARM::VST4LNq16Pseudo,     ARM::VST4LNq16,     false, false, false, EvenDblSpc, 4, 4,true},
323*9880d681SAndroid Build Coastguard Worker { ARM::VST4LNq16Pseudo_UPD, ARM::VST4LNq16_UPD, false, true, true,  EvenDblSpc, 4, 4,true},
324*9880d681SAndroid Build Coastguard Worker { ARM::VST4LNq32Pseudo,     ARM::VST4LNq32,     false, false, false, EvenDblSpc, 4, 2,true},
325*9880d681SAndroid Build Coastguard Worker { ARM::VST4LNq32Pseudo_UPD, ARM::VST4LNq32_UPD, false, true, true,  EvenDblSpc, 4, 2,true},
326*9880d681SAndroid Build Coastguard Worker 
327*9880d681SAndroid Build Coastguard Worker { ARM::VST4d16Pseudo,       ARM::VST4d16,      false, false, false, SingleSpc,  4, 4 ,true},
328*9880d681SAndroid Build Coastguard Worker { ARM::VST4d16Pseudo_UPD,   ARM::VST4d16_UPD, false, true, true,  SingleSpc,  4, 4 ,true},
329*9880d681SAndroid Build Coastguard Worker { ARM::VST4d32Pseudo,       ARM::VST4d32,      false, false, false, SingleSpc,  4, 2 ,true},
330*9880d681SAndroid Build Coastguard Worker { ARM::VST4d32Pseudo_UPD,   ARM::VST4d32_UPD, false, true, true,  SingleSpc,  4, 2 ,true},
331*9880d681SAndroid Build Coastguard Worker { ARM::VST4d8Pseudo,        ARM::VST4d8,       false, false, false, SingleSpc,  4, 8 ,true},
332*9880d681SAndroid Build Coastguard Worker { ARM::VST4d8Pseudo_UPD,    ARM::VST4d8_UPD, false, true, true,  SingleSpc,  4, 8 ,true},
333*9880d681SAndroid Build Coastguard Worker 
334*9880d681SAndroid Build Coastguard Worker { ARM::VST4q16Pseudo_UPD,    ARM::VST4q16_UPD, false, true, true,  EvenDblSpc, 4, 4 ,true},
335*9880d681SAndroid Build Coastguard Worker { ARM::VST4q16oddPseudo,     ARM::VST4q16,     false, false, false, OddDblSpc,  4, 4 ,true},
336*9880d681SAndroid Build Coastguard Worker { ARM::VST4q16oddPseudo_UPD, ARM::VST4q16_UPD, false, true, true,  OddDblSpc,  4, 4 ,true},
337*9880d681SAndroid Build Coastguard Worker { ARM::VST4q32Pseudo_UPD,    ARM::VST4q32_UPD, false, true, true,  EvenDblSpc, 4, 2 ,true},
338*9880d681SAndroid Build Coastguard Worker { ARM::VST4q32oddPseudo,     ARM::VST4q32,     false, false, false, OddDblSpc,  4, 2 ,true},
339*9880d681SAndroid Build Coastguard Worker { ARM::VST4q32oddPseudo_UPD, ARM::VST4q32_UPD, false, true, true,  OddDblSpc,  4, 2 ,true},
340*9880d681SAndroid Build Coastguard Worker { ARM::VST4q8Pseudo_UPD,     ARM::VST4q8_UPD, false, true, true,  EvenDblSpc, 4, 8 ,true},
341*9880d681SAndroid Build Coastguard Worker { ARM::VST4q8oddPseudo,      ARM::VST4q8,      false, false, false, OddDblSpc,  4, 8 ,true},
342*9880d681SAndroid Build Coastguard Worker { ARM::VST4q8oddPseudo_UPD,  ARM::VST4q8_UPD, false, true, true,  OddDblSpc,  4, 8 ,true}
343*9880d681SAndroid Build Coastguard Worker };
344*9880d681SAndroid Build Coastguard Worker 
345*9880d681SAndroid Build Coastguard Worker /// LookupNEONLdSt - Search the NEONLdStTable for information about a NEON
346*9880d681SAndroid Build Coastguard Worker /// load or store pseudo instruction.
LookupNEONLdSt(unsigned Opcode)347*9880d681SAndroid Build Coastguard Worker static const NEONLdStTableEntry *LookupNEONLdSt(unsigned Opcode) {
348*9880d681SAndroid Build Coastguard Worker #ifndef NDEBUG
349*9880d681SAndroid Build Coastguard Worker   // Make sure the table is sorted.
350*9880d681SAndroid Build Coastguard Worker   static bool TableChecked = false;
351*9880d681SAndroid Build Coastguard Worker   if (!TableChecked) {
352*9880d681SAndroid Build Coastguard Worker     assert(std::is_sorted(std::begin(NEONLdStTable), std::end(NEONLdStTable)) &&
353*9880d681SAndroid Build Coastguard Worker            "NEONLdStTable is not sorted!");
354*9880d681SAndroid Build Coastguard Worker     TableChecked = true;
355*9880d681SAndroid Build Coastguard Worker   }
356*9880d681SAndroid Build Coastguard Worker #endif
357*9880d681SAndroid Build Coastguard Worker 
358*9880d681SAndroid Build Coastguard Worker   auto I = std::lower_bound(std::begin(NEONLdStTable),
359*9880d681SAndroid Build Coastguard Worker                             std::end(NEONLdStTable), Opcode);
360*9880d681SAndroid Build Coastguard Worker   if (I != std::end(NEONLdStTable) && I->PseudoOpc == Opcode)
361*9880d681SAndroid Build Coastguard Worker     return I;
362*9880d681SAndroid Build Coastguard Worker   return nullptr;
363*9880d681SAndroid Build Coastguard Worker }
364*9880d681SAndroid Build Coastguard Worker 
365*9880d681SAndroid Build Coastguard Worker /// GetDSubRegs - Get 4 D subregisters of a Q, QQ, or QQQQ register,
366*9880d681SAndroid Build Coastguard Worker /// corresponding to the specified register spacing.  Not all of the results
367*9880d681SAndroid Build Coastguard Worker /// are necessarily valid, e.g., a Q register only has 2 D subregisters.
GetDSubRegs(unsigned Reg,NEONRegSpacing RegSpc,const TargetRegisterInfo * TRI,unsigned & D0,unsigned & D1,unsigned & D2,unsigned & D3)368*9880d681SAndroid Build Coastguard Worker static void GetDSubRegs(unsigned Reg, NEONRegSpacing RegSpc,
369*9880d681SAndroid Build Coastguard Worker                         const TargetRegisterInfo *TRI, unsigned &D0,
370*9880d681SAndroid Build Coastguard Worker                         unsigned &D1, unsigned &D2, unsigned &D3) {
371*9880d681SAndroid Build Coastguard Worker   if (RegSpc == SingleSpc) {
372*9880d681SAndroid Build Coastguard Worker     D0 = TRI->getSubReg(Reg, ARM::dsub_0);
373*9880d681SAndroid Build Coastguard Worker     D1 = TRI->getSubReg(Reg, ARM::dsub_1);
374*9880d681SAndroid Build Coastguard Worker     D2 = TRI->getSubReg(Reg, ARM::dsub_2);
375*9880d681SAndroid Build Coastguard Worker     D3 = TRI->getSubReg(Reg, ARM::dsub_3);
376*9880d681SAndroid Build Coastguard Worker   } else if (RegSpc == EvenDblSpc) {
377*9880d681SAndroid Build Coastguard Worker     D0 = TRI->getSubReg(Reg, ARM::dsub_0);
378*9880d681SAndroid Build Coastguard Worker     D1 = TRI->getSubReg(Reg, ARM::dsub_2);
379*9880d681SAndroid Build Coastguard Worker     D2 = TRI->getSubReg(Reg, ARM::dsub_4);
380*9880d681SAndroid Build Coastguard Worker     D3 = TRI->getSubReg(Reg, ARM::dsub_6);
381*9880d681SAndroid Build Coastguard Worker   } else {
382*9880d681SAndroid Build Coastguard Worker     assert(RegSpc == OddDblSpc && "unknown register spacing");
383*9880d681SAndroid Build Coastguard Worker     D0 = TRI->getSubReg(Reg, ARM::dsub_1);
384*9880d681SAndroid Build Coastguard Worker     D1 = TRI->getSubReg(Reg, ARM::dsub_3);
385*9880d681SAndroid Build Coastguard Worker     D2 = TRI->getSubReg(Reg, ARM::dsub_5);
386*9880d681SAndroid Build Coastguard Worker     D3 = TRI->getSubReg(Reg, ARM::dsub_7);
387*9880d681SAndroid Build Coastguard Worker   }
388*9880d681SAndroid Build Coastguard Worker }
389*9880d681SAndroid Build Coastguard Worker 
390*9880d681SAndroid Build Coastguard Worker /// ExpandVLD - Translate VLD pseudo instructions with Q, QQ or QQQQ register
391*9880d681SAndroid Build Coastguard Worker /// operands to real VLD instructions with D register operands.
ExpandVLD(MachineBasicBlock::iterator & MBBI)392*9880d681SAndroid Build Coastguard Worker void ARMExpandPseudo::ExpandVLD(MachineBasicBlock::iterator &MBBI) {
393*9880d681SAndroid Build Coastguard Worker   MachineInstr &MI = *MBBI;
394*9880d681SAndroid Build Coastguard Worker   MachineBasicBlock &MBB = *MI.getParent();
395*9880d681SAndroid Build Coastguard Worker 
396*9880d681SAndroid Build Coastguard Worker   const NEONLdStTableEntry *TableEntry = LookupNEONLdSt(MI.getOpcode());
397*9880d681SAndroid Build Coastguard Worker   assert(TableEntry && TableEntry->IsLoad && "NEONLdStTable lookup failed");
398*9880d681SAndroid Build Coastguard Worker   NEONRegSpacing RegSpc = (NEONRegSpacing)TableEntry->RegSpacing;
399*9880d681SAndroid Build Coastguard Worker   unsigned NumRegs = TableEntry->NumRegs;
400*9880d681SAndroid Build Coastguard Worker 
401*9880d681SAndroid Build Coastguard Worker   MachineInstrBuilder MIB = BuildMI(MBB, MBBI, MI.getDebugLoc(),
402*9880d681SAndroid Build Coastguard Worker                                     TII->get(TableEntry->RealOpc));
403*9880d681SAndroid Build Coastguard Worker   unsigned OpIdx = 0;
404*9880d681SAndroid Build Coastguard Worker 
405*9880d681SAndroid Build Coastguard Worker   bool DstIsDead = MI.getOperand(OpIdx).isDead();
406*9880d681SAndroid Build Coastguard Worker   unsigned DstReg = MI.getOperand(OpIdx++).getReg();
407*9880d681SAndroid Build Coastguard Worker   unsigned D0, D1, D2, D3;
408*9880d681SAndroid Build Coastguard Worker   GetDSubRegs(DstReg, RegSpc, TRI, D0, D1, D2, D3);
409*9880d681SAndroid Build Coastguard Worker   MIB.addReg(D0, RegState::Define | getDeadRegState(DstIsDead));
410*9880d681SAndroid Build Coastguard Worker   if (NumRegs > 1 && TableEntry->copyAllListRegs)
411*9880d681SAndroid Build Coastguard Worker     MIB.addReg(D1, RegState::Define | getDeadRegState(DstIsDead));
412*9880d681SAndroid Build Coastguard Worker   if (NumRegs > 2 && TableEntry->copyAllListRegs)
413*9880d681SAndroid Build Coastguard Worker     MIB.addReg(D2, RegState::Define | getDeadRegState(DstIsDead));
414*9880d681SAndroid Build Coastguard Worker   if (NumRegs > 3 && TableEntry->copyAllListRegs)
415*9880d681SAndroid Build Coastguard Worker     MIB.addReg(D3, RegState::Define | getDeadRegState(DstIsDead));
416*9880d681SAndroid Build Coastguard Worker 
417*9880d681SAndroid Build Coastguard Worker   if (TableEntry->isUpdating)
418*9880d681SAndroid Build Coastguard Worker     MIB.addOperand(MI.getOperand(OpIdx++));
419*9880d681SAndroid Build Coastguard Worker 
420*9880d681SAndroid Build Coastguard Worker   // Copy the addrmode6 operands.
421*9880d681SAndroid Build Coastguard Worker   MIB.addOperand(MI.getOperand(OpIdx++));
422*9880d681SAndroid Build Coastguard Worker   MIB.addOperand(MI.getOperand(OpIdx++));
423*9880d681SAndroid Build Coastguard Worker   // Copy the am6offset operand.
424*9880d681SAndroid Build Coastguard Worker   if (TableEntry->hasWritebackOperand)
425*9880d681SAndroid Build Coastguard Worker     MIB.addOperand(MI.getOperand(OpIdx++));
426*9880d681SAndroid Build Coastguard Worker 
427*9880d681SAndroid Build Coastguard Worker   // For an instruction writing double-spaced subregs, the pseudo instruction
428*9880d681SAndroid Build Coastguard Worker   // has an extra operand that is a use of the super-register.  Record the
429*9880d681SAndroid Build Coastguard Worker   // operand index and skip over it.
430*9880d681SAndroid Build Coastguard Worker   unsigned SrcOpIdx = 0;
431*9880d681SAndroid Build Coastguard Worker   if (RegSpc == EvenDblSpc || RegSpc == OddDblSpc)
432*9880d681SAndroid Build Coastguard Worker     SrcOpIdx = OpIdx++;
433*9880d681SAndroid Build Coastguard Worker 
434*9880d681SAndroid Build Coastguard Worker   // Copy the predicate operands.
435*9880d681SAndroid Build Coastguard Worker   MIB.addOperand(MI.getOperand(OpIdx++));
436*9880d681SAndroid Build Coastguard Worker   MIB.addOperand(MI.getOperand(OpIdx++));
437*9880d681SAndroid Build Coastguard Worker 
438*9880d681SAndroid Build Coastguard Worker   // Copy the super-register source operand used for double-spaced subregs over
439*9880d681SAndroid Build Coastguard Worker   // to the new instruction as an implicit operand.
440*9880d681SAndroid Build Coastguard Worker   if (SrcOpIdx != 0) {
441*9880d681SAndroid Build Coastguard Worker     MachineOperand MO = MI.getOperand(SrcOpIdx);
442*9880d681SAndroid Build Coastguard Worker     MO.setImplicit(true);
443*9880d681SAndroid Build Coastguard Worker     MIB.addOperand(MO);
444*9880d681SAndroid Build Coastguard Worker   }
445*9880d681SAndroid Build Coastguard Worker   // Add an implicit def for the super-register.
446*9880d681SAndroid Build Coastguard Worker   MIB.addReg(DstReg, RegState::ImplicitDefine | getDeadRegState(DstIsDead));
447*9880d681SAndroid Build Coastguard Worker   TransferImpOps(MI, MIB, MIB);
448*9880d681SAndroid Build Coastguard Worker 
449*9880d681SAndroid Build Coastguard Worker   // Transfer memoperands.
450*9880d681SAndroid Build Coastguard Worker   MIB->setMemRefs(MI.memoperands_begin(), MI.memoperands_end());
451*9880d681SAndroid Build Coastguard Worker 
452*9880d681SAndroid Build Coastguard Worker   MI.eraseFromParent();
453*9880d681SAndroid Build Coastguard Worker }
454*9880d681SAndroid Build Coastguard Worker 
455*9880d681SAndroid Build Coastguard Worker /// ExpandVST - Translate VST pseudo instructions with Q, QQ or QQQQ register
456*9880d681SAndroid Build Coastguard Worker /// operands to real VST instructions with D register operands.
ExpandVST(MachineBasicBlock::iterator & MBBI)457*9880d681SAndroid Build Coastguard Worker void ARMExpandPseudo::ExpandVST(MachineBasicBlock::iterator &MBBI) {
458*9880d681SAndroid Build Coastguard Worker   MachineInstr &MI = *MBBI;
459*9880d681SAndroid Build Coastguard Worker   MachineBasicBlock &MBB = *MI.getParent();
460*9880d681SAndroid Build Coastguard Worker 
461*9880d681SAndroid Build Coastguard Worker   const NEONLdStTableEntry *TableEntry = LookupNEONLdSt(MI.getOpcode());
462*9880d681SAndroid Build Coastguard Worker   assert(TableEntry && !TableEntry->IsLoad && "NEONLdStTable lookup failed");
463*9880d681SAndroid Build Coastguard Worker   NEONRegSpacing RegSpc = (NEONRegSpacing)TableEntry->RegSpacing;
464*9880d681SAndroid Build Coastguard Worker   unsigned NumRegs = TableEntry->NumRegs;
465*9880d681SAndroid Build Coastguard Worker 
466*9880d681SAndroid Build Coastguard Worker   MachineInstrBuilder MIB = BuildMI(MBB, MBBI, MI.getDebugLoc(),
467*9880d681SAndroid Build Coastguard Worker                                     TII->get(TableEntry->RealOpc));
468*9880d681SAndroid Build Coastguard Worker   unsigned OpIdx = 0;
469*9880d681SAndroid Build Coastguard Worker   if (TableEntry->isUpdating)
470*9880d681SAndroid Build Coastguard Worker     MIB.addOperand(MI.getOperand(OpIdx++));
471*9880d681SAndroid Build Coastguard Worker 
472*9880d681SAndroid Build Coastguard Worker   // Copy the addrmode6 operands.
473*9880d681SAndroid Build Coastguard Worker   MIB.addOperand(MI.getOperand(OpIdx++));
474*9880d681SAndroid Build Coastguard Worker   MIB.addOperand(MI.getOperand(OpIdx++));
475*9880d681SAndroid Build Coastguard Worker   // Copy the am6offset operand.
476*9880d681SAndroid Build Coastguard Worker   if (TableEntry->hasWritebackOperand)
477*9880d681SAndroid Build Coastguard Worker     MIB.addOperand(MI.getOperand(OpIdx++));
478*9880d681SAndroid Build Coastguard Worker 
479*9880d681SAndroid Build Coastguard Worker   bool SrcIsKill = MI.getOperand(OpIdx).isKill();
480*9880d681SAndroid Build Coastguard Worker   bool SrcIsUndef = MI.getOperand(OpIdx).isUndef();
481*9880d681SAndroid Build Coastguard Worker   unsigned SrcReg = MI.getOperand(OpIdx++).getReg();
482*9880d681SAndroid Build Coastguard Worker   unsigned D0, D1, D2, D3;
483*9880d681SAndroid Build Coastguard Worker   GetDSubRegs(SrcReg, RegSpc, TRI, D0, D1, D2, D3);
484*9880d681SAndroid Build Coastguard Worker   MIB.addReg(D0, getUndefRegState(SrcIsUndef));
485*9880d681SAndroid Build Coastguard Worker   if (NumRegs > 1 && TableEntry->copyAllListRegs)
486*9880d681SAndroid Build Coastguard Worker     MIB.addReg(D1, getUndefRegState(SrcIsUndef));
487*9880d681SAndroid Build Coastguard Worker   if (NumRegs > 2 && TableEntry->copyAllListRegs)
488*9880d681SAndroid Build Coastguard Worker     MIB.addReg(D2, getUndefRegState(SrcIsUndef));
489*9880d681SAndroid Build Coastguard Worker   if (NumRegs > 3 && TableEntry->copyAllListRegs)
490*9880d681SAndroid Build Coastguard Worker     MIB.addReg(D3, getUndefRegState(SrcIsUndef));
491*9880d681SAndroid Build Coastguard Worker 
492*9880d681SAndroid Build Coastguard Worker   // Copy the predicate operands.
493*9880d681SAndroid Build Coastguard Worker   MIB.addOperand(MI.getOperand(OpIdx++));
494*9880d681SAndroid Build Coastguard Worker   MIB.addOperand(MI.getOperand(OpIdx++));
495*9880d681SAndroid Build Coastguard Worker 
496*9880d681SAndroid Build Coastguard Worker   if (SrcIsKill && !SrcIsUndef) // Add an implicit kill for the super-reg.
497*9880d681SAndroid Build Coastguard Worker     MIB->addRegisterKilled(SrcReg, TRI, true);
498*9880d681SAndroid Build Coastguard Worker   else if (!SrcIsUndef)
499*9880d681SAndroid Build Coastguard Worker     MIB.addReg(SrcReg, RegState::Implicit); // Add implicit uses for src reg.
500*9880d681SAndroid Build Coastguard Worker   TransferImpOps(MI, MIB, MIB);
501*9880d681SAndroid Build Coastguard Worker 
502*9880d681SAndroid Build Coastguard Worker   // Transfer memoperands.
503*9880d681SAndroid Build Coastguard Worker   MIB->setMemRefs(MI.memoperands_begin(), MI.memoperands_end());
504*9880d681SAndroid Build Coastguard Worker 
505*9880d681SAndroid Build Coastguard Worker   MI.eraseFromParent();
506*9880d681SAndroid Build Coastguard Worker }
507*9880d681SAndroid Build Coastguard Worker 
508*9880d681SAndroid Build Coastguard Worker /// ExpandLaneOp - Translate VLD*LN and VST*LN instructions with Q, QQ or QQQQ
509*9880d681SAndroid Build Coastguard Worker /// register operands to real instructions with D register operands.
ExpandLaneOp(MachineBasicBlock::iterator & MBBI)510*9880d681SAndroid Build Coastguard Worker void ARMExpandPseudo::ExpandLaneOp(MachineBasicBlock::iterator &MBBI) {
511*9880d681SAndroid Build Coastguard Worker   MachineInstr &MI = *MBBI;
512*9880d681SAndroid Build Coastguard Worker   MachineBasicBlock &MBB = *MI.getParent();
513*9880d681SAndroid Build Coastguard Worker 
514*9880d681SAndroid Build Coastguard Worker   const NEONLdStTableEntry *TableEntry = LookupNEONLdSt(MI.getOpcode());
515*9880d681SAndroid Build Coastguard Worker   assert(TableEntry && "NEONLdStTable lookup failed");
516*9880d681SAndroid Build Coastguard Worker   NEONRegSpacing RegSpc = (NEONRegSpacing)TableEntry->RegSpacing;
517*9880d681SAndroid Build Coastguard Worker   unsigned NumRegs = TableEntry->NumRegs;
518*9880d681SAndroid Build Coastguard Worker   unsigned RegElts = TableEntry->RegElts;
519*9880d681SAndroid Build Coastguard Worker 
520*9880d681SAndroid Build Coastguard Worker   MachineInstrBuilder MIB = BuildMI(MBB, MBBI, MI.getDebugLoc(),
521*9880d681SAndroid Build Coastguard Worker                                     TII->get(TableEntry->RealOpc));
522*9880d681SAndroid Build Coastguard Worker   unsigned OpIdx = 0;
523*9880d681SAndroid Build Coastguard Worker   // The lane operand is always the 3rd from last operand, before the 2
524*9880d681SAndroid Build Coastguard Worker   // predicate operands.
525*9880d681SAndroid Build Coastguard Worker   unsigned Lane = MI.getOperand(MI.getDesc().getNumOperands() - 3).getImm();
526*9880d681SAndroid Build Coastguard Worker 
527*9880d681SAndroid Build Coastguard Worker   // Adjust the lane and spacing as needed for Q registers.
528*9880d681SAndroid Build Coastguard Worker   assert(RegSpc != OddDblSpc && "unexpected register spacing for VLD/VST-lane");
529*9880d681SAndroid Build Coastguard Worker   if (RegSpc == EvenDblSpc && Lane >= RegElts) {
530*9880d681SAndroid Build Coastguard Worker     RegSpc = OddDblSpc;
531*9880d681SAndroid Build Coastguard Worker     Lane -= RegElts;
532*9880d681SAndroid Build Coastguard Worker   }
533*9880d681SAndroid Build Coastguard Worker   assert(Lane < RegElts && "out of range lane for VLD/VST-lane");
534*9880d681SAndroid Build Coastguard Worker 
535*9880d681SAndroid Build Coastguard Worker   unsigned D0 = 0, D1 = 0, D2 = 0, D3 = 0;
536*9880d681SAndroid Build Coastguard Worker   unsigned DstReg = 0;
537*9880d681SAndroid Build Coastguard Worker   bool DstIsDead = false;
538*9880d681SAndroid Build Coastguard Worker   if (TableEntry->IsLoad) {
539*9880d681SAndroid Build Coastguard Worker     DstIsDead = MI.getOperand(OpIdx).isDead();
540*9880d681SAndroid Build Coastguard Worker     DstReg = MI.getOperand(OpIdx++).getReg();
541*9880d681SAndroid Build Coastguard Worker     GetDSubRegs(DstReg, RegSpc, TRI, D0, D1, D2, D3);
542*9880d681SAndroid Build Coastguard Worker     MIB.addReg(D0, RegState::Define | getDeadRegState(DstIsDead));
543*9880d681SAndroid Build Coastguard Worker     if (NumRegs > 1)
544*9880d681SAndroid Build Coastguard Worker       MIB.addReg(D1, RegState::Define | getDeadRegState(DstIsDead));
545*9880d681SAndroid Build Coastguard Worker     if (NumRegs > 2)
546*9880d681SAndroid Build Coastguard Worker       MIB.addReg(D2, RegState::Define | getDeadRegState(DstIsDead));
547*9880d681SAndroid Build Coastguard Worker     if (NumRegs > 3)
548*9880d681SAndroid Build Coastguard Worker       MIB.addReg(D3, RegState::Define | getDeadRegState(DstIsDead));
549*9880d681SAndroid Build Coastguard Worker   }
550*9880d681SAndroid Build Coastguard Worker 
551*9880d681SAndroid Build Coastguard Worker   if (TableEntry->isUpdating)
552*9880d681SAndroid Build Coastguard Worker     MIB.addOperand(MI.getOperand(OpIdx++));
553*9880d681SAndroid Build Coastguard Worker 
554*9880d681SAndroid Build Coastguard Worker   // Copy the addrmode6 operands.
555*9880d681SAndroid Build Coastguard Worker   MIB.addOperand(MI.getOperand(OpIdx++));
556*9880d681SAndroid Build Coastguard Worker   MIB.addOperand(MI.getOperand(OpIdx++));
557*9880d681SAndroid Build Coastguard Worker   // Copy the am6offset operand.
558*9880d681SAndroid Build Coastguard Worker   if (TableEntry->hasWritebackOperand)
559*9880d681SAndroid Build Coastguard Worker     MIB.addOperand(MI.getOperand(OpIdx++));
560*9880d681SAndroid Build Coastguard Worker 
561*9880d681SAndroid Build Coastguard Worker   // Grab the super-register source.
562*9880d681SAndroid Build Coastguard Worker   MachineOperand MO = MI.getOperand(OpIdx++);
563*9880d681SAndroid Build Coastguard Worker   if (!TableEntry->IsLoad)
564*9880d681SAndroid Build Coastguard Worker     GetDSubRegs(MO.getReg(), RegSpc, TRI, D0, D1, D2, D3);
565*9880d681SAndroid Build Coastguard Worker 
566*9880d681SAndroid Build Coastguard Worker   // Add the subregs as sources of the new instruction.
567*9880d681SAndroid Build Coastguard Worker   unsigned SrcFlags = (getUndefRegState(MO.isUndef()) |
568*9880d681SAndroid Build Coastguard Worker                        getKillRegState(MO.isKill()));
569*9880d681SAndroid Build Coastguard Worker   MIB.addReg(D0, SrcFlags);
570*9880d681SAndroid Build Coastguard Worker   if (NumRegs > 1)
571*9880d681SAndroid Build Coastguard Worker     MIB.addReg(D1, SrcFlags);
572*9880d681SAndroid Build Coastguard Worker   if (NumRegs > 2)
573*9880d681SAndroid Build Coastguard Worker     MIB.addReg(D2, SrcFlags);
574*9880d681SAndroid Build Coastguard Worker   if (NumRegs > 3)
575*9880d681SAndroid Build Coastguard Worker     MIB.addReg(D3, SrcFlags);
576*9880d681SAndroid Build Coastguard Worker 
577*9880d681SAndroid Build Coastguard Worker   // Add the lane number operand.
578*9880d681SAndroid Build Coastguard Worker   MIB.addImm(Lane);
579*9880d681SAndroid Build Coastguard Worker   OpIdx += 1;
580*9880d681SAndroid Build Coastguard Worker 
581*9880d681SAndroid Build Coastguard Worker   // Copy the predicate operands.
582*9880d681SAndroid Build Coastguard Worker   MIB.addOperand(MI.getOperand(OpIdx++));
583*9880d681SAndroid Build Coastguard Worker   MIB.addOperand(MI.getOperand(OpIdx++));
584*9880d681SAndroid Build Coastguard Worker 
585*9880d681SAndroid Build Coastguard Worker   // Copy the super-register source to be an implicit source.
586*9880d681SAndroid Build Coastguard Worker   MO.setImplicit(true);
587*9880d681SAndroid Build Coastguard Worker   MIB.addOperand(MO);
588*9880d681SAndroid Build Coastguard Worker   if (TableEntry->IsLoad)
589*9880d681SAndroid Build Coastguard Worker     // Add an implicit def for the super-register.
590*9880d681SAndroid Build Coastguard Worker     MIB.addReg(DstReg, RegState::ImplicitDefine | getDeadRegState(DstIsDead));
591*9880d681SAndroid Build Coastguard Worker   TransferImpOps(MI, MIB, MIB);
592*9880d681SAndroid Build Coastguard Worker   // Transfer memoperands.
593*9880d681SAndroid Build Coastguard Worker   MIB->setMemRefs(MI.memoperands_begin(), MI.memoperands_end());
594*9880d681SAndroid Build Coastguard Worker   MI.eraseFromParent();
595*9880d681SAndroid Build Coastguard Worker }
596*9880d681SAndroid Build Coastguard Worker 
597*9880d681SAndroid Build Coastguard Worker /// ExpandVTBL - Translate VTBL and VTBX pseudo instructions with Q or QQ
598*9880d681SAndroid Build Coastguard Worker /// register operands to real instructions with D register operands.
ExpandVTBL(MachineBasicBlock::iterator & MBBI,unsigned Opc,bool IsExt)599*9880d681SAndroid Build Coastguard Worker void ARMExpandPseudo::ExpandVTBL(MachineBasicBlock::iterator &MBBI,
600*9880d681SAndroid Build Coastguard Worker                                  unsigned Opc, bool IsExt) {
601*9880d681SAndroid Build Coastguard Worker   MachineInstr &MI = *MBBI;
602*9880d681SAndroid Build Coastguard Worker   MachineBasicBlock &MBB = *MI.getParent();
603*9880d681SAndroid Build Coastguard Worker 
604*9880d681SAndroid Build Coastguard Worker   MachineInstrBuilder MIB = BuildMI(MBB, MBBI, MI.getDebugLoc(), TII->get(Opc));
605*9880d681SAndroid Build Coastguard Worker   unsigned OpIdx = 0;
606*9880d681SAndroid Build Coastguard Worker 
607*9880d681SAndroid Build Coastguard Worker   // Transfer the destination register operand.
608*9880d681SAndroid Build Coastguard Worker   MIB.addOperand(MI.getOperand(OpIdx++));
609*9880d681SAndroid Build Coastguard Worker   if (IsExt)
610*9880d681SAndroid Build Coastguard Worker     MIB.addOperand(MI.getOperand(OpIdx++));
611*9880d681SAndroid Build Coastguard Worker 
612*9880d681SAndroid Build Coastguard Worker   bool SrcIsKill = MI.getOperand(OpIdx).isKill();
613*9880d681SAndroid Build Coastguard Worker   unsigned SrcReg = MI.getOperand(OpIdx++).getReg();
614*9880d681SAndroid Build Coastguard Worker   unsigned D0, D1, D2, D3;
615*9880d681SAndroid Build Coastguard Worker   GetDSubRegs(SrcReg, SingleSpc, TRI, D0, D1, D2, D3);
616*9880d681SAndroid Build Coastguard Worker   MIB.addReg(D0);
617*9880d681SAndroid Build Coastguard Worker 
618*9880d681SAndroid Build Coastguard Worker   // Copy the other source register operand.
619*9880d681SAndroid Build Coastguard Worker   MIB.addOperand(MI.getOperand(OpIdx++));
620*9880d681SAndroid Build Coastguard Worker 
621*9880d681SAndroid Build Coastguard Worker   // Copy the predicate operands.
622*9880d681SAndroid Build Coastguard Worker   MIB.addOperand(MI.getOperand(OpIdx++));
623*9880d681SAndroid Build Coastguard Worker   MIB.addOperand(MI.getOperand(OpIdx++));
624*9880d681SAndroid Build Coastguard Worker 
625*9880d681SAndroid Build Coastguard Worker   // Add an implicit kill and use for the super-reg.
626*9880d681SAndroid Build Coastguard Worker   MIB.addReg(SrcReg, RegState::Implicit | getKillRegState(SrcIsKill));
627*9880d681SAndroid Build Coastguard Worker   TransferImpOps(MI, MIB, MIB);
628*9880d681SAndroid Build Coastguard Worker   MI.eraseFromParent();
629*9880d681SAndroid Build Coastguard Worker }
630*9880d681SAndroid Build Coastguard Worker 
IsAnAddressOperand(const MachineOperand & MO)631*9880d681SAndroid Build Coastguard Worker static bool IsAnAddressOperand(const MachineOperand &MO) {
632*9880d681SAndroid Build Coastguard Worker   // This check is overly conservative.  Unless we are certain that the machine
633*9880d681SAndroid Build Coastguard Worker   // operand is not a symbol reference, we return that it is a symbol reference.
634*9880d681SAndroid Build Coastguard Worker   // This is important as the load pair may not be split up Windows.
635*9880d681SAndroid Build Coastguard Worker   switch (MO.getType()) {
636*9880d681SAndroid Build Coastguard Worker   case MachineOperand::MO_Register:
637*9880d681SAndroid Build Coastguard Worker   case MachineOperand::MO_Immediate:
638*9880d681SAndroid Build Coastguard Worker   case MachineOperand::MO_CImmediate:
639*9880d681SAndroid Build Coastguard Worker   case MachineOperand::MO_FPImmediate:
640*9880d681SAndroid Build Coastguard Worker     return false;
641*9880d681SAndroid Build Coastguard Worker   case MachineOperand::MO_MachineBasicBlock:
642*9880d681SAndroid Build Coastguard Worker     return true;
643*9880d681SAndroid Build Coastguard Worker   case MachineOperand::MO_FrameIndex:
644*9880d681SAndroid Build Coastguard Worker     return false;
645*9880d681SAndroid Build Coastguard Worker   case MachineOperand::MO_ConstantPoolIndex:
646*9880d681SAndroid Build Coastguard Worker   case MachineOperand::MO_TargetIndex:
647*9880d681SAndroid Build Coastguard Worker   case MachineOperand::MO_JumpTableIndex:
648*9880d681SAndroid Build Coastguard Worker   case MachineOperand::MO_ExternalSymbol:
649*9880d681SAndroid Build Coastguard Worker   case MachineOperand::MO_GlobalAddress:
650*9880d681SAndroid Build Coastguard Worker   case MachineOperand::MO_BlockAddress:
651*9880d681SAndroid Build Coastguard Worker     return true;
652*9880d681SAndroid Build Coastguard Worker   case MachineOperand::MO_RegisterMask:
653*9880d681SAndroid Build Coastguard Worker   case MachineOperand::MO_RegisterLiveOut:
654*9880d681SAndroid Build Coastguard Worker     return false;
655*9880d681SAndroid Build Coastguard Worker   case MachineOperand::MO_Metadata:
656*9880d681SAndroid Build Coastguard Worker   case MachineOperand::MO_MCSymbol:
657*9880d681SAndroid Build Coastguard Worker     return true;
658*9880d681SAndroid Build Coastguard Worker   case MachineOperand::MO_CFIIndex:
659*9880d681SAndroid Build Coastguard Worker     return false;
660*9880d681SAndroid Build Coastguard Worker   }
661*9880d681SAndroid Build Coastguard Worker   llvm_unreachable("unhandled machine operand type");
662*9880d681SAndroid Build Coastguard Worker }
663*9880d681SAndroid Build Coastguard Worker 
ExpandMOV32BitImm(MachineBasicBlock & MBB,MachineBasicBlock::iterator & MBBI)664*9880d681SAndroid Build Coastguard Worker void ARMExpandPseudo::ExpandMOV32BitImm(MachineBasicBlock &MBB,
665*9880d681SAndroid Build Coastguard Worker                                         MachineBasicBlock::iterator &MBBI) {
666*9880d681SAndroid Build Coastguard Worker   MachineInstr &MI = *MBBI;
667*9880d681SAndroid Build Coastguard Worker   unsigned Opcode = MI.getOpcode();
668*9880d681SAndroid Build Coastguard Worker   unsigned PredReg = 0;
669*9880d681SAndroid Build Coastguard Worker   ARMCC::CondCodes Pred = getInstrPredicate(MI, PredReg);
670*9880d681SAndroid Build Coastguard Worker   unsigned DstReg = MI.getOperand(0).getReg();
671*9880d681SAndroid Build Coastguard Worker   bool DstIsDead = MI.getOperand(0).isDead();
672*9880d681SAndroid Build Coastguard Worker   bool isCC = Opcode == ARM::MOVCCi32imm || Opcode == ARM::t2MOVCCi32imm;
673*9880d681SAndroid Build Coastguard Worker   const MachineOperand &MO = MI.getOperand(isCC ? 2 : 1);
674*9880d681SAndroid Build Coastguard Worker   bool RequiresBundling = STI->isTargetWindows() && IsAnAddressOperand(MO);
675*9880d681SAndroid Build Coastguard Worker   MachineInstrBuilder LO16, HI16;
676*9880d681SAndroid Build Coastguard Worker 
677*9880d681SAndroid Build Coastguard Worker   if (!STI->hasV6T2Ops() &&
678*9880d681SAndroid Build Coastguard Worker       (Opcode == ARM::MOVi32imm || Opcode == ARM::MOVCCi32imm)) {
679*9880d681SAndroid Build Coastguard Worker     // FIXME Windows CE supports older ARM CPUs
680*9880d681SAndroid Build Coastguard Worker     assert(!STI->isTargetWindows() && "Windows on ARM requires ARMv7+");
681*9880d681SAndroid Build Coastguard Worker 
682*9880d681SAndroid Build Coastguard Worker     // Expand into a movi + orr.
683*9880d681SAndroid Build Coastguard Worker     LO16 = BuildMI(MBB, MBBI, MI.getDebugLoc(), TII->get(ARM::MOVi), DstReg);
684*9880d681SAndroid Build Coastguard Worker     HI16 = BuildMI(MBB, MBBI, MI.getDebugLoc(), TII->get(ARM::ORRri))
685*9880d681SAndroid Build Coastguard Worker       .addReg(DstReg, RegState::Define | getDeadRegState(DstIsDead))
686*9880d681SAndroid Build Coastguard Worker       .addReg(DstReg);
687*9880d681SAndroid Build Coastguard Worker 
688*9880d681SAndroid Build Coastguard Worker     assert (MO.isImm() && "MOVi32imm w/ non-immediate source operand!");
689*9880d681SAndroid Build Coastguard Worker     unsigned ImmVal = (unsigned)MO.getImm();
690*9880d681SAndroid Build Coastguard Worker     unsigned SOImmValV1 = ARM_AM::getSOImmTwoPartFirst(ImmVal);
691*9880d681SAndroid Build Coastguard Worker     unsigned SOImmValV2 = ARM_AM::getSOImmTwoPartSecond(ImmVal);
692*9880d681SAndroid Build Coastguard Worker     LO16 = LO16.addImm(SOImmValV1);
693*9880d681SAndroid Build Coastguard Worker     HI16 = HI16.addImm(SOImmValV2);
694*9880d681SAndroid Build Coastguard Worker     LO16->setMemRefs(MI.memoperands_begin(), MI.memoperands_end());
695*9880d681SAndroid Build Coastguard Worker     HI16->setMemRefs(MI.memoperands_begin(), MI.memoperands_end());
696*9880d681SAndroid Build Coastguard Worker     LO16.addImm(Pred).addReg(PredReg).addReg(0);
697*9880d681SAndroid Build Coastguard Worker     HI16.addImm(Pred).addReg(PredReg).addReg(0);
698*9880d681SAndroid Build Coastguard Worker     TransferImpOps(MI, LO16, HI16);
699*9880d681SAndroid Build Coastguard Worker     MI.eraseFromParent();
700*9880d681SAndroid Build Coastguard Worker     return;
701*9880d681SAndroid Build Coastguard Worker   }
702*9880d681SAndroid Build Coastguard Worker 
703*9880d681SAndroid Build Coastguard Worker   unsigned LO16Opc = 0;
704*9880d681SAndroid Build Coastguard Worker   unsigned HI16Opc = 0;
705*9880d681SAndroid Build Coastguard Worker   if (Opcode == ARM::t2MOVi32imm || Opcode == ARM::t2MOVCCi32imm) {
706*9880d681SAndroid Build Coastguard Worker     LO16Opc = ARM::t2MOVi16;
707*9880d681SAndroid Build Coastguard Worker     HI16Opc = ARM::t2MOVTi16;
708*9880d681SAndroid Build Coastguard Worker   } else {
709*9880d681SAndroid Build Coastguard Worker     LO16Opc = ARM::MOVi16;
710*9880d681SAndroid Build Coastguard Worker     HI16Opc = ARM::MOVTi16;
711*9880d681SAndroid Build Coastguard Worker   }
712*9880d681SAndroid Build Coastguard Worker 
713*9880d681SAndroid Build Coastguard Worker   LO16 = BuildMI(MBB, MBBI, MI.getDebugLoc(), TII->get(LO16Opc), DstReg);
714*9880d681SAndroid Build Coastguard Worker   HI16 = BuildMI(MBB, MBBI, MI.getDebugLoc(), TII->get(HI16Opc))
715*9880d681SAndroid Build Coastguard Worker     .addReg(DstReg, RegState::Define | getDeadRegState(DstIsDead))
716*9880d681SAndroid Build Coastguard Worker     .addReg(DstReg);
717*9880d681SAndroid Build Coastguard Worker 
718*9880d681SAndroid Build Coastguard Worker   switch (MO.getType()) {
719*9880d681SAndroid Build Coastguard Worker   case MachineOperand::MO_Immediate: {
720*9880d681SAndroid Build Coastguard Worker     unsigned Imm = MO.getImm();
721*9880d681SAndroid Build Coastguard Worker     unsigned Lo16 = Imm & 0xffff;
722*9880d681SAndroid Build Coastguard Worker     unsigned Hi16 = (Imm >> 16) & 0xffff;
723*9880d681SAndroid Build Coastguard Worker     LO16 = LO16.addImm(Lo16);
724*9880d681SAndroid Build Coastguard Worker     HI16 = HI16.addImm(Hi16);
725*9880d681SAndroid Build Coastguard Worker     break;
726*9880d681SAndroid Build Coastguard Worker   }
727*9880d681SAndroid Build Coastguard Worker   case MachineOperand::MO_ExternalSymbol: {
728*9880d681SAndroid Build Coastguard Worker     const char *ES = MO.getSymbolName();
729*9880d681SAndroid Build Coastguard Worker     unsigned TF = MO.getTargetFlags();
730*9880d681SAndroid Build Coastguard Worker     LO16 = LO16.addExternalSymbol(ES, TF | ARMII::MO_LO16);
731*9880d681SAndroid Build Coastguard Worker     HI16 = HI16.addExternalSymbol(ES, TF | ARMII::MO_HI16);
732*9880d681SAndroid Build Coastguard Worker     break;
733*9880d681SAndroid Build Coastguard Worker   }
734*9880d681SAndroid Build Coastguard Worker   default: {
735*9880d681SAndroid Build Coastguard Worker     const GlobalValue *GV = MO.getGlobal();
736*9880d681SAndroid Build Coastguard Worker     unsigned TF = MO.getTargetFlags();
737*9880d681SAndroid Build Coastguard Worker     LO16 = LO16.addGlobalAddress(GV, MO.getOffset(), TF | ARMII::MO_LO16);
738*9880d681SAndroid Build Coastguard Worker     HI16 = HI16.addGlobalAddress(GV, MO.getOffset(), TF | ARMII::MO_HI16);
739*9880d681SAndroid Build Coastguard Worker     break;
740*9880d681SAndroid Build Coastguard Worker   }
741*9880d681SAndroid Build Coastguard Worker   }
742*9880d681SAndroid Build Coastguard Worker 
743*9880d681SAndroid Build Coastguard Worker   LO16->setMemRefs(MI.memoperands_begin(), MI.memoperands_end());
744*9880d681SAndroid Build Coastguard Worker   HI16->setMemRefs(MI.memoperands_begin(), MI.memoperands_end());
745*9880d681SAndroid Build Coastguard Worker   LO16.addImm(Pred).addReg(PredReg);
746*9880d681SAndroid Build Coastguard Worker   HI16.addImm(Pred).addReg(PredReg);
747*9880d681SAndroid Build Coastguard Worker 
748*9880d681SAndroid Build Coastguard Worker   if (RequiresBundling)
749*9880d681SAndroid Build Coastguard Worker     finalizeBundle(MBB, LO16->getIterator(), MBBI->getIterator());
750*9880d681SAndroid Build Coastguard Worker 
751*9880d681SAndroid Build Coastguard Worker   TransferImpOps(MI, LO16, HI16);
752*9880d681SAndroid Build Coastguard Worker   MI.eraseFromParent();
753*9880d681SAndroid Build Coastguard Worker }
754*9880d681SAndroid Build Coastguard Worker 
addPostLoopLiveIns(MachineBasicBlock * MBB,LivePhysRegs & LiveRegs)755*9880d681SAndroid Build Coastguard Worker static void addPostLoopLiveIns(MachineBasicBlock *MBB, LivePhysRegs &LiveRegs) {
756*9880d681SAndroid Build Coastguard Worker   for (auto I = LiveRegs.begin(); I != LiveRegs.end(); ++I)
757*9880d681SAndroid Build Coastguard Worker     MBB->addLiveIn(*I);
758*9880d681SAndroid Build Coastguard Worker }
759*9880d681SAndroid Build Coastguard Worker 
760*9880d681SAndroid Build Coastguard Worker /// Expand a CMP_SWAP pseudo-inst to an ldrex/strex loop as simply as
761*9880d681SAndroid Build Coastguard Worker /// possible. This only gets used at -O0 so we don't care about efficiency of the
762*9880d681SAndroid Build Coastguard Worker /// generated code.
ExpandCMP_SWAP(MachineBasicBlock & MBB,MachineBasicBlock::iterator MBBI,unsigned LdrexOp,unsigned StrexOp,unsigned UxtOp,MachineBasicBlock::iterator & NextMBBI)763*9880d681SAndroid Build Coastguard Worker bool ARMExpandPseudo::ExpandCMP_SWAP(MachineBasicBlock &MBB,
764*9880d681SAndroid Build Coastguard Worker                                      MachineBasicBlock::iterator MBBI,
765*9880d681SAndroid Build Coastguard Worker                                      unsigned LdrexOp, unsigned StrexOp,
766*9880d681SAndroid Build Coastguard Worker                                      unsigned UxtOp,
767*9880d681SAndroid Build Coastguard Worker                                      MachineBasicBlock::iterator &NextMBBI) {
768*9880d681SAndroid Build Coastguard Worker   bool IsThumb = STI->isThumb();
769*9880d681SAndroid Build Coastguard Worker   MachineInstr &MI = *MBBI;
770*9880d681SAndroid Build Coastguard Worker   DebugLoc DL = MI.getDebugLoc();
771*9880d681SAndroid Build Coastguard Worker   MachineOperand &Dest = MI.getOperand(0);
772*9880d681SAndroid Build Coastguard Worker   unsigned StatusReg = MI.getOperand(1).getReg();
773*9880d681SAndroid Build Coastguard Worker   MachineOperand &Addr = MI.getOperand(2);
774*9880d681SAndroid Build Coastguard Worker   MachineOperand &Desired = MI.getOperand(3);
775*9880d681SAndroid Build Coastguard Worker   MachineOperand &New = MI.getOperand(4);
776*9880d681SAndroid Build Coastguard Worker 
777*9880d681SAndroid Build Coastguard Worker   LivePhysRegs LiveRegs(&TII->getRegisterInfo());
778*9880d681SAndroid Build Coastguard Worker   LiveRegs.addLiveOuts(MBB);
779*9880d681SAndroid Build Coastguard Worker   for (auto I = std::prev(MBB.end()); I != MBBI; --I)
780*9880d681SAndroid Build Coastguard Worker     LiveRegs.stepBackward(*I);
781*9880d681SAndroid Build Coastguard Worker 
782*9880d681SAndroid Build Coastguard Worker   MachineFunction *MF = MBB.getParent();
783*9880d681SAndroid Build Coastguard Worker   auto LoadCmpBB = MF->CreateMachineBasicBlock(MBB.getBasicBlock());
784*9880d681SAndroid Build Coastguard Worker   auto StoreBB = MF->CreateMachineBasicBlock(MBB.getBasicBlock());
785*9880d681SAndroid Build Coastguard Worker   auto DoneBB = MF->CreateMachineBasicBlock(MBB.getBasicBlock());
786*9880d681SAndroid Build Coastguard Worker 
787*9880d681SAndroid Build Coastguard Worker   MF->insert(++MBB.getIterator(), LoadCmpBB);
788*9880d681SAndroid Build Coastguard Worker   MF->insert(++LoadCmpBB->getIterator(), StoreBB);
789*9880d681SAndroid Build Coastguard Worker   MF->insert(++StoreBB->getIterator(), DoneBB);
790*9880d681SAndroid Build Coastguard Worker 
791*9880d681SAndroid Build Coastguard Worker   if (UxtOp) {
792*9880d681SAndroid Build Coastguard Worker     MachineInstrBuilder MIB =
793*9880d681SAndroid Build Coastguard Worker         BuildMI(MBB, MBBI, DL, TII->get(UxtOp), Desired.getReg())
794*9880d681SAndroid Build Coastguard Worker             .addReg(Desired.getReg(), RegState::Kill);
795*9880d681SAndroid Build Coastguard Worker     if (!IsThumb)
796*9880d681SAndroid Build Coastguard Worker       MIB.addImm(0);
797*9880d681SAndroid Build Coastguard Worker     AddDefaultPred(MIB);
798*9880d681SAndroid Build Coastguard Worker   }
799*9880d681SAndroid Build Coastguard Worker 
800*9880d681SAndroid Build Coastguard Worker   // .Lloadcmp:
801*9880d681SAndroid Build Coastguard Worker   //     ldrex rDest, [rAddr]
802*9880d681SAndroid Build Coastguard Worker   //     cmp rDest, rDesired
803*9880d681SAndroid Build Coastguard Worker   //     bne .Ldone
804*9880d681SAndroid Build Coastguard Worker   LoadCmpBB->addLiveIn(Addr.getReg());
805*9880d681SAndroid Build Coastguard Worker   LoadCmpBB->addLiveIn(Dest.getReg());
806*9880d681SAndroid Build Coastguard Worker   LoadCmpBB->addLiveIn(Desired.getReg());
807*9880d681SAndroid Build Coastguard Worker   addPostLoopLiveIns(LoadCmpBB, LiveRegs);
808*9880d681SAndroid Build Coastguard Worker 
809*9880d681SAndroid Build Coastguard Worker   MachineInstrBuilder MIB;
810*9880d681SAndroid Build Coastguard Worker   MIB = BuildMI(LoadCmpBB, DL, TII->get(LdrexOp), Dest.getReg());
811*9880d681SAndroid Build Coastguard Worker   MIB.addReg(Addr.getReg());
812*9880d681SAndroid Build Coastguard Worker   if (LdrexOp == ARM::t2LDREX)
813*9880d681SAndroid Build Coastguard Worker     MIB.addImm(0); // a 32-bit Thumb ldrex (only) allows an offset.
814*9880d681SAndroid Build Coastguard Worker   AddDefaultPred(MIB);
815*9880d681SAndroid Build Coastguard Worker 
816*9880d681SAndroid Build Coastguard Worker   unsigned CMPrr = IsThumb ? ARM::tCMPhir : ARM::CMPrr;
817*9880d681SAndroid Build Coastguard Worker   AddDefaultPred(BuildMI(LoadCmpBB, DL, TII->get(CMPrr))
818*9880d681SAndroid Build Coastguard Worker                      .addReg(Dest.getReg(), getKillRegState(Dest.isDead()))
819*9880d681SAndroid Build Coastguard Worker                      .addOperand(Desired));
820*9880d681SAndroid Build Coastguard Worker   unsigned Bcc = IsThumb ? ARM::tBcc : ARM::Bcc;
821*9880d681SAndroid Build Coastguard Worker   BuildMI(LoadCmpBB, DL, TII->get(Bcc))
822*9880d681SAndroid Build Coastguard Worker       .addMBB(DoneBB)
823*9880d681SAndroid Build Coastguard Worker       .addImm(ARMCC::NE)
824*9880d681SAndroid Build Coastguard Worker       .addReg(ARM::CPSR, RegState::Kill);
825*9880d681SAndroid Build Coastguard Worker   LoadCmpBB->addSuccessor(DoneBB);
826*9880d681SAndroid Build Coastguard Worker   LoadCmpBB->addSuccessor(StoreBB);
827*9880d681SAndroid Build Coastguard Worker 
828*9880d681SAndroid Build Coastguard Worker   // .Lstore:
829*9880d681SAndroid Build Coastguard Worker   //     strex rStatus, rNew, [rAddr]
830*9880d681SAndroid Build Coastguard Worker   //     cmp rStatus, #0
831*9880d681SAndroid Build Coastguard Worker   //     bne .Lloadcmp
832*9880d681SAndroid Build Coastguard Worker   StoreBB->addLiveIn(Addr.getReg());
833*9880d681SAndroid Build Coastguard Worker   StoreBB->addLiveIn(New.getReg());
834*9880d681SAndroid Build Coastguard Worker   addPostLoopLiveIns(StoreBB, LiveRegs);
835*9880d681SAndroid Build Coastguard Worker 
836*9880d681SAndroid Build Coastguard Worker 
837*9880d681SAndroid Build Coastguard Worker   MIB = BuildMI(StoreBB, DL, TII->get(StrexOp), StatusReg);
838*9880d681SAndroid Build Coastguard Worker   MIB.addOperand(New);
839*9880d681SAndroid Build Coastguard Worker   MIB.addOperand(Addr);
840*9880d681SAndroid Build Coastguard Worker   if (StrexOp == ARM::t2STREX)
841*9880d681SAndroid Build Coastguard Worker     MIB.addImm(0); // a 32-bit Thumb strex (only) allows an offset.
842*9880d681SAndroid Build Coastguard Worker   AddDefaultPred(MIB);
843*9880d681SAndroid Build Coastguard Worker 
844*9880d681SAndroid Build Coastguard Worker   unsigned CMPri = IsThumb ? ARM::t2CMPri : ARM::CMPri;
845*9880d681SAndroid Build Coastguard Worker   AddDefaultPred(BuildMI(StoreBB, DL, TII->get(CMPri))
846*9880d681SAndroid Build Coastguard Worker                      .addReg(StatusReg, RegState::Kill)
847*9880d681SAndroid Build Coastguard Worker                      .addImm(0));
848*9880d681SAndroid Build Coastguard Worker   BuildMI(StoreBB, DL, TII->get(Bcc))
849*9880d681SAndroid Build Coastguard Worker       .addMBB(LoadCmpBB)
850*9880d681SAndroid Build Coastguard Worker       .addImm(ARMCC::NE)
851*9880d681SAndroid Build Coastguard Worker       .addReg(ARM::CPSR, RegState::Kill);
852*9880d681SAndroid Build Coastguard Worker   StoreBB->addSuccessor(LoadCmpBB);
853*9880d681SAndroid Build Coastguard Worker   StoreBB->addSuccessor(DoneBB);
854*9880d681SAndroid Build Coastguard Worker 
855*9880d681SAndroid Build Coastguard Worker   DoneBB->splice(DoneBB->end(), &MBB, MI, MBB.end());
856*9880d681SAndroid Build Coastguard Worker   DoneBB->transferSuccessors(&MBB);
857*9880d681SAndroid Build Coastguard Worker   addPostLoopLiveIns(DoneBB, LiveRegs);
858*9880d681SAndroid Build Coastguard Worker 
859*9880d681SAndroid Build Coastguard Worker   MBB.addSuccessor(LoadCmpBB);
860*9880d681SAndroid Build Coastguard Worker 
861*9880d681SAndroid Build Coastguard Worker   NextMBBI = MBB.end();
862*9880d681SAndroid Build Coastguard Worker   MI.eraseFromParent();
863*9880d681SAndroid Build Coastguard Worker   return true;
864*9880d681SAndroid Build Coastguard Worker }
865*9880d681SAndroid Build Coastguard Worker 
866*9880d681SAndroid Build Coastguard Worker /// ARM's ldrexd/strexd take a consecutive register pair (represented as a
867*9880d681SAndroid Build Coastguard Worker /// single GPRPair register), Thumb's take two separate registers so we need to
868*9880d681SAndroid Build Coastguard Worker /// extract the subregs from the pair.
addExclusiveRegPair(MachineInstrBuilder & MIB,MachineOperand & Reg,unsigned Flags,bool IsThumb,const TargetRegisterInfo * TRI)869*9880d681SAndroid Build Coastguard Worker static void addExclusiveRegPair(MachineInstrBuilder &MIB, MachineOperand &Reg,
870*9880d681SAndroid Build Coastguard Worker                                 unsigned Flags, bool IsThumb,
871*9880d681SAndroid Build Coastguard Worker                                 const TargetRegisterInfo *TRI) {
872*9880d681SAndroid Build Coastguard Worker   if (IsThumb) {
873*9880d681SAndroid Build Coastguard Worker     unsigned RegLo = TRI->getSubReg(Reg.getReg(), ARM::gsub_0);
874*9880d681SAndroid Build Coastguard Worker     unsigned RegHi = TRI->getSubReg(Reg.getReg(), ARM::gsub_1);
875*9880d681SAndroid Build Coastguard Worker     MIB.addReg(RegLo, Flags | getKillRegState(Reg.isDead()));
876*9880d681SAndroid Build Coastguard Worker     MIB.addReg(RegHi, Flags | getKillRegState(Reg.isDead()));
877*9880d681SAndroid Build Coastguard Worker   } else
878*9880d681SAndroid Build Coastguard Worker     MIB.addReg(Reg.getReg(), Flags | getKillRegState(Reg.isDead()));
879*9880d681SAndroid Build Coastguard Worker }
880*9880d681SAndroid Build Coastguard Worker 
881*9880d681SAndroid Build Coastguard Worker /// Expand a 64-bit CMP_SWAP to an ldrexd/strexd loop.
ExpandCMP_SWAP_64(MachineBasicBlock & MBB,MachineBasicBlock::iterator MBBI,MachineBasicBlock::iterator & NextMBBI)882*9880d681SAndroid Build Coastguard Worker bool ARMExpandPseudo::ExpandCMP_SWAP_64(MachineBasicBlock &MBB,
883*9880d681SAndroid Build Coastguard Worker                                         MachineBasicBlock::iterator MBBI,
884*9880d681SAndroid Build Coastguard Worker                                         MachineBasicBlock::iterator &NextMBBI) {
885*9880d681SAndroid Build Coastguard Worker   bool IsThumb = STI->isThumb();
886*9880d681SAndroid Build Coastguard Worker   MachineInstr &MI = *MBBI;
887*9880d681SAndroid Build Coastguard Worker   DebugLoc DL = MI.getDebugLoc();
888*9880d681SAndroid Build Coastguard Worker   MachineOperand &Dest = MI.getOperand(0);
889*9880d681SAndroid Build Coastguard Worker   unsigned StatusReg = MI.getOperand(1).getReg();
890*9880d681SAndroid Build Coastguard Worker   MachineOperand &Addr = MI.getOperand(2);
891*9880d681SAndroid Build Coastguard Worker   MachineOperand &Desired = MI.getOperand(3);
892*9880d681SAndroid Build Coastguard Worker   MachineOperand &New = MI.getOperand(4);
893*9880d681SAndroid Build Coastguard Worker 
894*9880d681SAndroid Build Coastguard Worker   unsigned DestLo = TRI->getSubReg(Dest.getReg(), ARM::gsub_0);
895*9880d681SAndroid Build Coastguard Worker   unsigned DestHi = TRI->getSubReg(Dest.getReg(), ARM::gsub_1);
896*9880d681SAndroid Build Coastguard Worker   unsigned DesiredLo = TRI->getSubReg(Desired.getReg(), ARM::gsub_0);
897*9880d681SAndroid Build Coastguard Worker   unsigned DesiredHi = TRI->getSubReg(Desired.getReg(), ARM::gsub_1);
898*9880d681SAndroid Build Coastguard Worker 
899*9880d681SAndroid Build Coastguard Worker   LivePhysRegs LiveRegs(&TII->getRegisterInfo());
900*9880d681SAndroid Build Coastguard Worker   LiveRegs.addLiveOuts(MBB);
901*9880d681SAndroid Build Coastguard Worker   for (auto I = std::prev(MBB.end()); I != MBBI; --I)
902*9880d681SAndroid Build Coastguard Worker     LiveRegs.stepBackward(*I);
903*9880d681SAndroid Build Coastguard Worker 
904*9880d681SAndroid Build Coastguard Worker   MachineFunction *MF = MBB.getParent();
905*9880d681SAndroid Build Coastguard Worker   auto LoadCmpBB = MF->CreateMachineBasicBlock(MBB.getBasicBlock());
906*9880d681SAndroid Build Coastguard Worker   auto StoreBB = MF->CreateMachineBasicBlock(MBB.getBasicBlock());
907*9880d681SAndroid Build Coastguard Worker   auto DoneBB = MF->CreateMachineBasicBlock(MBB.getBasicBlock());
908*9880d681SAndroid Build Coastguard Worker 
909*9880d681SAndroid Build Coastguard Worker   MF->insert(++MBB.getIterator(), LoadCmpBB);
910*9880d681SAndroid Build Coastguard Worker   MF->insert(++LoadCmpBB->getIterator(), StoreBB);
911*9880d681SAndroid Build Coastguard Worker   MF->insert(++StoreBB->getIterator(), DoneBB);
912*9880d681SAndroid Build Coastguard Worker 
913*9880d681SAndroid Build Coastguard Worker   // .Lloadcmp:
914*9880d681SAndroid Build Coastguard Worker   //     ldrexd rDestLo, rDestHi, [rAddr]
915*9880d681SAndroid Build Coastguard Worker   //     cmp rDestLo, rDesiredLo
916*9880d681SAndroid Build Coastguard Worker   //     sbcs rStatus<dead>, rDestHi, rDesiredHi
917*9880d681SAndroid Build Coastguard Worker   //     bne .Ldone
918*9880d681SAndroid Build Coastguard Worker   LoadCmpBB->addLiveIn(Addr.getReg());
919*9880d681SAndroid Build Coastguard Worker   LoadCmpBB->addLiveIn(Dest.getReg());
920*9880d681SAndroid Build Coastguard Worker   LoadCmpBB->addLiveIn(Desired.getReg());
921*9880d681SAndroid Build Coastguard Worker   addPostLoopLiveIns(LoadCmpBB, LiveRegs);
922*9880d681SAndroid Build Coastguard Worker 
923*9880d681SAndroid Build Coastguard Worker   unsigned LDREXD = IsThumb ? ARM::t2LDREXD : ARM::LDREXD;
924*9880d681SAndroid Build Coastguard Worker   MachineInstrBuilder MIB;
925*9880d681SAndroid Build Coastguard Worker   MIB = BuildMI(LoadCmpBB, DL, TII->get(LDREXD));
926*9880d681SAndroid Build Coastguard Worker   addExclusiveRegPair(MIB, Dest, RegState::Define, IsThumb, TRI);
927*9880d681SAndroid Build Coastguard Worker   MIB.addReg(Addr.getReg());
928*9880d681SAndroid Build Coastguard Worker   AddDefaultPred(MIB);
929*9880d681SAndroid Build Coastguard Worker 
930*9880d681SAndroid Build Coastguard Worker   unsigned CMPrr = IsThumb ? ARM::tCMPhir : ARM::CMPrr;
931*9880d681SAndroid Build Coastguard Worker   AddDefaultPred(BuildMI(LoadCmpBB, DL, TII->get(CMPrr))
932*9880d681SAndroid Build Coastguard Worker                      .addReg(DestLo, getKillRegState(Dest.isDead()))
933*9880d681SAndroid Build Coastguard Worker                      .addReg(DesiredLo, getKillRegState(Desired.isDead())));
934*9880d681SAndroid Build Coastguard Worker 
935*9880d681SAndroid Build Coastguard Worker   unsigned SBCrr = IsThumb ? ARM::t2SBCrr : ARM::SBCrr;
936*9880d681SAndroid Build Coastguard Worker   MIB = BuildMI(LoadCmpBB, DL, TII->get(SBCrr))
937*9880d681SAndroid Build Coastguard Worker             .addReg(StatusReg, RegState::Define | RegState::Dead)
938*9880d681SAndroid Build Coastguard Worker             .addReg(DestHi, getKillRegState(Dest.isDead()))
939*9880d681SAndroid Build Coastguard Worker             .addReg(DesiredHi, getKillRegState(Desired.isDead()));
940*9880d681SAndroid Build Coastguard Worker   AddDefaultPred(MIB);
941*9880d681SAndroid Build Coastguard Worker   MIB.addReg(ARM::CPSR, RegState::Kill);
942*9880d681SAndroid Build Coastguard Worker 
943*9880d681SAndroid Build Coastguard Worker   unsigned Bcc = IsThumb ? ARM::tBcc : ARM::Bcc;
944*9880d681SAndroid Build Coastguard Worker   BuildMI(LoadCmpBB, DL, TII->get(Bcc))
945*9880d681SAndroid Build Coastguard Worker       .addMBB(DoneBB)
946*9880d681SAndroid Build Coastguard Worker       .addImm(ARMCC::NE)
947*9880d681SAndroid Build Coastguard Worker       .addReg(ARM::CPSR, RegState::Kill);
948*9880d681SAndroid Build Coastguard Worker   LoadCmpBB->addSuccessor(DoneBB);
949*9880d681SAndroid Build Coastguard Worker   LoadCmpBB->addSuccessor(StoreBB);
950*9880d681SAndroid Build Coastguard Worker 
951*9880d681SAndroid Build Coastguard Worker   // .Lstore:
952*9880d681SAndroid Build Coastguard Worker   //     strexd rStatus, rNewLo, rNewHi, [rAddr]
953*9880d681SAndroid Build Coastguard Worker   //     cmp rStatus, #0
954*9880d681SAndroid Build Coastguard Worker   //     bne .Lloadcmp
955*9880d681SAndroid Build Coastguard Worker   StoreBB->addLiveIn(Addr.getReg());
956*9880d681SAndroid Build Coastguard Worker   StoreBB->addLiveIn(New.getReg());
957*9880d681SAndroid Build Coastguard Worker   addPostLoopLiveIns(StoreBB, LiveRegs);
958*9880d681SAndroid Build Coastguard Worker 
959*9880d681SAndroid Build Coastguard Worker   unsigned STREXD = IsThumb ? ARM::t2STREXD : ARM::STREXD;
960*9880d681SAndroid Build Coastguard Worker   MIB = BuildMI(StoreBB, DL, TII->get(STREXD), StatusReg);
961*9880d681SAndroid Build Coastguard Worker   addExclusiveRegPair(MIB, New, 0, IsThumb, TRI);
962*9880d681SAndroid Build Coastguard Worker   MIB.addOperand(Addr);
963*9880d681SAndroid Build Coastguard Worker   AddDefaultPred(MIB);
964*9880d681SAndroid Build Coastguard Worker 
965*9880d681SAndroid Build Coastguard Worker   unsigned CMPri = IsThumb ? ARM::t2CMPri : ARM::CMPri;
966*9880d681SAndroid Build Coastguard Worker   AddDefaultPred(BuildMI(StoreBB, DL, TII->get(CMPri))
967*9880d681SAndroid Build Coastguard Worker                      .addReg(StatusReg, RegState::Kill)
968*9880d681SAndroid Build Coastguard Worker                      .addImm(0));
969*9880d681SAndroid Build Coastguard Worker   BuildMI(StoreBB, DL, TII->get(Bcc))
970*9880d681SAndroid Build Coastguard Worker       .addMBB(LoadCmpBB)
971*9880d681SAndroid Build Coastguard Worker       .addImm(ARMCC::NE)
972*9880d681SAndroid Build Coastguard Worker       .addReg(ARM::CPSR, RegState::Kill);
973*9880d681SAndroid Build Coastguard Worker   StoreBB->addSuccessor(LoadCmpBB);
974*9880d681SAndroid Build Coastguard Worker   StoreBB->addSuccessor(DoneBB);
975*9880d681SAndroid Build Coastguard Worker 
976*9880d681SAndroid Build Coastguard Worker   DoneBB->splice(DoneBB->end(), &MBB, MI, MBB.end());
977*9880d681SAndroid Build Coastguard Worker   DoneBB->transferSuccessors(&MBB);
978*9880d681SAndroid Build Coastguard Worker   addPostLoopLiveIns(DoneBB, LiveRegs);
979*9880d681SAndroid Build Coastguard Worker 
980*9880d681SAndroid Build Coastguard Worker   MBB.addSuccessor(LoadCmpBB);
981*9880d681SAndroid Build Coastguard Worker 
982*9880d681SAndroid Build Coastguard Worker   NextMBBI = MBB.end();
983*9880d681SAndroid Build Coastguard Worker   MI.eraseFromParent();
984*9880d681SAndroid Build Coastguard Worker   return true;
985*9880d681SAndroid Build Coastguard Worker }
986*9880d681SAndroid Build Coastguard Worker 
987*9880d681SAndroid Build Coastguard Worker 
ExpandMI(MachineBasicBlock & MBB,MachineBasicBlock::iterator MBBI,MachineBasicBlock::iterator & NextMBBI)988*9880d681SAndroid Build Coastguard Worker bool ARMExpandPseudo::ExpandMI(MachineBasicBlock &MBB,
989*9880d681SAndroid Build Coastguard Worker                                MachineBasicBlock::iterator MBBI,
990*9880d681SAndroid Build Coastguard Worker                                MachineBasicBlock::iterator &NextMBBI) {
991*9880d681SAndroid Build Coastguard Worker   MachineInstr &MI = *MBBI;
992*9880d681SAndroid Build Coastguard Worker   unsigned Opcode = MI.getOpcode();
993*9880d681SAndroid Build Coastguard Worker   switch (Opcode) {
994*9880d681SAndroid Build Coastguard Worker     default:
995*9880d681SAndroid Build Coastguard Worker       return false;
996*9880d681SAndroid Build Coastguard Worker 
997*9880d681SAndroid Build Coastguard Worker     case ARM::TCRETURNdi:
998*9880d681SAndroid Build Coastguard Worker     case ARM::TCRETURNri: {
999*9880d681SAndroid Build Coastguard Worker       MachineBasicBlock::iterator MBBI = MBB.getLastNonDebugInstr();
1000*9880d681SAndroid Build Coastguard Worker       assert(MBBI->isReturn() &&
1001*9880d681SAndroid Build Coastguard Worker              "Can only insert epilog into returning blocks");
1002*9880d681SAndroid Build Coastguard Worker       unsigned RetOpcode = MBBI->getOpcode();
1003*9880d681SAndroid Build Coastguard Worker       DebugLoc dl = MBBI->getDebugLoc();
1004*9880d681SAndroid Build Coastguard Worker       const ARMBaseInstrInfo &TII = *static_cast<const ARMBaseInstrInfo *>(
1005*9880d681SAndroid Build Coastguard Worker           MBB.getParent()->getSubtarget().getInstrInfo());
1006*9880d681SAndroid Build Coastguard Worker 
1007*9880d681SAndroid Build Coastguard Worker       // Tail call return: adjust the stack pointer and jump to callee.
1008*9880d681SAndroid Build Coastguard Worker       MBBI = MBB.getLastNonDebugInstr();
1009*9880d681SAndroid Build Coastguard Worker       MachineOperand &JumpTarget = MBBI->getOperand(0);
1010*9880d681SAndroid Build Coastguard Worker 
1011*9880d681SAndroid Build Coastguard Worker       // Jump to label or value in register.
1012*9880d681SAndroid Build Coastguard Worker       if (RetOpcode == ARM::TCRETURNdi) {
1013*9880d681SAndroid Build Coastguard Worker         unsigned TCOpcode =
1014*9880d681SAndroid Build Coastguard Worker             STI->isThumb()
1015*9880d681SAndroid Build Coastguard Worker                 ? (STI->isTargetMachO() ? ARM::tTAILJMPd : ARM::tTAILJMPdND)
1016*9880d681SAndroid Build Coastguard Worker                 : ARM::TAILJMPd;
1017*9880d681SAndroid Build Coastguard Worker         MachineInstrBuilder MIB = BuildMI(MBB, MBBI, dl, TII.get(TCOpcode));
1018*9880d681SAndroid Build Coastguard Worker         if (JumpTarget.isGlobal())
1019*9880d681SAndroid Build Coastguard Worker           MIB.addGlobalAddress(JumpTarget.getGlobal(), JumpTarget.getOffset(),
1020*9880d681SAndroid Build Coastguard Worker                                JumpTarget.getTargetFlags());
1021*9880d681SAndroid Build Coastguard Worker         else {
1022*9880d681SAndroid Build Coastguard Worker           assert(JumpTarget.isSymbol());
1023*9880d681SAndroid Build Coastguard Worker           MIB.addExternalSymbol(JumpTarget.getSymbolName(),
1024*9880d681SAndroid Build Coastguard Worker                                 JumpTarget.getTargetFlags());
1025*9880d681SAndroid Build Coastguard Worker         }
1026*9880d681SAndroid Build Coastguard Worker 
1027*9880d681SAndroid Build Coastguard Worker         // Add the default predicate in Thumb mode.
1028*9880d681SAndroid Build Coastguard Worker         if (STI->isThumb())
1029*9880d681SAndroid Build Coastguard Worker           MIB.addImm(ARMCC::AL).addReg(0);
1030*9880d681SAndroid Build Coastguard Worker       } else if (RetOpcode == ARM::TCRETURNri) {
1031*9880d681SAndroid Build Coastguard Worker         BuildMI(MBB, MBBI, dl,
1032*9880d681SAndroid Build Coastguard Worker                 TII.get(STI->isThumb() ? ARM::tTAILJMPr : ARM::TAILJMPr))
1033*9880d681SAndroid Build Coastguard Worker             .addReg(JumpTarget.getReg(), RegState::Kill);
1034*9880d681SAndroid Build Coastguard Worker       }
1035*9880d681SAndroid Build Coastguard Worker 
1036*9880d681SAndroid Build Coastguard Worker       auto NewMI = std::prev(MBBI);
1037*9880d681SAndroid Build Coastguard Worker       for (unsigned i = 1, e = MBBI->getNumOperands(); i != e; ++i)
1038*9880d681SAndroid Build Coastguard Worker         NewMI->addOperand(MBBI->getOperand(i));
1039*9880d681SAndroid Build Coastguard Worker 
1040*9880d681SAndroid Build Coastguard Worker       // Delete the pseudo instruction TCRETURN.
1041*9880d681SAndroid Build Coastguard Worker       MBB.erase(MBBI);
1042*9880d681SAndroid Build Coastguard Worker       MBBI = NewMI;
1043*9880d681SAndroid Build Coastguard Worker       return true;
1044*9880d681SAndroid Build Coastguard Worker     }
1045*9880d681SAndroid Build Coastguard Worker     case ARM::VMOVScc:
1046*9880d681SAndroid Build Coastguard Worker     case ARM::VMOVDcc: {
1047*9880d681SAndroid Build Coastguard Worker       unsigned newOpc = Opcode == ARM::VMOVScc ? ARM::VMOVS : ARM::VMOVD;
1048*9880d681SAndroid Build Coastguard Worker       BuildMI(MBB, MBBI, MI.getDebugLoc(), TII->get(newOpc),
1049*9880d681SAndroid Build Coastguard Worker               MI.getOperand(1).getReg())
1050*9880d681SAndroid Build Coastguard Worker         .addOperand(MI.getOperand(2))
1051*9880d681SAndroid Build Coastguard Worker         .addImm(MI.getOperand(3).getImm()) // 'pred'
1052*9880d681SAndroid Build Coastguard Worker         .addOperand(MI.getOperand(4));
1053*9880d681SAndroid Build Coastguard Worker 
1054*9880d681SAndroid Build Coastguard Worker       MI.eraseFromParent();
1055*9880d681SAndroid Build Coastguard Worker       return true;
1056*9880d681SAndroid Build Coastguard Worker     }
1057*9880d681SAndroid Build Coastguard Worker     case ARM::t2MOVCCr:
1058*9880d681SAndroid Build Coastguard Worker     case ARM::MOVCCr: {
1059*9880d681SAndroid Build Coastguard Worker       unsigned Opc = AFI->isThumbFunction() ? ARM::t2MOVr : ARM::MOVr;
1060*9880d681SAndroid Build Coastguard Worker       BuildMI(MBB, MBBI, MI.getDebugLoc(), TII->get(Opc),
1061*9880d681SAndroid Build Coastguard Worker               MI.getOperand(1).getReg())
1062*9880d681SAndroid Build Coastguard Worker         .addOperand(MI.getOperand(2))
1063*9880d681SAndroid Build Coastguard Worker         .addImm(MI.getOperand(3).getImm()) // 'pred'
1064*9880d681SAndroid Build Coastguard Worker         .addOperand(MI.getOperand(4))
1065*9880d681SAndroid Build Coastguard Worker         .addReg(0); // 's' bit
1066*9880d681SAndroid Build Coastguard Worker 
1067*9880d681SAndroid Build Coastguard Worker       MI.eraseFromParent();
1068*9880d681SAndroid Build Coastguard Worker       return true;
1069*9880d681SAndroid Build Coastguard Worker     }
1070*9880d681SAndroid Build Coastguard Worker     case ARM::MOVCCsi: {
1071*9880d681SAndroid Build Coastguard Worker       BuildMI(MBB, MBBI, MI.getDebugLoc(), TII->get(ARM::MOVsi),
1072*9880d681SAndroid Build Coastguard Worker               (MI.getOperand(1).getReg()))
1073*9880d681SAndroid Build Coastguard Worker         .addOperand(MI.getOperand(2))
1074*9880d681SAndroid Build Coastguard Worker         .addImm(MI.getOperand(3).getImm())
1075*9880d681SAndroid Build Coastguard Worker         .addImm(MI.getOperand(4).getImm()) // 'pred'
1076*9880d681SAndroid Build Coastguard Worker         .addOperand(MI.getOperand(5))
1077*9880d681SAndroid Build Coastguard Worker         .addReg(0); // 's' bit
1078*9880d681SAndroid Build Coastguard Worker 
1079*9880d681SAndroid Build Coastguard Worker       MI.eraseFromParent();
1080*9880d681SAndroid Build Coastguard Worker       return true;
1081*9880d681SAndroid Build Coastguard Worker     }
1082*9880d681SAndroid Build Coastguard Worker     case ARM::MOVCCsr: {
1083*9880d681SAndroid Build Coastguard Worker       BuildMI(MBB, MBBI, MI.getDebugLoc(), TII->get(ARM::MOVsr),
1084*9880d681SAndroid Build Coastguard Worker               (MI.getOperand(1).getReg()))
1085*9880d681SAndroid Build Coastguard Worker         .addOperand(MI.getOperand(2))
1086*9880d681SAndroid Build Coastguard Worker         .addOperand(MI.getOperand(3))
1087*9880d681SAndroid Build Coastguard Worker         .addImm(MI.getOperand(4).getImm())
1088*9880d681SAndroid Build Coastguard Worker         .addImm(MI.getOperand(5).getImm()) // 'pred'
1089*9880d681SAndroid Build Coastguard Worker         .addOperand(MI.getOperand(6))
1090*9880d681SAndroid Build Coastguard Worker         .addReg(0); // 's' bit
1091*9880d681SAndroid Build Coastguard Worker 
1092*9880d681SAndroid Build Coastguard Worker       MI.eraseFromParent();
1093*9880d681SAndroid Build Coastguard Worker       return true;
1094*9880d681SAndroid Build Coastguard Worker     }
1095*9880d681SAndroid Build Coastguard Worker     case ARM::t2MOVCCi16:
1096*9880d681SAndroid Build Coastguard Worker     case ARM::MOVCCi16: {
1097*9880d681SAndroid Build Coastguard Worker       unsigned NewOpc = AFI->isThumbFunction() ? ARM::t2MOVi16 : ARM::MOVi16;
1098*9880d681SAndroid Build Coastguard Worker       BuildMI(MBB, MBBI, MI.getDebugLoc(), TII->get(NewOpc),
1099*9880d681SAndroid Build Coastguard Worker               MI.getOperand(1).getReg())
1100*9880d681SAndroid Build Coastguard Worker         .addImm(MI.getOperand(2).getImm())
1101*9880d681SAndroid Build Coastguard Worker         .addImm(MI.getOperand(3).getImm()) // 'pred'
1102*9880d681SAndroid Build Coastguard Worker         .addOperand(MI.getOperand(4));
1103*9880d681SAndroid Build Coastguard Worker       MI.eraseFromParent();
1104*9880d681SAndroid Build Coastguard Worker       return true;
1105*9880d681SAndroid Build Coastguard Worker     }
1106*9880d681SAndroid Build Coastguard Worker     case ARM::t2MOVCCi:
1107*9880d681SAndroid Build Coastguard Worker     case ARM::MOVCCi: {
1108*9880d681SAndroid Build Coastguard Worker       unsigned Opc = AFI->isThumbFunction() ? ARM::t2MOVi : ARM::MOVi;
1109*9880d681SAndroid Build Coastguard Worker       BuildMI(MBB, MBBI, MI.getDebugLoc(), TII->get(Opc),
1110*9880d681SAndroid Build Coastguard Worker               MI.getOperand(1).getReg())
1111*9880d681SAndroid Build Coastguard Worker         .addImm(MI.getOperand(2).getImm())
1112*9880d681SAndroid Build Coastguard Worker         .addImm(MI.getOperand(3).getImm()) // 'pred'
1113*9880d681SAndroid Build Coastguard Worker         .addOperand(MI.getOperand(4))
1114*9880d681SAndroid Build Coastguard Worker         .addReg(0); // 's' bit
1115*9880d681SAndroid Build Coastguard Worker 
1116*9880d681SAndroid Build Coastguard Worker       MI.eraseFromParent();
1117*9880d681SAndroid Build Coastguard Worker       return true;
1118*9880d681SAndroid Build Coastguard Worker     }
1119*9880d681SAndroid Build Coastguard Worker     case ARM::t2MVNCCi:
1120*9880d681SAndroid Build Coastguard Worker     case ARM::MVNCCi: {
1121*9880d681SAndroid Build Coastguard Worker       unsigned Opc = AFI->isThumbFunction() ? ARM::t2MVNi : ARM::MVNi;
1122*9880d681SAndroid Build Coastguard Worker       BuildMI(MBB, MBBI, MI.getDebugLoc(), TII->get(Opc),
1123*9880d681SAndroid Build Coastguard Worker               MI.getOperand(1).getReg())
1124*9880d681SAndroid Build Coastguard Worker         .addImm(MI.getOperand(2).getImm())
1125*9880d681SAndroid Build Coastguard Worker         .addImm(MI.getOperand(3).getImm()) // 'pred'
1126*9880d681SAndroid Build Coastguard Worker         .addOperand(MI.getOperand(4))
1127*9880d681SAndroid Build Coastguard Worker         .addReg(0); // 's' bit
1128*9880d681SAndroid Build Coastguard Worker 
1129*9880d681SAndroid Build Coastguard Worker       MI.eraseFromParent();
1130*9880d681SAndroid Build Coastguard Worker       return true;
1131*9880d681SAndroid Build Coastguard Worker     }
1132*9880d681SAndroid Build Coastguard Worker     case ARM::t2MOVCClsl:
1133*9880d681SAndroid Build Coastguard Worker     case ARM::t2MOVCClsr:
1134*9880d681SAndroid Build Coastguard Worker     case ARM::t2MOVCCasr:
1135*9880d681SAndroid Build Coastguard Worker     case ARM::t2MOVCCror: {
1136*9880d681SAndroid Build Coastguard Worker       unsigned NewOpc;
1137*9880d681SAndroid Build Coastguard Worker       switch (Opcode) {
1138*9880d681SAndroid Build Coastguard Worker       case ARM::t2MOVCClsl: NewOpc = ARM::t2LSLri; break;
1139*9880d681SAndroid Build Coastguard Worker       case ARM::t2MOVCClsr: NewOpc = ARM::t2LSRri; break;
1140*9880d681SAndroid Build Coastguard Worker       case ARM::t2MOVCCasr: NewOpc = ARM::t2ASRri; break;
1141*9880d681SAndroid Build Coastguard Worker       case ARM::t2MOVCCror: NewOpc = ARM::t2RORri; break;
1142*9880d681SAndroid Build Coastguard Worker       default: llvm_unreachable("unexpeced conditional move");
1143*9880d681SAndroid Build Coastguard Worker       }
1144*9880d681SAndroid Build Coastguard Worker       BuildMI(MBB, MBBI, MI.getDebugLoc(), TII->get(NewOpc),
1145*9880d681SAndroid Build Coastguard Worker               MI.getOperand(1).getReg())
1146*9880d681SAndroid Build Coastguard Worker         .addOperand(MI.getOperand(2))
1147*9880d681SAndroid Build Coastguard Worker         .addImm(MI.getOperand(3).getImm())
1148*9880d681SAndroid Build Coastguard Worker         .addImm(MI.getOperand(4).getImm()) // 'pred'
1149*9880d681SAndroid Build Coastguard Worker         .addOperand(MI.getOperand(5))
1150*9880d681SAndroid Build Coastguard Worker         .addReg(0); // 's' bit
1151*9880d681SAndroid Build Coastguard Worker       MI.eraseFromParent();
1152*9880d681SAndroid Build Coastguard Worker       return true;
1153*9880d681SAndroid Build Coastguard Worker     }
1154*9880d681SAndroid Build Coastguard Worker     case ARM::Int_eh_sjlj_dispatchsetup: {
1155*9880d681SAndroid Build Coastguard Worker       MachineFunction &MF = *MI.getParent()->getParent();
1156*9880d681SAndroid Build Coastguard Worker       const ARMBaseInstrInfo *AII =
1157*9880d681SAndroid Build Coastguard Worker         static_cast<const ARMBaseInstrInfo*>(TII);
1158*9880d681SAndroid Build Coastguard Worker       const ARMBaseRegisterInfo &RI = AII->getRegisterInfo();
1159*9880d681SAndroid Build Coastguard Worker       // For functions using a base pointer, we rematerialize it (via the frame
1160*9880d681SAndroid Build Coastguard Worker       // pointer) here since eh.sjlj.setjmp and eh.sjlj.longjmp don't do it
1161*9880d681SAndroid Build Coastguard Worker       // for us. Otherwise, expand to nothing.
1162*9880d681SAndroid Build Coastguard Worker       if (RI.hasBasePointer(MF)) {
1163*9880d681SAndroid Build Coastguard Worker         int32_t NumBytes = AFI->getFramePtrSpillOffset();
1164*9880d681SAndroid Build Coastguard Worker         unsigned FramePtr = RI.getFrameRegister(MF);
1165*9880d681SAndroid Build Coastguard Worker         assert(MF.getSubtarget().getFrameLowering()->hasFP(MF) &&
1166*9880d681SAndroid Build Coastguard Worker                "base pointer without frame pointer?");
1167*9880d681SAndroid Build Coastguard Worker 
1168*9880d681SAndroid Build Coastguard Worker         if (AFI->isThumb2Function()) {
1169*9880d681SAndroid Build Coastguard Worker           emitT2RegPlusImmediate(MBB, MBBI, MI.getDebugLoc(), ARM::R6,
1170*9880d681SAndroid Build Coastguard Worker                                  FramePtr, -NumBytes, ARMCC::AL, 0, *TII);
1171*9880d681SAndroid Build Coastguard Worker         } else if (AFI->isThumbFunction()) {
1172*9880d681SAndroid Build Coastguard Worker           emitThumbRegPlusImmediate(MBB, MBBI, MI.getDebugLoc(), ARM::R6,
1173*9880d681SAndroid Build Coastguard Worker                                     FramePtr, -NumBytes, *TII, RI);
1174*9880d681SAndroid Build Coastguard Worker         } else {
1175*9880d681SAndroid Build Coastguard Worker           emitARMRegPlusImmediate(MBB, MBBI, MI.getDebugLoc(), ARM::R6,
1176*9880d681SAndroid Build Coastguard Worker                                   FramePtr, -NumBytes, ARMCC::AL, 0,
1177*9880d681SAndroid Build Coastguard Worker                                   *TII);
1178*9880d681SAndroid Build Coastguard Worker         }
1179*9880d681SAndroid Build Coastguard Worker         // If there's dynamic realignment, adjust for it.
1180*9880d681SAndroid Build Coastguard Worker         if (RI.needsStackRealignment(MF)) {
1181*9880d681SAndroid Build Coastguard Worker           MachineFrameInfo  *MFI = MF.getFrameInfo();
1182*9880d681SAndroid Build Coastguard Worker           unsigned MaxAlign = MFI->getMaxAlignment();
1183*9880d681SAndroid Build Coastguard Worker           assert (!AFI->isThumb1OnlyFunction());
1184*9880d681SAndroid Build Coastguard Worker           // Emit bic r6, r6, MaxAlign
1185*9880d681SAndroid Build Coastguard Worker           assert(MaxAlign <= 256 && "The BIC instruction cannot encode "
1186*9880d681SAndroid Build Coastguard Worker                                     "immediates larger than 256 with all lower "
1187*9880d681SAndroid Build Coastguard Worker                                     "bits set.");
1188*9880d681SAndroid Build Coastguard Worker           unsigned bicOpc = AFI->isThumbFunction() ?
1189*9880d681SAndroid Build Coastguard Worker             ARM::t2BICri : ARM::BICri;
1190*9880d681SAndroid Build Coastguard Worker           AddDefaultCC(AddDefaultPred(BuildMI(MBB, MBBI, MI.getDebugLoc(),
1191*9880d681SAndroid Build Coastguard Worker                                               TII->get(bicOpc), ARM::R6)
1192*9880d681SAndroid Build Coastguard Worker                                       .addReg(ARM::R6, RegState::Kill)
1193*9880d681SAndroid Build Coastguard Worker                                       .addImm(MaxAlign-1)));
1194*9880d681SAndroid Build Coastguard Worker         }
1195*9880d681SAndroid Build Coastguard Worker 
1196*9880d681SAndroid Build Coastguard Worker       }
1197*9880d681SAndroid Build Coastguard Worker       MI.eraseFromParent();
1198*9880d681SAndroid Build Coastguard Worker       return true;
1199*9880d681SAndroid Build Coastguard Worker     }
1200*9880d681SAndroid Build Coastguard Worker 
1201*9880d681SAndroid Build Coastguard Worker     case ARM::MOVsrl_flag:
1202*9880d681SAndroid Build Coastguard Worker     case ARM::MOVsra_flag: {
1203*9880d681SAndroid Build Coastguard Worker       // These are just fancy MOVs instructions.
1204*9880d681SAndroid Build Coastguard Worker       AddDefaultPred(BuildMI(MBB, MBBI, MI.getDebugLoc(), TII->get(ARM::MOVsi),
1205*9880d681SAndroid Build Coastguard Worker                              MI.getOperand(0).getReg())
1206*9880d681SAndroid Build Coastguard Worker                      .addOperand(MI.getOperand(1))
1207*9880d681SAndroid Build Coastguard Worker                      .addImm(ARM_AM::getSORegOpc((Opcode == ARM::MOVsrl_flag ?
1208*9880d681SAndroid Build Coastguard Worker                                                   ARM_AM::lsr : ARM_AM::asr),
1209*9880d681SAndroid Build Coastguard Worker                                                  1)))
1210*9880d681SAndroid Build Coastguard Worker         .addReg(ARM::CPSR, RegState::Define);
1211*9880d681SAndroid Build Coastguard Worker       MI.eraseFromParent();
1212*9880d681SAndroid Build Coastguard Worker       return true;
1213*9880d681SAndroid Build Coastguard Worker     }
1214*9880d681SAndroid Build Coastguard Worker     case ARM::RRX: {
1215*9880d681SAndroid Build Coastguard Worker       // This encodes as "MOVs Rd, Rm, rrx
1216*9880d681SAndroid Build Coastguard Worker       MachineInstrBuilder MIB =
1217*9880d681SAndroid Build Coastguard Worker         AddDefaultPred(BuildMI(MBB, MBBI, MI.getDebugLoc(),TII->get(ARM::MOVsi),
1218*9880d681SAndroid Build Coastguard Worker                                MI.getOperand(0).getReg())
1219*9880d681SAndroid Build Coastguard Worker                        .addOperand(MI.getOperand(1))
1220*9880d681SAndroid Build Coastguard Worker                        .addImm(ARM_AM::getSORegOpc(ARM_AM::rrx, 0)))
1221*9880d681SAndroid Build Coastguard Worker         .addReg(0);
1222*9880d681SAndroid Build Coastguard Worker       TransferImpOps(MI, MIB, MIB);
1223*9880d681SAndroid Build Coastguard Worker       MI.eraseFromParent();
1224*9880d681SAndroid Build Coastguard Worker       return true;
1225*9880d681SAndroid Build Coastguard Worker     }
1226*9880d681SAndroid Build Coastguard Worker     case ARM::tTPsoft:
1227*9880d681SAndroid Build Coastguard Worker     case ARM::TPsoft: {
1228*9880d681SAndroid Build Coastguard Worker       MachineInstrBuilder MIB;
1229*9880d681SAndroid Build Coastguard Worker       if (Opcode == ARM::tTPsoft)
1230*9880d681SAndroid Build Coastguard Worker         MIB = BuildMI(MBB, MBBI, MI.getDebugLoc(),
1231*9880d681SAndroid Build Coastguard Worker                       TII->get( ARM::tBL))
1232*9880d681SAndroid Build Coastguard Worker               .addImm((unsigned)ARMCC::AL).addReg(0)
1233*9880d681SAndroid Build Coastguard Worker               .addExternalSymbol("__aeabi_read_tp", 0);
1234*9880d681SAndroid Build Coastguard Worker       else
1235*9880d681SAndroid Build Coastguard Worker         MIB = BuildMI(MBB, MBBI, MI.getDebugLoc(),
1236*9880d681SAndroid Build Coastguard Worker                       TII->get( ARM::BL))
1237*9880d681SAndroid Build Coastguard Worker               .addExternalSymbol("__aeabi_read_tp", 0);
1238*9880d681SAndroid Build Coastguard Worker 
1239*9880d681SAndroid Build Coastguard Worker       MIB->setMemRefs(MI.memoperands_begin(), MI.memoperands_end());
1240*9880d681SAndroid Build Coastguard Worker       TransferImpOps(MI, MIB, MIB);
1241*9880d681SAndroid Build Coastguard Worker       MI.eraseFromParent();
1242*9880d681SAndroid Build Coastguard Worker       return true;
1243*9880d681SAndroid Build Coastguard Worker     }
1244*9880d681SAndroid Build Coastguard Worker     case ARM::tLDRpci_pic:
1245*9880d681SAndroid Build Coastguard Worker     case ARM::t2LDRpci_pic: {
1246*9880d681SAndroid Build Coastguard Worker       unsigned NewLdOpc = (Opcode == ARM::tLDRpci_pic)
1247*9880d681SAndroid Build Coastguard Worker         ? ARM::tLDRpci : ARM::t2LDRpci;
1248*9880d681SAndroid Build Coastguard Worker       unsigned DstReg = MI.getOperand(0).getReg();
1249*9880d681SAndroid Build Coastguard Worker       bool DstIsDead = MI.getOperand(0).isDead();
1250*9880d681SAndroid Build Coastguard Worker       MachineInstrBuilder MIB1 =
1251*9880d681SAndroid Build Coastguard Worker         AddDefaultPred(BuildMI(MBB, MBBI, MI.getDebugLoc(),
1252*9880d681SAndroid Build Coastguard Worker                                TII->get(NewLdOpc), DstReg)
1253*9880d681SAndroid Build Coastguard Worker                        .addOperand(MI.getOperand(1)));
1254*9880d681SAndroid Build Coastguard Worker       MIB1->setMemRefs(MI.memoperands_begin(), MI.memoperands_end());
1255*9880d681SAndroid Build Coastguard Worker       MachineInstrBuilder MIB2 = BuildMI(MBB, MBBI, MI.getDebugLoc(),
1256*9880d681SAndroid Build Coastguard Worker                                          TII->get(ARM::tPICADD))
1257*9880d681SAndroid Build Coastguard Worker         .addReg(DstReg, RegState::Define | getDeadRegState(DstIsDead))
1258*9880d681SAndroid Build Coastguard Worker         .addReg(DstReg)
1259*9880d681SAndroid Build Coastguard Worker         .addOperand(MI.getOperand(2));
1260*9880d681SAndroid Build Coastguard Worker       TransferImpOps(MI, MIB1, MIB2);
1261*9880d681SAndroid Build Coastguard Worker       MI.eraseFromParent();
1262*9880d681SAndroid Build Coastguard Worker       return true;
1263*9880d681SAndroid Build Coastguard Worker     }
1264*9880d681SAndroid Build Coastguard Worker 
1265*9880d681SAndroid Build Coastguard Worker     case ARM::LDRLIT_ga_abs:
1266*9880d681SAndroid Build Coastguard Worker     case ARM::LDRLIT_ga_pcrel:
1267*9880d681SAndroid Build Coastguard Worker     case ARM::LDRLIT_ga_pcrel_ldr:
1268*9880d681SAndroid Build Coastguard Worker     case ARM::tLDRLIT_ga_abs:
1269*9880d681SAndroid Build Coastguard Worker     case ARM::tLDRLIT_ga_pcrel: {
1270*9880d681SAndroid Build Coastguard Worker       unsigned DstReg = MI.getOperand(0).getReg();
1271*9880d681SAndroid Build Coastguard Worker       bool DstIsDead = MI.getOperand(0).isDead();
1272*9880d681SAndroid Build Coastguard Worker       const MachineOperand &MO1 = MI.getOperand(1);
1273*9880d681SAndroid Build Coastguard Worker       const GlobalValue *GV = MO1.getGlobal();
1274*9880d681SAndroid Build Coastguard Worker       bool IsARM =
1275*9880d681SAndroid Build Coastguard Worker           Opcode != ARM::tLDRLIT_ga_pcrel && Opcode != ARM::tLDRLIT_ga_abs;
1276*9880d681SAndroid Build Coastguard Worker       bool IsPIC =
1277*9880d681SAndroid Build Coastguard Worker           Opcode != ARM::LDRLIT_ga_abs && Opcode != ARM::tLDRLIT_ga_abs;
1278*9880d681SAndroid Build Coastguard Worker       unsigned LDRLITOpc = IsARM ? ARM::LDRi12 : ARM::tLDRpci;
1279*9880d681SAndroid Build Coastguard Worker       unsigned PICAddOpc =
1280*9880d681SAndroid Build Coastguard Worker           IsARM
1281*9880d681SAndroid Build Coastguard Worker               ? (Opcode == ARM::LDRLIT_ga_pcrel_ldr ? ARM::PICLDR : ARM::PICADD)
1282*9880d681SAndroid Build Coastguard Worker               : ARM::tPICADD;
1283*9880d681SAndroid Build Coastguard Worker 
1284*9880d681SAndroid Build Coastguard Worker       // We need a new const-pool entry to load from.
1285*9880d681SAndroid Build Coastguard Worker       MachineConstantPool *MCP = MBB.getParent()->getConstantPool();
1286*9880d681SAndroid Build Coastguard Worker       unsigned ARMPCLabelIndex = 0;
1287*9880d681SAndroid Build Coastguard Worker       MachineConstantPoolValue *CPV;
1288*9880d681SAndroid Build Coastguard Worker 
1289*9880d681SAndroid Build Coastguard Worker       if (IsPIC) {
1290*9880d681SAndroid Build Coastguard Worker         unsigned PCAdj = IsARM ? 8 : 4;
1291*9880d681SAndroid Build Coastguard Worker         ARMPCLabelIndex = AFI->createPICLabelUId();
1292*9880d681SAndroid Build Coastguard Worker         CPV = ARMConstantPoolConstant::Create(GV, ARMPCLabelIndex,
1293*9880d681SAndroid Build Coastguard Worker                                               ARMCP::CPValue, PCAdj);
1294*9880d681SAndroid Build Coastguard Worker       } else
1295*9880d681SAndroid Build Coastguard Worker         CPV = ARMConstantPoolConstant::Create(GV, ARMCP::no_modifier);
1296*9880d681SAndroid Build Coastguard Worker 
1297*9880d681SAndroid Build Coastguard Worker       MachineInstrBuilder MIB =
1298*9880d681SAndroid Build Coastguard Worker           BuildMI(MBB, MBBI, MI.getDebugLoc(), TII->get(LDRLITOpc), DstReg)
1299*9880d681SAndroid Build Coastguard Worker             .addConstantPoolIndex(MCP->getConstantPoolIndex(CPV, 4));
1300*9880d681SAndroid Build Coastguard Worker       if (IsARM)
1301*9880d681SAndroid Build Coastguard Worker         MIB.addImm(0);
1302*9880d681SAndroid Build Coastguard Worker       AddDefaultPred(MIB);
1303*9880d681SAndroid Build Coastguard Worker 
1304*9880d681SAndroid Build Coastguard Worker       if (IsPIC) {
1305*9880d681SAndroid Build Coastguard Worker         MachineInstrBuilder MIB =
1306*9880d681SAndroid Build Coastguard Worker           BuildMI(MBB, MBBI, MI.getDebugLoc(), TII->get(PICAddOpc))
1307*9880d681SAndroid Build Coastguard Worker             .addReg(DstReg, RegState::Define | getDeadRegState(DstIsDead))
1308*9880d681SAndroid Build Coastguard Worker             .addReg(DstReg)
1309*9880d681SAndroid Build Coastguard Worker             .addImm(ARMPCLabelIndex);
1310*9880d681SAndroid Build Coastguard Worker 
1311*9880d681SAndroid Build Coastguard Worker         if (IsARM)
1312*9880d681SAndroid Build Coastguard Worker           AddDefaultPred(MIB);
1313*9880d681SAndroid Build Coastguard Worker       }
1314*9880d681SAndroid Build Coastguard Worker 
1315*9880d681SAndroid Build Coastguard Worker       MI.eraseFromParent();
1316*9880d681SAndroid Build Coastguard Worker       return true;
1317*9880d681SAndroid Build Coastguard Worker     }
1318*9880d681SAndroid Build Coastguard Worker     case ARM::MOV_ga_pcrel:
1319*9880d681SAndroid Build Coastguard Worker     case ARM::MOV_ga_pcrel_ldr:
1320*9880d681SAndroid Build Coastguard Worker     case ARM::t2MOV_ga_pcrel: {
1321*9880d681SAndroid Build Coastguard Worker       // Expand into movw + movw. Also "add pc" / ldr [pc] in PIC mode.
1322*9880d681SAndroid Build Coastguard Worker       unsigned LabelId = AFI->createPICLabelUId();
1323*9880d681SAndroid Build Coastguard Worker       unsigned DstReg = MI.getOperand(0).getReg();
1324*9880d681SAndroid Build Coastguard Worker       bool DstIsDead = MI.getOperand(0).isDead();
1325*9880d681SAndroid Build Coastguard Worker       const MachineOperand &MO1 = MI.getOperand(1);
1326*9880d681SAndroid Build Coastguard Worker       const GlobalValue *GV = MO1.getGlobal();
1327*9880d681SAndroid Build Coastguard Worker       unsigned TF = MO1.getTargetFlags();
1328*9880d681SAndroid Build Coastguard Worker       bool isARM = Opcode != ARM::t2MOV_ga_pcrel;
1329*9880d681SAndroid Build Coastguard Worker       unsigned LO16Opc = isARM ? ARM::MOVi16_ga_pcrel : ARM::t2MOVi16_ga_pcrel;
1330*9880d681SAndroid Build Coastguard Worker       unsigned HI16Opc = isARM ? ARM::MOVTi16_ga_pcrel :ARM::t2MOVTi16_ga_pcrel;
1331*9880d681SAndroid Build Coastguard Worker       unsigned LO16TF = TF | ARMII::MO_LO16;
1332*9880d681SAndroid Build Coastguard Worker       unsigned HI16TF = TF | ARMII::MO_HI16;
1333*9880d681SAndroid Build Coastguard Worker       unsigned PICAddOpc = isARM
1334*9880d681SAndroid Build Coastguard Worker         ? (Opcode == ARM::MOV_ga_pcrel_ldr ? ARM::PICLDR : ARM::PICADD)
1335*9880d681SAndroid Build Coastguard Worker         : ARM::tPICADD;
1336*9880d681SAndroid Build Coastguard Worker       MachineInstrBuilder MIB1 = BuildMI(MBB, MBBI, MI.getDebugLoc(),
1337*9880d681SAndroid Build Coastguard Worker                                          TII->get(LO16Opc), DstReg)
1338*9880d681SAndroid Build Coastguard Worker         .addGlobalAddress(GV, MO1.getOffset(), TF | LO16TF)
1339*9880d681SAndroid Build Coastguard Worker         .addImm(LabelId);
1340*9880d681SAndroid Build Coastguard Worker 
1341*9880d681SAndroid Build Coastguard Worker       BuildMI(MBB, MBBI, MI.getDebugLoc(), TII->get(HI16Opc), DstReg)
1342*9880d681SAndroid Build Coastguard Worker         .addReg(DstReg)
1343*9880d681SAndroid Build Coastguard Worker         .addGlobalAddress(GV, MO1.getOffset(), TF | HI16TF)
1344*9880d681SAndroid Build Coastguard Worker         .addImm(LabelId);
1345*9880d681SAndroid Build Coastguard Worker 
1346*9880d681SAndroid Build Coastguard Worker       MachineInstrBuilder MIB3 = BuildMI(MBB, MBBI, MI.getDebugLoc(),
1347*9880d681SAndroid Build Coastguard Worker                                          TII->get(PICAddOpc))
1348*9880d681SAndroid Build Coastguard Worker         .addReg(DstReg, RegState::Define | getDeadRegState(DstIsDead))
1349*9880d681SAndroid Build Coastguard Worker         .addReg(DstReg).addImm(LabelId);
1350*9880d681SAndroid Build Coastguard Worker       if (isARM) {
1351*9880d681SAndroid Build Coastguard Worker         AddDefaultPred(MIB3);
1352*9880d681SAndroid Build Coastguard Worker         if (Opcode == ARM::MOV_ga_pcrel_ldr)
1353*9880d681SAndroid Build Coastguard Worker           MIB3->setMemRefs(MI.memoperands_begin(), MI.memoperands_end());
1354*9880d681SAndroid Build Coastguard Worker       }
1355*9880d681SAndroid Build Coastguard Worker       TransferImpOps(MI, MIB1, MIB3);
1356*9880d681SAndroid Build Coastguard Worker       MI.eraseFromParent();
1357*9880d681SAndroid Build Coastguard Worker       return true;
1358*9880d681SAndroid Build Coastguard Worker     }
1359*9880d681SAndroid Build Coastguard Worker 
1360*9880d681SAndroid Build Coastguard Worker     case ARM::MOVi32imm:
1361*9880d681SAndroid Build Coastguard Worker     case ARM::MOVCCi32imm:
1362*9880d681SAndroid Build Coastguard Worker     case ARM::t2MOVi32imm:
1363*9880d681SAndroid Build Coastguard Worker     case ARM::t2MOVCCi32imm:
1364*9880d681SAndroid Build Coastguard Worker       ExpandMOV32BitImm(MBB, MBBI);
1365*9880d681SAndroid Build Coastguard Worker       return true;
1366*9880d681SAndroid Build Coastguard Worker 
1367*9880d681SAndroid Build Coastguard Worker     case ARM::SUBS_PC_LR: {
1368*9880d681SAndroid Build Coastguard Worker       MachineInstrBuilder MIB =
1369*9880d681SAndroid Build Coastguard Worker           BuildMI(MBB, MBBI, MI.getDebugLoc(), TII->get(ARM::SUBri), ARM::PC)
1370*9880d681SAndroid Build Coastguard Worker               .addReg(ARM::LR)
1371*9880d681SAndroid Build Coastguard Worker               .addOperand(MI.getOperand(0))
1372*9880d681SAndroid Build Coastguard Worker               .addOperand(MI.getOperand(1))
1373*9880d681SAndroid Build Coastguard Worker               .addOperand(MI.getOperand(2))
1374*9880d681SAndroid Build Coastguard Worker               .addReg(ARM::CPSR, RegState::Undef);
1375*9880d681SAndroid Build Coastguard Worker       TransferImpOps(MI, MIB, MIB);
1376*9880d681SAndroid Build Coastguard Worker       MI.eraseFromParent();
1377*9880d681SAndroid Build Coastguard Worker       return true;
1378*9880d681SAndroid Build Coastguard Worker     }
1379*9880d681SAndroid Build Coastguard Worker     case ARM::VLDMQIA: {
1380*9880d681SAndroid Build Coastguard Worker       unsigned NewOpc = ARM::VLDMDIA;
1381*9880d681SAndroid Build Coastguard Worker       MachineInstrBuilder MIB =
1382*9880d681SAndroid Build Coastguard Worker         BuildMI(MBB, MBBI, MI.getDebugLoc(), TII->get(NewOpc));
1383*9880d681SAndroid Build Coastguard Worker       unsigned OpIdx = 0;
1384*9880d681SAndroid Build Coastguard Worker 
1385*9880d681SAndroid Build Coastguard Worker       // Grab the Q register destination.
1386*9880d681SAndroid Build Coastguard Worker       bool DstIsDead = MI.getOperand(OpIdx).isDead();
1387*9880d681SAndroid Build Coastguard Worker       unsigned DstReg = MI.getOperand(OpIdx++).getReg();
1388*9880d681SAndroid Build Coastguard Worker 
1389*9880d681SAndroid Build Coastguard Worker       // Copy the source register.
1390*9880d681SAndroid Build Coastguard Worker       MIB.addOperand(MI.getOperand(OpIdx++));
1391*9880d681SAndroid Build Coastguard Worker 
1392*9880d681SAndroid Build Coastguard Worker       // Copy the predicate operands.
1393*9880d681SAndroid Build Coastguard Worker       MIB.addOperand(MI.getOperand(OpIdx++));
1394*9880d681SAndroid Build Coastguard Worker       MIB.addOperand(MI.getOperand(OpIdx++));
1395*9880d681SAndroid Build Coastguard Worker 
1396*9880d681SAndroid Build Coastguard Worker       // Add the destination operands (D subregs).
1397*9880d681SAndroid Build Coastguard Worker       unsigned D0 = TRI->getSubReg(DstReg, ARM::dsub_0);
1398*9880d681SAndroid Build Coastguard Worker       unsigned D1 = TRI->getSubReg(DstReg, ARM::dsub_1);
1399*9880d681SAndroid Build Coastguard Worker       MIB.addReg(D0, RegState::Define | getDeadRegState(DstIsDead))
1400*9880d681SAndroid Build Coastguard Worker         .addReg(D1, RegState::Define | getDeadRegState(DstIsDead));
1401*9880d681SAndroid Build Coastguard Worker 
1402*9880d681SAndroid Build Coastguard Worker       // Add an implicit def for the super-register.
1403*9880d681SAndroid Build Coastguard Worker       MIB.addReg(DstReg, RegState::ImplicitDefine | getDeadRegState(DstIsDead));
1404*9880d681SAndroid Build Coastguard Worker       TransferImpOps(MI, MIB, MIB);
1405*9880d681SAndroid Build Coastguard Worker       MIB.setMemRefs(MI.memoperands_begin(), MI.memoperands_end());
1406*9880d681SAndroid Build Coastguard Worker       MI.eraseFromParent();
1407*9880d681SAndroid Build Coastguard Worker       return true;
1408*9880d681SAndroid Build Coastguard Worker     }
1409*9880d681SAndroid Build Coastguard Worker 
1410*9880d681SAndroid Build Coastguard Worker     case ARM::VSTMQIA: {
1411*9880d681SAndroid Build Coastguard Worker       unsigned NewOpc = ARM::VSTMDIA;
1412*9880d681SAndroid Build Coastguard Worker       MachineInstrBuilder MIB =
1413*9880d681SAndroid Build Coastguard Worker         BuildMI(MBB, MBBI, MI.getDebugLoc(), TII->get(NewOpc));
1414*9880d681SAndroid Build Coastguard Worker       unsigned OpIdx = 0;
1415*9880d681SAndroid Build Coastguard Worker 
1416*9880d681SAndroid Build Coastguard Worker       // Grab the Q register source.
1417*9880d681SAndroid Build Coastguard Worker       bool SrcIsKill = MI.getOperand(OpIdx).isKill();
1418*9880d681SAndroid Build Coastguard Worker       unsigned SrcReg = MI.getOperand(OpIdx++).getReg();
1419*9880d681SAndroid Build Coastguard Worker 
1420*9880d681SAndroid Build Coastguard Worker       // Copy the destination register.
1421*9880d681SAndroid Build Coastguard Worker       MIB.addOperand(MI.getOperand(OpIdx++));
1422*9880d681SAndroid Build Coastguard Worker 
1423*9880d681SAndroid Build Coastguard Worker       // Copy the predicate operands.
1424*9880d681SAndroid Build Coastguard Worker       MIB.addOperand(MI.getOperand(OpIdx++));
1425*9880d681SAndroid Build Coastguard Worker       MIB.addOperand(MI.getOperand(OpIdx++));
1426*9880d681SAndroid Build Coastguard Worker 
1427*9880d681SAndroid Build Coastguard Worker       // Add the source operands (D subregs).
1428*9880d681SAndroid Build Coastguard Worker       unsigned D0 = TRI->getSubReg(SrcReg, ARM::dsub_0);
1429*9880d681SAndroid Build Coastguard Worker       unsigned D1 = TRI->getSubReg(SrcReg, ARM::dsub_1);
1430*9880d681SAndroid Build Coastguard Worker       MIB.addReg(D0, SrcIsKill ? RegState::Kill : 0)
1431*9880d681SAndroid Build Coastguard Worker          .addReg(D1, SrcIsKill ? RegState::Kill : 0);
1432*9880d681SAndroid Build Coastguard Worker 
1433*9880d681SAndroid Build Coastguard Worker       if (SrcIsKill)      // Add an implicit kill for the Q register.
1434*9880d681SAndroid Build Coastguard Worker         MIB->addRegisterKilled(SrcReg, TRI, true);
1435*9880d681SAndroid Build Coastguard Worker 
1436*9880d681SAndroid Build Coastguard Worker       TransferImpOps(MI, MIB, MIB);
1437*9880d681SAndroid Build Coastguard Worker       MIB.setMemRefs(MI.memoperands_begin(), MI.memoperands_end());
1438*9880d681SAndroid Build Coastguard Worker       MI.eraseFromParent();
1439*9880d681SAndroid Build Coastguard Worker       return true;
1440*9880d681SAndroid Build Coastguard Worker     }
1441*9880d681SAndroid Build Coastguard Worker 
1442*9880d681SAndroid Build Coastguard Worker     case ARM::VLD2q8Pseudo:
1443*9880d681SAndroid Build Coastguard Worker     case ARM::VLD2q16Pseudo:
1444*9880d681SAndroid Build Coastguard Worker     case ARM::VLD2q32Pseudo:
1445*9880d681SAndroid Build Coastguard Worker     case ARM::VLD2q8PseudoWB_fixed:
1446*9880d681SAndroid Build Coastguard Worker     case ARM::VLD2q16PseudoWB_fixed:
1447*9880d681SAndroid Build Coastguard Worker     case ARM::VLD2q32PseudoWB_fixed:
1448*9880d681SAndroid Build Coastguard Worker     case ARM::VLD2q8PseudoWB_register:
1449*9880d681SAndroid Build Coastguard Worker     case ARM::VLD2q16PseudoWB_register:
1450*9880d681SAndroid Build Coastguard Worker     case ARM::VLD2q32PseudoWB_register:
1451*9880d681SAndroid Build Coastguard Worker     case ARM::VLD3d8Pseudo:
1452*9880d681SAndroid Build Coastguard Worker     case ARM::VLD3d16Pseudo:
1453*9880d681SAndroid Build Coastguard Worker     case ARM::VLD3d32Pseudo:
1454*9880d681SAndroid Build Coastguard Worker     case ARM::VLD1d64TPseudo:
1455*9880d681SAndroid Build Coastguard Worker     case ARM::VLD1d64TPseudoWB_fixed:
1456*9880d681SAndroid Build Coastguard Worker     case ARM::VLD3d8Pseudo_UPD:
1457*9880d681SAndroid Build Coastguard Worker     case ARM::VLD3d16Pseudo_UPD:
1458*9880d681SAndroid Build Coastguard Worker     case ARM::VLD3d32Pseudo_UPD:
1459*9880d681SAndroid Build Coastguard Worker     case ARM::VLD3q8Pseudo_UPD:
1460*9880d681SAndroid Build Coastguard Worker     case ARM::VLD3q16Pseudo_UPD:
1461*9880d681SAndroid Build Coastguard Worker     case ARM::VLD3q32Pseudo_UPD:
1462*9880d681SAndroid Build Coastguard Worker     case ARM::VLD3q8oddPseudo:
1463*9880d681SAndroid Build Coastguard Worker     case ARM::VLD3q16oddPseudo:
1464*9880d681SAndroid Build Coastguard Worker     case ARM::VLD3q32oddPseudo:
1465*9880d681SAndroid Build Coastguard Worker     case ARM::VLD3q8oddPseudo_UPD:
1466*9880d681SAndroid Build Coastguard Worker     case ARM::VLD3q16oddPseudo_UPD:
1467*9880d681SAndroid Build Coastguard Worker     case ARM::VLD3q32oddPseudo_UPD:
1468*9880d681SAndroid Build Coastguard Worker     case ARM::VLD4d8Pseudo:
1469*9880d681SAndroid Build Coastguard Worker     case ARM::VLD4d16Pseudo:
1470*9880d681SAndroid Build Coastguard Worker     case ARM::VLD4d32Pseudo:
1471*9880d681SAndroid Build Coastguard Worker     case ARM::VLD1d64QPseudo:
1472*9880d681SAndroid Build Coastguard Worker     case ARM::VLD1d64QPseudoWB_fixed:
1473*9880d681SAndroid Build Coastguard Worker     case ARM::VLD4d8Pseudo_UPD:
1474*9880d681SAndroid Build Coastguard Worker     case ARM::VLD4d16Pseudo_UPD:
1475*9880d681SAndroid Build Coastguard Worker     case ARM::VLD4d32Pseudo_UPD:
1476*9880d681SAndroid Build Coastguard Worker     case ARM::VLD4q8Pseudo_UPD:
1477*9880d681SAndroid Build Coastguard Worker     case ARM::VLD4q16Pseudo_UPD:
1478*9880d681SAndroid Build Coastguard Worker     case ARM::VLD4q32Pseudo_UPD:
1479*9880d681SAndroid Build Coastguard Worker     case ARM::VLD4q8oddPseudo:
1480*9880d681SAndroid Build Coastguard Worker     case ARM::VLD4q16oddPseudo:
1481*9880d681SAndroid Build Coastguard Worker     case ARM::VLD4q32oddPseudo:
1482*9880d681SAndroid Build Coastguard Worker     case ARM::VLD4q8oddPseudo_UPD:
1483*9880d681SAndroid Build Coastguard Worker     case ARM::VLD4q16oddPseudo_UPD:
1484*9880d681SAndroid Build Coastguard Worker     case ARM::VLD4q32oddPseudo_UPD:
1485*9880d681SAndroid Build Coastguard Worker     case ARM::VLD3DUPd8Pseudo:
1486*9880d681SAndroid Build Coastguard Worker     case ARM::VLD3DUPd16Pseudo:
1487*9880d681SAndroid Build Coastguard Worker     case ARM::VLD3DUPd32Pseudo:
1488*9880d681SAndroid Build Coastguard Worker     case ARM::VLD3DUPd8Pseudo_UPD:
1489*9880d681SAndroid Build Coastguard Worker     case ARM::VLD3DUPd16Pseudo_UPD:
1490*9880d681SAndroid Build Coastguard Worker     case ARM::VLD3DUPd32Pseudo_UPD:
1491*9880d681SAndroid Build Coastguard Worker     case ARM::VLD4DUPd8Pseudo:
1492*9880d681SAndroid Build Coastguard Worker     case ARM::VLD4DUPd16Pseudo:
1493*9880d681SAndroid Build Coastguard Worker     case ARM::VLD4DUPd32Pseudo:
1494*9880d681SAndroid Build Coastguard Worker     case ARM::VLD4DUPd8Pseudo_UPD:
1495*9880d681SAndroid Build Coastguard Worker     case ARM::VLD4DUPd16Pseudo_UPD:
1496*9880d681SAndroid Build Coastguard Worker     case ARM::VLD4DUPd32Pseudo_UPD:
1497*9880d681SAndroid Build Coastguard Worker       ExpandVLD(MBBI);
1498*9880d681SAndroid Build Coastguard Worker       return true;
1499*9880d681SAndroid Build Coastguard Worker 
1500*9880d681SAndroid Build Coastguard Worker     case ARM::VST2q8Pseudo:
1501*9880d681SAndroid Build Coastguard Worker     case ARM::VST2q16Pseudo:
1502*9880d681SAndroid Build Coastguard Worker     case ARM::VST2q32Pseudo:
1503*9880d681SAndroid Build Coastguard Worker     case ARM::VST2q8PseudoWB_fixed:
1504*9880d681SAndroid Build Coastguard Worker     case ARM::VST2q16PseudoWB_fixed:
1505*9880d681SAndroid Build Coastguard Worker     case ARM::VST2q32PseudoWB_fixed:
1506*9880d681SAndroid Build Coastguard Worker     case ARM::VST2q8PseudoWB_register:
1507*9880d681SAndroid Build Coastguard Worker     case ARM::VST2q16PseudoWB_register:
1508*9880d681SAndroid Build Coastguard Worker     case ARM::VST2q32PseudoWB_register:
1509*9880d681SAndroid Build Coastguard Worker     case ARM::VST3d8Pseudo:
1510*9880d681SAndroid Build Coastguard Worker     case ARM::VST3d16Pseudo:
1511*9880d681SAndroid Build Coastguard Worker     case ARM::VST3d32Pseudo:
1512*9880d681SAndroid Build Coastguard Worker     case ARM::VST1d64TPseudo:
1513*9880d681SAndroid Build Coastguard Worker     case ARM::VST3d8Pseudo_UPD:
1514*9880d681SAndroid Build Coastguard Worker     case ARM::VST3d16Pseudo_UPD:
1515*9880d681SAndroid Build Coastguard Worker     case ARM::VST3d32Pseudo_UPD:
1516*9880d681SAndroid Build Coastguard Worker     case ARM::VST1d64TPseudoWB_fixed:
1517*9880d681SAndroid Build Coastguard Worker     case ARM::VST1d64TPseudoWB_register:
1518*9880d681SAndroid Build Coastguard Worker     case ARM::VST3q8Pseudo_UPD:
1519*9880d681SAndroid Build Coastguard Worker     case ARM::VST3q16Pseudo_UPD:
1520*9880d681SAndroid Build Coastguard Worker     case ARM::VST3q32Pseudo_UPD:
1521*9880d681SAndroid Build Coastguard Worker     case ARM::VST3q8oddPseudo:
1522*9880d681SAndroid Build Coastguard Worker     case ARM::VST3q16oddPseudo:
1523*9880d681SAndroid Build Coastguard Worker     case ARM::VST3q32oddPseudo:
1524*9880d681SAndroid Build Coastguard Worker     case ARM::VST3q8oddPseudo_UPD:
1525*9880d681SAndroid Build Coastguard Worker     case ARM::VST3q16oddPseudo_UPD:
1526*9880d681SAndroid Build Coastguard Worker     case ARM::VST3q32oddPseudo_UPD:
1527*9880d681SAndroid Build Coastguard Worker     case ARM::VST4d8Pseudo:
1528*9880d681SAndroid Build Coastguard Worker     case ARM::VST4d16Pseudo:
1529*9880d681SAndroid Build Coastguard Worker     case ARM::VST4d32Pseudo:
1530*9880d681SAndroid Build Coastguard Worker     case ARM::VST1d64QPseudo:
1531*9880d681SAndroid Build Coastguard Worker     case ARM::VST4d8Pseudo_UPD:
1532*9880d681SAndroid Build Coastguard Worker     case ARM::VST4d16Pseudo_UPD:
1533*9880d681SAndroid Build Coastguard Worker     case ARM::VST4d32Pseudo_UPD:
1534*9880d681SAndroid Build Coastguard Worker     case ARM::VST1d64QPseudoWB_fixed:
1535*9880d681SAndroid Build Coastguard Worker     case ARM::VST1d64QPseudoWB_register:
1536*9880d681SAndroid Build Coastguard Worker     case ARM::VST4q8Pseudo_UPD:
1537*9880d681SAndroid Build Coastguard Worker     case ARM::VST4q16Pseudo_UPD:
1538*9880d681SAndroid Build Coastguard Worker     case ARM::VST4q32Pseudo_UPD:
1539*9880d681SAndroid Build Coastguard Worker     case ARM::VST4q8oddPseudo:
1540*9880d681SAndroid Build Coastguard Worker     case ARM::VST4q16oddPseudo:
1541*9880d681SAndroid Build Coastguard Worker     case ARM::VST4q32oddPseudo:
1542*9880d681SAndroid Build Coastguard Worker     case ARM::VST4q8oddPseudo_UPD:
1543*9880d681SAndroid Build Coastguard Worker     case ARM::VST4q16oddPseudo_UPD:
1544*9880d681SAndroid Build Coastguard Worker     case ARM::VST4q32oddPseudo_UPD:
1545*9880d681SAndroid Build Coastguard Worker       ExpandVST(MBBI);
1546*9880d681SAndroid Build Coastguard Worker       return true;
1547*9880d681SAndroid Build Coastguard Worker 
1548*9880d681SAndroid Build Coastguard Worker     case ARM::VLD1LNq8Pseudo:
1549*9880d681SAndroid Build Coastguard Worker     case ARM::VLD1LNq16Pseudo:
1550*9880d681SAndroid Build Coastguard Worker     case ARM::VLD1LNq32Pseudo:
1551*9880d681SAndroid Build Coastguard Worker     case ARM::VLD1LNq8Pseudo_UPD:
1552*9880d681SAndroid Build Coastguard Worker     case ARM::VLD1LNq16Pseudo_UPD:
1553*9880d681SAndroid Build Coastguard Worker     case ARM::VLD1LNq32Pseudo_UPD:
1554*9880d681SAndroid Build Coastguard Worker     case ARM::VLD2LNd8Pseudo:
1555*9880d681SAndroid Build Coastguard Worker     case ARM::VLD2LNd16Pseudo:
1556*9880d681SAndroid Build Coastguard Worker     case ARM::VLD2LNd32Pseudo:
1557*9880d681SAndroid Build Coastguard Worker     case ARM::VLD2LNq16Pseudo:
1558*9880d681SAndroid Build Coastguard Worker     case ARM::VLD2LNq32Pseudo:
1559*9880d681SAndroid Build Coastguard Worker     case ARM::VLD2LNd8Pseudo_UPD:
1560*9880d681SAndroid Build Coastguard Worker     case ARM::VLD2LNd16Pseudo_UPD:
1561*9880d681SAndroid Build Coastguard Worker     case ARM::VLD2LNd32Pseudo_UPD:
1562*9880d681SAndroid Build Coastguard Worker     case ARM::VLD2LNq16Pseudo_UPD:
1563*9880d681SAndroid Build Coastguard Worker     case ARM::VLD2LNq32Pseudo_UPD:
1564*9880d681SAndroid Build Coastguard Worker     case ARM::VLD3LNd8Pseudo:
1565*9880d681SAndroid Build Coastguard Worker     case ARM::VLD3LNd16Pseudo:
1566*9880d681SAndroid Build Coastguard Worker     case ARM::VLD3LNd32Pseudo:
1567*9880d681SAndroid Build Coastguard Worker     case ARM::VLD3LNq16Pseudo:
1568*9880d681SAndroid Build Coastguard Worker     case ARM::VLD3LNq32Pseudo:
1569*9880d681SAndroid Build Coastguard Worker     case ARM::VLD3LNd8Pseudo_UPD:
1570*9880d681SAndroid Build Coastguard Worker     case ARM::VLD3LNd16Pseudo_UPD:
1571*9880d681SAndroid Build Coastguard Worker     case ARM::VLD3LNd32Pseudo_UPD:
1572*9880d681SAndroid Build Coastguard Worker     case ARM::VLD3LNq16Pseudo_UPD:
1573*9880d681SAndroid Build Coastguard Worker     case ARM::VLD3LNq32Pseudo_UPD:
1574*9880d681SAndroid Build Coastguard Worker     case ARM::VLD4LNd8Pseudo:
1575*9880d681SAndroid Build Coastguard Worker     case ARM::VLD4LNd16Pseudo:
1576*9880d681SAndroid Build Coastguard Worker     case ARM::VLD4LNd32Pseudo:
1577*9880d681SAndroid Build Coastguard Worker     case ARM::VLD4LNq16Pseudo:
1578*9880d681SAndroid Build Coastguard Worker     case ARM::VLD4LNq32Pseudo:
1579*9880d681SAndroid Build Coastguard Worker     case ARM::VLD4LNd8Pseudo_UPD:
1580*9880d681SAndroid Build Coastguard Worker     case ARM::VLD4LNd16Pseudo_UPD:
1581*9880d681SAndroid Build Coastguard Worker     case ARM::VLD4LNd32Pseudo_UPD:
1582*9880d681SAndroid Build Coastguard Worker     case ARM::VLD4LNq16Pseudo_UPD:
1583*9880d681SAndroid Build Coastguard Worker     case ARM::VLD4LNq32Pseudo_UPD:
1584*9880d681SAndroid Build Coastguard Worker     case ARM::VST1LNq8Pseudo:
1585*9880d681SAndroid Build Coastguard Worker     case ARM::VST1LNq16Pseudo:
1586*9880d681SAndroid Build Coastguard Worker     case ARM::VST1LNq32Pseudo:
1587*9880d681SAndroid Build Coastguard Worker     case ARM::VST1LNq8Pseudo_UPD:
1588*9880d681SAndroid Build Coastguard Worker     case ARM::VST1LNq16Pseudo_UPD:
1589*9880d681SAndroid Build Coastguard Worker     case ARM::VST1LNq32Pseudo_UPD:
1590*9880d681SAndroid Build Coastguard Worker     case ARM::VST2LNd8Pseudo:
1591*9880d681SAndroid Build Coastguard Worker     case ARM::VST2LNd16Pseudo:
1592*9880d681SAndroid Build Coastguard Worker     case ARM::VST2LNd32Pseudo:
1593*9880d681SAndroid Build Coastguard Worker     case ARM::VST2LNq16Pseudo:
1594*9880d681SAndroid Build Coastguard Worker     case ARM::VST2LNq32Pseudo:
1595*9880d681SAndroid Build Coastguard Worker     case ARM::VST2LNd8Pseudo_UPD:
1596*9880d681SAndroid Build Coastguard Worker     case ARM::VST2LNd16Pseudo_UPD:
1597*9880d681SAndroid Build Coastguard Worker     case ARM::VST2LNd32Pseudo_UPD:
1598*9880d681SAndroid Build Coastguard Worker     case ARM::VST2LNq16Pseudo_UPD:
1599*9880d681SAndroid Build Coastguard Worker     case ARM::VST2LNq32Pseudo_UPD:
1600*9880d681SAndroid Build Coastguard Worker     case ARM::VST3LNd8Pseudo:
1601*9880d681SAndroid Build Coastguard Worker     case ARM::VST3LNd16Pseudo:
1602*9880d681SAndroid Build Coastguard Worker     case ARM::VST3LNd32Pseudo:
1603*9880d681SAndroid Build Coastguard Worker     case ARM::VST3LNq16Pseudo:
1604*9880d681SAndroid Build Coastguard Worker     case ARM::VST3LNq32Pseudo:
1605*9880d681SAndroid Build Coastguard Worker     case ARM::VST3LNd8Pseudo_UPD:
1606*9880d681SAndroid Build Coastguard Worker     case ARM::VST3LNd16Pseudo_UPD:
1607*9880d681SAndroid Build Coastguard Worker     case ARM::VST3LNd32Pseudo_UPD:
1608*9880d681SAndroid Build Coastguard Worker     case ARM::VST3LNq16Pseudo_UPD:
1609*9880d681SAndroid Build Coastguard Worker     case ARM::VST3LNq32Pseudo_UPD:
1610*9880d681SAndroid Build Coastguard Worker     case ARM::VST4LNd8Pseudo:
1611*9880d681SAndroid Build Coastguard Worker     case ARM::VST4LNd16Pseudo:
1612*9880d681SAndroid Build Coastguard Worker     case ARM::VST4LNd32Pseudo:
1613*9880d681SAndroid Build Coastguard Worker     case ARM::VST4LNq16Pseudo:
1614*9880d681SAndroid Build Coastguard Worker     case ARM::VST4LNq32Pseudo:
1615*9880d681SAndroid Build Coastguard Worker     case ARM::VST4LNd8Pseudo_UPD:
1616*9880d681SAndroid Build Coastguard Worker     case ARM::VST4LNd16Pseudo_UPD:
1617*9880d681SAndroid Build Coastguard Worker     case ARM::VST4LNd32Pseudo_UPD:
1618*9880d681SAndroid Build Coastguard Worker     case ARM::VST4LNq16Pseudo_UPD:
1619*9880d681SAndroid Build Coastguard Worker     case ARM::VST4LNq32Pseudo_UPD:
1620*9880d681SAndroid Build Coastguard Worker       ExpandLaneOp(MBBI);
1621*9880d681SAndroid Build Coastguard Worker       return true;
1622*9880d681SAndroid Build Coastguard Worker 
1623*9880d681SAndroid Build Coastguard Worker     case ARM::VTBL3Pseudo: ExpandVTBL(MBBI, ARM::VTBL3, false); return true;
1624*9880d681SAndroid Build Coastguard Worker     case ARM::VTBL4Pseudo: ExpandVTBL(MBBI, ARM::VTBL4, false); return true;
1625*9880d681SAndroid Build Coastguard Worker     case ARM::VTBX3Pseudo: ExpandVTBL(MBBI, ARM::VTBX3, true); return true;
1626*9880d681SAndroid Build Coastguard Worker     case ARM::VTBX4Pseudo: ExpandVTBL(MBBI, ARM::VTBX4, true); return true;
1627*9880d681SAndroid Build Coastguard Worker 
1628*9880d681SAndroid Build Coastguard Worker     case ARM::CMP_SWAP_8:
1629*9880d681SAndroid Build Coastguard Worker       if (STI->isThumb())
1630*9880d681SAndroid Build Coastguard Worker         return ExpandCMP_SWAP(MBB, MBBI, ARM::t2LDREXB, ARM::t2STREXB,
1631*9880d681SAndroid Build Coastguard Worker                               ARM::tUXTB, NextMBBI);
1632*9880d681SAndroid Build Coastguard Worker       else
1633*9880d681SAndroid Build Coastguard Worker         return ExpandCMP_SWAP(MBB, MBBI, ARM::LDREXB, ARM::STREXB,
1634*9880d681SAndroid Build Coastguard Worker                               ARM::UXTB, NextMBBI);
1635*9880d681SAndroid Build Coastguard Worker     case ARM::CMP_SWAP_16:
1636*9880d681SAndroid Build Coastguard Worker       if (STI->isThumb())
1637*9880d681SAndroid Build Coastguard Worker         return ExpandCMP_SWAP(MBB, MBBI, ARM::t2LDREXH, ARM::t2STREXH,
1638*9880d681SAndroid Build Coastguard Worker                               ARM::tUXTH, NextMBBI);
1639*9880d681SAndroid Build Coastguard Worker       else
1640*9880d681SAndroid Build Coastguard Worker         return ExpandCMP_SWAP(MBB, MBBI, ARM::LDREXH, ARM::STREXH,
1641*9880d681SAndroid Build Coastguard Worker                               ARM::UXTH, NextMBBI);
1642*9880d681SAndroid Build Coastguard Worker     case ARM::CMP_SWAP_32:
1643*9880d681SAndroid Build Coastguard Worker       if (STI->isThumb())
1644*9880d681SAndroid Build Coastguard Worker         return ExpandCMP_SWAP(MBB, MBBI, ARM::t2LDREX, ARM::t2STREX, 0,
1645*9880d681SAndroid Build Coastguard Worker                               NextMBBI);
1646*9880d681SAndroid Build Coastguard Worker       else
1647*9880d681SAndroid Build Coastguard Worker         return ExpandCMP_SWAP(MBB, MBBI, ARM::LDREX, ARM::STREX, 0, NextMBBI);
1648*9880d681SAndroid Build Coastguard Worker 
1649*9880d681SAndroid Build Coastguard Worker     case ARM::CMP_SWAP_64:
1650*9880d681SAndroid Build Coastguard Worker       return ExpandCMP_SWAP_64(MBB, MBBI, NextMBBI);
1651*9880d681SAndroid Build Coastguard Worker   }
1652*9880d681SAndroid Build Coastguard Worker }
1653*9880d681SAndroid Build Coastguard Worker 
ExpandMBB(MachineBasicBlock & MBB)1654*9880d681SAndroid Build Coastguard Worker bool ARMExpandPseudo::ExpandMBB(MachineBasicBlock &MBB) {
1655*9880d681SAndroid Build Coastguard Worker   bool Modified = false;
1656*9880d681SAndroid Build Coastguard Worker 
1657*9880d681SAndroid Build Coastguard Worker   MachineBasicBlock::iterator MBBI = MBB.begin(), E = MBB.end();
1658*9880d681SAndroid Build Coastguard Worker   while (MBBI != E) {
1659*9880d681SAndroid Build Coastguard Worker     MachineBasicBlock::iterator NMBBI = std::next(MBBI);
1660*9880d681SAndroid Build Coastguard Worker     Modified |= ExpandMI(MBB, MBBI, NMBBI);
1661*9880d681SAndroid Build Coastguard Worker     MBBI = NMBBI;
1662*9880d681SAndroid Build Coastguard Worker   }
1663*9880d681SAndroid Build Coastguard Worker 
1664*9880d681SAndroid Build Coastguard Worker   return Modified;
1665*9880d681SAndroid Build Coastguard Worker }
1666*9880d681SAndroid Build Coastguard Worker 
runOnMachineFunction(MachineFunction & MF)1667*9880d681SAndroid Build Coastguard Worker bool ARMExpandPseudo::runOnMachineFunction(MachineFunction &MF) {
1668*9880d681SAndroid Build Coastguard Worker   STI = &static_cast<const ARMSubtarget &>(MF.getSubtarget());
1669*9880d681SAndroid Build Coastguard Worker   TII = STI->getInstrInfo();
1670*9880d681SAndroid Build Coastguard Worker   TRI = STI->getRegisterInfo();
1671*9880d681SAndroid Build Coastguard Worker   AFI = MF.getInfo<ARMFunctionInfo>();
1672*9880d681SAndroid Build Coastguard Worker 
1673*9880d681SAndroid Build Coastguard Worker   bool Modified = false;
1674*9880d681SAndroid Build Coastguard Worker   for (MachineFunction::iterator MFI = MF.begin(), E = MF.end(); MFI != E;
1675*9880d681SAndroid Build Coastguard Worker        ++MFI)
1676*9880d681SAndroid Build Coastguard Worker     Modified |= ExpandMBB(*MFI);
1677*9880d681SAndroid Build Coastguard Worker   if (VerifyARMPseudo)
1678*9880d681SAndroid Build Coastguard Worker     MF.verify(this, "After expanding ARM pseudo instructions.");
1679*9880d681SAndroid Build Coastguard Worker   return Modified;
1680*9880d681SAndroid Build Coastguard Worker }
1681*9880d681SAndroid Build Coastguard Worker 
1682*9880d681SAndroid Build Coastguard Worker /// createARMExpandPseudoPass - returns an instance of the pseudo instruction
1683*9880d681SAndroid Build Coastguard Worker /// expansion pass.
createARMExpandPseudoPass()1684*9880d681SAndroid Build Coastguard Worker FunctionPass *llvm::createARMExpandPseudoPass() {
1685*9880d681SAndroid Build Coastguard Worker   return new ARMExpandPseudo();
1686*9880d681SAndroid Build Coastguard Worker }
1687