1*9880d681SAndroid Build Coastguard Worker //===-- ARMBaseRegisterInfo.h - ARM Register Information Impl ---*- C++ -*-===//
2*9880d681SAndroid Build Coastguard Worker //
3*9880d681SAndroid Build Coastguard Worker // The LLVM Compiler Infrastructure
4*9880d681SAndroid Build Coastguard Worker //
5*9880d681SAndroid Build Coastguard Worker // This file is distributed under the University of Illinois Open Source
6*9880d681SAndroid Build Coastguard Worker // License. See LICENSE.TXT for details.
7*9880d681SAndroid Build Coastguard Worker //
8*9880d681SAndroid Build Coastguard Worker //===----------------------------------------------------------------------===//
9*9880d681SAndroid Build Coastguard Worker //
10*9880d681SAndroid Build Coastguard Worker // This file contains the base ARM implementation of TargetRegisterInfo class.
11*9880d681SAndroid Build Coastguard Worker //
12*9880d681SAndroid Build Coastguard Worker //===----------------------------------------------------------------------===//
13*9880d681SAndroid Build Coastguard Worker
14*9880d681SAndroid Build Coastguard Worker #ifndef LLVM_LIB_TARGET_ARM_ARMBASEREGISTERINFO_H
15*9880d681SAndroid Build Coastguard Worker #define LLVM_LIB_TARGET_ARM_ARMBASEREGISTERINFO_H
16*9880d681SAndroid Build Coastguard Worker
17*9880d681SAndroid Build Coastguard Worker #include "MCTargetDesc/ARMBaseInfo.h"
18*9880d681SAndroid Build Coastguard Worker #include "llvm/Target/TargetRegisterInfo.h"
19*9880d681SAndroid Build Coastguard Worker
20*9880d681SAndroid Build Coastguard Worker #define GET_REGINFO_HEADER
21*9880d681SAndroid Build Coastguard Worker #include "ARMGenRegisterInfo.inc"
22*9880d681SAndroid Build Coastguard Worker
23*9880d681SAndroid Build Coastguard Worker namespace llvm {
24*9880d681SAndroid Build Coastguard Worker /// Register allocation hints.
25*9880d681SAndroid Build Coastguard Worker namespace ARMRI {
26*9880d681SAndroid Build Coastguard Worker enum {
27*9880d681SAndroid Build Coastguard Worker RegPairOdd = 1,
28*9880d681SAndroid Build Coastguard Worker RegPairEven = 2
29*9880d681SAndroid Build Coastguard Worker };
30*9880d681SAndroid Build Coastguard Worker }
31*9880d681SAndroid Build Coastguard Worker
32*9880d681SAndroid Build Coastguard Worker /// isARMArea1Register - Returns true if the register is a low register (r0-r7)
33*9880d681SAndroid Build Coastguard Worker /// or a stack/pc register that we should push/pop.
isARMArea1Register(unsigned Reg,bool isIOS)34*9880d681SAndroid Build Coastguard Worker static inline bool isARMArea1Register(unsigned Reg, bool isIOS) {
35*9880d681SAndroid Build Coastguard Worker using namespace ARM;
36*9880d681SAndroid Build Coastguard Worker switch (Reg) {
37*9880d681SAndroid Build Coastguard Worker case R0: case R1: case R2: case R3:
38*9880d681SAndroid Build Coastguard Worker case R4: case R5: case R6: case R7:
39*9880d681SAndroid Build Coastguard Worker case LR: case SP: case PC:
40*9880d681SAndroid Build Coastguard Worker return true;
41*9880d681SAndroid Build Coastguard Worker case R8: case R9: case R10: case R11: case R12:
42*9880d681SAndroid Build Coastguard Worker // For iOS we want r7 and lr to be next to each other.
43*9880d681SAndroid Build Coastguard Worker return !isIOS;
44*9880d681SAndroid Build Coastguard Worker default:
45*9880d681SAndroid Build Coastguard Worker return false;
46*9880d681SAndroid Build Coastguard Worker }
47*9880d681SAndroid Build Coastguard Worker }
48*9880d681SAndroid Build Coastguard Worker
isARMArea2Register(unsigned Reg,bool isIOS)49*9880d681SAndroid Build Coastguard Worker static inline bool isARMArea2Register(unsigned Reg, bool isIOS) {
50*9880d681SAndroid Build Coastguard Worker using namespace ARM;
51*9880d681SAndroid Build Coastguard Worker switch (Reg) {
52*9880d681SAndroid Build Coastguard Worker case R8: case R9: case R10: case R11: case R12:
53*9880d681SAndroid Build Coastguard Worker // iOS has this second area.
54*9880d681SAndroid Build Coastguard Worker return isIOS;
55*9880d681SAndroid Build Coastguard Worker default:
56*9880d681SAndroid Build Coastguard Worker return false;
57*9880d681SAndroid Build Coastguard Worker }
58*9880d681SAndroid Build Coastguard Worker }
59*9880d681SAndroid Build Coastguard Worker
isARMArea3Register(unsigned Reg,bool isIOS)60*9880d681SAndroid Build Coastguard Worker static inline bool isARMArea3Register(unsigned Reg, bool isIOS) {
61*9880d681SAndroid Build Coastguard Worker using namespace ARM;
62*9880d681SAndroid Build Coastguard Worker switch (Reg) {
63*9880d681SAndroid Build Coastguard Worker case D15: case D14: case D13: case D12:
64*9880d681SAndroid Build Coastguard Worker case D11: case D10: case D9: case D8:
65*9880d681SAndroid Build Coastguard Worker case D7: case D6: case D5: case D4:
66*9880d681SAndroid Build Coastguard Worker case D3: case D2: case D1: case D0:
67*9880d681SAndroid Build Coastguard Worker case D31: case D30: case D29: case D28:
68*9880d681SAndroid Build Coastguard Worker case D27: case D26: case D25: case D24:
69*9880d681SAndroid Build Coastguard Worker case D23: case D22: case D21: case D20:
70*9880d681SAndroid Build Coastguard Worker case D19: case D18: case D17: case D16:
71*9880d681SAndroid Build Coastguard Worker return true;
72*9880d681SAndroid Build Coastguard Worker default:
73*9880d681SAndroid Build Coastguard Worker return false;
74*9880d681SAndroid Build Coastguard Worker }
75*9880d681SAndroid Build Coastguard Worker }
76*9880d681SAndroid Build Coastguard Worker
isCalleeSavedRegister(unsigned Reg,const MCPhysReg * CSRegs)77*9880d681SAndroid Build Coastguard Worker static inline bool isCalleeSavedRegister(unsigned Reg,
78*9880d681SAndroid Build Coastguard Worker const MCPhysReg *CSRegs) {
79*9880d681SAndroid Build Coastguard Worker for (unsigned i = 0; CSRegs[i]; ++i)
80*9880d681SAndroid Build Coastguard Worker if (Reg == CSRegs[i])
81*9880d681SAndroid Build Coastguard Worker return true;
82*9880d681SAndroid Build Coastguard Worker return false;
83*9880d681SAndroid Build Coastguard Worker }
84*9880d681SAndroid Build Coastguard Worker
85*9880d681SAndroid Build Coastguard Worker class ARMBaseRegisterInfo : public ARMGenRegisterInfo {
86*9880d681SAndroid Build Coastguard Worker protected:
87*9880d681SAndroid Build Coastguard Worker /// BasePtr - ARM physical register used as a base ptr in complex stack
88*9880d681SAndroid Build Coastguard Worker /// frames. I.e., when we need a 3rd base, not just SP and FP, due to
89*9880d681SAndroid Build Coastguard Worker /// variable size stack objects.
90*9880d681SAndroid Build Coastguard Worker unsigned BasePtr;
91*9880d681SAndroid Build Coastguard Worker
92*9880d681SAndroid Build Coastguard Worker // Can be only subclassed.
93*9880d681SAndroid Build Coastguard Worker explicit ARMBaseRegisterInfo();
94*9880d681SAndroid Build Coastguard Worker
95*9880d681SAndroid Build Coastguard Worker // Return the opcode that implements 'Op', or 0 if no opcode
96*9880d681SAndroid Build Coastguard Worker unsigned getOpcode(int Op) const;
97*9880d681SAndroid Build Coastguard Worker
98*9880d681SAndroid Build Coastguard Worker public:
99*9880d681SAndroid Build Coastguard Worker /// Code Generation virtual methods...
100*9880d681SAndroid Build Coastguard Worker const MCPhysReg *getCalleeSavedRegs(const MachineFunction *MF) const override;
101*9880d681SAndroid Build Coastguard Worker const MCPhysReg *
102*9880d681SAndroid Build Coastguard Worker getCalleeSavedRegsViaCopy(const MachineFunction *MF) const override;
103*9880d681SAndroid Build Coastguard Worker const uint32_t *getCallPreservedMask(const MachineFunction &MF,
104*9880d681SAndroid Build Coastguard Worker CallingConv::ID) const override;
105*9880d681SAndroid Build Coastguard Worker const uint32_t *getNoPreservedMask() const override;
106*9880d681SAndroid Build Coastguard Worker const uint32_t *getTLSCallPreservedMask(const MachineFunction &MF) const;
107*9880d681SAndroid Build Coastguard Worker
108*9880d681SAndroid Build Coastguard Worker /// getThisReturnPreservedMask - Returns a call preserved mask specific to the
109*9880d681SAndroid Build Coastguard Worker /// case that 'returned' is on an i32 first argument if the calling convention
110*9880d681SAndroid Build Coastguard Worker /// is one that can (partially) model this attribute with a preserved mask
111*9880d681SAndroid Build Coastguard Worker /// (i.e. it is a calling convention that uses the same register for the first
112*9880d681SAndroid Build Coastguard Worker /// i32 argument and an i32 return value)
113*9880d681SAndroid Build Coastguard Worker ///
114*9880d681SAndroid Build Coastguard Worker /// Should return NULL in the case that the calling convention does not have
115*9880d681SAndroid Build Coastguard Worker /// this property
116*9880d681SAndroid Build Coastguard Worker const uint32_t *getThisReturnPreservedMask(const MachineFunction &MF,
117*9880d681SAndroid Build Coastguard Worker CallingConv::ID) const;
118*9880d681SAndroid Build Coastguard Worker
119*9880d681SAndroid Build Coastguard Worker BitVector getReservedRegs(const MachineFunction &MF) const override;
120*9880d681SAndroid Build Coastguard Worker
121*9880d681SAndroid Build Coastguard Worker const TargetRegisterClass *
122*9880d681SAndroid Build Coastguard Worker getPointerRegClass(const MachineFunction &MF,
123*9880d681SAndroid Build Coastguard Worker unsigned Kind = 0) const override;
124*9880d681SAndroid Build Coastguard Worker const TargetRegisterClass *
125*9880d681SAndroid Build Coastguard Worker getCrossCopyRegClass(const TargetRegisterClass *RC) const override;
126*9880d681SAndroid Build Coastguard Worker
127*9880d681SAndroid Build Coastguard Worker const TargetRegisterClass *
128*9880d681SAndroid Build Coastguard Worker getLargestLegalSuperClass(const TargetRegisterClass *RC,
129*9880d681SAndroid Build Coastguard Worker const MachineFunction &MF) const override;
130*9880d681SAndroid Build Coastguard Worker
131*9880d681SAndroid Build Coastguard Worker unsigned getRegPressureLimit(const TargetRegisterClass *RC,
132*9880d681SAndroid Build Coastguard Worker MachineFunction &MF) const override;
133*9880d681SAndroid Build Coastguard Worker
134*9880d681SAndroid Build Coastguard Worker void getRegAllocationHints(unsigned VirtReg,
135*9880d681SAndroid Build Coastguard Worker ArrayRef<MCPhysReg> Order,
136*9880d681SAndroid Build Coastguard Worker SmallVectorImpl<MCPhysReg> &Hints,
137*9880d681SAndroid Build Coastguard Worker const MachineFunction &MF,
138*9880d681SAndroid Build Coastguard Worker const VirtRegMap *VRM,
139*9880d681SAndroid Build Coastguard Worker const LiveRegMatrix *Matrix) const override;
140*9880d681SAndroid Build Coastguard Worker
141*9880d681SAndroid Build Coastguard Worker void updateRegAllocHint(unsigned Reg, unsigned NewReg,
142*9880d681SAndroid Build Coastguard Worker MachineFunction &MF) const override;
143*9880d681SAndroid Build Coastguard Worker
144*9880d681SAndroid Build Coastguard Worker bool hasBasePointer(const MachineFunction &MF) const;
145*9880d681SAndroid Build Coastguard Worker
146*9880d681SAndroid Build Coastguard Worker bool canRealignStack(const MachineFunction &MF) const override;
147*9880d681SAndroid Build Coastguard Worker int64_t getFrameIndexInstrOffset(const MachineInstr *MI,
148*9880d681SAndroid Build Coastguard Worker int Idx) const override;
149*9880d681SAndroid Build Coastguard Worker bool needsFrameBaseReg(MachineInstr *MI, int64_t Offset) const override;
150*9880d681SAndroid Build Coastguard Worker void materializeFrameBaseRegister(MachineBasicBlock *MBB,
151*9880d681SAndroid Build Coastguard Worker unsigned BaseReg, int FrameIdx,
152*9880d681SAndroid Build Coastguard Worker int64_t Offset) const override;
153*9880d681SAndroid Build Coastguard Worker void resolveFrameIndex(MachineInstr &MI, unsigned BaseReg,
154*9880d681SAndroid Build Coastguard Worker int64_t Offset) const override;
155*9880d681SAndroid Build Coastguard Worker bool isFrameOffsetLegal(const MachineInstr *MI, unsigned BaseReg,
156*9880d681SAndroid Build Coastguard Worker int64_t Offset) const override;
157*9880d681SAndroid Build Coastguard Worker
158*9880d681SAndroid Build Coastguard Worker bool cannotEliminateFrame(const MachineFunction &MF) const;
159*9880d681SAndroid Build Coastguard Worker
160*9880d681SAndroid Build Coastguard Worker // Debug information queries.
161*9880d681SAndroid Build Coastguard Worker unsigned getFrameRegister(const MachineFunction &MF) const override;
getBaseRegister()162*9880d681SAndroid Build Coastguard Worker unsigned getBaseRegister() const { return BasePtr; }
163*9880d681SAndroid Build Coastguard Worker
164*9880d681SAndroid Build Coastguard Worker bool isLowRegister(unsigned Reg) const;
165*9880d681SAndroid Build Coastguard Worker
166*9880d681SAndroid Build Coastguard Worker
167*9880d681SAndroid Build Coastguard Worker /// emitLoadConstPool - Emits a load from constpool to materialize the
168*9880d681SAndroid Build Coastguard Worker /// specified immediate.
169*9880d681SAndroid Build Coastguard Worker virtual void
170*9880d681SAndroid Build Coastguard Worker emitLoadConstPool(MachineBasicBlock &MBB, MachineBasicBlock::iterator &MBBI,
171*9880d681SAndroid Build Coastguard Worker const DebugLoc &dl, unsigned DestReg, unsigned SubIdx,
172*9880d681SAndroid Build Coastguard Worker int Val, ARMCC::CondCodes Pred = ARMCC::AL,
173*9880d681SAndroid Build Coastguard Worker unsigned PredReg = 0,
174*9880d681SAndroid Build Coastguard Worker unsigned MIFlags = MachineInstr::NoFlags) const;
175*9880d681SAndroid Build Coastguard Worker
176*9880d681SAndroid Build Coastguard Worker /// Code Generation virtual methods...
177*9880d681SAndroid Build Coastguard Worker bool requiresRegisterScavenging(const MachineFunction &MF) const override;
178*9880d681SAndroid Build Coastguard Worker
179*9880d681SAndroid Build Coastguard Worker bool trackLivenessAfterRegAlloc(const MachineFunction &MF) const override;
180*9880d681SAndroid Build Coastguard Worker
181*9880d681SAndroid Build Coastguard Worker bool requiresFrameIndexScavenging(const MachineFunction &MF) const override;
182*9880d681SAndroid Build Coastguard Worker
183*9880d681SAndroid Build Coastguard Worker bool requiresVirtualBaseRegisters(const MachineFunction &MF) const override;
184*9880d681SAndroid Build Coastguard Worker
185*9880d681SAndroid Build Coastguard Worker void eliminateFrameIndex(MachineBasicBlock::iterator II,
186*9880d681SAndroid Build Coastguard Worker int SPAdj, unsigned FIOperandNum,
187*9880d681SAndroid Build Coastguard Worker RegScavenger *RS = nullptr) const override;
188*9880d681SAndroid Build Coastguard Worker
189*9880d681SAndroid Build Coastguard Worker /// \brief SrcRC and DstRC will be morphed into NewRC if this returns true
190*9880d681SAndroid Build Coastguard Worker bool shouldCoalesce(MachineInstr *MI,
191*9880d681SAndroid Build Coastguard Worker const TargetRegisterClass *SrcRC,
192*9880d681SAndroid Build Coastguard Worker unsigned SubReg,
193*9880d681SAndroid Build Coastguard Worker const TargetRegisterClass *DstRC,
194*9880d681SAndroid Build Coastguard Worker unsigned DstSubReg,
195*9880d681SAndroid Build Coastguard Worker const TargetRegisterClass *NewRC) const override;
196*9880d681SAndroid Build Coastguard Worker };
197*9880d681SAndroid Build Coastguard Worker
198*9880d681SAndroid Build Coastguard Worker } // end namespace llvm
199*9880d681SAndroid Build Coastguard Worker
200*9880d681SAndroid Build Coastguard Worker #endif
201