xref: /aosp_15_r20/external/llvm/lib/Target/ARM/A15SDOptimizer.cpp (revision 9880d6810fe72a1726cb53787c6711e909410d58)
1*9880d681SAndroid Build Coastguard Worker //=== A15SDOptimizerPass.cpp - Optimize DPR and SPR register accesses on A15==//
2*9880d681SAndroid Build Coastguard Worker //
3*9880d681SAndroid Build Coastguard Worker //                     The LLVM Compiler Infrastructure
4*9880d681SAndroid Build Coastguard Worker //
5*9880d681SAndroid Build Coastguard Worker // This file is distributed under the University of Illinois Open Source
6*9880d681SAndroid Build Coastguard Worker // License. See LICENSE.TXT for details.
7*9880d681SAndroid Build Coastguard Worker //
8*9880d681SAndroid Build Coastguard Worker //===----------------------------------------------------------------------===//
9*9880d681SAndroid Build Coastguard Worker //
10*9880d681SAndroid Build Coastguard Worker // The Cortex-A15 processor employs a tracking scheme in its register renaming
11*9880d681SAndroid Build Coastguard Worker // in order to process each instruction's micro-ops speculatively and
12*9880d681SAndroid Build Coastguard Worker // out-of-order with appropriate forwarding. The ARM architecture allows VFP
13*9880d681SAndroid Build Coastguard Worker // instructions to read and write 32-bit S-registers.  Each S-register
14*9880d681SAndroid Build Coastguard Worker // corresponds to one half (upper or lower) of an overlaid 64-bit D-register.
15*9880d681SAndroid Build Coastguard Worker //
16*9880d681SAndroid Build Coastguard Worker // There are several instruction patterns which can be used to provide this
17*9880d681SAndroid Build Coastguard Worker // capability which can provide higher performance than other, potentially more
18*9880d681SAndroid Build Coastguard Worker // direct patterns, specifically around when one micro-op reads a D-register
19*9880d681SAndroid Build Coastguard Worker // operand that has recently been written as one or more S-register results.
20*9880d681SAndroid Build Coastguard Worker //
21*9880d681SAndroid Build Coastguard Worker // This file defines a pre-regalloc pass which looks for SPR producers which
22*9880d681SAndroid Build Coastguard Worker // are going to be used by a DPR (or QPR) consumers and creates the more
23*9880d681SAndroid Build Coastguard Worker // optimized access pattern.
24*9880d681SAndroid Build Coastguard Worker //
25*9880d681SAndroid Build Coastguard Worker //===----------------------------------------------------------------------===//
26*9880d681SAndroid Build Coastguard Worker 
27*9880d681SAndroid Build Coastguard Worker #include "ARM.h"
28*9880d681SAndroid Build Coastguard Worker #include "ARMBaseInstrInfo.h"
29*9880d681SAndroid Build Coastguard Worker #include "ARMBaseRegisterInfo.h"
30*9880d681SAndroid Build Coastguard Worker #include "ARMSubtarget.h"
31*9880d681SAndroid Build Coastguard Worker #include "llvm/ADT/Statistic.h"
32*9880d681SAndroid Build Coastguard Worker #include "llvm/CodeGen/MachineFunction.h"
33*9880d681SAndroid Build Coastguard Worker #include "llvm/CodeGen/MachineFunctionPass.h"
34*9880d681SAndroid Build Coastguard Worker #include "llvm/CodeGen/MachineInstr.h"
35*9880d681SAndroid Build Coastguard Worker #include "llvm/CodeGen/MachineInstrBuilder.h"
36*9880d681SAndroid Build Coastguard Worker #include "llvm/CodeGen/MachineRegisterInfo.h"
37*9880d681SAndroid Build Coastguard Worker #include "llvm/Support/Debug.h"
38*9880d681SAndroid Build Coastguard Worker #include "llvm/Support/raw_ostream.h"
39*9880d681SAndroid Build Coastguard Worker #include "llvm/Target/TargetRegisterInfo.h"
40*9880d681SAndroid Build Coastguard Worker #include "llvm/Target/TargetSubtargetInfo.h"
41*9880d681SAndroid Build Coastguard Worker #include <map>
42*9880d681SAndroid Build Coastguard Worker #include <set>
43*9880d681SAndroid Build Coastguard Worker 
44*9880d681SAndroid Build Coastguard Worker using namespace llvm;
45*9880d681SAndroid Build Coastguard Worker 
46*9880d681SAndroid Build Coastguard Worker #define DEBUG_TYPE "a15-sd-optimizer"
47*9880d681SAndroid Build Coastguard Worker 
48*9880d681SAndroid Build Coastguard Worker namespace {
49*9880d681SAndroid Build Coastguard Worker   struct A15SDOptimizer : public MachineFunctionPass {
50*9880d681SAndroid Build Coastguard Worker     static char ID;
A15SDOptimizer__anon08d5662e0111::A15SDOptimizer51*9880d681SAndroid Build Coastguard Worker     A15SDOptimizer() : MachineFunctionPass(ID) {}
52*9880d681SAndroid Build Coastguard Worker 
53*9880d681SAndroid Build Coastguard Worker     bool runOnMachineFunction(MachineFunction &Fn) override;
54*9880d681SAndroid Build Coastguard Worker 
getPassName__anon08d5662e0111::A15SDOptimizer55*9880d681SAndroid Build Coastguard Worker     const char *getPassName() const override {
56*9880d681SAndroid Build Coastguard Worker       return "ARM A15 S->D optimizer";
57*9880d681SAndroid Build Coastguard Worker     }
58*9880d681SAndroid Build Coastguard Worker 
59*9880d681SAndroid Build Coastguard Worker   private:
60*9880d681SAndroid Build Coastguard Worker     const ARMBaseInstrInfo *TII;
61*9880d681SAndroid Build Coastguard Worker     const TargetRegisterInfo *TRI;
62*9880d681SAndroid Build Coastguard Worker     MachineRegisterInfo *MRI;
63*9880d681SAndroid Build Coastguard Worker 
64*9880d681SAndroid Build Coastguard Worker     bool runOnInstruction(MachineInstr *MI);
65*9880d681SAndroid Build Coastguard Worker 
66*9880d681SAndroid Build Coastguard Worker     //
67*9880d681SAndroid Build Coastguard Worker     // Instruction builder helpers
68*9880d681SAndroid Build Coastguard Worker     //
69*9880d681SAndroid Build Coastguard Worker     unsigned createDupLane(MachineBasicBlock &MBB,
70*9880d681SAndroid Build Coastguard Worker                            MachineBasicBlock::iterator InsertBefore,
71*9880d681SAndroid Build Coastguard Worker                            const DebugLoc &DL, unsigned Reg, unsigned Lane,
72*9880d681SAndroid Build Coastguard Worker                            bool QPR = false);
73*9880d681SAndroid Build Coastguard Worker 
74*9880d681SAndroid Build Coastguard Worker     unsigned createExtractSubreg(MachineBasicBlock &MBB,
75*9880d681SAndroid Build Coastguard Worker                                  MachineBasicBlock::iterator InsertBefore,
76*9880d681SAndroid Build Coastguard Worker                                  const DebugLoc &DL, unsigned DReg,
77*9880d681SAndroid Build Coastguard Worker                                  unsigned Lane, const TargetRegisterClass *TRC);
78*9880d681SAndroid Build Coastguard Worker 
79*9880d681SAndroid Build Coastguard Worker     unsigned createVExt(MachineBasicBlock &MBB,
80*9880d681SAndroid Build Coastguard Worker                         MachineBasicBlock::iterator InsertBefore,
81*9880d681SAndroid Build Coastguard Worker                         const DebugLoc &DL, unsigned Ssub0, unsigned Ssub1);
82*9880d681SAndroid Build Coastguard Worker 
83*9880d681SAndroid Build Coastguard Worker     unsigned createRegSequence(MachineBasicBlock &MBB,
84*9880d681SAndroid Build Coastguard Worker                                MachineBasicBlock::iterator InsertBefore,
85*9880d681SAndroid Build Coastguard Worker                                const DebugLoc &DL, unsigned Reg1,
86*9880d681SAndroid Build Coastguard Worker                                unsigned Reg2);
87*9880d681SAndroid Build Coastguard Worker 
88*9880d681SAndroid Build Coastguard Worker     unsigned createInsertSubreg(MachineBasicBlock &MBB,
89*9880d681SAndroid Build Coastguard Worker                                 MachineBasicBlock::iterator InsertBefore,
90*9880d681SAndroid Build Coastguard Worker                                 const DebugLoc &DL, unsigned DReg,
91*9880d681SAndroid Build Coastguard Worker                                 unsigned Lane, unsigned ToInsert);
92*9880d681SAndroid Build Coastguard Worker 
93*9880d681SAndroid Build Coastguard Worker     unsigned createImplicitDef(MachineBasicBlock &MBB,
94*9880d681SAndroid Build Coastguard Worker                                MachineBasicBlock::iterator InsertBefore,
95*9880d681SAndroid Build Coastguard Worker                                const DebugLoc &DL);
96*9880d681SAndroid Build Coastguard Worker 
97*9880d681SAndroid Build Coastguard Worker     //
98*9880d681SAndroid Build Coastguard Worker     // Various property checkers
99*9880d681SAndroid Build Coastguard Worker     //
100*9880d681SAndroid Build Coastguard Worker     bool usesRegClass(MachineOperand &MO, const TargetRegisterClass *TRC);
101*9880d681SAndroid Build Coastguard Worker     bool hasPartialWrite(MachineInstr *MI);
102*9880d681SAndroid Build Coastguard Worker     SmallVector<unsigned, 8> getReadDPRs(MachineInstr *MI);
103*9880d681SAndroid Build Coastguard Worker     unsigned getDPRLaneFromSPR(unsigned SReg);
104*9880d681SAndroid Build Coastguard Worker 
105*9880d681SAndroid Build Coastguard Worker     //
106*9880d681SAndroid Build Coastguard Worker     // Methods used for getting the definitions of partial registers
107*9880d681SAndroid Build Coastguard Worker     //
108*9880d681SAndroid Build Coastguard Worker 
109*9880d681SAndroid Build Coastguard Worker     MachineInstr *elideCopies(MachineInstr *MI);
110*9880d681SAndroid Build Coastguard Worker     void elideCopiesAndPHIs(MachineInstr *MI,
111*9880d681SAndroid Build Coastguard Worker                             SmallVectorImpl<MachineInstr*> &Outs);
112*9880d681SAndroid Build Coastguard Worker 
113*9880d681SAndroid Build Coastguard Worker     //
114*9880d681SAndroid Build Coastguard Worker     // Pattern optimization methods
115*9880d681SAndroid Build Coastguard Worker     //
116*9880d681SAndroid Build Coastguard Worker     unsigned optimizeAllLanesPattern(MachineInstr *MI, unsigned Reg);
117*9880d681SAndroid Build Coastguard Worker     unsigned optimizeSDPattern(MachineInstr *MI);
118*9880d681SAndroid Build Coastguard Worker     unsigned getPrefSPRLane(unsigned SReg);
119*9880d681SAndroid Build Coastguard Worker 
120*9880d681SAndroid Build Coastguard Worker     //
121*9880d681SAndroid Build Coastguard Worker     // Sanitizing method - used to make sure if don't leave dead code around.
122*9880d681SAndroid Build Coastguard Worker     //
123*9880d681SAndroid Build Coastguard Worker     void eraseInstrWithNoUses(MachineInstr *MI);
124*9880d681SAndroid Build Coastguard Worker 
125*9880d681SAndroid Build Coastguard Worker     //
126*9880d681SAndroid Build Coastguard Worker     // A map used to track the changes done by this pass.
127*9880d681SAndroid Build Coastguard Worker     //
128*9880d681SAndroid Build Coastguard Worker     std::map<MachineInstr*, unsigned> Replacements;
129*9880d681SAndroid Build Coastguard Worker     std::set<MachineInstr *> DeadInstr;
130*9880d681SAndroid Build Coastguard Worker   };
131*9880d681SAndroid Build Coastguard Worker   char A15SDOptimizer::ID = 0;
132*9880d681SAndroid Build Coastguard Worker } // end anonymous namespace
133*9880d681SAndroid Build Coastguard Worker 
134*9880d681SAndroid Build Coastguard Worker // Returns true if this is a use of a SPR register.
usesRegClass(MachineOperand & MO,const TargetRegisterClass * TRC)135*9880d681SAndroid Build Coastguard Worker bool A15SDOptimizer::usesRegClass(MachineOperand &MO,
136*9880d681SAndroid Build Coastguard Worker                                   const TargetRegisterClass *TRC) {
137*9880d681SAndroid Build Coastguard Worker   if (!MO.isReg())
138*9880d681SAndroid Build Coastguard Worker     return false;
139*9880d681SAndroid Build Coastguard Worker   unsigned Reg = MO.getReg();
140*9880d681SAndroid Build Coastguard Worker 
141*9880d681SAndroid Build Coastguard Worker   if (TargetRegisterInfo::isVirtualRegister(Reg))
142*9880d681SAndroid Build Coastguard Worker     return MRI->getRegClass(Reg)->hasSuperClassEq(TRC);
143*9880d681SAndroid Build Coastguard Worker   else
144*9880d681SAndroid Build Coastguard Worker     return TRC->contains(Reg);
145*9880d681SAndroid Build Coastguard Worker }
146*9880d681SAndroid Build Coastguard Worker 
getDPRLaneFromSPR(unsigned SReg)147*9880d681SAndroid Build Coastguard Worker unsigned A15SDOptimizer::getDPRLaneFromSPR(unsigned SReg) {
148*9880d681SAndroid Build Coastguard Worker   unsigned DReg = TRI->getMatchingSuperReg(SReg, ARM::ssub_1,
149*9880d681SAndroid Build Coastguard Worker                                            &ARM::DPRRegClass);
150*9880d681SAndroid Build Coastguard Worker   if (DReg != ARM::NoRegister) return ARM::ssub_1;
151*9880d681SAndroid Build Coastguard Worker   return ARM::ssub_0;
152*9880d681SAndroid Build Coastguard Worker }
153*9880d681SAndroid Build Coastguard Worker 
154*9880d681SAndroid Build Coastguard Worker // Get the subreg type that is most likely to be coalesced
155*9880d681SAndroid Build Coastguard Worker // for an SPR register that will be used in VDUP32d pseudo.
getPrefSPRLane(unsigned SReg)156*9880d681SAndroid Build Coastguard Worker unsigned A15SDOptimizer::getPrefSPRLane(unsigned SReg) {
157*9880d681SAndroid Build Coastguard Worker   if (!TRI->isVirtualRegister(SReg))
158*9880d681SAndroid Build Coastguard Worker     return getDPRLaneFromSPR(SReg);
159*9880d681SAndroid Build Coastguard Worker 
160*9880d681SAndroid Build Coastguard Worker   MachineInstr *MI = MRI->getVRegDef(SReg);
161*9880d681SAndroid Build Coastguard Worker   if (!MI) return ARM::ssub_0;
162*9880d681SAndroid Build Coastguard Worker   MachineOperand *MO = MI->findRegisterDefOperand(SReg);
163*9880d681SAndroid Build Coastguard Worker 
164*9880d681SAndroid Build Coastguard Worker   assert(MO->isReg() && "Non-register operand found!");
165*9880d681SAndroid Build Coastguard Worker   if (!MO) return ARM::ssub_0;
166*9880d681SAndroid Build Coastguard Worker 
167*9880d681SAndroid Build Coastguard Worker   if (MI->isCopy() && usesRegClass(MI->getOperand(1),
168*9880d681SAndroid Build Coastguard Worker                                     &ARM::SPRRegClass)) {
169*9880d681SAndroid Build Coastguard Worker     SReg = MI->getOperand(1).getReg();
170*9880d681SAndroid Build Coastguard Worker   }
171*9880d681SAndroid Build Coastguard Worker 
172*9880d681SAndroid Build Coastguard Worker   if (TargetRegisterInfo::isVirtualRegister(SReg)) {
173*9880d681SAndroid Build Coastguard Worker     if (MO->getSubReg() == ARM::ssub_1) return ARM::ssub_1;
174*9880d681SAndroid Build Coastguard Worker     return ARM::ssub_0;
175*9880d681SAndroid Build Coastguard Worker   }
176*9880d681SAndroid Build Coastguard Worker   return getDPRLaneFromSPR(SReg);
177*9880d681SAndroid Build Coastguard Worker }
178*9880d681SAndroid Build Coastguard Worker 
179*9880d681SAndroid Build Coastguard Worker // MI is known to be dead. Figure out what instructions
180*9880d681SAndroid Build Coastguard Worker // are also made dead by this and mark them for removal.
eraseInstrWithNoUses(MachineInstr * MI)181*9880d681SAndroid Build Coastguard Worker void A15SDOptimizer::eraseInstrWithNoUses(MachineInstr *MI) {
182*9880d681SAndroid Build Coastguard Worker   SmallVector<MachineInstr *, 8> Front;
183*9880d681SAndroid Build Coastguard Worker   DeadInstr.insert(MI);
184*9880d681SAndroid Build Coastguard Worker 
185*9880d681SAndroid Build Coastguard Worker   DEBUG(dbgs() << "Deleting base instruction " << *MI << "\n");
186*9880d681SAndroid Build Coastguard Worker   Front.push_back(MI);
187*9880d681SAndroid Build Coastguard Worker 
188*9880d681SAndroid Build Coastguard Worker   while (Front.size() != 0) {
189*9880d681SAndroid Build Coastguard Worker     MI = Front.back();
190*9880d681SAndroid Build Coastguard Worker     Front.pop_back();
191*9880d681SAndroid Build Coastguard Worker 
192*9880d681SAndroid Build Coastguard Worker     // MI is already known to be dead. We need to see
193*9880d681SAndroid Build Coastguard Worker     // if other instructions can also be removed.
194*9880d681SAndroid Build Coastguard Worker     for (unsigned int i = 0; i < MI->getNumOperands(); ++i) {
195*9880d681SAndroid Build Coastguard Worker       MachineOperand &MO = MI->getOperand(i);
196*9880d681SAndroid Build Coastguard Worker       if ((!MO.isReg()) || (!MO.isUse()))
197*9880d681SAndroid Build Coastguard Worker         continue;
198*9880d681SAndroid Build Coastguard Worker       unsigned Reg = MO.getReg();
199*9880d681SAndroid Build Coastguard Worker       if (!TRI->isVirtualRegister(Reg))
200*9880d681SAndroid Build Coastguard Worker         continue;
201*9880d681SAndroid Build Coastguard Worker       MachineOperand *Op = MI->findRegisterDefOperand(Reg);
202*9880d681SAndroid Build Coastguard Worker 
203*9880d681SAndroid Build Coastguard Worker       if (!Op)
204*9880d681SAndroid Build Coastguard Worker         continue;
205*9880d681SAndroid Build Coastguard Worker 
206*9880d681SAndroid Build Coastguard Worker       MachineInstr *Def = Op->getParent();
207*9880d681SAndroid Build Coastguard Worker 
208*9880d681SAndroid Build Coastguard Worker       // We don't need to do anything if we have already marked
209*9880d681SAndroid Build Coastguard Worker       // this instruction as being dead.
210*9880d681SAndroid Build Coastguard Worker       if (DeadInstr.find(Def) != DeadInstr.end())
211*9880d681SAndroid Build Coastguard Worker         continue;
212*9880d681SAndroid Build Coastguard Worker 
213*9880d681SAndroid Build Coastguard Worker       // Check if all the uses of this instruction are marked as
214*9880d681SAndroid Build Coastguard Worker       // dead. If so, we can also mark this instruction as being
215*9880d681SAndroid Build Coastguard Worker       // dead.
216*9880d681SAndroid Build Coastguard Worker       bool IsDead = true;
217*9880d681SAndroid Build Coastguard Worker       for (unsigned int j = 0; j < Def->getNumOperands(); ++j) {
218*9880d681SAndroid Build Coastguard Worker         MachineOperand &MODef = Def->getOperand(j);
219*9880d681SAndroid Build Coastguard Worker         if ((!MODef.isReg()) || (!MODef.isDef()))
220*9880d681SAndroid Build Coastguard Worker           continue;
221*9880d681SAndroid Build Coastguard Worker         unsigned DefReg = MODef.getReg();
222*9880d681SAndroid Build Coastguard Worker         if (!TRI->isVirtualRegister(DefReg)) {
223*9880d681SAndroid Build Coastguard Worker           IsDead = false;
224*9880d681SAndroid Build Coastguard Worker           break;
225*9880d681SAndroid Build Coastguard Worker         }
226*9880d681SAndroid Build Coastguard Worker         for (MachineRegisterInfo::use_instr_iterator
227*9880d681SAndroid Build Coastguard Worker              II = MRI->use_instr_begin(Reg), EE = MRI->use_instr_end();
228*9880d681SAndroid Build Coastguard Worker              II != EE; ++II) {
229*9880d681SAndroid Build Coastguard Worker           // We don't care about self references.
230*9880d681SAndroid Build Coastguard Worker           if (&*II == Def)
231*9880d681SAndroid Build Coastguard Worker             continue;
232*9880d681SAndroid Build Coastguard Worker           if (DeadInstr.find(&*II) == DeadInstr.end()) {
233*9880d681SAndroid Build Coastguard Worker             IsDead = false;
234*9880d681SAndroid Build Coastguard Worker             break;
235*9880d681SAndroid Build Coastguard Worker           }
236*9880d681SAndroid Build Coastguard Worker         }
237*9880d681SAndroid Build Coastguard Worker       }
238*9880d681SAndroid Build Coastguard Worker 
239*9880d681SAndroid Build Coastguard Worker       if (!IsDead) continue;
240*9880d681SAndroid Build Coastguard Worker 
241*9880d681SAndroid Build Coastguard Worker       DEBUG(dbgs() << "Deleting instruction " << *Def << "\n");
242*9880d681SAndroid Build Coastguard Worker       DeadInstr.insert(Def);
243*9880d681SAndroid Build Coastguard Worker     }
244*9880d681SAndroid Build Coastguard Worker   }
245*9880d681SAndroid Build Coastguard Worker }
246*9880d681SAndroid Build Coastguard Worker 
247*9880d681SAndroid Build Coastguard Worker // Creates the more optimized patterns and generally does all the code
248*9880d681SAndroid Build Coastguard Worker // transformations in this pass.
optimizeSDPattern(MachineInstr * MI)249*9880d681SAndroid Build Coastguard Worker unsigned A15SDOptimizer::optimizeSDPattern(MachineInstr *MI) {
250*9880d681SAndroid Build Coastguard Worker   if (MI->isCopy()) {
251*9880d681SAndroid Build Coastguard Worker     return optimizeAllLanesPattern(MI, MI->getOperand(1).getReg());
252*9880d681SAndroid Build Coastguard Worker   }
253*9880d681SAndroid Build Coastguard Worker 
254*9880d681SAndroid Build Coastguard Worker   if (MI->isInsertSubreg()) {
255*9880d681SAndroid Build Coastguard Worker     unsigned DPRReg = MI->getOperand(1).getReg();
256*9880d681SAndroid Build Coastguard Worker     unsigned SPRReg = MI->getOperand(2).getReg();
257*9880d681SAndroid Build Coastguard Worker 
258*9880d681SAndroid Build Coastguard Worker     if (TRI->isVirtualRegister(DPRReg) && TRI->isVirtualRegister(SPRReg)) {
259*9880d681SAndroid Build Coastguard Worker       MachineInstr *DPRMI = MRI->getVRegDef(MI->getOperand(1).getReg());
260*9880d681SAndroid Build Coastguard Worker       MachineInstr *SPRMI = MRI->getVRegDef(MI->getOperand(2).getReg());
261*9880d681SAndroid Build Coastguard Worker 
262*9880d681SAndroid Build Coastguard Worker       if (DPRMI && SPRMI) {
263*9880d681SAndroid Build Coastguard Worker         // See if the first operand of this insert_subreg is IMPLICIT_DEF
264*9880d681SAndroid Build Coastguard Worker         MachineInstr *ECDef = elideCopies(DPRMI);
265*9880d681SAndroid Build Coastguard Worker         if (ECDef && ECDef->isImplicitDef()) {
266*9880d681SAndroid Build Coastguard Worker           // Another corner case - if we're inserting something that is purely
267*9880d681SAndroid Build Coastguard Worker           // a subreg copy of a DPR, just use that DPR.
268*9880d681SAndroid Build Coastguard Worker 
269*9880d681SAndroid Build Coastguard Worker           MachineInstr *EC = elideCopies(SPRMI);
270*9880d681SAndroid Build Coastguard Worker           // Is it a subreg copy of ssub_0?
271*9880d681SAndroid Build Coastguard Worker           if (EC && EC->isCopy() &&
272*9880d681SAndroid Build Coastguard Worker               EC->getOperand(1).getSubReg() == ARM::ssub_0) {
273*9880d681SAndroid Build Coastguard Worker             DEBUG(dbgs() << "Found a subreg copy: " << *SPRMI);
274*9880d681SAndroid Build Coastguard Worker 
275*9880d681SAndroid Build Coastguard Worker             // Find the thing we're subreg copying out of - is it of the same
276*9880d681SAndroid Build Coastguard Worker             // regclass as DPRMI? (i.e. a DPR or QPR).
277*9880d681SAndroid Build Coastguard Worker             unsigned FullReg = SPRMI->getOperand(1).getReg();
278*9880d681SAndroid Build Coastguard Worker             const TargetRegisterClass *TRC =
279*9880d681SAndroid Build Coastguard Worker               MRI->getRegClass(MI->getOperand(1).getReg());
280*9880d681SAndroid Build Coastguard Worker             if (TRC->hasSuperClassEq(MRI->getRegClass(FullReg))) {
281*9880d681SAndroid Build Coastguard Worker               DEBUG(dbgs() << "Subreg copy is compatible - returning ");
282*9880d681SAndroid Build Coastguard Worker               DEBUG(dbgs() << PrintReg(FullReg) << "\n");
283*9880d681SAndroid Build Coastguard Worker               eraseInstrWithNoUses(MI);
284*9880d681SAndroid Build Coastguard Worker               return FullReg;
285*9880d681SAndroid Build Coastguard Worker             }
286*9880d681SAndroid Build Coastguard Worker           }
287*9880d681SAndroid Build Coastguard Worker 
288*9880d681SAndroid Build Coastguard Worker           return optimizeAllLanesPattern(MI, MI->getOperand(2).getReg());
289*9880d681SAndroid Build Coastguard Worker         }
290*9880d681SAndroid Build Coastguard Worker       }
291*9880d681SAndroid Build Coastguard Worker     }
292*9880d681SAndroid Build Coastguard Worker     return optimizeAllLanesPattern(MI, MI->getOperand(0).getReg());
293*9880d681SAndroid Build Coastguard Worker   }
294*9880d681SAndroid Build Coastguard Worker 
295*9880d681SAndroid Build Coastguard Worker   if (MI->isRegSequence() && usesRegClass(MI->getOperand(1),
296*9880d681SAndroid Build Coastguard Worker                                           &ARM::SPRRegClass)) {
297*9880d681SAndroid Build Coastguard Worker     // See if all bar one of the operands are IMPLICIT_DEF and insert the
298*9880d681SAndroid Build Coastguard Worker     // optimizer pattern accordingly.
299*9880d681SAndroid Build Coastguard Worker     unsigned NumImplicit = 0, NumTotal = 0;
300*9880d681SAndroid Build Coastguard Worker     unsigned NonImplicitReg = ~0U;
301*9880d681SAndroid Build Coastguard Worker 
302*9880d681SAndroid Build Coastguard Worker     for (unsigned I = 1; I < MI->getNumExplicitOperands(); ++I) {
303*9880d681SAndroid Build Coastguard Worker       if (!MI->getOperand(I).isReg())
304*9880d681SAndroid Build Coastguard Worker         continue;
305*9880d681SAndroid Build Coastguard Worker       ++NumTotal;
306*9880d681SAndroid Build Coastguard Worker       unsigned OpReg = MI->getOperand(I).getReg();
307*9880d681SAndroid Build Coastguard Worker 
308*9880d681SAndroid Build Coastguard Worker       if (!TRI->isVirtualRegister(OpReg))
309*9880d681SAndroid Build Coastguard Worker         break;
310*9880d681SAndroid Build Coastguard Worker 
311*9880d681SAndroid Build Coastguard Worker       MachineInstr *Def = MRI->getVRegDef(OpReg);
312*9880d681SAndroid Build Coastguard Worker       if (!Def)
313*9880d681SAndroid Build Coastguard Worker         break;
314*9880d681SAndroid Build Coastguard Worker       if (Def->isImplicitDef())
315*9880d681SAndroid Build Coastguard Worker         ++NumImplicit;
316*9880d681SAndroid Build Coastguard Worker       else
317*9880d681SAndroid Build Coastguard Worker         NonImplicitReg = MI->getOperand(I).getReg();
318*9880d681SAndroid Build Coastguard Worker     }
319*9880d681SAndroid Build Coastguard Worker 
320*9880d681SAndroid Build Coastguard Worker     if (NumImplicit == NumTotal - 1)
321*9880d681SAndroid Build Coastguard Worker       return optimizeAllLanesPattern(MI, NonImplicitReg);
322*9880d681SAndroid Build Coastguard Worker     else
323*9880d681SAndroid Build Coastguard Worker       return optimizeAllLanesPattern(MI, MI->getOperand(0).getReg());
324*9880d681SAndroid Build Coastguard Worker   }
325*9880d681SAndroid Build Coastguard Worker 
326*9880d681SAndroid Build Coastguard Worker   llvm_unreachable("Unhandled update pattern!");
327*9880d681SAndroid Build Coastguard Worker }
328*9880d681SAndroid Build Coastguard Worker 
329*9880d681SAndroid Build Coastguard Worker // Return true if this MachineInstr inserts a scalar (SPR) value into
330*9880d681SAndroid Build Coastguard Worker // a D or Q register.
hasPartialWrite(MachineInstr * MI)331*9880d681SAndroid Build Coastguard Worker bool A15SDOptimizer::hasPartialWrite(MachineInstr *MI) {
332*9880d681SAndroid Build Coastguard Worker   // The only way we can do a partial register update is through a COPY,
333*9880d681SAndroid Build Coastguard Worker   // INSERT_SUBREG or REG_SEQUENCE.
334*9880d681SAndroid Build Coastguard Worker   if (MI->isCopy() && usesRegClass(MI->getOperand(1), &ARM::SPRRegClass))
335*9880d681SAndroid Build Coastguard Worker     return true;
336*9880d681SAndroid Build Coastguard Worker 
337*9880d681SAndroid Build Coastguard Worker   if (MI->isInsertSubreg() && usesRegClass(MI->getOperand(2),
338*9880d681SAndroid Build Coastguard Worker                                            &ARM::SPRRegClass))
339*9880d681SAndroid Build Coastguard Worker     return true;
340*9880d681SAndroid Build Coastguard Worker 
341*9880d681SAndroid Build Coastguard Worker   if (MI->isRegSequence() && usesRegClass(MI->getOperand(1), &ARM::SPRRegClass))
342*9880d681SAndroid Build Coastguard Worker     return true;
343*9880d681SAndroid Build Coastguard Worker 
344*9880d681SAndroid Build Coastguard Worker   return false;
345*9880d681SAndroid Build Coastguard Worker }
346*9880d681SAndroid Build Coastguard Worker 
347*9880d681SAndroid Build Coastguard Worker // Looks through full copies to get the instruction that defines the input
348*9880d681SAndroid Build Coastguard Worker // operand for MI.
elideCopies(MachineInstr * MI)349*9880d681SAndroid Build Coastguard Worker MachineInstr *A15SDOptimizer::elideCopies(MachineInstr *MI) {
350*9880d681SAndroid Build Coastguard Worker   if (!MI->isFullCopy())
351*9880d681SAndroid Build Coastguard Worker     return MI;
352*9880d681SAndroid Build Coastguard Worker   if (!TRI->isVirtualRegister(MI->getOperand(1).getReg()))
353*9880d681SAndroid Build Coastguard Worker     return nullptr;
354*9880d681SAndroid Build Coastguard Worker   MachineInstr *Def = MRI->getVRegDef(MI->getOperand(1).getReg());
355*9880d681SAndroid Build Coastguard Worker   if (!Def)
356*9880d681SAndroid Build Coastguard Worker     return nullptr;
357*9880d681SAndroid Build Coastguard Worker   return elideCopies(Def);
358*9880d681SAndroid Build Coastguard Worker }
359*9880d681SAndroid Build Coastguard Worker 
360*9880d681SAndroid Build Coastguard Worker // Look through full copies and PHIs to get the set of non-copy MachineInstrs
361*9880d681SAndroid Build Coastguard Worker // that can produce MI.
elideCopiesAndPHIs(MachineInstr * MI,SmallVectorImpl<MachineInstr * > & Outs)362*9880d681SAndroid Build Coastguard Worker void A15SDOptimizer::elideCopiesAndPHIs(MachineInstr *MI,
363*9880d681SAndroid Build Coastguard Worker                                         SmallVectorImpl<MachineInstr*> &Outs) {
364*9880d681SAndroid Build Coastguard Worker    // Looking through PHIs may create loops so we need to track what
365*9880d681SAndroid Build Coastguard Worker    // instructions we have visited before.
366*9880d681SAndroid Build Coastguard Worker    std::set<MachineInstr *> Reached;
367*9880d681SAndroid Build Coastguard Worker    SmallVector<MachineInstr *, 8> Front;
368*9880d681SAndroid Build Coastguard Worker    Front.push_back(MI);
369*9880d681SAndroid Build Coastguard Worker    while (Front.size() != 0) {
370*9880d681SAndroid Build Coastguard Worker      MI = Front.back();
371*9880d681SAndroid Build Coastguard Worker      Front.pop_back();
372*9880d681SAndroid Build Coastguard Worker 
373*9880d681SAndroid Build Coastguard Worker      // If we have already explored this MachineInstr, ignore it.
374*9880d681SAndroid Build Coastguard Worker      if (Reached.find(MI) != Reached.end())
375*9880d681SAndroid Build Coastguard Worker        continue;
376*9880d681SAndroid Build Coastguard Worker      Reached.insert(MI);
377*9880d681SAndroid Build Coastguard Worker      if (MI->isPHI()) {
378*9880d681SAndroid Build Coastguard Worker        for (unsigned I = 1, E = MI->getNumOperands(); I != E; I += 2) {
379*9880d681SAndroid Build Coastguard Worker          unsigned Reg = MI->getOperand(I).getReg();
380*9880d681SAndroid Build Coastguard Worker          if (!TRI->isVirtualRegister(Reg)) {
381*9880d681SAndroid Build Coastguard Worker            continue;
382*9880d681SAndroid Build Coastguard Worker          }
383*9880d681SAndroid Build Coastguard Worker          MachineInstr *NewMI = MRI->getVRegDef(Reg);
384*9880d681SAndroid Build Coastguard Worker          if (!NewMI)
385*9880d681SAndroid Build Coastguard Worker            continue;
386*9880d681SAndroid Build Coastguard Worker          Front.push_back(NewMI);
387*9880d681SAndroid Build Coastguard Worker        }
388*9880d681SAndroid Build Coastguard Worker      } else if (MI->isFullCopy()) {
389*9880d681SAndroid Build Coastguard Worker        if (!TRI->isVirtualRegister(MI->getOperand(1).getReg()))
390*9880d681SAndroid Build Coastguard Worker          continue;
391*9880d681SAndroid Build Coastguard Worker        MachineInstr *NewMI = MRI->getVRegDef(MI->getOperand(1).getReg());
392*9880d681SAndroid Build Coastguard Worker        if (!NewMI)
393*9880d681SAndroid Build Coastguard Worker          continue;
394*9880d681SAndroid Build Coastguard Worker        Front.push_back(NewMI);
395*9880d681SAndroid Build Coastguard Worker      } else {
396*9880d681SAndroid Build Coastguard Worker        DEBUG(dbgs() << "Found partial copy" << *MI <<"\n");
397*9880d681SAndroid Build Coastguard Worker        Outs.push_back(MI);
398*9880d681SAndroid Build Coastguard Worker      }
399*9880d681SAndroid Build Coastguard Worker    }
400*9880d681SAndroid Build Coastguard Worker }
401*9880d681SAndroid Build Coastguard Worker 
402*9880d681SAndroid Build Coastguard Worker // Return the DPR virtual registers that are read by this machine instruction
403*9880d681SAndroid Build Coastguard Worker // (if any).
getReadDPRs(MachineInstr * MI)404*9880d681SAndroid Build Coastguard Worker SmallVector<unsigned, 8> A15SDOptimizer::getReadDPRs(MachineInstr *MI) {
405*9880d681SAndroid Build Coastguard Worker   if (MI->isCopyLike() || MI->isInsertSubreg() || MI->isRegSequence() ||
406*9880d681SAndroid Build Coastguard Worker       MI->isKill())
407*9880d681SAndroid Build Coastguard Worker     return SmallVector<unsigned, 8>();
408*9880d681SAndroid Build Coastguard Worker 
409*9880d681SAndroid Build Coastguard Worker   SmallVector<unsigned, 8> Defs;
410*9880d681SAndroid Build Coastguard Worker   for (unsigned i = 0; i < MI->getNumOperands(); ++i) {
411*9880d681SAndroid Build Coastguard Worker     MachineOperand &MO = MI->getOperand(i);
412*9880d681SAndroid Build Coastguard Worker 
413*9880d681SAndroid Build Coastguard Worker     if (!MO.isReg() || !MO.isUse())
414*9880d681SAndroid Build Coastguard Worker       continue;
415*9880d681SAndroid Build Coastguard Worker     if (!usesRegClass(MO, &ARM::DPRRegClass) &&
416*9880d681SAndroid Build Coastguard Worker         !usesRegClass(MO, &ARM::QPRRegClass) &&
417*9880d681SAndroid Build Coastguard Worker         !usesRegClass(MO, &ARM::DPairRegClass)) // Treat DPair as QPR
418*9880d681SAndroid Build Coastguard Worker       continue;
419*9880d681SAndroid Build Coastguard Worker 
420*9880d681SAndroid Build Coastguard Worker     Defs.push_back(MO.getReg());
421*9880d681SAndroid Build Coastguard Worker   }
422*9880d681SAndroid Build Coastguard Worker   return Defs;
423*9880d681SAndroid Build Coastguard Worker }
424*9880d681SAndroid Build Coastguard Worker 
425*9880d681SAndroid Build Coastguard Worker // Creates a DPR register from an SPR one by using a VDUP.
createDupLane(MachineBasicBlock & MBB,MachineBasicBlock::iterator InsertBefore,const DebugLoc & DL,unsigned Reg,unsigned Lane,bool QPR)426*9880d681SAndroid Build Coastguard Worker unsigned A15SDOptimizer::createDupLane(MachineBasicBlock &MBB,
427*9880d681SAndroid Build Coastguard Worker                                        MachineBasicBlock::iterator InsertBefore,
428*9880d681SAndroid Build Coastguard Worker                                        const DebugLoc &DL, unsigned Reg,
429*9880d681SAndroid Build Coastguard Worker                                        unsigned Lane, bool QPR) {
430*9880d681SAndroid Build Coastguard Worker   unsigned Out = MRI->createVirtualRegister(QPR ? &ARM::QPRRegClass :
431*9880d681SAndroid Build Coastguard Worker                                                   &ARM::DPRRegClass);
432*9880d681SAndroid Build Coastguard Worker   AddDefaultPred(BuildMI(MBB,
433*9880d681SAndroid Build Coastguard Worker                          InsertBefore,
434*9880d681SAndroid Build Coastguard Worker                          DL,
435*9880d681SAndroid Build Coastguard Worker                          TII->get(QPR ? ARM::VDUPLN32q : ARM::VDUPLN32d),
436*9880d681SAndroid Build Coastguard Worker                          Out)
437*9880d681SAndroid Build Coastguard Worker                    .addReg(Reg)
438*9880d681SAndroid Build Coastguard Worker                    .addImm(Lane));
439*9880d681SAndroid Build Coastguard Worker 
440*9880d681SAndroid Build Coastguard Worker   return Out;
441*9880d681SAndroid Build Coastguard Worker }
442*9880d681SAndroid Build Coastguard Worker 
443*9880d681SAndroid Build Coastguard Worker // Creates a SPR register from a DPR by copying the value in lane 0.
createExtractSubreg(MachineBasicBlock & MBB,MachineBasicBlock::iterator InsertBefore,const DebugLoc & DL,unsigned DReg,unsigned Lane,const TargetRegisterClass * TRC)444*9880d681SAndroid Build Coastguard Worker unsigned A15SDOptimizer::createExtractSubreg(
445*9880d681SAndroid Build Coastguard Worker     MachineBasicBlock &MBB, MachineBasicBlock::iterator InsertBefore,
446*9880d681SAndroid Build Coastguard Worker     const DebugLoc &DL, unsigned DReg, unsigned Lane,
447*9880d681SAndroid Build Coastguard Worker     const TargetRegisterClass *TRC) {
448*9880d681SAndroid Build Coastguard Worker   unsigned Out = MRI->createVirtualRegister(TRC);
449*9880d681SAndroid Build Coastguard Worker   BuildMI(MBB,
450*9880d681SAndroid Build Coastguard Worker           InsertBefore,
451*9880d681SAndroid Build Coastguard Worker           DL,
452*9880d681SAndroid Build Coastguard Worker           TII->get(TargetOpcode::COPY), Out)
453*9880d681SAndroid Build Coastguard Worker     .addReg(DReg, 0, Lane);
454*9880d681SAndroid Build Coastguard Worker 
455*9880d681SAndroid Build Coastguard Worker   return Out;
456*9880d681SAndroid Build Coastguard Worker }
457*9880d681SAndroid Build Coastguard Worker 
458*9880d681SAndroid Build Coastguard Worker // Takes two SPR registers and creates a DPR by using a REG_SEQUENCE.
createRegSequence(MachineBasicBlock & MBB,MachineBasicBlock::iterator InsertBefore,const DebugLoc & DL,unsigned Reg1,unsigned Reg2)459*9880d681SAndroid Build Coastguard Worker unsigned A15SDOptimizer::createRegSequence(
460*9880d681SAndroid Build Coastguard Worker     MachineBasicBlock &MBB, MachineBasicBlock::iterator InsertBefore,
461*9880d681SAndroid Build Coastguard Worker     const DebugLoc &DL, unsigned Reg1, unsigned Reg2) {
462*9880d681SAndroid Build Coastguard Worker   unsigned Out = MRI->createVirtualRegister(&ARM::QPRRegClass);
463*9880d681SAndroid Build Coastguard Worker   BuildMI(MBB,
464*9880d681SAndroid Build Coastguard Worker           InsertBefore,
465*9880d681SAndroid Build Coastguard Worker           DL,
466*9880d681SAndroid Build Coastguard Worker           TII->get(TargetOpcode::REG_SEQUENCE), Out)
467*9880d681SAndroid Build Coastguard Worker     .addReg(Reg1)
468*9880d681SAndroid Build Coastguard Worker     .addImm(ARM::dsub_0)
469*9880d681SAndroid Build Coastguard Worker     .addReg(Reg2)
470*9880d681SAndroid Build Coastguard Worker     .addImm(ARM::dsub_1);
471*9880d681SAndroid Build Coastguard Worker   return Out;
472*9880d681SAndroid Build Coastguard Worker }
473*9880d681SAndroid Build Coastguard Worker 
474*9880d681SAndroid Build Coastguard Worker // Takes two DPR registers that have previously been VDUPed (Ssub0 and Ssub1)
475*9880d681SAndroid Build Coastguard Worker // and merges them into one DPR register.
createVExt(MachineBasicBlock & MBB,MachineBasicBlock::iterator InsertBefore,const DebugLoc & DL,unsigned Ssub0,unsigned Ssub1)476*9880d681SAndroid Build Coastguard Worker unsigned A15SDOptimizer::createVExt(MachineBasicBlock &MBB,
477*9880d681SAndroid Build Coastguard Worker                                     MachineBasicBlock::iterator InsertBefore,
478*9880d681SAndroid Build Coastguard Worker                                     const DebugLoc &DL, unsigned Ssub0,
479*9880d681SAndroid Build Coastguard Worker                                     unsigned Ssub1) {
480*9880d681SAndroid Build Coastguard Worker   unsigned Out = MRI->createVirtualRegister(&ARM::DPRRegClass);
481*9880d681SAndroid Build Coastguard Worker   AddDefaultPred(BuildMI(MBB,
482*9880d681SAndroid Build Coastguard Worker                          InsertBefore,
483*9880d681SAndroid Build Coastguard Worker                          DL,
484*9880d681SAndroid Build Coastguard Worker                          TII->get(ARM::VEXTd32), Out)
485*9880d681SAndroid Build Coastguard Worker                    .addReg(Ssub0)
486*9880d681SAndroid Build Coastguard Worker                    .addReg(Ssub1)
487*9880d681SAndroid Build Coastguard Worker                    .addImm(1));
488*9880d681SAndroid Build Coastguard Worker   return Out;
489*9880d681SAndroid Build Coastguard Worker }
490*9880d681SAndroid Build Coastguard Worker 
createInsertSubreg(MachineBasicBlock & MBB,MachineBasicBlock::iterator InsertBefore,const DebugLoc & DL,unsigned DReg,unsigned Lane,unsigned ToInsert)491*9880d681SAndroid Build Coastguard Worker unsigned A15SDOptimizer::createInsertSubreg(
492*9880d681SAndroid Build Coastguard Worker     MachineBasicBlock &MBB, MachineBasicBlock::iterator InsertBefore,
493*9880d681SAndroid Build Coastguard Worker     const DebugLoc &DL, unsigned DReg, unsigned Lane, unsigned ToInsert) {
494*9880d681SAndroid Build Coastguard Worker   unsigned Out = MRI->createVirtualRegister(&ARM::DPR_VFP2RegClass);
495*9880d681SAndroid Build Coastguard Worker   BuildMI(MBB,
496*9880d681SAndroid Build Coastguard Worker           InsertBefore,
497*9880d681SAndroid Build Coastguard Worker           DL,
498*9880d681SAndroid Build Coastguard Worker           TII->get(TargetOpcode::INSERT_SUBREG), Out)
499*9880d681SAndroid Build Coastguard Worker     .addReg(DReg)
500*9880d681SAndroid Build Coastguard Worker     .addReg(ToInsert)
501*9880d681SAndroid Build Coastguard Worker     .addImm(Lane);
502*9880d681SAndroid Build Coastguard Worker 
503*9880d681SAndroid Build Coastguard Worker   return Out;
504*9880d681SAndroid Build Coastguard Worker }
505*9880d681SAndroid Build Coastguard Worker 
506*9880d681SAndroid Build Coastguard Worker unsigned
createImplicitDef(MachineBasicBlock & MBB,MachineBasicBlock::iterator InsertBefore,const DebugLoc & DL)507*9880d681SAndroid Build Coastguard Worker A15SDOptimizer::createImplicitDef(MachineBasicBlock &MBB,
508*9880d681SAndroid Build Coastguard Worker                                   MachineBasicBlock::iterator InsertBefore,
509*9880d681SAndroid Build Coastguard Worker                                   const DebugLoc &DL) {
510*9880d681SAndroid Build Coastguard Worker   unsigned Out = MRI->createVirtualRegister(&ARM::DPRRegClass);
511*9880d681SAndroid Build Coastguard Worker   BuildMI(MBB,
512*9880d681SAndroid Build Coastguard Worker           InsertBefore,
513*9880d681SAndroid Build Coastguard Worker           DL,
514*9880d681SAndroid Build Coastguard Worker           TII->get(TargetOpcode::IMPLICIT_DEF), Out);
515*9880d681SAndroid Build Coastguard Worker   return Out;
516*9880d681SAndroid Build Coastguard Worker }
517*9880d681SAndroid Build Coastguard Worker 
518*9880d681SAndroid Build Coastguard Worker // This function inserts instructions in order to optimize interactions between
519*9880d681SAndroid Build Coastguard Worker // SPR registers and DPR/QPR registers. It does so by performing VDUPs on all
520*9880d681SAndroid Build Coastguard Worker // lanes, and the using VEXT instructions to recompose the result.
521*9880d681SAndroid Build Coastguard Worker unsigned
optimizeAllLanesPattern(MachineInstr * MI,unsigned Reg)522*9880d681SAndroid Build Coastguard Worker A15SDOptimizer::optimizeAllLanesPattern(MachineInstr *MI, unsigned Reg) {
523*9880d681SAndroid Build Coastguard Worker   MachineBasicBlock::iterator InsertPt(MI);
524*9880d681SAndroid Build Coastguard Worker   DebugLoc DL = MI->getDebugLoc();
525*9880d681SAndroid Build Coastguard Worker   MachineBasicBlock &MBB = *MI->getParent();
526*9880d681SAndroid Build Coastguard Worker   InsertPt++;
527*9880d681SAndroid Build Coastguard Worker   unsigned Out;
528*9880d681SAndroid Build Coastguard Worker 
529*9880d681SAndroid Build Coastguard Worker   // DPair has the same length as QPR and also has two DPRs as subreg.
530*9880d681SAndroid Build Coastguard Worker   // Treat DPair as QPR.
531*9880d681SAndroid Build Coastguard Worker   if (MRI->getRegClass(Reg)->hasSuperClassEq(&ARM::QPRRegClass) ||
532*9880d681SAndroid Build Coastguard Worker       MRI->getRegClass(Reg)->hasSuperClassEq(&ARM::DPairRegClass)) {
533*9880d681SAndroid Build Coastguard Worker     unsigned DSub0 = createExtractSubreg(MBB, InsertPt, DL, Reg,
534*9880d681SAndroid Build Coastguard Worker                                          ARM::dsub_0, &ARM::DPRRegClass);
535*9880d681SAndroid Build Coastguard Worker     unsigned DSub1 = createExtractSubreg(MBB, InsertPt, DL, Reg,
536*9880d681SAndroid Build Coastguard Worker                                          ARM::dsub_1, &ARM::DPRRegClass);
537*9880d681SAndroid Build Coastguard Worker 
538*9880d681SAndroid Build Coastguard Worker     unsigned Out1 = createDupLane(MBB, InsertPt, DL, DSub0, 0);
539*9880d681SAndroid Build Coastguard Worker     unsigned Out2 = createDupLane(MBB, InsertPt, DL, DSub0, 1);
540*9880d681SAndroid Build Coastguard Worker     Out = createVExt(MBB, InsertPt, DL, Out1, Out2);
541*9880d681SAndroid Build Coastguard Worker 
542*9880d681SAndroid Build Coastguard Worker     unsigned Out3 = createDupLane(MBB, InsertPt, DL, DSub1, 0);
543*9880d681SAndroid Build Coastguard Worker     unsigned Out4 = createDupLane(MBB, InsertPt, DL, DSub1, 1);
544*9880d681SAndroid Build Coastguard Worker     Out2 = createVExt(MBB, InsertPt, DL, Out3, Out4);
545*9880d681SAndroid Build Coastguard Worker 
546*9880d681SAndroid Build Coastguard Worker     Out = createRegSequence(MBB, InsertPt, DL, Out, Out2);
547*9880d681SAndroid Build Coastguard Worker 
548*9880d681SAndroid Build Coastguard Worker   } else if (MRI->getRegClass(Reg)->hasSuperClassEq(&ARM::DPRRegClass)) {
549*9880d681SAndroid Build Coastguard Worker     unsigned Out1 = createDupLane(MBB, InsertPt, DL, Reg, 0);
550*9880d681SAndroid Build Coastguard Worker     unsigned Out2 = createDupLane(MBB, InsertPt, DL, Reg, 1);
551*9880d681SAndroid Build Coastguard Worker     Out = createVExt(MBB, InsertPt, DL, Out1, Out2);
552*9880d681SAndroid Build Coastguard Worker 
553*9880d681SAndroid Build Coastguard Worker   } else {
554*9880d681SAndroid Build Coastguard Worker     assert(MRI->getRegClass(Reg)->hasSuperClassEq(&ARM::SPRRegClass) &&
555*9880d681SAndroid Build Coastguard Worker            "Found unexpected regclass!");
556*9880d681SAndroid Build Coastguard Worker 
557*9880d681SAndroid Build Coastguard Worker     unsigned PrefLane = getPrefSPRLane(Reg);
558*9880d681SAndroid Build Coastguard Worker     unsigned Lane;
559*9880d681SAndroid Build Coastguard Worker     switch (PrefLane) {
560*9880d681SAndroid Build Coastguard Worker       case ARM::ssub_0: Lane = 0; break;
561*9880d681SAndroid Build Coastguard Worker       case ARM::ssub_1: Lane = 1; break;
562*9880d681SAndroid Build Coastguard Worker       default: llvm_unreachable("Unknown preferred lane!");
563*9880d681SAndroid Build Coastguard Worker     }
564*9880d681SAndroid Build Coastguard Worker 
565*9880d681SAndroid Build Coastguard Worker     // Treat DPair as QPR
566*9880d681SAndroid Build Coastguard Worker     bool UsesQPR = usesRegClass(MI->getOperand(0), &ARM::QPRRegClass) ||
567*9880d681SAndroid Build Coastguard Worker                    usesRegClass(MI->getOperand(0), &ARM::DPairRegClass);
568*9880d681SAndroid Build Coastguard Worker 
569*9880d681SAndroid Build Coastguard Worker     Out = createImplicitDef(MBB, InsertPt, DL);
570*9880d681SAndroid Build Coastguard Worker     Out = createInsertSubreg(MBB, InsertPt, DL, Out, PrefLane, Reg);
571*9880d681SAndroid Build Coastguard Worker     Out = createDupLane(MBB, InsertPt, DL, Out, Lane, UsesQPR);
572*9880d681SAndroid Build Coastguard Worker     eraseInstrWithNoUses(MI);
573*9880d681SAndroid Build Coastguard Worker   }
574*9880d681SAndroid Build Coastguard Worker   return Out;
575*9880d681SAndroid Build Coastguard Worker }
576*9880d681SAndroid Build Coastguard Worker 
runOnInstruction(MachineInstr * MI)577*9880d681SAndroid Build Coastguard Worker bool A15SDOptimizer::runOnInstruction(MachineInstr *MI) {
578*9880d681SAndroid Build Coastguard Worker   // We look for instructions that write S registers that are then read as
579*9880d681SAndroid Build Coastguard Worker   // D/Q registers. These can only be caused by COPY, INSERT_SUBREG and
580*9880d681SAndroid Build Coastguard Worker   // REG_SEQUENCE pseudos that insert an SPR value into a DPR register or
581*9880d681SAndroid Build Coastguard Worker   // merge two SPR values to form a DPR register.  In order avoid false
582*9880d681SAndroid Build Coastguard Worker   // positives we make sure that there is an SPR producer so we look past
583*9880d681SAndroid Build Coastguard Worker   // COPY and PHI nodes to find it.
584*9880d681SAndroid Build Coastguard Worker   //
585*9880d681SAndroid Build Coastguard Worker   // The best code pattern for when an SPR producer is going to be used by a
586*9880d681SAndroid Build Coastguard Worker   // DPR or QPR consumer depends on whether the other lanes of the
587*9880d681SAndroid Build Coastguard Worker   // corresponding DPR/QPR are currently defined.
588*9880d681SAndroid Build Coastguard Worker   //
589*9880d681SAndroid Build Coastguard Worker   // We can handle these efficiently, depending on the type of
590*9880d681SAndroid Build Coastguard Worker   // pseudo-instruction that is producing the pattern
591*9880d681SAndroid Build Coastguard Worker   //
592*9880d681SAndroid Build Coastguard Worker   //   * COPY:          * VDUP all lanes and merge the results together
593*9880d681SAndroid Build Coastguard Worker   //                      using VEXTs.
594*9880d681SAndroid Build Coastguard Worker   //
595*9880d681SAndroid Build Coastguard Worker   //   * INSERT_SUBREG: * If the SPR value was originally in another DPR/QPR
596*9880d681SAndroid Build Coastguard Worker   //                      lane, and the other lane(s) of the DPR/QPR register
597*9880d681SAndroid Build Coastguard Worker   //                      that we are inserting in are undefined, use the
598*9880d681SAndroid Build Coastguard Worker   //                      original DPR/QPR value.
599*9880d681SAndroid Build Coastguard Worker   //                    * Otherwise, fall back on the same stategy as COPY.
600*9880d681SAndroid Build Coastguard Worker   //
601*9880d681SAndroid Build Coastguard Worker   //   * REG_SEQUENCE:  * If all except one of the input operands are
602*9880d681SAndroid Build Coastguard Worker   //                      IMPLICIT_DEFs, insert the VDUP pattern for just the
603*9880d681SAndroid Build Coastguard Worker   //                      defined input operand
604*9880d681SAndroid Build Coastguard Worker   //                    * Otherwise, fall back on the same stategy as COPY.
605*9880d681SAndroid Build Coastguard Worker   //
606*9880d681SAndroid Build Coastguard Worker 
607*9880d681SAndroid Build Coastguard Worker   // First, get all the reads of D-registers done by this instruction.
608*9880d681SAndroid Build Coastguard Worker   SmallVector<unsigned, 8> Defs = getReadDPRs(MI);
609*9880d681SAndroid Build Coastguard Worker   bool Modified = false;
610*9880d681SAndroid Build Coastguard Worker 
611*9880d681SAndroid Build Coastguard Worker   for (SmallVectorImpl<unsigned>::iterator I = Defs.begin(), E = Defs.end();
612*9880d681SAndroid Build Coastguard Worker      I != E; ++I) {
613*9880d681SAndroid Build Coastguard Worker     // Follow the def-use chain for this DPR through COPYs, and also through
614*9880d681SAndroid Build Coastguard Worker     // PHIs (which are essentially multi-way COPYs). It is because of PHIs that
615*9880d681SAndroid Build Coastguard Worker     // we can end up with multiple defs of this DPR.
616*9880d681SAndroid Build Coastguard Worker 
617*9880d681SAndroid Build Coastguard Worker     SmallVector<MachineInstr *, 8> DefSrcs;
618*9880d681SAndroid Build Coastguard Worker     if (!TRI->isVirtualRegister(*I))
619*9880d681SAndroid Build Coastguard Worker       continue;
620*9880d681SAndroid Build Coastguard Worker     MachineInstr *Def = MRI->getVRegDef(*I);
621*9880d681SAndroid Build Coastguard Worker     if (!Def)
622*9880d681SAndroid Build Coastguard Worker       continue;
623*9880d681SAndroid Build Coastguard Worker 
624*9880d681SAndroid Build Coastguard Worker     elideCopiesAndPHIs(Def, DefSrcs);
625*9880d681SAndroid Build Coastguard Worker 
626*9880d681SAndroid Build Coastguard Worker     for (SmallVectorImpl<MachineInstr *>::iterator II = DefSrcs.begin(),
627*9880d681SAndroid Build Coastguard Worker       EE = DefSrcs.end(); II != EE; ++II) {
628*9880d681SAndroid Build Coastguard Worker       MachineInstr *MI = *II;
629*9880d681SAndroid Build Coastguard Worker 
630*9880d681SAndroid Build Coastguard Worker       // If we've already analyzed and replaced this operand, don't do
631*9880d681SAndroid Build Coastguard Worker       // anything.
632*9880d681SAndroid Build Coastguard Worker       if (Replacements.find(MI) != Replacements.end())
633*9880d681SAndroid Build Coastguard Worker         continue;
634*9880d681SAndroid Build Coastguard Worker 
635*9880d681SAndroid Build Coastguard Worker       // Now, work out if the instruction causes a SPR->DPR dependency.
636*9880d681SAndroid Build Coastguard Worker       if (!hasPartialWrite(MI))
637*9880d681SAndroid Build Coastguard Worker         continue;
638*9880d681SAndroid Build Coastguard Worker 
639*9880d681SAndroid Build Coastguard Worker       // Collect all the uses of this MI's DPR def for updating later.
640*9880d681SAndroid Build Coastguard Worker       SmallVector<MachineOperand*, 8> Uses;
641*9880d681SAndroid Build Coastguard Worker       unsigned DPRDefReg = MI->getOperand(0).getReg();
642*9880d681SAndroid Build Coastguard Worker       for (MachineRegisterInfo::use_iterator I = MRI->use_begin(DPRDefReg),
643*9880d681SAndroid Build Coastguard Worker              E = MRI->use_end(); I != E; ++I)
644*9880d681SAndroid Build Coastguard Worker         Uses.push_back(&*I);
645*9880d681SAndroid Build Coastguard Worker 
646*9880d681SAndroid Build Coastguard Worker       // We can optimize this.
647*9880d681SAndroid Build Coastguard Worker       unsigned NewReg = optimizeSDPattern(MI);
648*9880d681SAndroid Build Coastguard Worker 
649*9880d681SAndroid Build Coastguard Worker       if (NewReg != 0) {
650*9880d681SAndroid Build Coastguard Worker         Modified = true;
651*9880d681SAndroid Build Coastguard Worker         for (SmallVectorImpl<MachineOperand *>::const_iterator I = Uses.begin(),
652*9880d681SAndroid Build Coastguard Worker                E = Uses.end(); I != E; ++I) {
653*9880d681SAndroid Build Coastguard Worker           // Make sure to constrain the register class of the new register to
654*9880d681SAndroid Build Coastguard Worker           // match what we're replacing. Otherwise we can optimize a DPR_VFP2
655*9880d681SAndroid Build Coastguard Worker           // reference into a plain DPR, and that will end poorly. NewReg is
656*9880d681SAndroid Build Coastguard Worker           // always virtual here, so there will always be a matching subclass
657*9880d681SAndroid Build Coastguard Worker           // to find.
658*9880d681SAndroid Build Coastguard Worker           MRI->constrainRegClass(NewReg, MRI->getRegClass((*I)->getReg()));
659*9880d681SAndroid Build Coastguard Worker 
660*9880d681SAndroid Build Coastguard Worker           DEBUG(dbgs() << "Replacing operand "
661*9880d681SAndroid Build Coastguard Worker                        << **I << " with "
662*9880d681SAndroid Build Coastguard Worker                        << PrintReg(NewReg) << "\n");
663*9880d681SAndroid Build Coastguard Worker           (*I)->substVirtReg(NewReg, 0, *TRI);
664*9880d681SAndroid Build Coastguard Worker         }
665*9880d681SAndroid Build Coastguard Worker       }
666*9880d681SAndroid Build Coastguard Worker       Replacements[MI] = NewReg;
667*9880d681SAndroid Build Coastguard Worker     }
668*9880d681SAndroid Build Coastguard Worker   }
669*9880d681SAndroid Build Coastguard Worker   return Modified;
670*9880d681SAndroid Build Coastguard Worker }
671*9880d681SAndroid Build Coastguard Worker 
runOnMachineFunction(MachineFunction & Fn)672*9880d681SAndroid Build Coastguard Worker bool A15SDOptimizer::runOnMachineFunction(MachineFunction &Fn) {
673*9880d681SAndroid Build Coastguard Worker   if (skipFunction(*Fn.getFunction()))
674*9880d681SAndroid Build Coastguard Worker     return false;
675*9880d681SAndroid Build Coastguard Worker 
676*9880d681SAndroid Build Coastguard Worker   const ARMSubtarget &STI = Fn.getSubtarget<ARMSubtarget>();
677*9880d681SAndroid Build Coastguard Worker   // Since the A15SDOptimizer pass can insert VDUP instructions, it can only be
678*9880d681SAndroid Build Coastguard Worker   // enabled when NEON is available.
679*9880d681SAndroid Build Coastguard Worker   if (!(STI.isCortexA15() && STI.hasNEON()))
680*9880d681SAndroid Build Coastguard Worker     return false;
681*9880d681SAndroid Build Coastguard Worker   TII = STI.getInstrInfo();
682*9880d681SAndroid Build Coastguard Worker   TRI = STI.getRegisterInfo();
683*9880d681SAndroid Build Coastguard Worker   MRI = &Fn.getRegInfo();
684*9880d681SAndroid Build Coastguard Worker   bool Modified = false;
685*9880d681SAndroid Build Coastguard Worker 
686*9880d681SAndroid Build Coastguard Worker   DEBUG(dbgs() << "Running on function " << Fn.getName()<< "\n");
687*9880d681SAndroid Build Coastguard Worker 
688*9880d681SAndroid Build Coastguard Worker   DeadInstr.clear();
689*9880d681SAndroid Build Coastguard Worker   Replacements.clear();
690*9880d681SAndroid Build Coastguard Worker 
691*9880d681SAndroid Build Coastguard Worker   for (MachineFunction::iterator MFI = Fn.begin(), E = Fn.end(); MFI != E;
692*9880d681SAndroid Build Coastguard Worker        ++MFI) {
693*9880d681SAndroid Build Coastguard Worker 
694*9880d681SAndroid Build Coastguard Worker     for (MachineBasicBlock::iterator MI = MFI->begin(), ME = MFI->end();
695*9880d681SAndroid Build Coastguard Worker       MI != ME;) {
696*9880d681SAndroid Build Coastguard Worker       Modified |= runOnInstruction(&*MI++);
697*9880d681SAndroid Build Coastguard Worker     }
698*9880d681SAndroid Build Coastguard Worker 
699*9880d681SAndroid Build Coastguard Worker   }
700*9880d681SAndroid Build Coastguard Worker 
701*9880d681SAndroid Build Coastguard Worker   for (std::set<MachineInstr *>::iterator I = DeadInstr.begin(),
702*9880d681SAndroid Build Coastguard Worker                                             E = DeadInstr.end();
703*9880d681SAndroid Build Coastguard Worker                                             I != E; ++I) {
704*9880d681SAndroid Build Coastguard Worker     (*I)->eraseFromParent();
705*9880d681SAndroid Build Coastguard Worker   }
706*9880d681SAndroid Build Coastguard Worker 
707*9880d681SAndroid Build Coastguard Worker   return Modified;
708*9880d681SAndroid Build Coastguard Worker }
709*9880d681SAndroid Build Coastguard Worker 
createA15SDOptimizerPass()710*9880d681SAndroid Build Coastguard Worker FunctionPass *llvm::createA15SDOptimizerPass() {
711*9880d681SAndroid Build Coastguard Worker   return new A15SDOptimizer();
712*9880d681SAndroid Build Coastguard Worker }
713