xref: /aosp_15_r20/external/llvm/lib/Target/AMDGPU/SIInstrInfo.cpp (revision 9880d6810fe72a1726cb53787c6711e909410d58)
1*9880d681SAndroid Build Coastguard Worker //===-- SIInstrInfo.cpp - SI Instruction Information  ---------------------===//
2*9880d681SAndroid Build Coastguard Worker //
3*9880d681SAndroid Build Coastguard Worker //                     The LLVM Compiler Infrastructure
4*9880d681SAndroid Build Coastguard Worker //
5*9880d681SAndroid Build Coastguard Worker // This file is distributed under the University of Illinois Open Source
6*9880d681SAndroid Build Coastguard Worker // License. See LICENSE.TXT for details.
7*9880d681SAndroid Build Coastguard Worker //
8*9880d681SAndroid Build Coastguard Worker //===----------------------------------------------------------------------===//
9*9880d681SAndroid Build Coastguard Worker //
10*9880d681SAndroid Build Coastguard Worker /// \file
11*9880d681SAndroid Build Coastguard Worker /// \brief SI Implementation of TargetInstrInfo.
12*9880d681SAndroid Build Coastguard Worker //
13*9880d681SAndroid Build Coastguard Worker //===----------------------------------------------------------------------===//
14*9880d681SAndroid Build Coastguard Worker 
15*9880d681SAndroid Build Coastguard Worker #include "SIInstrInfo.h"
16*9880d681SAndroid Build Coastguard Worker #include "AMDGPUTargetMachine.h"
17*9880d681SAndroid Build Coastguard Worker #include "GCNHazardRecognizer.h"
18*9880d681SAndroid Build Coastguard Worker #include "SIDefines.h"
19*9880d681SAndroid Build Coastguard Worker #include "SIMachineFunctionInfo.h"
20*9880d681SAndroid Build Coastguard Worker #include "llvm/CodeGen/MachineFrameInfo.h"
21*9880d681SAndroid Build Coastguard Worker #include "llvm/CodeGen/MachineInstrBuilder.h"
22*9880d681SAndroid Build Coastguard Worker #include "llvm/CodeGen/MachineRegisterInfo.h"
23*9880d681SAndroid Build Coastguard Worker #include "llvm/CodeGen/ScheduleDAG.h"
24*9880d681SAndroid Build Coastguard Worker #include "llvm/IR/Function.h"
25*9880d681SAndroid Build Coastguard Worker #include "llvm/CodeGen/RegisterScavenging.h"
26*9880d681SAndroid Build Coastguard Worker #include "llvm/MC/MCInstrDesc.h"
27*9880d681SAndroid Build Coastguard Worker #include "llvm/Support/Debug.h"
28*9880d681SAndroid Build Coastguard Worker 
29*9880d681SAndroid Build Coastguard Worker using namespace llvm;
30*9880d681SAndroid Build Coastguard Worker 
SIInstrInfo(const SISubtarget & ST)31*9880d681SAndroid Build Coastguard Worker SIInstrInfo::SIInstrInfo(const SISubtarget &ST)
32*9880d681SAndroid Build Coastguard Worker   : AMDGPUInstrInfo(ST), RI(), ST(ST) {}
33*9880d681SAndroid Build Coastguard Worker 
34*9880d681SAndroid Build Coastguard Worker //===----------------------------------------------------------------------===//
35*9880d681SAndroid Build Coastguard Worker // TargetInstrInfo callbacks
36*9880d681SAndroid Build Coastguard Worker //===----------------------------------------------------------------------===//
37*9880d681SAndroid Build Coastguard Worker 
getNumOperandsNoGlue(SDNode * Node)38*9880d681SAndroid Build Coastguard Worker static unsigned getNumOperandsNoGlue(SDNode *Node) {
39*9880d681SAndroid Build Coastguard Worker   unsigned N = Node->getNumOperands();
40*9880d681SAndroid Build Coastguard Worker   while (N && Node->getOperand(N - 1).getValueType() == MVT::Glue)
41*9880d681SAndroid Build Coastguard Worker     --N;
42*9880d681SAndroid Build Coastguard Worker   return N;
43*9880d681SAndroid Build Coastguard Worker }
44*9880d681SAndroid Build Coastguard Worker 
findChainOperand(SDNode * Load)45*9880d681SAndroid Build Coastguard Worker static SDValue findChainOperand(SDNode *Load) {
46*9880d681SAndroid Build Coastguard Worker   SDValue LastOp = Load->getOperand(getNumOperandsNoGlue(Load) - 1);
47*9880d681SAndroid Build Coastguard Worker   assert(LastOp.getValueType() == MVT::Other && "Chain missing from load node");
48*9880d681SAndroid Build Coastguard Worker   return LastOp;
49*9880d681SAndroid Build Coastguard Worker }
50*9880d681SAndroid Build Coastguard Worker 
51*9880d681SAndroid Build Coastguard Worker /// \brief Returns true if both nodes have the same value for the given
52*9880d681SAndroid Build Coastguard Worker ///        operand \p Op, or if both nodes do not have this operand.
nodesHaveSameOperandValue(SDNode * N0,SDNode * N1,unsigned OpName)53*9880d681SAndroid Build Coastguard Worker static bool nodesHaveSameOperandValue(SDNode *N0, SDNode* N1, unsigned OpName) {
54*9880d681SAndroid Build Coastguard Worker   unsigned Opc0 = N0->getMachineOpcode();
55*9880d681SAndroid Build Coastguard Worker   unsigned Opc1 = N1->getMachineOpcode();
56*9880d681SAndroid Build Coastguard Worker 
57*9880d681SAndroid Build Coastguard Worker   int Op0Idx = AMDGPU::getNamedOperandIdx(Opc0, OpName);
58*9880d681SAndroid Build Coastguard Worker   int Op1Idx = AMDGPU::getNamedOperandIdx(Opc1, OpName);
59*9880d681SAndroid Build Coastguard Worker 
60*9880d681SAndroid Build Coastguard Worker   if (Op0Idx == -1 && Op1Idx == -1)
61*9880d681SAndroid Build Coastguard Worker     return true;
62*9880d681SAndroid Build Coastguard Worker 
63*9880d681SAndroid Build Coastguard Worker 
64*9880d681SAndroid Build Coastguard Worker   if ((Op0Idx == -1 && Op1Idx != -1) ||
65*9880d681SAndroid Build Coastguard Worker       (Op1Idx == -1 && Op0Idx != -1))
66*9880d681SAndroid Build Coastguard Worker     return false;
67*9880d681SAndroid Build Coastguard Worker 
68*9880d681SAndroid Build Coastguard Worker   // getNamedOperandIdx returns the index for the MachineInstr's operands,
69*9880d681SAndroid Build Coastguard Worker   // which includes the result as the first operand. We are indexing into the
70*9880d681SAndroid Build Coastguard Worker   // MachineSDNode's operands, so we need to skip the result operand to get
71*9880d681SAndroid Build Coastguard Worker   // the real index.
72*9880d681SAndroid Build Coastguard Worker   --Op0Idx;
73*9880d681SAndroid Build Coastguard Worker   --Op1Idx;
74*9880d681SAndroid Build Coastguard Worker 
75*9880d681SAndroid Build Coastguard Worker   return N0->getOperand(Op0Idx) == N1->getOperand(Op1Idx);
76*9880d681SAndroid Build Coastguard Worker }
77*9880d681SAndroid Build Coastguard Worker 
isReallyTriviallyReMaterializable(const MachineInstr & MI,AliasAnalysis * AA) const78*9880d681SAndroid Build Coastguard Worker bool SIInstrInfo::isReallyTriviallyReMaterializable(const MachineInstr &MI,
79*9880d681SAndroid Build Coastguard Worker                                                     AliasAnalysis *AA) const {
80*9880d681SAndroid Build Coastguard Worker   // TODO: The generic check fails for VALU instructions that should be
81*9880d681SAndroid Build Coastguard Worker   // rematerializable due to implicit reads of exec. We really want all of the
82*9880d681SAndroid Build Coastguard Worker   // generic logic for this except for this.
83*9880d681SAndroid Build Coastguard Worker   switch (MI.getOpcode()) {
84*9880d681SAndroid Build Coastguard Worker   case AMDGPU::V_MOV_B32_e32:
85*9880d681SAndroid Build Coastguard Worker   case AMDGPU::V_MOV_B32_e64:
86*9880d681SAndroid Build Coastguard Worker   case AMDGPU::V_MOV_B64_PSEUDO:
87*9880d681SAndroid Build Coastguard Worker     return true;
88*9880d681SAndroid Build Coastguard Worker   default:
89*9880d681SAndroid Build Coastguard Worker     return false;
90*9880d681SAndroid Build Coastguard Worker   }
91*9880d681SAndroid Build Coastguard Worker }
92*9880d681SAndroid Build Coastguard Worker 
areLoadsFromSameBasePtr(SDNode * Load0,SDNode * Load1,int64_t & Offset0,int64_t & Offset1) const93*9880d681SAndroid Build Coastguard Worker bool SIInstrInfo::areLoadsFromSameBasePtr(SDNode *Load0, SDNode *Load1,
94*9880d681SAndroid Build Coastguard Worker                                           int64_t &Offset0,
95*9880d681SAndroid Build Coastguard Worker                                           int64_t &Offset1) const {
96*9880d681SAndroid Build Coastguard Worker   if (!Load0->isMachineOpcode() || !Load1->isMachineOpcode())
97*9880d681SAndroid Build Coastguard Worker     return false;
98*9880d681SAndroid Build Coastguard Worker 
99*9880d681SAndroid Build Coastguard Worker   unsigned Opc0 = Load0->getMachineOpcode();
100*9880d681SAndroid Build Coastguard Worker   unsigned Opc1 = Load1->getMachineOpcode();
101*9880d681SAndroid Build Coastguard Worker 
102*9880d681SAndroid Build Coastguard Worker   // Make sure both are actually loads.
103*9880d681SAndroid Build Coastguard Worker   if (!get(Opc0).mayLoad() || !get(Opc1).mayLoad())
104*9880d681SAndroid Build Coastguard Worker     return false;
105*9880d681SAndroid Build Coastguard Worker 
106*9880d681SAndroid Build Coastguard Worker   if (isDS(Opc0) && isDS(Opc1)) {
107*9880d681SAndroid Build Coastguard Worker 
108*9880d681SAndroid Build Coastguard Worker     // FIXME: Handle this case:
109*9880d681SAndroid Build Coastguard Worker     if (getNumOperandsNoGlue(Load0) != getNumOperandsNoGlue(Load1))
110*9880d681SAndroid Build Coastguard Worker       return false;
111*9880d681SAndroid Build Coastguard Worker 
112*9880d681SAndroid Build Coastguard Worker     // Check base reg.
113*9880d681SAndroid Build Coastguard Worker     if (Load0->getOperand(1) != Load1->getOperand(1))
114*9880d681SAndroid Build Coastguard Worker       return false;
115*9880d681SAndroid Build Coastguard Worker 
116*9880d681SAndroid Build Coastguard Worker     // Check chain.
117*9880d681SAndroid Build Coastguard Worker     if (findChainOperand(Load0) != findChainOperand(Load1))
118*9880d681SAndroid Build Coastguard Worker       return false;
119*9880d681SAndroid Build Coastguard Worker 
120*9880d681SAndroid Build Coastguard Worker     // Skip read2 / write2 variants for simplicity.
121*9880d681SAndroid Build Coastguard Worker     // TODO: We should report true if the used offsets are adjacent (excluded
122*9880d681SAndroid Build Coastguard Worker     // st64 versions).
123*9880d681SAndroid Build Coastguard Worker     if (AMDGPU::getNamedOperandIdx(Opc0, AMDGPU::OpName::data1) != -1 ||
124*9880d681SAndroid Build Coastguard Worker         AMDGPU::getNamedOperandIdx(Opc1, AMDGPU::OpName::data1) != -1)
125*9880d681SAndroid Build Coastguard Worker       return false;
126*9880d681SAndroid Build Coastguard Worker 
127*9880d681SAndroid Build Coastguard Worker     Offset0 = cast<ConstantSDNode>(Load0->getOperand(2))->getZExtValue();
128*9880d681SAndroid Build Coastguard Worker     Offset1 = cast<ConstantSDNode>(Load1->getOperand(2))->getZExtValue();
129*9880d681SAndroid Build Coastguard Worker     return true;
130*9880d681SAndroid Build Coastguard Worker   }
131*9880d681SAndroid Build Coastguard Worker 
132*9880d681SAndroid Build Coastguard Worker   if (isSMRD(Opc0) && isSMRD(Opc1)) {
133*9880d681SAndroid Build Coastguard Worker     assert(getNumOperandsNoGlue(Load0) == getNumOperandsNoGlue(Load1));
134*9880d681SAndroid Build Coastguard Worker 
135*9880d681SAndroid Build Coastguard Worker     // Check base reg.
136*9880d681SAndroid Build Coastguard Worker     if (Load0->getOperand(0) != Load1->getOperand(0))
137*9880d681SAndroid Build Coastguard Worker       return false;
138*9880d681SAndroid Build Coastguard Worker 
139*9880d681SAndroid Build Coastguard Worker     const ConstantSDNode *Load0Offset =
140*9880d681SAndroid Build Coastguard Worker         dyn_cast<ConstantSDNode>(Load0->getOperand(1));
141*9880d681SAndroid Build Coastguard Worker     const ConstantSDNode *Load1Offset =
142*9880d681SAndroid Build Coastguard Worker         dyn_cast<ConstantSDNode>(Load1->getOperand(1));
143*9880d681SAndroid Build Coastguard Worker 
144*9880d681SAndroid Build Coastguard Worker     if (!Load0Offset || !Load1Offset)
145*9880d681SAndroid Build Coastguard Worker       return false;
146*9880d681SAndroid Build Coastguard Worker 
147*9880d681SAndroid Build Coastguard Worker     // Check chain.
148*9880d681SAndroid Build Coastguard Worker     if (findChainOperand(Load0) != findChainOperand(Load1))
149*9880d681SAndroid Build Coastguard Worker       return false;
150*9880d681SAndroid Build Coastguard Worker 
151*9880d681SAndroid Build Coastguard Worker     Offset0 = Load0Offset->getZExtValue();
152*9880d681SAndroid Build Coastguard Worker     Offset1 = Load1Offset->getZExtValue();
153*9880d681SAndroid Build Coastguard Worker     return true;
154*9880d681SAndroid Build Coastguard Worker   }
155*9880d681SAndroid Build Coastguard Worker 
156*9880d681SAndroid Build Coastguard Worker   // MUBUF and MTBUF can access the same addresses.
157*9880d681SAndroid Build Coastguard Worker   if ((isMUBUF(Opc0) || isMTBUF(Opc0)) && (isMUBUF(Opc1) || isMTBUF(Opc1))) {
158*9880d681SAndroid Build Coastguard Worker 
159*9880d681SAndroid Build Coastguard Worker     // MUBUF and MTBUF have vaddr at different indices.
160*9880d681SAndroid Build Coastguard Worker     if (!nodesHaveSameOperandValue(Load0, Load1, AMDGPU::OpName::soffset) ||
161*9880d681SAndroid Build Coastguard Worker         findChainOperand(Load0) != findChainOperand(Load1) ||
162*9880d681SAndroid Build Coastguard Worker         !nodesHaveSameOperandValue(Load0, Load1, AMDGPU::OpName::vaddr) ||
163*9880d681SAndroid Build Coastguard Worker         !nodesHaveSameOperandValue(Load0, Load1, AMDGPU::OpName::srsrc))
164*9880d681SAndroid Build Coastguard Worker       return false;
165*9880d681SAndroid Build Coastguard Worker 
166*9880d681SAndroid Build Coastguard Worker     int OffIdx0 = AMDGPU::getNamedOperandIdx(Opc0, AMDGPU::OpName::offset);
167*9880d681SAndroid Build Coastguard Worker     int OffIdx1 = AMDGPU::getNamedOperandIdx(Opc1, AMDGPU::OpName::offset);
168*9880d681SAndroid Build Coastguard Worker 
169*9880d681SAndroid Build Coastguard Worker     if (OffIdx0 == -1 || OffIdx1 == -1)
170*9880d681SAndroid Build Coastguard Worker       return false;
171*9880d681SAndroid Build Coastguard Worker 
172*9880d681SAndroid Build Coastguard Worker     // getNamedOperandIdx returns the index for MachineInstrs.  Since they
173*9880d681SAndroid Build Coastguard Worker     // inlcude the output in the operand list, but SDNodes don't, we need to
174*9880d681SAndroid Build Coastguard Worker     // subtract the index by one.
175*9880d681SAndroid Build Coastguard Worker     --OffIdx0;
176*9880d681SAndroid Build Coastguard Worker     --OffIdx1;
177*9880d681SAndroid Build Coastguard Worker 
178*9880d681SAndroid Build Coastguard Worker     SDValue Off0 = Load0->getOperand(OffIdx0);
179*9880d681SAndroid Build Coastguard Worker     SDValue Off1 = Load1->getOperand(OffIdx1);
180*9880d681SAndroid Build Coastguard Worker 
181*9880d681SAndroid Build Coastguard Worker     // The offset might be a FrameIndexSDNode.
182*9880d681SAndroid Build Coastguard Worker     if (!isa<ConstantSDNode>(Off0) || !isa<ConstantSDNode>(Off1))
183*9880d681SAndroid Build Coastguard Worker       return false;
184*9880d681SAndroid Build Coastguard Worker 
185*9880d681SAndroid Build Coastguard Worker     Offset0 = cast<ConstantSDNode>(Off0)->getZExtValue();
186*9880d681SAndroid Build Coastguard Worker     Offset1 = cast<ConstantSDNode>(Off1)->getZExtValue();
187*9880d681SAndroid Build Coastguard Worker     return true;
188*9880d681SAndroid Build Coastguard Worker   }
189*9880d681SAndroid Build Coastguard Worker 
190*9880d681SAndroid Build Coastguard Worker   return false;
191*9880d681SAndroid Build Coastguard Worker }
192*9880d681SAndroid Build Coastguard Worker 
isStride64(unsigned Opc)193*9880d681SAndroid Build Coastguard Worker static bool isStride64(unsigned Opc) {
194*9880d681SAndroid Build Coastguard Worker   switch (Opc) {
195*9880d681SAndroid Build Coastguard Worker   case AMDGPU::DS_READ2ST64_B32:
196*9880d681SAndroid Build Coastguard Worker   case AMDGPU::DS_READ2ST64_B64:
197*9880d681SAndroid Build Coastguard Worker   case AMDGPU::DS_WRITE2ST64_B32:
198*9880d681SAndroid Build Coastguard Worker   case AMDGPU::DS_WRITE2ST64_B64:
199*9880d681SAndroid Build Coastguard Worker     return true;
200*9880d681SAndroid Build Coastguard Worker   default:
201*9880d681SAndroid Build Coastguard Worker     return false;
202*9880d681SAndroid Build Coastguard Worker   }
203*9880d681SAndroid Build Coastguard Worker }
204*9880d681SAndroid Build Coastguard Worker 
getMemOpBaseRegImmOfs(MachineInstr & LdSt,unsigned & BaseReg,int64_t & Offset,const TargetRegisterInfo * TRI) const205*9880d681SAndroid Build Coastguard Worker bool SIInstrInfo::getMemOpBaseRegImmOfs(MachineInstr &LdSt, unsigned &BaseReg,
206*9880d681SAndroid Build Coastguard Worker                                         int64_t &Offset,
207*9880d681SAndroid Build Coastguard Worker                                         const TargetRegisterInfo *TRI) const {
208*9880d681SAndroid Build Coastguard Worker   unsigned Opc = LdSt.getOpcode();
209*9880d681SAndroid Build Coastguard Worker 
210*9880d681SAndroid Build Coastguard Worker   if (isDS(LdSt)) {
211*9880d681SAndroid Build Coastguard Worker     const MachineOperand *OffsetImm =
212*9880d681SAndroid Build Coastguard Worker         getNamedOperand(LdSt, AMDGPU::OpName::offset);
213*9880d681SAndroid Build Coastguard Worker     if (OffsetImm) {
214*9880d681SAndroid Build Coastguard Worker       // Normal, single offset LDS instruction.
215*9880d681SAndroid Build Coastguard Worker       const MachineOperand *AddrReg =
216*9880d681SAndroid Build Coastguard Worker           getNamedOperand(LdSt, AMDGPU::OpName::addr);
217*9880d681SAndroid Build Coastguard Worker 
218*9880d681SAndroid Build Coastguard Worker       BaseReg = AddrReg->getReg();
219*9880d681SAndroid Build Coastguard Worker       Offset = OffsetImm->getImm();
220*9880d681SAndroid Build Coastguard Worker       return true;
221*9880d681SAndroid Build Coastguard Worker     }
222*9880d681SAndroid Build Coastguard Worker 
223*9880d681SAndroid Build Coastguard Worker     // The 2 offset instructions use offset0 and offset1 instead. We can treat
224*9880d681SAndroid Build Coastguard Worker     // these as a load with a single offset if the 2 offsets are consecutive. We
225*9880d681SAndroid Build Coastguard Worker     // will use this for some partially aligned loads.
226*9880d681SAndroid Build Coastguard Worker     const MachineOperand *Offset0Imm =
227*9880d681SAndroid Build Coastguard Worker         getNamedOperand(LdSt, AMDGPU::OpName::offset0);
228*9880d681SAndroid Build Coastguard Worker     const MachineOperand *Offset1Imm =
229*9880d681SAndroid Build Coastguard Worker         getNamedOperand(LdSt, AMDGPU::OpName::offset1);
230*9880d681SAndroid Build Coastguard Worker 
231*9880d681SAndroid Build Coastguard Worker     uint8_t Offset0 = Offset0Imm->getImm();
232*9880d681SAndroid Build Coastguard Worker     uint8_t Offset1 = Offset1Imm->getImm();
233*9880d681SAndroid Build Coastguard Worker 
234*9880d681SAndroid Build Coastguard Worker     if (Offset1 > Offset0 && Offset1 - Offset0 == 1) {
235*9880d681SAndroid Build Coastguard Worker       // Each of these offsets is in element sized units, so we need to convert
236*9880d681SAndroid Build Coastguard Worker       // to bytes of the individual reads.
237*9880d681SAndroid Build Coastguard Worker 
238*9880d681SAndroid Build Coastguard Worker       unsigned EltSize;
239*9880d681SAndroid Build Coastguard Worker       if (LdSt.mayLoad())
240*9880d681SAndroid Build Coastguard Worker         EltSize = getOpRegClass(LdSt, 0)->getSize() / 2;
241*9880d681SAndroid Build Coastguard Worker       else {
242*9880d681SAndroid Build Coastguard Worker         assert(LdSt.mayStore());
243*9880d681SAndroid Build Coastguard Worker         int Data0Idx = AMDGPU::getNamedOperandIdx(Opc, AMDGPU::OpName::data0);
244*9880d681SAndroid Build Coastguard Worker         EltSize = getOpRegClass(LdSt, Data0Idx)->getSize();
245*9880d681SAndroid Build Coastguard Worker       }
246*9880d681SAndroid Build Coastguard Worker 
247*9880d681SAndroid Build Coastguard Worker       if (isStride64(Opc))
248*9880d681SAndroid Build Coastguard Worker         EltSize *= 64;
249*9880d681SAndroid Build Coastguard Worker 
250*9880d681SAndroid Build Coastguard Worker       const MachineOperand *AddrReg =
251*9880d681SAndroid Build Coastguard Worker           getNamedOperand(LdSt, AMDGPU::OpName::addr);
252*9880d681SAndroid Build Coastguard Worker       BaseReg = AddrReg->getReg();
253*9880d681SAndroid Build Coastguard Worker       Offset = EltSize * Offset0;
254*9880d681SAndroid Build Coastguard Worker       return true;
255*9880d681SAndroid Build Coastguard Worker     }
256*9880d681SAndroid Build Coastguard Worker 
257*9880d681SAndroid Build Coastguard Worker     return false;
258*9880d681SAndroid Build Coastguard Worker   }
259*9880d681SAndroid Build Coastguard Worker 
260*9880d681SAndroid Build Coastguard Worker   if (isMUBUF(LdSt) || isMTBUF(LdSt)) {
261*9880d681SAndroid Build Coastguard Worker     if (AMDGPU::getNamedOperandIdx(Opc, AMDGPU::OpName::soffset) != -1)
262*9880d681SAndroid Build Coastguard Worker       return false;
263*9880d681SAndroid Build Coastguard Worker 
264*9880d681SAndroid Build Coastguard Worker     const MachineOperand *AddrReg =
265*9880d681SAndroid Build Coastguard Worker         getNamedOperand(LdSt, AMDGPU::OpName::vaddr);
266*9880d681SAndroid Build Coastguard Worker     if (!AddrReg)
267*9880d681SAndroid Build Coastguard Worker       return false;
268*9880d681SAndroid Build Coastguard Worker 
269*9880d681SAndroid Build Coastguard Worker     const MachineOperand *OffsetImm =
270*9880d681SAndroid Build Coastguard Worker         getNamedOperand(LdSt, AMDGPU::OpName::offset);
271*9880d681SAndroid Build Coastguard Worker     BaseReg = AddrReg->getReg();
272*9880d681SAndroid Build Coastguard Worker     Offset = OffsetImm->getImm();
273*9880d681SAndroid Build Coastguard Worker     return true;
274*9880d681SAndroid Build Coastguard Worker   }
275*9880d681SAndroid Build Coastguard Worker 
276*9880d681SAndroid Build Coastguard Worker   if (isSMRD(LdSt)) {
277*9880d681SAndroid Build Coastguard Worker     const MachineOperand *OffsetImm =
278*9880d681SAndroid Build Coastguard Worker         getNamedOperand(LdSt, AMDGPU::OpName::offset);
279*9880d681SAndroid Build Coastguard Worker     if (!OffsetImm)
280*9880d681SAndroid Build Coastguard Worker       return false;
281*9880d681SAndroid Build Coastguard Worker 
282*9880d681SAndroid Build Coastguard Worker     const MachineOperand *SBaseReg =
283*9880d681SAndroid Build Coastguard Worker         getNamedOperand(LdSt, AMDGPU::OpName::sbase);
284*9880d681SAndroid Build Coastguard Worker     BaseReg = SBaseReg->getReg();
285*9880d681SAndroid Build Coastguard Worker     Offset = OffsetImm->getImm();
286*9880d681SAndroid Build Coastguard Worker     return true;
287*9880d681SAndroid Build Coastguard Worker   }
288*9880d681SAndroid Build Coastguard Worker 
289*9880d681SAndroid Build Coastguard Worker   if (isFLAT(LdSt)) {
290*9880d681SAndroid Build Coastguard Worker     const MachineOperand *AddrReg = getNamedOperand(LdSt, AMDGPU::OpName::addr);
291*9880d681SAndroid Build Coastguard Worker     BaseReg = AddrReg->getReg();
292*9880d681SAndroid Build Coastguard Worker     Offset = 0;
293*9880d681SAndroid Build Coastguard Worker     return true;
294*9880d681SAndroid Build Coastguard Worker   }
295*9880d681SAndroid Build Coastguard Worker 
296*9880d681SAndroid Build Coastguard Worker   return false;
297*9880d681SAndroid Build Coastguard Worker }
298*9880d681SAndroid Build Coastguard Worker 
shouldClusterMemOps(MachineInstr & FirstLdSt,MachineInstr & SecondLdSt,unsigned NumLoads) const299*9880d681SAndroid Build Coastguard Worker bool SIInstrInfo::shouldClusterMemOps(MachineInstr &FirstLdSt,
300*9880d681SAndroid Build Coastguard Worker                                       MachineInstr &SecondLdSt,
301*9880d681SAndroid Build Coastguard Worker                                       unsigned NumLoads) const {
302*9880d681SAndroid Build Coastguard Worker   const MachineOperand *FirstDst = nullptr;
303*9880d681SAndroid Build Coastguard Worker   const MachineOperand *SecondDst = nullptr;
304*9880d681SAndroid Build Coastguard Worker 
305*9880d681SAndroid Build Coastguard Worker   if (isDS(FirstLdSt) && isDS(SecondLdSt)) {
306*9880d681SAndroid Build Coastguard Worker     FirstDst = getNamedOperand(FirstLdSt, AMDGPU::OpName::vdst);
307*9880d681SAndroid Build Coastguard Worker     SecondDst = getNamedOperand(SecondLdSt, AMDGPU::OpName::vdst);
308*9880d681SAndroid Build Coastguard Worker   }
309*9880d681SAndroid Build Coastguard Worker 
310*9880d681SAndroid Build Coastguard Worker   if (isSMRD(FirstLdSt) && isSMRD(SecondLdSt)) {
311*9880d681SAndroid Build Coastguard Worker     FirstDst = getNamedOperand(FirstLdSt, AMDGPU::OpName::sdst);
312*9880d681SAndroid Build Coastguard Worker     SecondDst = getNamedOperand(SecondLdSt, AMDGPU::OpName::sdst);
313*9880d681SAndroid Build Coastguard Worker   }
314*9880d681SAndroid Build Coastguard Worker 
315*9880d681SAndroid Build Coastguard Worker   if ((isMUBUF(FirstLdSt) && isMUBUF(SecondLdSt)) ||
316*9880d681SAndroid Build Coastguard Worker       (isMTBUF(FirstLdSt) && isMTBUF(SecondLdSt))) {
317*9880d681SAndroid Build Coastguard Worker     FirstDst = getNamedOperand(FirstLdSt, AMDGPU::OpName::vdata);
318*9880d681SAndroid Build Coastguard Worker     SecondDst = getNamedOperand(SecondLdSt, AMDGPU::OpName::vdata);
319*9880d681SAndroid Build Coastguard Worker   }
320*9880d681SAndroid Build Coastguard Worker 
321*9880d681SAndroid Build Coastguard Worker   if (!FirstDst || !SecondDst)
322*9880d681SAndroid Build Coastguard Worker     return false;
323*9880d681SAndroid Build Coastguard Worker 
324*9880d681SAndroid Build Coastguard Worker   // Try to limit clustering based on the total number of bytes loaded
325*9880d681SAndroid Build Coastguard Worker   // rather than the number of instructions.  This is done to help reduce
326*9880d681SAndroid Build Coastguard Worker   // register pressure.  The method used is somewhat inexact, though,
327*9880d681SAndroid Build Coastguard Worker   // because it assumes that all loads in the cluster will load the
328*9880d681SAndroid Build Coastguard Worker   // same number of bytes as FirstLdSt.
329*9880d681SAndroid Build Coastguard Worker 
330*9880d681SAndroid Build Coastguard Worker   // The unit of this value is bytes.
331*9880d681SAndroid Build Coastguard Worker   // FIXME: This needs finer tuning.
332*9880d681SAndroid Build Coastguard Worker   unsigned LoadClusterThreshold = 16;
333*9880d681SAndroid Build Coastguard Worker 
334*9880d681SAndroid Build Coastguard Worker   const MachineRegisterInfo &MRI =
335*9880d681SAndroid Build Coastguard Worker       FirstLdSt.getParent()->getParent()->getRegInfo();
336*9880d681SAndroid Build Coastguard Worker   const TargetRegisterClass *DstRC = MRI.getRegClass(FirstDst->getReg());
337*9880d681SAndroid Build Coastguard Worker 
338*9880d681SAndroid Build Coastguard Worker   return (NumLoads * DstRC->getSize()) <= LoadClusterThreshold;
339*9880d681SAndroid Build Coastguard Worker }
340*9880d681SAndroid Build Coastguard Worker 
copyPhysReg(MachineBasicBlock & MBB,MachineBasicBlock::iterator MI,const DebugLoc & DL,unsigned DestReg,unsigned SrcReg,bool KillSrc) const341*9880d681SAndroid Build Coastguard Worker void SIInstrInfo::copyPhysReg(MachineBasicBlock &MBB,
342*9880d681SAndroid Build Coastguard Worker                               MachineBasicBlock::iterator MI,
343*9880d681SAndroid Build Coastguard Worker                               const DebugLoc &DL, unsigned DestReg,
344*9880d681SAndroid Build Coastguard Worker                               unsigned SrcReg, bool KillSrc) const {
345*9880d681SAndroid Build Coastguard Worker 
346*9880d681SAndroid Build Coastguard Worker   // If we are trying to copy to or from SCC, there is a bug somewhere else in
347*9880d681SAndroid Build Coastguard Worker   // the backend.  While it may be theoretically possible to do this, it should
348*9880d681SAndroid Build Coastguard Worker   // never be necessary.
349*9880d681SAndroid Build Coastguard Worker   assert(DestReg != AMDGPU::SCC && SrcReg != AMDGPU::SCC);
350*9880d681SAndroid Build Coastguard Worker 
351*9880d681SAndroid Build Coastguard Worker   static const int16_t Sub0_15[] = {
352*9880d681SAndroid Build Coastguard Worker     AMDGPU::sub0, AMDGPU::sub1, AMDGPU::sub2, AMDGPU::sub3,
353*9880d681SAndroid Build Coastguard Worker     AMDGPU::sub4, AMDGPU::sub5, AMDGPU::sub6, AMDGPU::sub7,
354*9880d681SAndroid Build Coastguard Worker     AMDGPU::sub8, AMDGPU::sub9, AMDGPU::sub10, AMDGPU::sub11,
355*9880d681SAndroid Build Coastguard Worker     AMDGPU::sub12, AMDGPU::sub13, AMDGPU::sub14, AMDGPU::sub15,
356*9880d681SAndroid Build Coastguard Worker   };
357*9880d681SAndroid Build Coastguard Worker 
358*9880d681SAndroid Build Coastguard Worker   static const int16_t Sub0_15_64[] = {
359*9880d681SAndroid Build Coastguard Worker     AMDGPU::sub0_sub1, AMDGPU::sub2_sub3,
360*9880d681SAndroid Build Coastguard Worker     AMDGPU::sub4_sub5, AMDGPU::sub6_sub7,
361*9880d681SAndroid Build Coastguard Worker     AMDGPU::sub8_sub9, AMDGPU::sub10_sub11,
362*9880d681SAndroid Build Coastguard Worker     AMDGPU::sub12_sub13, AMDGPU::sub14_sub15,
363*9880d681SAndroid Build Coastguard Worker   };
364*9880d681SAndroid Build Coastguard Worker 
365*9880d681SAndroid Build Coastguard Worker   static const int16_t Sub0_7[] = {
366*9880d681SAndroid Build Coastguard Worker     AMDGPU::sub0, AMDGPU::sub1, AMDGPU::sub2, AMDGPU::sub3,
367*9880d681SAndroid Build Coastguard Worker     AMDGPU::sub4, AMDGPU::sub5, AMDGPU::sub6, AMDGPU::sub7,
368*9880d681SAndroid Build Coastguard Worker   };
369*9880d681SAndroid Build Coastguard Worker 
370*9880d681SAndroid Build Coastguard Worker   static const int16_t Sub0_7_64[] = {
371*9880d681SAndroid Build Coastguard Worker     AMDGPU::sub0_sub1, AMDGPU::sub2_sub3,
372*9880d681SAndroid Build Coastguard Worker     AMDGPU::sub4_sub5, AMDGPU::sub6_sub7,
373*9880d681SAndroid Build Coastguard Worker   };
374*9880d681SAndroid Build Coastguard Worker 
375*9880d681SAndroid Build Coastguard Worker   static const int16_t Sub0_3[] = {
376*9880d681SAndroid Build Coastguard Worker     AMDGPU::sub0, AMDGPU::sub1, AMDGPU::sub2, AMDGPU::sub3,
377*9880d681SAndroid Build Coastguard Worker   };
378*9880d681SAndroid Build Coastguard Worker 
379*9880d681SAndroid Build Coastguard Worker   static const int16_t Sub0_3_64[] = {
380*9880d681SAndroid Build Coastguard Worker     AMDGPU::sub0_sub1, AMDGPU::sub2_sub3,
381*9880d681SAndroid Build Coastguard Worker   };
382*9880d681SAndroid Build Coastguard Worker 
383*9880d681SAndroid Build Coastguard Worker   static const int16_t Sub0_2[] = {
384*9880d681SAndroid Build Coastguard Worker     AMDGPU::sub0, AMDGPU::sub1, AMDGPU::sub2,
385*9880d681SAndroid Build Coastguard Worker   };
386*9880d681SAndroid Build Coastguard Worker 
387*9880d681SAndroid Build Coastguard Worker   static const int16_t Sub0_1[] = {
388*9880d681SAndroid Build Coastguard Worker     AMDGPU::sub0, AMDGPU::sub1,
389*9880d681SAndroid Build Coastguard Worker   };
390*9880d681SAndroid Build Coastguard Worker 
391*9880d681SAndroid Build Coastguard Worker   unsigned Opcode;
392*9880d681SAndroid Build Coastguard Worker   ArrayRef<int16_t> SubIndices;
393*9880d681SAndroid Build Coastguard Worker   bool Forward;
394*9880d681SAndroid Build Coastguard Worker 
395*9880d681SAndroid Build Coastguard Worker   if (AMDGPU::SReg_32RegClass.contains(DestReg)) {
396*9880d681SAndroid Build Coastguard Worker     assert(AMDGPU::SReg_32RegClass.contains(SrcReg));
397*9880d681SAndroid Build Coastguard Worker     BuildMI(MBB, MI, DL, get(AMDGPU::S_MOV_B32), DestReg)
398*9880d681SAndroid Build Coastguard Worker             .addReg(SrcReg, getKillRegState(KillSrc));
399*9880d681SAndroid Build Coastguard Worker     return;
400*9880d681SAndroid Build Coastguard Worker 
401*9880d681SAndroid Build Coastguard Worker   } else if (AMDGPU::SReg_64RegClass.contains(DestReg)) {
402*9880d681SAndroid Build Coastguard Worker     if (DestReg == AMDGPU::VCC) {
403*9880d681SAndroid Build Coastguard Worker       if (AMDGPU::SReg_64RegClass.contains(SrcReg)) {
404*9880d681SAndroid Build Coastguard Worker         BuildMI(MBB, MI, DL, get(AMDGPU::S_MOV_B64), AMDGPU::VCC)
405*9880d681SAndroid Build Coastguard Worker           .addReg(SrcReg, getKillRegState(KillSrc));
406*9880d681SAndroid Build Coastguard Worker       } else {
407*9880d681SAndroid Build Coastguard Worker         // FIXME: Hack until VReg_1 removed.
408*9880d681SAndroid Build Coastguard Worker         assert(AMDGPU::VGPR_32RegClass.contains(SrcReg));
409*9880d681SAndroid Build Coastguard Worker         BuildMI(MBB, MI, DL, get(AMDGPU::V_CMP_NE_I32_e32))
410*9880d681SAndroid Build Coastguard Worker           .addImm(0)
411*9880d681SAndroid Build Coastguard Worker           .addReg(SrcReg, getKillRegState(KillSrc));
412*9880d681SAndroid Build Coastguard Worker       }
413*9880d681SAndroid Build Coastguard Worker 
414*9880d681SAndroid Build Coastguard Worker       return;
415*9880d681SAndroid Build Coastguard Worker     }
416*9880d681SAndroid Build Coastguard Worker 
417*9880d681SAndroid Build Coastguard Worker     assert(AMDGPU::SReg_64RegClass.contains(SrcReg));
418*9880d681SAndroid Build Coastguard Worker     BuildMI(MBB, MI, DL, get(AMDGPU::S_MOV_B64), DestReg)
419*9880d681SAndroid Build Coastguard Worker             .addReg(SrcReg, getKillRegState(KillSrc));
420*9880d681SAndroid Build Coastguard Worker     return;
421*9880d681SAndroid Build Coastguard Worker 
422*9880d681SAndroid Build Coastguard Worker   } else if (AMDGPU::SReg_128RegClass.contains(DestReg)) {
423*9880d681SAndroid Build Coastguard Worker     assert(AMDGPU::SReg_128RegClass.contains(SrcReg));
424*9880d681SAndroid Build Coastguard Worker     Opcode = AMDGPU::S_MOV_B64;
425*9880d681SAndroid Build Coastguard Worker     SubIndices = Sub0_3_64;
426*9880d681SAndroid Build Coastguard Worker 
427*9880d681SAndroid Build Coastguard Worker   } else if (AMDGPU::SReg_256RegClass.contains(DestReg)) {
428*9880d681SAndroid Build Coastguard Worker     assert(AMDGPU::SReg_256RegClass.contains(SrcReg));
429*9880d681SAndroid Build Coastguard Worker     Opcode = AMDGPU::S_MOV_B64;
430*9880d681SAndroid Build Coastguard Worker     SubIndices = Sub0_7_64;
431*9880d681SAndroid Build Coastguard Worker 
432*9880d681SAndroid Build Coastguard Worker   } else if (AMDGPU::SReg_512RegClass.contains(DestReg)) {
433*9880d681SAndroid Build Coastguard Worker     assert(AMDGPU::SReg_512RegClass.contains(SrcReg));
434*9880d681SAndroid Build Coastguard Worker     Opcode = AMDGPU::S_MOV_B64;
435*9880d681SAndroid Build Coastguard Worker     SubIndices = Sub0_15_64;
436*9880d681SAndroid Build Coastguard Worker 
437*9880d681SAndroid Build Coastguard Worker   } else if (AMDGPU::VGPR_32RegClass.contains(DestReg)) {
438*9880d681SAndroid Build Coastguard Worker     assert(AMDGPU::VGPR_32RegClass.contains(SrcReg) ||
439*9880d681SAndroid Build Coastguard Worker            AMDGPU::SReg_32RegClass.contains(SrcReg));
440*9880d681SAndroid Build Coastguard Worker     BuildMI(MBB, MI, DL, get(AMDGPU::V_MOV_B32_e32), DestReg)
441*9880d681SAndroid Build Coastguard Worker             .addReg(SrcReg, getKillRegState(KillSrc));
442*9880d681SAndroid Build Coastguard Worker     return;
443*9880d681SAndroid Build Coastguard Worker 
444*9880d681SAndroid Build Coastguard Worker   } else if (AMDGPU::VReg_64RegClass.contains(DestReg)) {
445*9880d681SAndroid Build Coastguard Worker     assert(AMDGPU::VReg_64RegClass.contains(SrcReg) ||
446*9880d681SAndroid Build Coastguard Worker            AMDGPU::SReg_64RegClass.contains(SrcReg));
447*9880d681SAndroid Build Coastguard Worker     Opcode = AMDGPU::V_MOV_B32_e32;
448*9880d681SAndroid Build Coastguard Worker     SubIndices = Sub0_1;
449*9880d681SAndroid Build Coastguard Worker 
450*9880d681SAndroid Build Coastguard Worker   } else if (AMDGPU::VReg_96RegClass.contains(DestReg)) {
451*9880d681SAndroid Build Coastguard Worker     assert(AMDGPU::VReg_96RegClass.contains(SrcReg));
452*9880d681SAndroid Build Coastguard Worker     Opcode = AMDGPU::V_MOV_B32_e32;
453*9880d681SAndroid Build Coastguard Worker     SubIndices = Sub0_2;
454*9880d681SAndroid Build Coastguard Worker 
455*9880d681SAndroid Build Coastguard Worker   } else if (AMDGPU::VReg_128RegClass.contains(DestReg)) {
456*9880d681SAndroid Build Coastguard Worker     assert(AMDGPU::VReg_128RegClass.contains(SrcReg) ||
457*9880d681SAndroid Build Coastguard Worker            AMDGPU::SReg_128RegClass.contains(SrcReg));
458*9880d681SAndroid Build Coastguard Worker     Opcode = AMDGPU::V_MOV_B32_e32;
459*9880d681SAndroid Build Coastguard Worker     SubIndices = Sub0_3;
460*9880d681SAndroid Build Coastguard Worker 
461*9880d681SAndroid Build Coastguard Worker   } else if (AMDGPU::VReg_256RegClass.contains(DestReg)) {
462*9880d681SAndroid Build Coastguard Worker     assert(AMDGPU::VReg_256RegClass.contains(SrcReg) ||
463*9880d681SAndroid Build Coastguard Worker            AMDGPU::SReg_256RegClass.contains(SrcReg));
464*9880d681SAndroid Build Coastguard Worker     Opcode = AMDGPU::V_MOV_B32_e32;
465*9880d681SAndroid Build Coastguard Worker     SubIndices = Sub0_7;
466*9880d681SAndroid Build Coastguard Worker 
467*9880d681SAndroid Build Coastguard Worker   } else if (AMDGPU::VReg_512RegClass.contains(DestReg)) {
468*9880d681SAndroid Build Coastguard Worker     assert(AMDGPU::VReg_512RegClass.contains(SrcReg) ||
469*9880d681SAndroid Build Coastguard Worker            AMDGPU::SReg_512RegClass.contains(SrcReg));
470*9880d681SAndroid Build Coastguard Worker     Opcode = AMDGPU::V_MOV_B32_e32;
471*9880d681SAndroid Build Coastguard Worker     SubIndices = Sub0_15;
472*9880d681SAndroid Build Coastguard Worker 
473*9880d681SAndroid Build Coastguard Worker   } else {
474*9880d681SAndroid Build Coastguard Worker     llvm_unreachable("Can't copy register!");
475*9880d681SAndroid Build Coastguard Worker   }
476*9880d681SAndroid Build Coastguard Worker 
477*9880d681SAndroid Build Coastguard Worker   if (RI.getHWRegIndex(DestReg) <= RI.getHWRegIndex(SrcReg))
478*9880d681SAndroid Build Coastguard Worker     Forward = true;
479*9880d681SAndroid Build Coastguard Worker   else
480*9880d681SAndroid Build Coastguard Worker     Forward = false;
481*9880d681SAndroid Build Coastguard Worker 
482*9880d681SAndroid Build Coastguard Worker   for (unsigned Idx = 0; Idx < SubIndices.size(); ++Idx) {
483*9880d681SAndroid Build Coastguard Worker     unsigned SubIdx;
484*9880d681SAndroid Build Coastguard Worker     if (Forward)
485*9880d681SAndroid Build Coastguard Worker       SubIdx = SubIndices[Idx];
486*9880d681SAndroid Build Coastguard Worker     else
487*9880d681SAndroid Build Coastguard Worker       SubIdx = SubIndices[SubIndices.size() - Idx - 1];
488*9880d681SAndroid Build Coastguard Worker 
489*9880d681SAndroid Build Coastguard Worker     MachineInstrBuilder Builder = BuildMI(MBB, MI, DL,
490*9880d681SAndroid Build Coastguard Worker       get(Opcode), RI.getSubReg(DestReg, SubIdx));
491*9880d681SAndroid Build Coastguard Worker 
492*9880d681SAndroid Build Coastguard Worker     Builder.addReg(RI.getSubReg(SrcReg, SubIdx));
493*9880d681SAndroid Build Coastguard Worker 
494*9880d681SAndroid Build Coastguard Worker     if (Idx == SubIndices.size() - 1)
495*9880d681SAndroid Build Coastguard Worker       Builder.addReg(SrcReg, getKillRegState(KillSrc) | RegState::Implicit);
496*9880d681SAndroid Build Coastguard Worker 
497*9880d681SAndroid Build Coastguard Worker     if (Idx == 0)
498*9880d681SAndroid Build Coastguard Worker       Builder.addReg(DestReg, RegState::Define | RegState::Implicit);
499*9880d681SAndroid Build Coastguard Worker   }
500*9880d681SAndroid Build Coastguard Worker }
501*9880d681SAndroid Build Coastguard Worker 
commuteOpcode(const MachineInstr & MI) const502*9880d681SAndroid Build Coastguard Worker int SIInstrInfo::commuteOpcode(const MachineInstr &MI) const {
503*9880d681SAndroid Build Coastguard Worker   const unsigned Opcode = MI.getOpcode();
504*9880d681SAndroid Build Coastguard Worker 
505*9880d681SAndroid Build Coastguard Worker   int NewOpc;
506*9880d681SAndroid Build Coastguard Worker 
507*9880d681SAndroid Build Coastguard Worker   // Try to map original to commuted opcode
508*9880d681SAndroid Build Coastguard Worker   NewOpc = AMDGPU::getCommuteRev(Opcode);
509*9880d681SAndroid Build Coastguard Worker   if (NewOpc != -1)
510*9880d681SAndroid Build Coastguard Worker     // Check if the commuted (REV) opcode exists on the target.
511*9880d681SAndroid Build Coastguard Worker     return pseudoToMCOpcode(NewOpc) != -1 ? NewOpc : -1;
512*9880d681SAndroid Build Coastguard Worker 
513*9880d681SAndroid Build Coastguard Worker   // Try to map commuted to original opcode
514*9880d681SAndroid Build Coastguard Worker   NewOpc = AMDGPU::getCommuteOrig(Opcode);
515*9880d681SAndroid Build Coastguard Worker   if (NewOpc != -1)
516*9880d681SAndroid Build Coastguard Worker     // Check if the original (non-REV) opcode exists on the target.
517*9880d681SAndroid Build Coastguard Worker     return pseudoToMCOpcode(NewOpc) != -1 ? NewOpc : -1;
518*9880d681SAndroid Build Coastguard Worker 
519*9880d681SAndroid Build Coastguard Worker   return Opcode;
520*9880d681SAndroid Build Coastguard Worker }
521*9880d681SAndroid Build Coastguard Worker 
getMovOpcode(const TargetRegisterClass * DstRC) const522*9880d681SAndroid Build Coastguard Worker unsigned SIInstrInfo::getMovOpcode(const TargetRegisterClass *DstRC) const {
523*9880d681SAndroid Build Coastguard Worker 
524*9880d681SAndroid Build Coastguard Worker   if (DstRC->getSize() == 4) {
525*9880d681SAndroid Build Coastguard Worker     return RI.isSGPRClass(DstRC) ? AMDGPU::S_MOV_B32 : AMDGPU::V_MOV_B32_e32;
526*9880d681SAndroid Build Coastguard Worker   } else if (DstRC->getSize() == 8 && RI.isSGPRClass(DstRC)) {
527*9880d681SAndroid Build Coastguard Worker     return AMDGPU::S_MOV_B64;
528*9880d681SAndroid Build Coastguard Worker   } else if (DstRC->getSize() == 8 && !RI.isSGPRClass(DstRC)) {
529*9880d681SAndroid Build Coastguard Worker     return  AMDGPU::V_MOV_B64_PSEUDO;
530*9880d681SAndroid Build Coastguard Worker   }
531*9880d681SAndroid Build Coastguard Worker   return AMDGPU::COPY;
532*9880d681SAndroid Build Coastguard Worker }
533*9880d681SAndroid Build Coastguard Worker 
getSGPRSpillSaveOpcode(unsigned Size)534*9880d681SAndroid Build Coastguard Worker static unsigned getSGPRSpillSaveOpcode(unsigned Size) {
535*9880d681SAndroid Build Coastguard Worker   switch (Size) {
536*9880d681SAndroid Build Coastguard Worker   case 4:
537*9880d681SAndroid Build Coastguard Worker     return AMDGPU::SI_SPILL_S32_SAVE;
538*9880d681SAndroid Build Coastguard Worker   case 8:
539*9880d681SAndroid Build Coastguard Worker     return AMDGPU::SI_SPILL_S64_SAVE;
540*9880d681SAndroid Build Coastguard Worker   case 16:
541*9880d681SAndroid Build Coastguard Worker     return AMDGPU::SI_SPILL_S128_SAVE;
542*9880d681SAndroid Build Coastguard Worker   case 32:
543*9880d681SAndroid Build Coastguard Worker     return AMDGPU::SI_SPILL_S256_SAVE;
544*9880d681SAndroid Build Coastguard Worker   case 64:
545*9880d681SAndroid Build Coastguard Worker     return AMDGPU::SI_SPILL_S512_SAVE;
546*9880d681SAndroid Build Coastguard Worker   default:
547*9880d681SAndroid Build Coastguard Worker     llvm_unreachable("unknown register size");
548*9880d681SAndroid Build Coastguard Worker   }
549*9880d681SAndroid Build Coastguard Worker }
550*9880d681SAndroid Build Coastguard Worker 
getVGPRSpillSaveOpcode(unsigned Size)551*9880d681SAndroid Build Coastguard Worker static unsigned getVGPRSpillSaveOpcode(unsigned Size) {
552*9880d681SAndroid Build Coastguard Worker   switch (Size) {
553*9880d681SAndroid Build Coastguard Worker   case 4:
554*9880d681SAndroid Build Coastguard Worker     return AMDGPU::SI_SPILL_V32_SAVE;
555*9880d681SAndroid Build Coastguard Worker   case 8:
556*9880d681SAndroid Build Coastguard Worker     return AMDGPU::SI_SPILL_V64_SAVE;
557*9880d681SAndroid Build Coastguard Worker   case 12:
558*9880d681SAndroid Build Coastguard Worker     return AMDGPU::SI_SPILL_V96_SAVE;
559*9880d681SAndroid Build Coastguard Worker   case 16:
560*9880d681SAndroid Build Coastguard Worker     return AMDGPU::SI_SPILL_V128_SAVE;
561*9880d681SAndroid Build Coastguard Worker   case 32:
562*9880d681SAndroid Build Coastguard Worker     return AMDGPU::SI_SPILL_V256_SAVE;
563*9880d681SAndroid Build Coastguard Worker   case 64:
564*9880d681SAndroid Build Coastguard Worker     return AMDGPU::SI_SPILL_V512_SAVE;
565*9880d681SAndroid Build Coastguard Worker   default:
566*9880d681SAndroid Build Coastguard Worker     llvm_unreachable("unknown register size");
567*9880d681SAndroid Build Coastguard Worker   }
568*9880d681SAndroid Build Coastguard Worker }
569*9880d681SAndroid Build Coastguard Worker 
storeRegToStackSlot(MachineBasicBlock & MBB,MachineBasicBlock::iterator MI,unsigned SrcReg,bool isKill,int FrameIndex,const TargetRegisterClass * RC,const TargetRegisterInfo * TRI) const570*9880d681SAndroid Build Coastguard Worker void SIInstrInfo::storeRegToStackSlot(MachineBasicBlock &MBB,
571*9880d681SAndroid Build Coastguard Worker                                       MachineBasicBlock::iterator MI,
572*9880d681SAndroid Build Coastguard Worker                                       unsigned SrcReg, bool isKill,
573*9880d681SAndroid Build Coastguard Worker                                       int FrameIndex,
574*9880d681SAndroid Build Coastguard Worker                                       const TargetRegisterClass *RC,
575*9880d681SAndroid Build Coastguard Worker                                       const TargetRegisterInfo *TRI) const {
576*9880d681SAndroid Build Coastguard Worker   MachineFunction *MF = MBB.getParent();
577*9880d681SAndroid Build Coastguard Worker   SIMachineFunctionInfo *MFI = MF->getInfo<SIMachineFunctionInfo>();
578*9880d681SAndroid Build Coastguard Worker   MachineFrameInfo *FrameInfo = MF->getFrameInfo();
579*9880d681SAndroid Build Coastguard Worker   DebugLoc DL = MBB.findDebugLoc(MI);
580*9880d681SAndroid Build Coastguard Worker 
581*9880d681SAndroid Build Coastguard Worker   unsigned Size = FrameInfo->getObjectSize(FrameIndex);
582*9880d681SAndroid Build Coastguard Worker   unsigned Align = FrameInfo->getObjectAlignment(FrameIndex);
583*9880d681SAndroid Build Coastguard Worker   MachinePointerInfo PtrInfo
584*9880d681SAndroid Build Coastguard Worker     = MachinePointerInfo::getFixedStack(*MF, FrameIndex);
585*9880d681SAndroid Build Coastguard Worker   MachineMemOperand *MMO
586*9880d681SAndroid Build Coastguard Worker     = MF->getMachineMemOperand(PtrInfo, MachineMemOperand::MOStore,
587*9880d681SAndroid Build Coastguard Worker                                Size, Align);
588*9880d681SAndroid Build Coastguard Worker 
589*9880d681SAndroid Build Coastguard Worker   if (RI.isSGPRClass(RC)) {
590*9880d681SAndroid Build Coastguard Worker     MFI->setHasSpilledSGPRs();
591*9880d681SAndroid Build Coastguard Worker 
592*9880d681SAndroid Build Coastguard Worker     if (TargetRegisterInfo::isVirtualRegister(SrcReg) && RC->getSize() == 4) {
593*9880d681SAndroid Build Coastguard Worker       // m0 may not be allowed for readlane.
594*9880d681SAndroid Build Coastguard Worker       MachineRegisterInfo &MRI = MF->getRegInfo();
595*9880d681SAndroid Build Coastguard Worker       MRI.constrainRegClass(SrcReg, &AMDGPU::SReg_32_XM0RegClass);
596*9880d681SAndroid Build Coastguard Worker     }
597*9880d681SAndroid Build Coastguard Worker 
598*9880d681SAndroid Build Coastguard Worker     // We are only allowed to create one new instruction when spilling
599*9880d681SAndroid Build Coastguard Worker     // registers, so we need to use pseudo instruction for spilling
600*9880d681SAndroid Build Coastguard Worker     // SGPRs.
601*9880d681SAndroid Build Coastguard Worker     unsigned Opcode = getSGPRSpillSaveOpcode(RC->getSize());
602*9880d681SAndroid Build Coastguard Worker     BuildMI(MBB, MI, DL, get(Opcode))
603*9880d681SAndroid Build Coastguard Worker       .addReg(SrcReg, getKillRegState(isKill)) // src
604*9880d681SAndroid Build Coastguard Worker       .addFrameIndex(FrameIndex) // frame_idx
605*9880d681SAndroid Build Coastguard Worker       .addMemOperand(MMO);
606*9880d681SAndroid Build Coastguard Worker 
607*9880d681SAndroid Build Coastguard Worker     return;
608*9880d681SAndroid Build Coastguard Worker   }
609*9880d681SAndroid Build Coastguard Worker 
610*9880d681SAndroid Build Coastguard Worker   if (!ST.isVGPRSpillingEnabled(*MF->getFunction())) {
611*9880d681SAndroid Build Coastguard Worker     LLVMContext &Ctx = MF->getFunction()->getContext();
612*9880d681SAndroid Build Coastguard Worker     Ctx.emitError("SIInstrInfo::storeRegToStackSlot - Do not know how to"
613*9880d681SAndroid Build Coastguard Worker                   " spill register");
614*9880d681SAndroid Build Coastguard Worker     BuildMI(MBB, MI, DL, get(AMDGPU::KILL))
615*9880d681SAndroid Build Coastguard Worker       .addReg(SrcReg);
616*9880d681SAndroid Build Coastguard Worker 
617*9880d681SAndroid Build Coastguard Worker     return;
618*9880d681SAndroid Build Coastguard Worker   }
619*9880d681SAndroid Build Coastguard Worker 
620*9880d681SAndroid Build Coastguard Worker   assert(RI.hasVGPRs(RC) && "Only VGPR spilling expected");
621*9880d681SAndroid Build Coastguard Worker 
622*9880d681SAndroid Build Coastguard Worker   unsigned Opcode = getVGPRSpillSaveOpcode(RC->getSize());
623*9880d681SAndroid Build Coastguard Worker   MFI->setHasSpilledVGPRs();
624*9880d681SAndroid Build Coastguard Worker   BuildMI(MBB, MI, DL, get(Opcode))
625*9880d681SAndroid Build Coastguard Worker     .addReg(SrcReg, getKillRegState(isKill)) // src
626*9880d681SAndroid Build Coastguard Worker     .addFrameIndex(FrameIndex)        // frame_idx
627*9880d681SAndroid Build Coastguard Worker     .addReg(MFI->getScratchRSrcReg())       // scratch_rsrc
628*9880d681SAndroid Build Coastguard Worker     .addReg(MFI->getScratchWaveOffsetReg()) // scratch_offset
629*9880d681SAndroid Build Coastguard Worker     .addImm(0)                              // offset
630*9880d681SAndroid Build Coastguard Worker     .addMemOperand(MMO);
631*9880d681SAndroid Build Coastguard Worker }
632*9880d681SAndroid Build Coastguard Worker 
getSGPRSpillRestoreOpcode(unsigned Size)633*9880d681SAndroid Build Coastguard Worker static unsigned getSGPRSpillRestoreOpcode(unsigned Size) {
634*9880d681SAndroid Build Coastguard Worker   switch (Size) {
635*9880d681SAndroid Build Coastguard Worker   case 4:
636*9880d681SAndroid Build Coastguard Worker     return AMDGPU::SI_SPILL_S32_RESTORE;
637*9880d681SAndroid Build Coastguard Worker   case 8:
638*9880d681SAndroid Build Coastguard Worker     return AMDGPU::SI_SPILL_S64_RESTORE;
639*9880d681SAndroid Build Coastguard Worker   case 16:
640*9880d681SAndroid Build Coastguard Worker     return AMDGPU::SI_SPILL_S128_RESTORE;
641*9880d681SAndroid Build Coastguard Worker   case 32:
642*9880d681SAndroid Build Coastguard Worker     return AMDGPU::SI_SPILL_S256_RESTORE;
643*9880d681SAndroid Build Coastguard Worker   case 64:
644*9880d681SAndroid Build Coastguard Worker     return AMDGPU::SI_SPILL_S512_RESTORE;
645*9880d681SAndroid Build Coastguard Worker   default:
646*9880d681SAndroid Build Coastguard Worker     llvm_unreachable("unknown register size");
647*9880d681SAndroid Build Coastguard Worker   }
648*9880d681SAndroid Build Coastguard Worker }
649*9880d681SAndroid Build Coastguard Worker 
getVGPRSpillRestoreOpcode(unsigned Size)650*9880d681SAndroid Build Coastguard Worker static unsigned getVGPRSpillRestoreOpcode(unsigned Size) {
651*9880d681SAndroid Build Coastguard Worker   switch (Size) {
652*9880d681SAndroid Build Coastguard Worker   case 4:
653*9880d681SAndroid Build Coastguard Worker     return AMDGPU::SI_SPILL_V32_RESTORE;
654*9880d681SAndroid Build Coastguard Worker   case 8:
655*9880d681SAndroid Build Coastguard Worker     return AMDGPU::SI_SPILL_V64_RESTORE;
656*9880d681SAndroid Build Coastguard Worker   case 12:
657*9880d681SAndroid Build Coastguard Worker     return AMDGPU::SI_SPILL_V96_RESTORE;
658*9880d681SAndroid Build Coastguard Worker   case 16:
659*9880d681SAndroid Build Coastguard Worker     return AMDGPU::SI_SPILL_V128_RESTORE;
660*9880d681SAndroid Build Coastguard Worker   case 32:
661*9880d681SAndroid Build Coastguard Worker     return AMDGPU::SI_SPILL_V256_RESTORE;
662*9880d681SAndroid Build Coastguard Worker   case 64:
663*9880d681SAndroid Build Coastguard Worker     return AMDGPU::SI_SPILL_V512_RESTORE;
664*9880d681SAndroid Build Coastguard Worker   default:
665*9880d681SAndroid Build Coastguard Worker     llvm_unreachable("unknown register size");
666*9880d681SAndroid Build Coastguard Worker   }
667*9880d681SAndroid Build Coastguard Worker }
668*9880d681SAndroid Build Coastguard Worker 
loadRegFromStackSlot(MachineBasicBlock & MBB,MachineBasicBlock::iterator MI,unsigned DestReg,int FrameIndex,const TargetRegisterClass * RC,const TargetRegisterInfo * TRI) const669*9880d681SAndroid Build Coastguard Worker void SIInstrInfo::loadRegFromStackSlot(MachineBasicBlock &MBB,
670*9880d681SAndroid Build Coastguard Worker                                        MachineBasicBlock::iterator MI,
671*9880d681SAndroid Build Coastguard Worker                                        unsigned DestReg, int FrameIndex,
672*9880d681SAndroid Build Coastguard Worker                                        const TargetRegisterClass *RC,
673*9880d681SAndroid Build Coastguard Worker                                        const TargetRegisterInfo *TRI) const {
674*9880d681SAndroid Build Coastguard Worker   MachineFunction *MF = MBB.getParent();
675*9880d681SAndroid Build Coastguard Worker   const SIMachineFunctionInfo *MFI = MF->getInfo<SIMachineFunctionInfo>();
676*9880d681SAndroid Build Coastguard Worker   MachineFrameInfo *FrameInfo = MF->getFrameInfo();
677*9880d681SAndroid Build Coastguard Worker   DebugLoc DL = MBB.findDebugLoc(MI);
678*9880d681SAndroid Build Coastguard Worker   unsigned Align = FrameInfo->getObjectAlignment(FrameIndex);
679*9880d681SAndroid Build Coastguard Worker   unsigned Size = FrameInfo->getObjectSize(FrameIndex);
680*9880d681SAndroid Build Coastguard Worker 
681*9880d681SAndroid Build Coastguard Worker   MachinePointerInfo PtrInfo
682*9880d681SAndroid Build Coastguard Worker     = MachinePointerInfo::getFixedStack(*MF, FrameIndex);
683*9880d681SAndroid Build Coastguard Worker 
684*9880d681SAndroid Build Coastguard Worker   MachineMemOperand *MMO = MF->getMachineMemOperand(
685*9880d681SAndroid Build Coastguard Worker     PtrInfo, MachineMemOperand::MOLoad, Size, Align);
686*9880d681SAndroid Build Coastguard Worker 
687*9880d681SAndroid Build Coastguard Worker   if (RI.isSGPRClass(RC)) {
688*9880d681SAndroid Build Coastguard Worker     // FIXME: Maybe this should not include a memoperand because it will be
689*9880d681SAndroid Build Coastguard Worker     // lowered to non-memory instructions.
690*9880d681SAndroid Build Coastguard Worker     unsigned Opcode = getSGPRSpillRestoreOpcode(RC->getSize());
691*9880d681SAndroid Build Coastguard Worker 
692*9880d681SAndroid Build Coastguard Worker     if (TargetRegisterInfo::isVirtualRegister(DestReg) && RC->getSize() == 4) {
693*9880d681SAndroid Build Coastguard Worker       // m0 may not be allowed for readlane.
694*9880d681SAndroid Build Coastguard Worker       MachineRegisterInfo &MRI = MF->getRegInfo();
695*9880d681SAndroid Build Coastguard Worker       MRI.constrainRegClass(DestReg, &AMDGPU::SReg_32_XM0RegClass);
696*9880d681SAndroid Build Coastguard Worker     }
697*9880d681SAndroid Build Coastguard Worker 
698*9880d681SAndroid Build Coastguard Worker     BuildMI(MBB, MI, DL, get(Opcode), DestReg)
699*9880d681SAndroid Build Coastguard Worker       .addFrameIndex(FrameIndex) // frame_idx
700*9880d681SAndroid Build Coastguard Worker       .addMemOperand(MMO);
701*9880d681SAndroid Build Coastguard Worker 
702*9880d681SAndroid Build Coastguard Worker     return;
703*9880d681SAndroid Build Coastguard Worker   }
704*9880d681SAndroid Build Coastguard Worker 
705*9880d681SAndroid Build Coastguard Worker   if (!ST.isVGPRSpillingEnabled(*MF->getFunction())) {
706*9880d681SAndroid Build Coastguard Worker     LLVMContext &Ctx = MF->getFunction()->getContext();
707*9880d681SAndroid Build Coastguard Worker     Ctx.emitError("SIInstrInfo::loadRegFromStackSlot - Do not know how to"
708*9880d681SAndroid Build Coastguard Worker                   " restore register");
709*9880d681SAndroid Build Coastguard Worker     BuildMI(MBB, MI, DL, get(AMDGPU::IMPLICIT_DEF), DestReg);
710*9880d681SAndroid Build Coastguard Worker 
711*9880d681SAndroid Build Coastguard Worker     return;
712*9880d681SAndroid Build Coastguard Worker   }
713*9880d681SAndroid Build Coastguard Worker 
714*9880d681SAndroid Build Coastguard Worker   assert(RI.hasVGPRs(RC) && "Only VGPR spilling expected");
715*9880d681SAndroid Build Coastguard Worker 
716*9880d681SAndroid Build Coastguard Worker   unsigned Opcode = getVGPRSpillRestoreOpcode(RC->getSize());
717*9880d681SAndroid Build Coastguard Worker   BuildMI(MBB, MI, DL, get(Opcode), DestReg)
718*9880d681SAndroid Build Coastguard Worker     .addFrameIndex(FrameIndex)        // frame_idx
719*9880d681SAndroid Build Coastguard Worker     .addReg(MFI->getScratchRSrcReg())       // scratch_rsrc
720*9880d681SAndroid Build Coastguard Worker     .addReg(MFI->getScratchWaveOffsetReg()) // scratch_offset
721*9880d681SAndroid Build Coastguard Worker     .addImm(0)                              // offset
722*9880d681SAndroid Build Coastguard Worker     .addMemOperand(MMO);
723*9880d681SAndroid Build Coastguard Worker }
724*9880d681SAndroid Build Coastguard Worker 
725*9880d681SAndroid Build Coastguard Worker /// \param @Offset Offset in bytes of the FrameIndex being spilled
calculateLDSSpillAddress(MachineBasicBlock & MBB,MachineInstr & MI,RegScavenger * RS,unsigned TmpReg,unsigned FrameOffset,unsigned Size) const726*9880d681SAndroid Build Coastguard Worker unsigned SIInstrInfo::calculateLDSSpillAddress(
727*9880d681SAndroid Build Coastguard Worker     MachineBasicBlock &MBB, MachineInstr &MI, RegScavenger *RS, unsigned TmpReg,
728*9880d681SAndroid Build Coastguard Worker     unsigned FrameOffset, unsigned Size) const {
729*9880d681SAndroid Build Coastguard Worker   MachineFunction *MF = MBB.getParent();
730*9880d681SAndroid Build Coastguard Worker   SIMachineFunctionInfo *MFI = MF->getInfo<SIMachineFunctionInfo>();
731*9880d681SAndroid Build Coastguard Worker   const SISubtarget &ST = MF->getSubtarget<SISubtarget>();
732*9880d681SAndroid Build Coastguard Worker   const SIRegisterInfo *TRI = ST.getRegisterInfo();
733*9880d681SAndroid Build Coastguard Worker   DebugLoc DL = MBB.findDebugLoc(MI);
734*9880d681SAndroid Build Coastguard Worker   unsigned WorkGroupSize = MFI->getMaximumWorkGroupSize(*MF);
735*9880d681SAndroid Build Coastguard Worker   unsigned WavefrontSize = ST.getWavefrontSize();
736*9880d681SAndroid Build Coastguard Worker 
737*9880d681SAndroid Build Coastguard Worker   unsigned TIDReg = MFI->getTIDReg();
738*9880d681SAndroid Build Coastguard Worker   if (!MFI->hasCalculatedTID()) {
739*9880d681SAndroid Build Coastguard Worker     MachineBasicBlock &Entry = MBB.getParent()->front();
740*9880d681SAndroid Build Coastguard Worker     MachineBasicBlock::iterator Insert = Entry.front();
741*9880d681SAndroid Build Coastguard Worker     DebugLoc DL = Insert->getDebugLoc();
742*9880d681SAndroid Build Coastguard Worker 
743*9880d681SAndroid Build Coastguard Worker     TIDReg = RI.findUnusedRegister(MF->getRegInfo(), &AMDGPU::VGPR_32RegClass);
744*9880d681SAndroid Build Coastguard Worker     if (TIDReg == AMDGPU::NoRegister)
745*9880d681SAndroid Build Coastguard Worker       return TIDReg;
746*9880d681SAndroid Build Coastguard Worker 
747*9880d681SAndroid Build Coastguard Worker     if (!AMDGPU::isShader(MF->getFunction()->getCallingConv()) &&
748*9880d681SAndroid Build Coastguard Worker         WorkGroupSize > WavefrontSize) {
749*9880d681SAndroid Build Coastguard Worker 
750*9880d681SAndroid Build Coastguard Worker       unsigned TIDIGXReg
751*9880d681SAndroid Build Coastguard Worker         = TRI->getPreloadedValue(*MF, SIRegisterInfo::WORKGROUP_ID_X);
752*9880d681SAndroid Build Coastguard Worker       unsigned TIDIGYReg
753*9880d681SAndroid Build Coastguard Worker         = TRI->getPreloadedValue(*MF, SIRegisterInfo::WORKGROUP_ID_Y);
754*9880d681SAndroid Build Coastguard Worker       unsigned TIDIGZReg
755*9880d681SAndroid Build Coastguard Worker         = TRI->getPreloadedValue(*MF, SIRegisterInfo::WORKGROUP_ID_Z);
756*9880d681SAndroid Build Coastguard Worker       unsigned InputPtrReg =
757*9880d681SAndroid Build Coastguard Worker           TRI->getPreloadedValue(*MF, SIRegisterInfo::KERNARG_SEGMENT_PTR);
758*9880d681SAndroid Build Coastguard Worker       for (unsigned Reg : {TIDIGXReg, TIDIGYReg, TIDIGZReg}) {
759*9880d681SAndroid Build Coastguard Worker         if (!Entry.isLiveIn(Reg))
760*9880d681SAndroid Build Coastguard Worker           Entry.addLiveIn(Reg);
761*9880d681SAndroid Build Coastguard Worker       }
762*9880d681SAndroid Build Coastguard Worker 
763*9880d681SAndroid Build Coastguard Worker       RS->enterBasicBlock(Entry);
764*9880d681SAndroid Build Coastguard Worker       // FIXME: Can we scavenge an SReg_64 and access the subregs?
765*9880d681SAndroid Build Coastguard Worker       unsigned STmp0 = RS->scavengeRegister(&AMDGPU::SGPR_32RegClass, 0);
766*9880d681SAndroid Build Coastguard Worker       unsigned STmp1 = RS->scavengeRegister(&AMDGPU::SGPR_32RegClass, 0);
767*9880d681SAndroid Build Coastguard Worker       BuildMI(Entry, Insert, DL, get(AMDGPU::S_LOAD_DWORD_IMM), STmp0)
768*9880d681SAndroid Build Coastguard Worker               .addReg(InputPtrReg)
769*9880d681SAndroid Build Coastguard Worker               .addImm(SI::KernelInputOffsets::NGROUPS_Z);
770*9880d681SAndroid Build Coastguard Worker       BuildMI(Entry, Insert, DL, get(AMDGPU::S_LOAD_DWORD_IMM), STmp1)
771*9880d681SAndroid Build Coastguard Worker               .addReg(InputPtrReg)
772*9880d681SAndroid Build Coastguard Worker               .addImm(SI::KernelInputOffsets::NGROUPS_Y);
773*9880d681SAndroid Build Coastguard Worker 
774*9880d681SAndroid Build Coastguard Worker       // NGROUPS.X * NGROUPS.Y
775*9880d681SAndroid Build Coastguard Worker       BuildMI(Entry, Insert, DL, get(AMDGPU::S_MUL_I32), STmp1)
776*9880d681SAndroid Build Coastguard Worker               .addReg(STmp1)
777*9880d681SAndroid Build Coastguard Worker               .addReg(STmp0);
778*9880d681SAndroid Build Coastguard Worker       // (NGROUPS.X * NGROUPS.Y) * TIDIG.X
779*9880d681SAndroid Build Coastguard Worker       BuildMI(Entry, Insert, DL, get(AMDGPU::V_MUL_U32_U24_e32), TIDReg)
780*9880d681SAndroid Build Coastguard Worker               .addReg(STmp1)
781*9880d681SAndroid Build Coastguard Worker               .addReg(TIDIGXReg);
782*9880d681SAndroid Build Coastguard Worker       // NGROUPS.Z * TIDIG.Y + (NGROUPS.X * NGROPUS.Y * TIDIG.X)
783*9880d681SAndroid Build Coastguard Worker       BuildMI(Entry, Insert, DL, get(AMDGPU::V_MAD_U32_U24), TIDReg)
784*9880d681SAndroid Build Coastguard Worker               .addReg(STmp0)
785*9880d681SAndroid Build Coastguard Worker               .addReg(TIDIGYReg)
786*9880d681SAndroid Build Coastguard Worker               .addReg(TIDReg);
787*9880d681SAndroid Build Coastguard Worker       // (NGROUPS.Z * TIDIG.Y + (NGROUPS.X * NGROPUS.Y * TIDIG.X)) + TIDIG.Z
788*9880d681SAndroid Build Coastguard Worker       BuildMI(Entry, Insert, DL, get(AMDGPU::V_ADD_I32_e32), TIDReg)
789*9880d681SAndroid Build Coastguard Worker               .addReg(TIDReg)
790*9880d681SAndroid Build Coastguard Worker               .addReg(TIDIGZReg);
791*9880d681SAndroid Build Coastguard Worker     } else {
792*9880d681SAndroid Build Coastguard Worker       // Get the wave id
793*9880d681SAndroid Build Coastguard Worker       BuildMI(Entry, Insert, DL, get(AMDGPU::V_MBCNT_LO_U32_B32_e64),
794*9880d681SAndroid Build Coastguard Worker               TIDReg)
795*9880d681SAndroid Build Coastguard Worker               .addImm(-1)
796*9880d681SAndroid Build Coastguard Worker               .addImm(0);
797*9880d681SAndroid Build Coastguard Worker 
798*9880d681SAndroid Build Coastguard Worker       BuildMI(Entry, Insert, DL, get(AMDGPU::V_MBCNT_HI_U32_B32_e64),
799*9880d681SAndroid Build Coastguard Worker               TIDReg)
800*9880d681SAndroid Build Coastguard Worker               .addImm(-1)
801*9880d681SAndroid Build Coastguard Worker               .addReg(TIDReg);
802*9880d681SAndroid Build Coastguard Worker     }
803*9880d681SAndroid Build Coastguard Worker 
804*9880d681SAndroid Build Coastguard Worker     BuildMI(Entry, Insert, DL, get(AMDGPU::V_LSHLREV_B32_e32),
805*9880d681SAndroid Build Coastguard Worker             TIDReg)
806*9880d681SAndroid Build Coastguard Worker             .addImm(2)
807*9880d681SAndroid Build Coastguard Worker             .addReg(TIDReg);
808*9880d681SAndroid Build Coastguard Worker     MFI->setTIDReg(TIDReg);
809*9880d681SAndroid Build Coastguard Worker   }
810*9880d681SAndroid Build Coastguard Worker 
811*9880d681SAndroid Build Coastguard Worker   // Add FrameIndex to LDS offset
812*9880d681SAndroid Build Coastguard Worker   unsigned LDSOffset = MFI->LDSSize + (FrameOffset * WorkGroupSize);
813*9880d681SAndroid Build Coastguard Worker   BuildMI(MBB, MI, DL, get(AMDGPU::V_ADD_I32_e32), TmpReg)
814*9880d681SAndroid Build Coastguard Worker           .addImm(LDSOffset)
815*9880d681SAndroid Build Coastguard Worker           .addReg(TIDReg);
816*9880d681SAndroid Build Coastguard Worker 
817*9880d681SAndroid Build Coastguard Worker   return TmpReg;
818*9880d681SAndroid Build Coastguard Worker }
819*9880d681SAndroid Build Coastguard Worker 
insertWaitStates(MachineBasicBlock & MBB,MachineBasicBlock::iterator MI,int Count) const820*9880d681SAndroid Build Coastguard Worker void SIInstrInfo::insertWaitStates(MachineBasicBlock &MBB,
821*9880d681SAndroid Build Coastguard Worker                                    MachineBasicBlock::iterator MI,
822*9880d681SAndroid Build Coastguard Worker                                    int Count) const {
823*9880d681SAndroid Build Coastguard Worker   DebugLoc DL = MBB.findDebugLoc(MI);
824*9880d681SAndroid Build Coastguard Worker   while (Count > 0) {
825*9880d681SAndroid Build Coastguard Worker     int Arg;
826*9880d681SAndroid Build Coastguard Worker     if (Count >= 8)
827*9880d681SAndroid Build Coastguard Worker       Arg = 7;
828*9880d681SAndroid Build Coastguard Worker     else
829*9880d681SAndroid Build Coastguard Worker       Arg = Count - 1;
830*9880d681SAndroid Build Coastguard Worker     Count -= 8;
831*9880d681SAndroid Build Coastguard Worker     BuildMI(MBB, MI, DL, get(AMDGPU::S_NOP))
832*9880d681SAndroid Build Coastguard Worker             .addImm(Arg);
833*9880d681SAndroid Build Coastguard Worker   }
834*9880d681SAndroid Build Coastguard Worker }
835*9880d681SAndroid Build Coastguard Worker 
insertNoop(MachineBasicBlock & MBB,MachineBasicBlock::iterator MI) const836*9880d681SAndroid Build Coastguard Worker void SIInstrInfo::insertNoop(MachineBasicBlock &MBB,
837*9880d681SAndroid Build Coastguard Worker                              MachineBasicBlock::iterator MI) const {
838*9880d681SAndroid Build Coastguard Worker   insertWaitStates(MBB, MI, 1);
839*9880d681SAndroid Build Coastguard Worker }
840*9880d681SAndroid Build Coastguard Worker 
getNumWaitStates(const MachineInstr & MI) const841*9880d681SAndroid Build Coastguard Worker unsigned SIInstrInfo::getNumWaitStates(const MachineInstr &MI) const {
842*9880d681SAndroid Build Coastguard Worker   switch (MI.getOpcode()) {
843*9880d681SAndroid Build Coastguard Worker   default: return 1; // FIXME: Do wait states equal cycles?
844*9880d681SAndroid Build Coastguard Worker 
845*9880d681SAndroid Build Coastguard Worker   case AMDGPU::S_NOP:
846*9880d681SAndroid Build Coastguard Worker     return MI.getOperand(0).getImm() + 1;
847*9880d681SAndroid Build Coastguard Worker   }
848*9880d681SAndroid Build Coastguard Worker }
849*9880d681SAndroid Build Coastguard Worker 
expandPostRAPseudo(MachineInstr & MI) const850*9880d681SAndroid Build Coastguard Worker bool SIInstrInfo::expandPostRAPseudo(MachineInstr &MI) const {
851*9880d681SAndroid Build Coastguard Worker   MachineBasicBlock &MBB = *MI.getParent();
852*9880d681SAndroid Build Coastguard Worker   DebugLoc DL = MBB.findDebugLoc(MI);
853*9880d681SAndroid Build Coastguard Worker   switch (MI.getOpcode()) {
854*9880d681SAndroid Build Coastguard Worker   default: return AMDGPUInstrInfo::expandPostRAPseudo(MI);
855*9880d681SAndroid Build Coastguard Worker 
856*9880d681SAndroid Build Coastguard Worker   case AMDGPU::V_MOV_B64_PSEUDO: {
857*9880d681SAndroid Build Coastguard Worker     unsigned Dst = MI.getOperand(0).getReg();
858*9880d681SAndroid Build Coastguard Worker     unsigned DstLo = RI.getSubReg(Dst, AMDGPU::sub0);
859*9880d681SAndroid Build Coastguard Worker     unsigned DstHi = RI.getSubReg(Dst, AMDGPU::sub1);
860*9880d681SAndroid Build Coastguard Worker 
861*9880d681SAndroid Build Coastguard Worker     const MachineOperand &SrcOp = MI.getOperand(1);
862*9880d681SAndroid Build Coastguard Worker     // FIXME: Will this work for 64-bit floating point immediates?
863*9880d681SAndroid Build Coastguard Worker     assert(!SrcOp.isFPImm());
864*9880d681SAndroid Build Coastguard Worker     if (SrcOp.isImm()) {
865*9880d681SAndroid Build Coastguard Worker       APInt Imm(64, SrcOp.getImm());
866*9880d681SAndroid Build Coastguard Worker       BuildMI(MBB, MI, DL, get(AMDGPU::V_MOV_B32_e32), DstLo)
867*9880d681SAndroid Build Coastguard Worker         .addImm(Imm.getLoBits(32).getZExtValue())
868*9880d681SAndroid Build Coastguard Worker         .addReg(Dst, RegState::Implicit | RegState::Define);
869*9880d681SAndroid Build Coastguard Worker       BuildMI(MBB, MI, DL, get(AMDGPU::V_MOV_B32_e32), DstHi)
870*9880d681SAndroid Build Coastguard Worker         .addImm(Imm.getHiBits(32).getZExtValue())
871*9880d681SAndroid Build Coastguard Worker         .addReg(Dst, RegState::Implicit | RegState::Define);
872*9880d681SAndroid Build Coastguard Worker     } else {
873*9880d681SAndroid Build Coastguard Worker       assert(SrcOp.isReg());
874*9880d681SAndroid Build Coastguard Worker       BuildMI(MBB, MI, DL, get(AMDGPU::V_MOV_B32_e32), DstLo)
875*9880d681SAndroid Build Coastguard Worker         .addReg(RI.getSubReg(SrcOp.getReg(), AMDGPU::sub0))
876*9880d681SAndroid Build Coastguard Worker         .addReg(Dst, RegState::Implicit | RegState::Define);
877*9880d681SAndroid Build Coastguard Worker       BuildMI(MBB, MI, DL, get(AMDGPU::V_MOV_B32_e32), DstHi)
878*9880d681SAndroid Build Coastguard Worker         .addReg(RI.getSubReg(SrcOp.getReg(), AMDGPU::sub1))
879*9880d681SAndroid Build Coastguard Worker         .addReg(Dst, RegState::Implicit | RegState::Define);
880*9880d681SAndroid Build Coastguard Worker     }
881*9880d681SAndroid Build Coastguard Worker     MI.eraseFromParent();
882*9880d681SAndroid Build Coastguard Worker     break;
883*9880d681SAndroid Build Coastguard Worker   }
884*9880d681SAndroid Build Coastguard Worker 
885*9880d681SAndroid Build Coastguard Worker   case AMDGPU::V_CNDMASK_B64_PSEUDO: {
886*9880d681SAndroid Build Coastguard Worker     unsigned Dst = MI.getOperand(0).getReg();
887*9880d681SAndroid Build Coastguard Worker     unsigned DstLo = RI.getSubReg(Dst, AMDGPU::sub0);
888*9880d681SAndroid Build Coastguard Worker     unsigned DstHi = RI.getSubReg(Dst, AMDGPU::sub1);
889*9880d681SAndroid Build Coastguard Worker     unsigned Src0 = MI.getOperand(1).getReg();
890*9880d681SAndroid Build Coastguard Worker     unsigned Src1 = MI.getOperand(2).getReg();
891*9880d681SAndroid Build Coastguard Worker     const MachineOperand &SrcCond = MI.getOperand(3);
892*9880d681SAndroid Build Coastguard Worker 
893*9880d681SAndroid Build Coastguard Worker     BuildMI(MBB, MI, DL, get(AMDGPU::V_CNDMASK_B32_e64), DstLo)
894*9880d681SAndroid Build Coastguard Worker       .addReg(RI.getSubReg(Src0, AMDGPU::sub0))
895*9880d681SAndroid Build Coastguard Worker       .addReg(RI.getSubReg(Src1, AMDGPU::sub0))
896*9880d681SAndroid Build Coastguard Worker       .addReg(SrcCond.getReg())
897*9880d681SAndroid Build Coastguard Worker       .addReg(Dst, RegState::Implicit | RegState::Define);
898*9880d681SAndroid Build Coastguard Worker     BuildMI(MBB, MI, DL, get(AMDGPU::V_CNDMASK_B32_e64), DstHi)
899*9880d681SAndroid Build Coastguard Worker       .addReg(RI.getSubReg(Src0, AMDGPU::sub1))
900*9880d681SAndroid Build Coastguard Worker       .addReg(RI.getSubReg(Src1, AMDGPU::sub1))
901*9880d681SAndroid Build Coastguard Worker       .addReg(SrcCond.getReg(), getKillRegState(SrcCond.isKill()))
902*9880d681SAndroid Build Coastguard Worker       .addReg(Dst, RegState::Implicit | RegState::Define);
903*9880d681SAndroid Build Coastguard Worker     MI.eraseFromParent();
904*9880d681SAndroid Build Coastguard Worker     break;
905*9880d681SAndroid Build Coastguard Worker   }
906*9880d681SAndroid Build Coastguard Worker 
907*9880d681SAndroid Build Coastguard Worker   case AMDGPU::SI_PC_ADD_REL_OFFSET: {
908*9880d681SAndroid Build Coastguard Worker     const SIRegisterInfo *TRI
909*9880d681SAndroid Build Coastguard Worker       = static_cast<const SIRegisterInfo *>(ST.getRegisterInfo());
910*9880d681SAndroid Build Coastguard Worker     MachineFunction &MF = *MBB.getParent();
911*9880d681SAndroid Build Coastguard Worker     unsigned Reg = MI.getOperand(0).getReg();
912*9880d681SAndroid Build Coastguard Worker     unsigned RegLo = TRI->getSubReg(Reg, AMDGPU::sub0);
913*9880d681SAndroid Build Coastguard Worker     unsigned RegHi = TRI->getSubReg(Reg, AMDGPU::sub1);
914*9880d681SAndroid Build Coastguard Worker 
915*9880d681SAndroid Build Coastguard Worker     // Create a bundle so these instructions won't be re-ordered by the
916*9880d681SAndroid Build Coastguard Worker     // post-RA scheduler.
917*9880d681SAndroid Build Coastguard Worker     MIBundleBuilder Bundler(MBB, MI);
918*9880d681SAndroid Build Coastguard Worker     Bundler.append(BuildMI(MF, DL, get(AMDGPU::S_GETPC_B64), Reg));
919*9880d681SAndroid Build Coastguard Worker 
920*9880d681SAndroid Build Coastguard Worker     // Add 32-bit offset from this instruction to the start of the
921*9880d681SAndroid Build Coastguard Worker     // constant data.
922*9880d681SAndroid Build Coastguard Worker     Bundler.append(BuildMI(MF, DL, get(AMDGPU::S_ADD_U32), RegLo)
923*9880d681SAndroid Build Coastguard Worker                        .addReg(RegLo)
924*9880d681SAndroid Build Coastguard Worker                        .addOperand(MI.getOperand(1)));
925*9880d681SAndroid Build Coastguard Worker     Bundler.append(BuildMI(MF, DL, get(AMDGPU::S_ADDC_U32), RegHi)
926*9880d681SAndroid Build Coastguard Worker                            .addReg(RegHi)
927*9880d681SAndroid Build Coastguard Worker                            .addImm(0));
928*9880d681SAndroid Build Coastguard Worker 
929*9880d681SAndroid Build Coastguard Worker     llvm::finalizeBundle(MBB, Bundler.begin());
930*9880d681SAndroid Build Coastguard Worker 
931*9880d681SAndroid Build Coastguard Worker     MI.eraseFromParent();
932*9880d681SAndroid Build Coastguard Worker     break;
933*9880d681SAndroid Build Coastguard Worker   }
934*9880d681SAndroid Build Coastguard Worker   }
935*9880d681SAndroid Build Coastguard Worker   return true;
936*9880d681SAndroid Build Coastguard Worker }
937*9880d681SAndroid Build Coastguard Worker 
938*9880d681SAndroid Build Coastguard Worker /// Commutes the operands in the given instruction.
939*9880d681SAndroid Build Coastguard Worker /// The commutable operands are specified by their indices OpIdx0 and OpIdx1.
940*9880d681SAndroid Build Coastguard Worker ///
941*9880d681SAndroid Build Coastguard Worker /// Do not call this method for a non-commutable instruction or for
942*9880d681SAndroid Build Coastguard Worker /// non-commutable pair of operand indices OpIdx0 and OpIdx1.
943*9880d681SAndroid Build Coastguard Worker /// Even though the instruction is commutable, the method may still
944*9880d681SAndroid Build Coastguard Worker /// fail to commute the operands, null pointer is returned in such cases.
commuteInstructionImpl(MachineInstr & MI,bool NewMI,unsigned OpIdx0,unsigned OpIdx1) const945*9880d681SAndroid Build Coastguard Worker MachineInstr *SIInstrInfo::commuteInstructionImpl(MachineInstr &MI, bool NewMI,
946*9880d681SAndroid Build Coastguard Worker                                                   unsigned OpIdx0,
947*9880d681SAndroid Build Coastguard Worker                                                   unsigned OpIdx1) const {
948*9880d681SAndroid Build Coastguard Worker   int CommutedOpcode = commuteOpcode(MI);
949*9880d681SAndroid Build Coastguard Worker   if (CommutedOpcode == -1)
950*9880d681SAndroid Build Coastguard Worker     return nullptr;
951*9880d681SAndroid Build Coastguard Worker 
952*9880d681SAndroid Build Coastguard Worker   int Src0Idx =
953*9880d681SAndroid Build Coastguard Worker       AMDGPU::getNamedOperandIdx(MI.getOpcode(), AMDGPU::OpName::src0);
954*9880d681SAndroid Build Coastguard Worker   MachineOperand &Src0 = MI.getOperand(Src0Idx);
955*9880d681SAndroid Build Coastguard Worker   if (!Src0.isReg())
956*9880d681SAndroid Build Coastguard Worker     return nullptr;
957*9880d681SAndroid Build Coastguard Worker 
958*9880d681SAndroid Build Coastguard Worker   int Src1Idx =
959*9880d681SAndroid Build Coastguard Worker       AMDGPU::getNamedOperandIdx(MI.getOpcode(), AMDGPU::OpName::src1);
960*9880d681SAndroid Build Coastguard Worker 
961*9880d681SAndroid Build Coastguard Worker   if ((OpIdx0 != static_cast<unsigned>(Src0Idx) ||
962*9880d681SAndroid Build Coastguard Worker        OpIdx1 != static_cast<unsigned>(Src1Idx)) &&
963*9880d681SAndroid Build Coastguard Worker       (OpIdx0 != static_cast<unsigned>(Src1Idx) ||
964*9880d681SAndroid Build Coastguard Worker        OpIdx1 != static_cast<unsigned>(Src0Idx)))
965*9880d681SAndroid Build Coastguard Worker     return nullptr;
966*9880d681SAndroid Build Coastguard Worker 
967*9880d681SAndroid Build Coastguard Worker   MachineOperand &Src1 = MI.getOperand(Src1Idx);
968*9880d681SAndroid Build Coastguard Worker 
969*9880d681SAndroid Build Coastguard Worker   if (isVOP2(MI) || isVOPC(MI)) {
970*9880d681SAndroid Build Coastguard Worker     const MCInstrDesc &InstrDesc = MI.getDesc();
971*9880d681SAndroid Build Coastguard Worker     // For VOP2 and VOPC instructions, any operand type is valid to use for
972*9880d681SAndroid Build Coastguard Worker     // src0.  Make sure we can use the src0 as src1.
973*9880d681SAndroid Build Coastguard Worker     //
974*9880d681SAndroid Build Coastguard Worker     // We could be stricter here and only allow commuting if there is a reason
975*9880d681SAndroid Build Coastguard Worker     // to do so. i.e. if both operands are VGPRs there is no real benefit,
976*9880d681SAndroid Build Coastguard Worker     // although MachineCSE attempts to find matches by commuting.
977*9880d681SAndroid Build Coastguard Worker     const MachineRegisterInfo &MRI = MI.getParent()->getParent()->getRegInfo();
978*9880d681SAndroid Build Coastguard Worker     if (!isLegalRegOperand(MRI, InstrDesc.OpInfo[Src1Idx], Src0))
979*9880d681SAndroid Build Coastguard Worker       return nullptr;
980*9880d681SAndroid Build Coastguard Worker   }
981*9880d681SAndroid Build Coastguard Worker 
982*9880d681SAndroid Build Coastguard Worker   MachineInstr *CommutedMI = &MI;
983*9880d681SAndroid Build Coastguard Worker   if (!Src1.isReg()) {
984*9880d681SAndroid Build Coastguard Worker     // Allow commuting instructions with Imm operands.
985*9880d681SAndroid Build Coastguard Worker     if (NewMI || !Src1.isImm() || (!isVOP2(MI) && !isVOP3(MI))) {
986*9880d681SAndroid Build Coastguard Worker       return nullptr;
987*9880d681SAndroid Build Coastguard Worker     }
988*9880d681SAndroid Build Coastguard Worker     // Be sure to copy the source modifiers to the right place.
989*9880d681SAndroid Build Coastguard Worker     if (MachineOperand *Src0Mods =
990*9880d681SAndroid Build Coastguard Worker             getNamedOperand(MI, AMDGPU::OpName::src0_modifiers)) {
991*9880d681SAndroid Build Coastguard Worker       MachineOperand *Src1Mods =
992*9880d681SAndroid Build Coastguard Worker           getNamedOperand(MI, AMDGPU::OpName::src1_modifiers);
993*9880d681SAndroid Build Coastguard Worker 
994*9880d681SAndroid Build Coastguard Worker       int Src0ModsVal = Src0Mods->getImm();
995*9880d681SAndroid Build Coastguard Worker       if (!Src1Mods && Src0ModsVal != 0)
996*9880d681SAndroid Build Coastguard Worker         return nullptr;
997*9880d681SAndroid Build Coastguard Worker 
998*9880d681SAndroid Build Coastguard Worker       // XXX - This assert might be a lie. It might be useful to have a neg
999*9880d681SAndroid Build Coastguard Worker       // modifier with 0.0.
1000*9880d681SAndroid Build Coastguard Worker       int Src1ModsVal = Src1Mods->getImm();
1001*9880d681SAndroid Build Coastguard Worker       assert((Src1ModsVal == 0) && "Not expecting modifiers with immediates");
1002*9880d681SAndroid Build Coastguard Worker 
1003*9880d681SAndroid Build Coastguard Worker       Src1Mods->setImm(Src0ModsVal);
1004*9880d681SAndroid Build Coastguard Worker       Src0Mods->setImm(Src1ModsVal);
1005*9880d681SAndroid Build Coastguard Worker     }
1006*9880d681SAndroid Build Coastguard Worker 
1007*9880d681SAndroid Build Coastguard Worker     unsigned Reg = Src0.getReg();
1008*9880d681SAndroid Build Coastguard Worker     unsigned SubReg = Src0.getSubReg();
1009*9880d681SAndroid Build Coastguard Worker     if (Src1.isImm())
1010*9880d681SAndroid Build Coastguard Worker       Src0.ChangeToImmediate(Src1.getImm());
1011*9880d681SAndroid Build Coastguard Worker     else
1012*9880d681SAndroid Build Coastguard Worker       llvm_unreachable("Should only have immediates");
1013*9880d681SAndroid Build Coastguard Worker 
1014*9880d681SAndroid Build Coastguard Worker     Src1.ChangeToRegister(Reg, false);
1015*9880d681SAndroid Build Coastguard Worker     Src1.setSubReg(SubReg);
1016*9880d681SAndroid Build Coastguard Worker   } else {
1017*9880d681SAndroid Build Coastguard Worker     CommutedMI =
1018*9880d681SAndroid Build Coastguard Worker         TargetInstrInfo::commuteInstructionImpl(MI, NewMI, OpIdx0, OpIdx1);
1019*9880d681SAndroid Build Coastguard Worker   }
1020*9880d681SAndroid Build Coastguard Worker 
1021*9880d681SAndroid Build Coastguard Worker   if (CommutedMI)
1022*9880d681SAndroid Build Coastguard Worker     CommutedMI->setDesc(get(CommutedOpcode));
1023*9880d681SAndroid Build Coastguard Worker 
1024*9880d681SAndroid Build Coastguard Worker   return CommutedMI;
1025*9880d681SAndroid Build Coastguard Worker }
1026*9880d681SAndroid Build Coastguard Worker 
1027*9880d681SAndroid Build Coastguard Worker // This needs to be implemented because the source modifiers may be inserted
1028*9880d681SAndroid Build Coastguard Worker // between the true commutable operands, and the base
1029*9880d681SAndroid Build Coastguard Worker // TargetInstrInfo::commuteInstruction uses it.
findCommutedOpIndices(MachineInstr & MI,unsigned & SrcOpIdx0,unsigned & SrcOpIdx1) const1030*9880d681SAndroid Build Coastguard Worker bool SIInstrInfo::findCommutedOpIndices(MachineInstr &MI, unsigned &SrcOpIdx0,
1031*9880d681SAndroid Build Coastguard Worker                                         unsigned &SrcOpIdx1) const {
1032*9880d681SAndroid Build Coastguard Worker   const MCInstrDesc &MCID = MI.getDesc();
1033*9880d681SAndroid Build Coastguard Worker   if (!MCID.isCommutable())
1034*9880d681SAndroid Build Coastguard Worker     return false;
1035*9880d681SAndroid Build Coastguard Worker 
1036*9880d681SAndroid Build Coastguard Worker   unsigned Opc = MI.getOpcode();
1037*9880d681SAndroid Build Coastguard Worker   int Src0Idx = AMDGPU::getNamedOperandIdx(Opc, AMDGPU::OpName::src0);
1038*9880d681SAndroid Build Coastguard Worker   if (Src0Idx == -1)
1039*9880d681SAndroid Build Coastguard Worker     return false;
1040*9880d681SAndroid Build Coastguard Worker 
1041*9880d681SAndroid Build Coastguard Worker   // FIXME: Workaround TargetInstrInfo::commuteInstruction asserting on
1042*9880d681SAndroid Build Coastguard Worker   // immediate. Also, immediate src0 operand is not handled in
1043*9880d681SAndroid Build Coastguard Worker   // SIInstrInfo::commuteInstruction();
1044*9880d681SAndroid Build Coastguard Worker   if (!MI.getOperand(Src0Idx).isReg())
1045*9880d681SAndroid Build Coastguard Worker     return false;
1046*9880d681SAndroid Build Coastguard Worker 
1047*9880d681SAndroid Build Coastguard Worker   int Src1Idx = AMDGPU::getNamedOperandIdx(Opc, AMDGPU::OpName::src1);
1048*9880d681SAndroid Build Coastguard Worker   if (Src1Idx == -1)
1049*9880d681SAndroid Build Coastguard Worker     return false;
1050*9880d681SAndroid Build Coastguard Worker 
1051*9880d681SAndroid Build Coastguard Worker   MachineOperand &Src1 = MI.getOperand(Src1Idx);
1052*9880d681SAndroid Build Coastguard Worker   if (Src1.isImm()) {
1053*9880d681SAndroid Build Coastguard Worker     // SIInstrInfo::commuteInstruction() does support commuting the immediate
1054*9880d681SAndroid Build Coastguard Worker     // operand src1 in 2 and 3 operand instructions.
1055*9880d681SAndroid Build Coastguard Worker     if (!isVOP2(MI.getOpcode()) && !isVOP3(MI.getOpcode()))
1056*9880d681SAndroid Build Coastguard Worker       return false;
1057*9880d681SAndroid Build Coastguard Worker   } else if (Src1.isReg()) {
1058*9880d681SAndroid Build Coastguard Worker     // If any source modifiers are set, the generic instruction commuting won't
1059*9880d681SAndroid Build Coastguard Worker     // understand how to copy the source modifiers.
1060*9880d681SAndroid Build Coastguard Worker     if (hasModifiersSet(MI, AMDGPU::OpName::src0_modifiers) ||
1061*9880d681SAndroid Build Coastguard Worker         hasModifiersSet(MI, AMDGPU::OpName::src1_modifiers))
1062*9880d681SAndroid Build Coastguard Worker       return false;
1063*9880d681SAndroid Build Coastguard Worker   } else
1064*9880d681SAndroid Build Coastguard Worker     return false;
1065*9880d681SAndroid Build Coastguard Worker 
1066*9880d681SAndroid Build Coastguard Worker   return fixCommutedOpIndices(SrcOpIdx0, SrcOpIdx1, Src0Idx, Src1Idx);
1067*9880d681SAndroid Build Coastguard Worker }
1068*9880d681SAndroid Build Coastguard Worker 
getBranchOpcode(SIInstrInfo::BranchPredicate Cond)1069*9880d681SAndroid Build Coastguard Worker unsigned SIInstrInfo::getBranchOpcode(SIInstrInfo::BranchPredicate Cond) {
1070*9880d681SAndroid Build Coastguard Worker   switch (Cond) {
1071*9880d681SAndroid Build Coastguard Worker   case SIInstrInfo::SCC_TRUE:
1072*9880d681SAndroid Build Coastguard Worker     return AMDGPU::S_CBRANCH_SCC1;
1073*9880d681SAndroid Build Coastguard Worker   case SIInstrInfo::SCC_FALSE:
1074*9880d681SAndroid Build Coastguard Worker     return AMDGPU::S_CBRANCH_SCC0;
1075*9880d681SAndroid Build Coastguard Worker   case SIInstrInfo::VCCNZ:
1076*9880d681SAndroid Build Coastguard Worker     return AMDGPU::S_CBRANCH_VCCNZ;
1077*9880d681SAndroid Build Coastguard Worker   case SIInstrInfo::VCCZ:
1078*9880d681SAndroid Build Coastguard Worker     return AMDGPU::S_CBRANCH_VCCZ;
1079*9880d681SAndroid Build Coastguard Worker   case SIInstrInfo::EXECNZ:
1080*9880d681SAndroid Build Coastguard Worker     return AMDGPU::S_CBRANCH_EXECNZ;
1081*9880d681SAndroid Build Coastguard Worker   case SIInstrInfo::EXECZ:
1082*9880d681SAndroid Build Coastguard Worker     return AMDGPU::S_CBRANCH_EXECZ;
1083*9880d681SAndroid Build Coastguard Worker   default:
1084*9880d681SAndroid Build Coastguard Worker     llvm_unreachable("invalid branch predicate");
1085*9880d681SAndroid Build Coastguard Worker   }
1086*9880d681SAndroid Build Coastguard Worker }
1087*9880d681SAndroid Build Coastguard Worker 
getBranchPredicate(unsigned Opcode)1088*9880d681SAndroid Build Coastguard Worker SIInstrInfo::BranchPredicate SIInstrInfo::getBranchPredicate(unsigned Opcode) {
1089*9880d681SAndroid Build Coastguard Worker   switch (Opcode) {
1090*9880d681SAndroid Build Coastguard Worker   case AMDGPU::S_CBRANCH_SCC0:
1091*9880d681SAndroid Build Coastguard Worker     return SCC_FALSE;
1092*9880d681SAndroid Build Coastguard Worker   case AMDGPU::S_CBRANCH_SCC1:
1093*9880d681SAndroid Build Coastguard Worker     return SCC_TRUE;
1094*9880d681SAndroid Build Coastguard Worker   case AMDGPU::S_CBRANCH_VCCNZ:
1095*9880d681SAndroid Build Coastguard Worker     return VCCNZ;
1096*9880d681SAndroid Build Coastguard Worker   case AMDGPU::S_CBRANCH_VCCZ:
1097*9880d681SAndroid Build Coastguard Worker     return VCCZ;
1098*9880d681SAndroid Build Coastguard Worker   case AMDGPU::S_CBRANCH_EXECNZ:
1099*9880d681SAndroid Build Coastguard Worker     return EXECNZ;
1100*9880d681SAndroid Build Coastguard Worker   case AMDGPU::S_CBRANCH_EXECZ:
1101*9880d681SAndroid Build Coastguard Worker     return EXECZ;
1102*9880d681SAndroid Build Coastguard Worker   default:
1103*9880d681SAndroid Build Coastguard Worker     return INVALID_BR;
1104*9880d681SAndroid Build Coastguard Worker   }
1105*9880d681SAndroid Build Coastguard Worker }
1106*9880d681SAndroid Build Coastguard Worker 
analyzeBranch(MachineBasicBlock & MBB,MachineBasicBlock * & TBB,MachineBasicBlock * & FBB,SmallVectorImpl<MachineOperand> & Cond,bool AllowModify) const1107*9880d681SAndroid Build Coastguard Worker bool SIInstrInfo::analyzeBranch(MachineBasicBlock &MBB, MachineBasicBlock *&TBB,
1108*9880d681SAndroid Build Coastguard Worker                                 MachineBasicBlock *&FBB,
1109*9880d681SAndroid Build Coastguard Worker                                 SmallVectorImpl<MachineOperand> &Cond,
1110*9880d681SAndroid Build Coastguard Worker                                 bool AllowModify) const {
1111*9880d681SAndroid Build Coastguard Worker   MachineBasicBlock::iterator I = MBB.getFirstTerminator();
1112*9880d681SAndroid Build Coastguard Worker 
1113*9880d681SAndroid Build Coastguard Worker   if (I == MBB.end())
1114*9880d681SAndroid Build Coastguard Worker     return false;
1115*9880d681SAndroid Build Coastguard Worker 
1116*9880d681SAndroid Build Coastguard Worker   if (I->getOpcode() == AMDGPU::S_BRANCH) {
1117*9880d681SAndroid Build Coastguard Worker     // Unconditional Branch
1118*9880d681SAndroid Build Coastguard Worker     TBB = I->getOperand(0).getMBB();
1119*9880d681SAndroid Build Coastguard Worker     return false;
1120*9880d681SAndroid Build Coastguard Worker   }
1121*9880d681SAndroid Build Coastguard Worker 
1122*9880d681SAndroid Build Coastguard Worker   BranchPredicate Pred = getBranchPredicate(I->getOpcode());
1123*9880d681SAndroid Build Coastguard Worker   if (Pred == INVALID_BR)
1124*9880d681SAndroid Build Coastguard Worker     return true;
1125*9880d681SAndroid Build Coastguard Worker 
1126*9880d681SAndroid Build Coastguard Worker   MachineBasicBlock *CondBB = I->getOperand(0).getMBB();
1127*9880d681SAndroid Build Coastguard Worker   Cond.push_back(MachineOperand::CreateImm(Pred));
1128*9880d681SAndroid Build Coastguard Worker 
1129*9880d681SAndroid Build Coastguard Worker   ++I;
1130*9880d681SAndroid Build Coastguard Worker 
1131*9880d681SAndroid Build Coastguard Worker   if (I == MBB.end()) {
1132*9880d681SAndroid Build Coastguard Worker     // Conditional branch followed by fall-through.
1133*9880d681SAndroid Build Coastguard Worker     TBB = CondBB;
1134*9880d681SAndroid Build Coastguard Worker     return false;
1135*9880d681SAndroid Build Coastguard Worker   }
1136*9880d681SAndroid Build Coastguard Worker 
1137*9880d681SAndroid Build Coastguard Worker   if (I->getOpcode() == AMDGPU::S_BRANCH) {
1138*9880d681SAndroid Build Coastguard Worker     TBB = CondBB;
1139*9880d681SAndroid Build Coastguard Worker     FBB = I->getOperand(0).getMBB();
1140*9880d681SAndroid Build Coastguard Worker     return false;
1141*9880d681SAndroid Build Coastguard Worker   }
1142*9880d681SAndroid Build Coastguard Worker 
1143*9880d681SAndroid Build Coastguard Worker   return true;
1144*9880d681SAndroid Build Coastguard Worker }
1145*9880d681SAndroid Build Coastguard Worker 
RemoveBranch(MachineBasicBlock & MBB) const1146*9880d681SAndroid Build Coastguard Worker unsigned SIInstrInfo::RemoveBranch(MachineBasicBlock &MBB) const {
1147*9880d681SAndroid Build Coastguard Worker   MachineBasicBlock::iterator I = MBB.getFirstTerminator();
1148*9880d681SAndroid Build Coastguard Worker 
1149*9880d681SAndroid Build Coastguard Worker   unsigned Count = 0;
1150*9880d681SAndroid Build Coastguard Worker   while (I != MBB.end()) {
1151*9880d681SAndroid Build Coastguard Worker     MachineBasicBlock::iterator Next = std::next(I);
1152*9880d681SAndroid Build Coastguard Worker     I->eraseFromParent();
1153*9880d681SAndroid Build Coastguard Worker     ++Count;
1154*9880d681SAndroid Build Coastguard Worker     I = Next;
1155*9880d681SAndroid Build Coastguard Worker   }
1156*9880d681SAndroid Build Coastguard Worker 
1157*9880d681SAndroid Build Coastguard Worker   return Count;
1158*9880d681SAndroid Build Coastguard Worker }
1159*9880d681SAndroid Build Coastguard Worker 
InsertBranch(MachineBasicBlock & MBB,MachineBasicBlock * TBB,MachineBasicBlock * FBB,ArrayRef<MachineOperand> Cond,const DebugLoc & DL) const1160*9880d681SAndroid Build Coastguard Worker unsigned SIInstrInfo::InsertBranch(MachineBasicBlock &MBB,
1161*9880d681SAndroid Build Coastguard Worker                                    MachineBasicBlock *TBB,
1162*9880d681SAndroid Build Coastguard Worker                                    MachineBasicBlock *FBB,
1163*9880d681SAndroid Build Coastguard Worker                                    ArrayRef<MachineOperand> Cond,
1164*9880d681SAndroid Build Coastguard Worker                                    const DebugLoc &DL) const {
1165*9880d681SAndroid Build Coastguard Worker 
1166*9880d681SAndroid Build Coastguard Worker   if (!FBB && Cond.empty()) {
1167*9880d681SAndroid Build Coastguard Worker     BuildMI(&MBB, DL, get(AMDGPU::S_BRANCH))
1168*9880d681SAndroid Build Coastguard Worker       .addMBB(TBB);
1169*9880d681SAndroid Build Coastguard Worker     return 1;
1170*9880d681SAndroid Build Coastguard Worker   }
1171*9880d681SAndroid Build Coastguard Worker 
1172*9880d681SAndroid Build Coastguard Worker   assert(TBB && Cond[0].isImm());
1173*9880d681SAndroid Build Coastguard Worker 
1174*9880d681SAndroid Build Coastguard Worker   unsigned Opcode
1175*9880d681SAndroid Build Coastguard Worker     = getBranchOpcode(static_cast<BranchPredicate>(Cond[0].getImm()));
1176*9880d681SAndroid Build Coastguard Worker 
1177*9880d681SAndroid Build Coastguard Worker   if (!FBB) {
1178*9880d681SAndroid Build Coastguard Worker     BuildMI(&MBB, DL, get(Opcode))
1179*9880d681SAndroid Build Coastguard Worker       .addMBB(TBB);
1180*9880d681SAndroid Build Coastguard Worker     return 1;
1181*9880d681SAndroid Build Coastguard Worker   }
1182*9880d681SAndroid Build Coastguard Worker 
1183*9880d681SAndroid Build Coastguard Worker   assert(TBB && FBB);
1184*9880d681SAndroid Build Coastguard Worker 
1185*9880d681SAndroid Build Coastguard Worker   BuildMI(&MBB, DL, get(Opcode))
1186*9880d681SAndroid Build Coastguard Worker     .addMBB(TBB);
1187*9880d681SAndroid Build Coastguard Worker   BuildMI(&MBB, DL, get(AMDGPU::S_BRANCH))
1188*9880d681SAndroid Build Coastguard Worker     .addMBB(FBB);
1189*9880d681SAndroid Build Coastguard Worker 
1190*9880d681SAndroid Build Coastguard Worker   return 2;
1191*9880d681SAndroid Build Coastguard Worker }
1192*9880d681SAndroid Build Coastguard Worker 
ReverseBranchCondition(SmallVectorImpl<MachineOperand> & Cond) const1193*9880d681SAndroid Build Coastguard Worker bool SIInstrInfo::ReverseBranchCondition(
1194*9880d681SAndroid Build Coastguard Worker   SmallVectorImpl<MachineOperand> &Cond) const {
1195*9880d681SAndroid Build Coastguard Worker   assert(Cond.size() == 1);
1196*9880d681SAndroid Build Coastguard Worker   Cond[0].setImm(-Cond[0].getImm());
1197*9880d681SAndroid Build Coastguard Worker   return false;
1198*9880d681SAndroid Build Coastguard Worker }
1199*9880d681SAndroid Build Coastguard Worker 
removeModOperands(MachineInstr & MI)1200*9880d681SAndroid Build Coastguard Worker static void removeModOperands(MachineInstr &MI) {
1201*9880d681SAndroid Build Coastguard Worker   unsigned Opc = MI.getOpcode();
1202*9880d681SAndroid Build Coastguard Worker   int Src0ModIdx = AMDGPU::getNamedOperandIdx(Opc,
1203*9880d681SAndroid Build Coastguard Worker                                               AMDGPU::OpName::src0_modifiers);
1204*9880d681SAndroid Build Coastguard Worker   int Src1ModIdx = AMDGPU::getNamedOperandIdx(Opc,
1205*9880d681SAndroid Build Coastguard Worker                                               AMDGPU::OpName::src1_modifiers);
1206*9880d681SAndroid Build Coastguard Worker   int Src2ModIdx = AMDGPU::getNamedOperandIdx(Opc,
1207*9880d681SAndroid Build Coastguard Worker                                               AMDGPU::OpName::src2_modifiers);
1208*9880d681SAndroid Build Coastguard Worker 
1209*9880d681SAndroid Build Coastguard Worker   MI.RemoveOperand(Src2ModIdx);
1210*9880d681SAndroid Build Coastguard Worker   MI.RemoveOperand(Src1ModIdx);
1211*9880d681SAndroid Build Coastguard Worker   MI.RemoveOperand(Src0ModIdx);
1212*9880d681SAndroid Build Coastguard Worker }
1213*9880d681SAndroid Build Coastguard Worker 
1214*9880d681SAndroid Build Coastguard Worker // TODO: Maybe this should be removed this and custom fold everything in
1215*9880d681SAndroid Build Coastguard Worker // SIFoldOperands?
FoldImmediate(MachineInstr & UseMI,MachineInstr & DefMI,unsigned Reg,MachineRegisterInfo * MRI) const1216*9880d681SAndroid Build Coastguard Worker bool SIInstrInfo::FoldImmediate(MachineInstr &UseMI, MachineInstr &DefMI,
1217*9880d681SAndroid Build Coastguard Worker                                 unsigned Reg, MachineRegisterInfo *MRI) const {
1218*9880d681SAndroid Build Coastguard Worker   if (!MRI->hasOneNonDBGUse(Reg))
1219*9880d681SAndroid Build Coastguard Worker     return false;
1220*9880d681SAndroid Build Coastguard Worker 
1221*9880d681SAndroid Build Coastguard Worker   unsigned Opc = UseMI.getOpcode();
1222*9880d681SAndroid Build Coastguard Worker   if (Opc == AMDGPU::V_MAD_F32 || Opc == AMDGPU::V_MAC_F32_e64) {
1223*9880d681SAndroid Build Coastguard Worker     // Don't fold if we are using source modifiers. The new VOP2 instructions
1224*9880d681SAndroid Build Coastguard Worker     // don't have them.
1225*9880d681SAndroid Build Coastguard Worker     if (hasModifiersSet(UseMI, AMDGPU::OpName::src0_modifiers) ||
1226*9880d681SAndroid Build Coastguard Worker         hasModifiersSet(UseMI, AMDGPU::OpName::src1_modifiers) ||
1227*9880d681SAndroid Build Coastguard Worker         hasModifiersSet(UseMI, AMDGPU::OpName::src2_modifiers)) {
1228*9880d681SAndroid Build Coastguard Worker       return false;
1229*9880d681SAndroid Build Coastguard Worker     }
1230*9880d681SAndroid Build Coastguard Worker 
1231*9880d681SAndroid Build Coastguard Worker     const MachineOperand &ImmOp = DefMI.getOperand(1);
1232*9880d681SAndroid Build Coastguard Worker 
1233*9880d681SAndroid Build Coastguard Worker     // If this is a free constant, there's no reason to do this.
1234*9880d681SAndroid Build Coastguard Worker     // TODO: We could fold this here instead of letting SIFoldOperands do it
1235*9880d681SAndroid Build Coastguard Worker     // later.
1236*9880d681SAndroid Build Coastguard Worker     if (isInlineConstant(ImmOp, 4))
1237*9880d681SAndroid Build Coastguard Worker       return false;
1238*9880d681SAndroid Build Coastguard Worker 
1239*9880d681SAndroid Build Coastguard Worker     MachineOperand *Src0 = getNamedOperand(UseMI, AMDGPU::OpName::src0);
1240*9880d681SAndroid Build Coastguard Worker     MachineOperand *Src1 = getNamedOperand(UseMI, AMDGPU::OpName::src1);
1241*9880d681SAndroid Build Coastguard Worker     MachineOperand *Src2 = getNamedOperand(UseMI, AMDGPU::OpName::src2);
1242*9880d681SAndroid Build Coastguard Worker 
1243*9880d681SAndroid Build Coastguard Worker     // Multiplied part is the constant: Use v_madmk_f32
1244*9880d681SAndroid Build Coastguard Worker     // We should only expect these to be on src0 due to canonicalizations.
1245*9880d681SAndroid Build Coastguard Worker     if (Src0->isReg() && Src0->getReg() == Reg) {
1246*9880d681SAndroid Build Coastguard Worker       if (!Src1->isReg() || RI.isSGPRClass(MRI->getRegClass(Src1->getReg())))
1247*9880d681SAndroid Build Coastguard Worker         return false;
1248*9880d681SAndroid Build Coastguard Worker 
1249*9880d681SAndroid Build Coastguard Worker       if (!Src2->isReg() || RI.isSGPRClass(MRI->getRegClass(Src2->getReg())))
1250*9880d681SAndroid Build Coastguard Worker         return false;
1251*9880d681SAndroid Build Coastguard Worker 
1252*9880d681SAndroid Build Coastguard Worker       // We need to swap operands 0 and 1 since madmk constant is at operand 1.
1253*9880d681SAndroid Build Coastguard Worker 
1254*9880d681SAndroid Build Coastguard Worker       const int64_t Imm = DefMI.getOperand(1).getImm();
1255*9880d681SAndroid Build Coastguard Worker 
1256*9880d681SAndroid Build Coastguard Worker       // FIXME: This would be a lot easier if we could return a new instruction
1257*9880d681SAndroid Build Coastguard Worker       // instead of having to modify in place.
1258*9880d681SAndroid Build Coastguard Worker 
1259*9880d681SAndroid Build Coastguard Worker       // Remove these first since they are at the end.
1260*9880d681SAndroid Build Coastguard Worker       UseMI.RemoveOperand(
1261*9880d681SAndroid Build Coastguard Worker           AMDGPU::getNamedOperandIdx(Opc, AMDGPU::OpName::omod));
1262*9880d681SAndroid Build Coastguard Worker       UseMI.RemoveOperand(
1263*9880d681SAndroid Build Coastguard Worker           AMDGPU::getNamedOperandIdx(Opc, AMDGPU::OpName::clamp));
1264*9880d681SAndroid Build Coastguard Worker 
1265*9880d681SAndroid Build Coastguard Worker       unsigned Src1Reg = Src1->getReg();
1266*9880d681SAndroid Build Coastguard Worker       unsigned Src1SubReg = Src1->getSubReg();
1267*9880d681SAndroid Build Coastguard Worker       Src0->setReg(Src1Reg);
1268*9880d681SAndroid Build Coastguard Worker       Src0->setSubReg(Src1SubReg);
1269*9880d681SAndroid Build Coastguard Worker       Src0->setIsKill(Src1->isKill());
1270*9880d681SAndroid Build Coastguard Worker 
1271*9880d681SAndroid Build Coastguard Worker       if (Opc == AMDGPU::V_MAC_F32_e64) {
1272*9880d681SAndroid Build Coastguard Worker         UseMI.untieRegOperand(
1273*9880d681SAndroid Build Coastguard Worker             AMDGPU::getNamedOperandIdx(Opc, AMDGPU::OpName::src2));
1274*9880d681SAndroid Build Coastguard Worker       }
1275*9880d681SAndroid Build Coastguard Worker 
1276*9880d681SAndroid Build Coastguard Worker       Src1->ChangeToImmediate(Imm);
1277*9880d681SAndroid Build Coastguard Worker 
1278*9880d681SAndroid Build Coastguard Worker       removeModOperands(UseMI);
1279*9880d681SAndroid Build Coastguard Worker       UseMI.setDesc(get(AMDGPU::V_MADMK_F32));
1280*9880d681SAndroid Build Coastguard Worker 
1281*9880d681SAndroid Build Coastguard Worker       bool DeleteDef = MRI->hasOneNonDBGUse(Reg);
1282*9880d681SAndroid Build Coastguard Worker       if (DeleteDef)
1283*9880d681SAndroid Build Coastguard Worker         DefMI.eraseFromParent();
1284*9880d681SAndroid Build Coastguard Worker 
1285*9880d681SAndroid Build Coastguard Worker       return true;
1286*9880d681SAndroid Build Coastguard Worker     }
1287*9880d681SAndroid Build Coastguard Worker 
1288*9880d681SAndroid Build Coastguard Worker     // Added part is the constant: Use v_madak_f32
1289*9880d681SAndroid Build Coastguard Worker     if (Src2->isReg() && Src2->getReg() == Reg) {
1290*9880d681SAndroid Build Coastguard Worker       // Not allowed to use constant bus for another operand.
1291*9880d681SAndroid Build Coastguard Worker       // We can however allow an inline immediate as src0.
1292*9880d681SAndroid Build Coastguard Worker       if (!Src0->isImm() &&
1293*9880d681SAndroid Build Coastguard Worker           (Src0->isReg() && RI.isSGPRClass(MRI->getRegClass(Src0->getReg()))))
1294*9880d681SAndroid Build Coastguard Worker         return false;
1295*9880d681SAndroid Build Coastguard Worker 
1296*9880d681SAndroid Build Coastguard Worker       if (!Src1->isReg() || RI.isSGPRClass(MRI->getRegClass(Src1->getReg())))
1297*9880d681SAndroid Build Coastguard Worker         return false;
1298*9880d681SAndroid Build Coastguard Worker 
1299*9880d681SAndroid Build Coastguard Worker       const int64_t Imm = DefMI.getOperand(1).getImm();
1300*9880d681SAndroid Build Coastguard Worker 
1301*9880d681SAndroid Build Coastguard Worker       // FIXME: This would be a lot easier if we could return a new instruction
1302*9880d681SAndroid Build Coastguard Worker       // instead of having to modify in place.
1303*9880d681SAndroid Build Coastguard Worker 
1304*9880d681SAndroid Build Coastguard Worker       // Remove these first since they are at the end.
1305*9880d681SAndroid Build Coastguard Worker       UseMI.RemoveOperand(
1306*9880d681SAndroid Build Coastguard Worker           AMDGPU::getNamedOperandIdx(Opc, AMDGPU::OpName::omod));
1307*9880d681SAndroid Build Coastguard Worker       UseMI.RemoveOperand(
1308*9880d681SAndroid Build Coastguard Worker           AMDGPU::getNamedOperandIdx(Opc, AMDGPU::OpName::clamp));
1309*9880d681SAndroid Build Coastguard Worker 
1310*9880d681SAndroid Build Coastguard Worker       if (Opc == AMDGPU::V_MAC_F32_e64) {
1311*9880d681SAndroid Build Coastguard Worker         UseMI.untieRegOperand(
1312*9880d681SAndroid Build Coastguard Worker             AMDGPU::getNamedOperandIdx(Opc, AMDGPU::OpName::src2));
1313*9880d681SAndroid Build Coastguard Worker       }
1314*9880d681SAndroid Build Coastguard Worker 
1315*9880d681SAndroid Build Coastguard Worker       // ChangingToImmediate adds Src2 back to the instruction.
1316*9880d681SAndroid Build Coastguard Worker       Src2->ChangeToImmediate(Imm);
1317*9880d681SAndroid Build Coastguard Worker 
1318*9880d681SAndroid Build Coastguard Worker       // These come before src2.
1319*9880d681SAndroid Build Coastguard Worker       removeModOperands(UseMI);
1320*9880d681SAndroid Build Coastguard Worker       UseMI.setDesc(get(AMDGPU::V_MADAK_F32));
1321*9880d681SAndroid Build Coastguard Worker 
1322*9880d681SAndroid Build Coastguard Worker       bool DeleteDef = MRI->hasOneNonDBGUse(Reg);
1323*9880d681SAndroid Build Coastguard Worker       if (DeleteDef)
1324*9880d681SAndroid Build Coastguard Worker         DefMI.eraseFromParent();
1325*9880d681SAndroid Build Coastguard Worker 
1326*9880d681SAndroid Build Coastguard Worker       return true;
1327*9880d681SAndroid Build Coastguard Worker     }
1328*9880d681SAndroid Build Coastguard Worker   }
1329*9880d681SAndroid Build Coastguard Worker 
1330*9880d681SAndroid Build Coastguard Worker   return false;
1331*9880d681SAndroid Build Coastguard Worker }
1332*9880d681SAndroid Build Coastguard Worker 
offsetsDoNotOverlap(int WidthA,int OffsetA,int WidthB,int OffsetB)1333*9880d681SAndroid Build Coastguard Worker static bool offsetsDoNotOverlap(int WidthA, int OffsetA,
1334*9880d681SAndroid Build Coastguard Worker                                 int WidthB, int OffsetB) {
1335*9880d681SAndroid Build Coastguard Worker   int LowOffset = OffsetA < OffsetB ? OffsetA : OffsetB;
1336*9880d681SAndroid Build Coastguard Worker   int HighOffset = OffsetA < OffsetB ? OffsetB : OffsetA;
1337*9880d681SAndroid Build Coastguard Worker   int LowWidth = (LowOffset == OffsetA) ? WidthA : WidthB;
1338*9880d681SAndroid Build Coastguard Worker   return LowOffset + LowWidth <= HighOffset;
1339*9880d681SAndroid Build Coastguard Worker }
1340*9880d681SAndroid Build Coastguard Worker 
checkInstOffsetsDoNotOverlap(MachineInstr & MIa,MachineInstr & MIb) const1341*9880d681SAndroid Build Coastguard Worker bool SIInstrInfo::checkInstOffsetsDoNotOverlap(MachineInstr &MIa,
1342*9880d681SAndroid Build Coastguard Worker                                                MachineInstr &MIb) const {
1343*9880d681SAndroid Build Coastguard Worker   unsigned BaseReg0, BaseReg1;
1344*9880d681SAndroid Build Coastguard Worker   int64_t Offset0, Offset1;
1345*9880d681SAndroid Build Coastguard Worker 
1346*9880d681SAndroid Build Coastguard Worker   if (getMemOpBaseRegImmOfs(MIa, BaseReg0, Offset0, &RI) &&
1347*9880d681SAndroid Build Coastguard Worker       getMemOpBaseRegImmOfs(MIb, BaseReg1, Offset1, &RI)) {
1348*9880d681SAndroid Build Coastguard Worker 
1349*9880d681SAndroid Build Coastguard Worker     if (!MIa.hasOneMemOperand() || !MIb.hasOneMemOperand()) {
1350*9880d681SAndroid Build Coastguard Worker       // FIXME: Handle ds_read2 / ds_write2.
1351*9880d681SAndroid Build Coastguard Worker       return false;
1352*9880d681SAndroid Build Coastguard Worker     }
1353*9880d681SAndroid Build Coastguard Worker     unsigned Width0 = (*MIa.memoperands_begin())->getSize();
1354*9880d681SAndroid Build Coastguard Worker     unsigned Width1 = (*MIb.memoperands_begin())->getSize();
1355*9880d681SAndroid Build Coastguard Worker     if (BaseReg0 == BaseReg1 &&
1356*9880d681SAndroid Build Coastguard Worker         offsetsDoNotOverlap(Width0, Offset0, Width1, Offset1)) {
1357*9880d681SAndroid Build Coastguard Worker       return true;
1358*9880d681SAndroid Build Coastguard Worker     }
1359*9880d681SAndroid Build Coastguard Worker   }
1360*9880d681SAndroid Build Coastguard Worker 
1361*9880d681SAndroid Build Coastguard Worker   return false;
1362*9880d681SAndroid Build Coastguard Worker }
1363*9880d681SAndroid Build Coastguard Worker 
areMemAccessesTriviallyDisjoint(MachineInstr & MIa,MachineInstr & MIb,AliasAnalysis * AA) const1364*9880d681SAndroid Build Coastguard Worker bool SIInstrInfo::areMemAccessesTriviallyDisjoint(MachineInstr &MIa,
1365*9880d681SAndroid Build Coastguard Worker                                                   MachineInstr &MIb,
1366*9880d681SAndroid Build Coastguard Worker                                                   AliasAnalysis *AA) const {
1367*9880d681SAndroid Build Coastguard Worker   assert((MIa.mayLoad() || MIa.mayStore()) &&
1368*9880d681SAndroid Build Coastguard Worker          "MIa must load from or modify a memory location");
1369*9880d681SAndroid Build Coastguard Worker   assert((MIb.mayLoad() || MIb.mayStore()) &&
1370*9880d681SAndroid Build Coastguard Worker          "MIb must load from or modify a memory location");
1371*9880d681SAndroid Build Coastguard Worker 
1372*9880d681SAndroid Build Coastguard Worker   if (MIa.hasUnmodeledSideEffects() || MIb.hasUnmodeledSideEffects())
1373*9880d681SAndroid Build Coastguard Worker     return false;
1374*9880d681SAndroid Build Coastguard Worker 
1375*9880d681SAndroid Build Coastguard Worker   // XXX - Can we relax this between address spaces?
1376*9880d681SAndroid Build Coastguard Worker   if (MIa.hasOrderedMemoryRef() || MIb.hasOrderedMemoryRef())
1377*9880d681SAndroid Build Coastguard Worker     return false;
1378*9880d681SAndroid Build Coastguard Worker 
1379*9880d681SAndroid Build Coastguard Worker   // TODO: Should we check the address space from the MachineMemOperand? That
1380*9880d681SAndroid Build Coastguard Worker   // would allow us to distinguish objects we know don't alias based on the
1381*9880d681SAndroid Build Coastguard Worker   // underlying address space, even if it was lowered to a different one,
1382*9880d681SAndroid Build Coastguard Worker   // e.g. private accesses lowered to use MUBUF instructions on a scratch
1383*9880d681SAndroid Build Coastguard Worker   // buffer.
1384*9880d681SAndroid Build Coastguard Worker   if (isDS(MIa)) {
1385*9880d681SAndroid Build Coastguard Worker     if (isDS(MIb))
1386*9880d681SAndroid Build Coastguard Worker       return checkInstOffsetsDoNotOverlap(MIa, MIb);
1387*9880d681SAndroid Build Coastguard Worker 
1388*9880d681SAndroid Build Coastguard Worker     return !isFLAT(MIb);
1389*9880d681SAndroid Build Coastguard Worker   }
1390*9880d681SAndroid Build Coastguard Worker 
1391*9880d681SAndroid Build Coastguard Worker   if (isMUBUF(MIa) || isMTBUF(MIa)) {
1392*9880d681SAndroid Build Coastguard Worker     if (isMUBUF(MIb) || isMTBUF(MIb))
1393*9880d681SAndroid Build Coastguard Worker       return checkInstOffsetsDoNotOverlap(MIa, MIb);
1394*9880d681SAndroid Build Coastguard Worker 
1395*9880d681SAndroid Build Coastguard Worker     return !isFLAT(MIb) && !isSMRD(MIb);
1396*9880d681SAndroid Build Coastguard Worker   }
1397*9880d681SAndroid Build Coastguard Worker 
1398*9880d681SAndroid Build Coastguard Worker   if (isSMRD(MIa)) {
1399*9880d681SAndroid Build Coastguard Worker     if (isSMRD(MIb))
1400*9880d681SAndroid Build Coastguard Worker       return checkInstOffsetsDoNotOverlap(MIa, MIb);
1401*9880d681SAndroid Build Coastguard Worker 
1402*9880d681SAndroid Build Coastguard Worker     return !isFLAT(MIb) && !isMUBUF(MIa) && !isMTBUF(MIa);
1403*9880d681SAndroid Build Coastguard Worker   }
1404*9880d681SAndroid Build Coastguard Worker 
1405*9880d681SAndroid Build Coastguard Worker   if (isFLAT(MIa)) {
1406*9880d681SAndroid Build Coastguard Worker     if (isFLAT(MIb))
1407*9880d681SAndroid Build Coastguard Worker       return checkInstOffsetsDoNotOverlap(MIa, MIb);
1408*9880d681SAndroid Build Coastguard Worker 
1409*9880d681SAndroid Build Coastguard Worker     return false;
1410*9880d681SAndroid Build Coastguard Worker   }
1411*9880d681SAndroid Build Coastguard Worker 
1412*9880d681SAndroid Build Coastguard Worker   return false;
1413*9880d681SAndroid Build Coastguard Worker }
1414*9880d681SAndroid Build Coastguard Worker 
convertToThreeAddress(MachineFunction::iterator & MBB,MachineInstr & MI,LiveVariables * LV) const1415*9880d681SAndroid Build Coastguard Worker MachineInstr *SIInstrInfo::convertToThreeAddress(MachineFunction::iterator &MBB,
1416*9880d681SAndroid Build Coastguard Worker                                                  MachineInstr &MI,
1417*9880d681SAndroid Build Coastguard Worker                                                  LiveVariables *LV) const {
1418*9880d681SAndroid Build Coastguard Worker 
1419*9880d681SAndroid Build Coastguard Worker   switch (MI.getOpcode()) {
1420*9880d681SAndroid Build Coastguard Worker   default:
1421*9880d681SAndroid Build Coastguard Worker     return nullptr;
1422*9880d681SAndroid Build Coastguard Worker   case AMDGPU::V_MAC_F32_e64:
1423*9880d681SAndroid Build Coastguard Worker     break;
1424*9880d681SAndroid Build Coastguard Worker   case AMDGPU::V_MAC_F32_e32: {
1425*9880d681SAndroid Build Coastguard Worker     const MachineOperand *Src0 = getNamedOperand(MI, AMDGPU::OpName::src0);
1426*9880d681SAndroid Build Coastguard Worker     if (Src0->isImm() && !isInlineConstant(*Src0, 4))
1427*9880d681SAndroid Build Coastguard Worker       return nullptr;
1428*9880d681SAndroid Build Coastguard Worker     break;
1429*9880d681SAndroid Build Coastguard Worker   }
1430*9880d681SAndroid Build Coastguard Worker   }
1431*9880d681SAndroid Build Coastguard Worker 
1432*9880d681SAndroid Build Coastguard Worker   const MachineOperand *Dst = getNamedOperand(MI, AMDGPU::OpName::vdst);
1433*9880d681SAndroid Build Coastguard Worker   const MachineOperand *Src0 = getNamedOperand(MI, AMDGPU::OpName::src0);
1434*9880d681SAndroid Build Coastguard Worker   const MachineOperand *Src1 = getNamedOperand(MI, AMDGPU::OpName::src1);
1435*9880d681SAndroid Build Coastguard Worker   const MachineOperand *Src2 = getNamedOperand(MI, AMDGPU::OpName::src2);
1436*9880d681SAndroid Build Coastguard Worker 
1437*9880d681SAndroid Build Coastguard Worker   return BuildMI(*MBB, MI, MI.getDebugLoc(), get(AMDGPU::V_MAD_F32))
1438*9880d681SAndroid Build Coastguard Worker       .addOperand(*Dst)
1439*9880d681SAndroid Build Coastguard Worker       .addImm(0) // Src0 mods
1440*9880d681SAndroid Build Coastguard Worker       .addOperand(*Src0)
1441*9880d681SAndroid Build Coastguard Worker       .addImm(0) // Src1 mods
1442*9880d681SAndroid Build Coastguard Worker       .addOperand(*Src1)
1443*9880d681SAndroid Build Coastguard Worker       .addImm(0) // Src mods
1444*9880d681SAndroid Build Coastguard Worker       .addOperand(*Src2)
1445*9880d681SAndroid Build Coastguard Worker       .addImm(0)  // clamp
1446*9880d681SAndroid Build Coastguard Worker       .addImm(0); // omod
1447*9880d681SAndroid Build Coastguard Worker }
1448*9880d681SAndroid Build Coastguard Worker 
isSchedulingBoundary(const MachineInstr & MI,const MachineBasicBlock * MBB,const MachineFunction & MF) const1449*9880d681SAndroid Build Coastguard Worker bool SIInstrInfo::isSchedulingBoundary(const MachineInstr &MI,
1450*9880d681SAndroid Build Coastguard Worker                                        const MachineBasicBlock *MBB,
1451*9880d681SAndroid Build Coastguard Worker                                        const MachineFunction &MF) const {
1452*9880d681SAndroid Build Coastguard Worker   // XXX - Do we want the SP check in the base implementation?
1453*9880d681SAndroid Build Coastguard Worker 
1454*9880d681SAndroid Build Coastguard Worker   // Target-independent instructions do not have an implicit-use of EXEC, even
1455*9880d681SAndroid Build Coastguard Worker   // when they operate on VGPRs. Treating EXEC modifications as scheduling
1456*9880d681SAndroid Build Coastguard Worker   // boundaries prevents incorrect movements of such instructions.
1457*9880d681SAndroid Build Coastguard Worker   return TargetInstrInfo::isSchedulingBoundary(MI, MBB, MF) ||
1458*9880d681SAndroid Build Coastguard Worker          MI.modifiesRegister(AMDGPU::EXEC, &RI);
1459*9880d681SAndroid Build Coastguard Worker }
1460*9880d681SAndroid Build Coastguard Worker 
isInlineConstant(const APInt & Imm) const1461*9880d681SAndroid Build Coastguard Worker bool SIInstrInfo::isInlineConstant(const APInt &Imm) const {
1462*9880d681SAndroid Build Coastguard Worker   int64_t SVal = Imm.getSExtValue();
1463*9880d681SAndroid Build Coastguard Worker   if (SVal >= -16 && SVal <= 64)
1464*9880d681SAndroid Build Coastguard Worker     return true;
1465*9880d681SAndroid Build Coastguard Worker 
1466*9880d681SAndroid Build Coastguard Worker   if (Imm.getBitWidth() == 64) {
1467*9880d681SAndroid Build Coastguard Worker     uint64_t Val = Imm.getZExtValue();
1468*9880d681SAndroid Build Coastguard Worker     return (DoubleToBits(0.0) == Val) ||
1469*9880d681SAndroid Build Coastguard Worker            (DoubleToBits(1.0) == Val) ||
1470*9880d681SAndroid Build Coastguard Worker            (DoubleToBits(-1.0) == Val) ||
1471*9880d681SAndroid Build Coastguard Worker            (DoubleToBits(0.5) == Val) ||
1472*9880d681SAndroid Build Coastguard Worker            (DoubleToBits(-0.5) == Val) ||
1473*9880d681SAndroid Build Coastguard Worker            (DoubleToBits(2.0) == Val) ||
1474*9880d681SAndroid Build Coastguard Worker            (DoubleToBits(-2.0) == Val) ||
1475*9880d681SAndroid Build Coastguard Worker            (DoubleToBits(4.0) == Val) ||
1476*9880d681SAndroid Build Coastguard Worker            (DoubleToBits(-4.0) == Val);
1477*9880d681SAndroid Build Coastguard Worker   }
1478*9880d681SAndroid Build Coastguard Worker 
1479*9880d681SAndroid Build Coastguard Worker   // The actual type of the operand does not seem to matter as long
1480*9880d681SAndroid Build Coastguard Worker   // as the bits match one of the inline immediate values.  For example:
1481*9880d681SAndroid Build Coastguard Worker   //
1482*9880d681SAndroid Build Coastguard Worker   // -nan has the hexadecimal encoding of 0xfffffffe which is -2 in decimal,
1483*9880d681SAndroid Build Coastguard Worker   // so it is a legal inline immediate.
1484*9880d681SAndroid Build Coastguard Worker   //
1485*9880d681SAndroid Build Coastguard Worker   // 1065353216 has the hexadecimal encoding 0x3f800000 which is 1.0f in
1486*9880d681SAndroid Build Coastguard Worker   // floating-point, so it is a legal inline immediate.
1487*9880d681SAndroid Build Coastguard Worker   uint32_t Val = Imm.getZExtValue();
1488*9880d681SAndroid Build Coastguard Worker 
1489*9880d681SAndroid Build Coastguard Worker   return (FloatToBits(0.0f) == Val) ||
1490*9880d681SAndroid Build Coastguard Worker          (FloatToBits(1.0f) == Val) ||
1491*9880d681SAndroid Build Coastguard Worker          (FloatToBits(-1.0f) == Val) ||
1492*9880d681SAndroid Build Coastguard Worker          (FloatToBits(0.5f) == Val) ||
1493*9880d681SAndroid Build Coastguard Worker          (FloatToBits(-0.5f) == Val) ||
1494*9880d681SAndroid Build Coastguard Worker          (FloatToBits(2.0f) == Val) ||
1495*9880d681SAndroid Build Coastguard Worker          (FloatToBits(-2.0f) == Val) ||
1496*9880d681SAndroid Build Coastguard Worker          (FloatToBits(4.0f) == Val) ||
1497*9880d681SAndroid Build Coastguard Worker          (FloatToBits(-4.0f) == Val);
1498*9880d681SAndroid Build Coastguard Worker }
1499*9880d681SAndroid Build Coastguard Worker 
isInlineConstant(const MachineOperand & MO,unsigned OpSize) const1500*9880d681SAndroid Build Coastguard Worker bool SIInstrInfo::isInlineConstant(const MachineOperand &MO,
1501*9880d681SAndroid Build Coastguard Worker                                    unsigned OpSize) const {
1502*9880d681SAndroid Build Coastguard Worker   if (MO.isImm()) {
1503*9880d681SAndroid Build Coastguard Worker     // MachineOperand provides no way to tell the true operand size, since it
1504*9880d681SAndroid Build Coastguard Worker     // only records a 64-bit value. We need to know the size to determine if a
1505*9880d681SAndroid Build Coastguard Worker     // 32-bit floating point immediate bit pattern is legal for an integer
1506*9880d681SAndroid Build Coastguard Worker     // immediate. It would be for any 32-bit integer operand, but would not be
1507*9880d681SAndroid Build Coastguard Worker     // for a 64-bit one.
1508*9880d681SAndroid Build Coastguard Worker 
1509*9880d681SAndroid Build Coastguard Worker     unsigned BitSize = 8 * OpSize;
1510*9880d681SAndroid Build Coastguard Worker     return isInlineConstant(APInt(BitSize, MO.getImm(), true));
1511*9880d681SAndroid Build Coastguard Worker   }
1512*9880d681SAndroid Build Coastguard Worker 
1513*9880d681SAndroid Build Coastguard Worker   return false;
1514*9880d681SAndroid Build Coastguard Worker }
1515*9880d681SAndroid Build Coastguard Worker 
isLiteralConstant(const MachineOperand & MO,unsigned OpSize) const1516*9880d681SAndroid Build Coastguard Worker bool SIInstrInfo::isLiteralConstant(const MachineOperand &MO,
1517*9880d681SAndroid Build Coastguard Worker                                     unsigned OpSize) const {
1518*9880d681SAndroid Build Coastguard Worker   return MO.isImm() && !isInlineConstant(MO, OpSize);
1519*9880d681SAndroid Build Coastguard Worker }
1520*9880d681SAndroid Build Coastguard Worker 
compareMachineOp(const MachineOperand & Op0,const MachineOperand & Op1)1521*9880d681SAndroid Build Coastguard Worker static bool compareMachineOp(const MachineOperand &Op0,
1522*9880d681SAndroid Build Coastguard Worker                              const MachineOperand &Op1) {
1523*9880d681SAndroid Build Coastguard Worker   if (Op0.getType() != Op1.getType())
1524*9880d681SAndroid Build Coastguard Worker     return false;
1525*9880d681SAndroid Build Coastguard Worker 
1526*9880d681SAndroid Build Coastguard Worker   switch (Op0.getType()) {
1527*9880d681SAndroid Build Coastguard Worker   case MachineOperand::MO_Register:
1528*9880d681SAndroid Build Coastguard Worker     return Op0.getReg() == Op1.getReg();
1529*9880d681SAndroid Build Coastguard Worker   case MachineOperand::MO_Immediate:
1530*9880d681SAndroid Build Coastguard Worker     return Op0.getImm() == Op1.getImm();
1531*9880d681SAndroid Build Coastguard Worker   default:
1532*9880d681SAndroid Build Coastguard Worker     llvm_unreachable("Didn't expect to be comparing these operand types");
1533*9880d681SAndroid Build Coastguard Worker   }
1534*9880d681SAndroid Build Coastguard Worker }
1535*9880d681SAndroid Build Coastguard Worker 
isImmOperandLegal(const MachineInstr & MI,unsigned OpNo,const MachineOperand & MO) const1536*9880d681SAndroid Build Coastguard Worker bool SIInstrInfo::isImmOperandLegal(const MachineInstr &MI, unsigned OpNo,
1537*9880d681SAndroid Build Coastguard Worker                                     const MachineOperand &MO) const {
1538*9880d681SAndroid Build Coastguard Worker   const MCOperandInfo &OpInfo = get(MI.getOpcode()).OpInfo[OpNo];
1539*9880d681SAndroid Build Coastguard Worker 
1540*9880d681SAndroid Build Coastguard Worker   assert(MO.isImm() || MO.isTargetIndex() || MO.isFI());
1541*9880d681SAndroid Build Coastguard Worker 
1542*9880d681SAndroid Build Coastguard Worker   if (OpInfo.OperandType == MCOI::OPERAND_IMMEDIATE)
1543*9880d681SAndroid Build Coastguard Worker     return true;
1544*9880d681SAndroid Build Coastguard Worker 
1545*9880d681SAndroid Build Coastguard Worker   if (OpInfo.RegClass < 0)
1546*9880d681SAndroid Build Coastguard Worker     return false;
1547*9880d681SAndroid Build Coastguard Worker 
1548*9880d681SAndroid Build Coastguard Worker   unsigned OpSize = RI.getRegClass(OpInfo.RegClass)->getSize();
1549*9880d681SAndroid Build Coastguard Worker   if (isLiteralConstant(MO, OpSize))
1550*9880d681SAndroid Build Coastguard Worker     return RI.opCanUseLiteralConstant(OpInfo.OperandType);
1551*9880d681SAndroid Build Coastguard Worker 
1552*9880d681SAndroid Build Coastguard Worker   return RI.opCanUseInlineConstant(OpInfo.OperandType);
1553*9880d681SAndroid Build Coastguard Worker }
1554*9880d681SAndroid Build Coastguard Worker 
hasVALU32BitEncoding(unsigned Opcode) const1555*9880d681SAndroid Build Coastguard Worker bool SIInstrInfo::hasVALU32BitEncoding(unsigned Opcode) const {
1556*9880d681SAndroid Build Coastguard Worker   int Op32 = AMDGPU::getVOPe32(Opcode);
1557*9880d681SAndroid Build Coastguard Worker   if (Op32 == -1)
1558*9880d681SAndroid Build Coastguard Worker     return false;
1559*9880d681SAndroid Build Coastguard Worker 
1560*9880d681SAndroid Build Coastguard Worker   return pseudoToMCOpcode(Op32) != -1;
1561*9880d681SAndroid Build Coastguard Worker }
1562*9880d681SAndroid Build Coastguard Worker 
hasModifiers(unsigned Opcode) const1563*9880d681SAndroid Build Coastguard Worker bool SIInstrInfo::hasModifiers(unsigned Opcode) const {
1564*9880d681SAndroid Build Coastguard Worker   // The src0_modifier operand is present on all instructions
1565*9880d681SAndroid Build Coastguard Worker   // that have modifiers.
1566*9880d681SAndroid Build Coastguard Worker 
1567*9880d681SAndroid Build Coastguard Worker   return AMDGPU::getNamedOperandIdx(Opcode,
1568*9880d681SAndroid Build Coastguard Worker                                     AMDGPU::OpName::src0_modifiers) != -1;
1569*9880d681SAndroid Build Coastguard Worker }
1570*9880d681SAndroid Build Coastguard Worker 
hasModifiersSet(const MachineInstr & MI,unsigned OpName) const1571*9880d681SAndroid Build Coastguard Worker bool SIInstrInfo::hasModifiersSet(const MachineInstr &MI,
1572*9880d681SAndroid Build Coastguard Worker                                   unsigned OpName) const {
1573*9880d681SAndroid Build Coastguard Worker   const MachineOperand *Mods = getNamedOperand(MI, OpName);
1574*9880d681SAndroid Build Coastguard Worker   return Mods && Mods->getImm();
1575*9880d681SAndroid Build Coastguard Worker }
1576*9880d681SAndroid Build Coastguard Worker 
usesConstantBus(const MachineRegisterInfo & MRI,const MachineOperand & MO,unsigned OpSize) const1577*9880d681SAndroid Build Coastguard Worker bool SIInstrInfo::usesConstantBus(const MachineRegisterInfo &MRI,
1578*9880d681SAndroid Build Coastguard Worker                                   const MachineOperand &MO,
1579*9880d681SAndroid Build Coastguard Worker                                   unsigned OpSize) const {
1580*9880d681SAndroid Build Coastguard Worker   // Literal constants use the constant bus.
1581*9880d681SAndroid Build Coastguard Worker   if (isLiteralConstant(MO, OpSize))
1582*9880d681SAndroid Build Coastguard Worker     return true;
1583*9880d681SAndroid Build Coastguard Worker 
1584*9880d681SAndroid Build Coastguard Worker   if (!MO.isReg() || !MO.isUse())
1585*9880d681SAndroid Build Coastguard Worker     return false;
1586*9880d681SAndroid Build Coastguard Worker 
1587*9880d681SAndroid Build Coastguard Worker   if (TargetRegisterInfo::isVirtualRegister(MO.getReg()))
1588*9880d681SAndroid Build Coastguard Worker     return RI.isSGPRClass(MRI.getRegClass(MO.getReg()));
1589*9880d681SAndroid Build Coastguard Worker 
1590*9880d681SAndroid Build Coastguard Worker   // FLAT_SCR is just an SGPR pair.
1591*9880d681SAndroid Build Coastguard Worker   if (!MO.isImplicit() && (MO.getReg() == AMDGPU::FLAT_SCR))
1592*9880d681SAndroid Build Coastguard Worker     return true;
1593*9880d681SAndroid Build Coastguard Worker 
1594*9880d681SAndroid Build Coastguard Worker   // EXEC register uses the constant bus.
1595*9880d681SAndroid Build Coastguard Worker   if (!MO.isImplicit() && MO.getReg() == AMDGPU::EXEC)
1596*9880d681SAndroid Build Coastguard Worker     return true;
1597*9880d681SAndroid Build Coastguard Worker 
1598*9880d681SAndroid Build Coastguard Worker   // SGPRs use the constant bus
1599*9880d681SAndroid Build Coastguard Worker   return (MO.getReg() == AMDGPU::VCC || MO.getReg() == AMDGPU::M0 ||
1600*9880d681SAndroid Build Coastguard Worker           (!MO.isImplicit() &&
1601*9880d681SAndroid Build Coastguard Worker            (AMDGPU::SGPR_32RegClass.contains(MO.getReg()) ||
1602*9880d681SAndroid Build Coastguard Worker             AMDGPU::SGPR_64RegClass.contains(MO.getReg()))));
1603*9880d681SAndroid Build Coastguard Worker }
1604*9880d681SAndroid Build Coastguard Worker 
findImplicitSGPRRead(const MachineInstr & MI)1605*9880d681SAndroid Build Coastguard Worker static unsigned findImplicitSGPRRead(const MachineInstr &MI) {
1606*9880d681SAndroid Build Coastguard Worker   for (const MachineOperand &MO : MI.implicit_operands()) {
1607*9880d681SAndroid Build Coastguard Worker     // We only care about reads.
1608*9880d681SAndroid Build Coastguard Worker     if (MO.isDef())
1609*9880d681SAndroid Build Coastguard Worker       continue;
1610*9880d681SAndroid Build Coastguard Worker 
1611*9880d681SAndroid Build Coastguard Worker     switch (MO.getReg()) {
1612*9880d681SAndroid Build Coastguard Worker     case AMDGPU::VCC:
1613*9880d681SAndroid Build Coastguard Worker     case AMDGPU::M0:
1614*9880d681SAndroid Build Coastguard Worker     case AMDGPU::FLAT_SCR:
1615*9880d681SAndroid Build Coastguard Worker       return MO.getReg();
1616*9880d681SAndroid Build Coastguard Worker 
1617*9880d681SAndroid Build Coastguard Worker     default:
1618*9880d681SAndroid Build Coastguard Worker       break;
1619*9880d681SAndroid Build Coastguard Worker     }
1620*9880d681SAndroid Build Coastguard Worker   }
1621*9880d681SAndroid Build Coastguard Worker 
1622*9880d681SAndroid Build Coastguard Worker   return AMDGPU::NoRegister;
1623*9880d681SAndroid Build Coastguard Worker }
1624*9880d681SAndroid Build Coastguard Worker 
shouldReadExec(const MachineInstr & MI)1625*9880d681SAndroid Build Coastguard Worker static bool shouldReadExec(const MachineInstr &MI) {
1626*9880d681SAndroid Build Coastguard Worker   if (SIInstrInfo::isVALU(MI)) {
1627*9880d681SAndroid Build Coastguard Worker     switch (MI.getOpcode()) {
1628*9880d681SAndroid Build Coastguard Worker     case AMDGPU::V_READLANE_B32:
1629*9880d681SAndroid Build Coastguard Worker     case AMDGPU::V_READLANE_B32_si:
1630*9880d681SAndroid Build Coastguard Worker     case AMDGPU::V_READLANE_B32_vi:
1631*9880d681SAndroid Build Coastguard Worker     case AMDGPU::V_WRITELANE_B32:
1632*9880d681SAndroid Build Coastguard Worker     case AMDGPU::V_WRITELANE_B32_si:
1633*9880d681SAndroid Build Coastguard Worker     case AMDGPU::V_WRITELANE_B32_vi:
1634*9880d681SAndroid Build Coastguard Worker       return false;
1635*9880d681SAndroid Build Coastguard Worker     }
1636*9880d681SAndroid Build Coastguard Worker 
1637*9880d681SAndroid Build Coastguard Worker     return true;
1638*9880d681SAndroid Build Coastguard Worker   }
1639*9880d681SAndroid Build Coastguard Worker 
1640*9880d681SAndroid Build Coastguard Worker   if (SIInstrInfo::isGenericOpcode(MI.getOpcode()) ||
1641*9880d681SAndroid Build Coastguard Worker       SIInstrInfo::isSALU(MI) ||
1642*9880d681SAndroid Build Coastguard Worker       SIInstrInfo::isSMRD(MI))
1643*9880d681SAndroid Build Coastguard Worker     return false;
1644*9880d681SAndroid Build Coastguard Worker 
1645*9880d681SAndroid Build Coastguard Worker   return true;
1646*9880d681SAndroid Build Coastguard Worker }
1647*9880d681SAndroid Build Coastguard Worker 
verifyInstruction(const MachineInstr & MI,StringRef & ErrInfo) const1648*9880d681SAndroid Build Coastguard Worker bool SIInstrInfo::verifyInstruction(const MachineInstr &MI,
1649*9880d681SAndroid Build Coastguard Worker                                     StringRef &ErrInfo) const {
1650*9880d681SAndroid Build Coastguard Worker   uint16_t Opcode = MI.getOpcode();
1651*9880d681SAndroid Build Coastguard Worker   const MachineRegisterInfo &MRI = MI.getParent()->getParent()->getRegInfo();
1652*9880d681SAndroid Build Coastguard Worker   int Src0Idx = AMDGPU::getNamedOperandIdx(Opcode, AMDGPU::OpName::src0);
1653*9880d681SAndroid Build Coastguard Worker   int Src1Idx = AMDGPU::getNamedOperandIdx(Opcode, AMDGPU::OpName::src1);
1654*9880d681SAndroid Build Coastguard Worker   int Src2Idx = AMDGPU::getNamedOperandIdx(Opcode, AMDGPU::OpName::src2);
1655*9880d681SAndroid Build Coastguard Worker 
1656*9880d681SAndroid Build Coastguard Worker   // Make sure the number of operands is correct.
1657*9880d681SAndroid Build Coastguard Worker   const MCInstrDesc &Desc = get(Opcode);
1658*9880d681SAndroid Build Coastguard Worker   if (!Desc.isVariadic() &&
1659*9880d681SAndroid Build Coastguard Worker       Desc.getNumOperands() != MI.getNumExplicitOperands()) {
1660*9880d681SAndroid Build Coastguard Worker     ErrInfo = "Instruction has wrong number of operands.";
1661*9880d681SAndroid Build Coastguard Worker     return false;
1662*9880d681SAndroid Build Coastguard Worker   }
1663*9880d681SAndroid Build Coastguard Worker 
1664*9880d681SAndroid Build Coastguard Worker   // Make sure the register classes are correct.
1665*9880d681SAndroid Build Coastguard Worker   for (int i = 0, e = Desc.getNumOperands(); i != e; ++i) {
1666*9880d681SAndroid Build Coastguard Worker     if (MI.getOperand(i).isFPImm()) {
1667*9880d681SAndroid Build Coastguard Worker       ErrInfo = "FPImm Machine Operands are not supported. ISel should bitcast "
1668*9880d681SAndroid Build Coastguard Worker                 "all fp values to integers.";
1669*9880d681SAndroid Build Coastguard Worker       return false;
1670*9880d681SAndroid Build Coastguard Worker     }
1671*9880d681SAndroid Build Coastguard Worker 
1672*9880d681SAndroid Build Coastguard Worker     int RegClass = Desc.OpInfo[i].RegClass;
1673*9880d681SAndroid Build Coastguard Worker 
1674*9880d681SAndroid Build Coastguard Worker     switch (Desc.OpInfo[i].OperandType) {
1675*9880d681SAndroid Build Coastguard Worker     case MCOI::OPERAND_REGISTER:
1676*9880d681SAndroid Build Coastguard Worker       if (MI.getOperand(i).isImm()) {
1677*9880d681SAndroid Build Coastguard Worker         ErrInfo = "Illegal immediate value for operand.";
1678*9880d681SAndroid Build Coastguard Worker         return false;
1679*9880d681SAndroid Build Coastguard Worker       }
1680*9880d681SAndroid Build Coastguard Worker       break;
1681*9880d681SAndroid Build Coastguard Worker     case AMDGPU::OPERAND_REG_IMM32:
1682*9880d681SAndroid Build Coastguard Worker       break;
1683*9880d681SAndroid Build Coastguard Worker     case AMDGPU::OPERAND_REG_INLINE_C:
1684*9880d681SAndroid Build Coastguard Worker       if (isLiteralConstant(MI.getOperand(i),
1685*9880d681SAndroid Build Coastguard Worker                             RI.getRegClass(RegClass)->getSize())) {
1686*9880d681SAndroid Build Coastguard Worker         ErrInfo = "Illegal immediate value for operand.";
1687*9880d681SAndroid Build Coastguard Worker         return false;
1688*9880d681SAndroid Build Coastguard Worker       }
1689*9880d681SAndroid Build Coastguard Worker       break;
1690*9880d681SAndroid Build Coastguard Worker     case MCOI::OPERAND_IMMEDIATE:
1691*9880d681SAndroid Build Coastguard Worker     case AMDGPU::OPERAND_KIMM32:
1692*9880d681SAndroid Build Coastguard Worker       // Check if this operand is an immediate.
1693*9880d681SAndroid Build Coastguard Worker       // FrameIndex operands will be replaced by immediates, so they are
1694*9880d681SAndroid Build Coastguard Worker       // allowed.
1695*9880d681SAndroid Build Coastguard Worker       if (!MI.getOperand(i).isImm() && !MI.getOperand(i).isFI()) {
1696*9880d681SAndroid Build Coastguard Worker         ErrInfo = "Expected immediate, but got non-immediate";
1697*9880d681SAndroid Build Coastguard Worker         return false;
1698*9880d681SAndroid Build Coastguard Worker       }
1699*9880d681SAndroid Build Coastguard Worker       // Fall-through
1700*9880d681SAndroid Build Coastguard Worker     default:
1701*9880d681SAndroid Build Coastguard Worker       continue;
1702*9880d681SAndroid Build Coastguard Worker     }
1703*9880d681SAndroid Build Coastguard Worker 
1704*9880d681SAndroid Build Coastguard Worker     if (!MI.getOperand(i).isReg())
1705*9880d681SAndroid Build Coastguard Worker       continue;
1706*9880d681SAndroid Build Coastguard Worker 
1707*9880d681SAndroid Build Coastguard Worker     if (RegClass != -1) {
1708*9880d681SAndroid Build Coastguard Worker       unsigned Reg = MI.getOperand(i).getReg();
1709*9880d681SAndroid Build Coastguard Worker       if (Reg == AMDGPU::NoRegister ||
1710*9880d681SAndroid Build Coastguard Worker           TargetRegisterInfo::isVirtualRegister(Reg))
1711*9880d681SAndroid Build Coastguard Worker         continue;
1712*9880d681SAndroid Build Coastguard Worker 
1713*9880d681SAndroid Build Coastguard Worker       const TargetRegisterClass *RC = RI.getRegClass(RegClass);
1714*9880d681SAndroid Build Coastguard Worker       if (!RC->contains(Reg)) {
1715*9880d681SAndroid Build Coastguard Worker         ErrInfo = "Operand has incorrect register class.";
1716*9880d681SAndroid Build Coastguard Worker         return false;
1717*9880d681SAndroid Build Coastguard Worker       }
1718*9880d681SAndroid Build Coastguard Worker     }
1719*9880d681SAndroid Build Coastguard Worker   }
1720*9880d681SAndroid Build Coastguard Worker 
1721*9880d681SAndroid Build Coastguard Worker   // Verify VOP*
1722*9880d681SAndroid Build Coastguard Worker   if (isVOP1(MI) || isVOP2(MI) || isVOP3(MI) || isVOPC(MI)) {
1723*9880d681SAndroid Build Coastguard Worker     // Only look at the true operands. Only a real operand can use the constant
1724*9880d681SAndroid Build Coastguard Worker     // bus, and we don't want to check pseudo-operands like the source modifier
1725*9880d681SAndroid Build Coastguard Worker     // flags.
1726*9880d681SAndroid Build Coastguard Worker     const int OpIndices[] = { Src0Idx, Src1Idx, Src2Idx };
1727*9880d681SAndroid Build Coastguard Worker 
1728*9880d681SAndroid Build Coastguard Worker     unsigned ConstantBusCount = 0;
1729*9880d681SAndroid Build Coastguard Worker 
1730*9880d681SAndroid Build Coastguard Worker     if (AMDGPU::getNamedOperandIdx(Opcode, AMDGPU::OpName::imm) != -1)
1731*9880d681SAndroid Build Coastguard Worker       ++ConstantBusCount;
1732*9880d681SAndroid Build Coastguard Worker 
1733*9880d681SAndroid Build Coastguard Worker     unsigned SGPRUsed = findImplicitSGPRRead(MI);
1734*9880d681SAndroid Build Coastguard Worker     if (SGPRUsed != AMDGPU::NoRegister)
1735*9880d681SAndroid Build Coastguard Worker       ++ConstantBusCount;
1736*9880d681SAndroid Build Coastguard Worker 
1737*9880d681SAndroid Build Coastguard Worker     for (int OpIdx : OpIndices) {
1738*9880d681SAndroid Build Coastguard Worker       if (OpIdx == -1)
1739*9880d681SAndroid Build Coastguard Worker         break;
1740*9880d681SAndroid Build Coastguard Worker       const MachineOperand &MO = MI.getOperand(OpIdx);
1741*9880d681SAndroid Build Coastguard Worker       if (usesConstantBus(MRI, MO, getOpSize(Opcode, OpIdx))) {
1742*9880d681SAndroid Build Coastguard Worker         if (MO.isReg()) {
1743*9880d681SAndroid Build Coastguard Worker           if (MO.getReg() != SGPRUsed)
1744*9880d681SAndroid Build Coastguard Worker             ++ConstantBusCount;
1745*9880d681SAndroid Build Coastguard Worker           SGPRUsed = MO.getReg();
1746*9880d681SAndroid Build Coastguard Worker         } else {
1747*9880d681SAndroid Build Coastguard Worker           ++ConstantBusCount;
1748*9880d681SAndroid Build Coastguard Worker         }
1749*9880d681SAndroid Build Coastguard Worker       }
1750*9880d681SAndroid Build Coastguard Worker     }
1751*9880d681SAndroid Build Coastguard Worker     if (ConstantBusCount > 1) {
1752*9880d681SAndroid Build Coastguard Worker       ErrInfo = "VOP* instruction uses the constant bus more than once";
1753*9880d681SAndroid Build Coastguard Worker       return false;
1754*9880d681SAndroid Build Coastguard Worker     }
1755*9880d681SAndroid Build Coastguard Worker   }
1756*9880d681SAndroid Build Coastguard Worker 
1757*9880d681SAndroid Build Coastguard Worker   // Verify misc. restrictions on specific instructions.
1758*9880d681SAndroid Build Coastguard Worker   if (Desc.getOpcode() == AMDGPU::V_DIV_SCALE_F32 ||
1759*9880d681SAndroid Build Coastguard Worker       Desc.getOpcode() == AMDGPU::V_DIV_SCALE_F64) {
1760*9880d681SAndroid Build Coastguard Worker     const MachineOperand &Src0 = MI.getOperand(Src0Idx);
1761*9880d681SAndroid Build Coastguard Worker     const MachineOperand &Src1 = MI.getOperand(Src1Idx);
1762*9880d681SAndroid Build Coastguard Worker     const MachineOperand &Src2 = MI.getOperand(Src2Idx);
1763*9880d681SAndroid Build Coastguard Worker     if (Src0.isReg() && Src1.isReg() && Src2.isReg()) {
1764*9880d681SAndroid Build Coastguard Worker       if (!compareMachineOp(Src0, Src1) &&
1765*9880d681SAndroid Build Coastguard Worker           !compareMachineOp(Src0, Src2)) {
1766*9880d681SAndroid Build Coastguard Worker         ErrInfo = "v_div_scale_{f32|f64} require src0 = src1 or src2";
1767*9880d681SAndroid Build Coastguard Worker         return false;
1768*9880d681SAndroid Build Coastguard Worker       }
1769*9880d681SAndroid Build Coastguard Worker     }
1770*9880d681SAndroid Build Coastguard Worker   }
1771*9880d681SAndroid Build Coastguard Worker 
1772*9880d681SAndroid Build Coastguard Worker   // Make sure we aren't losing exec uses in the td files. This mostly requires
1773*9880d681SAndroid Build Coastguard Worker   // being careful when using let Uses to try to add other use registers.
1774*9880d681SAndroid Build Coastguard Worker   if (shouldReadExec(MI)) {
1775*9880d681SAndroid Build Coastguard Worker     if (!MI.hasRegisterImplicitUseOperand(AMDGPU::EXEC)) {
1776*9880d681SAndroid Build Coastguard Worker       ErrInfo = "VALU instruction does not implicitly read exec mask";
1777*9880d681SAndroid Build Coastguard Worker       return false;
1778*9880d681SAndroid Build Coastguard Worker     }
1779*9880d681SAndroid Build Coastguard Worker   }
1780*9880d681SAndroid Build Coastguard Worker 
1781*9880d681SAndroid Build Coastguard Worker   return true;
1782*9880d681SAndroid Build Coastguard Worker }
1783*9880d681SAndroid Build Coastguard Worker 
getVALUOp(const MachineInstr & MI)1784*9880d681SAndroid Build Coastguard Worker unsigned SIInstrInfo::getVALUOp(const MachineInstr &MI) {
1785*9880d681SAndroid Build Coastguard Worker   switch (MI.getOpcode()) {
1786*9880d681SAndroid Build Coastguard Worker   default: return AMDGPU::INSTRUCTION_LIST_END;
1787*9880d681SAndroid Build Coastguard Worker   case AMDGPU::REG_SEQUENCE: return AMDGPU::REG_SEQUENCE;
1788*9880d681SAndroid Build Coastguard Worker   case AMDGPU::COPY: return AMDGPU::COPY;
1789*9880d681SAndroid Build Coastguard Worker   case AMDGPU::PHI: return AMDGPU::PHI;
1790*9880d681SAndroid Build Coastguard Worker   case AMDGPU::INSERT_SUBREG: return AMDGPU::INSERT_SUBREG;
1791*9880d681SAndroid Build Coastguard Worker   case AMDGPU::S_MOV_B32:
1792*9880d681SAndroid Build Coastguard Worker     return MI.getOperand(1).isReg() ?
1793*9880d681SAndroid Build Coastguard Worker            AMDGPU::COPY : AMDGPU::V_MOV_B32_e32;
1794*9880d681SAndroid Build Coastguard Worker   case AMDGPU::S_ADD_I32:
1795*9880d681SAndroid Build Coastguard Worker   case AMDGPU::S_ADD_U32: return AMDGPU::V_ADD_I32_e32;
1796*9880d681SAndroid Build Coastguard Worker   case AMDGPU::S_ADDC_U32: return AMDGPU::V_ADDC_U32_e32;
1797*9880d681SAndroid Build Coastguard Worker   case AMDGPU::S_SUB_I32:
1798*9880d681SAndroid Build Coastguard Worker   case AMDGPU::S_SUB_U32: return AMDGPU::V_SUB_I32_e32;
1799*9880d681SAndroid Build Coastguard Worker   case AMDGPU::S_SUBB_U32: return AMDGPU::V_SUBB_U32_e32;
1800*9880d681SAndroid Build Coastguard Worker   case AMDGPU::S_MUL_I32: return AMDGPU::V_MUL_LO_I32;
1801*9880d681SAndroid Build Coastguard Worker   case AMDGPU::S_AND_B32: return AMDGPU::V_AND_B32_e32;
1802*9880d681SAndroid Build Coastguard Worker   case AMDGPU::S_OR_B32: return AMDGPU::V_OR_B32_e32;
1803*9880d681SAndroid Build Coastguard Worker   case AMDGPU::S_XOR_B32: return AMDGPU::V_XOR_B32_e32;
1804*9880d681SAndroid Build Coastguard Worker   case AMDGPU::S_MIN_I32: return AMDGPU::V_MIN_I32_e32;
1805*9880d681SAndroid Build Coastguard Worker   case AMDGPU::S_MIN_U32: return AMDGPU::V_MIN_U32_e32;
1806*9880d681SAndroid Build Coastguard Worker   case AMDGPU::S_MAX_I32: return AMDGPU::V_MAX_I32_e32;
1807*9880d681SAndroid Build Coastguard Worker   case AMDGPU::S_MAX_U32: return AMDGPU::V_MAX_U32_e32;
1808*9880d681SAndroid Build Coastguard Worker   case AMDGPU::S_ASHR_I32: return AMDGPU::V_ASHR_I32_e32;
1809*9880d681SAndroid Build Coastguard Worker   case AMDGPU::S_ASHR_I64: return AMDGPU::V_ASHR_I64;
1810*9880d681SAndroid Build Coastguard Worker   case AMDGPU::S_LSHL_B32: return AMDGPU::V_LSHL_B32_e32;
1811*9880d681SAndroid Build Coastguard Worker   case AMDGPU::S_LSHL_B64: return AMDGPU::V_LSHL_B64;
1812*9880d681SAndroid Build Coastguard Worker   case AMDGPU::S_LSHR_B32: return AMDGPU::V_LSHR_B32_e32;
1813*9880d681SAndroid Build Coastguard Worker   case AMDGPU::S_LSHR_B64: return AMDGPU::V_LSHR_B64;
1814*9880d681SAndroid Build Coastguard Worker   case AMDGPU::S_SEXT_I32_I8: return AMDGPU::V_BFE_I32;
1815*9880d681SAndroid Build Coastguard Worker   case AMDGPU::S_SEXT_I32_I16: return AMDGPU::V_BFE_I32;
1816*9880d681SAndroid Build Coastguard Worker   case AMDGPU::S_BFE_U32: return AMDGPU::V_BFE_U32;
1817*9880d681SAndroid Build Coastguard Worker   case AMDGPU::S_BFE_I32: return AMDGPU::V_BFE_I32;
1818*9880d681SAndroid Build Coastguard Worker   case AMDGPU::S_BFM_B32: return AMDGPU::V_BFM_B32_e64;
1819*9880d681SAndroid Build Coastguard Worker   case AMDGPU::S_BREV_B32: return AMDGPU::V_BFREV_B32_e32;
1820*9880d681SAndroid Build Coastguard Worker   case AMDGPU::S_NOT_B32: return AMDGPU::V_NOT_B32_e32;
1821*9880d681SAndroid Build Coastguard Worker   case AMDGPU::S_NOT_B64: return AMDGPU::V_NOT_B32_e32;
1822*9880d681SAndroid Build Coastguard Worker   case AMDGPU::S_CMP_EQ_I32: return AMDGPU::V_CMP_EQ_I32_e32;
1823*9880d681SAndroid Build Coastguard Worker   case AMDGPU::S_CMP_LG_I32: return AMDGPU::V_CMP_NE_I32_e32;
1824*9880d681SAndroid Build Coastguard Worker   case AMDGPU::S_CMP_GT_I32: return AMDGPU::V_CMP_GT_I32_e32;
1825*9880d681SAndroid Build Coastguard Worker   case AMDGPU::S_CMP_GE_I32: return AMDGPU::V_CMP_GE_I32_e32;
1826*9880d681SAndroid Build Coastguard Worker   case AMDGPU::S_CMP_LT_I32: return AMDGPU::V_CMP_LT_I32_e32;
1827*9880d681SAndroid Build Coastguard Worker   case AMDGPU::S_CMP_LE_I32: return AMDGPU::V_CMP_LE_I32_e32;
1828*9880d681SAndroid Build Coastguard Worker   case AMDGPU::S_CMP_EQ_U32: return AMDGPU::V_CMP_EQ_U32_e32;
1829*9880d681SAndroid Build Coastguard Worker   case AMDGPU::S_CMP_LG_U32: return AMDGPU::V_CMP_NE_U32_e32;
1830*9880d681SAndroid Build Coastguard Worker   case AMDGPU::S_CMP_GT_U32: return AMDGPU::V_CMP_GT_U32_e32;
1831*9880d681SAndroid Build Coastguard Worker   case AMDGPU::S_CMP_GE_U32: return AMDGPU::V_CMP_GE_U32_e32;
1832*9880d681SAndroid Build Coastguard Worker   case AMDGPU::S_CMP_LT_U32: return AMDGPU::V_CMP_LT_U32_e32;
1833*9880d681SAndroid Build Coastguard Worker   case AMDGPU::S_CMP_LE_U32: return AMDGPU::V_CMP_LE_U32_e32;
1834*9880d681SAndroid Build Coastguard Worker   case AMDGPU::S_BCNT1_I32_B32: return AMDGPU::V_BCNT_U32_B32_e64;
1835*9880d681SAndroid Build Coastguard Worker   case AMDGPU::S_FF1_I32_B32: return AMDGPU::V_FFBL_B32_e32;
1836*9880d681SAndroid Build Coastguard Worker   case AMDGPU::S_FLBIT_I32_B32: return AMDGPU::V_FFBH_U32_e32;
1837*9880d681SAndroid Build Coastguard Worker   case AMDGPU::S_FLBIT_I32: return AMDGPU::V_FFBH_I32_e64;
1838*9880d681SAndroid Build Coastguard Worker   case AMDGPU::S_CBRANCH_SCC0: return AMDGPU::S_CBRANCH_VCCZ;
1839*9880d681SAndroid Build Coastguard Worker   case AMDGPU::S_CBRANCH_SCC1: return AMDGPU::S_CBRANCH_VCCNZ;
1840*9880d681SAndroid Build Coastguard Worker   }
1841*9880d681SAndroid Build Coastguard Worker }
1842*9880d681SAndroid Build Coastguard Worker 
isSALUOpSupportedOnVALU(const MachineInstr & MI) const1843*9880d681SAndroid Build Coastguard Worker bool SIInstrInfo::isSALUOpSupportedOnVALU(const MachineInstr &MI) const {
1844*9880d681SAndroid Build Coastguard Worker   return getVALUOp(MI) != AMDGPU::INSTRUCTION_LIST_END;
1845*9880d681SAndroid Build Coastguard Worker }
1846*9880d681SAndroid Build Coastguard Worker 
getOpRegClass(const MachineInstr & MI,unsigned OpNo) const1847*9880d681SAndroid Build Coastguard Worker const TargetRegisterClass *SIInstrInfo::getOpRegClass(const MachineInstr &MI,
1848*9880d681SAndroid Build Coastguard Worker                                                       unsigned OpNo) const {
1849*9880d681SAndroid Build Coastguard Worker   const MachineRegisterInfo &MRI = MI.getParent()->getParent()->getRegInfo();
1850*9880d681SAndroid Build Coastguard Worker   const MCInstrDesc &Desc = get(MI.getOpcode());
1851*9880d681SAndroid Build Coastguard Worker   if (MI.isVariadic() || OpNo >= Desc.getNumOperands() ||
1852*9880d681SAndroid Build Coastguard Worker       Desc.OpInfo[OpNo].RegClass == -1) {
1853*9880d681SAndroid Build Coastguard Worker     unsigned Reg = MI.getOperand(OpNo).getReg();
1854*9880d681SAndroid Build Coastguard Worker 
1855*9880d681SAndroid Build Coastguard Worker     if (TargetRegisterInfo::isVirtualRegister(Reg))
1856*9880d681SAndroid Build Coastguard Worker       return MRI.getRegClass(Reg);
1857*9880d681SAndroid Build Coastguard Worker     return RI.getPhysRegClass(Reg);
1858*9880d681SAndroid Build Coastguard Worker   }
1859*9880d681SAndroid Build Coastguard Worker 
1860*9880d681SAndroid Build Coastguard Worker   unsigned RCID = Desc.OpInfo[OpNo].RegClass;
1861*9880d681SAndroid Build Coastguard Worker   return RI.getRegClass(RCID);
1862*9880d681SAndroid Build Coastguard Worker }
1863*9880d681SAndroid Build Coastguard Worker 
canReadVGPR(const MachineInstr & MI,unsigned OpNo) const1864*9880d681SAndroid Build Coastguard Worker bool SIInstrInfo::canReadVGPR(const MachineInstr &MI, unsigned OpNo) const {
1865*9880d681SAndroid Build Coastguard Worker   switch (MI.getOpcode()) {
1866*9880d681SAndroid Build Coastguard Worker   case AMDGPU::COPY:
1867*9880d681SAndroid Build Coastguard Worker   case AMDGPU::REG_SEQUENCE:
1868*9880d681SAndroid Build Coastguard Worker   case AMDGPU::PHI:
1869*9880d681SAndroid Build Coastguard Worker   case AMDGPU::INSERT_SUBREG:
1870*9880d681SAndroid Build Coastguard Worker     return RI.hasVGPRs(getOpRegClass(MI, 0));
1871*9880d681SAndroid Build Coastguard Worker   default:
1872*9880d681SAndroid Build Coastguard Worker     return RI.hasVGPRs(getOpRegClass(MI, OpNo));
1873*9880d681SAndroid Build Coastguard Worker   }
1874*9880d681SAndroid Build Coastguard Worker }
1875*9880d681SAndroid Build Coastguard Worker 
legalizeOpWithMove(MachineInstr & MI,unsigned OpIdx) const1876*9880d681SAndroid Build Coastguard Worker void SIInstrInfo::legalizeOpWithMove(MachineInstr &MI, unsigned OpIdx) const {
1877*9880d681SAndroid Build Coastguard Worker   MachineBasicBlock::iterator I = MI;
1878*9880d681SAndroid Build Coastguard Worker   MachineBasicBlock *MBB = MI.getParent();
1879*9880d681SAndroid Build Coastguard Worker   MachineOperand &MO = MI.getOperand(OpIdx);
1880*9880d681SAndroid Build Coastguard Worker   MachineRegisterInfo &MRI = MBB->getParent()->getRegInfo();
1881*9880d681SAndroid Build Coastguard Worker   unsigned RCID = get(MI.getOpcode()).OpInfo[OpIdx].RegClass;
1882*9880d681SAndroid Build Coastguard Worker   const TargetRegisterClass *RC = RI.getRegClass(RCID);
1883*9880d681SAndroid Build Coastguard Worker   unsigned Opcode = AMDGPU::V_MOV_B32_e32;
1884*9880d681SAndroid Build Coastguard Worker   if (MO.isReg())
1885*9880d681SAndroid Build Coastguard Worker     Opcode = AMDGPU::COPY;
1886*9880d681SAndroid Build Coastguard Worker   else if (RI.isSGPRClass(RC))
1887*9880d681SAndroid Build Coastguard Worker     Opcode = AMDGPU::S_MOV_B32;
1888*9880d681SAndroid Build Coastguard Worker 
1889*9880d681SAndroid Build Coastguard Worker   const TargetRegisterClass *VRC = RI.getEquivalentVGPRClass(RC);
1890*9880d681SAndroid Build Coastguard Worker   if (RI.getCommonSubClass(&AMDGPU::VReg_64RegClass, VRC))
1891*9880d681SAndroid Build Coastguard Worker     VRC = &AMDGPU::VReg_64RegClass;
1892*9880d681SAndroid Build Coastguard Worker   else
1893*9880d681SAndroid Build Coastguard Worker     VRC = &AMDGPU::VGPR_32RegClass;
1894*9880d681SAndroid Build Coastguard Worker 
1895*9880d681SAndroid Build Coastguard Worker   unsigned Reg = MRI.createVirtualRegister(VRC);
1896*9880d681SAndroid Build Coastguard Worker   DebugLoc DL = MBB->findDebugLoc(I);
1897*9880d681SAndroid Build Coastguard Worker   BuildMI(*MI.getParent(), I, DL, get(Opcode), Reg).addOperand(MO);
1898*9880d681SAndroid Build Coastguard Worker   MO.ChangeToRegister(Reg, false);
1899*9880d681SAndroid Build Coastguard Worker }
1900*9880d681SAndroid Build Coastguard Worker 
buildExtractSubReg(MachineBasicBlock::iterator MI,MachineRegisterInfo & MRI,MachineOperand & SuperReg,const TargetRegisterClass * SuperRC,unsigned SubIdx,const TargetRegisterClass * SubRC) const1901*9880d681SAndroid Build Coastguard Worker unsigned SIInstrInfo::buildExtractSubReg(MachineBasicBlock::iterator MI,
1902*9880d681SAndroid Build Coastguard Worker                                          MachineRegisterInfo &MRI,
1903*9880d681SAndroid Build Coastguard Worker                                          MachineOperand &SuperReg,
1904*9880d681SAndroid Build Coastguard Worker                                          const TargetRegisterClass *SuperRC,
1905*9880d681SAndroid Build Coastguard Worker                                          unsigned SubIdx,
1906*9880d681SAndroid Build Coastguard Worker                                          const TargetRegisterClass *SubRC)
1907*9880d681SAndroid Build Coastguard Worker                                          const {
1908*9880d681SAndroid Build Coastguard Worker   MachineBasicBlock *MBB = MI->getParent();
1909*9880d681SAndroid Build Coastguard Worker   DebugLoc DL = MI->getDebugLoc();
1910*9880d681SAndroid Build Coastguard Worker   unsigned SubReg = MRI.createVirtualRegister(SubRC);
1911*9880d681SAndroid Build Coastguard Worker 
1912*9880d681SAndroid Build Coastguard Worker   if (SuperReg.getSubReg() == AMDGPU::NoSubRegister) {
1913*9880d681SAndroid Build Coastguard Worker     BuildMI(*MBB, MI, DL, get(TargetOpcode::COPY), SubReg)
1914*9880d681SAndroid Build Coastguard Worker       .addReg(SuperReg.getReg(), 0, SubIdx);
1915*9880d681SAndroid Build Coastguard Worker     return SubReg;
1916*9880d681SAndroid Build Coastguard Worker   }
1917*9880d681SAndroid Build Coastguard Worker 
1918*9880d681SAndroid Build Coastguard Worker   // Just in case the super register is itself a sub-register, copy it to a new
1919*9880d681SAndroid Build Coastguard Worker   // value so we don't need to worry about merging its subreg index with the
1920*9880d681SAndroid Build Coastguard Worker   // SubIdx passed to this function. The register coalescer should be able to
1921*9880d681SAndroid Build Coastguard Worker   // eliminate this extra copy.
1922*9880d681SAndroid Build Coastguard Worker   unsigned NewSuperReg = MRI.createVirtualRegister(SuperRC);
1923*9880d681SAndroid Build Coastguard Worker 
1924*9880d681SAndroid Build Coastguard Worker   BuildMI(*MBB, MI, DL, get(TargetOpcode::COPY), NewSuperReg)
1925*9880d681SAndroid Build Coastguard Worker     .addReg(SuperReg.getReg(), 0, SuperReg.getSubReg());
1926*9880d681SAndroid Build Coastguard Worker 
1927*9880d681SAndroid Build Coastguard Worker   BuildMI(*MBB, MI, DL, get(TargetOpcode::COPY), SubReg)
1928*9880d681SAndroid Build Coastguard Worker     .addReg(NewSuperReg, 0, SubIdx);
1929*9880d681SAndroid Build Coastguard Worker 
1930*9880d681SAndroid Build Coastguard Worker   return SubReg;
1931*9880d681SAndroid Build Coastguard Worker }
1932*9880d681SAndroid Build Coastguard Worker 
buildExtractSubRegOrImm(MachineBasicBlock::iterator MII,MachineRegisterInfo & MRI,MachineOperand & Op,const TargetRegisterClass * SuperRC,unsigned SubIdx,const TargetRegisterClass * SubRC) const1933*9880d681SAndroid Build Coastguard Worker MachineOperand SIInstrInfo::buildExtractSubRegOrImm(
1934*9880d681SAndroid Build Coastguard Worker   MachineBasicBlock::iterator MII,
1935*9880d681SAndroid Build Coastguard Worker   MachineRegisterInfo &MRI,
1936*9880d681SAndroid Build Coastguard Worker   MachineOperand &Op,
1937*9880d681SAndroid Build Coastguard Worker   const TargetRegisterClass *SuperRC,
1938*9880d681SAndroid Build Coastguard Worker   unsigned SubIdx,
1939*9880d681SAndroid Build Coastguard Worker   const TargetRegisterClass *SubRC) const {
1940*9880d681SAndroid Build Coastguard Worker   if (Op.isImm()) {
1941*9880d681SAndroid Build Coastguard Worker     // XXX - Is there a better way to do this?
1942*9880d681SAndroid Build Coastguard Worker     if (SubIdx == AMDGPU::sub0)
1943*9880d681SAndroid Build Coastguard Worker       return MachineOperand::CreateImm(Op.getImm() & 0xFFFFFFFF);
1944*9880d681SAndroid Build Coastguard Worker     if (SubIdx == AMDGPU::sub1)
1945*9880d681SAndroid Build Coastguard Worker       return MachineOperand::CreateImm(Op.getImm() >> 32);
1946*9880d681SAndroid Build Coastguard Worker 
1947*9880d681SAndroid Build Coastguard Worker     llvm_unreachable("Unhandled register index for immediate");
1948*9880d681SAndroid Build Coastguard Worker   }
1949*9880d681SAndroid Build Coastguard Worker 
1950*9880d681SAndroid Build Coastguard Worker   unsigned SubReg = buildExtractSubReg(MII, MRI, Op, SuperRC,
1951*9880d681SAndroid Build Coastguard Worker                                        SubIdx, SubRC);
1952*9880d681SAndroid Build Coastguard Worker   return MachineOperand::CreateReg(SubReg, false);
1953*9880d681SAndroid Build Coastguard Worker }
1954*9880d681SAndroid Build Coastguard Worker 
1955*9880d681SAndroid Build Coastguard Worker // Change the order of operands from (0, 1, 2) to (0, 2, 1)
swapOperands(MachineInstr & Inst) const1956*9880d681SAndroid Build Coastguard Worker void SIInstrInfo::swapOperands(MachineInstr &Inst) const {
1957*9880d681SAndroid Build Coastguard Worker   assert(Inst.getNumExplicitOperands() == 3);
1958*9880d681SAndroid Build Coastguard Worker   MachineOperand Op1 = Inst.getOperand(1);
1959*9880d681SAndroid Build Coastguard Worker   Inst.RemoveOperand(1);
1960*9880d681SAndroid Build Coastguard Worker   Inst.addOperand(Op1);
1961*9880d681SAndroid Build Coastguard Worker }
1962*9880d681SAndroid Build Coastguard Worker 
isLegalRegOperand(const MachineRegisterInfo & MRI,const MCOperandInfo & OpInfo,const MachineOperand & MO) const1963*9880d681SAndroid Build Coastguard Worker bool SIInstrInfo::isLegalRegOperand(const MachineRegisterInfo &MRI,
1964*9880d681SAndroid Build Coastguard Worker                                     const MCOperandInfo &OpInfo,
1965*9880d681SAndroid Build Coastguard Worker                                     const MachineOperand &MO) const {
1966*9880d681SAndroid Build Coastguard Worker   if (!MO.isReg())
1967*9880d681SAndroid Build Coastguard Worker     return false;
1968*9880d681SAndroid Build Coastguard Worker 
1969*9880d681SAndroid Build Coastguard Worker   unsigned Reg = MO.getReg();
1970*9880d681SAndroid Build Coastguard Worker   const TargetRegisterClass *RC =
1971*9880d681SAndroid Build Coastguard Worker     TargetRegisterInfo::isVirtualRegister(Reg) ?
1972*9880d681SAndroid Build Coastguard Worker     MRI.getRegClass(Reg) :
1973*9880d681SAndroid Build Coastguard Worker     RI.getPhysRegClass(Reg);
1974*9880d681SAndroid Build Coastguard Worker 
1975*9880d681SAndroid Build Coastguard Worker   const SIRegisterInfo *TRI =
1976*9880d681SAndroid Build Coastguard Worker       static_cast<const SIRegisterInfo*>(MRI.getTargetRegisterInfo());
1977*9880d681SAndroid Build Coastguard Worker   RC = TRI->getSubRegClass(RC, MO.getSubReg());
1978*9880d681SAndroid Build Coastguard Worker 
1979*9880d681SAndroid Build Coastguard Worker   // In order to be legal, the common sub-class must be equal to the
1980*9880d681SAndroid Build Coastguard Worker   // class of the current operand.  For example:
1981*9880d681SAndroid Build Coastguard Worker   //
1982*9880d681SAndroid Build Coastguard Worker   // v_mov_b32 s0 ; Operand defined as vsrc_32
1983*9880d681SAndroid Build Coastguard Worker   //              ; RI.getCommonSubClass(s0,vsrc_32) = sgpr ; LEGAL
1984*9880d681SAndroid Build Coastguard Worker   //
1985*9880d681SAndroid Build Coastguard Worker   // s_sendmsg 0, s0 ; Operand defined as m0reg
1986*9880d681SAndroid Build Coastguard Worker   //                 ; RI.getCommonSubClass(s0,m0reg) = m0reg ; NOT LEGAL
1987*9880d681SAndroid Build Coastguard Worker 
1988*9880d681SAndroid Build Coastguard Worker   return RI.getCommonSubClass(RC, RI.getRegClass(OpInfo.RegClass)) == RC;
1989*9880d681SAndroid Build Coastguard Worker }
1990*9880d681SAndroid Build Coastguard Worker 
isLegalVSrcOperand(const MachineRegisterInfo & MRI,const MCOperandInfo & OpInfo,const MachineOperand & MO) const1991*9880d681SAndroid Build Coastguard Worker bool SIInstrInfo::isLegalVSrcOperand(const MachineRegisterInfo &MRI,
1992*9880d681SAndroid Build Coastguard Worker                                      const MCOperandInfo &OpInfo,
1993*9880d681SAndroid Build Coastguard Worker                                      const MachineOperand &MO) const {
1994*9880d681SAndroid Build Coastguard Worker   if (MO.isReg())
1995*9880d681SAndroid Build Coastguard Worker     return isLegalRegOperand(MRI, OpInfo, MO);
1996*9880d681SAndroid Build Coastguard Worker 
1997*9880d681SAndroid Build Coastguard Worker   // Handle non-register types that are treated like immediates.
1998*9880d681SAndroid Build Coastguard Worker   assert(MO.isImm() || MO.isTargetIndex() || MO.isFI());
1999*9880d681SAndroid Build Coastguard Worker   return true;
2000*9880d681SAndroid Build Coastguard Worker }
2001*9880d681SAndroid Build Coastguard Worker 
isOperandLegal(const MachineInstr & MI,unsigned OpIdx,const MachineOperand * MO) const2002*9880d681SAndroid Build Coastguard Worker bool SIInstrInfo::isOperandLegal(const MachineInstr &MI, unsigned OpIdx,
2003*9880d681SAndroid Build Coastguard Worker                                  const MachineOperand *MO) const {
2004*9880d681SAndroid Build Coastguard Worker   const MachineRegisterInfo &MRI = MI.getParent()->getParent()->getRegInfo();
2005*9880d681SAndroid Build Coastguard Worker   const MCInstrDesc &InstDesc = MI.getDesc();
2006*9880d681SAndroid Build Coastguard Worker   const MCOperandInfo &OpInfo = InstDesc.OpInfo[OpIdx];
2007*9880d681SAndroid Build Coastguard Worker   const TargetRegisterClass *DefinedRC =
2008*9880d681SAndroid Build Coastguard Worker       OpInfo.RegClass != -1 ? RI.getRegClass(OpInfo.RegClass) : nullptr;
2009*9880d681SAndroid Build Coastguard Worker   if (!MO)
2010*9880d681SAndroid Build Coastguard Worker     MO = &MI.getOperand(OpIdx);
2011*9880d681SAndroid Build Coastguard Worker 
2012*9880d681SAndroid Build Coastguard Worker   if (isVALU(MI) && usesConstantBus(MRI, *MO, DefinedRC->getSize())) {
2013*9880d681SAndroid Build Coastguard Worker 
2014*9880d681SAndroid Build Coastguard Worker     RegSubRegPair SGPRUsed;
2015*9880d681SAndroid Build Coastguard Worker     if (MO->isReg())
2016*9880d681SAndroid Build Coastguard Worker       SGPRUsed = RegSubRegPair(MO->getReg(), MO->getSubReg());
2017*9880d681SAndroid Build Coastguard Worker 
2018*9880d681SAndroid Build Coastguard Worker     for (unsigned i = 0, e = MI.getNumOperands(); i != e; ++i) {
2019*9880d681SAndroid Build Coastguard Worker       if (i == OpIdx)
2020*9880d681SAndroid Build Coastguard Worker         continue;
2021*9880d681SAndroid Build Coastguard Worker       const MachineOperand &Op = MI.getOperand(i);
2022*9880d681SAndroid Build Coastguard Worker       if (Op.isReg()) {
2023*9880d681SAndroid Build Coastguard Worker         if ((Op.getReg() != SGPRUsed.Reg || Op.getSubReg() != SGPRUsed.SubReg) &&
2024*9880d681SAndroid Build Coastguard Worker             usesConstantBus(MRI, Op, getOpSize(MI, i))) {
2025*9880d681SAndroid Build Coastguard Worker           return false;
2026*9880d681SAndroid Build Coastguard Worker         }
2027*9880d681SAndroid Build Coastguard Worker       } else if (InstDesc.OpInfo[i].OperandType == AMDGPU::OPERAND_KIMM32) {
2028*9880d681SAndroid Build Coastguard Worker         return false;
2029*9880d681SAndroid Build Coastguard Worker       }
2030*9880d681SAndroid Build Coastguard Worker     }
2031*9880d681SAndroid Build Coastguard Worker   }
2032*9880d681SAndroid Build Coastguard Worker 
2033*9880d681SAndroid Build Coastguard Worker   if (MO->isReg()) {
2034*9880d681SAndroid Build Coastguard Worker     assert(DefinedRC);
2035*9880d681SAndroid Build Coastguard Worker     return isLegalRegOperand(MRI, OpInfo, *MO);
2036*9880d681SAndroid Build Coastguard Worker   }
2037*9880d681SAndroid Build Coastguard Worker 
2038*9880d681SAndroid Build Coastguard Worker   // Handle non-register types that are treated like immediates.
2039*9880d681SAndroid Build Coastguard Worker   assert(MO->isImm() || MO->isTargetIndex() || MO->isFI());
2040*9880d681SAndroid Build Coastguard Worker 
2041*9880d681SAndroid Build Coastguard Worker   if (!DefinedRC) {
2042*9880d681SAndroid Build Coastguard Worker     // This operand expects an immediate.
2043*9880d681SAndroid Build Coastguard Worker     return true;
2044*9880d681SAndroid Build Coastguard Worker   }
2045*9880d681SAndroid Build Coastguard Worker 
2046*9880d681SAndroid Build Coastguard Worker   return isImmOperandLegal(MI, OpIdx, *MO);
2047*9880d681SAndroid Build Coastguard Worker }
2048*9880d681SAndroid Build Coastguard Worker 
legalizeOperandsVOP2(MachineRegisterInfo & MRI,MachineInstr & MI) const2049*9880d681SAndroid Build Coastguard Worker void SIInstrInfo::legalizeOperandsVOP2(MachineRegisterInfo &MRI,
2050*9880d681SAndroid Build Coastguard Worker                                        MachineInstr &MI) const {
2051*9880d681SAndroid Build Coastguard Worker   unsigned Opc = MI.getOpcode();
2052*9880d681SAndroid Build Coastguard Worker   const MCInstrDesc &InstrDesc = get(Opc);
2053*9880d681SAndroid Build Coastguard Worker 
2054*9880d681SAndroid Build Coastguard Worker   int Src1Idx = AMDGPU::getNamedOperandIdx(Opc, AMDGPU::OpName::src1);
2055*9880d681SAndroid Build Coastguard Worker   MachineOperand &Src1 = MI.getOperand(Src1Idx);
2056*9880d681SAndroid Build Coastguard Worker 
2057*9880d681SAndroid Build Coastguard Worker   // If there is an implicit SGPR use such as VCC use for v_addc_u32/v_subb_u32
2058*9880d681SAndroid Build Coastguard Worker   // we need to only have one constant bus use.
2059*9880d681SAndroid Build Coastguard Worker   //
2060*9880d681SAndroid Build Coastguard Worker   // Note we do not need to worry about literal constants here. They are
2061*9880d681SAndroid Build Coastguard Worker   // disabled for the operand type for instructions because they will always
2062*9880d681SAndroid Build Coastguard Worker   // violate the one constant bus use rule.
2063*9880d681SAndroid Build Coastguard Worker   bool HasImplicitSGPR = findImplicitSGPRRead(MI) != AMDGPU::NoRegister;
2064*9880d681SAndroid Build Coastguard Worker   if (HasImplicitSGPR) {
2065*9880d681SAndroid Build Coastguard Worker     int Src0Idx = AMDGPU::getNamedOperandIdx(Opc, AMDGPU::OpName::src0);
2066*9880d681SAndroid Build Coastguard Worker     MachineOperand &Src0 = MI.getOperand(Src0Idx);
2067*9880d681SAndroid Build Coastguard Worker 
2068*9880d681SAndroid Build Coastguard Worker     if (Src0.isReg() && RI.isSGPRReg(MRI, Src0.getReg()))
2069*9880d681SAndroid Build Coastguard Worker       legalizeOpWithMove(MI, Src0Idx);
2070*9880d681SAndroid Build Coastguard Worker   }
2071*9880d681SAndroid Build Coastguard Worker 
2072*9880d681SAndroid Build Coastguard Worker   // VOP2 src0 instructions support all operand types, so we don't need to check
2073*9880d681SAndroid Build Coastguard Worker   // their legality. If src1 is already legal, we don't need to do anything.
2074*9880d681SAndroid Build Coastguard Worker   if (isLegalRegOperand(MRI, InstrDesc.OpInfo[Src1Idx], Src1))
2075*9880d681SAndroid Build Coastguard Worker     return;
2076*9880d681SAndroid Build Coastguard Worker 
2077*9880d681SAndroid Build Coastguard Worker   // We do not use commuteInstruction here because it is too aggressive and will
2078*9880d681SAndroid Build Coastguard Worker   // commute if it is possible. We only want to commute here if it improves
2079*9880d681SAndroid Build Coastguard Worker   // legality. This can be called a fairly large number of times so don't waste
2080*9880d681SAndroid Build Coastguard Worker   // compile time pointlessly swapping and checking legality again.
2081*9880d681SAndroid Build Coastguard Worker   if (HasImplicitSGPR || !MI.isCommutable()) {
2082*9880d681SAndroid Build Coastguard Worker     legalizeOpWithMove(MI, Src1Idx);
2083*9880d681SAndroid Build Coastguard Worker     return;
2084*9880d681SAndroid Build Coastguard Worker   }
2085*9880d681SAndroid Build Coastguard Worker 
2086*9880d681SAndroid Build Coastguard Worker   int Src0Idx = AMDGPU::getNamedOperandIdx(Opc, AMDGPU::OpName::src0);
2087*9880d681SAndroid Build Coastguard Worker   MachineOperand &Src0 = MI.getOperand(Src0Idx);
2088*9880d681SAndroid Build Coastguard Worker 
2089*9880d681SAndroid Build Coastguard Worker   // If src0 can be used as src1, commuting will make the operands legal.
2090*9880d681SAndroid Build Coastguard Worker   // Otherwise we have to give up and insert a move.
2091*9880d681SAndroid Build Coastguard Worker   //
2092*9880d681SAndroid Build Coastguard Worker   // TODO: Other immediate-like operand kinds could be commuted if there was a
2093*9880d681SAndroid Build Coastguard Worker   // MachineOperand::ChangeTo* for them.
2094*9880d681SAndroid Build Coastguard Worker   if ((!Src1.isImm() && !Src1.isReg()) ||
2095*9880d681SAndroid Build Coastguard Worker       !isLegalRegOperand(MRI, InstrDesc.OpInfo[Src1Idx], Src0)) {
2096*9880d681SAndroid Build Coastguard Worker     legalizeOpWithMove(MI, Src1Idx);
2097*9880d681SAndroid Build Coastguard Worker     return;
2098*9880d681SAndroid Build Coastguard Worker   }
2099*9880d681SAndroid Build Coastguard Worker 
2100*9880d681SAndroid Build Coastguard Worker   int CommutedOpc = commuteOpcode(MI);
2101*9880d681SAndroid Build Coastguard Worker   if (CommutedOpc == -1) {
2102*9880d681SAndroid Build Coastguard Worker     legalizeOpWithMove(MI, Src1Idx);
2103*9880d681SAndroid Build Coastguard Worker     return;
2104*9880d681SAndroid Build Coastguard Worker   }
2105*9880d681SAndroid Build Coastguard Worker 
2106*9880d681SAndroid Build Coastguard Worker   MI.setDesc(get(CommutedOpc));
2107*9880d681SAndroid Build Coastguard Worker 
2108*9880d681SAndroid Build Coastguard Worker   unsigned Src0Reg = Src0.getReg();
2109*9880d681SAndroid Build Coastguard Worker   unsigned Src0SubReg = Src0.getSubReg();
2110*9880d681SAndroid Build Coastguard Worker   bool Src0Kill = Src0.isKill();
2111*9880d681SAndroid Build Coastguard Worker 
2112*9880d681SAndroid Build Coastguard Worker   if (Src1.isImm())
2113*9880d681SAndroid Build Coastguard Worker     Src0.ChangeToImmediate(Src1.getImm());
2114*9880d681SAndroid Build Coastguard Worker   else if (Src1.isReg()) {
2115*9880d681SAndroid Build Coastguard Worker     Src0.ChangeToRegister(Src1.getReg(), false, false, Src1.isKill());
2116*9880d681SAndroid Build Coastguard Worker     Src0.setSubReg(Src1.getSubReg());
2117*9880d681SAndroid Build Coastguard Worker   } else
2118*9880d681SAndroid Build Coastguard Worker     llvm_unreachable("Should only have register or immediate operands");
2119*9880d681SAndroid Build Coastguard Worker 
2120*9880d681SAndroid Build Coastguard Worker   Src1.ChangeToRegister(Src0Reg, false, false, Src0Kill);
2121*9880d681SAndroid Build Coastguard Worker   Src1.setSubReg(Src0SubReg);
2122*9880d681SAndroid Build Coastguard Worker }
2123*9880d681SAndroid Build Coastguard Worker 
2124*9880d681SAndroid Build Coastguard Worker // Legalize VOP3 operands. Because all operand types are supported for any
2125*9880d681SAndroid Build Coastguard Worker // operand, and since literal constants are not allowed and should never be
2126*9880d681SAndroid Build Coastguard Worker // seen, we only need to worry about inserting copies if we use multiple SGPR
2127*9880d681SAndroid Build Coastguard Worker // operands.
legalizeOperandsVOP3(MachineRegisterInfo & MRI,MachineInstr & MI) const2128*9880d681SAndroid Build Coastguard Worker void SIInstrInfo::legalizeOperandsVOP3(MachineRegisterInfo &MRI,
2129*9880d681SAndroid Build Coastguard Worker                                        MachineInstr &MI) const {
2130*9880d681SAndroid Build Coastguard Worker   unsigned Opc = MI.getOpcode();
2131*9880d681SAndroid Build Coastguard Worker 
2132*9880d681SAndroid Build Coastguard Worker   int VOP3Idx[3] = {
2133*9880d681SAndroid Build Coastguard Worker     AMDGPU::getNamedOperandIdx(Opc, AMDGPU::OpName::src0),
2134*9880d681SAndroid Build Coastguard Worker     AMDGPU::getNamedOperandIdx(Opc, AMDGPU::OpName::src1),
2135*9880d681SAndroid Build Coastguard Worker     AMDGPU::getNamedOperandIdx(Opc, AMDGPU::OpName::src2)
2136*9880d681SAndroid Build Coastguard Worker   };
2137*9880d681SAndroid Build Coastguard Worker 
2138*9880d681SAndroid Build Coastguard Worker   // Find the one SGPR operand we are allowed to use.
2139*9880d681SAndroid Build Coastguard Worker   unsigned SGPRReg = findUsedSGPR(MI, VOP3Idx);
2140*9880d681SAndroid Build Coastguard Worker 
2141*9880d681SAndroid Build Coastguard Worker   for (unsigned i = 0; i < 3; ++i) {
2142*9880d681SAndroid Build Coastguard Worker     int Idx = VOP3Idx[i];
2143*9880d681SAndroid Build Coastguard Worker     if (Idx == -1)
2144*9880d681SAndroid Build Coastguard Worker       break;
2145*9880d681SAndroid Build Coastguard Worker     MachineOperand &MO = MI.getOperand(Idx);
2146*9880d681SAndroid Build Coastguard Worker 
2147*9880d681SAndroid Build Coastguard Worker     // We should never see a VOP3 instruction with an illegal immediate operand.
2148*9880d681SAndroid Build Coastguard Worker     if (!MO.isReg())
2149*9880d681SAndroid Build Coastguard Worker       continue;
2150*9880d681SAndroid Build Coastguard Worker 
2151*9880d681SAndroid Build Coastguard Worker     if (!RI.isSGPRClass(MRI.getRegClass(MO.getReg())))
2152*9880d681SAndroid Build Coastguard Worker       continue; // VGPRs are legal
2153*9880d681SAndroid Build Coastguard Worker 
2154*9880d681SAndroid Build Coastguard Worker     if (SGPRReg == AMDGPU::NoRegister || SGPRReg == MO.getReg()) {
2155*9880d681SAndroid Build Coastguard Worker       SGPRReg = MO.getReg();
2156*9880d681SAndroid Build Coastguard Worker       // We can use one SGPR in each VOP3 instruction.
2157*9880d681SAndroid Build Coastguard Worker       continue;
2158*9880d681SAndroid Build Coastguard Worker     }
2159*9880d681SAndroid Build Coastguard Worker 
2160*9880d681SAndroid Build Coastguard Worker     // If we make it this far, then the operand is not legal and we must
2161*9880d681SAndroid Build Coastguard Worker     // legalize it.
2162*9880d681SAndroid Build Coastguard Worker     legalizeOpWithMove(MI, Idx);
2163*9880d681SAndroid Build Coastguard Worker   }
2164*9880d681SAndroid Build Coastguard Worker }
2165*9880d681SAndroid Build Coastguard Worker 
readlaneVGPRToSGPR(unsigned SrcReg,MachineInstr & UseMI,MachineRegisterInfo & MRI) const2166*9880d681SAndroid Build Coastguard Worker unsigned SIInstrInfo::readlaneVGPRToSGPR(unsigned SrcReg, MachineInstr &UseMI,
2167*9880d681SAndroid Build Coastguard Worker                                          MachineRegisterInfo &MRI) const {
2168*9880d681SAndroid Build Coastguard Worker   const TargetRegisterClass *VRC = MRI.getRegClass(SrcReg);
2169*9880d681SAndroid Build Coastguard Worker   const TargetRegisterClass *SRC = RI.getEquivalentSGPRClass(VRC);
2170*9880d681SAndroid Build Coastguard Worker   unsigned DstReg = MRI.createVirtualRegister(SRC);
2171*9880d681SAndroid Build Coastguard Worker   unsigned SubRegs = VRC->getSize() / 4;
2172*9880d681SAndroid Build Coastguard Worker 
2173*9880d681SAndroid Build Coastguard Worker   SmallVector<unsigned, 8> SRegs;
2174*9880d681SAndroid Build Coastguard Worker   for (unsigned i = 0; i < SubRegs; ++i) {
2175*9880d681SAndroid Build Coastguard Worker     unsigned SGPR = MRI.createVirtualRegister(&AMDGPU::SGPR_32RegClass);
2176*9880d681SAndroid Build Coastguard Worker     BuildMI(*UseMI.getParent(), UseMI, UseMI.getDebugLoc(),
2177*9880d681SAndroid Build Coastguard Worker             get(AMDGPU::V_READFIRSTLANE_B32), SGPR)
2178*9880d681SAndroid Build Coastguard Worker         .addReg(SrcReg, 0, RI.getSubRegFromChannel(i));
2179*9880d681SAndroid Build Coastguard Worker     SRegs.push_back(SGPR);
2180*9880d681SAndroid Build Coastguard Worker   }
2181*9880d681SAndroid Build Coastguard Worker 
2182*9880d681SAndroid Build Coastguard Worker   MachineInstrBuilder MIB =
2183*9880d681SAndroid Build Coastguard Worker       BuildMI(*UseMI.getParent(), UseMI, UseMI.getDebugLoc(),
2184*9880d681SAndroid Build Coastguard Worker               get(AMDGPU::REG_SEQUENCE), DstReg);
2185*9880d681SAndroid Build Coastguard Worker   for (unsigned i = 0; i < SubRegs; ++i) {
2186*9880d681SAndroid Build Coastguard Worker     MIB.addReg(SRegs[i]);
2187*9880d681SAndroid Build Coastguard Worker     MIB.addImm(RI.getSubRegFromChannel(i));
2188*9880d681SAndroid Build Coastguard Worker   }
2189*9880d681SAndroid Build Coastguard Worker   return DstReg;
2190*9880d681SAndroid Build Coastguard Worker }
2191*9880d681SAndroid Build Coastguard Worker 
legalizeOperandsSMRD(MachineRegisterInfo & MRI,MachineInstr & MI) const2192*9880d681SAndroid Build Coastguard Worker void SIInstrInfo::legalizeOperandsSMRD(MachineRegisterInfo &MRI,
2193*9880d681SAndroid Build Coastguard Worker                                        MachineInstr &MI) const {
2194*9880d681SAndroid Build Coastguard Worker 
2195*9880d681SAndroid Build Coastguard Worker   // If the pointer is store in VGPRs, then we need to move them to
2196*9880d681SAndroid Build Coastguard Worker   // SGPRs using v_readfirstlane.  This is safe because we only select
2197*9880d681SAndroid Build Coastguard Worker   // loads with uniform pointers to SMRD instruction so we know the
2198*9880d681SAndroid Build Coastguard Worker   // pointer value is uniform.
2199*9880d681SAndroid Build Coastguard Worker   MachineOperand *SBase = getNamedOperand(MI, AMDGPU::OpName::sbase);
2200*9880d681SAndroid Build Coastguard Worker   if (SBase && !RI.isSGPRClass(MRI.getRegClass(SBase->getReg()))) {
2201*9880d681SAndroid Build Coastguard Worker       unsigned SGPR = readlaneVGPRToSGPR(SBase->getReg(), MI, MRI);
2202*9880d681SAndroid Build Coastguard Worker       SBase->setReg(SGPR);
2203*9880d681SAndroid Build Coastguard Worker   }
2204*9880d681SAndroid Build Coastguard Worker }
2205*9880d681SAndroid Build Coastguard Worker 
legalizeOperands(MachineInstr & MI) const2206*9880d681SAndroid Build Coastguard Worker void SIInstrInfo::legalizeOperands(MachineInstr &MI) const {
2207*9880d681SAndroid Build Coastguard Worker   MachineRegisterInfo &MRI = MI.getParent()->getParent()->getRegInfo();
2208*9880d681SAndroid Build Coastguard Worker 
2209*9880d681SAndroid Build Coastguard Worker   // Legalize VOP2
2210*9880d681SAndroid Build Coastguard Worker   if (isVOP2(MI) || isVOPC(MI)) {
2211*9880d681SAndroid Build Coastguard Worker     legalizeOperandsVOP2(MRI, MI);
2212*9880d681SAndroid Build Coastguard Worker     return;
2213*9880d681SAndroid Build Coastguard Worker   }
2214*9880d681SAndroid Build Coastguard Worker 
2215*9880d681SAndroid Build Coastguard Worker   // Legalize VOP3
2216*9880d681SAndroid Build Coastguard Worker   if (isVOP3(MI)) {
2217*9880d681SAndroid Build Coastguard Worker     legalizeOperandsVOP3(MRI, MI);
2218*9880d681SAndroid Build Coastguard Worker     return;
2219*9880d681SAndroid Build Coastguard Worker   }
2220*9880d681SAndroid Build Coastguard Worker 
2221*9880d681SAndroid Build Coastguard Worker   // Legalize SMRD
2222*9880d681SAndroid Build Coastguard Worker   if (isSMRD(MI)) {
2223*9880d681SAndroid Build Coastguard Worker     legalizeOperandsSMRD(MRI, MI);
2224*9880d681SAndroid Build Coastguard Worker     return;
2225*9880d681SAndroid Build Coastguard Worker   }
2226*9880d681SAndroid Build Coastguard Worker 
2227*9880d681SAndroid Build Coastguard Worker   // Legalize REG_SEQUENCE and PHI
2228*9880d681SAndroid Build Coastguard Worker   // The register class of the operands much be the same type as the register
2229*9880d681SAndroid Build Coastguard Worker   // class of the output.
2230*9880d681SAndroid Build Coastguard Worker   if (MI.getOpcode() == AMDGPU::PHI) {
2231*9880d681SAndroid Build Coastguard Worker     const TargetRegisterClass *RC = nullptr, *SRC = nullptr, *VRC = nullptr;
2232*9880d681SAndroid Build Coastguard Worker     for (unsigned i = 1, e = MI.getNumOperands(); i != e; i += 2) {
2233*9880d681SAndroid Build Coastguard Worker       if (!MI.getOperand(i).isReg() ||
2234*9880d681SAndroid Build Coastguard Worker           !TargetRegisterInfo::isVirtualRegister(MI.getOperand(i).getReg()))
2235*9880d681SAndroid Build Coastguard Worker         continue;
2236*9880d681SAndroid Build Coastguard Worker       const TargetRegisterClass *OpRC =
2237*9880d681SAndroid Build Coastguard Worker           MRI.getRegClass(MI.getOperand(i).getReg());
2238*9880d681SAndroid Build Coastguard Worker       if (RI.hasVGPRs(OpRC)) {
2239*9880d681SAndroid Build Coastguard Worker         VRC = OpRC;
2240*9880d681SAndroid Build Coastguard Worker       } else {
2241*9880d681SAndroid Build Coastguard Worker         SRC = OpRC;
2242*9880d681SAndroid Build Coastguard Worker       }
2243*9880d681SAndroid Build Coastguard Worker     }
2244*9880d681SAndroid Build Coastguard Worker 
2245*9880d681SAndroid Build Coastguard Worker     // If any of the operands are VGPR registers, then they all most be
2246*9880d681SAndroid Build Coastguard Worker     // otherwise we will create illegal VGPR->SGPR copies when legalizing
2247*9880d681SAndroid Build Coastguard Worker     // them.
2248*9880d681SAndroid Build Coastguard Worker     if (VRC || !RI.isSGPRClass(getOpRegClass(MI, 0))) {
2249*9880d681SAndroid Build Coastguard Worker       if (!VRC) {
2250*9880d681SAndroid Build Coastguard Worker         assert(SRC);
2251*9880d681SAndroid Build Coastguard Worker         VRC = RI.getEquivalentVGPRClass(SRC);
2252*9880d681SAndroid Build Coastguard Worker       }
2253*9880d681SAndroid Build Coastguard Worker       RC = VRC;
2254*9880d681SAndroid Build Coastguard Worker     } else {
2255*9880d681SAndroid Build Coastguard Worker       RC = SRC;
2256*9880d681SAndroid Build Coastguard Worker     }
2257*9880d681SAndroid Build Coastguard Worker 
2258*9880d681SAndroid Build Coastguard Worker     // Update all the operands so they have the same type.
2259*9880d681SAndroid Build Coastguard Worker     for (unsigned I = 1, E = MI.getNumOperands(); I != E; I += 2) {
2260*9880d681SAndroid Build Coastguard Worker       MachineOperand &Op = MI.getOperand(I);
2261*9880d681SAndroid Build Coastguard Worker       if (!Op.isReg() || !TargetRegisterInfo::isVirtualRegister(Op.getReg()))
2262*9880d681SAndroid Build Coastguard Worker         continue;
2263*9880d681SAndroid Build Coastguard Worker       unsigned DstReg = MRI.createVirtualRegister(RC);
2264*9880d681SAndroid Build Coastguard Worker 
2265*9880d681SAndroid Build Coastguard Worker       // MI is a PHI instruction.
2266*9880d681SAndroid Build Coastguard Worker       MachineBasicBlock *InsertBB = MI.getOperand(I + 1).getMBB();
2267*9880d681SAndroid Build Coastguard Worker       MachineBasicBlock::iterator Insert = InsertBB->getFirstTerminator();
2268*9880d681SAndroid Build Coastguard Worker 
2269*9880d681SAndroid Build Coastguard Worker       BuildMI(*InsertBB, Insert, MI.getDebugLoc(), get(AMDGPU::COPY), DstReg)
2270*9880d681SAndroid Build Coastguard Worker           .addOperand(Op);
2271*9880d681SAndroid Build Coastguard Worker       Op.setReg(DstReg);
2272*9880d681SAndroid Build Coastguard Worker     }
2273*9880d681SAndroid Build Coastguard Worker   }
2274*9880d681SAndroid Build Coastguard Worker 
2275*9880d681SAndroid Build Coastguard Worker   // REG_SEQUENCE doesn't really require operand legalization, but if one has a
2276*9880d681SAndroid Build Coastguard Worker   // VGPR dest type and SGPR sources, insert copies so all operands are
2277*9880d681SAndroid Build Coastguard Worker   // VGPRs. This seems to help operand folding / the register coalescer.
2278*9880d681SAndroid Build Coastguard Worker   if (MI.getOpcode() == AMDGPU::REG_SEQUENCE) {
2279*9880d681SAndroid Build Coastguard Worker     MachineBasicBlock *MBB = MI.getParent();
2280*9880d681SAndroid Build Coastguard Worker     const TargetRegisterClass *DstRC = getOpRegClass(MI, 0);
2281*9880d681SAndroid Build Coastguard Worker     if (RI.hasVGPRs(DstRC)) {
2282*9880d681SAndroid Build Coastguard Worker       // Update all the operands so they are VGPR register classes. These may
2283*9880d681SAndroid Build Coastguard Worker       // not be the same register class because REG_SEQUENCE supports mixing
2284*9880d681SAndroid Build Coastguard Worker       // subregister index types e.g. sub0_sub1 + sub2 + sub3
2285*9880d681SAndroid Build Coastguard Worker       for (unsigned I = 1, E = MI.getNumOperands(); I != E; I += 2) {
2286*9880d681SAndroid Build Coastguard Worker         MachineOperand &Op = MI.getOperand(I);
2287*9880d681SAndroid Build Coastguard Worker         if (!Op.isReg() || !TargetRegisterInfo::isVirtualRegister(Op.getReg()))
2288*9880d681SAndroid Build Coastguard Worker           continue;
2289*9880d681SAndroid Build Coastguard Worker 
2290*9880d681SAndroid Build Coastguard Worker         const TargetRegisterClass *OpRC = MRI.getRegClass(Op.getReg());
2291*9880d681SAndroid Build Coastguard Worker         const TargetRegisterClass *VRC = RI.getEquivalentVGPRClass(OpRC);
2292*9880d681SAndroid Build Coastguard Worker         if (VRC == OpRC)
2293*9880d681SAndroid Build Coastguard Worker           continue;
2294*9880d681SAndroid Build Coastguard Worker 
2295*9880d681SAndroid Build Coastguard Worker         unsigned DstReg = MRI.createVirtualRegister(VRC);
2296*9880d681SAndroid Build Coastguard Worker 
2297*9880d681SAndroid Build Coastguard Worker         BuildMI(*MBB, MI, MI.getDebugLoc(), get(AMDGPU::COPY), DstReg)
2298*9880d681SAndroid Build Coastguard Worker             .addOperand(Op);
2299*9880d681SAndroid Build Coastguard Worker 
2300*9880d681SAndroid Build Coastguard Worker         Op.setReg(DstReg);
2301*9880d681SAndroid Build Coastguard Worker         Op.setIsKill();
2302*9880d681SAndroid Build Coastguard Worker       }
2303*9880d681SAndroid Build Coastguard Worker     }
2304*9880d681SAndroid Build Coastguard Worker 
2305*9880d681SAndroid Build Coastguard Worker     return;
2306*9880d681SAndroid Build Coastguard Worker   }
2307*9880d681SAndroid Build Coastguard Worker 
2308*9880d681SAndroid Build Coastguard Worker   // Legalize INSERT_SUBREG
2309*9880d681SAndroid Build Coastguard Worker   // src0 must have the same register class as dst
2310*9880d681SAndroid Build Coastguard Worker   if (MI.getOpcode() == AMDGPU::INSERT_SUBREG) {
2311*9880d681SAndroid Build Coastguard Worker     unsigned Dst = MI.getOperand(0).getReg();
2312*9880d681SAndroid Build Coastguard Worker     unsigned Src0 = MI.getOperand(1).getReg();
2313*9880d681SAndroid Build Coastguard Worker     const TargetRegisterClass *DstRC = MRI.getRegClass(Dst);
2314*9880d681SAndroid Build Coastguard Worker     const TargetRegisterClass *Src0RC = MRI.getRegClass(Src0);
2315*9880d681SAndroid Build Coastguard Worker     if (DstRC != Src0RC) {
2316*9880d681SAndroid Build Coastguard Worker       MachineBasicBlock &MBB = *MI.getParent();
2317*9880d681SAndroid Build Coastguard Worker       unsigned NewSrc0 = MRI.createVirtualRegister(DstRC);
2318*9880d681SAndroid Build Coastguard Worker       BuildMI(MBB, MI, MI.getDebugLoc(), get(AMDGPU::COPY), NewSrc0)
2319*9880d681SAndroid Build Coastguard Worker           .addReg(Src0);
2320*9880d681SAndroid Build Coastguard Worker       MI.getOperand(1).setReg(NewSrc0);
2321*9880d681SAndroid Build Coastguard Worker     }
2322*9880d681SAndroid Build Coastguard Worker     return;
2323*9880d681SAndroid Build Coastguard Worker   }
2324*9880d681SAndroid Build Coastguard Worker 
2325*9880d681SAndroid Build Coastguard Worker   // Legalize MIMG
2326*9880d681SAndroid Build Coastguard Worker   if (isMIMG(MI)) {
2327*9880d681SAndroid Build Coastguard Worker     MachineOperand *SRsrc = getNamedOperand(MI, AMDGPU::OpName::srsrc);
2328*9880d681SAndroid Build Coastguard Worker     if (SRsrc && !RI.isSGPRClass(MRI.getRegClass(SRsrc->getReg()))) {
2329*9880d681SAndroid Build Coastguard Worker       unsigned SGPR = readlaneVGPRToSGPR(SRsrc->getReg(), MI, MRI);
2330*9880d681SAndroid Build Coastguard Worker       SRsrc->setReg(SGPR);
2331*9880d681SAndroid Build Coastguard Worker     }
2332*9880d681SAndroid Build Coastguard Worker 
2333*9880d681SAndroid Build Coastguard Worker     MachineOperand *SSamp = getNamedOperand(MI, AMDGPU::OpName::ssamp);
2334*9880d681SAndroid Build Coastguard Worker     if (SSamp && !RI.isSGPRClass(MRI.getRegClass(SSamp->getReg()))) {
2335*9880d681SAndroid Build Coastguard Worker       unsigned SGPR = readlaneVGPRToSGPR(SSamp->getReg(), MI, MRI);
2336*9880d681SAndroid Build Coastguard Worker       SSamp->setReg(SGPR);
2337*9880d681SAndroid Build Coastguard Worker     }
2338*9880d681SAndroid Build Coastguard Worker     return;
2339*9880d681SAndroid Build Coastguard Worker   }
2340*9880d681SAndroid Build Coastguard Worker 
2341*9880d681SAndroid Build Coastguard Worker   // Legalize MUBUF* instructions
2342*9880d681SAndroid Build Coastguard Worker   // FIXME: If we start using the non-addr64 instructions for compute, we
2343*9880d681SAndroid Build Coastguard Worker   // may need to legalize them here.
2344*9880d681SAndroid Build Coastguard Worker   int SRsrcIdx =
2345*9880d681SAndroid Build Coastguard Worker       AMDGPU::getNamedOperandIdx(MI.getOpcode(), AMDGPU::OpName::srsrc);
2346*9880d681SAndroid Build Coastguard Worker   if (SRsrcIdx != -1) {
2347*9880d681SAndroid Build Coastguard Worker     // We have an MUBUF instruction
2348*9880d681SAndroid Build Coastguard Worker     MachineOperand *SRsrc = &MI.getOperand(SRsrcIdx);
2349*9880d681SAndroid Build Coastguard Worker     unsigned SRsrcRC = get(MI.getOpcode()).OpInfo[SRsrcIdx].RegClass;
2350*9880d681SAndroid Build Coastguard Worker     if (RI.getCommonSubClass(MRI.getRegClass(SRsrc->getReg()),
2351*9880d681SAndroid Build Coastguard Worker                                              RI.getRegClass(SRsrcRC))) {
2352*9880d681SAndroid Build Coastguard Worker       // The operands are legal.
2353*9880d681SAndroid Build Coastguard Worker       // FIXME: We may need to legalize operands besided srsrc.
2354*9880d681SAndroid Build Coastguard Worker       return;
2355*9880d681SAndroid Build Coastguard Worker     }
2356*9880d681SAndroid Build Coastguard Worker 
2357*9880d681SAndroid Build Coastguard Worker     MachineBasicBlock &MBB = *MI.getParent();
2358*9880d681SAndroid Build Coastguard Worker 
2359*9880d681SAndroid Build Coastguard Worker     // Extract the ptr from the resource descriptor.
2360*9880d681SAndroid Build Coastguard Worker     unsigned SRsrcPtr = buildExtractSubReg(MI, MRI, *SRsrc,
2361*9880d681SAndroid Build Coastguard Worker       &AMDGPU::VReg_128RegClass, AMDGPU::sub0_sub1, &AMDGPU::VReg_64RegClass);
2362*9880d681SAndroid Build Coastguard Worker 
2363*9880d681SAndroid Build Coastguard Worker     // Create an empty resource descriptor
2364*9880d681SAndroid Build Coastguard Worker     unsigned Zero64 = MRI.createVirtualRegister(&AMDGPU::SReg_64RegClass);
2365*9880d681SAndroid Build Coastguard Worker     unsigned SRsrcFormatLo = MRI.createVirtualRegister(&AMDGPU::SGPR_32RegClass);
2366*9880d681SAndroid Build Coastguard Worker     unsigned SRsrcFormatHi = MRI.createVirtualRegister(&AMDGPU::SGPR_32RegClass);
2367*9880d681SAndroid Build Coastguard Worker     unsigned NewSRsrc = MRI.createVirtualRegister(&AMDGPU::SReg_128RegClass);
2368*9880d681SAndroid Build Coastguard Worker     uint64_t RsrcDataFormat = getDefaultRsrcDataFormat();
2369*9880d681SAndroid Build Coastguard Worker 
2370*9880d681SAndroid Build Coastguard Worker     // Zero64 = 0
2371*9880d681SAndroid Build Coastguard Worker     BuildMI(MBB, MI, MI.getDebugLoc(), get(AMDGPU::S_MOV_B64), Zero64)
2372*9880d681SAndroid Build Coastguard Worker         .addImm(0);
2373*9880d681SAndroid Build Coastguard Worker 
2374*9880d681SAndroid Build Coastguard Worker     // SRsrcFormatLo = RSRC_DATA_FORMAT{31-0}
2375*9880d681SAndroid Build Coastguard Worker     BuildMI(MBB, MI, MI.getDebugLoc(), get(AMDGPU::S_MOV_B32), SRsrcFormatLo)
2376*9880d681SAndroid Build Coastguard Worker         .addImm(RsrcDataFormat & 0xFFFFFFFF);
2377*9880d681SAndroid Build Coastguard Worker 
2378*9880d681SAndroid Build Coastguard Worker     // SRsrcFormatHi = RSRC_DATA_FORMAT{63-32}
2379*9880d681SAndroid Build Coastguard Worker     BuildMI(MBB, MI, MI.getDebugLoc(), get(AMDGPU::S_MOV_B32), SRsrcFormatHi)
2380*9880d681SAndroid Build Coastguard Worker         .addImm(RsrcDataFormat >> 32);
2381*9880d681SAndroid Build Coastguard Worker 
2382*9880d681SAndroid Build Coastguard Worker     // NewSRsrc = {Zero64, SRsrcFormat}
2383*9880d681SAndroid Build Coastguard Worker     BuildMI(MBB, MI, MI.getDebugLoc(), get(AMDGPU::REG_SEQUENCE), NewSRsrc)
2384*9880d681SAndroid Build Coastguard Worker         .addReg(Zero64)
2385*9880d681SAndroid Build Coastguard Worker         .addImm(AMDGPU::sub0_sub1)
2386*9880d681SAndroid Build Coastguard Worker         .addReg(SRsrcFormatLo)
2387*9880d681SAndroid Build Coastguard Worker         .addImm(AMDGPU::sub2)
2388*9880d681SAndroid Build Coastguard Worker         .addReg(SRsrcFormatHi)
2389*9880d681SAndroid Build Coastguard Worker         .addImm(AMDGPU::sub3);
2390*9880d681SAndroid Build Coastguard Worker 
2391*9880d681SAndroid Build Coastguard Worker     MachineOperand *VAddr = getNamedOperand(MI, AMDGPU::OpName::vaddr);
2392*9880d681SAndroid Build Coastguard Worker     unsigned NewVAddr = MRI.createVirtualRegister(&AMDGPU::VReg_64RegClass);
2393*9880d681SAndroid Build Coastguard Worker     if (VAddr) {
2394*9880d681SAndroid Build Coastguard Worker       // This is already an ADDR64 instruction so we need to add the pointer
2395*9880d681SAndroid Build Coastguard Worker       // extracted from the resource descriptor to the current value of VAddr.
2396*9880d681SAndroid Build Coastguard Worker       unsigned NewVAddrLo = MRI.createVirtualRegister(&AMDGPU::VGPR_32RegClass);
2397*9880d681SAndroid Build Coastguard Worker       unsigned NewVAddrHi = MRI.createVirtualRegister(&AMDGPU::VGPR_32RegClass);
2398*9880d681SAndroid Build Coastguard Worker 
2399*9880d681SAndroid Build Coastguard Worker       // NewVaddrLo = SRsrcPtr:sub0 + VAddr:sub0
2400*9880d681SAndroid Build Coastguard Worker       DebugLoc DL = MI.getDebugLoc();
2401*9880d681SAndroid Build Coastguard Worker       BuildMI(MBB, MI, DL, get(AMDGPU::V_ADD_I32_e32), NewVAddrLo)
2402*9880d681SAndroid Build Coastguard Worker         .addReg(SRsrcPtr, 0, AMDGPU::sub0)
2403*9880d681SAndroid Build Coastguard Worker         .addReg(VAddr->getReg(), 0, AMDGPU::sub0);
2404*9880d681SAndroid Build Coastguard Worker 
2405*9880d681SAndroid Build Coastguard Worker       // NewVaddrHi = SRsrcPtr:sub1 + VAddr:sub1
2406*9880d681SAndroid Build Coastguard Worker       BuildMI(MBB, MI, DL, get(AMDGPU::V_ADDC_U32_e32), NewVAddrHi)
2407*9880d681SAndroid Build Coastguard Worker         .addReg(SRsrcPtr, 0, AMDGPU::sub1)
2408*9880d681SAndroid Build Coastguard Worker         .addReg(VAddr->getReg(), 0, AMDGPU::sub1);
2409*9880d681SAndroid Build Coastguard Worker 
2410*9880d681SAndroid Build Coastguard Worker       // NewVaddr = {NewVaddrHi, NewVaddrLo}
2411*9880d681SAndroid Build Coastguard Worker       BuildMI(MBB, MI, MI.getDebugLoc(), get(AMDGPU::REG_SEQUENCE), NewVAddr)
2412*9880d681SAndroid Build Coastguard Worker           .addReg(NewVAddrLo)
2413*9880d681SAndroid Build Coastguard Worker           .addImm(AMDGPU::sub0)
2414*9880d681SAndroid Build Coastguard Worker           .addReg(NewVAddrHi)
2415*9880d681SAndroid Build Coastguard Worker           .addImm(AMDGPU::sub1);
2416*9880d681SAndroid Build Coastguard Worker     } else {
2417*9880d681SAndroid Build Coastguard Worker       // This instructions is the _OFFSET variant, so we need to convert it to
2418*9880d681SAndroid Build Coastguard Worker       // ADDR64.
2419*9880d681SAndroid Build Coastguard Worker       assert(MBB.getParent()->getSubtarget<SISubtarget>().getGeneration()
2420*9880d681SAndroid Build Coastguard Worker              < SISubtarget::VOLCANIC_ISLANDS &&
2421*9880d681SAndroid Build Coastguard Worker              "FIXME: Need to emit flat atomics here");
2422*9880d681SAndroid Build Coastguard Worker 
2423*9880d681SAndroid Build Coastguard Worker       MachineOperand *VData = getNamedOperand(MI, AMDGPU::OpName::vdata);
2424*9880d681SAndroid Build Coastguard Worker       MachineOperand *Offset = getNamedOperand(MI, AMDGPU::OpName::offset);
2425*9880d681SAndroid Build Coastguard Worker       MachineOperand *SOffset = getNamedOperand(MI, AMDGPU::OpName::soffset);
2426*9880d681SAndroid Build Coastguard Worker       unsigned Addr64Opcode = AMDGPU::getAddr64Inst(MI.getOpcode());
2427*9880d681SAndroid Build Coastguard Worker 
2428*9880d681SAndroid Build Coastguard Worker       // Atomics rith return have have an additional tied operand and are
2429*9880d681SAndroid Build Coastguard Worker       // missing some of the special bits.
2430*9880d681SAndroid Build Coastguard Worker       MachineOperand *VDataIn = getNamedOperand(MI, AMDGPU::OpName::vdata_in);
2431*9880d681SAndroid Build Coastguard Worker       MachineInstr *Addr64;
2432*9880d681SAndroid Build Coastguard Worker 
2433*9880d681SAndroid Build Coastguard Worker       if (!VDataIn) {
2434*9880d681SAndroid Build Coastguard Worker         // Regular buffer load / store.
2435*9880d681SAndroid Build Coastguard Worker         MachineInstrBuilder MIB =
2436*9880d681SAndroid Build Coastguard Worker             BuildMI(MBB, MI, MI.getDebugLoc(), get(Addr64Opcode))
2437*9880d681SAndroid Build Coastguard Worker                 .addOperand(*VData)
2438*9880d681SAndroid Build Coastguard Worker                 .addReg(AMDGPU::NoRegister) // Dummy value for vaddr.
2439*9880d681SAndroid Build Coastguard Worker                 // This will be replaced later
2440*9880d681SAndroid Build Coastguard Worker                 // with the new value of vaddr.
2441*9880d681SAndroid Build Coastguard Worker                 .addOperand(*SRsrc)
2442*9880d681SAndroid Build Coastguard Worker                 .addOperand(*SOffset)
2443*9880d681SAndroid Build Coastguard Worker                 .addOperand(*Offset);
2444*9880d681SAndroid Build Coastguard Worker 
2445*9880d681SAndroid Build Coastguard Worker         // Atomics do not have this operand.
2446*9880d681SAndroid Build Coastguard Worker         if (const MachineOperand *GLC =
2447*9880d681SAndroid Build Coastguard Worker                 getNamedOperand(MI, AMDGPU::OpName::glc)) {
2448*9880d681SAndroid Build Coastguard Worker           MIB.addImm(GLC->getImm());
2449*9880d681SAndroid Build Coastguard Worker         }
2450*9880d681SAndroid Build Coastguard Worker 
2451*9880d681SAndroid Build Coastguard Worker         MIB.addImm(getNamedImmOperand(MI, AMDGPU::OpName::slc));
2452*9880d681SAndroid Build Coastguard Worker 
2453*9880d681SAndroid Build Coastguard Worker         if (const MachineOperand *TFE =
2454*9880d681SAndroid Build Coastguard Worker                 getNamedOperand(MI, AMDGPU::OpName::tfe)) {
2455*9880d681SAndroid Build Coastguard Worker           MIB.addImm(TFE->getImm());
2456*9880d681SAndroid Build Coastguard Worker         }
2457*9880d681SAndroid Build Coastguard Worker 
2458*9880d681SAndroid Build Coastguard Worker         MIB.setMemRefs(MI.memoperands_begin(), MI.memoperands_end());
2459*9880d681SAndroid Build Coastguard Worker         Addr64 = MIB;
2460*9880d681SAndroid Build Coastguard Worker       } else {
2461*9880d681SAndroid Build Coastguard Worker         // Atomics with return.
2462*9880d681SAndroid Build Coastguard Worker         Addr64 = BuildMI(MBB, MI, MI.getDebugLoc(), get(Addr64Opcode))
2463*9880d681SAndroid Build Coastguard Worker                      .addOperand(*VData)
2464*9880d681SAndroid Build Coastguard Worker                      .addOperand(*VDataIn)
2465*9880d681SAndroid Build Coastguard Worker                      .addReg(AMDGPU::NoRegister) // Dummy value for vaddr.
2466*9880d681SAndroid Build Coastguard Worker                      // This will be replaced later
2467*9880d681SAndroid Build Coastguard Worker                      // with the new value of vaddr.
2468*9880d681SAndroid Build Coastguard Worker                      .addOperand(*SRsrc)
2469*9880d681SAndroid Build Coastguard Worker                      .addOperand(*SOffset)
2470*9880d681SAndroid Build Coastguard Worker                      .addOperand(*Offset)
2471*9880d681SAndroid Build Coastguard Worker                      .addImm(getNamedImmOperand(MI, AMDGPU::OpName::slc))
2472*9880d681SAndroid Build Coastguard Worker                      .setMemRefs(MI.memoperands_begin(), MI.memoperands_end());
2473*9880d681SAndroid Build Coastguard Worker       }
2474*9880d681SAndroid Build Coastguard Worker 
2475*9880d681SAndroid Build Coastguard Worker       MI.removeFromParent();
2476*9880d681SAndroid Build Coastguard Worker 
2477*9880d681SAndroid Build Coastguard Worker       // NewVaddr = {NewVaddrHi, NewVaddrLo}
2478*9880d681SAndroid Build Coastguard Worker       BuildMI(MBB, Addr64, Addr64->getDebugLoc(), get(AMDGPU::REG_SEQUENCE),
2479*9880d681SAndroid Build Coastguard Worker               NewVAddr)
2480*9880d681SAndroid Build Coastguard Worker           .addReg(SRsrcPtr, 0, AMDGPU::sub0)
2481*9880d681SAndroid Build Coastguard Worker           .addImm(AMDGPU::sub0)
2482*9880d681SAndroid Build Coastguard Worker           .addReg(SRsrcPtr, 0, AMDGPU::sub1)
2483*9880d681SAndroid Build Coastguard Worker           .addImm(AMDGPU::sub1);
2484*9880d681SAndroid Build Coastguard Worker 
2485*9880d681SAndroid Build Coastguard Worker       VAddr = getNamedOperand(*Addr64, AMDGPU::OpName::vaddr);
2486*9880d681SAndroid Build Coastguard Worker       SRsrc = getNamedOperand(*Addr64, AMDGPU::OpName::srsrc);
2487*9880d681SAndroid Build Coastguard Worker     }
2488*9880d681SAndroid Build Coastguard Worker 
2489*9880d681SAndroid Build Coastguard Worker     // Update the instruction to use NewVaddr
2490*9880d681SAndroid Build Coastguard Worker     VAddr->setReg(NewVAddr);
2491*9880d681SAndroid Build Coastguard Worker     // Update the instruction to use NewSRsrc
2492*9880d681SAndroid Build Coastguard Worker     SRsrc->setReg(NewSRsrc);
2493*9880d681SAndroid Build Coastguard Worker   }
2494*9880d681SAndroid Build Coastguard Worker }
2495*9880d681SAndroid Build Coastguard Worker 
moveToVALU(MachineInstr & TopInst) const2496*9880d681SAndroid Build Coastguard Worker void SIInstrInfo::moveToVALU(MachineInstr &TopInst) const {
2497*9880d681SAndroid Build Coastguard Worker   SmallVector<MachineInstr *, 128> Worklist;
2498*9880d681SAndroid Build Coastguard Worker   Worklist.push_back(&TopInst);
2499*9880d681SAndroid Build Coastguard Worker 
2500*9880d681SAndroid Build Coastguard Worker   while (!Worklist.empty()) {
2501*9880d681SAndroid Build Coastguard Worker     MachineInstr &Inst = *Worklist.pop_back_val();
2502*9880d681SAndroid Build Coastguard Worker     MachineBasicBlock *MBB = Inst.getParent();
2503*9880d681SAndroid Build Coastguard Worker     MachineRegisterInfo &MRI = MBB->getParent()->getRegInfo();
2504*9880d681SAndroid Build Coastguard Worker 
2505*9880d681SAndroid Build Coastguard Worker     unsigned Opcode = Inst.getOpcode();
2506*9880d681SAndroid Build Coastguard Worker     unsigned NewOpcode = getVALUOp(Inst);
2507*9880d681SAndroid Build Coastguard Worker 
2508*9880d681SAndroid Build Coastguard Worker     // Handle some special cases
2509*9880d681SAndroid Build Coastguard Worker     switch (Opcode) {
2510*9880d681SAndroid Build Coastguard Worker     default:
2511*9880d681SAndroid Build Coastguard Worker       break;
2512*9880d681SAndroid Build Coastguard Worker     case AMDGPU::S_AND_B64:
2513*9880d681SAndroid Build Coastguard Worker       splitScalar64BitBinaryOp(Worklist, Inst, AMDGPU::V_AND_B32_e64);
2514*9880d681SAndroid Build Coastguard Worker       Inst.eraseFromParent();
2515*9880d681SAndroid Build Coastguard Worker       continue;
2516*9880d681SAndroid Build Coastguard Worker 
2517*9880d681SAndroid Build Coastguard Worker     case AMDGPU::S_OR_B64:
2518*9880d681SAndroid Build Coastguard Worker       splitScalar64BitBinaryOp(Worklist, Inst, AMDGPU::V_OR_B32_e64);
2519*9880d681SAndroid Build Coastguard Worker       Inst.eraseFromParent();
2520*9880d681SAndroid Build Coastguard Worker       continue;
2521*9880d681SAndroid Build Coastguard Worker 
2522*9880d681SAndroid Build Coastguard Worker     case AMDGPU::S_XOR_B64:
2523*9880d681SAndroid Build Coastguard Worker       splitScalar64BitBinaryOp(Worklist, Inst, AMDGPU::V_XOR_B32_e64);
2524*9880d681SAndroid Build Coastguard Worker       Inst.eraseFromParent();
2525*9880d681SAndroid Build Coastguard Worker       continue;
2526*9880d681SAndroid Build Coastguard Worker 
2527*9880d681SAndroid Build Coastguard Worker     case AMDGPU::S_NOT_B64:
2528*9880d681SAndroid Build Coastguard Worker       splitScalar64BitUnaryOp(Worklist, Inst, AMDGPU::V_NOT_B32_e32);
2529*9880d681SAndroid Build Coastguard Worker       Inst.eraseFromParent();
2530*9880d681SAndroid Build Coastguard Worker       continue;
2531*9880d681SAndroid Build Coastguard Worker 
2532*9880d681SAndroid Build Coastguard Worker     case AMDGPU::S_BCNT1_I32_B64:
2533*9880d681SAndroid Build Coastguard Worker       splitScalar64BitBCNT(Worklist, Inst);
2534*9880d681SAndroid Build Coastguard Worker       Inst.eraseFromParent();
2535*9880d681SAndroid Build Coastguard Worker       continue;
2536*9880d681SAndroid Build Coastguard Worker 
2537*9880d681SAndroid Build Coastguard Worker     case AMDGPU::S_BFE_I64: {
2538*9880d681SAndroid Build Coastguard Worker       splitScalar64BitBFE(Worklist, Inst);
2539*9880d681SAndroid Build Coastguard Worker       Inst.eraseFromParent();
2540*9880d681SAndroid Build Coastguard Worker       continue;
2541*9880d681SAndroid Build Coastguard Worker     }
2542*9880d681SAndroid Build Coastguard Worker 
2543*9880d681SAndroid Build Coastguard Worker     case AMDGPU::S_LSHL_B32:
2544*9880d681SAndroid Build Coastguard Worker       if (ST.getGeneration() >= SISubtarget::VOLCANIC_ISLANDS) {
2545*9880d681SAndroid Build Coastguard Worker         NewOpcode = AMDGPU::V_LSHLREV_B32_e64;
2546*9880d681SAndroid Build Coastguard Worker         swapOperands(Inst);
2547*9880d681SAndroid Build Coastguard Worker       }
2548*9880d681SAndroid Build Coastguard Worker       break;
2549*9880d681SAndroid Build Coastguard Worker     case AMDGPU::S_ASHR_I32:
2550*9880d681SAndroid Build Coastguard Worker       if (ST.getGeneration() >= SISubtarget::VOLCANIC_ISLANDS) {
2551*9880d681SAndroid Build Coastguard Worker         NewOpcode = AMDGPU::V_ASHRREV_I32_e64;
2552*9880d681SAndroid Build Coastguard Worker         swapOperands(Inst);
2553*9880d681SAndroid Build Coastguard Worker       }
2554*9880d681SAndroid Build Coastguard Worker       break;
2555*9880d681SAndroid Build Coastguard Worker     case AMDGPU::S_LSHR_B32:
2556*9880d681SAndroid Build Coastguard Worker       if (ST.getGeneration() >= SISubtarget::VOLCANIC_ISLANDS) {
2557*9880d681SAndroid Build Coastguard Worker         NewOpcode = AMDGPU::V_LSHRREV_B32_e64;
2558*9880d681SAndroid Build Coastguard Worker         swapOperands(Inst);
2559*9880d681SAndroid Build Coastguard Worker       }
2560*9880d681SAndroid Build Coastguard Worker       break;
2561*9880d681SAndroid Build Coastguard Worker     case AMDGPU::S_LSHL_B64:
2562*9880d681SAndroid Build Coastguard Worker       if (ST.getGeneration() >= SISubtarget::VOLCANIC_ISLANDS) {
2563*9880d681SAndroid Build Coastguard Worker         NewOpcode = AMDGPU::V_LSHLREV_B64;
2564*9880d681SAndroid Build Coastguard Worker         swapOperands(Inst);
2565*9880d681SAndroid Build Coastguard Worker       }
2566*9880d681SAndroid Build Coastguard Worker       break;
2567*9880d681SAndroid Build Coastguard Worker     case AMDGPU::S_ASHR_I64:
2568*9880d681SAndroid Build Coastguard Worker       if (ST.getGeneration() >= SISubtarget::VOLCANIC_ISLANDS) {
2569*9880d681SAndroid Build Coastguard Worker         NewOpcode = AMDGPU::V_ASHRREV_I64;
2570*9880d681SAndroid Build Coastguard Worker         swapOperands(Inst);
2571*9880d681SAndroid Build Coastguard Worker       }
2572*9880d681SAndroid Build Coastguard Worker       break;
2573*9880d681SAndroid Build Coastguard Worker     case AMDGPU::S_LSHR_B64:
2574*9880d681SAndroid Build Coastguard Worker       if (ST.getGeneration() >= SISubtarget::VOLCANIC_ISLANDS) {
2575*9880d681SAndroid Build Coastguard Worker         NewOpcode = AMDGPU::V_LSHRREV_B64;
2576*9880d681SAndroid Build Coastguard Worker         swapOperands(Inst);
2577*9880d681SAndroid Build Coastguard Worker       }
2578*9880d681SAndroid Build Coastguard Worker       break;
2579*9880d681SAndroid Build Coastguard Worker 
2580*9880d681SAndroid Build Coastguard Worker     case AMDGPU::S_ABS_I32:
2581*9880d681SAndroid Build Coastguard Worker       lowerScalarAbs(Worklist, Inst);
2582*9880d681SAndroid Build Coastguard Worker       Inst.eraseFromParent();
2583*9880d681SAndroid Build Coastguard Worker       continue;
2584*9880d681SAndroid Build Coastguard Worker 
2585*9880d681SAndroid Build Coastguard Worker     case AMDGPU::S_CBRANCH_SCC0:
2586*9880d681SAndroid Build Coastguard Worker     case AMDGPU::S_CBRANCH_SCC1:
2587*9880d681SAndroid Build Coastguard Worker       // Clear unused bits of vcc
2588*9880d681SAndroid Build Coastguard Worker       BuildMI(*MBB, Inst, Inst.getDebugLoc(), get(AMDGPU::S_AND_B64),
2589*9880d681SAndroid Build Coastguard Worker               AMDGPU::VCC)
2590*9880d681SAndroid Build Coastguard Worker           .addReg(AMDGPU::EXEC)
2591*9880d681SAndroid Build Coastguard Worker           .addReg(AMDGPU::VCC);
2592*9880d681SAndroid Build Coastguard Worker       break;
2593*9880d681SAndroid Build Coastguard Worker 
2594*9880d681SAndroid Build Coastguard Worker     case AMDGPU::S_BFE_U64:
2595*9880d681SAndroid Build Coastguard Worker     case AMDGPU::S_BFM_B64:
2596*9880d681SAndroid Build Coastguard Worker       llvm_unreachable("Moving this op to VALU not implemented");
2597*9880d681SAndroid Build Coastguard Worker     }
2598*9880d681SAndroid Build Coastguard Worker 
2599*9880d681SAndroid Build Coastguard Worker     if (NewOpcode == AMDGPU::INSTRUCTION_LIST_END) {
2600*9880d681SAndroid Build Coastguard Worker       // We cannot move this instruction to the VALU, so we should try to
2601*9880d681SAndroid Build Coastguard Worker       // legalize its operands instead.
2602*9880d681SAndroid Build Coastguard Worker       legalizeOperands(Inst);
2603*9880d681SAndroid Build Coastguard Worker       continue;
2604*9880d681SAndroid Build Coastguard Worker     }
2605*9880d681SAndroid Build Coastguard Worker 
2606*9880d681SAndroid Build Coastguard Worker     // Use the new VALU Opcode.
2607*9880d681SAndroid Build Coastguard Worker     const MCInstrDesc &NewDesc = get(NewOpcode);
2608*9880d681SAndroid Build Coastguard Worker     Inst.setDesc(NewDesc);
2609*9880d681SAndroid Build Coastguard Worker 
2610*9880d681SAndroid Build Coastguard Worker     // Remove any references to SCC. Vector instructions can't read from it, and
2611*9880d681SAndroid Build Coastguard Worker     // We're just about to add the implicit use / defs of VCC, and we don't want
2612*9880d681SAndroid Build Coastguard Worker     // both.
2613*9880d681SAndroid Build Coastguard Worker     for (unsigned i = Inst.getNumOperands() - 1; i > 0; --i) {
2614*9880d681SAndroid Build Coastguard Worker       MachineOperand &Op = Inst.getOperand(i);
2615*9880d681SAndroid Build Coastguard Worker       if (Op.isReg() && Op.getReg() == AMDGPU::SCC) {
2616*9880d681SAndroid Build Coastguard Worker         Inst.RemoveOperand(i);
2617*9880d681SAndroid Build Coastguard Worker         addSCCDefUsersToVALUWorklist(Inst, Worklist);
2618*9880d681SAndroid Build Coastguard Worker       }
2619*9880d681SAndroid Build Coastguard Worker     }
2620*9880d681SAndroid Build Coastguard Worker 
2621*9880d681SAndroid Build Coastguard Worker     if (Opcode == AMDGPU::S_SEXT_I32_I8 || Opcode == AMDGPU::S_SEXT_I32_I16) {
2622*9880d681SAndroid Build Coastguard Worker       // We are converting these to a BFE, so we need to add the missing
2623*9880d681SAndroid Build Coastguard Worker       // operands for the size and offset.
2624*9880d681SAndroid Build Coastguard Worker       unsigned Size = (Opcode == AMDGPU::S_SEXT_I32_I8) ? 8 : 16;
2625*9880d681SAndroid Build Coastguard Worker       Inst.addOperand(MachineOperand::CreateImm(0));
2626*9880d681SAndroid Build Coastguard Worker       Inst.addOperand(MachineOperand::CreateImm(Size));
2627*9880d681SAndroid Build Coastguard Worker 
2628*9880d681SAndroid Build Coastguard Worker     } else if (Opcode == AMDGPU::S_BCNT1_I32_B32) {
2629*9880d681SAndroid Build Coastguard Worker       // The VALU version adds the second operand to the result, so insert an
2630*9880d681SAndroid Build Coastguard Worker       // extra 0 operand.
2631*9880d681SAndroid Build Coastguard Worker       Inst.addOperand(MachineOperand::CreateImm(0));
2632*9880d681SAndroid Build Coastguard Worker     }
2633*9880d681SAndroid Build Coastguard Worker 
2634*9880d681SAndroid Build Coastguard Worker     Inst.addImplicitDefUseOperands(*Inst.getParent()->getParent());
2635*9880d681SAndroid Build Coastguard Worker 
2636*9880d681SAndroid Build Coastguard Worker     if (Opcode == AMDGPU::S_BFE_I32 || Opcode == AMDGPU::S_BFE_U32) {
2637*9880d681SAndroid Build Coastguard Worker       const MachineOperand &OffsetWidthOp = Inst.getOperand(2);
2638*9880d681SAndroid Build Coastguard Worker       // If we need to move this to VGPRs, we need to unpack the second operand
2639*9880d681SAndroid Build Coastguard Worker       // back into the 2 separate ones for bit offset and width.
2640*9880d681SAndroid Build Coastguard Worker       assert(OffsetWidthOp.isImm() &&
2641*9880d681SAndroid Build Coastguard Worker              "Scalar BFE is only implemented for constant width and offset");
2642*9880d681SAndroid Build Coastguard Worker       uint32_t Imm = OffsetWidthOp.getImm();
2643*9880d681SAndroid Build Coastguard Worker 
2644*9880d681SAndroid Build Coastguard Worker       uint32_t Offset = Imm & 0x3f; // Extract bits [5:0].
2645*9880d681SAndroid Build Coastguard Worker       uint32_t BitWidth = (Imm & 0x7f0000) >> 16; // Extract bits [22:16].
2646*9880d681SAndroid Build Coastguard Worker       Inst.RemoveOperand(2);                     // Remove old immediate.
2647*9880d681SAndroid Build Coastguard Worker       Inst.addOperand(MachineOperand::CreateImm(Offset));
2648*9880d681SAndroid Build Coastguard Worker       Inst.addOperand(MachineOperand::CreateImm(BitWidth));
2649*9880d681SAndroid Build Coastguard Worker     }
2650*9880d681SAndroid Build Coastguard Worker 
2651*9880d681SAndroid Build Coastguard Worker     bool HasDst = Inst.getOperand(0).isReg() && Inst.getOperand(0).isDef();
2652*9880d681SAndroid Build Coastguard Worker     unsigned NewDstReg = AMDGPU::NoRegister;
2653*9880d681SAndroid Build Coastguard Worker     if (HasDst) {
2654*9880d681SAndroid Build Coastguard Worker       // Update the destination register class.
2655*9880d681SAndroid Build Coastguard Worker       const TargetRegisterClass *NewDstRC = getDestEquivalentVGPRClass(Inst);
2656*9880d681SAndroid Build Coastguard Worker       if (!NewDstRC)
2657*9880d681SAndroid Build Coastguard Worker         continue;
2658*9880d681SAndroid Build Coastguard Worker 
2659*9880d681SAndroid Build Coastguard Worker       unsigned DstReg = Inst.getOperand(0).getReg();
2660*9880d681SAndroid Build Coastguard Worker       NewDstReg = MRI.createVirtualRegister(NewDstRC);
2661*9880d681SAndroid Build Coastguard Worker       MRI.replaceRegWith(DstReg, NewDstReg);
2662*9880d681SAndroid Build Coastguard Worker     }
2663*9880d681SAndroid Build Coastguard Worker 
2664*9880d681SAndroid Build Coastguard Worker     // Legalize the operands
2665*9880d681SAndroid Build Coastguard Worker     legalizeOperands(Inst);
2666*9880d681SAndroid Build Coastguard Worker 
2667*9880d681SAndroid Build Coastguard Worker     if (HasDst)
2668*9880d681SAndroid Build Coastguard Worker      addUsersToMoveToVALUWorklist(NewDstReg, MRI, Worklist);
2669*9880d681SAndroid Build Coastguard Worker   }
2670*9880d681SAndroid Build Coastguard Worker }
2671*9880d681SAndroid Build Coastguard Worker 
lowerScalarAbs(SmallVectorImpl<MachineInstr * > & Worklist,MachineInstr & Inst) const2672*9880d681SAndroid Build Coastguard Worker void SIInstrInfo::lowerScalarAbs(SmallVectorImpl<MachineInstr *> &Worklist,
2673*9880d681SAndroid Build Coastguard Worker                                  MachineInstr &Inst) const {
2674*9880d681SAndroid Build Coastguard Worker   MachineBasicBlock &MBB = *Inst.getParent();
2675*9880d681SAndroid Build Coastguard Worker   MachineRegisterInfo &MRI = MBB.getParent()->getRegInfo();
2676*9880d681SAndroid Build Coastguard Worker   MachineBasicBlock::iterator MII = Inst;
2677*9880d681SAndroid Build Coastguard Worker   DebugLoc DL = Inst.getDebugLoc();
2678*9880d681SAndroid Build Coastguard Worker 
2679*9880d681SAndroid Build Coastguard Worker   MachineOperand &Dest = Inst.getOperand(0);
2680*9880d681SAndroid Build Coastguard Worker   MachineOperand &Src = Inst.getOperand(1);
2681*9880d681SAndroid Build Coastguard Worker   unsigned TmpReg = MRI.createVirtualRegister(&AMDGPU::VGPR_32RegClass);
2682*9880d681SAndroid Build Coastguard Worker   unsigned ResultReg = MRI.createVirtualRegister(&AMDGPU::VGPR_32RegClass);
2683*9880d681SAndroid Build Coastguard Worker 
2684*9880d681SAndroid Build Coastguard Worker   BuildMI(MBB, MII, DL, get(AMDGPU::V_SUB_I32_e32), TmpReg)
2685*9880d681SAndroid Build Coastguard Worker     .addImm(0)
2686*9880d681SAndroid Build Coastguard Worker     .addReg(Src.getReg());
2687*9880d681SAndroid Build Coastguard Worker 
2688*9880d681SAndroid Build Coastguard Worker   BuildMI(MBB, MII, DL, get(AMDGPU::V_MAX_I32_e64), ResultReg)
2689*9880d681SAndroid Build Coastguard Worker     .addReg(Src.getReg())
2690*9880d681SAndroid Build Coastguard Worker     .addReg(TmpReg);
2691*9880d681SAndroid Build Coastguard Worker 
2692*9880d681SAndroid Build Coastguard Worker   MRI.replaceRegWith(Dest.getReg(), ResultReg);
2693*9880d681SAndroid Build Coastguard Worker   addUsersToMoveToVALUWorklist(ResultReg, MRI, Worklist);
2694*9880d681SAndroid Build Coastguard Worker }
2695*9880d681SAndroid Build Coastguard Worker 
splitScalar64BitUnaryOp(SmallVectorImpl<MachineInstr * > & Worklist,MachineInstr & Inst,unsigned Opcode) const2696*9880d681SAndroid Build Coastguard Worker void SIInstrInfo::splitScalar64BitUnaryOp(
2697*9880d681SAndroid Build Coastguard Worker     SmallVectorImpl<MachineInstr *> &Worklist, MachineInstr &Inst,
2698*9880d681SAndroid Build Coastguard Worker     unsigned Opcode) const {
2699*9880d681SAndroid Build Coastguard Worker   MachineBasicBlock &MBB = *Inst.getParent();
2700*9880d681SAndroid Build Coastguard Worker   MachineRegisterInfo &MRI = MBB.getParent()->getRegInfo();
2701*9880d681SAndroid Build Coastguard Worker 
2702*9880d681SAndroid Build Coastguard Worker   MachineOperand &Dest = Inst.getOperand(0);
2703*9880d681SAndroid Build Coastguard Worker   MachineOperand &Src0 = Inst.getOperand(1);
2704*9880d681SAndroid Build Coastguard Worker   DebugLoc DL = Inst.getDebugLoc();
2705*9880d681SAndroid Build Coastguard Worker 
2706*9880d681SAndroid Build Coastguard Worker   MachineBasicBlock::iterator MII = Inst;
2707*9880d681SAndroid Build Coastguard Worker 
2708*9880d681SAndroid Build Coastguard Worker   const MCInstrDesc &InstDesc = get(Opcode);
2709*9880d681SAndroid Build Coastguard Worker   const TargetRegisterClass *Src0RC = Src0.isReg() ?
2710*9880d681SAndroid Build Coastguard Worker     MRI.getRegClass(Src0.getReg()) :
2711*9880d681SAndroid Build Coastguard Worker     &AMDGPU::SGPR_32RegClass;
2712*9880d681SAndroid Build Coastguard Worker 
2713*9880d681SAndroid Build Coastguard Worker   const TargetRegisterClass *Src0SubRC = RI.getSubRegClass(Src0RC, AMDGPU::sub0);
2714*9880d681SAndroid Build Coastguard Worker 
2715*9880d681SAndroid Build Coastguard Worker   MachineOperand SrcReg0Sub0 = buildExtractSubRegOrImm(MII, MRI, Src0, Src0RC,
2716*9880d681SAndroid Build Coastguard Worker                                                        AMDGPU::sub0, Src0SubRC);
2717*9880d681SAndroid Build Coastguard Worker 
2718*9880d681SAndroid Build Coastguard Worker   const TargetRegisterClass *DestRC = MRI.getRegClass(Dest.getReg());
2719*9880d681SAndroid Build Coastguard Worker   const TargetRegisterClass *NewDestRC = RI.getEquivalentVGPRClass(DestRC);
2720*9880d681SAndroid Build Coastguard Worker   const TargetRegisterClass *NewDestSubRC = RI.getSubRegClass(NewDestRC, AMDGPU::sub0);
2721*9880d681SAndroid Build Coastguard Worker 
2722*9880d681SAndroid Build Coastguard Worker   unsigned DestSub0 = MRI.createVirtualRegister(NewDestSubRC);
2723*9880d681SAndroid Build Coastguard Worker   BuildMI(MBB, MII, DL, InstDesc, DestSub0)
2724*9880d681SAndroid Build Coastguard Worker     .addOperand(SrcReg0Sub0);
2725*9880d681SAndroid Build Coastguard Worker 
2726*9880d681SAndroid Build Coastguard Worker   MachineOperand SrcReg0Sub1 = buildExtractSubRegOrImm(MII, MRI, Src0, Src0RC,
2727*9880d681SAndroid Build Coastguard Worker                                                        AMDGPU::sub1, Src0SubRC);
2728*9880d681SAndroid Build Coastguard Worker 
2729*9880d681SAndroid Build Coastguard Worker   unsigned DestSub1 = MRI.createVirtualRegister(NewDestSubRC);
2730*9880d681SAndroid Build Coastguard Worker   BuildMI(MBB, MII, DL, InstDesc, DestSub1)
2731*9880d681SAndroid Build Coastguard Worker     .addOperand(SrcReg0Sub1);
2732*9880d681SAndroid Build Coastguard Worker 
2733*9880d681SAndroid Build Coastguard Worker   unsigned FullDestReg = MRI.createVirtualRegister(NewDestRC);
2734*9880d681SAndroid Build Coastguard Worker   BuildMI(MBB, MII, DL, get(TargetOpcode::REG_SEQUENCE), FullDestReg)
2735*9880d681SAndroid Build Coastguard Worker     .addReg(DestSub0)
2736*9880d681SAndroid Build Coastguard Worker     .addImm(AMDGPU::sub0)
2737*9880d681SAndroid Build Coastguard Worker     .addReg(DestSub1)
2738*9880d681SAndroid Build Coastguard Worker     .addImm(AMDGPU::sub1);
2739*9880d681SAndroid Build Coastguard Worker 
2740*9880d681SAndroid Build Coastguard Worker   MRI.replaceRegWith(Dest.getReg(), FullDestReg);
2741*9880d681SAndroid Build Coastguard Worker 
2742*9880d681SAndroid Build Coastguard Worker   // We don't need to legalizeOperands here because for a single operand, src0
2743*9880d681SAndroid Build Coastguard Worker   // will support any kind of input.
2744*9880d681SAndroid Build Coastguard Worker 
2745*9880d681SAndroid Build Coastguard Worker   // Move all users of this moved value.
2746*9880d681SAndroid Build Coastguard Worker   addUsersToMoveToVALUWorklist(FullDestReg, MRI, Worklist);
2747*9880d681SAndroid Build Coastguard Worker }
2748*9880d681SAndroid Build Coastguard Worker 
splitScalar64BitBinaryOp(SmallVectorImpl<MachineInstr * > & Worklist,MachineInstr & Inst,unsigned Opcode) const2749*9880d681SAndroid Build Coastguard Worker void SIInstrInfo::splitScalar64BitBinaryOp(
2750*9880d681SAndroid Build Coastguard Worker     SmallVectorImpl<MachineInstr *> &Worklist, MachineInstr &Inst,
2751*9880d681SAndroid Build Coastguard Worker     unsigned Opcode) const {
2752*9880d681SAndroid Build Coastguard Worker   MachineBasicBlock &MBB = *Inst.getParent();
2753*9880d681SAndroid Build Coastguard Worker   MachineRegisterInfo &MRI = MBB.getParent()->getRegInfo();
2754*9880d681SAndroid Build Coastguard Worker 
2755*9880d681SAndroid Build Coastguard Worker   MachineOperand &Dest = Inst.getOperand(0);
2756*9880d681SAndroid Build Coastguard Worker   MachineOperand &Src0 = Inst.getOperand(1);
2757*9880d681SAndroid Build Coastguard Worker   MachineOperand &Src1 = Inst.getOperand(2);
2758*9880d681SAndroid Build Coastguard Worker   DebugLoc DL = Inst.getDebugLoc();
2759*9880d681SAndroid Build Coastguard Worker 
2760*9880d681SAndroid Build Coastguard Worker   MachineBasicBlock::iterator MII = Inst;
2761*9880d681SAndroid Build Coastguard Worker 
2762*9880d681SAndroid Build Coastguard Worker   const MCInstrDesc &InstDesc = get(Opcode);
2763*9880d681SAndroid Build Coastguard Worker   const TargetRegisterClass *Src0RC = Src0.isReg() ?
2764*9880d681SAndroid Build Coastguard Worker     MRI.getRegClass(Src0.getReg()) :
2765*9880d681SAndroid Build Coastguard Worker     &AMDGPU::SGPR_32RegClass;
2766*9880d681SAndroid Build Coastguard Worker 
2767*9880d681SAndroid Build Coastguard Worker   const TargetRegisterClass *Src0SubRC = RI.getSubRegClass(Src0RC, AMDGPU::sub0);
2768*9880d681SAndroid Build Coastguard Worker   const TargetRegisterClass *Src1RC = Src1.isReg() ?
2769*9880d681SAndroid Build Coastguard Worker     MRI.getRegClass(Src1.getReg()) :
2770*9880d681SAndroid Build Coastguard Worker     &AMDGPU::SGPR_32RegClass;
2771*9880d681SAndroid Build Coastguard Worker 
2772*9880d681SAndroid Build Coastguard Worker   const TargetRegisterClass *Src1SubRC = RI.getSubRegClass(Src1RC, AMDGPU::sub0);
2773*9880d681SAndroid Build Coastguard Worker 
2774*9880d681SAndroid Build Coastguard Worker   MachineOperand SrcReg0Sub0 = buildExtractSubRegOrImm(MII, MRI, Src0, Src0RC,
2775*9880d681SAndroid Build Coastguard Worker                                                        AMDGPU::sub0, Src0SubRC);
2776*9880d681SAndroid Build Coastguard Worker   MachineOperand SrcReg1Sub0 = buildExtractSubRegOrImm(MII, MRI, Src1, Src1RC,
2777*9880d681SAndroid Build Coastguard Worker                                                        AMDGPU::sub0, Src1SubRC);
2778*9880d681SAndroid Build Coastguard Worker 
2779*9880d681SAndroid Build Coastguard Worker   const TargetRegisterClass *DestRC = MRI.getRegClass(Dest.getReg());
2780*9880d681SAndroid Build Coastguard Worker   const TargetRegisterClass *NewDestRC = RI.getEquivalentVGPRClass(DestRC);
2781*9880d681SAndroid Build Coastguard Worker   const TargetRegisterClass *NewDestSubRC = RI.getSubRegClass(NewDestRC, AMDGPU::sub0);
2782*9880d681SAndroid Build Coastguard Worker 
2783*9880d681SAndroid Build Coastguard Worker   unsigned DestSub0 = MRI.createVirtualRegister(NewDestSubRC);
2784*9880d681SAndroid Build Coastguard Worker   MachineInstr &LoHalf = *BuildMI(MBB, MII, DL, InstDesc, DestSub0)
2785*9880d681SAndroid Build Coastguard Worker                               .addOperand(SrcReg0Sub0)
2786*9880d681SAndroid Build Coastguard Worker                               .addOperand(SrcReg1Sub0);
2787*9880d681SAndroid Build Coastguard Worker 
2788*9880d681SAndroid Build Coastguard Worker   MachineOperand SrcReg0Sub1 = buildExtractSubRegOrImm(MII, MRI, Src0, Src0RC,
2789*9880d681SAndroid Build Coastguard Worker                                                        AMDGPU::sub1, Src0SubRC);
2790*9880d681SAndroid Build Coastguard Worker   MachineOperand SrcReg1Sub1 = buildExtractSubRegOrImm(MII, MRI, Src1, Src1RC,
2791*9880d681SAndroid Build Coastguard Worker                                                        AMDGPU::sub1, Src1SubRC);
2792*9880d681SAndroid Build Coastguard Worker 
2793*9880d681SAndroid Build Coastguard Worker   unsigned DestSub1 = MRI.createVirtualRegister(NewDestSubRC);
2794*9880d681SAndroid Build Coastguard Worker   MachineInstr &HiHalf = *BuildMI(MBB, MII, DL, InstDesc, DestSub1)
2795*9880d681SAndroid Build Coastguard Worker                               .addOperand(SrcReg0Sub1)
2796*9880d681SAndroid Build Coastguard Worker                               .addOperand(SrcReg1Sub1);
2797*9880d681SAndroid Build Coastguard Worker 
2798*9880d681SAndroid Build Coastguard Worker   unsigned FullDestReg = MRI.createVirtualRegister(NewDestRC);
2799*9880d681SAndroid Build Coastguard Worker   BuildMI(MBB, MII, DL, get(TargetOpcode::REG_SEQUENCE), FullDestReg)
2800*9880d681SAndroid Build Coastguard Worker     .addReg(DestSub0)
2801*9880d681SAndroid Build Coastguard Worker     .addImm(AMDGPU::sub0)
2802*9880d681SAndroid Build Coastguard Worker     .addReg(DestSub1)
2803*9880d681SAndroid Build Coastguard Worker     .addImm(AMDGPU::sub1);
2804*9880d681SAndroid Build Coastguard Worker 
2805*9880d681SAndroid Build Coastguard Worker   MRI.replaceRegWith(Dest.getReg(), FullDestReg);
2806*9880d681SAndroid Build Coastguard Worker 
2807*9880d681SAndroid Build Coastguard Worker   // Try to legalize the operands in case we need to swap the order to keep it
2808*9880d681SAndroid Build Coastguard Worker   // valid.
2809*9880d681SAndroid Build Coastguard Worker   legalizeOperands(LoHalf);
2810*9880d681SAndroid Build Coastguard Worker   legalizeOperands(HiHalf);
2811*9880d681SAndroid Build Coastguard Worker 
2812*9880d681SAndroid Build Coastguard Worker   // Move all users of this moved vlaue.
2813*9880d681SAndroid Build Coastguard Worker   addUsersToMoveToVALUWorklist(FullDestReg, MRI, Worklist);
2814*9880d681SAndroid Build Coastguard Worker }
2815*9880d681SAndroid Build Coastguard Worker 
splitScalar64BitBCNT(SmallVectorImpl<MachineInstr * > & Worklist,MachineInstr & Inst) const2816*9880d681SAndroid Build Coastguard Worker void SIInstrInfo::splitScalar64BitBCNT(
2817*9880d681SAndroid Build Coastguard Worker     SmallVectorImpl<MachineInstr *> &Worklist, MachineInstr &Inst) const {
2818*9880d681SAndroid Build Coastguard Worker   MachineBasicBlock &MBB = *Inst.getParent();
2819*9880d681SAndroid Build Coastguard Worker   MachineRegisterInfo &MRI = MBB.getParent()->getRegInfo();
2820*9880d681SAndroid Build Coastguard Worker 
2821*9880d681SAndroid Build Coastguard Worker   MachineBasicBlock::iterator MII = Inst;
2822*9880d681SAndroid Build Coastguard Worker   DebugLoc DL = Inst.getDebugLoc();
2823*9880d681SAndroid Build Coastguard Worker 
2824*9880d681SAndroid Build Coastguard Worker   MachineOperand &Dest = Inst.getOperand(0);
2825*9880d681SAndroid Build Coastguard Worker   MachineOperand &Src = Inst.getOperand(1);
2826*9880d681SAndroid Build Coastguard Worker 
2827*9880d681SAndroid Build Coastguard Worker   const MCInstrDesc &InstDesc = get(AMDGPU::V_BCNT_U32_B32_e64);
2828*9880d681SAndroid Build Coastguard Worker   const TargetRegisterClass *SrcRC = Src.isReg() ?
2829*9880d681SAndroid Build Coastguard Worker     MRI.getRegClass(Src.getReg()) :
2830*9880d681SAndroid Build Coastguard Worker     &AMDGPU::SGPR_32RegClass;
2831*9880d681SAndroid Build Coastguard Worker 
2832*9880d681SAndroid Build Coastguard Worker   unsigned MidReg = MRI.createVirtualRegister(&AMDGPU::VGPR_32RegClass);
2833*9880d681SAndroid Build Coastguard Worker   unsigned ResultReg = MRI.createVirtualRegister(&AMDGPU::VGPR_32RegClass);
2834*9880d681SAndroid Build Coastguard Worker 
2835*9880d681SAndroid Build Coastguard Worker   const TargetRegisterClass *SrcSubRC = RI.getSubRegClass(SrcRC, AMDGPU::sub0);
2836*9880d681SAndroid Build Coastguard Worker 
2837*9880d681SAndroid Build Coastguard Worker   MachineOperand SrcRegSub0 = buildExtractSubRegOrImm(MII, MRI, Src, SrcRC,
2838*9880d681SAndroid Build Coastguard Worker                                                       AMDGPU::sub0, SrcSubRC);
2839*9880d681SAndroid Build Coastguard Worker   MachineOperand SrcRegSub1 = buildExtractSubRegOrImm(MII, MRI, Src, SrcRC,
2840*9880d681SAndroid Build Coastguard Worker                                                       AMDGPU::sub1, SrcSubRC);
2841*9880d681SAndroid Build Coastguard Worker 
2842*9880d681SAndroid Build Coastguard Worker   BuildMI(MBB, MII, DL, InstDesc, MidReg)
2843*9880d681SAndroid Build Coastguard Worker     .addOperand(SrcRegSub0)
2844*9880d681SAndroid Build Coastguard Worker     .addImm(0);
2845*9880d681SAndroid Build Coastguard Worker 
2846*9880d681SAndroid Build Coastguard Worker   BuildMI(MBB, MII, DL, InstDesc, ResultReg)
2847*9880d681SAndroid Build Coastguard Worker     .addOperand(SrcRegSub1)
2848*9880d681SAndroid Build Coastguard Worker     .addReg(MidReg);
2849*9880d681SAndroid Build Coastguard Worker 
2850*9880d681SAndroid Build Coastguard Worker   MRI.replaceRegWith(Dest.getReg(), ResultReg);
2851*9880d681SAndroid Build Coastguard Worker 
2852*9880d681SAndroid Build Coastguard Worker   // We don't need to legalize operands here. src0 for etiher instruction can be
2853*9880d681SAndroid Build Coastguard Worker   // an SGPR, and the second input is unused or determined here.
2854*9880d681SAndroid Build Coastguard Worker   addUsersToMoveToVALUWorklist(ResultReg, MRI, Worklist);
2855*9880d681SAndroid Build Coastguard Worker }
2856*9880d681SAndroid Build Coastguard Worker 
splitScalar64BitBFE(SmallVectorImpl<MachineInstr * > & Worklist,MachineInstr & Inst) const2857*9880d681SAndroid Build Coastguard Worker void SIInstrInfo::splitScalar64BitBFE(SmallVectorImpl<MachineInstr *> &Worklist,
2858*9880d681SAndroid Build Coastguard Worker                                       MachineInstr &Inst) const {
2859*9880d681SAndroid Build Coastguard Worker   MachineBasicBlock &MBB = *Inst.getParent();
2860*9880d681SAndroid Build Coastguard Worker   MachineRegisterInfo &MRI = MBB.getParent()->getRegInfo();
2861*9880d681SAndroid Build Coastguard Worker   MachineBasicBlock::iterator MII = Inst;
2862*9880d681SAndroid Build Coastguard Worker   DebugLoc DL = Inst.getDebugLoc();
2863*9880d681SAndroid Build Coastguard Worker 
2864*9880d681SAndroid Build Coastguard Worker   MachineOperand &Dest = Inst.getOperand(0);
2865*9880d681SAndroid Build Coastguard Worker   uint32_t Imm = Inst.getOperand(2).getImm();
2866*9880d681SAndroid Build Coastguard Worker   uint32_t Offset = Imm & 0x3f; // Extract bits [5:0].
2867*9880d681SAndroid Build Coastguard Worker   uint32_t BitWidth = (Imm & 0x7f0000) >> 16; // Extract bits [22:16].
2868*9880d681SAndroid Build Coastguard Worker 
2869*9880d681SAndroid Build Coastguard Worker   (void) Offset;
2870*9880d681SAndroid Build Coastguard Worker 
2871*9880d681SAndroid Build Coastguard Worker   // Only sext_inreg cases handled.
2872*9880d681SAndroid Build Coastguard Worker   assert(Inst.getOpcode() == AMDGPU::S_BFE_I64 && BitWidth <= 32 &&
2873*9880d681SAndroid Build Coastguard Worker          Offset == 0 && "Not implemented");
2874*9880d681SAndroid Build Coastguard Worker 
2875*9880d681SAndroid Build Coastguard Worker   if (BitWidth < 32) {
2876*9880d681SAndroid Build Coastguard Worker     unsigned MidRegLo = MRI.createVirtualRegister(&AMDGPU::VGPR_32RegClass);
2877*9880d681SAndroid Build Coastguard Worker     unsigned MidRegHi = MRI.createVirtualRegister(&AMDGPU::VGPR_32RegClass);
2878*9880d681SAndroid Build Coastguard Worker     unsigned ResultReg = MRI.createVirtualRegister(&AMDGPU::VReg_64RegClass);
2879*9880d681SAndroid Build Coastguard Worker 
2880*9880d681SAndroid Build Coastguard Worker     BuildMI(MBB, MII, DL, get(AMDGPU::V_BFE_I32), MidRegLo)
2881*9880d681SAndroid Build Coastguard Worker         .addReg(Inst.getOperand(1).getReg(), 0, AMDGPU::sub0)
2882*9880d681SAndroid Build Coastguard Worker         .addImm(0)
2883*9880d681SAndroid Build Coastguard Worker         .addImm(BitWidth);
2884*9880d681SAndroid Build Coastguard Worker 
2885*9880d681SAndroid Build Coastguard Worker     BuildMI(MBB, MII, DL, get(AMDGPU::V_ASHRREV_I32_e32), MidRegHi)
2886*9880d681SAndroid Build Coastguard Worker       .addImm(31)
2887*9880d681SAndroid Build Coastguard Worker       .addReg(MidRegLo);
2888*9880d681SAndroid Build Coastguard Worker 
2889*9880d681SAndroid Build Coastguard Worker     BuildMI(MBB, MII, DL, get(TargetOpcode::REG_SEQUENCE), ResultReg)
2890*9880d681SAndroid Build Coastguard Worker       .addReg(MidRegLo)
2891*9880d681SAndroid Build Coastguard Worker       .addImm(AMDGPU::sub0)
2892*9880d681SAndroid Build Coastguard Worker       .addReg(MidRegHi)
2893*9880d681SAndroid Build Coastguard Worker       .addImm(AMDGPU::sub1);
2894*9880d681SAndroid Build Coastguard Worker 
2895*9880d681SAndroid Build Coastguard Worker     MRI.replaceRegWith(Dest.getReg(), ResultReg);
2896*9880d681SAndroid Build Coastguard Worker     addUsersToMoveToVALUWorklist(ResultReg, MRI, Worklist);
2897*9880d681SAndroid Build Coastguard Worker     return;
2898*9880d681SAndroid Build Coastguard Worker   }
2899*9880d681SAndroid Build Coastguard Worker 
2900*9880d681SAndroid Build Coastguard Worker   MachineOperand &Src = Inst.getOperand(1);
2901*9880d681SAndroid Build Coastguard Worker   unsigned TmpReg = MRI.createVirtualRegister(&AMDGPU::VGPR_32RegClass);
2902*9880d681SAndroid Build Coastguard Worker   unsigned ResultReg = MRI.createVirtualRegister(&AMDGPU::VReg_64RegClass);
2903*9880d681SAndroid Build Coastguard Worker 
2904*9880d681SAndroid Build Coastguard Worker   BuildMI(MBB, MII, DL, get(AMDGPU::V_ASHRREV_I32_e64), TmpReg)
2905*9880d681SAndroid Build Coastguard Worker     .addImm(31)
2906*9880d681SAndroid Build Coastguard Worker     .addReg(Src.getReg(), 0, AMDGPU::sub0);
2907*9880d681SAndroid Build Coastguard Worker 
2908*9880d681SAndroid Build Coastguard Worker   BuildMI(MBB, MII, DL, get(TargetOpcode::REG_SEQUENCE), ResultReg)
2909*9880d681SAndroid Build Coastguard Worker     .addReg(Src.getReg(), 0, AMDGPU::sub0)
2910*9880d681SAndroid Build Coastguard Worker     .addImm(AMDGPU::sub0)
2911*9880d681SAndroid Build Coastguard Worker     .addReg(TmpReg)
2912*9880d681SAndroid Build Coastguard Worker     .addImm(AMDGPU::sub1);
2913*9880d681SAndroid Build Coastguard Worker 
2914*9880d681SAndroid Build Coastguard Worker   MRI.replaceRegWith(Dest.getReg(), ResultReg);
2915*9880d681SAndroid Build Coastguard Worker   addUsersToMoveToVALUWorklist(ResultReg, MRI, Worklist);
2916*9880d681SAndroid Build Coastguard Worker }
2917*9880d681SAndroid Build Coastguard Worker 
addUsersToMoveToVALUWorklist(unsigned DstReg,MachineRegisterInfo & MRI,SmallVectorImpl<MachineInstr * > & Worklist) const2918*9880d681SAndroid Build Coastguard Worker void SIInstrInfo::addUsersToMoveToVALUWorklist(
2919*9880d681SAndroid Build Coastguard Worker   unsigned DstReg,
2920*9880d681SAndroid Build Coastguard Worker   MachineRegisterInfo &MRI,
2921*9880d681SAndroid Build Coastguard Worker   SmallVectorImpl<MachineInstr *> &Worklist) const {
2922*9880d681SAndroid Build Coastguard Worker   for (MachineRegisterInfo::use_iterator I = MRI.use_begin(DstReg),
2923*9880d681SAndroid Build Coastguard Worker          E = MRI.use_end(); I != E; ++I) {
2924*9880d681SAndroid Build Coastguard Worker     MachineInstr &UseMI = *I->getParent();
2925*9880d681SAndroid Build Coastguard Worker     if (!canReadVGPR(UseMI, I.getOperandNo())) {
2926*9880d681SAndroid Build Coastguard Worker       Worklist.push_back(&UseMI);
2927*9880d681SAndroid Build Coastguard Worker     }
2928*9880d681SAndroid Build Coastguard Worker   }
2929*9880d681SAndroid Build Coastguard Worker }
2930*9880d681SAndroid Build Coastguard Worker 
addSCCDefUsersToVALUWorklist(MachineInstr & SCCDefInst,SmallVectorImpl<MachineInstr * > & Worklist) const2931*9880d681SAndroid Build Coastguard Worker void SIInstrInfo::addSCCDefUsersToVALUWorklist(
2932*9880d681SAndroid Build Coastguard Worker     MachineInstr &SCCDefInst, SmallVectorImpl<MachineInstr *> &Worklist) const {
2933*9880d681SAndroid Build Coastguard Worker   // This assumes that all the users of SCC are in the same block
2934*9880d681SAndroid Build Coastguard Worker   // as the SCC def.
2935*9880d681SAndroid Build Coastguard Worker   for (MachineInstr &MI :
2936*9880d681SAndroid Build Coastguard Worker        llvm::make_range(MachineBasicBlock::iterator(SCCDefInst),
2937*9880d681SAndroid Build Coastguard Worker                         SCCDefInst.getParent()->end())) {
2938*9880d681SAndroid Build Coastguard Worker     // Exit if we find another SCC def.
2939*9880d681SAndroid Build Coastguard Worker     if (MI.findRegisterDefOperandIdx(AMDGPU::SCC) != -1)
2940*9880d681SAndroid Build Coastguard Worker       return;
2941*9880d681SAndroid Build Coastguard Worker 
2942*9880d681SAndroid Build Coastguard Worker     if (MI.findRegisterUseOperandIdx(AMDGPU::SCC) != -1)
2943*9880d681SAndroid Build Coastguard Worker       Worklist.push_back(&MI);
2944*9880d681SAndroid Build Coastguard Worker   }
2945*9880d681SAndroid Build Coastguard Worker }
2946*9880d681SAndroid Build Coastguard Worker 
getDestEquivalentVGPRClass(const MachineInstr & Inst) const2947*9880d681SAndroid Build Coastguard Worker const TargetRegisterClass *SIInstrInfo::getDestEquivalentVGPRClass(
2948*9880d681SAndroid Build Coastguard Worker   const MachineInstr &Inst) const {
2949*9880d681SAndroid Build Coastguard Worker   const TargetRegisterClass *NewDstRC = getOpRegClass(Inst, 0);
2950*9880d681SAndroid Build Coastguard Worker 
2951*9880d681SAndroid Build Coastguard Worker   switch (Inst.getOpcode()) {
2952*9880d681SAndroid Build Coastguard Worker   // For target instructions, getOpRegClass just returns the virtual register
2953*9880d681SAndroid Build Coastguard Worker   // class associated with the operand, so we need to find an equivalent VGPR
2954*9880d681SAndroid Build Coastguard Worker   // register class in order to move the instruction to the VALU.
2955*9880d681SAndroid Build Coastguard Worker   case AMDGPU::COPY:
2956*9880d681SAndroid Build Coastguard Worker   case AMDGPU::PHI:
2957*9880d681SAndroid Build Coastguard Worker   case AMDGPU::REG_SEQUENCE:
2958*9880d681SAndroid Build Coastguard Worker   case AMDGPU::INSERT_SUBREG:
2959*9880d681SAndroid Build Coastguard Worker     if (RI.hasVGPRs(NewDstRC))
2960*9880d681SAndroid Build Coastguard Worker       return nullptr;
2961*9880d681SAndroid Build Coastguard Worker 
2962*9880d681SAndroid Build Coastguard Worker     NewDstRC = RI.getEquivalentVGPRClass(NewDstRC);
2963*9880d681SAndroid Build Coastguard Worker     if (!NewDstRC)
2964*9880d681SAndroid Build Coastguard Worker       return nullptr;
2965*9880d681SAndroid Build Coastguard Worker     return NewDstRC;
2966*9880d681SAndroid Build Coastguard Worker   default:
2967*9880d681SAndroid Build Coastguard Worker     return NewDstRC;
2968*9880d681SAndroid Build Coastguard Worker   }
2969*9880d681SAndroid Build Coastguard Worker }
2970*9880d681SAndroid Build Coastguard Worker 
2971*9880d681SAndroid Build Coastguard Worker // Find the one SGPR operand we are allowed to use.
findUsedSGPR(const MachineInstr & MI,int OpIndices[3]) const2972*9880d681SAndroid Build Coastguard Worker unsigned SIInstrInfo::findUsedSGPR(const MachineInstr &MI,
2973*9880d681SAndroid Build Coastguard Worker                                    int OpIndices[3]) const {
2974*9880d681SAndroid Build Coastguard Worker   const MCInstrDesc &Desc = MI.getDesc();
2975*9880d681SAndroid Build Coastguard Worker 
2976*9880d681SAndroid Build Coastguard Worker   // Find the one SGPR operand we are allowed to use.
2977*9880d681SAndroid Build Coastguard Worker   //
2978*9880d681SAndroid Build Coastguard Worker   // First we need to consider the instruction's operand requirements before
2979*9880d681SAndroid Build Coastguard Worker   // legalizing. Some operands are required to be SGPRs, such as implicit uses
2980*9880d681SAndroid Build Coastguard Worker   // of VCC, but we are still bound by the constant bus requirement to only use
2981*9880d681SAndroid Build Coastguard Worker   // one.
2982*9880d681SAndroid Build Coastguard Worker   //
2983*9880d681SAndroid Build Coastguard Worker   // If the operand's class is an SGPR, we can never move it.
2984*9880d681SAndroid Build Coastguard Worker 
2985*9880d681SAndroid Build Coastguard Worker   unsigned SGPRReg = findImplicitSGPRRead(MI);
2986*9880d681SAndroid Build Coastguard Worker   if (SGPRReg != AMDGPU::NoRegister)
2987*9880d681SAndroid Build Coastguard Worker     return SGPRReg;
2988*9880d681SAndroid Build Coastguard Worker 
2989*9880d681SAndroid Build Coastguard Worker   unsigned UsedSGPRs[3] = { AMDGPU::NoRegister };
2990*9880d681SAndroid Build Coastguard Worker   const MachineRegisterInfo &MRI = MI.getParent()->getParent()->getRegInfo();
2991*9880d681SAndroid Build Coastguard Worker 
2992*9880d681SAndroid Build Coastguard Worker   for (unsigned i = 0; i < 3; ++i) {
2993*9880d681SAndroid Build Coastguard Worker     int Idx = OpIndices[i];
2994*9880d681SAndroid Build Coastguard Worker     if (Idx == -1)
2995*9880d681SAndroid Build Coastguard Worker       break;
2996*9880d681SAndroid Build Coastguard Worker 
2997*9880d681SAndroid Build Coastguard Worker     const MachineOperand &MO = MI.getOperand(Idx);
2998*9880d681SAndroid Build Coastguard Worker     if (!MO.isReg())
2999*9880d681SAndroid Build Coastguard Worker       continue;
3000*9880d681SAndroid Build Coastguard Worker 
3001*9880d681SAndroid Build Coastguard Worker     // Is this operand statically required to be an SGPR based on the operand
3002*9880d681SAndroid Build Coastguard Worker     // constraints?
3003*9880d681SAndroid Build Coastguard Worker     const TargetRegisterClass *OpRC = RI.getRegClass(Desc.OpInfo[Idx].RegClass);
3004*9880d681SAndroid Build Coastguard Worker     bool IsRequiredSGPR = RI.isSGPRClass(OpRC);
3005*9880d681SAndroid Build Coastguard Worker     if (IsRequiredSGPR)
3006*9880d681SAndroid Build Coastguard Worker       return MO.getReg();
3007*9880d681SAndroid Build Coastguard Worker 
3008*9880d681SAndroid Build Coastguard Worker     // If this could be a VGPR or an SGPR, Check the dynamic register class.
3009*9880d681SAndroid Build Coastguard Worker     unsigned Reg = MO.getReg();
3010*9880d681SAndroid Build Coastguard Worker     const TargetRegisterClass *RegRC = MRI.getRegClass(Reg);
3011*9880d681SAndroid Build Coastguard Worker     if (RI.isSGPRClass(RegRC))
3012*9880d681SAndroid Build Coastguard Worker       UsedSGPRs[i] = Reg;
3013*9880d681SAndroid Build Coastguard Worker   }
3014*9880d681SAndroid Build Coastguard Worker 
3015*9880d681SAndroid Build Coastguard Worker   // We don't have a required SGPR operand, so we have a bit more freedom in
3016*9880d681SAndroid Build Coastguard Worker   // selecting operands to move.
3017*9880d681SAndroid Build Coastguard Worker 
3018*9880d681SAndroid Build Coastguard Worker   // Try to select the most used SGPR. If an SGPR is equal to one of the
3019*9880d681SAndroid Build Coastguard Worker   // others, we choose that.
3020*9880d681SAndroid Build Coastguard Worker   //
3021*9880d681SAndroid Build Coastguard Worker   // e.g.
3022*9880d681SAndroid Build Coastguard Worker   // V_FMA_F32 v0, s0, s0, s0 -> No moves
3023*9880d681SAndroid Build Coastguard Worker   // V_FMA_F32 v0, s0, s1, s0 -> Move s1
3024*9880d681SAndroid Build Coastguard Worker 
3025*9880d681SAndroid Build Coastguard Worker   // TODO: If some of the operands are 64-bit SGPRs and some 32, we should
3026*9880d681SAndroid Build Coastguard Worker   // prefer those.
3027*9880d681SAndroid Build Coastguard Worker 
3028*9880d681SAndroid Build Coastguard Worker   if (UsedSGPRs[0] != AMDGPU::NoRegister) {
3029*9880d681SAndroid Build Coastguard Worker     if (UsedSGPRs[0] == UsedSGPRs[1] || UsedSGPRs[0] == UsedSGPRs[2])
3030*9880d681SAndroid Build Coastguard Worker       SGPRReg = UsedSGPRs[0];
3031*9880d681SAndroid Build Coastguard Worker   }
3032*9880d681SAndroid Build Coastguard Worker 
3033*9880d681SAndroid Build Coastguard Worker   if (SGPRReg == AMDGPU::NoRegister && UsedSGPRs[1] != AMDGPU::NoRegister) {
3034*9880d681SAndroid Build Coastguard Worker     if (UsedSGPRs[1] == UsedSGPRs[2])
3035*9880d681SAndroid Build Coastguard Worker       SGPRReg = UsedSGPRs[1];
3036*9880d681SAndroid Build Coastguard Worker   }
3037*9880d681SAndroid Build Coastguard Worker 
3038*9880d681SAndroid Build Coastguard Worker   return SGPRReg;
3039*9880d681SAndroid Build Coastguard Worker }
3040*9880d681SAndroid Build Coastguard Worker 
getNamedOperand(MachineInstr & MI,unsigned OperandName) const3041*9880d681SAndroid Build Coastguard Worker MachineOperand *SIInstrInfo::getNamedOperand(MachineInstr &MI,
3042*9880d681SAndroid Build Coastguard Worker                                              unsigned OperandName) const {
3043*9880d681SAndroid Build Coastguard Worker   int Idx = AMDGPU::getNamedOperandIdx(MI.getOpcode(), OperandName);
3044*9880d681SAndroid Build Coastguard Worker   if (Idx == -1)
3045*9880d681SAndroid Build Coastguard Worker     return nullptr;
3046*9880d681SAndroid Build Coastguard Worker 
3047*9880d681SAndroid Build Coastguard Worker   return &MI.getOperand(Idx);
3048*9880d681SAndroid Build Coastguard Worker }
3049*9880d681SAndroid Build Coastguard Worker 
getDefaultRsrcDataFormat() const3050*9880d681SAndroid Build Coastguard Worker uint64_t SIInstrInfo::getDefaultRsrcDataFormat() const {
3051*9880d681SAndroid Build Coastguard Worker   uint64_t RsrcDataFormat = AMDGPU::RSRC_DATA_FORMAT;
3052*9880d681SAndroid Build Coastguard Worker   if (ST.isAmdHsaOS()) {
3053*9880d681SAndroid Build Coastguard Worker     RsrcDataFormat |= (1ULL << 56);
3054*9880d681SAndroid Build Coastguard Worker 
3055*9880d681SAndroid Build Coastguard Worker     if (ST.getGeneration() >= SISubtarget::VOLCANIC_ISLANDS)
3056*9880d681SAndroid Build Coastguard Worker       // Set MTYPE = 2
3057*9880d681SAndroid Build Coastguard Worker       RsrcDataFormat |= (2ULL << 59);
3058*9880d681SAndroid Build Coastguard Worker   }
3059*9880d681SAndroid Build Coastguard Worker 
3060*9880d681SAndroid Build Coastguard Worker   return RsrcDataFormat;
3061*9880d681SAndroid Build Coastguard Worker }
3062*9880d681SAndroid Build Coastguard Worker 
getScratchRsrcWords23() const3063*9880d681SAndroid Build Coastguard Worker uint64_t SIInstrInfo::getScratchRsrcWords23() const {
3064*9880d681SAndroid Build Coastguard Worker   uint64_t Rsrc23 = getDefaultRsrcDataFormat() |
3065*9880d681SAndroid Build Coastguard Worker                     AMDGPU::RSRC_TID_ENABLE |
3066*9880d681SAndroid Build Coastguard Worker                     0xffffffff; // Size;
3067*9880d681SAndroid Build Coastguard Worker 
3068*9880d681SAndroid Build Coastguard Worker   uint64_t EltSizeValue = Log2_32(ST.getMaxPrivateElementSize()) - 1;
3069*9880d681SAndroid Build Coastguard Worker 
3070*9880d681SAndroid Build Coastguard Worker   Rsrc23 |= (EltSizeValue << AMDGPU::RSRC_ELEMENT_SIZE_SHIFT) |
3071*9880d681SAndroid Build Coastguard Worker             // IndexStride = 64
3072*9880d681SAndroid Build Coastguard Worker             (UINT64_C(3) << AMDGPU::RSRC_INDEX_STRIDE_SHIFT);
3073*9880d681SAndroid Build Coastguard Worker 
3074*9880d681SAndroid Build Coastguard Worker   // If TID_ENABLE is set, DATA_FORMAT specifies stride bits [14:17].
3075*9880d681SAndroid Build Coastguard Worker   // Clear them unless we want a huge stride.
3076*9880d681SAndroid Build Coastguard Worker   if (ST.getGeneration() >= SISubtarget::VOLCANIC_ISLANDS)
3077*9880d681SAndroid Build Coastguard Worker     Rsrc23 &= ~AMDGPU::RSRC_DATA_FORMAT;
3078*9880d681SAndroid Build Coastguard Worker 
3079*9880d681SAndroid Build Coastguard Worker   return Rsrc23;
3080*9880d681SAndroid Build Coastguard Worker }
3081*9880d681SAndroid Build Coastguard Worker 
isLowLatencyInstruction(const MachineInstr & MI) const3082*9880d681SAndroid Build Coastguard Worker bool SIInstrInfo::isLowLatencyInstruction(const MachineInstr &MI) const {
3083*9880d681SAndroid Build Coastguard Worker   unsigned Opc = MI.getOpcode();
3084*9880d681SAndroid Build Coastguard Worker 
3085*9880d681SAndroid Build Coastguard Worker   return isSMRD(Opc);
3086*9880d681SAndroid Build Coastguard Worker }
3087*9880d681SAndroid Build Coastguard Worker 
isHighLatencyInstruction(const MachineInstr & MI) const3088*9880d681SAndroid Build Coastguard Worker bool SIInstrInfo::isHighLatencyInstruction(const MachineInstr &MI) const {
3089*9880d681SAndroid Build Coastguard Worker   unsigned Opc = MI.getOpcode();
3090*9880d681SAndroid Build Coastguard Worker 
3091*9880d681SAndroid Build Coastguard Worker   return isMUBUF(Opc) || isMTBUF(Opc) || isMIMG(Opc);
3092*9880d681SAndroid Build Coastguard Worker }
3093*9880d681SAndroid Build Coastguard Worker 
getInstSizeInBytes(const MachineInstr & MI) const3094*9880d681SAndroid Build Coastguard Worker unsigned SIInstrInfo::getInstSizeInBytes(const MachineInstr &MI) const {
3095*9880d681SAndroid Build Coastguard Worker   unsigned Opc = MI.getOpcode();
3096*9880d681SAndroid Build Coastguard Worker   const MCInstrDesc &Desc = getMCOpcodeFromPseudo(Opc);
3097*9880d681SAndroid Build Coastguard Worker   unsigned DescSize = Desc.getSize();
3098*9880d681SAndroid Build Coastguard Worker 
3099*9880d681SAndroid Build Coastguard Worker   // If we have a definitive size, we can use it. Otherwise we need to inspect
3100*9880d681SAndroid Build Coastguard Worker   // the operands to know the size.
3101*9880d681SAndroid Build Coastguard Worker   if (DescSize == 8 || DescSize == 4)
3102*9880d681SAndroid Build Coastguard Worker     return DescSize;
3103*9880d681SAndroid Build Coastguard Worker 
3104*9880d681SAndroid Build Coastguard Worker   assert(DescSize == 0);
3105*9880d681SAndroid Build Coastguard Worker 
3106*9880d681SAndroid Build Coastguard Worker   // 4-byte instructions may have a 32-bit literal encoded after them. Check
3107*9880d681SAndroid Build Coastguard Worker   // operands that coud ever be literals.
3108*9880d681SAndroid Build Coastguard Worker   if (isVALU(MI) || isSALU(MI)) {
3109*9880d681SAndroid Build Coastguard Worker     int Src0Idx = AMDGPU::getNamedOperandIdx(Opc, AMDGPU::OpName::src0);
3110*9880d681SAndroid Build Coastguard Worker     if (Src0Idx == -1)
3111*9880d681SAndroid Build Coastguard Worker       return 4; // No operands.
3112*9880d681SAndroid Build Coastguard Worker 
3113*9880d681SAndroid Build Coastguard Worker     if (isLiteralConstant(MI.getOperand(Src0Idx), getOpSize(MI, Src0Idx)))
3114*9880d681SAndroid Build Coastguard Worker       return 8;
3115*9880d681SAndroid Build Coastguard Worker 
3116*9880d681SAndroid Build Coastguard Worker     int Src1Idx = AMDGPU::getNamedOperandIdx(Opc, AMDGPU::OpName::src1);
3117*9880d681SAndroid Build Coastguard Worker     if (Src1Idx == -1)
3118*9880d681SAndroid Build Coastguard Worker       return 4;
3119*9880d681SAndroid Build Coastguard Worker 
3120*9880d681SAndroid Build Coastguard Worker     if (isLiteralConstant(MI.getOperand(Src1Idx), getOpSize(MI, Src1Idx)))
3121*9880d681SAndroid Build Coastguard Worker       return 8;
3122*9880d681SAndroid Build Coastguard Worker 
3123*9880d681SAndroid Build Coastguard Worker     return 4;
3124*9880d681SAndroid Build Coastguard Worker   }
3125*9880d681SAndroid Build Coastguard Worker 
3126*9880d681SAndroid Build Coastguard Worker   switch (Opc) {
3127*9880d681SAndroid Build Coastguard Worker   case TargetOpcode::IMPLICIT_DEF:
3128*9880d681SAndroid Build Coastguard Worker   case TargetOpcode::KILL:
3129*9880d681SAndroid Build Coastguard Worker   case TargetOpcode::DBG_VALUE:
3130*9880d681SAndroid Build Coastguard Worker   case TargetOpcode::BUNDLE:
3131*9880d681SAndroid Build Coastguard Worker   case TargetOpcode::EH_LABEL:
3132*9880d681SAndroid Build Coastguard Worker     return 0;
3133*9880d681SAndroid Build Coastguard Worker   case TargetOpcode::INLINEASM: {
3134*9880d681SAndroid Build Coastguard Worker     const MachineFunction *MF = MI.getParent()->getParent();
3135*9880d681SAndroid Build Coastguard Worker     const char *AsmStr = MI.getOperand(0).getSymbolName();
3136*9880d681SAndroid Build Coastguard Worker     return getInlineAsmLength(AsmStr, *MF->getTarget().getMCAsmInfo());
3137*9880d681SAndroid Build Coastguard Worker   }
3138*9880d681SAndroid Build Coastguard Worker   default:
3139*9880d681SAndroid Build Coastguard Worker     llvm_unreachable("unable to find instruction size");
3140*9880d681SAndroid Build Coastguard Worker   }
3141*9880d681SAndroid Build Coastguard Worker }
3142*9880d681SAndroid Build Coastguard Worker 
3143*9880d681SAndroid Build Coastguard Worker ArrayRef<std::pair<int, const char *>>
getSerializableTargetIndices() const3144*9880d681SAndroid Build Coastguard Worker SIInstrInfo::getSerializableTargetIndices() const {
3145*9880d681SAndroid Build Coastguard Worker   static const std::pair<int, const char *> TargetIndices[] = {
3146*9880d681SAndroid Build Coastguard Worker       {AMDGPU::TI_CONSTDATA_START, "amdgpu-constdata-start"},
3147*9880d681SAndroid Build Coastguard Worker       {AMDGPU::TI_SCRATCH_RSRC_DWORD0, "amdgpu-scratch-rsrc-dword0"},
3148*9880d681SAndroid Build Coastguard Worker       {AMDGPU::TI_SCRATCH_RSRC_DWORD1, "amdgpu-scratch-rsrc-dword1"},
3149*9880d681SAndroid Build Coastguard Worker       {AMDGPU::TI_SCRATCH_RSRC_DWORD2, "amdgpu-scratch-rsrc-dword2"},
3150*9880d681SAndroid Build Coastguard Worker       {AMDGPU::TI_SCRATCH_RSRC_DWORD3, "amdgpu-scratch-rsrc-dword3"}};
3151*9880d681SAndroid Build Coastguard Worker   return makeArrayRef(TargetIndices);
3152*9880d681SAndroid Build Coastguard Worker }
3153*9880d681SAndroid Build Coastguard Worker 
3154*9880d681SAndroid Build Coastguard Worker /// This is used by the post-RA scheduler (SchedulePostRAList.cpp).  The
3155*9880d681SAndroid Build Coastguard Worker /// post-RA version of misched uses CreateTargetMIHazardRecognizer.
3156*9880d681SAndroid Build Coastguard Worker ScheduleHazardRecognizer *
CreateTargetPostRAHazardRecognizer(const InstrItineraryData * II,const ScheduleDAG * DAG) const3157*9880d681SAndroid Build Coastguard Worker SIInstrInfo::CreateTargetPostRAHazardRecognizer(const InstrItineraryData *II,
3158*9880d681SAndroid Build Coastguard Worker                                             const ScheduleDAG *DAG) const {
3159*9880d681SAndroid Build Coastguard Worker   return new GCNHazardRecognizer(DAG->MF);
3160*9880d681SAndroid Build Coastguard Worker }
3161*9880d681SAndroid Build Coastguard Worker 
3162*9880d681SAndroid Build Coastguard Worker /// This is the hazard recognizer used at -O0 by the PostRAHazardRecognizer
3163*9880d681SAndroid Build Coastguard Worker /// pass.
3164*9880d681SAndroid Build Coastguard Worker ScheduleHazardRecognizer *
CreateTargetPostRAHazardRecognizer(const MachineFunction & MF) const3165*9880d681SAndroid Build Coastguard Worker SIInstrInfo::CreateTargetPostRAHazardRecognizer(const MachineFunction &MF) const {
3166*9880d681SAndroid Build Coastguard Worker   return new GCNHazardRecognizer(MF);
3167*9880d681SAndroid Build Coastguard Worker }
3168