1*9880d681SAndroid Build Coastguard Worker//===-- AMDGPUInstrInfo.td - AMDGPU DAG nodes --------------*- tablegen -*-===// 2*9880d681SAndroid Build Coastguard Worker// 3*9880d681SAndroid Build Coastguard Worker// The LLVM Compiler Infrastructure 4*9880d681SAndroid Build Coastguard Worker// 5*9880d681SAndroid Build Coastguard Worker// This file is distributed under the University of Illinois Open Source 6*9880d681SAndroid Build Coastguard Worker// License. See LICENSE.TXT for details. 7*9880d681SAndroid Build Coastguard Worker// 8*9880d681SAndroid Build Coastguard Worker//===----------------------------------------------------------------------===// 9*9880d681SAndroid Build Coastguard Worker// 10*9880d681SAndroid Build Coastguard Worker// This file contains DAG node defintions for the AMDGPU target. 11*9880d681SAndroid Build Coastguard Worker// 12*9880d681SAndroid Build Coastguard Worker//===----------------------------------------------------------------------===// 13*9880d681SAndroid Build Coastguard Worker 14*9880d681SAndroid Build Coastguard Worker//===----------------------------------------------------------------------===// 15*9880d681SAndroid Build Coastguard Worker// AMDGPU DAG Profiles 16*9880d681SAndroid Build Coastguard Worker//===----------------------------------------------------------------------===// 17*9880d681SAndroid Build Coastguard Worker 18*9880d681SAndroid Build Coastguard Workerdef AMDGPUDTIntTernaryOp : SDTypeProfile<1, 3, [ 19*9880d681SAndroid Build Coastguard Worker SDTCisSameAs<0, 1>, SDTCisSameAs<0, 2>, SDTCisInt<0>, SDTCisInt<3> 20*9880d681SAndroid Build Coastguard Worker]>; 21*9880d681SAndroid Build Coastguard Worker 22*9880d681SAndroid Build Coastguard Workerdef AMDGPUTrigPreOp : SDTypeProfile<1, 2, 23*9880d681SAndroid Build Coastguard Worker [SDTCisSameAs<0, 1>, SDTCisFP<0>, SDTCisInt<2>] 24*9880d681SAndroid Build Coastguard Worker>; 25*9880d681SAndroid Build Coastguard Worker 26*9880d681SAndroid Build Coastguard Workerdef AMDGPULdExpOp : SDTypeProfile<1, 2, 27*9880d681SAndroid Build Coastguard Worker [SDTCisSameAs<0, 1>, SDTCisFP<0>, SDTCisInt<2>] 28*9880d681SAndroid Build Coastguard Worker>; 29*9880d681SAndroid Build Coastguard Worker 30*9880d681SAndroid Build Coastguard Workerdef AMDGPUFPClassOp : SDTypeProfile<1, 2, 31*9880d681SAndroid Build Coastguard Worker [SDTCisInt<0>, SDTCisFP<1>, SDTCisInt<2>] 32*9880d681SAndroid Build Coastguard Worker>; 33*9880d681SAndroid Build Coastguard Worker 34*9880d681SAndroid Build Coastguard Workerdef AMDGPUDivScaleOp : SDTypeProfile<2, 3, 35*9880d681SAndroid Build Coastguard Worker [SDTCisFP<0>, SDTCisInt<1>, SDTCisSameAs<0, 2>, SDTCisSameAs<0, 3>, SDTCisSameAs<0, 4>] 36*9880d681SAndroid Build Coastguard Worker>; 37*9880d681SAndroid Build Coastguard Worker 38*9880d681SAndroid Build Coastguard Worker// float, float, float, vcc 39*9880d681SAndroid Build Coastguard Workerdef AMDGPUFmasOp : SDTypeProfile<1, 4, 40*9880d681SAndroid Build Coastguard Worker [SDTCisFP<0>, SDTCisSameAs<0, 1>, SDTCisSameAs<0, 2>, SDTCisSameAs<0, 3>, SDTCisInt<4>] 41*9880d681SAndroid Build Coastguard Worker>; 42*9880d681SAndroid Build Coastguard Worker 43*9880d681SAndroid Build Coastguard Worker//===----------------------------------------------------------------------===// 44*9880d681SAndroid Build Coastguard Worker// AMDGPU DAG Nodes 45*9880d681SAndroid Build Coastguard Worker// 46*9880d681SAndroid Build Coastguard Worker 47*9880d681SAndroid Build Coastguard Workerdef AMDGPUconstdata_ptr : SDNode< 48*9880d681SAndroid Build Coastguard Worker "AMDGPUISD::CONST_DATA_PTR", SDTypeProfile <1, 1, [SDTCisVT<0, iPTR>, 49*9880d681SAndroid Build Coastguard Worker SDTCisVT<0, iPTR>]> 50*9880d681SAndroid Build Coastguard Worker>; 51*9880d681SAndroid Build Coastguard Worker 52*9880d681SAndroid Build Coastguard Worker// This argument to this node is a dword address. 53*9880d681SAndroid Build Coastguard Workerdef AMDGPUdwordaddr : SDNode<"AMDGPUISD::DWORDADDR", SDTIntUnaryOp>; 54*9880d681SAndroid Build Coastguard Worker 55*9880d681SAndroid Build Coastguard Workerdef AMDGPUcos : SDNode<"AMDGPUISD::COS_HW", SDTFPUnaryOp>; 56*9880d681SAndroid Build Coastguard Workerdef AMDGPUsin : SDNode<"AMDGPUISD::SIN_HW", SDTFPUnaryOp>; 57*9880d681SAndroid Build Coastguard Worker 58*9880d681SAndroid Build Coastguard Worker// out = a - floor(a) 59*9880d681SAndroid Build Coastguard Workerdef AMDGPUfract : SDNode<"AMDGPUISD::FRACT", SDTFPUnaryOp>; 60*9880d681SAndroid Build Coastguard Worker 61*9880d681SAndroid Build Coastguard Worker// out = 1.0 / a 62*9880d681SAndroid Build Coastguard Workerdef AMDGPUrcp : SDNode<"AMDGPUISD::RCP", SDTFPUnaryOp>; 63*9880d681SAndroid Build Coastguard Worker 64*9880d681SAndroid Build Coastguard Worker// out = 1.0 / sqrt(a) 65*9880d681SAndroid Build Coastguard Workerdef AMDGPUrsq : SDNode<"AMDGPUISD::RSQ", SDTFPUnaryOp>; 66*9880d681SAndroid Build Coastguard Worker 67*9880d681SAndroid Build Coastguard Worker// out = 1.0 / sqrt(a) 68*9880d681SAndroid Build Coastguard Workerdef AMDGPUrsq_legacy : SDNode<"AMDGPUISD::RSQ_LEGACY", SDTFPUnaryOp>; 69*9880d681SAndroid Build Coastguard Worker 70*9880d681SAndroid Build Coastguard Worker// out = 1.0 / sqrt(a) result clamped to +/- max_float. 71*9880d681SAndroid Build Coastguard Workerdef AMDGPUrsq_clamp : SDNode<"AMDGPUISD::RSQ_CLAMP", SDTFPUnaryOp>; 72*9880d681SAndroid Build Coastguard Worker 73*9880d681SAndroid Build Coastguard Workerdef AMDGPUldexp : SDNode<"AMDGPUISD::LDEXP", AMDGPULdExpOp>; 74*9880d681SAndroid Build Coastguard Worker 75*9880d681SAndroid Build Coastguard Workerdef AMDGPUfp_class : SDNode<"AMDGPUISD::FP_CLASS", AMDGPUFPClassOp>; 76*9880d681SAndroid Build Coastguard Worker 77*9880d681SAndroid Build Coastguard Worker// out = max(a, b) a and b are floats, where a nan comparison fails. 78*9880d681SAndroid Build Coastguard Worker// This is not commutative because this gives the second operand: 79*9880d681SAndroid Build Coastguard Worker// x < nan ? x : nan -> nan 80*9880d681SAndroid Build Coastguard Worker// nan < x ? nan : x -> x 81*9880d681SAndroid Build Coastguard Workerdef AMDGPUfmax_legacy : SDNode<"AMDGPUISD::FMAX_LEGACY", SDTFPBinOp, 82*9880d681SAndroid Build Coastguard Worker [] 83*9880d681SAndroid Build Coastguard Worker>; 84*9880d681SAndroid Build Coastguard Worker 85*9880d681SAndroid Build Coastguard Workerdef AMDGPUclamp : SDNode<"AMDGPUISD::CLAMP", SDTFPTernaryOp, []>; 86*9880d681SAndroid Build Coastguard Worker 87*9880d681SAndroid Build Coastguard Worker// out = max(a, b) a and b are signed ints 88*9880d681SAndroid Build Coastguard Workerdef AMDGPUsmax : SDNode<"AMDGPUISD::SMAX", SDTIntBinOp, 89*9880d681SAndroid Build Coastguard Worker [SDNPCommutative, SDNPAssociative] 90*9880d681SAndroid Build Coastguard Worker>; 91*9880d681SAndroid Build Coastguard Worker 92*9880d681SAndroid Build Coastguard Worker// out = max(a, b) a and b are unsigned ints 93*9880d681SAndroid Build Coastguard Workerdef AMDGPUumax : SDNode<"AMDGPUISD::UMAX", SDTIntBinOp, 94*9880d681SAndroid Build Coastguard Worker [SDNPCommutative, SDNPAssociative] 95*9880d681SAndroid Build Coastguard Worker>; 96*9880d681SAndroid Build Coastguard Worker 97*9880d681SAndroid Build Coastguard Worker// out = min(a, b) a and b are floats, where a nan comparison fails. 98*9880d681SAndroid Build Coastguard Workerdef AMDGPUfmin_legacy : SDNode<"AMDGPUISD::FMIN_LEGACY", SDTFPBinOp, 99*9880d681SAndroid Build Coastguard Worker [] 100*9880d681SAndroid Build Coastguard Worker>; 101*9880d681SAndroid Build Coastguard Worker 102*9880d681SAndroid Build Coastguard Worker// FIXME: TableGen doesn't like commutative instructions with more 103*9880d681SAndroid Build Coastguard Worker// than 2 operands. 104*9880d681SAndroid Build Coastguard Worker// out = max(a, b, c) a, b and c are floats 105*9880d681SAndroid Build Coastguard Workerdef AMDGPUfmax3 : SDNode<"AMDGPUISD::FMAX3", SDTFPTernaryOp, 106*9880d681SAndroid Build Coastguard Worker [/*SDNPCommutative, SDNPAssociative*/] 107*9880d681SAndroid Build Coastguard Worker>; 108*9880d681SAndroid Build Coastguard Worker 109*9880d681SAndroid Build Coastguard Worker// out = max(a, b, c) a, b, and c are signed ints 110*9880d681SAndroid Build Coastguard Workerdef AMDGPUsmax3 : SDNode<"AMDGPUISD::SMAX3", AMDGPUDTIntTernaryOp, 111*9880d681SAndroid Build Coastguard Worker [/*SDNPCommutative, SDNPAssociative*/] 112*9880d681SAndroid Build Coastguard Worker>; 113*9880d681SAndroid Build Coastguard Worker 114*9880d681SAndroid Build Coastguard Worker// out = max(a, b, c) a, b and c are unsigned ints 115*9880d681SAndroid Build Coastguard Workerdef AMDGPUumax3 : SDNode<"AMDGPUISD::UMAX3", AMDGPUDTIntTernaryOp, 116*9880d681SAndroid Build Coastguard Worker [/*SDNPCommutative, SDNPAssociative*/] 117*9880d681SAndroid Build Coastguard Worker>; 118*9880d681SAndroid Build Coastguard Worker 119*9880d681SAndroid Build Coastguard Worker// out = min(a, b, c) a, b and c are floats 120*9880d681SAndroid Build Coastguard Workerdef AMDGPUfmin3 : SDNode<"AMDGPUISD::FMIN3", SDTFPTernaryOp, 121*9880d681SAndroid Build Coastguard Worker [/*SDNPCommutative, SDNPAssociative*/] 122*9880d681SAndroid Build Coastguard Worker>; 123*9880d681SAndroid Build Coastguard Worker 124*9880d681SAndroid Build Coastguard Worker// out = min(a, b, c) a, b and c are signed ints 125*9880d681SAndroid Build Coastguard Workerdef AMDGPUsmin3 : SDNode<"AMDGPUISD::SMIN3", AMDGPUDTIntTernaryOp, 126*9880d681SAndroid Build Coastguard Worker [/*SDNPCommutative, SDNPAssociative*/] 127*9880d681SAndroid Build Coastguard Worker>; 128*9880d681SAndroid Build Coastguard Worker 129*9880d681SAndroid Build Coastguard Worker// out = min(a, b) a and b are unsigned ints 130*9880d681SAndroid Build Coastguard Workerdef AMDGPUumin3 : SDNode<"AMDGPUISD::UMIN3", AMDGPUDTIntTernaryOp, 131*9880d681SAndroid Build Coastguard Worker [/*SDNPCommutative, SDNPAssociative*/] 132*9880d681SAndroid Build Coastguard Worker>; 133*9880d681SAndroid Build Coastguard Worker 134*9880d681SAndroid Build Coastguard Worker// out = (src0 + src1 > 0xFFFFFFFF) ? 1 : 0 135*9880d681SAndroid Build Coastguard Workerdef AMDGPUcarry : SDNode<"AMDGPUISD::CARRY", SDTIntBinOp, []>; 136*9880d681SAndroid Build Coastguard Worker 137*9880d681SAndroid Build Coastguard Worker// out = (src1 > src0) ? 1 : 0 138*9880d681SAndroid Build Coastguard Workerdef AMDGPUborrow : SDNode<"AMDGPUISD::BORROW", SDTIntBinOp, []>; 139*9880d681SAndroid Build Coastguard Worker 140*9880d681SAndroid Build Coastguard Worker 141*9880d681SAndroid Build Coastguard Workerdef AMDGPUcvt_f32_ubyte0 : SDNode<"AMDGPUISD::CVT_F32_UBYTE0", 142*9880d681SAndroid Build Coastguard Worker SDTIntToFPOp, []>; 143*9880d681SAndroid Build Coastguard Workerdef AMDGPUcvt_f32_ubyte1 : SDNode<"AMDGPUISD::CVT_F32_UBYTE1", 144*9880d681SAndroid Build Coastguard Worker SDTIntToFPOp, []>; 145*9880d681SAndroid Build Coastguard Workerdef AMDGPUcvt_f32_ubyte2 : SDNode<"AMDGPUISD::CVT_F32_UBYTE2", 146*9880d681SAndroid Build Coastguard Worker SDTIntToFPOp, []>; 147*9880d681SAndroid Build Coastguard Workerdef AMDGPUcvt_f32_ubyte3 : SDNode<"AMDGPUISD::CVT_F32_UBYTE3", 148*9880d681SAndroid Build Coastguard Worker SDTIntToFPOp, []>; 149*9880d681SAndroid Build Coastguard Worker 150*9880d681SAndroid Build Coastguard Worker 151*9880d681SAndroid Build Coastguard Worker// urecip - This operation is a helper for integer division, it returns the 152*9880d681SAndroid Build Coastguard Worker// result of 1 / a as a fractional unsigned integer. 153*9880d681SAndroid Build Coastguard Worker// out = (2^32 / a) + e 154*9880d681SAndroid Build Coastguard Worker// e is rounding error 155*9880d681SAndroid Build Coastguard Workerdef AMDGPUurecip : SDNode<"AMDGPUISD::URECIP", SDTIntUnaryOp>; 156*9880d681SAndroid Build Coastguard Worker 157*9880d681SAndroid Build Coastguard Worker// Special case divide preop and flags. 158*9880d681SAndroid Build Coastguard Workerdef AMDGPUdiv_scale : SDNode<"AMDGPUISD::DIV_SCALE", AMDGPUDivScaleOp>; 159*9880d681SAndroid Build Coastguard Worker 160*9880d681SAndroid Build Coastguard Worker// Special case divide FMA with scale and flags (src0 = Quotient, 161*9880d681SAndroid Build Coastguard Worker// src1 = Denominator, src2 = Numerator). 162*9880d681SAndroid Build Coastguard Workerdef AMDGPUdiv_fmas : SDNode<"AMDGPUISD::DIV_FMAS", AMDGPUFmasOp>; 163*9880d681SAndroid Build Coastguard Worker 164*9880d681SAndroid Build Coastguard Worker// Single or double precision division fixup. 165*9880d681SAndroid Build Coastguard Worker// Special case divide fixup and flags(src0 = Quotient, src1 = 166*9880d681SAndroid Build Coastguard Worker// Denominator, src2 = Numerator). 167*9880d681SAndroid Build Coastguard Workerdef AMDGPUdiv_fixup : SDNode<"AMDGPUISD::DIV_FIXUP", SDTFPTernaryOp>; 168*9880d681SAndroid Build Coastguard Worker 169*9880d681SAndroid Build Coastguard Worker// Look Up 2.0 / pi src0 with segment select src1[4:0] 170*9880d681SAndroid Build Coastguard Workerdef AMDGPUtrig_preop : SDNode<"AMDGPUISD::TRIG_PREOP", AMDGPUTrigPreOp>; 171*9880d681SAndroid Build Coastguard Worker 172*9880d681SAndroid Build Coastguard Workerdef AMDGPUregister_load : SDNode<"AMDGPUISD::REGISTER_LOAD", 173*9880d681SAndroid Build Coastguard Worker SDTypeProfile<1, 2, [SDTCisPtrTy<1>, SDTCisInt<2>]>, 174*9880d681SAndroid Build Coastguard Worker [SDNPHasChain, SDNPMayLoad]>; 175*9880d681SAndroid Build Coastguard Worker 176*9880d681SAndroid Build Coastguard Workerdef AMDGPUregister_store : SDNode<"AMDGPUISD::REGISTER_STORE", 177*9880d681SAndroid Build Coastguard Worker SDTypeProfile<0, 3, [SDTCisPtrTy<1>, SDTCisInt<2>]>, 178*9880d681SAndroid Build Coastguard Worker [SDNPHasChain, SDNPMayStore]>; 179*9880d681SAndroid Build Coastguard Worker 180*9880d681SAndroid Build Coastguard Worker// MSKOR instructions are atomic memory instructions used mainly for storing 181*9880d681SAndroid Build Coastguard Worker// 8-bit and 16-bit values. The definition is: 182*9880d681SAndroid Build Coastguard Worker// 183*9880d681SAndroid Build Coastguard Worker// MSKOR(dst, mask, src) MEM[dst] = ((MEM[dst] & ~mask) | src) 184*9880d681SAndroid Build Coastguard Worker// 185*9880d681SAndroid Build Coastguard Worker// src0: vec4(src, 0, 0, mask) 186*9880d681SAndroid Build Coastguard Worker// src1: dst - rat offset (aka pointer) in dwords 187*9880d681SAndroid Build Coastguard Workerdef AMDGPUstore_mskor : SDNode<"AMDGPUISD::STORE_MSKOR", 188*9880d681SAndroid Build Coastguard Worker SDTypeProfile<0, 2, []>, 189*9880d681SAndroid Build Coastguard Worker [SDNPHasChain, SDNPMayStore, SDNPMemOperand]>; 190*9880d681SAndroid Build Coastguard Worker 191*9880d681SAndroid Build Coastguard Workerdef AMDGPUatomic_cmp_swap : SDNode<"AMDGPUISD::ATOMIC_CMP_SWAP", 192*9880d681SAndroid Build Coastguard Worker SDTypeProfile<1, 2, [SDTCisPtrTy<1>, SDTCisVec<2>]>, 193*9880d681SAndroid Build Coastguard Worker [SDNPHasChain, SDNPMayStore, SDNPMayLoad, 194*9880d681SAndroid Build Coastguard Worker SDNPMemOperand]>; 195*9880d681SAndroid Build Coastguard Worker 196*9880d681SAndroid Build Coastguard Workerdef AMDGPUround : SDNode<"ISD::FROUND", 197*9880d681SAndroid Build Coastguard Worker SDTypeProfile<1, 1, [SDTCisFP<0>, SDTCisSameAs<0,1>]>>; 198*9880d681SAndroid Build Coastguard Worker 199*9880d681SAndroid Build Coastguard Workerdef AMDGPUbfe_u32 : SDNode<"AMDGPUISD::BFE_U32", AMDGPUDTIntTernaryOp>; 200*9880d681SAndroid Build Coastguard Workerdef AMDGPUbfe_i32 : SDNode<"AMDGPUISD::BFE_I32", AMDGPUDTIntTernaryOp>; 201*9880d681SAndroid Build Coastguard Workerdef AMDGPUbfi : SDNode<"AMDGPUISD::BFI", AMDGPUDTIntTernaryOp>; 202*9880d681SAndroid Build Coastguard Workerdef AMDGPUbfm : SDNode<"AMDGPUISD::BFM", SDTIntBinOp>; 203*9880d681SAndroid Build Coastguard Worker 204*9880d681SAndroid Build Coastguard Workerdef AMDGPUffbh_u32 : SDNode<"AMDGPUISD::FFBH_U32", SDTIntUnaryOp>; 205*9880d681SAndroid Build Coastguard Worker 206*9880d681SAndroid Build Coastguard Worker// Signed and unsigned 24-bit mulitply. The highest 8-bits are ignore when 207*9880d681SAndroid Build Coastguard Worker// performing the mulitply. The result is a 32-bit value. 208*9880d681SAndroid Build Coastguard Workerdef AMDGPUmul_u24 : SDNode<"AMDGPUISD::MUL_U24", SDTIntBinOp, 209*9880d681SAndroid Build Coastguard Worker [SDNPCommutative] 210*9880d681SAndroid Build Coastguard Worker>; 211*9880d681SAndroid Build Coastguard Workerdef AMDGPUmul_i24 : SDNode<"AMDGPUISD::MUL_I24", SDTIntBinOp, 212*9880d681SAndroid Build Coastguard Worker [SDNPCommutative] 213*9880d681SAndroid Build Coastguard Worker>; 214*9880d681SAndroid Build Coastguard Worker 215*9880d681SAndroid Build Coastguard Workerdef AMDGPUmad_u24 : SDNode<"AMDGPUISD::MAD_U24", AMDGPUDTIntTernaryOp, 216*9880d681SAndroid Build Coastguard Worker [] 217*9880d681SAndroid Build Coastguard Worker>; 218*9880d681SAndroid Build Coastguard Workerdef AMDGPUmad_i24 : SDNode<"AMDGPUISD::MAD_I24", AMDGPUDTIntTernaryOp, 219*9880d681SAndroid Build Coastguard Worker [] 220*9880d681SAndroid Build Coastguard Worker>; 221*9880d681SAndroid Build Coastguard Worker 222*9880d681SAndroid Build Coastguard Workerdef AMDGPUsmed3 : SDNode<"AMDGPUISD::SMED3", AMDGPUDTIntTernaryOp, 223*9880d681SAndroid Build Coastguard Worker [] 224*9880d681SAndroid Build Coastguard Worker>; 225*9880d681SAndroid Build Coastguard Worker 226*9880d681SAndroid Build Coastguard Workerdef AMDGPUumed3 : SDNode<"AMDGPUISD::UMED3", AMDGPUDTIntTernaryOp, 227*9880d681SAndroid Build Coastguard Worker [] 228*9880d681SAndroid Build Coastguard Worker>; 229*9880d681SAndroid Build Coastguard Worker 230*9880d681SAndroid Build Coastguard Workerdef AMDGPUfmed3 : SDNode<"AMDGPUISD::FMED3", SDTFPTernaryOp, []>; 231*9880d681SAndroid Build Coastguard Worker 232*9880d681SAndroid Build Coastguard Workerdef AMDGPUsendmsg : SDNode<"AMDGPUISD::SENDMSG", 233*9880d681SAndroid Build Coastguard Worker SDTypeProfile<0, 1, [SDTCisInt<0>]>, 234*9880d681SAndroid Build Coastguard Worker [SDNPHasChain, SDNPInGlue]>; 235*9880d681SAndroid Build Coastguard Worker 236*9880d681SAndroid Build Coastguard Workerdef AMDGPUinterp_mov : SDNode<"AMDGPUISD::INTERP_MOV", 237*9880d681SAndroid Build Coastguard Worker SDTypeProfile<1, 3, [SDTCisFP<0>]>, 238*9880d681SAndroid Build Coastguard Worker [SDNPInGlue]>; 239*9880d681SAndroid Build Coastguard Worker 240*9880d681SAndroid Build Coastguard Workerdef AMDGPUinterp_p1 : SDNode<"AMDGPUISD::INTERP_P1", 241*9880d681SAndroid Build Coastguard Worker SDTypeProfile<1, 3, [SDTCisFP<0>]>, 242*9880d681SAndroid Build Coastguard Worker [SDNPInGlue, SDNPOutGlue]>; 243*9880d681SAndroid Build Coastguard Worker 244*9880d681SAndroid Build Coastguard Workerdef AMDGPUinterp_p2 : SDNode<"AMDGPUISD::INTERP_P2", 245*9880d681SAndroid Build Coastguard Worker SDTypeProfile<1, 4, [SDTCisFP<0>]>, 246*9880d681SAndroid Build Coastguard Worker [SDNPInGlue]>; 247*9880d681SAndroid Build Coastguard Worker 248*9880d681SAndroid Build Coastguard Worker//===----------------------------------------------------------------------===// 249*9880d681SAndroid Build Coastguard Worker// Flow Control Profile Types 250*9880d681SAndroid Build Coastguard Worker//===----------------------------------------------------------------------===// 251*9880d681SAndroid Build Coastguard Worker// Branch instruction where second and third are basic blocks 252*9880d681SAndroid Build Coastguard Workerdef SDTIL_BRCond : SDTypeProfile<0, 2, [ 253*9880d681SAndroid Build Coastguard Worker SDTCisVT<0, OtherVT> 254*9880d681SAndroid Build Coastguard Worker ]>; 255*9880d681SAndroid Build Coastguard Worker 256*9880d681SAndroid Build Coastguard Worker//===----------------------------------------------------------------------===// 257*9880d681SAndroid Build Coastguard Worker// Flow Control DAG Nodes 258*9880d681SAndroid Build Coastguard Worker//===----------------------------------------------------------------------===// 259*9880d681SAndroid Build Coastguard Workerdef IL_brcond : SDNode<"AMDGPUISD::BRANCH_COND", SDTIL_BRCond, [SDNPHasChain]>; 260*9880d681SAndroid Build Coastguard Worker 261*9880d681SAndroid Build Coastguard Worker//===----------------------------------------------------------------------===// 262*9880d681SAndroid Build Coastguard Worker// Call/Return DAG Nodes 263*9880d681SAndroid Build Coastguard Worker//===----------------------------------------------------------------------===// 264*9880d681SAndroid Build Coastguard Workerdef AMDGPUendpgm : SDNode<"AMDGPUISD::ENDPGM", SDTNone, 265*9880d681SAndroid Build Coastguard Worker [SDNPHasChain, SDNPOptInGlue]>; 266*9880d681SAndroid Build Coastguard Worker 267*9880d681SAndroid Build Coastguard Workerdef AMDGPUreturn : SDNode<"AMDGPUISD::RETURN", SDTNone, 268*9880d681SAndroid Build Coastguard Worker [SDNPHasChain, SDNPOptInGlue, SDNPVariadic]>; 269