xref: /aosp_15_r20/external/llvm/lib/Target/AArch64/AArch64SchedA53.td (revision 9880d6810fe72a1726cb53787c6711e909410d58)
1*9880d681SAndroid Build Coastguard Worker//==- AArch64SchedA53.td - Cortex-A53 Scheduling Definitions -*- tablegen -*-=//
2*9880d681SAndroid Build Coastguard Worker//
3*9880d681SAndroid Build Coastguard Worker//                     The LLVM Compiler Infrastructure
4*9880d681SAndroid Build Coastguard Worker//
5*9880d681SAndroid Build Coastguard Worker// This file is distributed under the University of Illinois Open Source
6*9880d681SAndroid Build Coastguard Worker// License. See LICENSE.TXT for details.
7*9880d681SAndroid Build Coastguard Worker//
8*9880d681SAndroid Build Coastguard Worker//===----------------------------------------------------------------------===//
9*9880d681SAndroid Build Coastguard Worker//
10*9880d681SAndroid Build Coastguard Worker// This file defines the itinerary class data for the ARM Cortex A53 processors.
11*9880d681SAndroid Build Coastguard Worker//
12*9880d681SAndroid Build Coastguard Worker//===----------------------------------------------------------------------===//
13*9880d681SAndroid Build Coastguard Worker
14*9880d681SAndroid Build Coastguard Worker// ===---------------------------------------------------------------------===//
15*9880d681SAndroid Build Coastguard Worker// The following definitions describe the simpler per-operand machine model.
16*9880d681SAndroid Build Coastguard Worker// This works with MachineScheduler. See MCSchedModel.h for details.
17*9880d681SAndroid Build Coastguard Worker
18*9880d681SAndroid Build Coastguard Worker// Cortex-A53 machine model for scheduling and other instruction cost heuristics.
19*9880d681SAndroid Build Coastguard Workerdef CortexA53Model : SchedMachineModel {
20*9880d681SAndroid Build Coastguard Worker  let MicroOpBufferSize = 0; // Explicitly set to zero since A53 is in-order.
21*9880d681SAndroid Build Coastguard Worker  let IssueWidth = 2;        // 2 micro-ops are dispatched per cycle.
22*9880d681SAndroid Build Coastguard Worker  let LoadLatency = 3;       // Optimistic load latency assuming bypass.
23*9880d681SAndroid Build Coastguard Worker                             // This is overriden by OperandCycles if the
24*9880d681SAndroid Build Coastguard Worker                             // Itineraries are queried instead.
25*9880d681SAndroid Build Coastguard Worker  let MispredictPenalty = 9; // Based on "Cortex-A53 Software Optimisation
26*9880d681SAndroid Build Coastguard Worker                             // Specification - Instruction Timings"
27*9880d681SAndroid Build Coastguard Worker                             // v 1.0 Spreadsheet
28*9880d681SAndroid Build Coastguard Worker  let CompleteModel = 1;
29*9880d681SAndroid Build Coastguard Worker}
30*9880d681SAndroid Build Coastguard Worker
31*9880d681SAndroid Build Coastguard Worker
32*9880d681SAndroid Build Coastguard Worker//===----------------------------------------------------------------------===//
33*9880d681SAndroid Build Coastguard Worker// Define each kind of processor resource and number available.
34*9880d681SAndroid Build Coastguard Worker
35*9880d681SAndroid Build Coastguard Worker// Modeling each pipeline as a ProcResource using the BufferSize = 0 since
36*9880d681SAndroid Build Coastguard Worker// Cortex-A53 is in-order.
37*9880d681SAndroid Build Coastguard Worker
38*9880d681SAndroid Build Coastguard Workerdef A53UnitALU    : ProcResource<2> { let BufferSize = 0; } // Int ALU
39*9880d681SAndroid Build Coastguard Workerdef A53UnitMAC    : ProcResource<1> { let BufferSize = 0; } // Int MAC
40*9880d681SAndroid Build Coastguard Workerdef A53UnitDiv    : ProcResource<1> { let BufferSize = 0; } // Int Division
41*9880d681SAndroid Build Coastguard Workerdef A53UnitLdSt   : ProcResource<1> { let BufferSize = 0; } // Load/Store
42*9880d681SAndroid Build Coastguard Workerdef A53UnitB      : ProcResource<1> { let BufferSize = 0; } // Branch
43*9880d681SAndroid Build Coastguard Workerdef A53UnitFPALU  : ProcResource<1> { let BufferSize = 0; } // FP ALU
44*9880d681SAndroid Build Coastguard Workerdef A53UnitFPMDS  : ProcResource<1> { let BufferSize = 0; } // FP Mult/Div/Sqrt
45*9880d681SAndroid Build Coastguard Worker
46*9880d681SAndroid Build Coastguard Worker
47*9880d681SAndroid Build Coastguard Worker//===----------------------------------------------------------------------===//
48*9880d681SAndroid Build Coastguard Worker// Subtarget-specific SchedWrite types which both map the ProcResources and
49*9880d681SAndroid Build Coastguard Worker// set the latency.
50*9880d681SAndroid Build Coastguard Worker
51*9880d681SAndroid Build Coastguard Workerlet SchedModel = CortexA53Model in {
52*9880d681SAndroid Build Coastguard Worker
53*9880d681SAndroid Build Coastguard Worker// ALU - Despite having a full latency of 4, most of the ALU instructions can
54*9880d681SAndroid Build Coastguard Worker//       forward a cycle earlier and then two cycles earlier in the case of a
55*9880d681SAndroid Build Coastguard Worker//       shift-only instruction. These latencies will be incorrect when the
56*9880d681SAndroid Build Coastguard Worker//       result cannot be forwarded, but modeling isn't rocket surgery.
57*9880d681SAndroid Build Coastguard Workerdef : WriteRes<WriteImm, [A53UnitALU]> { let Latency = 3; }
58*9880d681SAndroid Build Coastguard Workerdef : WriteRes<WriteI, [A53UnitALU]> { let Latency = 3; }
59*9880d681SAndroid Build Coastguard Workerdef : WriteRes<WriteISReg, [A53UnitALU]> { let Latency = 3; }
60*9880d681SAndroid Build Coastguard Workerdef : WriteRes<WriteIEReg, [A53UnitALU]> { let Latency = 3; }
61*9880d681SAndroid Build Coastguard Workerdef : WriteRes<WriteIS, [A53UnitALU]> { let Latency = 2; }
62*9880d681SAndroid Build Coastguard Workerdef : WriteRes<WriteExtr, [A53UnitALU]> { let Latency = 3; }
63*9880d681SAndroid Build Coastguard Worker
64*9880d681SAndroid Build Coastguard Worker// MAC
65*9880d681SAndroid Build Coastguard Workerdef : WriteRes<WriteIM32, [A53UnitMAC]> { let Latency = 4; }
66*9880d681SAndroid Build Coastguard Workerdef : WriteRes<WriteIM64, [A53UnitMAC]> { let Latency = 4; }
67*9880d681SAndroid Build Coastguard Worker
68*9880d681SAndroid Build Coastguard Worker// Div
69*9880d681SAndroid Build Coastguard Workerdef : WriteRes<WriteID32, [A53UnitDiv]> { let Latency = 4; }
70*9880d681SAndroid Build Coastguard Workerdef : WriteRes<WriteID64, [A53UnitDiv]> { let Latency = 4; }
71*9880d681SAndroid Build Coastguard Worker
72*9880d681SAndroid Build Coastguard Worker// Load
73*9880d681SAndroid Build Coastguard Workerdef : WriteRes<WriteLD, [A53UnitLdSt]> { let Latency = 4; }
74*9880d681SAndroid Build Coastguard Workerdef : WriteRes<WriteLDIdx, [A53UnitLdSt]> { let Latency = 4; }
75*9880d681SAndroid Build Coastguard Workerdef : WriteRes<WriteLDHi, [A53UnitLdSt]> { let Latency = 4; }
76*9880d681SAndroid Build Coastguard Worker
77*9880d681SAndroid Build Coastguard Worker// Vector Load - Vector loads take 1-5 cycles to issue. For the WriteVecLd
78*9880d681SAndroid Build Coastguard Worker//               below, choosing the median of 3 which makes the latency 6.
79*9880d681SAndroid Build Coastguard Worker//               May model this more carefully in the future. The remaining
80*9880d681SAndroid Build Coastguard Worker//               A53WriteVLD# types represent the 1-5 cycle issues explicitly.
81*9880d681SAndroid Build Coastguard Workerdef : WriteRes<WriteVLD, [A53UnitLdSt]> { let Latency = 6;
82*9880d681SAndroid Build Coastguard Worker                                          let ResourceCycles = [3]; }
83*9880d681SAndroid Build Coastguard Workerdef A53WriteVLD1 : SchedWriteRes<[A53UnitLdSt]> { let Latency = 4; }
84*9880d681SAndroid Build Coastguard Workerdef A53WriteVLD2 : SchedWriteRes<[A53UnitLdSt]> { let Latency = 5;
85*9880d681SAndroid Build Coastguard Worker                                                  let ResourceCycles = [2]; }
86*9880d681SAndroid Build Coastguard Workerdef A53WriteVLD3 : SchedWriteRes<[A53UnitLdSt]> { let Latency = 6;
87*9880d681SAndroid Build Coastguard Worker                                                  let ResourceCycles = [3]; }
88*9880d681SAndroid Build Coastguard Workerdef A53WriteVLD4 : SchedWriteRes<[A53UnitLdSt]> { let Latency = 7;
89*9880d681SAndroid Build Coastguard Worker                                                  let ResourceCycles = [4]; }
90*9880d681SAndroid Build Coastguard Workerdef A53WriteVLD5 : SchedWriteRes<[A53UnitLdSt]> { let Latency = 8;
91*9880d681SAndroid Build Coastguard Worker                                                  let ResourceCycles = [5]; }
92*9880d681SAndroid Build Coastguard Worker
93*9880d681SAndroid Build Coastguard Worker// Pre/Post Indexing - Performed as part of address generation which is already
94*9880d681SAndroid Build Coastguard Worker//                     accounted for in the WriteST* latencies below
95*9880d681SAndroid Build Coastguard Workerdef : WriteRes<WriteAdr, []> { let Latency = 0; }
96*9880d681SAndroid Build Coastguard Worker
97*9880d681SAndroid Build Coastguard Worker// Store
98*9880d681SAndroid Build Coastguard Workerdef : WriteRes<WriteST, [A53UnitLdSt]> { let Latency = 4; }
99*9880d681SAndroid Build Coastguard Workerdef : WriteRes<WriteSTP, [A53UnitLdSt]> { let Latency = 4; }
100*9880d681SAndroid Build Coastguard Workerdef : WriteRes<WriteSTIdx, [A53UnitLdSt]> { let Latency = 4; }
101*9880d681SAndroid Build Coastguard Workerdef : WriteRes<WriteSTX, [A53UnitLdSt]> { let Latency = 4; }
102*9880d681SAndroid Build Coastguard Worker
103*9880d681SAndroid Build Coastguard Worker// Vector Store - Similar to vector loads, can take 1-3 cycles to issue.
104*9880d681SAndroid Build Coastguard Workerdef : WriteRes<WriteVST, [A53UnitLdSt]> { let Latency = 5;
105*9880d681SAndroid Build Coastguard Worker                                          let ResourceCycles = [2];}
106*9880d681SAndroid Build Coastguard Workerdef A53WriteVST1 : SchedWriteRes<[A53UnitLdSt]> { let Latency = 4; }
107*9880d681SAndroid Build Coastguard Workerdef A53WriteVST2 : SchedWriteRes<[A53UnitLdSt]> { let Latency = 5;
108*9880d681SAndroid Build Coastguard Worker                                                  let ResourceCycles = [2]; }
109*9880d681SAndroid Build Coastguard Workerdef A53WriteVST3 : SchedWriteRes<[A53UnitLdSt]> { let Latency = 6;
110*9880d681SAndroid Build Coastguard Worker                                                  let ResourceCycles = [3]; }
111*9880d681SAndroid Build Coastguard Worker
112*9880d681SAndroid Build Coastguard Workerdef : WriteRes<WriteAtomic, []> { let Unsupported = 1; }
113*9880d681SAndroid Build Coastguard Worker
114*9880d681SAndroid Build Coastguard Worker// Branch
115*9880d681SAndroid Build Coastguard Workerdef : WriteRes<WriteBr, [A53UnitB]>;
116*9880d681SAndroid Build Coastguard Workerdef : WriteRes<WriteBrReg, [A53UnitB]>;
117*9880d681SAndroid Build Coastguard Workerdef : WriteRes<WriteSys, [A53UnitB]>;
118*9880d681SAndroid Build Coastguard Workerdef : WriteRes<WriteBarrier, [A53UnitB]>;
119*9880d681SAndroid Build Coastguard Workerdef : WriteRes<WriteHint, [A53UnitB]>;
120*9880d681SAndroid Build Coastguard Worker
121*9880d681SAndroid Build Coastguard Worker// FP ALU
122*9880d681SAndroid Build Coastguard Workerdef : WriteRes<WriteF, [A53UnitFPALU]> { let Latency = 6; }
123*9880d681SAndroid Build Coastguard Workerdef : WriteRes<WriteFCmp, [A53UnitFPALU]> { let Latency = 6; }
124*9880d681SAndroid Build Coastguard Workerdef : WriteRes<WriteFCvt, [A53UnitFPALU]> { let Latency = 6; }
125*9880d681SAndroid Build Coastguard Workerdef : WriteRes<WriteFCopy, [A53UnitFPALU]> { let Latency = 6; }
126*9880d681SAndroid Build Coastguard Workerdef : WriteRes<WriteFImm, [A53UnitFPALU]> { let Latency = 6; }
127*9880d681SAndroid Build Coastguard Workerdef : WriteRes<WriteV, [A53UnitFPALU]> { let Latency = 6; }
128*9880d681SAndroid Build Coastguard Worker
129*9880d681SAndroid Build Coastguard Worker// FP Mul, Div, Sqrt
130*9880d681SAndroid Build Coastguard Workerdef : WriteRes<WriteFMul, [A53UnitFPMDS]> { let Latency = 6; }
131*9880d681SAndroid Build Coastguard Workerdef : WriteRes<WriteFDiv, [A53UnitFPMDS]> { let Latency = 33;
132*9880d681SAndroid Build Coastguard Worker                                            let ResourceCycles = [29]; }
133*9880d681SAndroid Build Coastguard Workerdef A53WriteFMAC : SchedWriteRes<[A53UnitFPMDS]> { let Latency = 10; }
134*9880d681SAndroid Build Coastguard Workerdef A53WriteFDivSP : SchedWriteRes<[A53UnitFPMDS]> { let Latency = 18;
135*9880d681SAndroid Build Coastguard Worker                                                     let ResourceCycles = [14]; }
136*9880d681SAndroid Build Coastguard Workerdef A53WriteFDivDP : SchedWriteRes<[A53UnitFPMDS]> { let Latency = 33;
137*9880d681SAndroid Build Coastguard Worker                                                     let ResourceCycles = [29]; }
138*9880d681SAndroid Build Coastguard Workerdef A53WriteFSqrtSP : SchedWriteRes<[A53UnitFPMDS]> { let Latency = 17;
139*9880d681SAndroid Build Coastguard Worker                                                      let ResourceCycles = [13]; }
140*9880d681SAndroid Build Coastguard Workerdef A53WriteFSqrtDP : SchedWriteRes<[A53UnitFPMDS]> { let Latency = 32;
141*9880d681SAndroid Build Coastguard Worker                                                      let ResourceCycles = [28]; }
142*9880d681SAndroid Build Coastguard Worker
143*9880d681SAndroid Build Coastguard Worker//===----------------------------------------------------------------------===//
144*9880d681SAndroid Build Coastguard Worker// Subtarget-specific SchedRead types.
145*9880d681SAndroid Build Coastguard Worker
146*9880d681SAndroid Build Coastguard Worker// No forwarding for these reads.
147*9880d681SAndroid Build Coastguard Workerdef : ReadAdvance<ReadExtrHi, 0>;
148*9880d681SAndroid Build Coastguard Workerdef : ReadAdvance<ReadAdrBase, 0>;
149*9880d681SAndroid Build Coastguard Workerdef : ReadAdvance<ReadVLD, 0>;
150*9880d681SAndroid Build Coastguard Worker
151*9880d681SAndroid Build Coastguard Worker// ALU - Most operands in the ALU pipes are not needed for two cycles. Shiftable
152*9880d681SAndroid Build Coastguard Worker//       operands are needed one cycle later if and only if they are to be
153*9880d681SAndroid Build Coastguard Worker//       shifted. Otherwise, they too are needed two cycles later. This same
154*9880d681SAndroid Build Coastguard Worker//       ReadAdvance applies to Extended registers as well, even though there is
155*9880d681SAndroid Build Coastguard Worker//       a separate SchedPredicate for them.
156*9880d681SAndroid Build Coastguard Workerdef : ReadAdvance<ReadI, 2, [WriteImm,WriteI,
157*9880d681SAndroid Build Coastguard Worker                             WriteISReg, WriteIEReg,WriteIS,
158*9880d681SAndroid Build Coastguard Worker                             WriteID32,WriteID64,
159*9880d681SAndroid Build Coastguard Worker                             WriteIM32,WriteIM64]>;
160*9880d681SAndroid Build Coastguard Workerdef A53ReadShifted : SchedReadAdvance<1, [WriteImm,WriteI,
161*9880d681SAndroid Build Coastguard Worker                                          WriteISReg, WriteIEReg,WriteIS,
162*9880d681SAndroid Build Coastguard Worker                                          WriteID32,WriteID64,
163*9880d681SAndroid Build Coastguard Worker                                          WriteIM32,WriteIM64]>;
164*9880d681SAndroid Build Coastguard Workerdef A53ReadNotShifted : SchedReadAdvance<2, [WriteImm,WriteI,
165*9880d681SAndroid Build Coastguard Worker                                             WriteISReg, WriteIEReg,WriteIS,
166*9880d681SAndroid Build Coastguard Worker                                             WriteID32,WriteID64,
167*9880d681SAndroid Build Coastguard Worker                                             WriteIM32,WriteIM64]>;
168*9880d681SAndroid Build Coastguard Workerdef A53ReadISReg : SchedReadVariant<[
169*9880d681SAndroid Build Coastguard Worker	SchedVar<RegShiftedPred, [A53ReadShifted]>,
170*9880d681SAndroid Build Coastguard Worker	SchedVar<NoSchedPred, [A53ReadNotShifted]>]>;
171*9880d681SAndroid Build Coastguard Workerdef : SchedAlias<ReadISReg, A53ReadISReg>;
172*9880d681SAndroid Build Coastguard Worker
173*9880d681SAndroid Build Coastguard Workerdef A53ReadIEReg : SchedReadVariant<[
174*9880d681SAndroid Build Coastguard Worker	SchedVar<RegExtendedPred, [A53ReadShifted]>,
175*9880d681SAndroid Build Coastguard Worker	SchedVar<NoSchedPred, [A53ReadNotShifted]>]>;
176*9880d681SAndroid Build Coastguard Workerdef : SchedAlias<ReadIEReg, A53ReadIEReg>;
177*9880d681SAndroid Build Coastguard Worker
178*9880d681SAndroid Build Coastguard Worker// MAC - Operands are generally needed one cycle later in the MAC pipe.
179*9880d681SAndroid Build Coastguard Worker//       Accumulator operands are needed two cycles later.
180*9880d681SAndroid Build Coastguard Workerdef : ReadAdvance<ReadIM, 1, [WriteImm,WriteI,
181*9880d681SAndroid Build Coastguard Worker                              WriteISReg, WriteIEReg,WriteIS,
182*9880d681SAndroid Build Coastguard Worker                              WriteID32,WriteID64,
183*9880d681SAndroid Build Coastguard Worker                              WriteIM32,WriteIM64]>;
184*9880d681SAndroid Build Coastguard Workerdef : ReadAdvance<ReadIMA, 2, [WriteImm,WriteI,
185*9880d681SAndroid Build Coastguard Worker                               WriteISReg, WriteIEReg,WriteIS,
186*9880d681SAndroid Build Coastguard Worker                               WriteID32,WriteID64,
187*9880d681SAndroid Build Coastguard Worker                               WriteIM32,WriteIM64]>;
188*9880d681SAndroid Build Coastguard Worker
189*9880d681SAndroid Build Coastguard Worker// Div
190*9880d681SAndroid Build Coastguard Workerdef : ReadAdvance<ReadID, 1, [WriteImm,WriteI,
191*9880d681SAndroid Build Coastguard Worker                              WriteISReg, WriteIEReg,WriteIS,
192*9880d681SAndroid Build Coastguard Worker                              WriteID32,WriteID64,
193*9880d681SAndroid Build Coastguard Worker                              WriteIM32,WriteIM64]>;
194*9880d681SAndroid Build Coastguard Worker
195*9880d681SAndroid Build Coastguard Worker//===----------------------------------------------------------------------===//
196*9880d681SAndroid Build Coastguard Worker// Subtarget-specific InstRWs.
197*9880d681SAndroid Build Coastguard Worker
198*9880d681SAndroid Build Coastguard Worker//---
199*9880d681SAndroid Build Coastguard Worker// Miscellaneous
200*9880d681SAndroid Build Coastguard Worker//---
201*9880d681SAndroid Build Coastguard Workerdef : InstRW<[WriteI], (instrs COPY)>;
202*9880d681SAndroid Build Coastguard Worker
203*9880d681SAndroid Build Coastguard Worker//---
204*9880d681SAndroid Build Coastguard Worker// Vector Loads
205*9880d681SAndroid Build Coastguard Worker//---
206*9880d681SAndroid Build Coastguard Workerdef : InstRW<[A53WriteVLD1], (instregex "LD1i(8|16|32|64)$")>;
207*9880d681SAndroid Build Coastguard Workerdef : InstRW<[A53WriteVLD1], (instregex "LD1Rv(8b|4h|2s|1d|16b|8h|4s|2d)$")>;
208*9880d681SAndroid Build Coastguard Workerdef : InstRW<[A53WriteVLD1], (instregex "LD1Onev(8b|4h|2s|1d|16b|8h|4s|2d)$")>;
209*9880d681SAndroid Build Coastguard Workerdef : InstRW<[A53WriteVLD2], (instregex "LD1Twov(8b|4h|2s|1d|16b|8h|4s|2d)$")>;
210*9880d681SAndroid Build Coastguard Workerdef : InstRW<[A53WriteVLD3], (instregex "LD1Threev(8b|4h|2s|1d|16b|8h|4s|2d)$")>;
211*9880d681SAndroid Build Coastguard Workerdef : InstRW<[A53WriteVLD4], (instregex "LD1Fourv(8b|4h|2s|1d|16b|8h|4s|2d)$")>;
212*9880d681SAndroid Build Coastguard Workerdef : InstRW<[A53WriteVLD1, WriteAdr], (instregex "LD1i(8|16|32|64)_POST$")>;
213*9880d681SAndroid Build Coastguard Workerdef : InstRW<[A53WriteVLD1, WriteAdr], (instregex "LD1Rv(8b|4h|2s|1d|16b|8h|4s|2d)_POST$")>;
214*9880d681SAndroid Build Coastguard Workerdef : InstRW<[A53WriteVLD1, WriteAdr], (instregex "LD1Onev(8b|4h|2s|1d|16b|8h|4s|2d)_POST$")>;
215*9880d681SAndroid Build Coastguard Workerdef : InstRW<[A53WriteVLD2, WriteAdr], (instregex "LD1Twov(8b|4h|2s|1d|16b|8h|4s|2d)_POST$")>;
216*9880d681SAndroid Build Coastguard Workerdef : InstRW<[A53WriteVLD3, WriteAdr], (instregex "LD1Threev(8b|4h|2s|1d|16b|8h|4s|2d)_POST$")>;
217*9880d681SAndroid Build Coastguard Workerdef : InstRW<[A53WriteVLD4, WriteAdr], (instregex "LD1Fourv(8b|4h|2s|1d|16b|8h|4s|2d)_POST$")>;
218*9880d681SAndroid Build Coastguard Worker
219*9880d681SAndroid Build Coastguard Workerdef : InstRW<[A53WriteVLD1], (instregex "LD2i(8|16|32|64)$")>;
220*9880d681SAndroid Build Coastguard Workerdef : InstRW<[A53WriteVLD1], (instregex "LD2Rv(8b|4h|2s|1d|16b|8h|4s|2d)$")>;
221*9880d681SAndroid Build Coastguard Workerdef : InstRW<[A53WriteVLD2], (instregex "LD2Twov(8b|4h|2s)$")>;
222*9880d681SAndroid Build Coastguard Workerdef : InstRW<[A53WriteVLD4], (instregex "LD2Twov(16b|8h|4s|2d)$")>;
223*9880d681SAndroid Build Coastguard Workerdef : InstRW<[A53WriteVLD1, WriteAdr], (instregex "LD2i(8|16|32|64)(_POST)?$")>;
224*9880d681SAndroid Build Coastguard Workerdef : InstRW<[A53WriteVLD1, WriteAdr], (instregex "LD2Rv(8b|4h|2s|1d|16b|8h|4s|2d)(_POST)?$")>;
225*9880d681SAndroid Build Coastguard Workerdef : InstRW<[A53WriteVLD2, WriteAdr], (instregex "LD2Twov(8b|4h|2s)(_POST)?$")>;
226*9880d681SAndroid Build Coastguard Workerdef : InstRW<[A53WriteVLD4, WriteAdr], (instregex "LD2Twov(16b|8h|4s|2d)(_POST)?$")>;
227*9880d681SAndroid Build Coastguard Worker
228*9880d681SAndroid Build Coastguard Workerdef : InstRW<[A53WriteVLD2], (instregex "LD3i(8|16|32|64)$")>;
229*9880d681SAndroid Build Coastguard Workerdef : InstRW<[A53WriteVLD2], (instregex "LD3Rv(8b|4h|2s|1d|16b|8h|4s|2d)$")>;
230*9880d681SAndroid Build Coastguard Workerdef : InstRW<[A53WriteVLD4], (instregex "LD3Threev(8b|4h|2s|1d|16b|8h|4s)$")>;
231*9880d681SAndroid Build Coastguard Workerdef : InstRW<[A53WriteVLD3], (instregex "LD3Threev(2d)$")>;
232*9880d681SAndroid Build Coastguard Workerdef : InstRW<[A53WriteVLD2, WriteAdr], (instregex "LD3i(8|16|32|64)_POST$")>;
233*9880d681SAndroid Build Coastguard Workerdef : InstRW<[A53WriteVLD2, WriteAdr], (instregex "LD3Rv(8b|4h|2s|1d|16b|8h|4s|2d)_POST$")>;
234*9880d681SAndroid Build Coastguard Workerdef : InstRW<[A53WriteVLD4, WriteAdr], (instregex "LD3Threev(8b|4h|2s|1d|16b|8h|4s)_POST$")>;
235*9880d681SAndroid Build Coastguard Workerdef : InstRW<[A53WriteVLD3, WriteAdr], (instregex "LD3Threev(2d)_POST$")>;
236*9880d681SAndroid Build Coastguard Worker
237*9880d681SAndroid Build Coastguard Workerdef : InstRW<[A53WriteVLD2], (instregex "LD4i(8|16|32|64)$")>;
238*9880d681SAndroid Build Coastguard Workerdef : InstRW<[A53WriteVLD2], (instregex "LD4Rv(8b|4h|2s|1d|16b|8h|4s|2d)$")>;
239*9880d681SAndroid Build Coastguard Workerdef : InstRW<[A53WriteVLD5], (instregex "LD4Fourv(8b|4h|2s|1d|16b|8h|4s)$")>;
240*9880d681SAndroid Build Coastguard Workerdef : InstRW<[A53WriteVLD4], (instregex "LD4Fourv(2d)$")>;
241*9880d681SAndroid Build Coastguard Workerdef : InstRW<[A53WriteVLD2, WriteAdr], (instregex "LD4i(8|16|32|64)_POST$")>;
242*9880d681SAndroid Build Coastguard Workerdef : InstRW<[A53WriteVLD2, WriteAdr], (instregex "LD4Rv(8b|4h|2s|1d|16b|8h|4s|2d)_POST$")>;
243*9880d681SAndroid Build Coastguard Workerdef : InstRW<[A53WriteVLD5, WriteAdr], (instregex "LD4Fourv(8b|4h|2s|1d|16b|8h|4s)_POST$")>;
244*9880d681SAndroid Build Coastguard Workerdef : InstRW<[A53WriteVLD4, WriteAdr], (instregex "LD4Fourv(2d)_POST$")>;
245*9880d681SAndroid Build Coastguard Worker
246*9880d681SAndroid Build Coastguard Worker//---
247*9880d681SAndroid Build Coastguard Worker// Vector Stores
248*9880d681SAndroid Build Coastguard Worker//---
249*9880d681SAndroid Build Coastguard Workerdef : InstRW<[A53WriteVST1], (instregex "ST1i(8|16|32|64)$")>;
250*9880d681SAndroid Build Coastguard Workerdef : InstRW<[A53WriteVST1], (instregex "ST1Onev(8b|4h|2s|1d|16b|8h|4s|2d)$")>;
251*9880d681SAndroid Build Coastguard Workerdef : InstRW<[A53WriteVST1], (instregex "ST1Twov(8b|4h|2s|1d|16b|8h|4s|2d)$")>;
252*9880d681SAndroid Build Coastguard Workerdef : InstRW<[A53WriteVST2], (instregex "ST1Threev(8b|4h|2s|1d|16b|8h|4s|2d)$")>;
253*9880d681SAndroid Build Coastguard Workerdef : InstRW<[A53WriteVST2], (instregex "ST1Fourv(8b|4h|2s|1d|16b|8h|4s|2d)$")>;
254*9880d681SAndroid Build Coastguard Workerdef : InstRW<[A53WriteVST1, WriteAdr], (instregex "ST1i(8|16|32|64)_POST$")>;
255*9880d681SAndroid Build Coastguard Workerdef : InstRW<[A53WriteVST1, WriteAdr], (instregex "ST1Onev(8b|4h|2s|1d|16b|8h|4s|2d)_POST$")>;
256*9880d681SAndroid Build Coastguard Workerdef : InstRW<[A53WriteVST1, WriteAdr], (instregex "ST1Twov(8b|4h|2s|1d|16b|8h|4s|2d)_POST$")>;
257*9880d681SAndroid Build Coastguard Workerdef : InstRW<[A53WriteVST2, WriteAdr], (instregex "ST1Threev(8b|4h|2s|1d|16b|8h|4s|2d)_POST$")>;
258*9880d681SAndroid Build Coastguard Workerdef : InstRW<[A53WriteVST2, WriteAdr], (instregex "ST1Fourv(8b|4h|2s|1d|16b|8h|4s|2d)_POST$")>;
259*9880d681SAndroid Build Coastguard Worker
260*9880d681SAndroid Build Coastguard Workerdef : InstRW<[A53WriteVST1], (instregex "ST2i(8|16|32|64)$")>;
261*9880d681SAndroid Build Coastguard Workerdef : InstRW<[A53WriteVST1], (instregex "ST2Twov(8b|4h|2s)$")>;
262*9880d681SAndroid Build Coastguard Workerdef : InstRW<[A53WriteVST2], (instregex "ST2Twov(16b|8h|4s|2d)$")>;
263*9880d681SAndroid Build Coastguard Workerdef : InstRW<[A53WriteVST1, WriteAdr], (instregex "ST2i(8|16|32|64)_POST$")>;
264*9880d681SAndroid Build Coastguard Workerdef : InstRW<[A53WriteVST1, WriteAdr], (instregex "ST2Twov(8b|4h|2s)_POST$")>;
265*9880d681SAndroid Build Coastguard Workerdef : InstRW<[A53WriteVST2, WriteAdr], (instregex "ST2Twov(16b|8h|4s|2d)_POST$")>;
266*9880d681SAndroid Build Coastguard Worker
267*9880d681SAndroid Build Coastguard Workerdef : InstRW<[A53WriteVST2], (instregex "ST3i(8|16|32|64)$")>;
268*9880d681SAndroid Build Coastguard Workerdef : InstRW<[A53WriteVST3], (instregex "ST3Threev(8b|4h|2s|1d|16b|8h|4s)$")>;
269*9880d681SAndroid Build Coastguard Workerdef : InstRW<[A53WriteVST2], (instregex "ST3Threev(2d)$")>;
270*9880d681SAndroid Build Coastguard Workerdef : InstRW<[A53WriteVST2, WriteAdr], (instregex "ST3i(8|16|32|64)_POST$")>;
271*9880d681SAndroid Build Coastguard Workerdef : InstRW<[A53WriteVST3, WriteAdr], (instregex "ST3Threev(8b|4h|2s|1d|16b|8h|4s)_POST$")>;
272*9880d681SAndroid Build Coastguard Workerdef : InstRW<[A53WriteVST2, WriteAdr], (instregex "ST3Threev(2d)_POST$")>;
273*9880d681SAndroid Build Coastguard Worker
274*9880d681SAndroid Build Coastguard Workerdef : InstRW<[A53WriteVST2], (instregex "ST4i(8|16|32|64)$")>;
275*9880d681SAndroid Build Coastguard Workerdef : InstRW<[A53WriteVST3], (instregex "ST4Fourv(8b|4h|2s|1d|16b|8h|4s)$")>;
276*9880d681SAndroid Build Coastguard Workerdef : InstRW<[A53WriteVST2], (instregex "ST4Fourv(2d)$")>;
277*9880d681SAndroid Build Coastguard Workerdef : InstRW<[A53WriteVST2, WriteAdr], (instregex "ST4i(8|16|32|64)_POST$")>;
278*9880d681SAndroid Build Coastguard Workerdef : InstRW<[A53WriteVST3, WriteAdr], (instregex "ST4Fourv(8b|4h|2s|1d|16b|8h|4s)_POST$")>;
279*9880d681SAndroid Build Coastguard Workerdef : InstRW<[A53WriteVST2, WriteAdr], (instregex "ST4Fourv(2d)_POST$")>;
280*9880d681SAndroid Build Coastguard Worker
281*9880d681SAndroid Build Coastguard Worker//---
282*9880d681SAndroid Build Coastguard Worker// Floating Point MAC, DIV, SQRT
283*9880d681SAndroid Build Coastguard Worker//---
284*9880d681SAndroid Build Coastguard Workerdef : InstRW<[A53WriteFMAC], (instregex "^FN?M(ADD|SUB).*")>;
285*9880d681SAndroid Build Coastguard Workerdef : InstRW<[A53WriteFMAC], (instregex "^FML(A|S).*")>;
286*9880d681SAndroid Build Coastguard Workerdef : InstRW<[A53WriteFDivSP], (instrs FDIVSrr)>;
287*9880d681SAndroid Build Coastguard Workerdef : InstRW<[A53WriteFDivDP], (instrs FDIVDrr)>;
288*9880d681SAndroid Build Coastguard Workerdef : InstRW<[A53WriteFDivSP], (instregex "^FDIVv.*32$")>;
289*9880d681SAndroid Build Coastguard Workerdef : InstRW<[A53WriteFDivDP], (instregex "^FDIVv.*64$")>;
290*9880d681SAndroid Build Coastguard Workerdef : InstRW<[A53WriteFSqrtSP], (instregex "^.*SQRT.*32$")>;
291*9880d681SAndroid Build Coastguard Workerdef : InstRW<[A53WriteFSqrtDP], (instregex "^.*SQRT.*64$")>;
292*9880d681SAndroid Build Coastguard Worker
293*9880d681SAndroid Build Coastguard Worker}
294