1*9880d681SAndroid Build Coastguard Worker//=- AArch64RegisterInfo.td - Describe the AArch64 Registers -*- tablegen -*-=// 2*9880d681SAndroid Build Coastguard Worker// 3*9880d681SAndroid Build Coastguard Worker// The LLVM Compiler Infrastructure 4*9880d681SAndroid Build Coastguard Worker// 5*9880d681SAndroid Build Coastguard Worker// This file is distributed under the University of Illinois Open Source 6*9880d681SAndroid Build Coastguard Worker// License. See LICENSE.TXT for details. 7*9880d681SAndroid Build Coastguard Worker// 8*9880d681SAndroid Build Coastguard Worker//===----------------------------------------------------------------------===// 9*9880d681SAndroid Build Coastguard Worker// 10*9880d681SAndroid Build Coastguard Worker// 11*9880d681SAndroid Build Coastguard Worker//===----------------------------------------------------------------------===// 12*9880d681SAndroid Build Coastguard Worker 13*9880d681SAndroid Build Coastguard Worker 14*9880d681SAndroid Build Coastguard Workerclass AArch64Reg<bits<16> enc, string n, list<Register> subregs = [], 15*9880d681SAndroid Build Coastguard Worker list<string> altNames = []> 16*9880d681SAndroid Build Coastguard Worker : Register<n, altNames> { 17*9880d681SAndroid Build Coastguard Worker let HWEncoding = enc; 18*9880d681SAndroid Build Coastguard Worker let Namespace = "AArch64"; 19*9880d681SAndroid Build Coastguard Worker let SubRegs = subregs; 20*9880d681SAndroid Build Coastguard Worker} 21*9880d681SAndroid Build Coastguard Worker 22*9880d681SAndroid Build Coastguard Workerlet Namespace = "AArch64" in { 23*9880d681SAndroid Build Coastguard Worker def sub_32 : SubRegIndex<32>; 24*9880d681SAndroid Build Coastguard Worker 25*9880d681SAndroid Build Coastguard Worker def bsub : SubRegIndex<8>; 26*9880d681SAndroid Build Coastguard Worker def hsub : SubRegIndex<16>; 27*9880d681SAndroid Build Coastguard Worker def ssub : SubRegIndex<32>; 28*9880d681SAndroid Build Coastguard Worker def dsub : SubRegIndex<32>; 29*9880d681SAndroid Build Coastguard Worker def sube32 : SubRegIndex<32>; 30*9880d681SAndroid Build Coastguard Worker def subo32 : SubRegIndex<32>; 31*9880d681SAndroid Build Coastguard Worker def qhisub : SubRegIndex<64>; 32*9880d681SAndroid Build Coastguard Worker def qsub : SubRegIndex<64>; 33*9880d681SAndroid Build Coastguard Worker def sube64 : SubRegIndex<64>; 34*9880d681SAndroid Build Coastguard Worker def subo64 : SubRegIndex<64>; 35*9880d681SAndroid Build Coastguard Worker // Note: Code depends on these having consecutive numbers 36*9880d681SAndroid Build Coastguard Worker def dsub0 : SubRegIndex<64>; 37*9880d681SAndroid Build Coastguard Worker def dsub1 : SubRegIndex<64>; 38*9880d681SAndroid Build Coastguard Worker def dsub2 : SubRegIndex<64>; 39*9880d681SAndroid Build Coastguard Worker def dsub3 : SubRegIndex<64>; 40*9880d681SAndroid Build Coastguard Worker // Note: Code depends on these having consecutive numbers 41*9880d681SAndroid Build Coastguard Worker def qsub0 : SubRegIndex<128>; 42*9880d681SAndroid Build Coastguard Worker def qsub1 : SubRegIndex<128>; 43*9880d681SAndroid Build Coastguard Worker def qsub2 : SubRegIndex<128>; 44*9880d681SAndroid Build Coastguard Worker def qsub3 : SubRegIndex<128>; 45*9880d681SAndroid Build Coastguard Worker} 46*9880d681SAndroid Build Coastguard Worker 47*9880d681SAndroid Build Coastguard Workerlet Namespace = "AArch64" in { 48*9880d681SAndroid Build Coastguard Worker def vreg : RegAltNameIndex; 49*9880d681SAndroid Build Coastguard Worker def vlist1 : RegAltNameIndex; 50*9880d681SAndroid Build Coastguard Worker} 51*9880d681SAndroid Build Coastguard Worker 52*9880d681SAndroid Build Coastguard Worker//===----------------------------------------------------------------------===// 53*9880d681SAndroid Build Coastguard Worker// Registers 54*9880d681SAndroid Build Coastguard Worker//===----------------------------------------------------------------------===// 55*9880d681SAndroid Build Coastguard Workerdef W0 : AArch64Reg<0, "w0" >, DwarfRegNum<[0]>; 56*9880d681SAndroid Build Coastguard Workerdef W1 : AArch64Reg<1, "w1" >, DwarfRegNum<[1]>; 57*9880d681SAndroid Build Coastguard Workerdef W2 : AArch64Reg<2, "w2" >, DwarfRegNum<[2]>; 58*9880d681SAndroid Build Coastguard Workerdef W3 : AArch64Reg<3, "w3" >, DwarfRegNum<[3]>; 59*9880d681SAndroid Build Coastguard Workerdef W4 : AArch64Reg<4, "w4" >, DwarfRegNum<[4]>; 60*9880d681SAndroid Build Coastguard Workerdef W5 : AArch64Reg<5, "w5" >, DwarfRegNum<[5]>; 61*9880d681SAndroid Build Coastguard Workerdef W6 : AArch64Reg<6, "w6" >, DwarfRegNum<[6]>; 62*9880d681SAndroid Build Coastguard Workerdef W7 : AArch64Reg<7, "w7" >, DwarfRegNum<[7]>; 63*9880d681SAndroid Build Coastguard Workerdef W8 : AArch64Reg<8, "w8" >, DwarfRegNum<[8]>; 64*9880d681SAndroid Build Coastguard Workerdef W9 : AArch64Reg<9, "w9" >, DwarfRegNum<[9]>; 65*9880d681SAndroid Build Coastguard Workerdef W10 : AArch64Reg<10, "w10">, DwarfRegNum<[10]>; 66*9880d681SAndroid Build Coastguard Workerdef W11 : AArch64Reg<11, "w11">, DwarfRegNum<[11]>; 67*9880d681SAndroid Build Coastguard Workerdef W12 : AArch64Reg<12, "w12">, DwarfRegNum<[12]>; 68*9880d681SAndroid Build Coastguard Workerdef W13 : AArch64Reg<13, "w13">, DwarfRegNum<[13]>; 69*9880d681SAndroid Build Coastguard Workerdef W14 : AArch64Reg<14, "w14">, DwarfRegNum<[14]>; 70*9880d681SAndroid Build Coastguard Workerdef W15 : AArch64Reg<15, "w15">, DwarfRegNum<[15]>; 71*9880d681SAndroid Build Coastguard Workerdef W16 : AArch64Reg<16, "w16">, DwarfRegNum<[16]>; 72*9880d681SAndroid Build Coastguard Workerdef W17 : AArch64Reg<17, "w17">, DwarfRegNum<[17]>; 73*9880d681SAndroid Build Coastguard Workerdef W18 : AArch64Reg<18, "w18">, DwarfRegNum<[18]>; 74*9880d681SAndroid Build Coastguard Workerdef W19 : AArch64Reg<19, "w19">, DwarfRegNum<[19]>; 75*9880d681SAndroid Build Coastguard Workerdef W20 : AArch64Reg<20, "w20">, DwarfRegNum<[20]>; 76*9880d681SAndroid Build Coastguard Workerdef W21 : AArch64Reg<21, "w21">, DwarfRegNum<[21]>; 77*9880d681SAndroid Build Coastguard Workerdef W22 : AArch64Reg<22, "w22">, DwarfRegNum<[22]>; 78*9880d681SAndroid Build Coastguard Workerdef W23 : AArch64Reg<23, "w23">, DwarfRegNum<[23]>; 79*9880d681SAndroid Build Coastguard Workerdef W24 : AArch64Reg<24, "w24">, DwarfRegNum<[24]>; 80*9880d681SAndroid Build Coastguard Workerdef W25 : AArch64Reg<25, "w25">, DwarfRegNum<[25]>; 81*9880d681SAndroid Build Coastguard Workerdef W26 : AArch64Reg<26, "w26">, DwarfRegNum<[26]>; 82*9880d681SAndroid Build Coastguard Workerdef W27 : AArch64Reg<27, "w27">, DwarfRegNum<[27]>; 83*9880d681SAndroid Build Coastguard Workerdef W28 : AArch64Reg<28, "w28">, DwarfRegNum<[28]>; 84*9880d681SAndroid Build Coastguard Workerdef W29 : AArch64Reg<29, "w29">, DwarfRegNum<[29]>; 85*9880d681SAndroid Build Coastguard Workerdef W30 : AArch64Reg<30, "w30">, DwarfRegNum<[30]>; 86*9880d681SAndroid Build Coastguard Workerdef WSP : AArch64Reg<31, "wsp">, DwarfRegNum<[31]>; 87*9880d681SAndroid Build Coastguard Workerdef WZR : AArch64Reg<31, "wzr">, DwarfRegAlias<WSP>; 88*9880d681SAndroid Build Coastguard Worker 89*9880d681SAndroid Build Coastguard Workerlet SubRegIndices = [sub_32] in { 90*9880d681SAndroid Build Coastguard Workerdef X0 : AArch64Reg<0, "x0", [W0]>, DwarfRegAlias<W0>; 91*9880d681SAndroid Build Coastguard Workerdef X1 : AArch64Reg<1, "x1", [W1]>, DwarfRegAlias<W1>; 92*9880d681SAndroid Build Coastguard Workerdef X2 : AArch64Reg<2, "x2", [W2]>, DwarfRegAlias<W2>; 93*9880d681SAndroid Build Coastguard Workerdef X3 : AArch64Reg<3, "x3", [W3]>, DwarfRegAlias<W3>; 94*9880d681SAndroid Build Coastguard Workerdef X4 : AArch64Reg<4, "x4", [W4]>, DwarfRegAlias<W4>; 95*9880d681SAndroid Build Coastguard Workerdef X5 : AArch64Reg<5, "x5", [W5]>, DwarfRegAlias<W5>; 96*9880d681SAndroid Build Coastguard Workerdef X6 : AArch64Reg<6, "x6", [W6]>, DwarfRegAlias<W6>; 97*9880d681SAndroid Build Coastguard Workerdef X7 : AArch64Reg<7, "x7", [W7]>, DwarfRegAlias<W7>; 98*9880d681SAndroid Build Coastguard Workerdef X8 : AArch64Reg<8, "x8", [W8]>, DwarfRegAlias<W8>; 99*9880d681SAndroid Build Coastguard Workerdef X9 : AArch64Reg<9, "x9", [W9]>, DwarfRegAlias<W9>; 100*9880d681SAndroid Build Coastguard Workerdef X10 : AArch64Reg<10, "x10", [W10]>, DwarfRegAlias<W10>; 101*9880d681SAndroid Build Coastguard Workerdef X11 : AArch64Reg<11, "x11", [W11]>, DwarfRegAlias<W11>; 102*9880d681SAndroid Build Coastguard Workerdef X12 : AArch64Reg<12, "x12", [W12]>, DwarfRegAlias<W12>; 103*9880d681SAndroid Build Coastguard Workerdef X13 : AArch64Reg<13, "x13", [W13]>, DwarfRegAlias<W13>; 104*9880d681SAndroid Build Coastguard Workerdef X14 : AArch64Reg<14, "x14", [W14]>, DwarfRegAlias<W14>; 105*9880d681SAndroid Build Coastguard Workerdef X15 : AArch64Reg<15, "x15", [W15]>, DwarfRegAlias<W15>; 106*9880d681SAndroid Build Coastguard Workerdef X16 : AArch64Reg<16, "x16", [W16]>, DwarfRegAlias<W16>; 107*9880d681SAndroid Build Coastguard Workerdef X17 : AArch64Reg<17, "x17", [W17]>, DwarfRegAlias<W17>; 108*9880d681SAndroid Build Coastguard Workerdef X18 : AArch64Reg<18, "x18", [W18]>, DwarfRegAlias<W18>; 109*9880d681SAndroid Build Coastguard Workerdef X19 : AArch64Reg<19, "x19", [W19]>, DwarfRegAlias<W19>; 110*9880d681SAndroid Build Coastguard Workerdef X20 : AArch64Reg<20, "x20", [W20]>, DwarfRegAlias<W20>; 111*9880d681SAndroid Build Coastguard Workerdef X21 : AArch64Reg<21, "x21", [W21]>, DwarfRegAlias<W21>; 112*9880d681SAndroid Build Coastguard Workerdef X22 : AArch64Reg<22, "x22", [W22]>, DwarfRegAlias<W22>; 113*9880d681SAndroid Build Coastguard Workerdef X23 : AArch64Reg<23, "x23", [W23]>, DwarfRegAlias<W23>; 114*9880d681SAndroid Build Coastguard Workerdef X24 : AArch64Reg<24, "x24", [W24]>, DwarfRegAlias<W24>; 115*9880d681SAndroid Build Coastguard Workerdef X25 : AArch64Reg<25, "x25", [W25]>, DwarfRegAlias<W25>; 116*9880d681SAndroid Build Coastguard Workerdef X26 : AArch64Reg<26, "x26", [W26]>, DwarfRegAlias<W26>; 117*9880d681SAndroid Build Coastguard Workerdef X27 : AArch64Reg<27, "x27", [W27]>, DwarfRegAlias<W27>; 118*9880d681SAndroid Build Coastguard Workerdef X28 : AArch64Reg<28, "x28", [W28]>, DwarfRegAlias<W28>; 119*9880d681SAndroid Build Coastguard Workerdef FP : AArch64Reg<29, "x29", [W29]>, DwarfRegAlias<W29>; 120*9880d681SAndroid Build Coastguard Workerdef LR : AArch64Reg<30, "x30", [W30]>, DwarfRegAlias<W30>; 121*9880d681SAndroid Build Coastguard Workerdef SP : AArch64Reg<31, "sp", [WSP]>, DwarfRegAlias<WSP>; 122*9880d681SAndroid Build Coastguard Workerdef XZR : AArch64Reg<31, "xzr", [WZR]>, DwarfRegAlias<WSP>; 123*9880d681SAndroid Build Coastguard Worker} 124*9880d681SAndroid Build Coastguard Worker 125*9880d681SAndroid Build Coastguard Worker// Condition code register. 126*9880d681SAndroid Build Coastguard Workerdef NZCV : AArch64Reg<0, "nzcv">; 127*9880d681SAndroid Build Coastguard Worker 128*9880d681SAndroid Build Coastguard Worker// GPR register classes with the intersections of GPR32/GPR32sp and 129*9880d681SAndroid Build Coastguard Worker// GPR64/GPR64sp for use by the coalescer. 130*9880d681SAndroid Build Coastguard Workerdef GPR32common : RegisterClass<"AArch64", [i32], 32, (sequence "W%u", 0, 30)> { 131*9880d681SAndroid Build Coastguard Worker let AltOrders = [(rotl GPR32common, 8)]; 132*9880d681SAndroid Build Coastguard Worker let AltOrderSelect = [{ return 1; }]; 133*9880d681SAndroid Build Coastguard Worker} 134*9880d681SAndroid Build Coastguard Workerdef GPR64common : RegisterClass<"AArch64", [i64], 64, 135*9880d681SAndroid Build Coastguard Worker (add (sequence "X%u", 0, 28), FP, LR)> { 136*9880d681SAndroid Build Coastguard Worker let AltOrders = [(rotl GPR64common, 8)]; 137*9880d681SAndroid Build Coastguard Worker let AltOrderSelect = [{ return 1; }]; 138*9880d681SAndroid Build Coastguard Worker} 139*9880d681SAndroid Build Coastguard Worker// GPR register classes which exclude SP/WSP. 140*9880d681SAndroid Build Coastguard Workerdef GPR32 : RegisterClass<"AArch64", [i32], 32, (add GPR32common, WZR)> { 141*9880d681SAndroid Build Coastguard Worker let AltOrders = [(rotl GPR32, 8)]; 142*9880d681SAndroid Build Coastguard Worker let AltOrderSelect = [{ return 1; }]; 143*9880d681SAndroid Build Coastguard Worker} 144*9880d681SAndroid Build Coastguard Workerdef GPR64 : RegisterClass<"AArch64", [i64], 64, (add GPR64common, XZR)> { 145*9880d681SAndroid Build Coastguard Worker let AltOrders = [(rotl GPR64, 8)]; 146*9880d681SAndroid Build Coastguard Worker let AltOrderSelect = [{ return 1; }]; 147*9880d681SAndroid Build Coastguard Worker} 148*9880d681SAndroid Build Coastguard Worker 149*9880d681SAndroid Build Coastguard Worker// GPR register classes which include SP/WSP. 150*9880d681SAndroid Build Coastguard Workerdef GPR32sp : RegisterClass<"AArch64", [i32], 32, (add GPR32common, WSP)> { 151*9880d681SAndroid Build Coastguard Worker let AltOrders = [(rotl GPR32sp, 8)]; 152*9880d681SAndroid Build Coastguard Worker let AltOrderSelect = [{ return 1; }]; 153*9880d681SAndroid Build Coastguard Worker} 154*9880d681SAndroid Build Coastguard Workerdef GPR64sp : RegisterClass<"AArch64", [i64], 64, (add GPR64common, SP)> { 155*9880d681SAndroid Build Coastguard Worker let AltOrders = [(rotl GPR64sp, 8)]; 156*9880d681SAndroid Build Coastguard Worker let AltOrderSelect = [{ return 1; }]; 157*9880d681SAndroid Build Coastguard Worker} 158*9880d681SAndroid Build Coastguard Worker 159*9880d681SAndroid Build Coastguard Workerdef GPR32sponly : RegisterClass<"AArch64", [i32], 32, (add WSP)>; 160*9880d681SAndroid Build Coastguard Workerdef GPR64sponly : RegisterClass<"AArch64", [i64], 64, (add SP)>; 161*9880d681SAndroid Build Coastguard Worker 162*9880d681SAndroid Build Coastguard Workerdef GPR64spPlus0Operand : AsmOperandClass { 163*9880d681SAndroid Build Coastguard Worker let Name = "GPR64sp0"; 164*9880d681SAndroid Build Coastguard Worker let RenderMethod = "addRegOperands"; 165*9880d681SAndroid Build Coastguard Worker let ParserMethod = "tryParseGPR64sp0Operand"; 166*9880d681SAndroid Build Coastguard Worker} 167*9880d681SAndroid Build Coastguard Worker 168*9880d681SAndroid Build Coastguard Workerdef GPR64sp0 : RegisterOperand<GPR64sp> { 169*9880d681SAndroid Build Coastguard Worker let ParserMatchClass = GPR64spPlus0Operand; 170*9880d681SAndroid Build Coastguard Worker} 171*9880d681SAndroid Build Coastguard Worker 172*9880d681SAndroid Build Coastguard Worker// GPR register classes which include WZR/XZR AND SP/WSP. This is not a 173*9880d681SAndroid Build Coastguard Worker// constraint used by any instructions, it is used as a common super-class. 174*9880d681SAndroid Build Coastguard Workerdef GPR32all : RegisterClass<"AArch64", [i32], 32, (add GPR32common, WZR, WSP)>; 175*9880d681SAndroid Build Coastguard Workerdef GPR64all : RegisterClass<"AArch64", [i64], 64, (add GPR64common, XZR, SP)>; 176*9880d681SAndroid Build Coastguard Worker 177*9880d681SAndroid Build Coastguard Worker// For tail calls, we can't use callee-saved registers, as they are restored 178*9880d681SAndroid Build Coastguard Worker// to the saved value before the tail call, which would clobber a call address. 179*9880d681SAndroid Build Coastguard Worker// This is for indirect tail calls to store the address of the destination. 180*9880d681SAndroid Build Coastguard Workerdef tcGPR64 : RegisterClass<"AArch64", [i64], 64, (sub GPR64common, X19, X20, X21, 181*9880d681SAndroid Build Coastguard Worker X22, X23, X24, X25, X26, 182*9880d681SAndroid Build Coastguard Worker X27, X28, FP, LR)>; 183*9880d681SAndroid Build Coastguard Worker 184*9880d681SAndroid Build Coastguard Worker// GPR register classes for post increment amount of vector load/store that 185*9880d681SAndroid Build Coastguard Worker// has alternate printing when Rm=31 and prints a constant immediate value 186*9880d681SAndroid Build Coastguard Worker// equal to the total number of bytes transferred. 187*9880d681SAndroid Build Coastguard Worker 188*9880d681SAndroid Build Coastguard Worker// FIXME: TableGen *should* be able to do these itself now. There appears to be 189*9880d681SAndroid Build Coastguard Worker// a bug in counting how many operands a Post-indexed MCInst should have which 190*9880d681SAndroid Build Coastguard Worker// means the aliases don't trigger. 191*9880d681SAndroid Build Coastguard Workerdef GPR64pi1 : RegisterOperand<GPR64, "printPostIncOperand<1>">; 192*9880d681SAndroid Build Coastguard Workerdef GPR64pi2 : RegisterOperand<GPR64, "printPostIncOperand<2>">; 193*9880d681SAndroid Build Coastguard Workerdef GPR64pi3 : RegisterOperand<GPR64, "printPostIncOperand<3>">; 194*9880d681SAndroid Build Coastguard Workerdef GPR64pi4 : RegisterOperand<GPR64, "printPostIncOperand<4>">; 195*9880d681SAndroid Build Coastguard Workerdef GPR64pi6 : RegisterOperand<GPR64, "printPostIncOperand<6>">; 196*9880d681SAndroid Build Coastguard Workerdef GPR64pi8 : RegisterOperand<GPR64, "printPostIncOperand<8>">; 197*9880d681SAndroid Build Coastguard Workerdef GPR64pi12 : RegisterOperand<GPR64, "printPostIncOperand<12>">; 198*9880d681SAndroid Build Coastguard Workerdef GPR64pi16 : RegisterOperand<GPR64, "printPostIncOperand<16>">; 199*9880d681SAndroid Build Coastguard Workerdef GPR64pi24 : RegisterOperand<GPR64, "printPostIncOperand<24>">; 200*9880d681SAndroid Build Coastguard Workerdef GPR64pi32 : RegisterOperand<GPR64, "printPostIncOperand<32>">; 201*9880d681SAndroid Build Coastguard Workerdef GPR64pi48 : RegisterOperand<GPR64, "printPostIncOperand<48>">; 202*9880d681SAndroid Build Coastguard Workerdef GPR64pi64 : RegisterOperand<GPR64, "printPostIncOperand<64>">; 203*9880d681SAndroid Build Coastguard Worker 204*9880d681SAndroid Build Coastguard Worker// Condition code regclass. 205*9880d681SAndroid Build Coastguard Workerdef CCR : RegisterClass<"AArch64", [i32], 32, (add NZCV)> { 206*9880d681SAndroid Build Coastguard Worker let CopyCost = -1; // Don't allow copying of status registers. 207*9880d681SAndroid Build Coastguard Worker 208*9880d681SAndroid Build Coastguard Worker // CCR is not allocatable. 209*9880d681SAndroid Build Coastguard Worker let isAllocatable = 0; 210*9880d681SAndroid Build Coastguard Worker} 211*9880d681SAndroid Build Coastguard Worker 212*9880d681SAndroid Build Coastguard Worker//===----------------------------------------------------------------------===// 213*9880d681SAndroid Build Coastguard Worker// Floating Point Scalar Registers 214*9880d681SAndroid Build Coastguard Worker//===----------------------------------------------------------------------===// 215*9880d681SAndroid Build Coastguard Worker 216*9880d681SAndroid Build Coastguard Workerdef B0 : AArch64Reg<0, "b0">, DwarfRegNum<[64]>; 217*9880d681SAndroid Build Coastguard Workerdef B1 : AArch64Reg<1, "b1">, DwarfRegNum<[65]>; 218*9880d681SAndroid Build Coastguard Workerdef B2 : AArch64Reg<2, "b2">, DwarfRegNum<[66]>; 219*9880d681SAndroid Build Coastguard Workerdef B3 : AArch64Reg<3, "b3">, DwarfRegNum<[67]>; 220*9880d681SAndroid Build Coastguard Workerdef B4 : AArch64Reg<4, "b4">, DwarfRegNum<[68]>; 221*9880d681SAndroid Build Coastguard Workerdef B5 : AArch64Reg<5, "b5">, DwarfRegNum<[69]>; 222*9880d681SAndroid Build Coastguard Workerdef B6 : AArch64Reg<6, "b6">, DwarfRegNum<[70]>; 223*9880d681SAndroid Build Coastguard Workerdef B7 : AArch64Reg<7, "b7">, DwarfRegNum<[71]>; 224*9880d681SAndroid Build Coastguard Workerdef B8 : AArch64Reg<8, "b8">, DwarfRegNum<[72]>; 225*9880d681SAndroid Build Coastguard Workerdef B9 : AArch64Reg<9, "b9">, DwarfRegNum<[73]>; 226*9880d681SAndroid Build Coastguard Workerdef B10 : AArch64Reg<10, "b10">, DwarfRegNum<[74]>; 227*9880d681SAndroid Build Coastguard Workerdef B11 : AArch64Reg<11, "b11">, DwarfRegNum<[75]>; 228*9880d681SAndroid Build Coastguard Workerdef B12 : AArch64Reg<12, "b12">, DwarfRegNum<[76]>; 229*9880d681SAndroid Build Coastguard Workerdef B13 : AArch64Reg<13, "b13">, DwarfRegNum<[77]>; 230*9880d681SAndroid Build Coastguard Workerdef B14 : AArch64Reg<14, "b14">, DwarfRegNum<[78]>; 231*9880d681SAndroid Build Coastguard Workerdef B15 : AArch64Reg<15, "b15">, DwarfRegNum<[79]>; 232*9880d681SAndroid Build Coastguard Workerdef B16 : AArch64Reg<16, "b16">, DwarfRegNum<[80]>; 233*9880d681SAndroid Build Coastguard Workerdef B17 : AArch64Reg<17, "b17">, DwarfRegNum<[81]>; 234*9880d681SAndroid Build Coastguard Workerdef B18 : AArch64Reg<18, "b18">, DwarfRegNum<[82]>; 235*9880d681SAndroid Build Coastguard Workerdef B19 : AArch64Reg<19, "b19">, DwarfRegNum<[83]>; 236*9880d681SAndroid Build Coastguard Workerdef B20 : AArch64Reg<20, "b20">, DwarfRegNum<[84]>; 237*9880d681SAndroid Build Coastguard Workerdef B21 : AArch64Reg<21, "b21">, DwarfRegNum<[85]>; 238*9880d681SAndroid Build Coastguard Workerdef B22 : AArch64Reg<22, "b22">, DwarfRegNum<[86]>; 239*9880d681SAndroid Build Coastguard Workerdef B23 : AArch64Reg<23, "b23">, DwarfRegNum<[87]>; 240*9880d681SAndroid Build Coastguard Workerdef B24 : AArch64Reg<24, "b24">, DwarfRegNum<[88]>; 241*9880d681SAndroid Build Coastguard Workerdef B25 : AArch64Reg<25, "b25">, DwarfRegNum<[89]>; 242*9880d681SAndroid Build Coastguard Workerdef B26 : AArch64Reg<26, "b26">, DwarfRegNum<[90]>; 243*9880d681SAndroid Build Coastguard Workerdef B27 : AArch64Reg<27, "b27">, DwarfRegNum<[91]>; 244*9880d681SAndroid Build Coastguard Workerdef B28 : AArch64Reg<28, "b28">, DwarfRegNum<[92]>; 245*9880d681SAndroid Build Coastguard Workerdef B29 : AArch64Reg<29, "b29">, DwarfRegNum<[93]>; 246*9880d681SAndroid Build Coastguard Workerdef B30 : AArch64Reg<30, "b30">, DwarfRegNum<[94]>; 247*9880d681SAndroid Build Coastguard Workerdef B31 : AArch64Reg<31, "b31">, DwarfRegNum<[95]>; 248*9880d681SAndroid Build Coastguard Worker 249*9880d681SAndroid Build Coastguard Workerlet SubRegIndices = [bsub] in { 250*9880d681SAndroid Build Coastguard Workerdef H0 : AArch64Reg<0, "h0", [B0]>, DwarfRegAlias<B0>; 251*9880d681SAndroid Build Coastguard Workerdef H1 : AArch64Reg<1, "h1", [B1]>, DwarfRegAlias<B1>; 252*9880d681SAndroid Build Coastguard Workerdef H2 : AArch64Reg<2, "h2", [B2]>, DwarfRegAlias<B2>; 253*9880d681SAndroid Build Coastguard Workerdef H3 : AArch64Reg<3, "h3", [B3]>, DwarfRegAlias<B3>; 254*9880d681SAndroid Build Coastguard Workerdef H4 : AArch64Reg<4, "h4", [B4]>, DwarfRegAlias<B4>; 255*9880d681SAndroid Build Coastguard Workerdef H5 : AArch64Reg<5, "h5", [B5]>, DwarfRegAlias<B5>; 256*9880d681SAndroid Build Coastguard Workerdef H6 : AArch64Reg<6, "h6", [B6]>, DwarfRegAlias<B6>; 257*9880d681SAndroid Build Coastguard Workerdef H7 : AArch64Reg<7, "h7", [B7]>, DwarfRegAlias<B7>; 258*9880d681SAndroid Build Coastguard Workerdef H8 : AArch64Reg<8, "h8", [B8]>, DwarfRegAlias<B8>; 259*9880d681SAndroid Build Coastguard Workerdef H9 : AArch64Reg<9, "h9", [B9]>, DwarfRegAlias<B9>; 260*9880d681SAndroid Build Coastguard Workerdef H10 : AArch64Reg<10, "h10", [B10]>, DwarfRegAlias<B10>; 261*9880d681SAndroid Build Coastguard Workerdef H11 : AArch64Reg<11, "h11", [B11]>, DwarfRegAlias<B11>; 262*9880d681SAndroid Build Coastguard Workerdef H12 : AArch64Reg<12, "h12", [B12]>, DwarfRegAlias<B12>; 263*9880d681SAndroid Build Coastguard Workerdef H13 : AArch64Reg<13, "h13", [B13]>, DwarfRegAlias<B13>; 264*9880d681SAndroid Build Coastguard Workerdef H14 : AArch64Reg<14, "h14", [B14]>, DwarfRegAlias<B14>; 265*9880d681SAndroid Build Coastguard Workerdef H15 : AArch64Reg<15, "h15", [B15]>, DwarfRegAlias<B15>; 266*9880d681SAndroid Build Coastguard Workerdef H16 : AArch64Reg<16, "h16", [B16]>, DwarfRegAlias<B16>; 267*9880d681SAndroid Build Coastguard Workerdef H17 : AArch64Reg<17, "h17", [B17]>, DwarfRegAlias<B17>; 268*9880d681SAndroid Build Coastguard Workerdef H18 : AArch64Reg<18, "h18", [B18]>, DwarfRegAlias<B18>; 269*9880d681SAndroid Build Coastguard Workerdef H19 : AArch64Reg<19, "h19", [B19]>, DwarfRegAlias<B19>; 270*9880d681SAndroid Build Coastguard Workerdef H20 : AArch64Reg<20, "h20", [B20]>, DwarfRegAlias<B20>; 271*9880d681SAndroid Build Coastguard Workerdef H21 : AArch64Reg<21, "h21", [B21]>, DwarfRegAlias<B21>; 272*9880d681SAndroid Build Coastguard Workerdef H22 : AArch64Reg<22, "h22", [B22]>, DwarfRegAlias<B22>; 273*9880d681SAndroid Build Coastguard Workerdef H23 : AArch64Reg<23, "h23", [B23]>, DwarfRegAlias<B23>; 274*9880d681SAndroid Build Coastguard Workerdef H24 : AArch64Reg<24, "h24", [B24]>, DwarfRegAlias<B24>; 275*9880d681SAndroid Build Coastguard Workerdef H25 : AArch64Reg<25, "h25", [B25]>, DwarfRegAlias<B25>; 276*9880d681SAndroid Build Coastguard Workerdef H26 : AArch64Reg<26, "h26", [B26]>, DwarfRegAlias<B26>; 277*9880d681SAndroid Build Coastguard Workerdef H27 : AArch64Reg<27, "h27", [B27]>, DwarfRegAlias<B27>; 278*9880d681SAndroid Build Coastguard Workerdef H28 : AArch64Reg<28, "h28", [B28]>, DwarfRegAlias<B28>; 279*9880d681SAndroid Build Coastguard Workerdef H29 : AArch64Reg<29, "h29", [B29]>, DwarfRegAlias<B29>; 280*9880d681SAndroid Build Coastguard Workerdef H30 : AArch64Reg<30, "h30", [B30]>, DwarfRegAlias<B30>; 281*9880d681SAndroid Build Coastguard Workerdef H31 : AArch64Reg<31, "h31", [B31]>, DwarfRegAlias<B31>; 282*9880d681SAndroid Build Coastguard Worker} 283*9880d681SAndroid Build Coastguard Worker 284*9880d681SAndroid Build Coastguard Workerlet SubRegIndices = [hsub] in { 285*9880d681SAndroid Build Coastguard Workerdef S0 : AArch64Reg<0, "s0", [H0]>, DwarfRegAlias<B0>; 286*9880d681SAndroid Build Coastguard Workerdef S1 : AArch64Reg<1, "s1", [H1]>, DwarfRegAlias<B1>; 287*9880d681SAndroid Build Coastguard Workerdef S2 : AArch64Reg<2, "s2", [H2]>, DwarfRegAlias<B2>; 288*9880d681SAndroid Build Coastguard Workerdef S3 : AArch64Reg<3, "s3", [H3]>, DwarfRegAlias<B3>; 289*9880d681SAndroid Build Coastguard Workerdef S4 : AArch64Reg<4, "s4", [H4]>, DwarfRegAlias<B4>; 290*9880d681SAndroid Build Coastguard Workerdef S5 : AArch64Reg<5, "s5", [H5]>, DwarfRegAlias<B5>; 291*9880d681SAndroid Build Coastguard Workerdef S6 : AArch64Reg<6, "s6", [H6]>, DwarfRegAlias<B6>; 292*9880d681SAndroid Build Coastguard Workerdef S7 : AArch64Reg<7, "s7", [H7]>, DwarfRegAlias<B7>; 293*9880d681SAndroid Build Coastguard Workerdef S8 : AArch64Reg<8, "s8", [H8]>, DwarfRegAlias<B8>; 294*9880d681SAndroid Build Coastguard Workerdef S9 : AArch64Reg<9, "s9", [H9]>, DwarfRegAlias<B9>; 295*9880d681SAndroid Build Coastguard Workerdef S10 : AArch64Reg<10, "s10", [H10]>, DwarfRegAlias<B10>; 296*9880d681SAndroid Build Coastguard Workerdef S11 : AArch64Reg<11, "s11", [H11]>, DwarfRegAlias<B11>; 297*9880d681SAndroid Build Coastguard Workerdef S12 : AArch64Reg<12, "s12", [H12]>, DwarfRegAlias<B12>; 298*9880d681SAndroid Build Coastguard Workerdef S13 : AArch64Reg<13, "s13", [H13]>, DwarfRegAlias<B13>; 299*9880d681SAndroid Build Coastguard Workerdef S14 : AArch64Reg<14, "s14", [H14]>, DwarfRegAlias<B14>; 300*9880d681SAndroid Build Coastguard Workerdef S15 : AArch64Reg<15, "s15", [H15]>, DwarfRegAlias<B15>; 301*9880d681SAndroid Build Coastguard Workerdef S16 : AArch64Reg<16, "s16", [H16]>, DwarfRegAlias<B16>; 302*9880d681SAndroid Build Coastguard Workerdef S17 : AArch64Reg<17, "s17", [H17]>, DwarfRegAlias<B17>; 303*9880d681SAndroid Build Coastguard Workerdef S18 : AArch64Reg<18, "s18", [H18]>, DwarfRegAlias<B18>; 304*9880d681SAndroid Build Coastguard Workerdef S19 : AArch64Reg<19, "s19", [H19]>, DwarfRegAlias<B19>; 305*9880d681SAndroid Build Coastguard Workerdef S20 : AArch64Reg<20, "s20", [H20]>, DwarfRegAlias<B20>; 306*9880d681SAndroid Build Coastguard Workerdef S21 : AArch64Reg<21, "s21", [H21]>, DwarfRegAlias<B21>; 307*9880d681SAndroid Build Coastguard Workerdef S22 : AArch64Reg<22, "s22", [H22]>, DwarfRegAlias<B22>; 308*9880d681SAndroid Build Coastguard Workerdef S23 : AArch64Reg<23, "s23", [H23]>, DwarfRegAlias<B23>; 309*9880d681SAndroid Build Coastguard Workerdef S24 : AArch64Reg<24, "s24", [H24]>, DwarfRegAlias<B24>; 310*9880d681SAndroid Build Coastguard Workerdef S25 : AArch64Reg<25, "s25", [H25]>, DwarfRegAlias<B25>; 311*9880d681SAndroid Build Coastguard Workerdef S26 : AArch64Reg<26, "s26", [H26]>, DwarfRegAlias<B26>; 312*9880d681SAndroid Build Coastguard Workerdef S27 : AArch64Reg<27, "s27", [H27]>, DwarfRegAlias<B27>; 313*9880d681SAndroid Build Coastguard Workerdef S28 : AArch64Reg<28, "s28", [H28]>, DwarfRegAlias<B28>; 314*9880d681SAndroid Build Coastguard Workerdef S29 : AArch64Reg<29, "s29", [H29]>, DwarfRegAlias<B29>; 315*9880d681SAndroid Build Coastguard Workerdef S30 : AArch64Reg<30, "s30", [H30]>, DwarfRegAlias<B30>; 316*9880d681SAndroid Build Coastguard Workerdef S31 : AArch64Reg<31, "s31", [H31]>, DwarfRegAlias<B31>; 317*9880d681SAndroid Build Coastguard Worker} 318*9880d681SAndroid Build Coastguard Worker 319*9880d681SAndroid Build Coastguard Workerlet SubRegIndices = [ssub], RegAltNameIndices = [vreg, vlist1] in { 320*9880d681SAndroid Build Coastguard Workerdef D0 : AArch64Reg<0, "d0", [S0], ["v0", ""]>, DwarfRegAlias<B0>; 321*9880d681SAndroid Build Coastguard Workerdef D1 : AArch64Reg<1, "d1", [S1], ["v1", ""]>, DwarfRegAlias<B1>; 322*9880d681SAndroid Build Coastguard Workerdef D2 : AArch64Reg<2, "d2", [S2], ["v2", ""]>, DwarfRegAlias<B2>; 323*9880d681SAndroid Build Coastguard Workerdef D3 : AArch64Reg<3, "d3", [S3], ["v3", ""]>, DwarfRegAlias<B3>; 324*9880d681SAndroid Build Coastguard Workerdef D4 : AArch64Reg<4, "d4", [S4], ["v4", ""]>, DwarfRegAlias<B4>; 325*9880d681SAndroid Build Coastguard Workerdef D5 : AArch64Reg<5, "d5", [S5], ["v5", ""]>, DwarfRegAlias<B5>; 326*9880d681SAndroid Build Coastguard Workerdef D6 : AArch64Reg<6, "d6", [S6], ["v6", ""]>, DwarfRegAlias<B6>; 327*9880d681SAndroid Build Coastguard Workerdef D7 : AArch64Reg<7, "d7", [S7], ["v7", ""]>, DwarfRegAlias<B7>; 328*9880d681SAndroid Build Coastguard Workerdef D8 : AArch64Reg<8, "d8", [S8], ["v8", ""]>, DwarfRegAlias<B8>; 329*9880d681SAndroid Build Coastguard Workerdef D9 : AArch64Reg<9, "d9", [S9], ["v9", ""]>, DwarfRegAlias<B9>; 330*9880d681SAndroid Build Coastguard Workerdef D10 : AArch64Reg<10, "d10", [S10], ["v10", ""]>, DwarfRegAlias<B10>; 331*9880d681SAndroid Build Coastguard Workerdef D11 : AArch64Reg<11, "d11", [S11], ["v11", ""]>, DwarfRegAlias<B11>; 332*9880d681SAndroid Build Coastguard Workerdef D12 : AArch64Reg<12, "d12", [S12], ["v12", ""]>, DwarfRegAlias<B12>; 333*9880d681SAndroid Build Coastguard Workerdef D13 : AArch64Reg<13, "d13", [S13], ["v13", ""]>, DwarfRegAlias<B13>; 334*9880d681SAndroid Build Coastguard Workerdef D14 : AArch64Reg<14, "d14", [S14], ["v14", ""]>, DwarfRegAlias<B14>; 335*9880d681SAndroid Build Coastguard Workerdef D15 : AArch64Reg<15, "d15", [S15], ["v15", ""]>, DwarfRegAlias<B15>; 336*9880d681SAndroid Build Coastguard Workerdef D16 : AArch64Reg<16, "d16", [S16], ["v16", ""]>, DwarfRegAlias<B16>; 337*9880d681SAndroid Build Coastguard Workerdef D17 : AArch64Reg<17, "d17", [S17], ["v17", ""]>, DwarfRegAlias<B17>; 338*9880d681SAndroid Build Coastguard Workerdef D18 : AArch64Reg<18, "d18", [S18], ["v18", ""]>, DwarfRegAlias<B18>; 339*9880d681SAndroid Build Coastguard Workerdef D19 : AArch64Reg<19, "d19", [S19], ["v19", ""]>, DwarfRegAlias<B19>; 340*9880d681SAndroid Build Coastguard Workerdef D20 : AArch64Reg<20, "d20", [S20], ["v20", ""]>, DwarfRegAlias<B20>; 341*9880d681SAndroid Build Coastguard Workerdef D21 : AArch64Reg<21, "d21", [S21], ["v21", ""]>, DwarfRegAlias<B21>; 342*9880d681SAndroid Build Coastguard Workerdef D22 : AArch64Reg<22, "d22", [S22], ["v22", ""]>, DwarfRegAlias<B22>; 343*9880d681SAndroid Build Coastguard Workerdef D23 : AArch64Reg<23, "d23", [S23], ["v23", ""]>, DwarfRegAlias<B23>; 344*9880d681SAndroid Build Coastguard Workerdef D24 : AArch64Reg<24, "d24", [S24], ["v24", ""]>, DwarfRegAlias<B24>; 345*9880d681SAndroid Build Coastguard Workerdef D25 : AArch64Reg<25, "d25", [S25], ["v25", ""]>, DwarfRegAlias<B25>; 346*9880d681SAndroid Build Coastguard Workerdef D26 : AArch64Reg<26, "d26", [S26], ["v26", ""]>, DwarfRegAlias<B26>; 347*9880d681SAndroid Build Coastguard Workerdef D27 : AArch64Reg<27, "d27", [S27], ["v27", ""]>, DwarfRegAlias<B27>; 348*9880d681SAndroid Build Coastguard Workerdef D28 : AArch64Reg<28, "d28", [S28], ["v28", ""]>, DwarfRegAlias<B28>; 349*9880d681SAndroid Build Coastguard Workerdef D29 : AArch64Reg<29, "d29", [S29], ["v29", ""]>, DwarfRegAlias<B29>; 350*9880d681SAndroid Build Coastguard Workerdef D30 : AArch64Reg<30, "d30", [S30], ["v30", ""]>, DwarfRegAlias<B30>; 351*9880d681SAndroid Build Coastguard Workerdef D31 : AArch64Reg<31, "d31", [S31], ["v31", ""]>, DwarfRegAlias<B31>; 352*9880d681SAndroid Build Coastguard Worker} 353*9880d681SAndroid Build Coastguard Worker 354*9880d681SAndroid Build Coastguard Workerlet SubRegIndices = [dsub], RegAltNameIndices = [vreg, vlist1] in { 355*9880d681SAndroid Build Coastguard Workerdef Q0 : AArch64Reg<0, "q0", [D0], ["v0", ""]>, DwarfRegAlias<B0>; 356*9880d681SAndroid Build Coastguard Workerdef Q1 : AArch64Reg<1, "q1", [D1], ["v1", ""]>, DwarfRegAlias<B1>; 357*9880d681SAndroid Build Coastguard Workerdef Q2 : AArch64Reg<2, "q2", [D2], ["v2", ""]>, DwarfRegAlias<B2>; 358*9880d681SAndroid Build Coastguard Workerdef Q3 : AArch64Reg<3, "q3", [D3], ["v3", ""]>, DwarfRegAlias<B3>; 359*9880d681SAndroid Build Coastguard Workerdef Q4 : AArch64Reg<4, "q4", [D4], ["v4", ""]>, DwarfRegAlias<B4>; 360*9880d681SAndroid Build Coastguard Workerdef Q5 : AArch64Reg<5, "q5", [D5], ["v5", ""]>, DwarfRegAlias<B5>; 361*9880d681SAndroid Build Coastguard Workerdef Q6 : AArch64Reg<6, "q6", [D6], ["v6", ""]>, DwarfRegAlias<B6>; 362*9880d681SAndroid Build Coastguard Workerdef Q7 : AArch64Reg<7, "q7", [D7], ["v7", ""]>, DwarfRegAlias<B7>; 363*9880d681SAndroid Build Coastguard Workerdef Q8 : AArch64Reg<8, "q8", [D8], ["v8", ""]>, DwarfRegAlias<B8>; 364*9880d681SAndroid Build Coastguard Workerdef Q9 : AArch64Reg<9, "q9", [D9], ["v9", ""]>, DwarfRegAlias<B9>; 365*9880d681SAndroid Build Coastguard Workerdef Q10 : AArch64Reg<10, "q10", [D10], ["v10", ""]>, DwarfRegAlias<B10>; 366*9880d681SAndroid Build Coastguard Workerdef Q11 : AArch64Reg<11, "q11", [D11], ["v11", ""]>, DwarfRegAlias<B11>; 367*9880d681SAndroid Build Coastguard Workerdef Q12 : AArch64Reg<12, "q12", [D12], ["v12", ""]>, DwarfRegAlias<B12>; 368*9880d681SAndroid Build Coastguard Workerdef Q13 : AArch64Reg<13, "q13", [D13], ["v13", ""]>, DwarfRegAlias<B13>; 369*9880d681SAndroid Build Coastguard Workerdef Q14 : AArch64Reg<14, "q14", [D14], ["v14", ""]>, DwarfRegAlias<B14>; 370*9880d681SAndroid Build Coastguard Workerdef Q15 : AArch64Reg<15, "q15", [D15], ["v15", ""]>, DwarfRegAlias<B15>; 371*9880d681SAndroid Build Coastguard Workerdef Q16 : AArch64Reg<16, "q16", [D16], ["v16", ""]>, DwarfRegAlias<B16>; 372*9880d681SAndroid Build Coastguard Workerdef Q17 : AArch64Reg<17, "q17", [D17], ["v17", ""]>, DwarfRegAlias<B17>; 373*9880d681SAndroid Build Coastguard Workerdef Q18 : AArch64Reg<18, "q18", [D18], ["v18", ""]>, DwarfRegAlias<B18>; 374*9880d681SAndroid Build Coastguard Workerdef Q19 : AArch64Reg<19, "q19", [D19], ["v19", ""]>, DwarfRegAlias<B19>; 375*9880d681SAndroid Build Coastguard Workerdef Q20 : AArch64Reg<20, "q20", [D20], ["v20", ""]>, DwarfRegAlias<B20>; 376*9880d681SAndroid Build Coastguard Workerdef Q21 : AArch64Reg<21, "q21", [D21], ["v21", ""]>, DwarfRegAlias<B21>; 377*9880d681SAndroid Build Coastguard Workerdef Q22 : AArch64Reg<22, "q22", [D22], ["v22", ""]>, DwarfRegAlias<B22>; 378*9880d681SAndroid Build Coastguard Workerdef Q23 : AArch64Reg<23, "q23", [D23], ["v23", ""]>, DwarfRegAlias<B23>; 379*9880d681SAndroid Build Coastguard Workerdef Q24 : AArch64Reg<24, "q24", [D24], ["v24", ""]>, DwarfRegAlias<B24>; 380*9880d681SAndroid Build Coastguard Workerdef Q25 : AArch64Reg<25, "q25", [D25], ["v25", ""]>, DwarfRegAlias<B25>; 381*9880d681SAndroid Build Coastguard Workerdef Q26 : AArch64Reg<26, "q26", [D26], ["v26", ""]>, DwarfRegAlias<B26>; 382*9880d681SAndroid Build Coastguard Workerdef Q27 : AArch64Reg<27, "q27", [D27], ["v27", ""]>, DwarfRegAlias<B27>; 383*9880d681SAndroid Build Coastguard Workerdef Q28 : AArch64Reg<28, "q28", [D28], ["v28", ""]>, DwarfRegAlias<B28>; 384*9880d681SAndroid Build Coastguard Workerdef Q29 : AArch64Reg<29, "q29", [D29], ["v29", ""]>, DwarfRegAlias<B29>; 385*9880d681SAndroid Build Coastguard Workerdef Q30 : AArch64Reg<30, "q30", [D30], ["v30", ""]>, DwarfRegAlias<B30>; 386*9880d681SAndroid Build Coastguard Workerdef Q31 : AArch64Reg<31, "q31", [D31], ["v31", ""]>, DwarfRegAlias<B31>; 387*9880d681SAndroid Build Coastguard Worker} 388*9880d681SAndroid Build Coastguard Worker 389*9880d681SAndroid Build Coastguard Workerdef FPR8 : RegisterClass<"AArch64", [untyped], 8, (sequence "B%u", 0, 31)> { 390*9880d681SAndroid Build Coastguard Worker let Size = 8; 391*9880d681SAndroid Build Coastguard Worker} 392*9880d681SAndroid Build Coastguard Workerdef FPR16 : RegisterClass<"AArch64", [f16], 16, (sequence "H%u", 0, 31)> { 393*9880d681SAndroid Build Coastguard Worker let Size = 16; 394*9880d681SAndroid Build Coastguard Worker} 395*9880d681SAndroid Build Coastguard Workerdef FPR32 : RegisterClass<"AArch64", [f32, i32], 32,(sequence "S%u", 0, 31)>; 396*9880d681SAndroid Build Coastguard Workerdef FPR64 : RegisterClass<"AArch64", [f64, i64, v2f32, v1f64, v8i8, v4i16, v2i32, 397*9880d681SAndroid Build Coastguard Worker v1i64, v4f16], 398*9880d681SAndroid Build Coastguard Worker 64, (sequence "D%u", 0, 31)>; 399*9880d681SAndroid Build Coastguard Worker// We don't (yet) have an f128 legal type, so don't use that here. We 400*9880d681SAndroid Build Coastguard Worker// normalize 128-bit vectors to v2f64 for arg passing and such, so use 401*9880d681SAndroid Build Coastguard Worker// that here. 402*9880d681SAndroid Build Coastguard Workerdef FPR128 : RegisterClass<"AArch64", 403*9880d681SAndroid Build Coastguard Worker [v16i8, v8i16, v4i32, v2i64, v4f32, v2f64, f128, 404*9880d681SAndroid Build Coastguard Worker v8f16], 405*9880d681SAndroid Build Coastguard Worker 128, (sequence "Q%u", 0, 31)>; 406*9880d681SAndroid Build Coastguard Worker 407*9880d681SAndroid Build Coastguard Worker// The lower 16 vector registers. Some instructions can only take registers 408*9880d681SAndroid Build Coastguard Worker// in this range. 409*9880d681SAndroid Build Coastguard Workerdef FPR128_lo : RegisterClass<"AArch64", 410*9880d681SAndroid Build Coastguard Worker [v16i8, v8i16, v4i32, v2i64, v4f32, v2f64, v8f16], 411*9880d681SAndroid Build Coastguard Worker 128, (trunc FPR128, 16)>; 412*9880d681SAndroid Build Coastguard Worker 413*9880d681SAndroid Build Coastguard Worker// Pairs, triples, and quads of 64-bit vector registers. 414*9880d681SAndroid Build Coastguard Workerdef DSeqPairs : RegisterTuples<[dsub0, dsub1], [(rotl FPR64, 0), (rotl FPR64, 1)]>; 415*9880d681SAndroid Build Coastguard Workerdef DSeqTriples : RegisterTuples<[dsub0, dsub1, dsub2], 416*9880d681SAndroid Build Coastguard Worker [(rotl FPR64, 0), (rotl FPR64, 1), 417*9880d681SAndroid Build Coastguard Worker (rotl FPR64, 2)]>; 418*9880d681SAndroid Build Coastguard Workerdef DSeqQuads : RegisterTuples<[dsub0, dsub1, dsub2, dsub3], 419*9880d681SAndroid Build Coastguard Worker [(rotl FPR64, 0), (rotl FPR64, 1), 420*9880d681SAndroid Build Coastguard Worker (rotl FPR64, 2), (rotl FPR64, 3)]>; 421*9880d681SAndroid Build Coastguard Workerdef DD : RegisterClass<"AArch64", [untyped], 64, (add DSeqPairs)> { 422*9880d681SAndroid Build Coastguard Worker let Size = 128; 423*9880d681SAndroid Build Coastguard Worker} 424*9880d681SAndroid Build Coastguard Workerdef DDD : RegisterClass<"AArch64", [untyped], 64, (add DSeqTriples)> { 425*9880d681SAndroid Build Coastguard Worker let Size = 196; 426*9880d681SAndroid Build Coastguard Worker} 427*9880d681SAndroid Build Coastguard Workerdef DDDD : RegisterClass<"AArch64", [untyped], 64, (add DSeqQuads)> { 428*9880d681SAndroid Build Coastguard Worker let Size = 256; 429*9880d681SAndroid Build Coastguard Worker} 430*9880d681SAndroid Build Coastguard Worker 431*9880d681SAndroid Build Coastguard Worker// Pairs, triples, and quads of 128-bit vector registers. 432*9880d681SAndroid Build Coastguard Workerdef QSeqPairs : RegisterTuples<[qsub0, qsub1], [(rotl FPR128, 0), (rotl FPR128, 1)]>; 433*9880d681SAndroid Build Coastguard Workerdef QSeqTriples : RegisterTuples<[qsub0, qsub1, qsub2], 434*9880d681SAndroid Build Coastguard Worker [(rotl FPR128, 0), (rotl FPR128, 1), 435*9880d681SAndroid Build Coastguard Worker (rotl FPR128, 2)]>; 436*9880d681SAndroid Build Coastguard Workerdef QSeqQuads : RegisterTuples<[qsub0, qsub1, qsub2, qsub3], 437*9880d681SAndroid Build Coastguard Worker [(rotl FPR128, 0), (rotl FPR128, 1), 438*9880d681SAndroid Build Coastguard Worker (rotl FPR128, 2), (rotl FPR128, 3)]>; 439*9880d681SAndroid Build Coastguard Workerdef QQ : RegisterClass<"AArch64", [untyped], 128, (add QSeqPairs)> { 440*9880d681SAndroid Build Coastguard Worker let Size = 256; 441*9880d681SAndroid Build Coastguard Worker} 442*9880d681SAndroid Build Coastguard Workerdef QQQ : RegisterClass<"AArch64", [untyped], 128, (add QSeqTriples)> { 443*9880d681SAndroid Build Coastguard Worker let Size = 384; 444*9880d681SAndroid Build Coastguard Worker} 445*9880d681SAndroid Build Coastguard Workerdef QQQQ : RegisterClass<"AArch64", [untyped], 128, (add QSeqQuads)> { 446*9880d681SAndroid Build Coastguard Worker let Size = 512; 447*9880d681SAndroid Build Coastguard Worker} 448*9880d681SAndroid Build Coastguard Worker 449*9880d681SAndroid Build Coastguard Worker 450*9880d681SAndroid Build Coastguard Worker// Vector operand versions of the FP registers. Alternate name printing and 451*9880d681SAndroid Build Coastguard Worker// assmebler matching. 452*9880d681SAndroid Build Coastguard Workerdef VectorReg64AsmOperand : AsmOperandClass { 453*9880d681SAndroid Build Coastguard Worker let Name = "VectorReg64"; 454*9880d681SAndroid Build Coastguard Worker let PredicateMethod = "isVectorReg"; 455*9880d681SAndroid Build Coastguard Worker} 456*9880d681SAndroid Build Coastguard Workerdef VectorReg128AsmOperand : AsmOperandClass { 457*9880d681SAndroid Build Coastguard Worker let Name = "VectorReg128"; 458*9880d681SAndroid Build Coastguard Worker let PredicateMethod = "isVectorReg"; 459*9880d681SAndroid Build Coastguard Worker} 460*9880d681SAndroid Build Coastguard Worker 461*9880d681SAndroid Build Coastguard Workerdef V64 : RegisterOperand<FPR64, "printVRegOperand"> { 462*9880d681SAndroid Build Coastguard Worker let ParserMatchClass = VectorReg64AsmOperand; 463*9880d681SAndroid Build Coastguard Worker} 464*9880d681SAndroid Build Coastguard Worker 465*9880d681SAndroid Build Coastguard Workerdef V128 : RegisterOperand<FPR128, "printVRegOperand"> { 466*9880d681SAndroid Build Coastguard Worker let ParserMatchClass = VectorReg128AsmOperand; 467*9880d681SAndroid Build Coastguard Worker} 468*9880d681SAndroid Build Coastguard Worker 469*9880d681SAndroid Build Coastguard Workerdef VectorRegLoAsmOperand : AsmOperandClass { let Name = "VectorRegLo"; } 470*9880d681SAndroid Build Coastguard Workerdef V128_lo : RegisterOperand<FPR128_lo, "printVRegOperand"> { 471*9880d681SAndroid Build Coastguard Worker let ParserMatchClass = VectorRegLoAsmOperand; 472*9880d681SAndroid Build Coastguard Worker} 473*9880d681SAndroid Build Coastguard Worker 474*9880d681SAndroid Build Coastguard Workerclass TypedVecListAsmOperand<int count, int regsize, int lanes, string kind> 475*9880d681SAndroid Build Coastguard Worker : AsmOperandClass { 476*9880d681SAndroid Build Coastguard Worker let Name = "TypedVectorList" # count # "_" # lanes # kind; 477*9880d681SAndroid Build Coastguard Worker 478*9880d681SAndroid Build Coastguard Worker let PredicateMethod 479*9880d681SAndroid Build Coastguard Worker = "isTypedVectorList<" # count # ", " # lanes # ", '" # kind # "'>"; 480*9880d681SAndroid Build Coastguard Worker let RenderMethod = "addVectorList" # regsize # "Operands<" # count # ">"; 481*9880d681SAndroid Build Coastguard Worker} 482*9880d681SAndroid Build Coastguard Worker 483*9880d681SAndroid Build Coastguard Workerclass TypedVecListRegOperand<RegisterClass Reg, int lanes, string kind> 484*9880d681SAndroid Build Coastguard Worker : RegisterOperand<Reg, "printTypedVectorList<" # lanes # ", '" 485*9880d681SAndroid Build Coastguard Worker # kind # "'>">; 486*9880d681SAndroid Build Coastguard Worker 487*9880d681SAndroid Build Coastguard Workermulticlass VectorList<int count, RegisterClass Reg64, RegisterClass Reg128> { 488*9880d681SAndroid Build Coastguard Worker // With implicit types (probably on instruction instead). E.g. { v0, v1 } 489*9880d681SAndroid Build Coastguard Worker def _64AsmOperand : AsmOperandClass { 490*9880d681SAndroid Build Coastguard Worker let Name = NAME # "64"; 491*9880d681SAndroid Build Coastguard Worker let PredicateMethod = "isImplicitlyTypedVectorList<" # count # ">"; 492*9880d681SAndroid Build Coastguard Worker let RenderMethod = "addVectorList64Operands<" # count # ">"; 493*9880d681SAndroid Build Coastguard Worker } 494*9880d681SAndroid Build Coastguard Worker 495*9880d681SAndroid Build Coastguard Worker def "64" : RegisterOperand<Reg64, "printImplicitlyTypedVectorList"> { 496*9880d681SAndroid Build Coastguard Worker let ParserMatchClass = !cast<AsmOperandClass>(NAME # "_64AsmOperand"); 497*9880d681SAndroid Build Coastguard Worker } 498*9880d681SAndroid Build Coastguard Worker 499*9880d681SAndroid Build Coastguard Worker def _128AsmOperand : AsmOperandClass { 500*9880d681SAndroid Build Coastguard Worker let Name = NAME # "128"; 501*9880d681SAndroid Build Coastguard Worker let PredicateMethod = "isImplicitlyTypedVectorList<" # count # ">"; 502*9880d681SAndroid Build Coastguard Worker let RenderMethod = "addVectorList128Operands<" # count # ">"; 503*9880d681SAndroid Build Coastguard Worker } 504*9880d681SAndroid Build Coastguard Worker 505*9880d681SAndroid Build Coastguard Worker def "128" : RegisterOperand<Reg128, "printImplicitlyTypedVectorList"> { 506*9880d681SAndroid Build Coastguard Worker let ParserMatchClass = !cast<AsmOperandClass>(NAME # "_128AsmOperand"); 507*9880d681SAndroid Build Coastguard Worker } 508*9880d681SAndroid Build Coastguard Worker 509*9880d681SAndroid Build Coastguard Worker // 64-bit register lists with explicit type. 510*9880d681SAndroid Build Coastguard Worker 511*9880d681SAndroid Build Coastguard Worker // { v0.8b, v1.8b } 512*9880d681SAndroid Build Coastguard Worker def _8bAsmOperand : TypedVecListAsmOperand<count, 64, 8, "b">; 513*9880d681SAndroid Build Coastguard Worker def "8b" : TypedVecListRegOperand<Reg64, 8, "b"> { 514*9880d681SAndroid Build Coastguard Worker let ParserMatchClass = !cast<AsmOperandClass>(NAME # "_8bAsmOperand"); 515*9880d681SAndroid Build Coastguard Worker } 516*9880d681SAndroid Build Coastguard Worker 517*9880d681SAndroid Build Coastguard Worker // { v0.4h, v1.4h } 518*9880d681SAndroid Build Coastguard Worker def _4hAsmOperand : TypedVecListAsmOperand<count, 64, 4, "h">; 519*9880d681SAndroid Build Coastguard Worker def "4h" : TypedVecListRegOperand<Reg64, 4, "h"> { 520*9880d681SAndroid Build Coastguard Worker let ParserMatchClass = !cast<AsmOperandClass>(NAME # "_4hAsmOperand"); 521*9880d681SAndroid Build Coastguard Worker } 522*9880d681SAndroid Build Coastguard Worker 523*9880d681SAndroid Build Coastguard Worker // { v0.2s, v1.2s } 524*9880d681SAndroid Build Coastguard Worker def _2sAsmOperand : TypedVecListAsmOperand<count, 64, 2, "s">; 525*9880d681SAndroid Build Coastguard Worker def "2s" : TypedVecListRegOperand<Reg64, 2, "s"> { 526*9880d681SAndroid Build Coastguard Worker let ParserMatchClass = !cast<AsmOperandClass>(NAME # "_2sAsmOperand"); 527*9880d681SAndroid Build Coastguard Worker } 528*9880d681SAndroid Build Coastguard Worker 529*9880d681SAndroid Build Coastguard Worker // { v0.1d, v1.1d } 530*9880d681SAndroid Build Coastguard Worker def _1dAsmOperand : TypedVecListAsmOperand<count, 64, 1, "d">; 531*9880d681SAndroid Build Coastguard Worker def "1d" : TypedVecListRegOperand<Reg64, 1, "d"> { 532*9880d681SAndroid Build Coastguard Worker let ParserMatchClass = !cast<AsmOperandClass>(NAME # "_1dAsmOperand"); 533*9880d681SAndroid Build Coastguard Worker } 534*9880d681SAndroid Build Coastguard Worker 535*9880d681SAndroid Build Coastguard Worker // 128-bit register lists with explicit type 536*9880d681SAndroid Build Coastguard Worker 537*9880d681SAndroid Build Coastguard Worker // { v0.16b, v1.16b } 538*9880d681SAndroid Build Coastguard Worker def _16bAsmOperand : TypedVecListAsmOperand<count, 128, 16, "b">; 539*9880d681SAndroid Build Coastguard Worker def "16b" : TypedVecListRegOperand<Reg128, 16, "b"> { 540*9880d681SAndroid Build Coastguard Worker let ParserMatchClass = !cast<AsmOperandClass>(NAME # "_16bAsmOperand"); 541*9880d681SAndroid Build Coastguard Worker } 542*9880d681SAndroid Build Coastguard Worker 543*9880d681SAndroid Build Coastguard Worker // { v0.8h, v1.8h } 544*9880d681SAndroid Build Coastguard Worker def _8hAsmOperand : TypedVecListAsmOperand<count, 128, 8, "h">; 545*9880d681SAndroid Build Coastguard Worker def "8h" : TypedVecListRegOperand<Reg128, 8, "h"> { 546*9880d681SAndroid Build Coastguard Worker let ParserMatchClass = !cast<AsmOperandClass>(NAME # "_8hAsmOperand"); 547*9880d681SAndroid Build Coastguard Worker } 548*9880d681SAndroid Build Coastguard Worker 549*9880d681SAndroid Build Coastguard Worker // { v0.4s, v1.4s } 550*9880d681SAndroid Build Coastguard Worker def _4sAsmOperand : TypedVecListAsmOperand<count, 128, 4, "s">; 551*9880d681SAndroid Build Coastguard Worker def "4s" : TypedVecListRegOperand<Reg128, 4, "s"> { 552*9880d681SAndroid Build Coastguard Worker let ParserMatchClass = !cast<AsmOperandClass>(NAME # "_4sAsmOperand"); 553*9880d681SAndroid Build Coastguard Worker } 554*9880d681SAndroid Build Coastguard Worker 555*9880d681SAndroid Build Coastguard Worker // { v0.2d, v1.2d } 556*9880d681SAndroid Build Coastguard Worker def _2dAsmOperand : TypedVecListAsmOperand<count, 128, 2, "d">; 557*9880d681SAndroid Build Coastguard Worker def "2d" : TypedVecListRegOperand<Reg128, 2, "d"> { 558*9880d681SAndroid Build Coastguard Worker let ParserMatchClass = !cast<AsmOperandClass>(NAME # "_2dAsmOperand"); 559*9880d681SAndroid Build Coastguard Worker } 560*9880d681SAndroid Build Coastguard Worker 561*9880d681SAndroid Build Coastguard Worker // { v0.b, v1.b } 562*9880d681SAndroid Build Coastguard Worker def _bAsmOperand : TypedVecListAsmOperand<count, 128, 0, "b">; 563*9880d681SAndroid Build Coastguard Worker def "b" : TypedVecListRegOperand<Reg128, 0, "b"> { 564*9880d681SAndroid Build Coastguard Worker let ParserMatchClass = !cast<AsmOperandClass>(NAME # "_bAsmOperand"); 565*9880d681SAndroid Build Coastguard Worker } 566*9880d681SAndroid Build Coastguard Worker 567*9880d681SAndroid Build Coastguard Worker // { v0.h, v1.h } 568*9880d681SAndroid Build Coastguard Worker def _hAsmOperand : TypedVecListAsmOperand<count, 128, 0, "h">; 569*9880d681SAndroid Build Coastguard Worker def "h" : TypedVecListRegOperand<Reg128, 0, "h"> { 570*9880d681SAndroid Build Coastguard Worker let ParserMatchClass = !cast<AsmOperandClass>(NAME # "_hAsmOperand"); 571*9880d681SAndroid Build Coastguard Worker } 572*9880d681SAndroid Build Coastguard Worker 573*9880d681SAndroid Build Coastguard Worker // { v0.s, v1.s } 574*9880d681SAndroid Build Coastguard Worker def _sAsmOperand : TypedVecListAsmOperand<count, 128, 0, "s">; 575*9880d681SAndroid Build Coastguard Worker def "s" : TypedVecListRegOperand<Reg128, 0, "s"> { 576*9880d681SAndroid Build Coastguard Worker let ParserMatchClass = !cast<AsmOperandClass>(NAME # "_sAsmOperand"); 577*9880d681SAndroid Build Coastguard Worker } 578*9880d681SAndroid Build Coastguard Worker 579*9880d681SAndroid Build Coastguard Worker // { v0.d, v1.d } 580*9880d681SAndroid Build Coastguard Worker def _dAsmOperand : TypedVecListAsmOperand<count, 128, 0, "d">; 581*9880d681SAndroid Build Coastguard Worker def "d" : TypedVecListRegOperand<Reg128, 0, "d"> { 582*9880d681SAndroid Build Coastguard Worker let ParserMatchClass = !cast<AsmOperandClass>(NAME # "_dAsmOperand"); 583*9880d681SAndroid Build Coastguard Worker } 584*9880d681SAndroid Build Coastguard Worker 585*9880d681SAndroid Build Coastguard Worker 586*9880d681SAndroid Build Coastguard Worker} 587*9880d681SAndroid Build Coastguard Worker 588*9880d681SAndroid Build Coastguard Workerdefm VecListOne : VectorList<1, FPR64, FPR128>; 589*9880d681SAndroid Build Coastguard Workerdefm VecListTwo : VectorList<2, DD, QQ>; 590*9880d681SAndroid Build Coastguard Workerdefm VecListThree : VectorList<3, DDD, QQQ>; 591*9880d681SAndroid Build Coastguard Workerdefm VecListFour : VectorList<4, DDDD, QQQQ>; 592*9880d681SAndroid Build Coastguard Worker 593*9880d681SAndroid Build Coastguard Worker 594*9880d681SAndroid Build Coastguard Worker// Register operand versions of the scalar FP registers. 595*9880d681SAndroid Build Coastguard Workerdef FPR16Op : RegisterOperand<FPR16, "printOperand">; 596*9880d681SAndroid Build Coastguard Workerdef FPR32Op : RegisterOperand<FPR32, "printOperand">; 597*9880d681SAndroid Build Coastguard Workerdef FPR64Op : RegisterOperand<FPR64, "printOperand">; 598*9880d681SAndroid Build Coastguard Workerdef FPR128Op : RegisterOperand<FPR128, "printOperand">; 599*9880d681SAndroid Build Coastguard Worker 600*9880d681SAndroid Build Coastguard Worker 601*9880d681SAndroid Build Coastguard Worker//===----------------------------------------------------------------------===// 602*9880d681SAndroid Build Coastguard Worker// ARMv8.1a atomic CASP register operands 603*9880d681SAndroid Build Coastguard Worker 604*9880d681SAndroid Build Coastguard Worker 605*9880d681SAndroid Build Coastguard Workerdef WSeqPairs : RegisterTuples<[sube32, subo32], 606*9880d681SAndroid Build Coastguard Worker [(rotl GPR32, 0), (rotl GPR32, 1)]>; 607*9880d681SAndroid Build Coastguard Workerdef XSeqPairs : RegisterTuples<[sube64, subo64], 608*9880d681SAndroid Build Coastguard Worker [(rotl GPR64, 0), (rotl GPR64, 1)]>; 609*9880d681SAndroid Build Coastguard Worker 610*9880d681SAndroid Build Coastguard Workerdef WSeqPairsClass : RegisterClass<"AArch64", [untyped], 32, 611*9880d681SAndroid Build Coastguard Worker (add WSeqPairs)>{ 612*9880d681SAndroid Build Coastguard Worker let Size = 64; 613*9880d681SAndroid Build Coastguard Worker} 614*9880d681SAndroid Build Coastguard Workerdef XSeqPairsClass : RegisterClass<"AArch64", [untyped], 64, 615*9880d681SAndroid Build Coastguard Worker (add XSeqPairs)>{ 616*9880d681SAndroid Build Coastguard Worker let Size = 128; 617*9880d681SAndroid Build Coastguard Worker} 618*9880d681SAndroid Build Coastguard Worker 619*9880d681SAndroid Build Coastguard Worker 620*9880d681SAndroid Build Coastguard Workerlet RenderMethod = "addRegOperands", ParserMethod="tryParseGPRSeqPair" in { 621*9880d681SAndroid Build Coastguard Worker def WSeqPairsAsmOperandClass : AsmOperandClass { let Name = "WSeqPair"; } 622*9880d681SAndroid Build Coastguard Worker def XSeqPairsAsmOperandClass : AsmOperandClass { let Name = "XSeqPair"; } 623*9880d681SAndroid Build Coastguard Worker} 624*9880d681SAndroid Build Coastguard Worker 625*9880d681SAndroid Build Coastguard Workerdef WSeqPairClassOperand : 626*9880d681SAndroid Build Coastguard Worker RegisterOperand<WSeqPairsClass, "printGPRSeqPairsClassOperand<32>"> { 627*9880d681SAndroid Build Coastguard Worker let ParserMatchClass = WSeqPairsAsmOperandClass; 628*9880d681SAndroid Build Coastguard Worker} 629*9880d681SAndroid Build Coastguard Workerdef XSeqPairClassOperand : 630*9880d681SAndroid Build Coastguard Worker RegisterOperand<XSeqPairsClass, "printGPRSeqPairsClassOperand<64>"> { 631*9880d681SAndroid Build Coastguard Worker let ParserMatchClass = XSeqPairsAsmOperandClass; 632*9880d681SAndroid Build Coastguard Worker} 633*9880d681SAndroid Build Coastguard Worker 634*9880d681SAndroid Build Coastguard Worker 635*9880d681SAndroid Build Coastguard Worker//===----- END: v8.1a atomic CASP register operands -----------------------===// 636