1*9880d681SAndroid Build Coastguard Worker //===-- AArch64ISelDAGToDAG.cpp - A dag to dag inst selector for AArch64 --===//
2*9880d681SAndroid Build Coastguard Worker //
3*9880d681SAndroid Build Coastguard Worker // The LLVM Compiler Infrastructure
4*9880d681SAndroid Build Coastguard Worker //
5*9880d681SAndroid Build Coastguard Worker // This file is distributed under the University of Illinois Open Source
6*9880d681SAndroid Build Coastguard Worker // License. See LICENSE.TXT for details.
7*9880d681SAndroid Build Coastguard Worker //
8*9880d681SAndroid Build Coastguard Worker //===----------------------------------------------------------------------===//
9*9880d681SAndroid Build Coastguard Worker //
10*9880d681SAndroid Build Coastguard Worker // This file defines an instruction selector for the AArch64 target.
11*9880d681SAndroid Build Coastguard Worker //
12*9880d681SAndroid Build Coastguard Worker //===----------------------------------------------------------------------===//
13*9880d681SAndroid Build Coastguard Worker
14*9880d681SAndroid Build Coastguard Worker #include "AArch64TargetMachine.h"
15*9880d681SAndroid Build Coastguard Worker #include "MCTargetDesc/AArch64AddressingModes.h"
16*9880d681SAndroid Build Coastguard Worker #include "llvm/ADT/APSInt.h"
17*9880d681SAndroid Build Coastguard Worker #include "llvm/CodeGen/SelectionDAGISel.h"
18*9880d681SAndroid Build Coastguard Worker #include "llvm/IR/Function.h" // To access function attributes.
19*9880d681SAndroid Build Coastguard Worker #include "llvm/IR/GlobalValue.h"
20*9880d681SAndroid Build Coastguard Worker #include "llvm/IR/Intrinsics.h"
21*9880d681SAndroid Build Coastguard Worker #include "llvm/Support/Debug.h"
22*9880d681SAndroid Build Coastguard Worker #include "llvm/Support/ErrorHandling.h"
23*9880d681SAndroid Build Coastguard Worker #include "llvm/Support/MathExtras.h"
24*9880d681SAndroid Build Coastguard Worker #include "llvm/Support/raw_ostream.h"
25*9880d681SAndroid Build Coastguard Worker
26*9880d681SAndroid Build Coastguard Worker using namespace llvm;
27*9880d681SAndroid Build Coastguard Worker
28*9880d681SAndroid Build Coastguard Worker #define DEBUG_TYPE "aarch64-isel"
29*9880d681SAndroid Build Coastguard Worker
30*9880d681SAndroid Build Coastguard Worker //===--------------------------------------------------------------------===//
31*9880d681SAndroid Build Coastguard Worker /// AArch64DAGToDAGISel - AArch64 specific code to select AArch64 machine
32*9880d681SAndroid Build Coastguard Worker /// instructions for SelectionDAG operations.
33*9880d681SAndroid Build Coastguard Worker ///
34*9880d681SAndroid Build Coastguard Worker namespace {
35*9880d681SAndroid Build Coastguard Worker
36*9880d681SAndroid Build Coastguard Worker class AArch64DAGToDAGISel : public SelectionDAGISel {
37*9880d681SAndroid Build Coastguard Worker
38*9880d681SAndroid Build Coastguard Worker /// Subtarget - Keep a pointer to the AArch64Subtarget around so that we can
39*9880d681SAndroid Build Coastguard Worker /// make the right decision when generating code for different targets.
40*9880d681SAndroid Build Coastguard Worker const AArch64Subtarget *Subtarget;
41*9880d681SAndroid Build Coastguard Worker
42*9880d681SAndroid Build Coastguard Worker bool ForCodeSize;
43*9880d681SAndroid Build Coastguard Worker
44*9880d681SAndroid Build Coastguard Worker public:
AArch64DAGToDAGISel(AArch64TargetMachine & tm,CodeGenOpt::Level OptLevel)45*9880d681SAndroid Build Coastguard Worker explicit AArch64DAGToDAGISel(AArch64TargetMachine &tm,
46*9880d681SAndroid Build Coastguard Worker CodeGenOpt::Level OptLevel)
47*9880d681SAndroid Build Coastguard Worker : SelectionDAGISel(tm, OptLevel), Subtarget(nullptr),
48*9880d681SAndroid Build Coastguard Worker ForCodeSize(false) {}
49*9880d681SAndroid Build Coastguard Worker
getPassName() const50*9880d681SAndroid Build Coastguard Worker const char *getPassName() const override {
51*9880d681SAndroid Build Coastguard Worker return "AArch64 Instruction Selection";
52*9880d681SAndroid Build Coastguard Worker }
53*9880d681SAndroid Build Coastguard Worker
runOnMachineFunction(MachineFunction & MF)54*9880d681SAndroid Build Coastguard Worker bool runOnMachineFunction(MachineFunction &MF) override {
55*9880d681SAndroid Build Coastguard Worker ForCodeSize = MF.getFunction()->optForSize();
56*9880d681SAndroid Build Coastguard Worker Subtarget = &MF.getSubtarget<AArch64Subtarget>();
57*9880d681SAndroid Build Coastguard Worker return SelectionDAGISel::runOnMachineFunction(MF);
58*9880d681SAndroid Build Coastguard Worker }
59*9880d681SAndroid Build Coastguard Worker
60*9880d681SAndroid Build Coastguard Worker void Select(SDNode *Node) override;
61*9880d681SAndroid Build Coastguard Worker
62*9880d681SAndroid Build Coastguard Worker /// SelectInlineAsmMemoryOperand - Implement addressing mode selection for
63*9880d681SAndroid Build Coastguard Worker /// inline asm expressions.
64*9880d681SAndroid Build Coastguard Worker bool SelectInlineAsmMemoryOperand(const SDValue &Op,
65*9880d681SAndroid Build Coastguard Worker unsigned ConstraintID,
66*9880d681SAndroid Build Coastguard Worker std::vector<SDValue> &OutOps) override;
67*9880d681SAndroid Build Coastguard Worker
68*9880d681SAndroid Build Coastguard Worker bool tryMLAV64LaneV128(SDNode *N);
69*9880d681SAndroid Build Coastguard Worker bool tryMULLV64LaneV128(unsigned IntNo, SDNode *N);
70*9880d681SAndroid Build Coastguard Worker bool SelectArithExtendedRegister(SDValue N, SDValue &Reg, SDValue &Shift);
71*9880d681SAndroid Build Coastguard Worker bool SelectArithImmed(SDValue N, SDValue &Val, SDValue &Shift);
72*9880d681SAndroid Build Coastguard Worker bool SelectNegArithImmed(SDValue N, SDValue &Val, SDValue &Shift);
SelectArithShiftedRegister(SDValue N,SDValue & Reg,SDValue & Shift)73*9880d681SAndroid Build Coastguard Worker bool SelectArithShiftedRegister(SDValue N, SDValue &Reg, SDValue &Shift) {
74*9880d681SAndroid Build Coastguard Worker return SelectShiftedRegister(N, false, Reg, Shift);
75*9880d681SAndroid Build Coastguard Worker }
SelectLogicalShiftedRegister(SDValue N,SDValue & Reg,SDValue & Shift)76*9880d681SAndroid Build Coastguard Worker bool SelectLogicalShiftedRegister(SDValue N, SDValue &Reg, SDValue &Shift) {
77*9880d681SAndroid Build Coastguard Worker return SelectShiftedRegister(N, true, Reg, Shift);
78*9880d681SAndroid Build Coastguard Worker }
SelectAddrModeIndexed7S8(SDValue N,SDValue & Base,SDValue & OffImm)79*9880d681SAndroid Build Coastguard Worker bool SelectAddrModeIndexed7S8(SDValue N, SDValue &Base, SDValue &OffImm) {
80*9880d681SAndroid Build Coastguard Worker return SelectAddrModeIndexed7S(N, 1, Base, OffImm);
81*9880d681SAndroid Build Coastguard Worker }
SelectAddrModeIndexed7S16(SDValue N,SDValue & Base,SDValue & OffImm)82*9880d681SAndroid Build Coastguard Worker bool SelectAddrModeIndexed7S16(SDValue N, SDValue &Base, SDValue &OffImm) {
83*9880d681SAndroid Build Coastguard Worker return SelectAddrModeIndexed7S(N, 2, Base, OffImm);
84*9880d681SAndroid Build Coastguard Worker }
SelectAddrModeIndexed7S32(SDValue N,SDValue & Base,SDValue & OffImm)85*9880d681SAndroid Build Coastguard Worker bool SelectAddrModeIndexed7S32(SDValue N, SDValue &Base, SDValue &OffImm) {
86*9880d681SAndroid Build Coastguard Worker return SelectAddrModeIndexed7S(N, 4, Base, OffImm);
87*9880d681SAndroid Build Coastguard Worker }
SelectAddrModeIndexed7S64(SDValue N,SDValue & Base,SDValue & OffImm)88*9880d681SAndroid Build Coastguard Worker bool SelectAddrModeIndexed7S64(SDValue N, SDValue &Base, SDValue &OffImm) {
89*9880d681SAndroid Build Coastguard Worker return SelectAddrModeIndexed7S(N, 8, Base, OffImm);
90*9880d681SAndroid Build Coastguard Worker }
SelectAddrModeIndexed7S128(SDValue N,SDValue & Base,SDValue & OffImm)91*9880d681SAndroid Build Coastguard Worker bool SelectAddrModeIndexed7S128(SDValue N, SDValue &Base, SDValue &OffImm) {
92*9880d681SAndroid Build Coastguard Worker return SelectAddrModeIndexed7S(N, 16, Base, OffImm);
93*9880d681SAndroid Build Coastguard Worker }
SelectAddrModeIndexed8(SDValue N,SDValue & Base,SDValue & OffImm)94*9880d681SAndroid Build Coastguard Worker bool SelectAddrModeIndexed8(SDValue N, SDValue &Base, SDValue &OffImm) {
95*9880d681SAndroid Build Coastguard Worker return SelectAddrModeIndexed(N, 1, Base, OffImm);
96*9880d681SAndroid Build Coastguard Worker }
SelectAddrModeIndexed16(SDValue N,SDValue & Base,SDValue & OffImm)97*9880d681SAndroid Build Coastguard Worker bool SelectAddrModeIndexed16(SDValue N, SDValue &Base, SDValue &OffImm) {
98*9880d681SAndroid Build Coastguard Worker return SelectAddrModeIndexed(N, 2, Base, OffImm);
99*9880d681SAndroid Build Coastguard Worker }
SelectAddrModeIndexed32(SDValue N,SDValue & Base,SDValue & OffImm)100*9880d681SAndroid Build Coastguard Worker bool SelectAddrModeIndexed32(SDValue N, SDValue &Base, SDValue &OffImm) {
101*9880d681SAndroid Build Coastguard Worker return SelectAddrModeIndexed(N, 4, Base, OffImm);
102*9880d681SAndroid Build Coastguard Worker }
SelectAddrModeIndexed64(SDValue N,SDValue & Base,SDValue & OffImm)103*9880d681SAndroid Build Coastguard Worker bool SelectAddrModeIndexed64(SDValue N, SDValue &Base, SDValue &OffImm) {
104*9880d681SAndroid Build Coastguard Worker return SelectAddrModeIndexed(N, 8, Base, OffImm);
105*9880d681SAndroid Build Coastguard Worker }
SelectAddrModeIndexed128(SDValue N,SDValue & Base,SDValue & OffImm)106*9880d681SAndroid Build Coastguard Worker bool SelectAddrModeIndexed128(SDValue N, SDValue &Base, SDValue &OffImm) {
107*9880d681SAndroid Build Coastguard Worker return SelectAddrModeIndexed(N, 16, Base, OffImm);
108*9880d681SAndroid Build Coastguard Worker }
SelectAddrModeUnscaled8(SDValue N,SDValue & Base,SDValue & OffImm)109*9880d681SAndroid Build Coastguard Worker bool SelectAddrModeUnscaled8(SDValue N, SDValue &Base, SDValue &OffImm) {
110*9880d681SAndroid Build Coastguard Worker return SelectAddrModeUnscaled(N, 1, Base, OffImm);
111*9880d681SAndroid Build Coastguard Worker }
SelectAddrModeUnscaled16(SDValue N,SDValue & Base,SDValue & OffImm)112*9880d681SAndroid Build Coastguard Worker bool SelectAddrModeUnscaled16(SDValue N, SDValue &Base, SDValue &OffImm) {
113*9880d681SAndroid Build Coastguard Worker return SelectAddrModeUnscaled(N, 2, Base, OffImm);
114*9880d681SAndroid Build Coastguard Worker }
SelectAddrModeUnscaled32(SDValue N,SDValue & Base,SDValue & OffImm)115*9880d681SAndroid Build Coastguard Worker bool SelectAddrModeUnscaled32(SDValue N, SDValue &Base, SDValue &OffImm) {
116*9880d681SAndroid Build Coastguard Worker return SelectAddrModeUnscaled(N, 4, Base, OffImm);
117*9880d681SAndroid Build Coastguard Worker }
SelectAddrModeUnscaled64(SDValue N,SDValue & Base,SDValue & OffImm)118*9880d681SAndroid Build Coastguard Worker bool SelectAddrModeUnscaled64(SDValue N, SDValue &Base, SDValue &OffImm) {
119*9880d681SAndroid Build Coastguard Worker return SelectAddrModeUnscaled(N, 8, Base, OffImm);
120*9880d681SAndroid Build Coastguard Worker }
SelectAddrModeUnscaled128(SDValue N,SDValue & Base,SDValue & OffImm)121*9880d681SAndroid Build Coastguard Worker bool SelectAddrModeUnscaled128(SDValue N, SDValue &Base, SDValue &OffImm) {
122*9880d681SAndroid Build Coastguard Worker return SelectAddrModeUnscaled(N, 16, Base, OffImm);
123*9880d681SAndroid Build Coastguard Worker }
124*9880d681SAndroid Build Coastguard Worker
125*9880d681SAndroid Build Coastguard Worker template<int Width>
SelectAddrModeWRO(SDValue N,SDValue & Base,SDValue & Offset,SDValue & SignExtend,SDValue & DoShift)126*9880d681SAndroid Build Coastguard Worker bool SelectAddrModeWRO(SDValue N, SDValue &Base, SDValue &Offset,
127*9880d681SAndroid Build Coastguard Worker SDValue &SignExtend, SDValue &DoShift) {
128*9880d681SAndroid Build Coastguard Worker return SelectAddrModeWRO(N, Width / 8, Base, Offset, SignExtend, DoShift);
129*9880d681SAndroid Build Coastguard Worker }
130*9880d681SAndroid Build Coastguard Worker
131*9880d681SAndroid Build Coastguard Worker template<int Width>
SelectAddrModeXRO(SDValue N,SDValue & Base,SDValue & Offset,SDValue & SignExtend,SDValue & DoShift)132*9880d681SAndroid Build Coastguard Worker bool SelectAddrModeXRO(SDValue N, SDValue &Base, SDValue &Offset,
133*9880d681SAndroid Build Coastguard Worker SDValue &SignExtend, SDValue &DoShift) {
134*9880d681SAndroid Build Coastguard Worker return SelectAddrModeXRO(N, Width / 8, Base, Offset, SignExtend, DoShift);
135*9880d681SAndroid Build Coastguard Worker }
136*9880d681SAndroid Build Coastguard Worker
137*9880d681SAndroid Build Coastguard Worker
138*9880d681SAndroid Build Coastguard Worker /// Form sequences of consecutive 64/128-bit registers for use in NEON
139*9880d681SAndroid Build Coastguard Worker /// instructions making use of a vector-list (e.g. ldN, tbl). Vecs must have
140*9880d681SAndroid Build Coastguard Worker /// between 1 and 4 elements. If it contains a single element that is returned
141*9880d681SAndroid Build Coastguard Worker /// unchanged; otherwise a REG_SEQUENCE value is returned.
142*9880d681SAndroid Build Coastguard Worker SDValue createDTuple(ArrayRef<SDValue> Vecs);
143*9880d681SAndroid Build Coastguard Worker SDValue createQTuple(ArrayRef<SDValue> Vecs);
144*9880d681SAndroid Build Coastguard Worker
145*9880d681SAndroid Build Coastguard Worker /// Generic helper for the createDTuple/createQTuple
146*9880d681SAndroid Build Coastguard Worker /// functions. Those should almost always be called instead.
147*9880d681SAndroid Build Coastguard Worker SDValue createTuple(ArrayRef<SDValue> Vecs, const unsigned RegClassIDs[],
148*9880d681SAndroid Build Coastguard Worker const unsigned SubRegs[]);
149*9880d681SAndroid Build Coastguard Worker
150*9880d681SAndroid Build Coastguard Worker void SelectTable(SDNode *N, unsigned NumVecs, unsigned Opc, bool isExt);
151*9880d681SAndroid Build Coastguard Worker
152*9880d681SAndroid Build Coastguard Worker bool tryIndexedLoad(SDNode *N);
153*9880d681SAndroid Build Coastguard Worker
154*9880d681SAndroid Build Coastguard Worker void SelectLoad(SDNode *N, unsigned NumVecs, unsigned Opc,
155*9880d681SAndroid Build Coastguard Worker unsigned SubRegIdx);
156*9880d681SAndroid Build Coastguard Worker void SelectPostLoad(SDNode *N, unsigned NumVecs, unsigned Opc,
157*9880d681SAndroid Build Coastguard Worker unsigned SubRegIdx);
158*9880d681SAndroid Build Coastguard Worker void SelectLoadLane(SDNode *N, unsigned NumVecs, unsigned Opc);
159*9880d681SAndroid Build Coastguard Worker void SelectPostLoadLane(SDNode *N, unsigned NumVecs, unsigned Opc);
160*9880d681SAndroid Build Coastguard Worker
161*9880d681SAndroid Build Coastguard Worker void SelectStore(SDNode *N, unsigned NumVecs, unsigned Opc);
162*9880d681SAndroid Build Coastguard Worker void SelectPostStore(SDNode *N, unsigned NumVecs, unsigned Opc);
163*9880d681SAndroid Build Coastguard Worker void SelectStoreLane(SDNode *N, unsigned NumVecs, unsigned Opc);
164*9880d681SAndroid Build Coastguard Worker void SelectPostStoreLane(SDNode *N, unsigned NumVecs, unsigned Opc);
165*9880d681SAndroid Build Coastguard Worker
166*9880d681SAndroid Build Coastguard Worker bool tryBitfieldExtractOp(SDNode *N);
167*9880d681SAndroid Build Coastguard Worker bool tryBitfieldExtractOpFromSExt(SDNode *N);
168*9880d681SAndroid Build Coastguard Worker bool tryBitfieldInsertOp(SDNode *N);
169*9880d681SAndroid Build Coastguard Worker bool tryBitfieldInsertInZeroOp(SDNode *N);
170*9880d681SAndroid Build Coastguard Worker
171*9880d681SAndroid Build Coastguard Worker bool tryReadRegister(SDNode *N);
172*9880d681SAndroid Build Coastguard Worker bool tryWriteRegister(SDNode *N);
173*9880d681SAndroid Build Coastguard Worker
174*9880d681SAndroid Build Coastguard Worker // Include the pieces autogenerated from the target description.
175*9880d681SAndroid Build Coastguard Worker #include "AArch64GenDAGISel.inc"
176*9880d681SAndroid Build Coastguard Worker
177*9880d681SAndroid Build Coastguard Worker private:
178*9880d681SAndroid Build Coastguard Worker bool SelectShiftedRegister(SDValue N, bool AllowROR, SDValue &Reg,
179*9880d681SAndroid Build Coastguard Worker SDValue &Shift);
180*9880d681SAndroid Build Coastguard Worker bool SelectAddrModeIndexed7S(SDValue N, unsigned Size, SDValue &Base,
181*9880d681SAndroid Build Coastguard Worker SDValue &OffImm);
182*9880d681SAndroid Build Coastguard Worker bool SelectAddrModeIndexed(SDValue N, unsigned Size, SDValue &Base,
183*9880d681SAndroid Build Coastguard Worker SDValue &OffImm);
184*9880d681SAndroid Build Coastguard Worker bool SelectAddrModeUnscaled(SDValue N, unsigned Size, SDValue &Base,
185*9880d681SAndroid Build Coastguard Worker SDValue &OffImm);
186*9880d681SAndroid Build Coastguard Worker bool SelectAddrModeWRO(SDValue N, unsigned Size, SDValue &Base,
187*9880d681SAndroid Build Coastguard Worker SDValue &Offset, SDValue &SignExtend,
188*9880d681SAndroid Build Coastguard Worker SDValue &DoShift);
189*9880d681SAndroid Build Coastguard Worker bool SelectAddrModeXRO(SDValue N, unsigned Size, SDValue &Base,
190*9880d681SAndroid Build Coastguard Worker SDValue &Offset, SDValue &SignExtend,
191*9880d681SAndroid Build Coastguard Worker SDValue &DoShift);
192*9880d681SAndroid Build Coastguard Worker bool isWorthFolding(SDValue V) const;
193*9880d681SAndroid Build Coastguard Worker bool SelectExtendedSHL(SDValue N, unsigned Size, bool WantExtend,
194*9880d681SAndroid Build Coastguard Worker SDValue &Offset, SDValue &SignExtend);
195*9880d681SAndroid Build Coastguard Worker
196*9880d681SAndroid Build Coastguard Worker template<unsigned RegWidth>
SelectCVTFixedPosOperand(SDValue N,SDValue & FixedPos)197*9880d681SAndroid Build Coastguard Worker bool SelectCVTFixedPosOperand(SDValue N, SDValue &FixedPos) {
198*9880d681SAndroid Build Coastguard Worker return SelectCVTFixedPosOperand(N, FixedPos, RegWidth);
199*9880d681SAndroid Build Coastguard Worker }
200*9880d681SAndroid Build Coastguard Worker
201*9880d681SAndroid Build Coastguard Worker bool SelectCVTFixedPosOperand(SDValue N, SDValue &FixedPos, unsigned Width);
202*9880d681SAndroid Build Coastguard Worker
203*9880d681SAndroid Build Coastguard Worker void SelectCMP_SWAP(SDNode *N);
204*9880d681SAndroid Build Coastguard Worker
205*9880d681SAndroid Build Coastguard Worker };
206*9880d681SAndroid Build Coastguard Worker } // end anonymous namespace
207*9880d681SAndroid Build Coastguard Worker
208*9880d681SAndroid Build Coastguard Worker /// isIntImmediate - This method tests to see if the node is a constant
209*9880d681SAndroid Build Coastguard Worker /// operand. If so Imm will receive the 32-bit value.
isIntImmediate(const SDNode * N,uint64_t & Imm)210*9880d681SAndroid Build Coastguard Worker static bool isIntImmediate(const SDNode *N, uint64_t &Imm) {
211*9880d681SAndroid Build Coastguard Worker if (const ConstantSDNode *C = dyn_cast<const ConstantSDNode>(N)) {
212*9880d681SAndroid Build Coastguard Worker Imm = C->getZExtValue();
213*9880d681SAndroid Build Coastguard Worker return true;
214*9880d681SAndroid Build Coastguard Worker }
215*9880d681SAndroid Build Coastguard Worker return false;
216*9880d681SAndroid Build Coastguard Worker }
217*9880d681SAndroid Build Coastguard Worker
218*9880d681SAndroid Build Coastguard Worker // isIntImmediate - This method tests to see if a constant operand.
219*9880d681SAndroid Build Coastguard Worker // If so Imm will receive the value.
isIntImmediate(SDValue N,uint64_t & Imm)220*9880d681SAndroid Build Coastguard Worker static bool isIntImmediate(SDValue N, uint64_t &Imm) {
221*9880d681SAndroid Build Coastguard Worker return isIntImmediate(N.getNode(), Imm);
222*9880d681SAndroid Build Coastguard Worker }
223*9880d681SAndroid Build Coastguard Worker
224*9880d681SAndroid Build Coastguard Worker // isOpcWithIntImmediate - This method tests to see if the node is a specific
225*9880d681SAndroid Build Coastguard Worker // opcode and that it has a immediate integer right operand.
226*9880d681SAndroid Build Coastguard Worker // If so Imm will receive the 32 bit value.
isOpcWithIntImmediate(const SDNode * N,unsigned Opc,uint64_t & Imm)227*9880d681SAndroid Build Coastguard Worker static bool isOpcWithIntImmediate(const SDNode *N, unsigned Opc,
228*9880d681SAndroid Build Coastguard Worker uint64_t &Imm) {
229*9880d681SAndroid Build Coastguard Worker return N->getOpcode() == Opc &&
230*9880d681SAndroid Build Coastguard Worker isIntImmediate(N->getOperand(1).getNode(), Imm);
231*9880d681SAndroid Build Coastguard Worker }
232*9880d681SAndroid Build Coastguard Worker
SelectInlineAsmMemoryOperand(const SDValue & Op,unsigned ConstraintID,std::vector<SDValue> & OutOps)233*9880d681SAndroid Build Coastguard Worker bool AArch64DAGToDAGISel::SelectInlineAsmMemoryOperand(
234*9880d681SAndroid Build Coastguard Worker const SDValue &Op, unsigned ConstraintID, std::vector<SDValue> &OutOps) {
235*9880d681SAndroid Build Coastguard Worker switch(ConstraintID) {
236*9880d681SAndroid Build Coastguard Worker default:
237*9880d681SAndroid Build Coastguard Worker llvm_unreachable("Unexpected asm memory constraint");
238*9880d681SAndroid Build Coastguard Worker case InlineAsm::Constraint_i:
239*9880d681SAndroid Build Coastguard Worker case InlineAsm::Constraint_m:
240*9880d681SAndroid Build Coastguard Worker case InlineAsm::Constraint_Q:
241*9880d681SAndroid Build Coastguard Worker // Require the address to be in a register. That is safe for all AArch64
242*9880d681SAndroid Build Coastguard Worker // variants and it is hard to do anything much smarter without knowing
243*9880d681SAndroid Build Coastguard Worker // how the operand is used.
244*9880d681SAndroid Build Coastguard Worker OutOps.push_back(Op);
245*9880d681SAndroid Build Coastguard Worker return false;
246*9880d681SAndroid Build Coastguard Worker }
247*9880d681SAndroid Build Coastguard Worker return true;
248*9880d681SAndroid Build Coastguard Worker }
249*9880d681SAndroid Build Coastguard Worker
250*9880d681SAndroid Build Coastguard Worker /// SelectArithImmed - Select an immediate value that can be represented as
251*9880d681SAndroid Build Coastguard Worker /// a 12-bit value shifted left by either 0 or 12. If so, return true with
252*9880d681SAndroid Build Coastguard Worker /// Val set to the 12-bit value and Shift set to the shifter operand.
SelectArithImmed(SDValue N,SDValue & Val,SDValue & Shift)253*9880d681SAndroid Build Coastguard Worker bool AArch64DAGToDAGISel::SelectArithImmed(SDValue N, SDValue &Val,
254*9880d681SAndroid Build Coastguard Worker SDValue &Shift) {
255*9880d681SAndroid Build Coastguard Worker // This function is called from the addsub_shifted_imm ComplexPattern,
256*9880d681SAndroid Build Coastguard Worker // which lists [imm] as the list of opcode it's interested in, however
257*9880d681SAndroid Build Coastguard Worker // we still need to check whether the operand is actually an immediate
258*9880d681SAndroid Build Coastguard Worker // here because the ComplexPattern opcode list is only used in
259*9880d681SAndroid Build Coastguard Worker // root-level opcode matching.
260*9880d681SAndroid Build Coastguard Worker if (!isa<ConstantSDNode>(N.getNode()))
261*9880d681SAndroid Build Coastguard Worker return false;
262*9880d681SAndroid Build Coastguard Worker
263*9880d681SAndroid Build Coastguard Worker uint64_t Immed = cast<ConstantSDNode>(N.getNode())->getZExtValue();
264*9880d681SAndroid Build Coastguard Worker unsigned ShiftAmt;
265*9880d681SAndroid Build Coastguard Worker
266*9880d681SAndroid Build Coastguard Worker if (Immed >> 12 == 0) {
267*9880d681SAndroid Build Coastguard Worker ShiftAmt = 0;
268*9880d681SAndroid Build Coastguard Worker } else if ((Immed & 0xfff) == 0 && Immed >> 24 == 0) {
269*9880d681SAndroid Build Coastguard Worker ShiftAmt = 12;
270*9880d681SAndroid Build Coastguard Worker Immed = Immed >> 12;
271*9880d681SAndroid Build Coastguard Worker } else
272*9880d681SAndroid Build Coastguard Worker return false;
273*9880d681SAndroid Build Coastguard Worker
274*9880d681SAndroid Build Coastguard Worker unsigned ShVal = AArch64_AM::getShifterImm(AArch64_AM::LSL, ShiftAmt);
275*9880d681SAndroid Build Coastguard Worker SDLoc dl(N);
276*9880d681SAndroid Build Coastguard Worker Val = CurDAG->getTargetConstant(Immed, dl, MVT::i32);
277*9880d681SAndroid Build Coastguard Worker Shift = CurDAG->getTargetConstant(ShVal, dl, MVT::i32);
278*9880d681SAndroid Build Coastguard Worker return true;
279*9880d681SAndroid Build Coastguard Worker }
280*9880d681SAndroid Build Coastguard Worker
281*9880d681SAndroid Build Coastguard Worker /// SelectNegArithImmed - As above, but negates the value before trying to
282*9880d681SAndroid Build Coastguard Worker /// select it.
SelectNegArithImmed(SDValue N,SDValue & Val,SDValue & Shift)283*9880d681SAndroid Build Coastguard Worker bool AArch64DAGToDAGISel::SelectNegArithImmed(SDValue N, SDValue &Val,
284*9880d681SAndroid Build Coastguard Worker SDValue &Shift) {
285*9880d681SAndroid Build Coastguard Worker // This function is called from the addsub_shifted_imm ComplexPattern,
286*9880d681SAndroid Build Coastguard Worker // which lists [imm] as the list of opcode it's interested in, however
287*9880d681SAndroid Build Coastguard Worker // we still need to check whether the operand is actually an immediate
288*9880d681SAndroid Build Coastguard Worker // here because the ComplexPattern opcode list is only used in
289*9880d681SAndroid Build Coastguard Worker // root-level opcode matching.
290*9880d681SAndroid Build Coastguard Worker if (!isa<ConstantSDNode>(N.getNode()))
291*9880d681SAndroid Build Coastguard Worker return false;
292*9880d681SAndroid Build Coastguard Worker
293*9880d681SAndroid Build Coastguard Worker // The immediate operand must be a 24-bit zero-extended immediate.
294*9880d681SAndroid Build Coastguard Worker uint64_t Immed = cast<ConstantSDNode>(N.getNode())->getZExtValue();
295*9880d681SAndroid Build Coastguard Worker
296*9880d681SAndroid Build Coastguard Worker // This negation is almost always valid, but "cmp wN, #0" and "cmn wN, #0"
297*9880d681SAndroid Build Coastguard Worker // have the opposite effect on the C flag, so this pattern mustn't match under
298*9880d681SAndroid Build Coastguard Worker // those circumstances.
299*9880d681SAndroid Build Coastguard Worker if (Immed == 0)
300*9880d681SAndroid Build Coastguard Worker return false;
301*9880d681SAndroid Build Coastguard Worker
302*9880d681SAndroid Build Coastguard Worker if (N.getValueType() == MVT::i32)
303*9880d681SAndroid Build Coastguard Worker Immed = ~((uint32_t)Immed) + 1;
304*9880d681SAndroid Build Coastguard Worker else
305*9880d681SAndroid Build Coastguard Worker Immed = ~Immed + 1ULL;
306*9880d681SAndroid Build Coastguard Worker if (Immed & 0xFFFFFFFFFF000000ULL)
307*9880d681SAndroid Build Coastguard Worker return false;
308*9880d681SAndroid Build Coastguard Worker
309*9880d681SAndroid Build Coastguard Worker Immed &= 0xFFFFFFULL;
310*9880d681SAndroid Build Coastguard Worker return SelectArithImmed(CurDAG->getConstant(Immed, SDLoc(N), MVT::i32), Val,
311*9880d681SAndroid Build Coastguard Worker Shift);
312*9880d681SAndroid Build Coastguard Worker }
313*9880d681SAndroid Build Coastguard Worker
314*9880d681SAndroid Build Coastguard Worker /// getShiftTypeForNode - Translate a shift node to the corresponding
315*9880d681SAndroid Build Coastguard Worker /// ShiftType value.
getShiftTypeForNode(SDValue N)316*9880d681SAndroid Build Coastguard Worker static AArch64_AM::ShiftExtendType getShiftTypeForNode(SDValue N) {
317*9880d681SAndroid Build Coastguard Worker switch (N.getOpcode()) {
318*9880d681SAndroid Build Coastguard Worker default:
319*9880d681SAndroid Build Coastguard Worker return AArch64_AM::InvalidShiftExtend;
320*9880d681SAndroid Build Coastguard Worker case ISD::SHL:
321*9880d681SAndroid Build Coastguard Worker return AArch64_AM::LSL;
322*9880d681SAndroid Build Coastguard Worker case ISD::SRL:
323*9880d681SAndroid Build Coastguard Worker return AArch64_AM::LSR;
324*9880d681SAndroid Build Coastguard Worker case ISD::SRA:
325*9880d681SAndroid Build Coastguard Worker return AArch64_AM::ASR;
326*9880d681SAndroid Build Coastguard Worker case ISD::ROTR:
327*9880d681SAndroid Build Coastguard Worker return AArch64_AM::ROR;
328*9880d681SAndroid Build Coastguard Worker }
329*9880d681SAndroid Build Coastguard Worker }
330*9880d681SAndroid Build Coastguard Worker
331*9880d681SAndroid Build Coastguard Worker /// \brief Determine whether it is worth to fold V into an extended register.
isWorthFolding(SDValue V) const332*9880d681SAndroid Build Coastguard Worker bool AArch64DAGToDAGISel::isWorthFolding(SDValue V) const {
333*9880d681SAndroid Build Coastguard Worker // it hurts if the value is used at least twice, unless we are optimizing
334*9880d681SAndroid Build Coastguard Worker // for code size.
335*9880d681SAndroid Build Coastguard Worker return ForCodeSize || V.hasOneUse();
336*9880d681SAndroid Build Coastguard Worker }
337*9880d681SAndroid Build Coastguard Worker
338*9880d681SAndroid Build Coastguard Worker /// SelectShiftedRegister - Select a "shifted register" operand. If the value
339*9880d681SAndroid Build Coastguard Worker /// is not shifted, set the Shift operand to default of "LSL 0". The logical
340*9880d681SAndroid Build Coastguard Worker /// instructions allow the shifted register to be rotated, but the arithmetic
341*9880d681SAndroid Build Coastguard Worker /// instructions do not. The AllowROR parameter specifies whether ROR is
342*9880d681SAndroid Build Coastguard Worker /// supported.
SelectShiftedRegister(SDValue N,bool AllowROR,SDValue & Reg,SDValue & Shift)343*9880d681SAndroid Build Coastguard Worker bool AArch64DAGToDAGISel::SelectShiftedRegister(SDValue N, bool AllowROR,
344*9880d681SAndroid Build Coastguard Worker SDValue &Reg, SDValue &Shift) {
345*9880d681SAndroid Build Coastguard Worker AArch64_AM::ShiftExtendType ShType = getShiftTypeForNode(N);
346*9880d681SAndroid Build Coastguard Worker if (ShType == AArch64_AM::InvalidShiftExtend)
347*9880d681SAndroid Build Coastguard Worker return false;
348*9880d681SAndroid Build Coastguard Worker if (!AllowROR && ShType == AArch64_AM::ROR)
349*9880d681SAndroid Build Coastguard Worker return false;
350*9880d681SAndroid Build Coastguard Worker
351*9880d681SAndroid Build Coastguard Worker if (ConstantSDNode *RHS = dyn_cast<ConstantSDNode>(N.getOperand(1))) {
352*9880d681SAndroid Build Coastguard Worker unsigned BitSize = N.getValueType().getSizeInBits();
353*9880d681SAndroid Build Coastguard Worker unsigned Val = RHS->getZExtValue() & (BitSize - 1);
354*9880d681SAndroid Build Coastguard Worker unsigned ShVal = AArch64_AM::getShifterImm(ShType, Val);
355*9880d681SAndroid Build Coastguard Worker
356*9880d681SAndroid Build Coastguard Worker Reg = N.getOperand(0);
357*9880d681SAndroid Build Coastguard Worker Shift = CurDAG->getTargetConstant(ShVal, SDLoc(N), MVT::i32);
358*9880d681SAndroid Build Coastguard Worker return isWorthFolding(N);
359*9880d681SAndroid Build Coastguard Worker }
360*9880d681SAndroid Build Coastguard Worker
361*9880d681SAndroid Build Coastguard Worker return false;
362*9880d681SAndroid Build Coastguard Worker }
363*9880d681SAndroid Build Coastguard Worker
364*9880d681SAndroid Build Coastguard Worker /// getExtendTypeForNode - Translate an extend node to the corresponding
365*9880d681SAndroid Build Coastguard Worker /// ExtendType value.
366*9880d681SAndroid Build Coastguard Worker static AArch64_AM::ShiftExtendType
getExtendTypeForNode(SDValue N,bool IsLoadStore=false)367*9880d681SAndroid Build Coastguard Worker getExtendTypeForNode(SDValue N, bool IsLoadStore = false) {
368*9880d681SAndroid Build Coastguard Worker if (N.getOpcode() == ISD::SIGN_EXTEND ||
369*9880d681SAndroid Build Coastguard Worker N.getOpcode() == ISD::SIGN_EXTEND_INREG) {
370*9880d681SAndroid Build Coastguard Worker EVT SrcVT;
371*9880d681SAndroid Build Coastguard Worker if (N.getOpcode() == ISD::SIGN_EXTEND_INREG)
372*9880d681SAndroid Build Coastguard Worker SrcVT = cast<VTSDNode>(N.getOperand(1))->getVT();
373*9880d681SAndroid Build Coastguard Worker else
374*9880d681SAndroid Build Coastguard Worker SrcVT = N.getOperand(0).getValueType();
375*9880d681SAndroid Build Coastguard Worker
376*9880d681SAndroid Build Coastguard Worker if (!IsLoadStore && SrcVT == MVT::i8)
377*9880d681SAndroid Build Coastguard Worker return AArch64_AM::SXTB;
378*9880d681SAndroid Build Coastguard Worker else if (!IsLoadStore && SrcVT == MVT::i16)
379*9880d681SAndroid Build Coastguard Worker return AArch64_AM::SXTH;
380*9880d681SAndroid Build Coastguard Worker else if (SrcVT == MVT::i32)
381*9880d681SAndroid Build Coastguard Worker return AArch64_AM::SXTW;
382*9880d681SAndroid Build Coastguard Worker assert(SrcVT != MVT::i64 && "extend from 64-bits?");
383*9880d681SAndroid Build Coastguard Worker
384*9880d681SAndroid Build Coastguard Worker return AArch64_AM::InvalidShiftExtend;
385*9880d681SAndroid Build Coastguard Worker } else if (N.getOpcode() == ISD::ZERO_EXTEND ||
386*9880d681SAndroid Build Coastguard Worker N.getOpcode() == ISD::ANY_EXTEND) {
387*9880d681SAndroid Build Coastguard Worker EVT SrcVT = N.getOperand(0).getValueType();
388*9880d681SAndroid Build Coastguard Worker if (!IsLoadStore && SrcVT == MVT::i8)
389*9880d681SAndroid Build Coastguard Worker return AArch64_AM::UXTB;
390*9880d681SAndroid Build Coastguard Worker else if (!IsLoadStore && SrcVT == MVT::i16)
391*9880d681SAndroid Build Coastguard Worker return AArch64_AM::UXTH;
392*9880d681SAndroid Build Coastguard Worker else if (SrcVT == MVT::i32)
393*9880d681SAndroid Build Coastguard Worker return AArch64_AM::UXTW;
394*9880d681SAndroid Build Coastguard Worker assert(SrcVT != MVT::i64 && "extend from 64-bits?");
395*9880d681SAndroid Build Coastguard Worker
396*9880d681SAndroid Build Coastguard Worker return AArch64_AM::InvalidShiftExtend;
397*9880d681SAndroid Build Coastguard Worker } else if (N.getOpcode() == ISD::AND) {
398*9880d681SAndroid Build Coastguard Worker ConstantSDNode *CSD = dyn_cast<ConstantSDNode>(N.getOperand(1));
399*9880d681SAndroid Build Coastguard Worker if (!CSD)
400*9880d681SAndroid Build Coastguard Worker return AArch64_AM::InvalidShiftExtend;
401*9880d681SAndroid Build Coastguard Worker uint64_t AndMask = CSD->getZExtValue();
402*9880d681SAndroid Build Coastguard Worker
403*9880d681SAndroid Build Coastguard Worker switch (AndMask) {
404*9880d681SAndroid Build Coastguard Worker default:
405*9880d681SAndroid Build Coastguard Worker return AArch64_AM::InvalidShiftExtend;
406*9880d681SAndroid Build Coastguard Worker case 0xFF:
407*9880d681SAndroid Build Coastguard Worker return !IsLoadStore ? AArch64_AM::UXTB : AArch64_AM::InvalidShiftExtend;
408*9880d681SAndroid Build Coastguard Worker case 0xFFFF:
409*9880d681SAndroid Build Coastguard Worker return !IsLoadStore ? AArch64_AM::UXTH : AArch64_AM::InvalidShiftExtend;
410*9880d681SAndroid Build Coastguard Worker case 0xFFFFFFFF:
411*9880d681SAndroid Build Coastguard Worker return AArch64_AM::UXTW;
412*9880d681SAndroid Build Coastguard Worker }
413*9880d681SAndroid Build Coastguard Worker }
414*9880d681SAndroid Build Coastguard Worker
415*9880d681SAndroid Build Coastguard Worker return AArch64_AM::InvalidShiftExtend;
416*9880d681SAndroid Build Coastguard Worker }
417*9880d681SAndroid Build Coastguard Worker
418*9880d681SAndroid Build Coastguard Worker // Helper for SelectMLAV64LaneV128 - Recognize high lane extracts.
checkHighLaneIndex(SDNode * DL,SDValue & LaneOp,int & LaneIdx)419*9880d681SAndroid Build Coastguard Worker static bool checkHighLaneIndex(SDNode *DL, SDValue &LaneOp, int &LaneIdx) {
420*9880d681SAndroid Build Coastguard Worker if (DL->getOpcode() != AArch64ISD::DUPLANE16 &&
421*9880d681SAndroid Build Coastguard Worker DL->getOpcode() != AArch64ISD::DUPLANE32)
422*9880d681SAndroid Build Coastguard Worker return false;
423*9880d681SAndroid Build Coastguard Worker
424*9880d681SAndroid Build Coastguard Worker SDValue SV = DL->getOperand(0);
425*9880d681SAndroid Build Coastguard Worker if (SV.getOpcode() != ISD::INSERT_SUBVECTOR)
426*9880d681SAndroid Build Coastguard Worker return false;
427*9880d681SAndroid Build Coastguard Worker
428*9880d681SAndroid Build Coastguard Worker SDValue EV = SV.getOperand(1);
429*9880d681SAndroid Build Coastguard Worker if (EV.getOpcode() != ISD::EXTRACT_SUBVECTOR)
430*9880d681SAndroid Build Coastguard Worker return false;
431*9880d681SAndroid Build Coastguard Worker
432*9880d681SAndroid Build Coastguard Worker ConstantSDNode *DLidx = cast<ConstantSDNode>(DL->getOperand(1).getNode());
433*9880d681SAndroid Build Coastguard Worker ConstantSDNode *EVidx = cast<ConstantSDNode>(EV.getOperand(1).getNode());
434*9880d681SAndroid Build Coastguard Worker LaneIdx = DLidx->getSExtValue() + EVidx->getSExtValue();
435*9880d681SAndroid Build Coastguard Worker LaneOp = EV.getOperand(0);
436*9880d681SAndroid Build Coastguard Worker
437*9880d681SAndroid Build Coastguard Worker return true;
438*9880d681SAndroid Build Coastguard Worker }
439*9880d681SAndroid Build Coastguard Worker
440*9880d681SAndroid Build Coastguard Worker // Helper for SelectOpcV64LaneV128 - Recognize operations where one operand is a
441*9880d681SAndroid Build Coastguard Worker // high lane extract.
checkV64LaneV128(SDValue Op0,SDValue Op1,SDValue & StdOp,SDValue & LaneOp,int & LaneIdx)442*9880d681SAndroid Build Coastguard Worker static bool checkV64LaneV128(SDValue Op0, SDValue Op1, SDValue &StdOp,
443*9880d681SAndroid Build Coastguard Worker SDValue &LaneOp, int &LaneIdx) {
444*9880d681SAndroid Build Coastguard Worker
445*9880d681SAndroid Build Coastguard Worker if (!checkHighLaneIndex(Op0.getNode(), LaneOp, LaneIdx)) {
446*9880d681SAndroid Build Coastguard Worker std::swap(Op0, Op1);
447*9880d681SAndroid Build Coastguard Worker if (!checkHighLaneIndex(Op0.getNode(), LaneOp, LaneIdx))
448*9880d681SAndroid Build Coastguard Worker return false;
449*9880d681SAndroid Build Coastguard Worker }
450*9880d681SAndroid Build Coastguard Worker StdOp = Op1;
451*9880d681SAndroid Build Coastguard Worker return true;
452*9880d681SAndroid Build Coastguard Worker }
453*9880d681SAndroid Build Coastguard Worker
454*9880d681SAndroid Build Coastguard Worker /// SelectMLAV64LaneV128 - AArch64 supports vector MLAs where one multiplicand
455*9880d681SAndroid Build Coastguard Worker /// is a lane in the upper half of a 128-bit vector. Recognize and select this
456*9880d681SAndroid Build Coastguard Worker /// so that we don't emit unnecessary lane extracts.
tryMLAV64LaneV128(SDNode * N)457*9880d681SAndroid Build Coastguard Worker bool AArch64DAGToDAGISel::tryMLAV64LaneV128(SDNode *N) {
458*9880d681SAndroid Build Coastguard Worker SDLoc dl(N);
459*9880d681SAndroid Build Coastguard Worker SDValue Op0 = N->getOperand(0);
460*9880d681SAndroid Build Coastguard Worker SDValue Op1 = N->getOperand(1);
461*9880d681SAndroid Build Coastguard Worker SDValue MLAOp1; // Will hold ordinary multiplicand for MLA.
462*9880d681SAndroid Build Coastguard Worker SDValue MLAOp2; // Will hold lane-accessed multiplicand for MLA.
463*9880d681SAndroid Build Coastguard Worker int LaneIdx = -1; // Will hold the lane index.
464*9880d681SAndroid Build Coastguard Worker
465*9880d681SAndroid Build Coastguard Worker if (Op1.getOpcode() != ISD::MUL ||
466*9880d681SAndroid Build Coastguard Worker !checkV64LaneV128(Op1.getOperand(0), Op1.getOperand(1), MLAOp1, MLAOp2,
467*9880d681SAndroid Build Coastguard Worker LaneIdx)) {
468*9880d681SAndroid Build Coastguard Worker std::swap(Op0, Op1);
469*9880d681SAndroid Build Coastguard Worker if (Op1.getOpcode() != ISD::MUL ||
470*9880d681SAndroid Build Coastguard Worker !checkV64LaneV128(Op1.getOperand(0), Op1.getOperand(1), MLAOp1, MLAOp2,
471*9880d681SAndroid Build Coastguard Worker LaneIdx))
472*9880d681SAndroid Build Coastguard Worker return false;
473*9880d681SAndroid Build Coastguard Worker }
474*9880d681SAndroid Build Coastguard Worker
475*9880d681SAndroid Build Coastguard Worker SDValue LaneIdxVal = CurDAG->getTargetConstant(LaneIdx, dl, MVT::i64);
476*9880d681SAndroid Build Coastguard Worker
477*9880d681SAndroid Build Coastguard Worker SDValue Ops[] = { Op0, MLAOp1, MLAOp2, LaneIdxVal };
478*9880d681SAndroid Build Coastguard Worker
479*9880d681SAndroid Build Coastguard Worker unsigned MLAOpc = ~0U;
480*9880d681SAndroid Build Coastguard Worker
481*9880d681SAndroid Build Coastguard Worker switch (N->getSimpleValueType(0).SimpleTy) {
482*9880d681SAndroid Build Coastguard Worker default:
483*9880d681SAndroid Build Coastguard Worker llvm_unreachable("Unrecognized MLA.");
484*9880d681SAndroid Build Coastguard Worker case MVT::v4i16:
485*9880d681SAndroid Build Coastguard Worker MLAOpc = AArch64::MLAv4i16_indexed;
486*9880d681SAndroid Build Coastguard Worker break;
487*9880d681SAndroid Build Coastguard Worker case MVT::v8i16:
488*9880d681SAndroid Build Coastguard Worker MLAOpc = AArch64::MLAv8i16_indexed;
489*9880d681SAndroid Build Coastguard Worker break;
490*9880d681SAndroid Build Coastguard Worker case MVT::v2i32:
491*9880d681SAndroid Build Coastguard Worker MLAOpc = AArch64::MLAv2i32_indexed;
492*9880d681SAndroid Build Coastguard Worker break;
493*9880d681SAndroid Build Coastguard Worker case MVT::v4i32:
494*9880d681SAndroid Build Coastguard Worker MLAOpc = AArch64::MLAv4i32_indexed;
495*9880d681SAndroid Build Coastguard Worker break;
496*9880d681SAndroid Build Coastguard Worker }
497*9880d681SAndroid Build Coastguard Worker
498*9880d681SAndroid Build Coastguard Worker ReplaceNode(N, CurDAG->getMachineNode(MLAOpc, dl, N->getValueType(0), Ops));
499*9880d681SAndroid Build Coastguard Worker return true;
500*9880d681SAndroid Build Coastguard Worker }
501*9880d681SAndroid Build Coastguard Worker
tryMULLV64LaneV128(unsigned IntNo,SDNode * N)502*9880d681SAndroid Build Coastguard Worker bool AArch64DAGToDAGISel::tryMULLV64LaneV128(unsigned IntNo, SDNode *N) {
503*9880d681SAndroid Build Coastguard Worker SDLoc dl(N);
504*9880d681SAndroid Build Coastguard Worker SDValue SMULLOp0;
505*9880d681SAndroid Build Coastguard Worker SDValue SMULLOp1;
506*9880d681SAndroid Build Coastguard Worker int LaneIdx;
507*9880d681SAndroid Build Coastguard Worker
508*9880d681SAndroid Build Coastguard Worker if (!checkV64LaneV128(N->getOperand(1), N->getOperand(2), SMULLOp0, SMULLOp1,
509*9880d681SAndroid Build Coastguard Worker LaneIdx))
510*9880d681SAndroid Build Coastguard Worker return false;
511*9880d681SAndroid Build Coastguard Worker
512*9880d681SAndroid Build Coastguard Worker SDValue LaneIdxVal = CurDAG->getTargetConstant(LaneIdx, dl, MVT::i64);
513*9880d681SAndroid Build Coastguard Worker
514*9880d681SAndroid Build Coastguard Worker SDValue Ops[] = { SMULLOp0, SMULLOp1, LaneIdxVal };
515*9880d681SAndroid Build Coastguard Worker
516*9880d681SAndroid Build Coastguard Worker unsigned SMULLOpc = ~0U;
517*9880d681SAndroid Build Coastguard Worker
518*9880d681SAndroid Build Coastguard Worker if (IntNo == Intrinsic::aarch64_neon_smull) {
519*9880d681SAndroid Build Coastguard Worker switch (N->getSimpleValueType(0).SimpleTy) {
520*9880d681SAndroid Build Coastguard Worker default:
521*9880d681SAndroid Build Coastguard Worker llvm_unreachable("Unrecognized SMULL.");
522*9880d681SAndroid Build Coastguard Worker case MVT::v4i32:
523*9880d681SAndroid Build Coastguard Worker SMULLOpc = AArch64::SMULLv4i16_indexed;
524*9880d681SAndroid Build Coastguard Worker break;
525*9880d681SAndroid Build Coastguard Worker case MVT::v2i64:
526*9880d681SAndroid Build Coastguard Worker SMULLOpc = AArch64::SMULLv2i32_indexed;
527*9880d681SAndroid Build Coastguard Worker break;
528*9880d681SAndroid Build Coastguard Worker }
529*9880d681SAndroid Build Coastguard Worker } else if (IntNo == Intrinsic::aarch64_neon_umull) {
530*9880d681SAndroid Build Coastguard Worker switch (N->getSimpleValueType(0).SimpleTy) {
531*9880d681SAndroid Build Coastguard Worker default:
532*9880d681SAndroid Build Coastguard Worker llvm_unreachable("Unrecognized SMULL.");
533*9880d681SAndroid Build Coastguard Worker case MVT::v4i32:
534*9880d681SAndroid Build Coastguard Worker SMULLOpc = AArch64::UMULLv4i16_indexed;
535*9880d681SAndroid Build Coastguard Worker break;
536*9880d681SAndroid Build Coastguard Worker case MVT::v2i64:
537*9880d681SAndroid Build Coastguard Worker SMULLOpc = AArch64::UMULLv2i32_indexed;
538*9880d681SAndroid Build Coastguard Worker break;
539*9880d681SAndroid Build Coastguard Worker }
540*9880d681SAndroid Build Coastguard Worker } else
541*9880d681SAndroid Build Coastguard Worker llvm_unreachable("Unrecognized intrinsic.");
542*9880d681SAndroid Build Coastguard Worker
543*9880d681SAndroid Build Coastguard Worker ReplaceNode(N, CurDAG->getMachineNode(SMULLOpc, dl, N->getValueType(0), Ops));
544*9880d681SAndroid Build Coastguard Worker return true;
545*9880d681SAndroid Build Coastguard Worker }
546*9880d681SAndroid Build Coastguard Worker
547*9880d681SAndroid Build Coastguard Worker /// Instructions that accept extend modifiers like UXTW expect the register
548*9880d681SAndroid Build Coastguard Worker /// being extended to be a GPR32, but the incoming DAG might be acting on a
549*9880d681SAndroid Build Coastguard Worker /// GPR64 (either via SEXT_INREG or AND). Extract the appropriate low bits if
550*9880d681SAndroid Build Coastguard Worker /// this is the case.
narrowIfNeeded(SelectionDAG * CurDAG,SDValue N)551*9880d681SAndroid Build Coastguard Worker static SDValue narrowIfNeeded(SelectionDAG *CurDAG, SDValue N) {
552*9880d681SAndroid Build Coastguard Worker if (N.getValueType() == MVT::i32)
553*9880d681SAndroid Build Coastguard Worker return N;
554*9880d681SAndroid Build Coastguard Worker
555*9880d681SAndroid Build Coastguard Worker SDLoc dl(N);
556*9880d681SAndroid Build Coastguard Worker SDValue SubReg = CurDAG->getTargetConstant(AArch64::sub_32, dl, MVT::i32);
557*9880d681SAndroid Build Coastguard Worker MachineSDNode *Node = CurDAG->getMachineNode(TargetOpcode::EXTRACT_SUBREG,
558*9880d681SAndroid Build Coastguard Worker dl, MVT::i32, N, SubReg);
559*9880d681SAndroid Build Coastguard Worker return SDValue(Node, 0);
560*9880d681SAndroid Build Coastguard Worker }
561*9880d681SAndroid Build Coastguard Worker
562*9880d681SAndroid Build Coastguard Worker
563*9880d681SAndroid Build Coastguard Worker /// SelectArithExtendedRegister - Select a "extended register" operand. This
564*9880d681SAndroid Build Coastguard Worker /// operand folds in an extend followed by an optional left shift.
SelectArithExtendedRegister(SDValue N,SDValue & Reg,SDValue & Shift)565*9880d681SAndroid Build Coastguard Worker bool AArch64DAGToDAGISel::SelectArithExtendedRegister(SDValue N, SDValue &Reg,
566*9880d681SAndroid Build Coastguard Worker SDValue &Shift) {
567*9880d681SAndroid Build Coastguard Worker unsigned ShiftVal = 0;
568*9880d681SAndroid Build Coastguard Worker AArch64_AM::ShiftExtendType Ext;
569*9880d681SAndroid Build Coastguard Worker
570*9880d681SAndroid Build Coastguard Worker if (N.getOpcode() == ISD::SHL) {
571*9880d681SAndroid Build Coastguard Worker ConstantSDNode *CSD = dyn_cast<ConstantSDNode>(N.getOperand(1));
572*9880d681SAndroid Build Coastguard Worker if (!CSD)
573*9880d681SAndroid Build Coastguard Worker return false;
574*9880d681SAndroid Build Coastguard Worker ShiftVal = CSD->getZExtValue();
575*9880d681SAndroid Build Coastguard Worker if (ShiftVal > 4)
576*9880d681SAndroid Build Coastguard Worker return false;
577*9880d681SAndroid Build Coastguard Worker
578*9880d681SAndroid Build Coastguard Worker Ext = getExtendTypeForNode(N.getOperand(0));
579*9880d681SAndroid Build Coastguard Worker if (Ext == AArch64_AM::InvalidShiftExtend)
580*9880d681SAndroid Build Coastguard Worker return false;
581*9880d681SAndroid Build Coastguard Worker
582*9880d681SAndroid Build Coastguard Worker Reg = N.getOperand(0).getOperand(0);
583*9880d681SAndroid Build Coastguard Worker } else {
584*9880d681SAndroid Build Coastguard Worker Ext = getExtendTypeForNode(N);
585*9880d681SAndroid Build Coastguard Worker if (Ext == AArch64_AM::InvalidShiftExtend)
586*9880d681SAndroid Build Coastguard Worker return false;
587*9880d681SAndroid Build Coastguard Worker
588*9880d681SAndroid Build Coastguard Worker Reg = N.getOperand(0);
589*9880d681SAndroid Build Coastguard Worker }
590*9880d681SAndroid Build Coastguard Worker
591*9880d681SAndroid Build Coastguard Worker // AArch64 mandates that the RHS of the operation must use the smallest
592*9880d681SAndroid Build Coastguard Worker // register class that could contain the size being extended from. Thus,
593*9880d681SAndroid Build Coastguard Worker // if we're folding a (sext i8), we need the RHS to be a GPR32, even though
594*9880d681SAndroid Build Coastguard Worker // there might not be an actual 32-bit value in the program. We can
595*9880d681SAndroid Build Coastguard Worker // (harmlessly) synthesize one by injected an EXTRACT_SUBREG here.
596*9880d681SAndroid Build Coastguard Worker assert(Ext != AArch64_AM::UXTX && Ext != AArch64_AM::SXTX);
597*9880d681SAndroid Build Coastguard Worker Reg = narrowIfNeeded(CurDAG, Reg);
598*9880d681SAndroid Build Coastguard Worker Shift = CurDAG->getTargetConstant(getArithExtendImm(Ext, ShiftVal), SDLoc(N),
599*9880d681SAndroid Build Coastguard Worker MVT::i32);
600*9880d681SAndroid Build Coastguard Worker return isWorthFolding(N);
601*9880d681SAndroid Build Coastguard Worker }
602*9880d681SAndroid Build Coastguard Worker
603*9880d681SAndroid Build Coastguard Worker /// If there's a use of this ADDlow that's not itself a load/store then we'll
604*9880d681SAndroid Build Coastguard Worker /// need to create a real ADD instruction from it anyway and there's no point in
605*9880d681SAndroid Build Coastguard Worker /// folding it into the mem op. Theoretically, it shouldn't matter, but there's
606*9880d681SAndroid Build Coastguard Worker /// a single pseudo-instruction for an ADRP/ADD pair so over-aggressive folding
607*9880d681SAndroid Build Coastguard Worker /// leads to duplicated ADRP instructions.
isWorthFoldingADDlow(SDValue N)608*9880d681SAndroid Build Coastguard Worker static bool isWorthFoldingADDlow(SDValue N) {
609*9880d681SAndroid Build Coastguard Worker for (auto Use : N->uses()) {
610*9880d681SAndroid Build Coastguard Worker if (Use->getOpcode() != ISD::LOAD && Use->getOpcode() != ISD::STORE &&
611*9880d681SAndroid Build Coastguard Worker Use->getOpcode() != ISD::ATOMIC_LOAD &&
612*9880d681SAndroid Build Coastguard Worker Use->getOpcode() != ISD::ATOMIC_STORE)
613*9880d681SAndroid Build Coastguard Worker return false;
614*9880d681SAndroid Build Coastguard Worker
615*9880d681SAndroid Build Coastguard Worker // ldar and stlr have much more restrictive addressing modes (just a
616*9880d681SAndroid Build Coastguard Worker // register).
617*9880d681SAndroid Build Coastguard Worker if (isStrongerThanMonotonic(cast<MemSDNode>(Use)->getOrdering()))
618*9880d681SAndroid Build Coastguard Worker return false;
619*9880d681SAndroid Build Coastguard Worker }
620*9880d681SAndroid Build Coastguard Worker
621*9880d681SAndroid Build Coastguard Worker return true;
622*9880d681SAndroid Build Coastguard Worker }
623*9880d681SAndroid Build Coastguard Worker
624*9880d681SAndroid Build Coastguard Worker /// SelectAddrModeIndexed7S - Select a "register plus scaled signed 7-bit
625*9880d681SAndroid Build Coastguard Worker /// immediate" address. The "Size" argument is the size in bytes of the memory
626*9880d681SAndroid Build Coastguard Worker /// reference, which determines the scale.
SelectAddrModeIndexed7S(SDValue N,unsigned Size,SDValue & Base,SDValue & OffImm)627*9880d681SAndroid Build Coastguard Worker bool AArch64DAGToDAGISel::SelectAddrModeIndexed7S(SDValue N, unsigned Size,
628*9880d681SAndroid Build Coastguard Worker SDValue &Base,
629*9880d681SAndroid Build Coastguard Worker SDValue &OffImm) {
630*9880d681SAndroid Build Coastguard Worker SDLoc dl(N);
631*9880d681SAndroid Build Coastguard Worker const DataLayout &DL = CurDAG->getDataLayout();
632*9880d681SAndroid Build Coastguard Worker const TargetLowering *TLI = getTargetLowering();
633*9880d681SAndroid Build Coastguard Worker if (N.getOpcode() == ISD::FrameIndex) {
634*9880d681SAndroid Build Coastguard Worker int FI = cast<FrameIndexSDNode>(N)->getIndex();
635*9880d681SAndroid Build Coastguard Worker Base = CurDAG->getTargetFrameIndex(FI, TLI->getPointerTy(DL));
636*9880d681SAndroid Build Coastguard Worker OffImm = CurDAG->getTargetConstant(0, dl, MVT::i64);
637*9880d681SAndroid Build Coastguard Worker return true;
638*9880d681SAndroid Build Coastguard Worker }
639*9880d681SAndroid Build Coastguard Worker
640*9880d681SAndroid Build Coastguard Worker // As opposed to the (12-bit) Indexed addressing mode below, the 7-bit signed
641*9880d681SAndroid Build Coastguard Worker // selected here doesn't support labels/immediates, only base+offset.
642*9880d681SAndroid Build Coastguard Worker
643*9880d681SAndroid Build Coastguard Worker if (CurDAG->isBaseWithConstantOffset(N)) {
644*9880d681SAndroid Build Coastguard Worker if (ConstantSDNode *RHS = dyn_cast<ConstantSDNode>(N.getOperand(1))) {
645*9880d681SAndroid Build Coastguard Worker int64_t RHSC = RHS->getSExtValue();
646*9880d681SAndroid Build Coastguard Worker unsigned Scale = Log2_32(Size);
647*9880d681SAndroid Build Coastguard Worker if ((RHSC & (Size - 1)) == 0 && RHSC >= -(0x40 << Scale) &&
648*9880d681SAndroid Build Coastguard Worker RHSC < (0x40 << Scale)) {
649*9880d681SAndroid Build Coastguard Worker Base = N.getOperand(0);
650*9880d681SAndroid Build Coastguard Worker if (Base.getOpcode() == ISD::FrameIndex) {
651*9880d681SAndroid Build Coastguard Worker int FI = cast<FrameIndexSDNode>(Base)->getIndex();
652*9880d681SAndroid Build Coastguard Worker Base = CurDAG->getTargetFrameIndex(FI, TLI->getPointerTy(DL));
653*9880d681SAndroid Build Coastguard Worker }
654*9880d681SAndroid Build Coastguard Worker OffImm = CurDAG->getTargetConstant(RHSC >> Scale, dl, MVT::i64);
655*9880d681SAndroid Build Coastguard Worker return true;
656*9880d681SAndroid Build Coastguard Worker }
657*9880d681SAndroid Build Coastguard Worker }
658*9880d681SAndroid Build Coastguard Worker }
659*9880d681SAndroid Build Coastguard Worker
660*9880d681SAndroid Build Coastguard Worker // Base only. The address will be materialized into a register before
661*9880d681SAndroid Build Coastguard Worker // the memory is accessed.
662*9880d681SAndroid Build Coastguard Worker // add x0, Xbase, #offset
663*9880d681SAndroid Build Coastguard Worker // stp x1, x2, [x0]
664*9880d681SAndroid Build Coastguard Worker Base = N;
665*9880d681SAndroid Build Coastguard Worker OffImm = CurDAG->getTargetConstant(0, dl, MVT::i64);
666*9880d681SAndroid Build Coastguard Worker return true;
667*9880d681SAndroid Build Coastguard Worker }
668*9880d681SAndroid Build Coastguard Worker
669*9880d681SAndroid Build Coastguard Worker /// SelectAddrModeIndexed - Select a "register plus scaled unsigned 12-bit
670*9880d681SAndroid Build Coastguard Worker /// immediate" address. The "Size" argument is the size in bytes of the memory
671*9880d681SAndroid Build Coastguard Worker /// reference, which determines the scale.
SelectAddrModeIndexed(SDValue N,unsigned Size,SDValue & Base,SDValue & OffImm)672*9880d681SAndroid Build Coastguard Worker bool AArch64DAGToDAGISel::SelectAddrModeIndexed(SDValue N, unsigned Size,
673*9880d681SAndroid Build Coastguard Worker SDValue &Base, SDValue &OffImm) {
674*9880d681SAndroid Build Coastguard Worker SDLoc dl(N);
675*9880d681SAndroid Build Coastguard Worker const DataLayout &DL = CurDAG->getDataLayout();
676*9880d681SAndroid Build Coastguard Worker const TargetLowering *TLI = getTargetLowering();
677*9880d681SAndroid Build Coastguard Worker if (N.getOpcode() == ISD::FrameIndex) {
678*9880d681SAndroid Build Coastguard Worker int FI = cast<FrameIndexSDNode>(N)->getIndex();
679*9880d681SAndroid Build Coastguard Worker Base = CurDAG->getTargetFrameIndex(FI, TLI->getPointerTy(DL));
680*9880d681SAndroid Build Coastguard Worker OffImm = CurDAG->getTargetConstant(0, dl, MVT::i64);
681*9880d681SAndroid Build Coastguard Worker return true;
682*9880d681SAndroid Build Coastguard Worker }
683*9880d681SAndroid Build Coastguard Worker
684*9880d681SAndroid Build Coastguard Worker if (N.getOpcode() == AArch64ISD::ADDlow && isWorthFoldingADDlow(N)) {
685*9880d681SAndroid Build Coastguard Worker GlobalAddressSDNode *GAN =
686*9880d681SAndroid Build Coastguard Worker dyn_cast<GlobalAddressSDNode>(N.getOperand(1).getNode());
687*9880d681SAndroid Build Coastguard Worker Base = N.getOperand(0);
688*9880d681SAndroid Build Coastguard Worker OffImm = N.getOperand(1);
689*9880d681SAndroid Build Coastguard Worker if (!GAN)
690*9880d681SAndroid Build Coastguard Worker return true;
691*9880d681SAndroid Build Coastguard Worker
692*9880d681SAndroid Build Coastguard Worker const GlobalValue *GV = GAN->getGlobal();
693*9880d681SAndroid Build Coastguard Worker unsigned Alignment = GV->getAlignment();
694*9880d681SAndroid Build Coastguard Worker Type *Ty = GV->getValueType();
695*9880d681SAndroid Build Coastguard Worker if (Alignment == 0 && Ty->isSized())
696*9880d681SAndroid Build Coastguard Worker Alignment = DL.getABITypeAlignment(Ty);
697*9880d681SAndroid Build Coastguard Worker
698*9880d681SAndroid Build Coastguard Worker if (Alignment >= Size)
699*9880d681SAndroid Build Coastguard Worker return true;
700*9880d681SAndroid Build Coastguard Worker }
701*9880d681SAndroid Build Coastguard Worker
702*9880d681SAndroid Build Coastguard Worker if (CurDAG->isBaseWithConstantOffset(N)) {
703*9880d681SAndroid Build Coastguard Worker if (ConstantSDNode *RHS = dyn_cast<ConstantSDNode>(N.getOperand(1))) {
704*9880d681SAndroid Build Coastguard Worker int64_t RHSC = (int64_t)RHS->getZExtValue();
705*9880d681SAndroid Build Coastguard Worker unsigned Scale = Log2_32(Size);
706*9880d681SAndroid Build Coastguard Worker if ((RHSC & (Size - 1)) == 0 && RHSC >= 0 && RHSC < (0x1000 << Scale)) {
707*9880d681SAndroid Build Coastguard Worker Base = N.getOperand(0);
708*9880d681SAndroid Build Coastguard Worker if (Base.getOpcode() == ISD::FrameIndex) {
709*9880d681SAndroid Build Coastguard Worker int FI = cast<FrameIndexSDNode>(Base)->getIndex();
710*9880d681SAndroid Build Coastguard Worker Base = CurDAG->getTargetFrameIndex(FI, TLI->getPointerTy(DL));
711*9880d681SAndroid Build Coastguard Worker }
712*9880d681SAndroid Build Coastguard Worker OffImm = CurDAG->getTargetConstant(RHSC >> Scale, dl, MVT::i64);
713*9880d681SAndroid Build Coastguard Worker return true;
714*9880d681SAndroid Build Coastguard Worker }
715*9880d681SAndroid Build Coastguard Worker }
716*9880d681SAndroid Build Coastguard Worker }
717*9880d681SAndroid Build Coastguard Worker
718*9880d681SAndroid Build Coastguard Worker // Before falling back to our general case, check if the unscaled
719*9880d681SAndroid Build Coastguard Worker // instructions can handle this. If so, that's preferable.
720*9880d681SAndroid Build Coastguard Worker if (SelectAddrModeUnscaled(N, Size, Base, OffImm))
721*9880d681SAndroid Build Coastguard Worker return false;
722*9880d681SAndroid Build Coastguard Worker
723*9880d681SAndroid Build Coastguard Worker // Base only. The address will be materialized into a register before
724*9880d681SAndroid Build Coastguard Worker // the memory is accessed.
725*9880d681SAndroid Build Coastguard Worker // add x0, Xbase, #offset
726*9880d681SAndroid Build Coastguard Worker // ldr x0, [x0]
727*9880d681SAndroid Build Coastguard Worker Base = N;
728*9880d681SAndroid Build Coastguard Worker OffImm = CurDAG->getTargetConstant(0, dl, MVT::i64);
729*9880d681SAndroid Build Coastguard Worker return true;
730*9880d681SAndroid Build Coastguard Worker }
731*9880d681SAndroid Build Coastguard Worker
732*9880d681SAndroid Build Coastguard Worker /// SelectAddrModeUnscaled - Select a "register plus unscaled signed 9-bit
733*9880d681SAndroid Build Coastguard Worker /// immediate" address. This should only match when there is an offset that
734*9880d681SAndroid Build Coastguard Worker /// is not valid for a scaled immediate addressing mode. The "Size" argument
735*9880d681SAndroid Build Coastguard Worker /// is the size in bytes of the memory reference, which is needed here to know
736*9880d681SAndroid Build Coastguard Worker /// what is valid for a scaled immediate.
SelectAddrModeUnscaled(SDValue N,unsigned Size,SDValue & Base,SDValue & OffImm)737*9880d681SAndroid Build Coastguard Worker bool AArch64DAGToDAGISel::SelectAddrModeUnscaled(SDValue N, unsigned Size,
738*9880d681SAndroid Build Coastguard Worker SDValue &Base,
739*9880d681SAndroid Build Coastguard Worker SDValue &OffImm) {
740*9880d681SAndroid Build Coastguard Worker if (!CurDAG->isBaseWithConstantOffset(N))
741*9880d681SAndroid Build Coastguard Worker return false;
742*9880d681SAndroid Build Coastguard Worker if (ConstantSDNode *RHS = dyn_cast<ConstantSDNode>(N.getOperand(1))) {
743*9880d681SAndroid Build Coastguard Worker int64_t RHSC = RHS->getSExtValue();
744*9880d681SAndroid Build Coastguard Worker // If the offset is valid as a scaled immediate, don't match here.
745*9880d681SAndroid Build Coastguard Worker if ((RHSC & (Size - 1)) == 0 && RHSC >= 0 &&
746*9880d681SAndroid Build Coastguard Worker RHSC < (0x1000 << Log2_32(Size)))
747*9880d681SAndroid Build Coastguard Worker return false;
748*9880d681SAndroid Build Coastguard Worker if (RHSC >= -256 && RHSC < 256) {
749*9880d681SAndroid Build Coastguard Worker Base = N.getOperand(0);
750*9880d681SAndroid Build Coastguard Worker if (Base.getOpcode() == ISD::FrameIndex) {
751*9880d681SAndroid Build Coastguard Worker int FI = cast<FrameIndexSDNode>(Base)->getIndex();
752*9880d681SAndroid Build Coastguard Worker const TargetLowering *TLI = getTargetLowering();
753*9880d681SAndroid Build Coastguard Worker Base = CurDAG->getTargetFrameIndex(
754*9880d681SAndroid Build Coastguard Worker FI, TLI->getPointerTy(CurDAG->getDataLayout()));
755*9880d681SAndroid Build Coastguard Worker }
756*9880d681SAndroid Build Coastguard Worker OffImm = CurDAG->getTargetConstant(RHSC, SDLoc(N), MVT::i64);
757*9880d681SAndroid Build Coastguard Worker return true;
758*9880d681SAndroid Build Coastguard Worker }
759*9880d681SAndroid Build Coastguard Worker }
760*9880d681SAndroid Build Coastguard Worker return false;
761*9880d681SAndroid Build Coastguard Worker }
762*9880d681SAndroid Build Coastguard Worker
Widen(SelectionDAG * CurDAG,SDValue N)763*9880d681SAndroid Build Coastguard Worker static SDValue Widen(SelectionDAG *CurDAG, SDValue N) {
764*9880d681SAndroid Build Coastguard Worker SDLoc dl(N);
765*9880d681SAndroid Build Coastguard Worker SDValue SubReg = CurDAG->getTargetConstant(AArch64::sub_32, dl, MVT::i32);
766*9880d681SAndroid Build Coastguard Worker SDValue ImpDef = SDValue(
767*9880d681SAndroid Build Coastguard Worker CurDAG->getMachineNode(TargetOpcode::IMPLICIT_DEF, dl, MVT::i64), 0);
768*9880d681SAndroid Build Coastguard Worker MachineSDNode *Node = CurDAG->getMachineNode(
769*9880d681SAndroid Build Coastguard Worker TargetOpcode::INSERT_SUBREG, dl, MVT::i64, ImpDef, N, SubReg);
770*9880d681SAndroid Build Coastguard Worker return SDValue(Node, 0);
771*9880d681SAndroid Build Coastguard Worker }
772*9880d681SAndroid Build Coastguard Worker
773*9880d681SAndroid Build Coastguard Worker /// \brief Check if the given SHL node (\p N), can be used to form an
774*9880d681SAndroid Build Coastguard Worker /// extended register for an addressing mode.
SelectExtendedSHL(SDValue N,unsigned Size,bool WantExtend,SDValue & Offset,SDValue & SignExtend)775*9880d681SAndroid Build Coastguard Worker bool AArch64DAGToDAGISel::SelectExtendedSHL(SDValue N, unsigned Size,
776*9880d681SAndroid Build Coastguard Worker bool WantExtend, SDValue &Offset,
777*9880d681SAndroid Build Coastguard Worker SDValue &SignExtend) {
778*9880d681SAndroid Build Coastguard Worker assert(N.getOpcode() == ISD::SHL && "Invalid opcode.");
779*9880d681SAndroid Build Coastguard Worker ConstantSDNode *CSD = dyn_cast<ConstantSDNode>(N.getOperand(1));
780*9880d681SAndroid Build Coastguard Worker if (!CSD || (CSD->getZExtValue() & 0x7) != CSD->getZExtValue())
781*9880d681SAndroid Build Coastguard Worker return false;
782*9880d681SAndroid Build Coastguard Worker
783*9880d681SAndroid Build Coastguard Worker SDLoc dl(N);
784*9880d681SAndroid Build Coastguard Worker if (WantExtend) {
785*9880d681SAndroid Build Coastguard Worker AArch64_AM::ShiftExtendType Ext =
786*9880d681SAndroid Build Coastguard Worker getExtendTypeForNode(N.getOperand(0), true);
787*9880d681SAndroid Build Coastguard Worker if (Ext == AArch64_AM::InvalidShiftExtend)
788*9880d681SAndroid Build Coastguard Worker return false;
789*9880d681SAndroid Build Coastguard Worker
790*9880d681SAndroid Build Coastguard Worker Offset = narrowIfNeeded(CurDAG, N.getOperand(0).getOperand(0));
791*9880d681SAndroid Build Coastguard Worker SignExtend = CurDAG->getTargetConstant(Ext == AArch64_AM::SXTW, dl,
792*9880d681SAndroid Build Coastguard Worker MVT::i32);
793*9880d681SAndroid Build Coastguard Worker } else {
794*9880d681SAndroid Build Coastguard Worker Offset = N.getOperand(0);
795*9880d681SAndroid Build Coastguard Worker SignExtend = CurDAG->getTargetConstant(0, dl, MVT::i32);
796*9880d681SAndroid Build Coastguard Worker }
797*9880d681SAndroid Build Coastguard Worker
798*9880d681SAndroid Build Coastguard Worker unsigned LegalShiftVal = Log2_32(Size);
799*9880d681SAndroid Build Coastguard Worker unsigned ShiftVal = CSD->getZExtValue();
800*9880d681SAndroid Build Coastguard Worker
801*9880d681SAndroid Build Coastguard Worker if (ShiftVal != 0 && ShiftVal != LegalShiftVal)
802*9880d681SAndroid Build Coastguard Worker return false;
803*9880d681SAndroid Build Coastguard Worker
804*9880d681SAndroid Build Coastguard Worker return isWorthFolding(N);
805*9880d681SAndroid Build Coastguard Worker }
806*9880d681SAndroid Build Coastguard Worker
SelectAddrModeWRO(SDValue N,unsigned Size,SDValue & Base,SDValue & Offset,SDValue & SignExtend,SDValue & DoShift)807*9880d681SAndroid Build Coastguard Worker bool AArch64DAGToDAGISel::SelectAddrModeWRO(SDValue N, unsigned Size,
808*9880d681SAndroid Build Coastguard Worker SDValue &Base, SDValue &Offset,
809*9880d681SAndroid Build Coastguard Worker SDValue &SignExtend,
810*9880d681SAndroid Build Coastguard Worker SDValue &DoShift) {
811*9880d681SAndroid Build Coastguard Worker if (N.getOpcode() != ISD::ADD)
812*9880d681SAndroid Build Coastguard Worker return false;
813*9880d681SAndroid Build Coastguard Worker SDValue LHS = N.getOperand(0);
814*9880d681SAndroid Build Coastguard Worker SDValue RHS = N.getOperand(1);
815*9880d681SAndroid Build Coastguard Worker SDLoc dl(N);
816*9880d681SAndroid Build Coastguard Worker
817*9880d681SAndroid Build Coastguard Worker // We don't want to match immediate adds here, because they are better lowered
818*9880d681SAndroid Build Coastguard Worker // to the register-immediate addressing modes.
819*9880d681SAndroid Build Coastguard Worker if (isa<ConstantSDNode>(LHS) || isa<ConstantSDNode>(RHS))
820*9880d681SAndroid Build Coastguard Worker return false;
821*9880d681SAndroid Build Coastguard Worker
822*9880d681SAndroid Build Coastguard Worker // Check if this particular node is reused in any non-memory related
823*9880d681SAndroid Build Coastguard Worker // operation. If yes, do not try to fold this node into the address
824*9880d681SAndroid Build Coastguard Worker // computation, since the computation will be kept.
825*9880d681SAndroid Build Coastguard Worker const SDNode *Node = N.getNode();
826*9880d681SAndroid Build Coastguard Worker for (SDNode *UI : Node->uses()) {
827*9880d681SAndroid Build Coastguard Worker if (!isa<MemSDNode>(*UI))
828*9880d681SAndroid Build Coastguard Worker return false;
829*9880d681SAndroid Build Coastguard Worker }
830*9880d681SAndroid Build Coastguard Worker
831*9880d681SAndroid Build Coastguard Worker // Remember if it is worth folding N when it produces extended register.
832*9880d681SAndroid Build Coastguard Worker bool IsExtendedRegisterWorthFolding = isWorthFolding(N);
833*9880d681SAndroid Build Coastguard Worker
834*9880d681SAndroid Build Coastguard Worker // Try to match a shifted extend on the RHS.
835*9880d681SAndroid Build Coastguard Worker if (IsExtendedRegisterWorthFolding && RHS.getOpcode() == ISD::SHL &&
836*9880d681SAndroid Build Coastguard Worker SelectExtendedSHL(RHS, Size, true, Offset, SignExtend)) {
837*9880d681SAndroid Build Coastguard Worker Base = LHS;
838*9880d681SAndroid Build Coastguard Worker DoShift = CurDAG->getTargetConstant(true, dl, MVT::i32);
839*9880d681SAndroid Build Coastguard Worker return true;
840*9880d681SAndroid Build Coastguard Worker }
841*9880d681SAndroid Build Coastguard Worker
842*9880d681SAndroid Build Coastguard Worker // Try to match a shifted extend on the LHS.
843*9880d681SAndroid Build Coastguard Worker if (IsExtendedRegisterWorthFolding && LHS.getOpcode() == ISD::SHL &&
844*9880d681SAndroid Build Coastguard Worker SelectExtendedSHL(LHS, Size, true, Offset, SignExtend)) {
845*9880d681SAndroid Build Coastguard Worker Base = RHS;
846*9880d681SAndroid Build Coastguard Worker DoShift = CurDAG->getTargetConstant(true, dl, MVT::i32);
847*9880d681SAndroid Build Coastguard Worker return true;
848*9880d681SAndroid Build Coastguard Worker }
849*9880d681SAndroid Build Coastguard Worker
850*9880d681SAndroid Build Coastguard Worker // There was no shift, whatever else we find.
851*9880d681SAndroid Build Coastguard Worker DoShift = CurDAG->getTargetConstant(false, dl, MVT::i32);
852*9880d681SAndroid Build Coastguard Worker
853*9880d681SAndroid Build Coastguard Worker AArch64_AM::ShiftExtendType Ext = AArch64_AM::InvalidShiftExtend;
854*9880d681SAndroid Build Coastguard Worker // Try to match an unshifted extend on the LHS.
855*9880d681SAndroid Build Coastguard Worker if (IsExtendedRegisterWorthFolding &&
856*9880d681SAndroid Build Coastguard Worker (Ext = getExtendTypeForNode(LHS, true)) !=
857*9880d681SAndroid Build Coastguard Worker AArch64_AM::InvalidShiftExtend) {
858*9880d681SAndroid Build Coastguard Worker Base = RHS;
859*9880d681SAndroid Build Coastguard Worker Offset = narrowIfNeeded(CurDAG, LHS.getOperand(0));
860*9880d681SAndroid Build Coastguard Worker SignExtend = CurDAG->getTargetConstant(Ext == AArch64_AM::SXTW, dl,
861*9880d681SAndroid Build Coastguard Worker MVT::i32);
862*9880d681SAndroid Build Coastguard Worker if (isWorthFolding(LHS))
863*9880d681SAndroid Build Coastguard Worker return true;
864*9880d681SAndroid Build Coastguard Worker }
865*9880d681SAndroid Build Coastguard Worker
866*9880d681SAndroid Build Coastguard Worker // Try to match an unshifted extend on the RHS.
867*9880d681SAndroid Build Coastguard Worker if (IsExtendedRegisterWorthFolding &&
868*9880d681SAndroid Build Coastguard Worker (Ext = getExtendTypeForNode(RHS, true)) !=
869*9880d681SAndroid Build Coastguard Worker AArch64_AM::InvalidShiftExtend) {
870*9880d681SAndroid Build Coastguard Worker Base = LHS;
871*9880d681SAndroid Build Coastguard Worker Offset = narrowIfNeeded(CurDAG, RHS.getOperand(0));
872*9880d681SAndroid Build Coastguard Worker SignExtend = CurDAG->getTargetConstant(Ext == AArch64_AM::SXTW, dl,
873*9880d681SAndroid Build Coastguard Worker MVT::i32);
874*9880d681SAndroid Build Coastguard Worker if (isWorthFolding(RHS))
875*9880d681SAndroid Build Coastguard Worker return true;
876*9880d681SAndroid Build Coastguard Worker }
877*9880d681SAndroid Build Coastguard Worker
878*9880d681SAndroid Build Coastguard Worker return false;
879*9880d681SAndroid Build Coastguard Worker }
880*9880d681SAndroid Build Coastguard Worker
881*9880d681SAndroid Build Coastguard Worker // Check if the given immediate is preferred by ADD. If an immediate can be
882*9880d681SAndroid Build Coastguard Worker // encoded in an ADD, or it can be encoded in an "ADD LSL #12" and can not be
883*9880d681SAndroid Build Coastguard Worker // encoded by one MOVZ, return true.
isPreferredADD(int64_t ImmOff)884*9880d681SAndroid Build Coastguard Worker static bool isPreferredADD(int64_t ImmOff) {
885*9880d681SAndroid Build Coastguard Worker // Constant in [0x0, 0xfff] can be encoded in ADD.
886*9880d681SAndroid Build Coastguard Worker if ((ImmOff & 0xfffffffffffff000LL) == 0x0LL)
887*9880d681SAndroid Build Coastguard Worker return true;
888*9880d681SAndroid Build Coastguard Worker // Check if it can be encoded in an "ADD LSL #12".
889*9880d681SAndroid Build Coastguard Worker if ((ImmOff & 0xffffffffff000fffLL) == 0x0LL)
890*9880d681SAndroid Build Coastguard Worker // As a single MOVZ is faster than a "ADD of LSL #12", ignore such constant.
891*9880d681SAndroid Build Coastguard Worker return (ImmOff & 0xffffffffff00ffffLL) != 0x0LL &&
892*9880d681SAndroid Build Coastguard Worker (ImmOff & 0xffffffffffff0fffLL) != 0x0LL;
893*9880d681SAndroid Build Coastguard Worker return false;
894*9880d681SAndroid Build Coastguard Worker }
895*9880d681SAndroid Build Coastguard Worker
SelectAddrModeXRO(SDValue N,unsigned Size,SDValue & Base,SDValue & Offset,SDValue & SignExtend,SDValue & DoShift)896*9880d681SAndroid Build Coastguard Worker bool AArch64DAGToDAGISel::SelectAddrModeXRO(SDValue N, unsigned Size,
897*9880d681SAndroid Build Coastguard Worker SDValue &Base, SDValue &Offset,
898*9880d681SAndroid Build Coastguard Worker SDValue &SignExtend,
899*9880d681SAndroid Build Coastguard Worker SDValue &DoShift) {
900*9880d681SAndroid Build Coastguard Worker if (N.getOpcode() != ISD::ADD)
901*9880d681SAndroid Build Coastguard Worker return false;
902*9880d681SAndroid Build Coastguard Worker SDValue LHS = N.getOperand(0);
903*9880d681SAndroid Build Coastguard Worker SDValue RHS = N.getOperand(1);
904*9880d681SAndroid Build Coastguard Worker SDLoc DL(N);
905*9880d681SAndroid Build Coastguard Worker
906*9880d681SAndroid Build Coastguard Worker // Check if this particular node is reused in any non-memory related
907*9880d681SAndroid Build Coastguard Worker // operation. If yes, do not try to fold this node into the address
908*9880d681SAndroid Build Coastguard Worker // computation, since the computation will be kept.
909*9880d681SAndroid Build Coastguard Worker const SDNode *Node = N.getNode();
910*9880d681SAndroid Build Coastguard Worker for (SDNode *UI : Node->uses()) {
911*9880d681SAndroid Build Coastguard Worker if (!isa<MemSDNode>(*UI))
912*9880d681SAndroid Build Coastguard Worker return false;
913*9880d681SAndroid Build Coastguard Worker }
914*9880d681SAndroid Build Coastguard Worker
915*9880d681SAndroid Build Coastguard Worker // Watch out if RHS is a wide immediate, it can not be selected into
916*9880d681SAndroid Build Coastguard Worker // [BaseReg+Imm] addressing mode. Also it may not be able to be encoded into
917*9880d681SAndroid Build Coastguard Worker // ADD/SUB. Instead it will use [BaseReg + 0] address mode and generate
918*9880d681SAndroid Build Coastguard Worker // instructions like:
919*9880d681SAndroid Build Coastguard Worker // MOV X0, WideImmediate
920*9880d681SAndroid Build Coastguard Worker // ADD X1, BaseReg, X0
921*9880d681SAndroid Build Coastguard Worker // LDR X2, [X1, 0]
922*9880d681SAndroid Build Coastguard Worker // For such situation, using [BaseReg, XReg] addressing mode can save one
923*9880d681SAndroid Build Coastguard Worker // ADD/SUB:
924*9880d681SAndroid Build Coastguard Worker // MOV X0, WideImmediate
925*9880d681SAndroid Build Coastguard Worker // LDR X2, [BaseReg, X0]
926*9880d681SAndroid Build Coastguard Worker if (isa<ConstantSDNode>(RHS)) {
927*9880d681SAndroid Build Coastguard Worker int64_t ImmOff = (int64_t)cast<ConstantSDNode>(RHS)->getZExtValue();
928*9880d681SAndroid Build Coastguard Worker unsigned Scale = Log2_32(Size);
929*9880d681SAndroid Build Coastguard Worker // Skip the immediate can be selected by load/store addressing mode.
930*9880d681SAndroid Build Coastguard Worker // Also skip the immediate can be encoded by a single ADD (SUB is also
931*9880d681SAndroid Build Coastguard Worker // checked by using -ImmOff).
932*9880d681SAndroid Build Coastguard Worker if ((ImmOff % Size == 0 && ImmOff >= 0 && ImmOff < (0x1000 << Scale)) ||
933*9880d681SAndroid Build Coastguard Worker isPreferredADD(ImmOff) || isPreferredADD(-ImmOff))
934*9880d681SAndroid Build Coastguard Worker return false;
935*9880d681SAndroid Build Coastguard Worker
936*9880d681SAndroid Build Coastguard Worker SDValue Ops[] = { RHS };
937*9880d681SAndroid Build Coastguard Worker SDNode *MOVI =
938*9880d681SAndroid Build Coastguard Worker CurDAG->getMachineNode(AArch64::MOVi64imm, DL, MVT::i64, Ops);
939*9880d681SAndroid Build Coastguard Worker SDValue MOVIV = SDValue(MOVI, 0);
940*9880d681SAndroid Build Coastguard Worker // This ADD of two X register will be selected into [Reg+Reg] mode.
941*9880d681SAndroid Build Coastguard Worker N = CurDAG->getNode(ISD::ADD, DL, MVT::i64, LHS, MOVIV);
942*9880d681SAndroid Build Coastguard Worker }
943*9880d681SAndroid Build Coastguard Worker
944*9880d681SAndroid Build Coastguard Worker // Remember if it is worth folding N when it produces extended register.
945*9880d681SAndroid Build Coastguard Worker bool IsExtendedRegisterWorthFolding = isWorthFolding(N);
946*9880d681SAndroid Build Coastguard Worker
947*9880d681SAndroid Build Coastguard Worker // Try to match a shifted extend on the RHS.
948*9880d681SAndroid Build Coastguard Worker if (IsExtendedRegisterWorthFolding && RHS.getOpcode() == ISD::SHL &&
949*9880d681SAndroid Build Coastguard Worker SelectExtendedSHL(RHS, Size, false, Offset, SignExtend)) {
950*9880d681SAndroid Build Coastguard Worker Base = LHS;
951*9880d681SAndroid Build Coastguard Worker DoShift = CurDAG->getTargetConstant(true, DL, MVT::i32);
952*9880d681SAndroid Build Coastguard Worker return true;
953*9880d681SAndroid Build Coastguard Worker }
954*9880d681SAndroid Build Coastguard Worker
955*9880d681SAndroid Build Coastguard Worker // Try to match a shifted extend on the LHS.
956*9880d681SAndroid Build Coastguard Worker if (IsExtendedRegisterWorthFolding && LHS.getOpcode() == ISD::SHL &&
957*9880d681SAndroid Build Coastguard Worker SelectExtendedSHL(LHS, Size, false, Offset, SignExtend)) {
958*9880d681SAndroid Build Coastguard Worker Base = RHS;
959*9880d681SAndroid Build Coastguard Worker DoShift = CurDAG->getTargetConstant(true, DL, MVT::i32);
960*9880d681SAndroid Build Coastguard Worker return true;
961*9880d681SAndroid Build Coastguard Worker }
962*9880d681SAndroid Build Coastguard Worker
963*9880d681SAndroid Build Coastguard Worker // Match any non-shifted, non-extend, non-immediate add expression.
964*9880d681SAndroid Build Coastguard Worker Base = LHS;
965*9880d681SAndroid Build Coastguard Worker Offset = RHS;
966*9880d681SAndroid Build Coastguard Worker SignExtend = CurDAG->getTargetConstant(false, DL, MVT::i32);
967*9880d681SAndroid Build Coastguard Worker DoShift = CurDAG->getTargetConstant(false, DL, MVT::i32);
968*9880d681SAndroid Build Coastguard Worker // Reg1 + Reg2 is free: no check needed.
969*9880d681SAndroid Build Coastguard Worker return true;
970*9880d681SAndroid Build Coastguard Worker }
971*9880d681SAndroid Build Coastguard Worker
createDTuple(ArrayRef<SDValue> Regs)972*9880d681SAndroid Build Coastguard Worker SDValue AArch64DAGToDAGISel::createDTuple(ArrayRef<SDValue> Regs) {
973*9880d681SAndroid Build Coastguard Worker static const unsigned RegClassIDs[] = {
974*9880d681SAndroid Build Coastguard Worker AArch64::DDRegClassID, AArch64::DDDRegClassID, AArch64::DDDDRegClassID};
975*9880d681SAndroid Build Coastguard Worker static const unsigned SubRegs[] = {AArch64::dsub0, AArch64::dsub1,
976*9880d681SAndroid Build Coastguard Worker AArch64::dsub2, AArch64::dsub3};
977*9880d681SAndroid Build Coastguard Worker
978*9880d681SAndroid Build Coastguard Worker return createTuple(Regs, RegClassIDs, SubRegs);
979*9880d681SAndroid Build Coastguard Worker }
980*9880d681SAndroid Build Coastguard Worker
createQTuple(ArrayRef<SDValue> Regs)981*9880d681SAndroid Build Coastguard Worker SDValue AArch64DAGToDAGISel::createQTuple(ArrayRef<SDValue> Regs) {
982*9880d681SAndroid Build Coastguard Worker static const unsigned RegClassIDs[] = {
983*9880d681SAndroid Build Coastguard Worker AArch64::QQRegClassID, AArch64::QQQRegClassID, AArch64::QQQQRegClassID};
984*9880d681SAndroid Build Coastguard Worker static const unsigned SubRegs[] = {AArch64::qsub0, AArch64::qsub1,
985*9880d681SAndroid Build Coastguard Worker AArch64::qsub2, AArch64::qsub3};
986*9880d681SAndroid Build Coastguard Worker
987*9880d681SAndroid Build Coastguard Worker return createTuple(Regs, RegClassIDs, SubRegs);
988*9880d681SAndroid Build Coastguard Worker }
989*9880d681SAndroid Build Coastguard Worker
createTuple(ArrayRef<SDValue> Regs,const unsigned RegClassIDs[],const unsigned SubRegs[])990*9880d681SAndroid Build Coastguard Worker SDValue AArch64DAGToDAGISel::createTuple(ArrayRef<SDValue> Regs,
991*9880d681SAndroid Build Coastguard Worker const unsigned RegClassIDs[],
992*9880d681SAndroid Build Coastguard Worker const unsigned SubRegs[]) {
993*9880d681SAndroid Build Coastguard Worker // There's no special register-class for a vector-list of 1 element: it's just
994*9880d681SAndroid Build Coastguard Worker // a vector.
995*9880d681SAndroid Build Coastguard Worker if (Regs.size() == 1)
996*9880d681SAndroid Build Coastguard Worker return Regs[0];
997*9880d681SAndroid Build Coastguard Worker
998*9880d681SAndroid Build Coastguard Worker assert(Regs.size() >= 2 && Regs.size() <= 4);
999*9880d681SAndroid Build Coastguard Worker
1000*9880d681SAndroid Build Coastguard Worker SDLoc DL(Regs[0]);
1001*9880d681SAndroid Build Coastguard Worker
1002*9880d681SAndroid Build Coastguard Worker SmallVector<SDValue, 4> Ops;
1003*9880d681SAndroid Build Coastguard Worker
1004*9880d681SAndroid Build Coastguard Worker // First operand of REG_SEQUENCE is the desired RegClass.
1005*9880d681SAndroid Build Coastguard Worker Ops.push_back(
1006*9880d681SAndroid Build Coastguard Worker CurDAG->getTargetConstant(RegClassIDs[Regs.size() - 2], DL, MVT::i32));
1007*9880d681SAndroid Build Coastguard Worker
1008*9880d681SAndroid Build Coastguard Worker // Then we get pairs of source & subregister-position for the components.
1009*9880d681SAndroid Build Coastguard Worker for (unsigned i = 0; i < Regs.size(); ++i) {
1010*9880d681SAndroid Build Coastguard Worker Ops.push_back(Regs[i]);
1011*9880d681SAndroid Build Coastguard Worker Ops.push_back(CurDAG->getTargetConstant(SubRegs[i], DL, MVT::i32));
1012*9880d681SAndroid Build Coastguard Worker }
1013*9880d681SAndroid Build Coastguard Worker
1014*9880d681SAndroid Build Coastguard Worker SDNode *N =
1015*9880d681SAndroid Build Coastguard Worker CurDAG->getMachineNode(TargetOpcode::REG_SEQUENCE, DL, MVT::Untyped, Ops);
1016*9880d681SAndroid Build Coastguard Worker return SDValue(N, 0);
1017*9880d681SAndroid Build Coastguard Worker }
1018*9880d681SAndroid Build Coastguard Worker
SelectTable(SDNode * N,unsigned NumVecs,unsigned Opc,bool isExt)1019*9880d681SAndroid Build Coastguard Worker void AArch64DAGToDAGISel::SelectTable(SDNode *N, unsigned NumVecs, unsigned Opc,
1020*9880d681SAndroid Build Coastguard Worker bool isExt) {
1021*9880d681SAndroid Build Coastguard Worker SDLoc dl(N);
1022*9880d681SAndroid Build Coastguard Worker EVT VT = N->getValueType(0);
1023*9880d681SAndroid Build Coastguard Worker
1024*9880d681SAndroid Build Coastguard Worker unsigned ExtOff = isExt;
1025*9880d681SAndroid Build Coastguard Worker
1026*9880d681SAndroid Build Coastguard Worker // Form a REG_SEQUENCE to force register allocation.
1027*9880d681SAndroid Build Coastguard Worker unsigned Vec0Off = ExtOff + 1;
1028*9880d681SAndroid Build Coastguard Worker SmallVector<SDValue, 4> Regs(N->op_begin() + Vec0Off,
1029*9880d681SAndroid Build Coastguard Worker N->op_begin() + Vec0Off + NumVecs);
1030*9880d681SAndroid Build Coastguard Worker SDValue RegSeq = createQTuple(Regs);
1031*9880d681SAndroid Build Coastguard Worker
1032*9880d681SAndroid Build Coastguard Worker SmallVector<SDValue, 6> Ops;
1033*9880d681SAndroid Build Coastguard Worker if (isExt)
1034*9880d681SAndroid Build Coastguard Worker Ops.push_back(N->getOperand(1));
1035*9880d681SAndroid Build Coastguard Worker Ops.push_back(RegSeq);
1036*9880d681SAndroid Build Coastguard Worker Ops.push_back(N->getOperand(NumVecs + ExtOff + 1));
1037*9880d681SAndroid Build Coastguard Worker ReplaceNode(N, CurDAG->getMachineNode(Opc, dl, VT, Ops));
1038*9880d681SAndroid Build Coastguard Worker }
1039*9880d681SAndroid Build Coastguard Worker
tryIndexedLoad(SDNode * N)1040*9880d681SAndroid Build Coastguard Worker bool AArch64DAGToDAGISel::tryIndexedLoad(SDNode *N) {
1041*9880d681SAndroid Build Coastguard Worker LoadSDNode *LD = cast<LoadSDNode>(N);
1042*9880d681SAndroid Build Coastguard Worker if (LD->isUnindexed())
1043*9880d681SAndroid Build Coastguard Worker return false;
1044*9880d681SAndroid Build Coastguard Worker EVT VT = LD->getMemoryVT();
1045*9880d681SAndroid Build Coastguard Worker EVT DstVT = N->getValueType(0);
1046*9880d681SAndroid Build Coastguard Worker ISD::MemIndexedMode AM = LD->getAddressingMode();
1047*9880d681SAndroid Build Coastguard Worker bool IsPre = AM == ISD::PRE_INC || AM == ISD::PRE_DEC;
1048*9880d681SAndroid Build Coastguard Worker
1049*9880d681SAndroid Build Coastguard Worker // We're not doing validity checking here. That was done when checking
1050*9880d681SAndroid Build Coastguard Worker // if we should mark the load as indexed or not. We're just selecting
1051*9880d681SAndroid Build Coastguard Worker // the right instruction.
1052*9880d681SAndroid Build Coastguard Worker unsigned Opcode = 0;
1053*9880d681SAndroid Build Coastguard Worker
1054*9880d681SAndroid Build Coastguard Worker ISD::LoadExtType ExtType = LD->getExtensionType();
1055*9880d681SAndroid Build Coastguard Worker bool InsertTo64 = false;
1056*9880d681SAndroid Build Coastguard Worker if (VT == MVT::i64)
1057*9880d681SAndroid Build Coastguard Worker Opcode = IsPre ? AArch64::LDRXpre : AArch64::LDRXpost;
1058*9880d681SAndroid Build Coastguard Worker else if (VT == MVT::i32) {
1059*9880d681SAndroid Build Coastguard Worker if (ExtType == ISD::NON_EXTLOAD)
1060*9880d681SAndroid Build Coastguard Worker Opcode = IsPre ? AArch64::LDRWpre : AArch64::LDRWpost;
1061*9880d681SAndroid Build Coastguard Worker else if (ExtType == ISD::SEXTLOAD)
1062*9880d681SAndroid Build Coastguard Worker Opcode = IsPre ? AArch64::LDRSWpre : AArch64::LDRSWpost;
1063*9880d681SAndroid Build Coastguard Worker else {
1064*9880d681SAndroid Build Coastguard Worker Opcode = IsPre ? AArch64::LDRWpre : AArch64::LDRWpost;
1065*9880d681SAndroid Build Coastguard Worker InsertTo64 = true;
1066*9880d681SAndroid Build Coastguard Worker // The result of the load is only i32. It's the subreg_to_reg that makes
1067*9880d681SAndroid Build Coastguard Worker // it into an i64.
1068*9880d681SAndroid Build Coastguard Worker DstVT = MVT::i32;
1069*9880d681SAndroid Build Coastguard Worker }
1070*9880d681SAndroid Build Coastguard Worker } else if (VT == MVT::i16) {
1071*9880d681SAndroid Build Coastguard Worker if (ExtType == ISD::SEXTLOAD) {
1072*9880d681SAndroid Build Coastguard Worker if (DstVT == MVT::i64)
1073*9880d681SAndroid Build Coastguard Worker Opcode = IsPre ? AArch64::LDRSHXpre : AArch64::LDRSHXpost;
1074*9880d681SAndroid Build Coastguard Worker else
1075*9880d681SAndroid Build Coastguard Worker Opcode = IsPre ? AArch64::LDRSHWpre : AArch64::LDRSHWpost;
1076*9880d681SAndroid Build Coastguard Worker } else {
1077*9880d681SAndroid Build Coastguard Worker Opcode = IsPre ? AArch64::LDRHHpre : AArch64::LDRHHpost;
1078*9880d681SAndroid Build Coastguard Worker InsertTo64 = DstVT == MVT::i64;
1079*9880d681SAndroid Build Coastguard Worker // The result of the load is only i32. It's the subreg_to_reg that makes
1080*9880d681SAndroid Build Coastguard Worker // it into an i64.
1081*9880d681SAndroid Build Coastguard Worker DstVT = MVT::i32;
1082*9880d681SAndroid Build Coastguard Worker }
1083*9880d681SAndroid Build Coastguard Worker } else if (VT == MVT::i8) {
1084*9880d681SAndroid Build Coastguard Worker if (ExtType == ISD::SEXTLOAD) {
1085*9880d681SAndroid Build Coastguard Worker if (DstVT == MVT::i64)
1086*9880d681SAndroid Build Coastguard Worker Opcode = IsPre ? AArch64::LDRSBXpre : AArch64::LDRSBXpost;
1087*9880d681SAndroid Build Coastguard Worker else
1088*9880d681SAndroid Build Coastguard Worker Opcode = IsPre ? AArch64::LDRSBWpre : AArch64::LDRSBWpost;
1089*9880d681SAndroid Build Coastguard Worker } else {
1090*9880d681SAndroid Build Coastguard Worker Opcode = IsPre ? AArch64::LDRBBpre : AArch64::LDRBBpost;
1091*9880d681SAndroid Build Coastguard Worker InsertTo64 = DstVT == MVT::i64;
1092*9880d681SAndroid Build Coastguard Worker // The result of the load is only i32. It's the subreg_to_reg that makes
1093*9880d681SAndroid Build Coastguard Worker // it into an i64.
1094*9880d681SAndroid Build Coastguard Worker DstVT = MVT::i32;
1095*9880d681SAndroid Build Coastguard Worker }
1096*9880d681SAndroid Build Coastguard Worker } else if (VT == MVT::f16) {
1097*9880d681SAndroid Build Coastguard Worker Opcode = IsPre ? AArch64::LDRHpre : AArch64::LDRHpost;
1098*9880d681SAndroid Build Coastguard Worker } else if (VT == MVT::f32) {
1099*9880d681SAndroid Build Coastguard Worker Opcode = IsPre ? AArch64::LDRSpre : AArch64::LDRSpost;
1100*9880d681SAndroid Build Coastguard Worker } else if (VT == MVT::f64 || VT.is64BitVector()) {
1101*9880d681SAndroid Build Coastguard Worker Opcode = IsPre ? AArch64::LDRDpre : AArch64::LDRDpost;
1102*9880d681SAndroid Build Coastguard Worker } else if (VT.is128BitVector()) {
1103*9880d681SAndroid Build Coastguard Worker Opcode = IsPre ? AArch64::LDRQpre : AArch64::LDRQpost;
1104*9880d681SAndroid Build Coastguard Worker } else
1105*9880d681SAndroid Build Coastguard Worker return false;
1106*9880d681SAndroid Build Coastguard Worker SDValue Chain = LD->getChain();
1107*9880d681SAndroid Build Coastguard Worker SDValue Base = LD->getBasePtr();
1108*9880d681SAndroid Build Coastguard Worker ConstantSDNode *OffsetOp = cast<ConstantSDNode>(LD->getOffset());
1109*9880d681SAndroid Build Coastguard Worker int OffsetVal = (int)OffsetOp->getZExtValue();
1110*9880d681SAndroid Build Coastguard Worker SDLoc dl(N);
1111*9880d681SAndroid Build Coastguard Worker SDValue Offset = CurDAG->getTargetConstant(OffsetVal, dl, MVT::i64);
1112*9880d681SAndroid Build Coastguard Worker SDValue Ops[] = { Base, Offset, Chain };
1113*9880d681SAndroid Build Coastguard Worker SDNode *Res = CurDAG->getMachineNode(Opcode, dl, MVT::i64, DstVT,
1114*9880d681SAndroid Build Coastguard Worker MVT::Other, Ops);
1115*9880d681SAndroid Build Coastguard Worker // Either way, we're replacing the node, so tell the caller that.
1116*9880d681SAndroid Build Coastguard Worker SDValue LoadedVal = SDValue(Res, 1);
1117*9880d681SAndroid Build Coastguard Worker if (InsertTo64) {
1118*9880d681SAndroid Build Coastguard Worker SDValue SubReg = CurDAG->getTargetConstant(AArch64::sub_32, dl, MVT::i32);
1119*9880d681SAndroid Build Coastguard Worker LoadedVal =
1120*9880d681SAndroid Build Coastguard Worker SDValue(CurDAG->getMachineNode(
1121*9880d681SAndroid Build Coastguard Worker AArch64::SUBREG_TO_REG, dl, MVT::i64,
1122*9880d681SAndroid Build Coastguard Worker CurDAG->getTargetConstant(0, dl, MVT::i64), LoadedVal,
1123*9880d681SAndroid Build Coastguard Worker SubReg),
1124*9880d681SAndroid Build Coastguard Worker 0);
1125*9880d681SAndroid Build Coastguard Worker }
1126*9880d681SAndroid Build Coastguard Worker
1127*9880d681SAndroid Build Coastguard Worker ReplaceUses(SDValue(N, 0), LoadedVal);
1128*9880d681SAndroid Build Coastguard Worker ReplaceUses(SDValue(N, 1), SDValue(Res, 0));
1129*9880d681SAndroid Build Coastguard Worker ReplaceUses(SDValue(N, 2), SDValue(Res, 2));
1130*9880d681SAndroid Build Coastguard Worker CurDAG->RemoveDeadNode(N);
1131*9880d681SAndroid Build Coastguard Worker return true;
1132*9880d681SAndroid Build Coastguard Worker }
1133*9880d681SAndroid Build Coastguard Worker
SelectLoad(SDNode * N,unsigned NumVecs,unsigned Opc,unsigned SubRegIdx)1134*9880d681SAndroid Build Coastguard Worker void AArch64DAGToDAGISel::SelectLoad(SDNode *N, unsigned NumVecs, unsigned Opc,
1135*9880d681SAndroid Build Coastguard Worker unsigned SubRegIdx) {
1136*9880d681SAndroid Build Coastguard Worker SDLoc dl(N);
1137*9880d681SAndroid Build Coastguard Worker EVT VT = N->getValueType(0);
1138*9880d681SAndroid Build Coastguard Worker SDValue Chain = N->getOperand(0);
1139*9880d681SAndroid Build Coastguard Worker
1140*9880d681SAndroid Build Coastguard Worker SDValue Ops[] = {N->getOperand(2), // Mem operand;
1141*9880d681SAndroid Build Coastguard Worker Chain};
1142*9880d681SAndroid Build Coastguard Worker
1143*9880d681SAndroid Build Coastguard Worker const EVT ResTys[] = {MVT::Untyped, MVT::Other};
1144*9880d681SAndroid Build Coastguard Worker
1145*9880d681SAndroid Build Coastguard Worker SDNode *Ld = CurDAG->getMachineNode(Opc, dl, ResTys, Ops);
1146*9880d681SAndroid Build Coastguard Worker SDValue SuperReg = SDValue(Ld, 0);
1147*9880d681SAndroid Build Coastguard Worker for (unsigned i = 0; i < NumVecs; ++i)
1148*9880d681SAndroid Build Coastguard Worker ReplaceUses(SDValue(N, i),
1149*9880d681SAndroid Build Coastguard Worker CurDAG->getTargetExtractSubreg(SubRegIdx + i, dl, VT, SuperReg));
1150*9880d681SAndroid Build Coastguard Worker
1151*9880d681SAndroid Build Coastguard Worker ReplaceUses(SDValue(N, NumVecs), SDValue(Ld, 1));
1152*9880d681SAndroid Build Coastguard Worker CurDAG->RemoveDeadNode(N);
1153*9880d681SAndroid Build Coastguard Worker }
1154*9880d681SAndroid Build Coastguard Worker
SelectPostLoad(SDNode * N,unsigned NumVecs,unsigned Opc,unsigned SubRegIdx)1155*9880d681SAndroid Build Coastguard Worker void AArch64DAGToDAGISel::SelectPostLoad(SDNode *N, unsigned NumVecs,
1156*9880d681SAndroid Build Coastguard Worker unsigned Opc, unsigned SubRegIdx) {
1157*9880d681SAndroid Build Coastguard Worker SDLoc dl(N);
1158*9880d681SAndroid Build Coastguard Worker EVT VT = N->getValueType(0);
1159*9880d681SAndroid Build Coastguard Worker SDValue Chain = N->getOperand(0);
1160*9880d681SAndroid Build Coastguard Worker
1161*9880d681SAndroid Build Coastguard Worker SDValue Ops[] = {N->getOperand(1), // Mem operand
1162*9880d681SAndroid Build Coastguard Worker N->getOperand(2), // Incremental
1163*9880d681SAndroid Build Coastguard Worker Chain};
1164*9880d681SAndroid Build Coastguard Worker
1165*9880d681SAndroid Build Coastguard Worker const EVT ResTys[] = {MVT::i64, // Type of the write back register
1166*9880d681SAndroid Build Coastguard Worker MVT::Untyped, MVT::Other};
1167*9880d681SAndroid Build Coastguard Worker
1168*9880d681SAndroid Build Coastguard Worker SDNode *Ld = CurDAG->getMachineNode(Opc, dl, ResTys, Ops);
1169*9880d681SAndroid Build Coastguard Worker
1170*9880d681SAndroid Build Coastguard Worker // Update uses of write back register
1171*9880d681SAndroid Build Coastguard Worker ReplaceUses(SDValue(N, NumVecs), SDValue(Ld, 0));
1172*9880d681SAndroid Build Coastguard Worker
1173*9880d681SAndroid Build Coastguard Worker // Update uses of vector list
1174*9880d681SAndroid Build Coastguard Worker SDValue SuperReg = SDValue(Ld, 1);
1175*9880d681SAndroid Build Coastguard Worker if (NumVecs == 1)
1176*9880d681SAndroid Build Coastguard Worker ReplaceUses(SDValue(N, 0), SuperReg);
1177*9880d681SAndroid Build Coastguard Worker else
1178*9880d681SAndroid Build Coastguard Worker for (unsigned i = 0; i < NumVecs; ++i)
1179*9880d681SAndroid Build Coastguard Worker ReplaceUses(SDValue(N, i),
1180*9880d681SAndroid Build Coastguard Worker CurDAG->getTargetExtractSubreg(SubRegIdx + i, dl, VT, SuperReg));
1181*9880d681SAndroid Build Coastguard Worker
1182*9880d681SAndroid Build Coastguard Worker // Update the chain
1183*9880d681SAndroid Build Coastguard Worker ReplaceUses(SDValue(N, NumVecs + 1), SDValue(Ld, 2));
1184*9880d681SAndroid Build Coastguard Worker CurDAG->RemoveDeadNode(N);
1185*9880d681SAndroid Build Coastguard Worker }
1186*9880d681SAndroid Build Coastguard Worker
SelectStore(SDNode * N,unsigned NumVecs,unsigned Opc)1187*9880d681SAndroid Build Coastguard Worker void AArch64DAGToDAGISel::SelectStore(SDNode *N, unsigned NumVecs,
1188*9880d681SAndroid Build Coastguard Worker unsigned Opc) {
1189*9880d681SAndroid Build Coastguard Worker SDLoc dl(N);
1190*9880d681SAndroid Build Coastguard Worker EVT VT = N->getOperand(2)->getValueType(0);
1191*9880d681SAndroid Build Coastguard Worker
1192*9880d681SAndroid Build Coastguard Worker // Form a REG_SEQUENCE to force register allocation.
1193*9880d681SAndroid Build Coastguard Worker bool Is128Bit = VT.getSizeInBits() == 128;
1194*9880d681SAndroid Build Coastguard Worker SmallVector<SDValue, 4> Regs(N->op_begin() + 2, N->op_begin() + 2 + NumVecs);
1195*9880d681SAndroid Build Coastguard Worker SDValue RegSeq = Is128Bit ? createQTuple(Regs) : createDTuple(Regs);
1196*9880d681SAndroid Build Coastguard Worker
1197*9880d681SAndroid Build Coastguard Worker SDValue Ops[] = {RegSeq, N->getOperand(NumVecs + 2), N->getOperand(0)};
1198*9880d681SAndroid Build Coastguard Worker SDNode *St = CurDAG->getMachineNode(Opc, dl, N->getValueType(0), Ops);
1199*9880d681SAndroid Build Coastguard Worker
1200*9880d681SAndroid Build Coastguard Worker ReplaceNode(N, St);
1201*9880d681SAndroid Build Coastguard Worker }
1202*9880d681SAndroid Build Coastguard Worker
SelectPostStore(SDNode * N,unsigned NumVecs,unsigned Opc)1203*9880d681SAndroid Build Coastguard Worker void AArch64DAGToDAGISel::SelectPostStore(SDNode *N, unsigned NumVecs,
1204*9880d681SAndroid Build Coastguard Worker unsigned Opc) {
1205*9880d681SAndroid Build Coastguard Worker SDLoc dl(N);
1206*9880d681SAndroid Build Coastguard Worker EVT VT = N->getOperand(2)->getValueType(0);
1207*9880d681SAndroid Build Coastguard Worker const EVT ResTys[] = {MVT::i64, // Type of the write back register
1208*9880d681SAndroid Build Coastguard Worker MVT::Other}; // Type for the Chain
1209*9880d681SAndroid Build Coastguard Worker
1210*9880d681SAndroid Build Coastguard Worker // Form a REG_SEQUENCE to force register allocation.
1211*9880d681SAndroid Build Coastguard Worker bool Is128Bit = VT.getSizeInBits() == 128;
1212*9880d681SAndroid Build Coastguard Worker SmallVector<SDValue, 4> Regs(N->op_begin() + 1, N->op_begin() + 1 + NumVecs);
1213*9880d681SAndroid Build Coastguard Worker SDValue RegSeq = Is128Bit ? createQTuple(Regs) : createDTuple(Regs);
1214*9880d681SAndroid Build Coastguard Worker
1215*9880d681SAndroid Build Coastguard Worker SDValue Ops[] = {RegSeq,
1216*9880d681SAndroid Build Coastguard Worker N->getOperand(NumVecs + 1), // base register
1217*9880d681SAndroid Build Coastguard Worker N->getOperand(NumVecs + 2), // Incremental
1218*9880d681SAndroid Build Coastguard Worker N->getOperand(0)}; // Chain
1219*9880d681SAndroid Build Coastguard Worker SDNode *St = CurDAG->getMachineNode(Opc, dl, ResTys, Ops);
1220*9880d681SAndroid Build Coastguard Worker
1221*9880d681SAndroid Build Coastguard Worker ReplaceNode(N, St);
1222*9880d681SAndroid Build Coastguard Worker }
1223*9880d681SAndroid Build Coastguard Worker
1224*9880d681SAndroid Build Coastguard Worker namespace {
1225*9880d681SAndroid Build Coastguard Worker /// WidenVector - Given a value in the V64 register class, produce the
1226*9880d681SAndroid Build Coastguard Worker /// equivalent value in the V128 register class.
1227*9880d681SAndroid Build Coastguard Worker class WidenVector {
1228*9880d681SAndroid Build Coastguard Worker SelectionDAG &DAG;
1229*9880d681SAndroid Build Coastguard Worker
1230*9880d681SAndroid Build Coastguard Worker public:
WidenVector(SelectionDAG & DAG)1231*9880d681SAndroid Build Coastguard Worker WidenVector(SelectionDAG &DAG) : DAG(DAG) {}
1232*9880d681SAndroid Build Coastguard Worker
operator ()(SDValue V64Reg)1233*9880d681SAndroid Build Coastguard Worker SDValue operator()(SDValue V64Reg) {
1234*9880d681SAndroid Build Coastguard Worker EVT VT = V64Reg.getValueType();
1235*9880d681SAndroid Build Coastguard Worker unsigned NarrowSize = VT.getVectorNumElements();
1236*9880d681SAndroid Build Coastguard Worker MVT EltTy = VT.getVectorElementType().getSimpleVT();
1237*9880d681SAndroid Build Coastguard Worker MVT WideTy = MVT::getVectorVT(EltTy, 2 * NarrowSize);
1238*9880d681SAndroid Build Coastguard Worker SDLoc DL(V64Reg);
1239*9880d681SAndroid Build Coastguard Worker
1240*9880d681SAndroid Build Coastguard Worker SDValue Undef =
1241*9880d681SAndroid Build Coastguard Worker SDValue(DAG.getMachineNode(TargetOpcode::IMPLICIT_DEF, DL, WideTy), 0);
1242*9880d681SAndroid Build Coastguard Worker return DAG.getTargetInsertSubreg(AArch64::dsub, DL, WideTy, Undef, V64Reg);
1243*9880d681SAndroid Build Coastguard Worker }
1244*9880d681SAndroid Build Coastguard Worker };
1245*9880d681SAndroid Build Coastguard Worker } // namespace
1246*9880d681SAndroid Build Coastguard Worker
1247*9880d681SAndroid Build Coastguard Worker /// NarrowVector - Given a value in the V128 register class, produce the
1248*9880d681SAndroid Build Coastguard Worker /// equivalent value in the V64 register class.
NarrowVector(SDValue V128Reg,SelectionDAG & DAG)1249*9880d681SAndroid Build Coastguard Worker static SDValue NarrowVector(SDValue V128Reg, SelectionDAG &DAG) {
1250*9880d681SAndroid Build Coastguard Worker EVT VT = V128Reg.getValueType();
1251*9880d681SAndroid Build Coastguard Worker unsigned WideSize = VT.getVectorNumElements();
1252*9880d681SAndroid Build Coastguard Worker MVT EltTy = VT.getVectorElementType().getSimpleVT();
1253*9880d681SAndroid Build Coastguard Worker MVT NarrowTy = MVT::getVectorVT(EltTy, WideSize / 2);
1254*9880d681SAndroid Build Coastguard Worker
1255*9880d681SAndroid Build Coastguard Worker return DAG.getTargetExtractSubreg(AArch64::dsub, SDLoc(V128Reg), NarrowTy,
1256*9880d681SAndroid Build Coastguard Worker V128Reg);
1257*9880d681SAndroid Build Coastguard Worker }
1258*9880d681SAndroid Build Coastguard Worker
SelectLoadLane(SDNode * N,unsigned NumVecs,unsigned Opc)1259*9880d681SAndroid Build Coastguard Worker void AArch64DAGToDAGISel::SelectLoadLane(SDNode *N, unsigned NumVecs,
1260*9880d681SAndroid Build Coastguard Worker unsigned Opc) {
1261*9880d681SAndroid Build Coastguard Worker SDLoc dl(N);
1262*9880d681SAndroid Build Coastguard Worker EVT VT = N->getValueType(0);
1263*9880d681SAndroid Build Coastguard Worker bool Narrow = VT.getSizeInBits() == 64;
1264*9880d681SAndroid Build Coastguard Worker
1265*9880d681SAndroid Build Coastguard Worker // Form a REG_SEQUENCE to force register allocation.
1266*9880d681SAndroid Build Coastguard Worker SmallVector<SDValue, 4> Regs(N->op_begin() + 2, N->op_begin() + 2 + NumVecs);
1267*9880d681SAndroid Build Coastguard Worker
1268*9880d681SAndroid Build Coastguard Worker if (Narrow)
1269*9880d681SAndroid Build Coastguard Worker std::transform(Regs.begin(), Regs.end(), Regs.begin(),
1270*9880d681SAndroid Build Coastguard Worker WidenVector(*CurDAG));
1271*9880d681SAndroid Build Coastguard Worker
1272*9880d681SAndroid Build Coastguard Worker SDValue RegSeq = createQTuple(Regs);
1273*9880d681SAndroid Build Coastguard Worker
1274*9880d681SAndroid Build Coastguard Worker const EVT ResTys[] = {MVT::Untyped, MVT::Other};
1275*9880d681SAndroid Build Coastguard Worker
1276*9880d681SAndroid Build Coastguard Worker unsigned LaneNo =
1277*9880d681SAndroid Build Coastguard Worker cast<ConstantSDNode>(N->getOperand(NumVecs + 2))->getZExtValue();
1278*9880d681SAndroid Build Coastguard Worker
1279*9880d681SAndroid Build Coastguard Worker SDValue Ops[] = {RegSeq, CurDAG->getTargetConstant(LaneNo, dl, MVT::i64),
1280*9880d681SAndroid Build Coastguard Worker N->getOperand(NumVecs + 3), N->getOperand(0)};
1281*9880d681SAndroid Build Coastguard Worker SDNode *Ld = CurDAG->getMachineNode(Opc, dl, ResTys, Ops);
1282*9880d681SAndroid Build Coastguard Worker SDValue SuperReg = SDValue(Ld, 0);
1283*9880d681SAndroid Build Coastguard Worker
1284*9880d681SAndroid Build Coastguard Worker EVT WideVT = RegSeq.getOperand(1)->getValueType(0);
1285*9880d681SAndroid Build Coastguard Worker static const unsigned QSubs[] = { AArch64::qsub0, AArch64::qsub1,
1286*9880d681SAndroid Build Coastguard Worker AArch64::qsub2, AArch64::qsub3 };
1287*9880d681SAndroid Build Coastguard Worker for (unsigned i = 0; i < NumVecs; ++i) {
1288*9880d681SAndroid Build Coastguard Worker SDValue NV = CurDAG->getTargetExtractSubreg(QSubs[i], dl, WideVT, SuperReg);
1289*9880d681SAndroid Build Coastguard Worker if (Narrow)
1290*9880d681SAndroid Build Coastguard Worker NV = NarrowVector(NV, *CurDAG);
1291*9880d681SAndroid Build Coastguard Worker ReplaceUses(SDValue(N, i), NV);
1292*9880d681SAndroid Build Coastguard Worker }
1293*9880d681SAndroid Build Coastguard Worker
1294*9880d681SAndroid Build Coastguard Worker ReplaceUses(SDValue(N, NumVecs), SDValue(Ld, 1));
1295*9880d681SAndroid Build Coastguard Worker CurDAG->RemoveDeadNode(N);
1296*9880d681SAndroid Build Coastguard Worker }
1297*9880d681SAndroid Build Coastguard Worker
SelectPostLoadLane(SDNode * N,unsigned NumVecs,unsigned Opc)1298*9880d681SAndroid Build Coastguard Worker void AArch64DAGToDAGISel::SelectPostLoadLane(SDNode *N, unsigned NumVecs,
1299*9880d681SAndroid Build Coastguard Worker unsigned Opc) {
1300*9880d681SAndroid Build Coastguard Worker SDLoc dl(N);
1301*9880d681SAndroid Build Coastguard Worker EVT VT = N->getValueType(0);
1302*9880d681SAndroid Build Coastguard Worker bool Narrow = VT.getSizeInBits() == 64;
1303*9880d681SAndroid Build Coastguard Worker
1304*9880d681SAndroid Build Coastguard Worker // Form a REG_SEQUENCE to force register allocation.
1305*9880d681SAndroid Build Coastguard Worker SmallVector<SDValue, 4> Regs(N->op_begin() + 1, N->op_begin() + 1 + NumVecs);
1306*9880d681SAndroid Build Coastguard Worker
1307*9880d681SAndroid Build Coastguard Worker if (Narrow)
1308*9880d681SAndroid Build Coastguard Worker std::transform(Regs.begin(), Regs.end(), Regs.begin(),
1309*9880d681SAndroid Build Coastguard Worker WidenVector(*CurDAG));
1310*9880d681SAndroid Build Coastguard Worker
1311*9880d681SAndroid Build Coastguard Worker SDValue RegSeq = createQTuple(Regs);
1312*9880d681SAndroid Build Coastguard Worker
1313*9880d681SAndroid Build Coastguard Worker const EVT ResTys[] = {MVT::i64, // Type of the write back register
1314*9880d681SAndroid Build Coastguard Worker RegSeq->getValueType(0), MVT::Other};
1315*9880d681SAndroid Build Coastguard Worker
1316*9880d681SAndroid Build Coastguard Worker unsigned LaneNo =
1317*9880d681SAndroid Build Coastguard Worker cast<ConstantSDNode>(N->getOperand(NumVecs + 1))->getZExtValue();
1318*9880d681SAndroid Build Coastguard Worker
1319*9880d681SAndroid Build Coastguard Worker SDValue Ops[] = {RegSeq,
1320*9880d681SAndroid Build Coastguard Worker CurDAG->getTargetConstant(LaneNo, dl,
1321*9880d681SAndroid Build Coastguard Worker MVT::i64), // Lane Number
1322*9880d681SAndroid Build Coastguard Worker N->getOperand(NumVecs + 2), // Base register
1323*9880d681SAndroid Build Coastguard Worker N->getOperand(NumVecs + 3), // Incremental
1324*9880d681SAndroid Build Coastguard Worker N->getOperand(0)};
1325*9880d681SAndroid Build Coastguard Worker SDNode *Ld = CurDAG->getMachineNode(Opc, dl, ResTys, Ops);
1326*9880d681SAndroid Build Coastguard Worker
1327*9880d681SAndroid Build Coastguard Worker // Update uses of the write back register
1328*9880d681SAndroid Build Coastguard Worker ReplaceUses(SDValue(N, NumVecs), SDValue(Ld, 0));
1329*9880d681SAndroid Build Coastguard Worker
1330*9880d681SAndroid Build Coastguard Worker // Update uses of the vector list
1331*9880d681SAndroid Build Coastguard Worker SDValue SuperReg = SDValue(Ld, 1);
1332*9880d681SAndroid Build Coastguard Worker if (NumVecs == 1) {
1333*9880d681SAndroid Build Coastguard Worker ReplaceUses(SDValue(N, 0),
1334*9880d681SAndroid Build Coastguard Worker Narrow ? NarrowVector(SuperReg, *CurDAG) : SuperReg);
1335*9880d681SAndroid Build Coastguard Worker } else {
1336*9880d681SAndroid Build Coastguard Worker EVT WideVT = RegSeq.getOperand(1)->getValueType(0);
1337*9880d681SAndroid Build Coastguard Worker static const unsigned QSubs[] = { AArch64::qsub0, AArch64::qsub1,
1338*9880d681SAndroid Build Coastguard Worker AArch64::qsub2, AArch64::qsub3 };
1339*9880d681SAndroid Build Coastguard Worker for (unsigned i = 0; i < NumVecs; ++i) {
1340*9880d681SAndroid Build Coastguard Worker SDValue NV = CurDAG->getTargetExtractSubreg(QSubs[i], dl, WideVT,
1341*9880d681SAndroid Build Coastguard Worker SuperReg);
1342*9880d681SAndroid Build Coastguard Worker if (Narrow)
1343*9880d681SAndroid Build Coastguard Worker NV = NarrowVector(NV, *CurDAG);
1344*9880d681SAndroid Build Coastguard Worker ReplaceUses(SDValue(N, i), NV);
1345*9880d681SAndroid Build Coastguard Worker }
1346*9880d681SAndroid Build Coastguard Worker }
1347*9880d681SAndroid Build Coastguard Worker
1348*9880d681SAndroid Build Coastguard Worker // Update the Chain
1349*9880d681SAndroid Build Coastguard Worker ReplaceUses(SDValue(N, NumVecs + 1), SDValue(Ld, 2));
1350*9880d681SAndroid Build Coastguard Worker CurDAG->RemoveDeadNode(N);
1351*9880d681SAndroid Build Coastguard Worker }
1352*9880d681SAndroid Build Coastguard Worker
SelectStoreLane(SDNode * N,unsigned NumVecs,unsigned Opc)1353*9880d681SAndroid Build Coastguard Worker void AArch64DAGToDAGISel::SelectStoreLane(SDNode *N, unsigned NumVecs,
1354*9880d681SAndroid Build Coastguard Worker unsigned Opc) {
1355*9880d681SAndroid Build Coastguard Worker SDLoc dl(N);
1356*9880d681SAndroid Build Coastguard Worker EVT VT = N->getOperand(2)->getValueType(0);
1357*9880d681SAndroid Build Coastguard Worker bool Narrow = VT.getSizeInBits() == 64;
1358*9880d681SAndroid Build Coastguard Worker
1359*9880d681SAndroid Build Coastguard Worker // Form a REG_SEQUENCE to force register allocation.
1360*9880d681SAndroid Build Coastguard Worker SmallVector<SDValue, 4> Regs(N->op_begin() + 2, N->op_begin() + 2 + NumVecs);
1361*9880d681SAndroid Build Coastguard Worker
1362*9880d681SAndroid Build Coastguard Worker if (Narrow)
1363*9880d681SAndroid Build Coastguard Worker std::transform(Regs.begin(), Regs.end(), Regs.begin(),
1364*9880d681SAndroid Build Coastguard Worker WidenVector(*CurDAG));
1365*9880d681SAndroid Build Coastguard Worker
1366*9880d681SAndroid Build Coastguard Worker SDValue RegSeq = createQTuple(Regs);
1367*9880d681SAndroid Build Coastguard Worker
1368*9880d681SAndroid Build Coastguard Worker unsigned LaneNo =
1369*9880d681SAndroid Build Coastguard Worker cast<ConstantSDNode>(N->getOperand(NumVecs + 2))->getZExtValue();
1370*9880d681SAndroid Build Coastguard Worker
1371*9880d681SAndroid Build Coastguard Worker SDValue Ops[] = {RegSeq, CurDAG->getTargetConstant(LaneNo, dl, MVT::i64),
1372*9880d681SAndroid Build Coastguard Worker N->getOperand(NumVecs + 3), N->getOperand(0)};
1373*9880d681SAndroid Build Coastguard Worker SDNode *St = CurDAG->getMachineNode(Opc, dl, MVT::Other, Ops);
1374*9880d681SAndroid Build Coastguard Worker
1375*9880d681SAndroid Build Coastguard Worker // Transfer memoperands.
1376*9880d681SAndroid Build Coastguard Worker MachineSDNode::mmo_iterator MemOp = MF->allocateMemRefsArray(1);
1377*9880d681SAndroid Build Coastguard Worker MemOp[0] = cast<MemIntrinsicSDNode>(N)->getMemOperand();
1378*9880d681SAndroid Build Coastguard Worker cast<MachineSDNode>(St)->setMemRefs(MemOp, MemOp + 1);
1379*9880d681SAndroid Build Coastguard Worker
1380*9880d681SAndroid Build Coastguard Worker ReplaceNode(N, St);
1381*9880d681SAndroid Build Coastguard Worker }
1382*9880d681SAndroid Build Coastguard Worker
SelectPostStoreLane(SDNode * N,unsigned NumVecs,unsigned Opc)1383*9880d681SAndroid Build Coastguard Worker void AArch64DAGToDAGISel::SelectPostStoreLane(SDNode *N, unsigned NumVecs,
1384*9880d681SAndroid Build Coastguard Worker unsigned Opc) {
1385*9880d681SAndroid Build Coastguard Worker SDLoc dl(N);
1386*9880d681SAndroid Build Coastguard Worker EVT VT = N->getOperand(2)->getValueType(0);
1387*9880d681SAndroid Build Coastguard Worker bool Narrow = VT.getSizeInBits() == 64;
1388*9880d681SAndroid Build Coastguard Worker
1389*9880d681SAndroid Build Coastguard Worker // Form a REG_SEQUENCE to force register allocation.
1390*9880d681SAndroid Build Coastguard Worker SmallVector<SDValue, 4> Regs(N->op_begin() + 1, N->op_begin() + 1 + NumVecs);
1391*9880d681SAndroid Build Coastguard Worker
1392*9880d681SAndroid Build Coastguard Worker if (Narrow)
1393*9880d681SAndroid Build Coastguard Worker std::transform(Regs.begin(), Regs.end(), Regs.begin(),
1394*9880d681SAndroid Build Coastguard Worker WidenVector(*CurDAG));
1395*9880d681SAndroid Build Coastguard Worker
1396*9880d681SAndroid Build Coastguard Worker SDValue RegSeq = createQTuple(Regs);
1397*9880d681SAndroid Build Coastguard Worker
1398*9880d681SAndroid Build Coastguard Worker const EVT ResTys[] = {MVT::i64, // Type of the write back register
1399*9880d681SAndroid Build Coastguard Worker MVT::Other};
1400*9880d681SAndroid Build Coastguard Worker
1401*9880d681SAndroid Build Coastguard Worker unsigned LaneNo =
1402*9880d681SAndroid Build Coastguard Worker cast<ConstantSDNode>(N->getOperand(NumVecs + 1))->getZExtValue();
1403*9880d681SAndroid Build Coastguard Worker
1404*9880d681SAndroid Build Coastguard Worker SDValue Ops[] = {RegSeq, CurDAG->getTargetConstant(LaneNo, dl, MVT::i64),
1405*9880d681SAndroid Build Coastguard Worker N->getOperand(NumVecs + 2), // Base Register
1406*9880d681SAndroid Build Coastguard Worker N->getOperand(NumVecs + 3), // Incremental
1407*9880d681SAndroid Build Coastguard Worker N->getOperand(0)};
1408*9880d681SAndroid Build Coastguard Worker SDNode *St = CurDAG->getMachineNode(Opc, dl, ResTys, Ops);
1409*9880d681SAndroid Build Coastguard Worker
1410*9880d681SAndroid Build Coastguard Worker // Transfer memoperands.
1411*9880d681SAndroid Build Coastguard Worker MachineSDNode::mmo_iterator MemOp = MF->allocateMemRefsArray(1);
1412*9880d681SAndroid Build Coastguard Worker MemOp[0] = cast<MemIntrinsicSDNode>(N)->getMemOperand();
1413*9880d681SAndroid Build Coastguard Worker cast<MachineSDNode>(St)->setMemRefs(MemOp, MemOp + 1);
1414*9880d681SAndroid Build Coastguard Worker
1415*9880d681SAndroid Build Coastguard Worker ReplaceNode(N, St);
1416*9880d681SAndroid Build Coastguard Worker }
1417*9880d681SAndroid Build Coastguard Worker
isBitfieldExtractOpFromAnd(SelectionDAG * CurDAG,SDNode * N,unsigned & Opc,SDValue & Opd0,unsigned & LSB,unsigned & MSB,unsigned NumberOfIgnoredLowBits,bool BiggerPattern)1418*9880d681SAndroid Build Coastguard Worker static bool isBitfieldExtractOpFromAnd(SelectionDAG *CurDAG, SDNode *N,
1419*9880d681SAndroid Build Coastguard Worker unsigned &Opc, SDValue &Opd0,
1420*9880d681SAndroid Build Coastguard Worker unsigned &LSB, unsigned &MSB,
1421*9880d681SAndroid Build Coastguard Worker unsigned NumberOfIgnoredLowBits,
1422*9880d681SAndroid Build Coastguard Worker bool BiggerPattern) {
1423*9880d681SAndroid Build Coastguard Worker assert(N->getOpcode() == ISD::AND &&
1424*9880d681SAndroid Build Coastguard Worker "N must be a AND operation to call this function");
1425*9880d681SAndroid Build Coastguard Worker
1426*9880d681SAndroid Build Coastguard Worker EVT VT = N->getValueType(0);
1427*9880d681SAndroid Build Coastguard Worker
1428*9880d681SAndroid Build Coastguard Worker // Here we can test the type of VT and return false when the type does not
1429*9880d681SAndroid Build Coastguard Worker // match, but since it is done prior to that call in the current context
1430*9880d681SAndroid Build Coastguard Worker // we turned that into an assert to avoid redundant code.
1431*9880d681SAndroid Build Coastguard Worker assert((VT == MVT::i32 || VT == MVT::i64) &&
1432*9880d681SAndroid Build Coastguard Worker "Type checking must have been done before calling this function");
1433*9880d681SAndroid Build Coastguard Worker
1434*9880d681SAndroid Build Coastguard Worker // FIXME: simplify-demanded-bits in DAGCombine will probably have
1435*9880d681SAndroid Build Coastguard Worker // changed the AND node to a 32-bit mask operation. We'll have to
1436*9880d681SAndroid Build Coastguard Worker // undo that as part of the transform here if we want to catch all
1437*9880d681SAndroid Build Coastguard Worker // the opportunities.
1438*9880d681SAndroid Build Coastguard Worker // Currently the NumberOfIgnoredLowBits argument helps to recover
1439*9880d681SAndroid Build Coastguard Worker // form these situations when matching bigger pattern (bitfield insert).
1440*9880d681SAndroid Build Coastguard Worker
1441*9880d681SAndroid Build Coastguard Worker // For unsigned extracts, check for a shift right and mask
1442*9880d681SAndroid Build Coastguard Worker uint64_t AndImm = 0;
1443*9880d681SAndroid Build Coastguard Worker if (!isOpcWithIntImmediate(N, ISD::AND, AndImm))
1444*9880d681SAndroid Build Coastguard Worker return false;
1445*9880d681SAndroid Build Coastguard Worker
1446*9880d681SAndroid Build Coastguard Worker const SDNode *Op0 = N->getOperand(0).getNode();
1447*9880d681SAndroid Build Coastguard Worker
1448*9880d681SAndroid Build Coastguard Worker // Because of simplify-demanded-bits in DAGCombine, the mask may have been
1449*9880d681SAndroid Build Coastguard Worker // simplified. Try to undo that
1450*9880d681SAndroid Build Coastguard Worker AndImm |= (1 << NumberOfIgnoredLowBits) - 1;
1451*9880d681SAndroid Build Coastguard Worker
1452*9880d681SAndroid Build Coastguard Worker // The immediate is a mask of the low bits iff imm & (imm+1) == 0
1453*9880d681SAndroid Build Coastguard Worker if (AndImm & (AndImm + 1))
1454*9880d681SAndroid Build Coastguard Worker return false;
1455*9880d681SAndroid Build Coastguard Worker
1456*9880d681SAndroid Build Coastguard Worker bool ClampMSB = false;
1457*9880d681SAndroid Build Coastguard Worker uint64_t SrlImm = 0;
1458*9880d681SAndroid Build Coastguard Worker // Handle the SRL + ANY_EXTEND case.
1459*9880d681SAndroid Build Coastguard Worker if (VT == MVT::i64 && Op0->getOpcode() == ISD::ANY_EXTEND &&
1460*9880d681SAndroid Build Coastguard Worker isOpcWithIntImmediate(Op0->getOperand(0).getNode(), ISD::SRL, SrlImm)) {
1461*9880d681SAndroid Build Coastguard Worker // Extend the incoming operand of the SRL to 64-bit.
1462*9880d681SAndroid Build Coastguard Worker Opd0 = Widen(CurDAG, Op0->getOperand(0).getOperand(0));
1463*9880d681SAndroid Build Coastguard Worker // Make sure to clamp the MSB so that we preserve the semantics of the
1464*9880d681SAndroid Build Coastguard Worker // original operations.
1465*9880d681SAndroid Build Coastguard Worker ClampMSB = true;
1466*9880d681SAndroid Build Coastguard Worker } else if (VT == MVT::i32 && Op0->getOpcode() == ISD::TRUNCATE &&
1467*9880d681SAndroid Build Coastguard Worker isOpcWithIntImmediate(Op0->getOperand(0).getNode(), ISD::SRL,
1468*9880d681SAndroid Build Coastguard Worker SrlImm)) {
1469*9880d681SAndroid Build Coastguard Worker // If the shift result was truncated, we can still combine them.
1470*9880d681SAndroid Build Coastguard Worker Opd0 = Op0->getOperand(0).getOperand(0);
1471*9880d681SAndroid Build Coastguard Worker
1472*9880d681SAndroid Build Coastguard Worker // Use the type of SRL node.
1473*9880d681SAndroid Build Coastguard Worker VT = Opd0->getValueType(0);
1474*9880d681SAndroid Build Coastguard Worker } else if (isOpcWithIntImmediate(Op0, ISD::SRL, SrlImm)) {
1475*9880d681SAndroid Build Coastguard Worker Opd0 = Op0->getOperand(0);
1476*9880d681SAndroid Build Coastguard Worker } else if (BiggerPattern) {
1477*9880d681SAndroid Build Coastguard Worker // Let's pretend a 0 shift right has been performed.
1478*9880d681SAndroid Build Coastguard Worker // The resulting code will be at least as good as the original one
1479*9880d681SAndroid Build Coastguard Worker // plus it may expose more opportunities for bitfield insert pattern.
1480*9880d681SAndroid Build Coastguard Worker // FIXME: Currently we limit this to the bigger pattern, because
1481*9880d681SAndroid Build Coastguard Worker // some optimizations expect AND and not UBFM.
1482*9880d681SAndroid Build Coastguard Worker Opd0 = N->getOperand(0);
1483*9880d681SAndroid Build Coastguard Worker } else
1484*9880d681SAndroid Build Coastguard Worker return false;
1485*9880d681SAndroid Build Coastguard Worker
1486*9880d681SAndroid Build Coastguard Worker // Bail out on large immediates. This happens when no proper
1487*9880d681SAndroid Build Coastguard Worker // combining/constant folding was performed.
1488*9880d681SAndroid Build Coastguard Worker if (!BiggerPattern && (SrlImm <= 0 || SrlImm >= VT.getSizeInBits())) {
1489*9880d681SAndroid Build Coastguard Worker DEBUG((dbgs() << N
1490*9880d681SAndroid Build Coastguard Worker << ": Found large shift immediate, this should not happen\n"));
1491*9880d681SAndroid Build Coastguard Worker return false;
1492*9880d681SAndroid Build Coastguard Worker }
1493*9880d681SAndroid Build Coastguard Worker
1494*9880d681SAndroid Build Coastguard Worker LSB = SrlImm;
1495*9880d681SAndroid Build Coastguard Worker MSB = SrlImm + (VT == MVT::i32 ? countTrailingOnes<uint32_t>(AndImm)
1496*9880d681SAndroid Build Coastguard Worker : countTrailingOnes<uint64_t>(AndImm)) -
1497*9880d681SAndroid Build Coastguard Worker 1;
1498*9880d681SAndroid Build Coastguard Worker if (ClampMSB)
1499*9880d681SAndroid Build Coastguard Worker // Since we're moving the extend before the right shift operation, we need
1500*9880d681SAndroid Build Coastguard Worker // to clamp the MSB to make sure we don't shift in undefined bits instead of
1501*9880d681SAndroid Build Coastguard Worker // the zeros which would get shifted in with the original right shift
1502*9880d681SAndroid Build Coastguard Worker // operation.
1503*9880d681SAndroid Build Coastguard Worker MSB = MSB > 31 ? 31 : MSB;
1504*9880d681SAndroid Build Coastguard Worker
1505*9880d681SAndroid Build Coastguard Worker Opc = VT == MVT::i32 ? AArch64::UBFMWri : AArch64::UBFMXri;
1506*9880d681SAndroid Build Coastguard Worker return true;
1507*9880d681SAndroid Build Coastguard Worker }
1508*9880d681SAndroid Build Coastguard Worker
isBitfieldExtractOpFromSExtInReg(SDNode * N,unsigned & Opc,SDValue & Opd0,unsigned & Immr,unsigned & Imms)1509*9880d681SAndroid Build Coastguard Worker static bool isBitfieldExtractOpFromSExtInReg(SDNode *N, unsigned &Opc,
1510*9880d681SAndroid Build Coastguard Worker SDValue &Opd0, unsigned &Immr,
1511*9880d681SAndroid Build Coastguard Worker unsigned &Imms) {
1512*9880d681SAndroid Build Coastguard Worker assert(N->getOpcode() == ISD::SIGN_EXTEND_INREG);
1513*9880d681SAndroid Build Coastguard Worker
1514*9880d681SAndroid Build Coastguard Worker EVT VT = N->getValueType(0);
1515*9880d681SAndroid Build Coastguard Worker unsigned BitWidth = VT.getSizeInBits();
1516*9880d681SAndroid Build Coastguard Worker assert((VT == MVT::i32 || VT == MVT::i64) &&
1517*9880d681SAndroid Build Coastguard Worker "Type checking must have been done before calling this function");
1518*9880d681SAndroid Build Coastguard Worker
1519*9880d681SAndroid Build Coastguard Worker SDValue Op = N->getOperand(0);
1520*9880d681SAndroid Build Coastguard Worker if (Op->getOpcode() == ISD::TRUNCATE) {
1521*9880d681SAndroid Build Coastguard Worker Op = Op->getOperand(0);
1522*9880d681SAndroid Build Coastguard Worker VT = Op->getValueType(0);
1523*9880d681SAndroid Build Coastguard Worker BitWidth = VT.getSizeInBits();
1524*9880d681SAndroid Build Coastguard Worker }
1525*9880d681SAndroid Build Coastguard Worker
1526*9880d681SAndroid Build Coastguard Worker uint64_t ShiftImm;
1527*9880d681SAndroid Build Coastguard Worker if (!isOpcWithIntImmediate(Op.getNode(), ISD::SRL, ShiftImm) &&
1528*9880d681SAndroid Build Coastguard Worker !isOpcWithIntImmediate(Op.getNode(), ISD::SRA, ShiftImm))
1529*9880d681SAndroid Build Coastguard Worker return false;
1530*9880d681SAndroid Build Coastguard Worker
1531*9880d681SAndroid Build Coastguard Worker unsigned Width = cast<VTSDNode>(N->getOperand(1))->getVT().getSizeInBits();
1532*9880d681SAndroid Build Coastguard Worker if (ShiftImm + Width > BitWidth)
1533*9880d681SAndroid Build Coastguard Worker return false;
1534*9880d681SAndroid Build Coastguard Worker
1535*9880d681SAndroid Build Coastguard Worker Opc = (VT == MVT::i32) ? AArch64::SBFMWri : AArch64::SBFMXri;
1536*9880d681SAndroid Build Coastguard Worker Opd0 = Op.getOperand(0);
1537*9880d681SAndroid Build Coastguard Worker Immr = ShiftImm;
1538*9880d681SAndroid Build Coastguard Worker Imms = ShiftImm + Width - 1;
1539*9880d681SAndroid Build Coastguard Worker return true;
1540*9880d681SAndroid Build Coastguard Worker }
1541*9880d681SAndroid Build Coastguard Worker
isSeveralBitsExtractOpFromShr(SDNode * N,unsigned & Opc,SDValue & Opd0,unsigned & LSB,unsigned & MSB)1542*9880d681SAndroid Build Coastguard Worker static bool isSeveralBitsExtractOpFromShr(SDNode *N, unsigned &Opc,
1543*9880d681SAndroid Build Coastguard Worker SDValue &Opd0, unsigned &LSB,
1544*9880d681SAndroid Build Coastguard Worker unsigned &MSB) {
1545*9880d681SAndroid Build Coastguard Worker // We are looking for the following pattern which basically extracts several
1546*9880d681SAndroid Build Coastguard Worker // continuous bits from the source value and places it from the LSB of the
1547*9880d681SAndroid Build Coastguard Worker // destination value, all other bits of the destination value or set to zero:
1548*9880d681SAndroid Build Coastguard Worker //
1549*9880d681SAndroid Build Coastguard Worker // Value2 = AND Value, MaskImm
1550*9880d681SAndroid Build Coastguard Worker // SRL Value2, ShiftImm
1551*9880d681SAndroid Build Coastguard Worker //
1552*9880d681SAndroid Build Coastguard Worker // with MaskImm >> ShiftImm to search for the bit width.
1553*9880d681SAndroid Build Coastguard Worker //
1554*9880d681SAndroid Build Coastguard Worker // This gets selected into a single UBFM:
1555*9880d681SAndroid Build Coastguard Worker //
1556*9880d681SAndroid Build Coastguard Worker // UBFM Value, ShiftImm, BitWide + SrlImm -1
1557*9880d681SAndroid Build Coastguard Worker //
1558*9880d681SAndroid Build Coastguard Worker
1559*9880d681SAndroid Build Coastguard Worker if (N->getOpcode() != ISD::SRL)
1560*9880d681SAndroid Build Coastguard Worker return false;
1561*9880d681SAndroid Build Coastguard Worker
1562*9880d681SAndroid Build Coastguard Worker uint64_t AndMask = 0;
1563*9880d681SAndroid Build Coastguard Worker if (!isOpcWithIntImmediate(N->getOperand(0).getNode(), ISD::AND, AndMask))
1564*9880d681SAndroid Build Coastguard Worker return false;
1565*9880d681SAndroid Build Coastguard Worker
1566*9880d681SAndroid Build Coastguard Worker Opd0 = N->getOperand(0).getOperand(0);
1567*9880d681SAndroid Build Coastguard Worker
1568*9880d681SAndroid Build Coastguard Worker uint64_t SrlImm = 0;
1569*9880d681SAndroid Build Coastguard Worker if (!isIntImmediate(N->getOperand(1), SrlImm))
1570*9880d681SAndroid Build Coastguard Worker return false;
1571*9880d681SAndroid Build Coastguard Worker
1572*9880d681SAndroid Build Coastguard Worker // Check whether we really have several bits extract here.
1573*9880d681SAndroid Build Coastguard Worker unsigned BitWide = 64 - countLeadingOnes(~(AndMask >> SrlImm));
1574*9880d681SAndroid Build Coastguard Worker if (BitWide && isMask_64(AndMask >> SrlImm)) {
1575*9880d681SAndroid Build Coastguard Worker if (N->getValueType(0) == MVT::i32)
1576*9880d681SAndroid Build Coastguard Worker Opc = AArch64::UBFMWri;
1577*9880d681SAndroid Build Coastguard Worker else
1578*9880d681SAndroid Build Coastguard Worker Opc = AArch64::UBFMXri;
1579*9880d681SAndroid Build Coastguard Worker
1580*9880d681SAndroid Build Coastguard Worker LSB = SrlImm;
1581*9880d681SAndroid Build Coastguard Worker MSB = BitWide + SrlImm - 1;
1582*9880d681SAndroid Build Coastguard Worker return true;
1583*9880d681SAndroid Build Coastguard Worker }
1584*9880d681SAndroid Build Coastguard Worker
1585*9880d681SAndroid Build Coastguard Worker return false;
1586*9880d681SAndroid Build Coastguard Worker }
1587*9880d681SAndroid Build Coastguard Worker
isBitfieldExtractOpFromShr(SDNode * N,unsigned & Opc,SDValue & Opd0,unsigned & Immr,unsigned & Imms,bool BiggerPattern)1588*9880d681SAndroid Build Coastguard Worker static bool isBitfieldExtractOpFromShr(SDNode *N, unsigned &Opc, SDValue &Opd0,
1589*9880d681SAndroid Build Coastguard Worker unsigned &Immr, unsigned &Imms,
1590*9880d681SAndroid Build Coastguard Worker bool BiggerPattern) {
1591*9880d681SAndroid Build Coastguard Worker assert((N->getOpcode() == ISD::SRA || N->getOpcode() == ISD::SRL) &&
1592*9880d681SAndroid Build Coastguard Worker "N must be a SHR/SRA operation to call this function");
1593*9880d681SAndroid Build Coastguard Worker
1594*9880d681SAndroid Build Coastguard Worker EVT VT = N->getValueType(0);
1595*9880d681SAndroid Build Coastguard Worker
1596*9880d681SAndroid Build Coastguard Worker // Here we can test the type of VT and return false when the type does not
1597*9880d681SAndroid Build Coastguard Worker // match, but since it is done prior to that call in the current context
1598*9880d681SAndroid Build Coastguard Worker // we turned that into an assert to avoid redundant code.
1599*9880d681SAndroid Build Coastguard Worker assert((VT == MVT::i32 || VT == MVT::i64) &&
1600*9880d681SAndroid Build Coastguard Worker "Type checking must have been done before calling this function");
1601*9880d681SAndroid Build Coastguard Worker
1602*9880d681SAndroid Build Coastguard Worker // Check for AND + SRL doing several bits extract.
1603*9880d681SAndroid Build Coastguard Worker if (isSeveralBitsExtractOpFromShr(N, Opc, Opd0, Immr, Imms))
1604*9880d681SAndroid Build Coastguard Worker return true;
1605*9880d681SAndroid Build Coastguard Worker
1606*9880d681SAndroid Build Coastguard Worker // We're looking for a shift of a shift.
1607*9880d681SAndroid Build Coastguard Worker uint64_t ShlImm = 0;
1608*9880d681SAndroid Build Coastguard Worker uint64_t TruncBits = 0;
1609*9880d681SAndroid Build Coastguard Worker if (isOpcWithIntImmediate(N->getOperand(0).getNode(), ISD::SHL, ShlImm)) {
1610*9880d681SAndroid Build Coastguard Worker Opd0 = N->getOperand(0).getOperand(0);
1611*9880d681SAndroid Build Coastguard Worker } else if (VT == MVT::i32 && N->getOpcode() == ISD::SRL &&
1612*9880d681SAndroid Build Coastguard Worker N->getOperand(0).getNode()->getOpcode() == ISD::TRUNCATE) {
1613*9880d681SAndroid Build Coastguard Worker // We are looking for a shift of truncate. Truncate from i64 to i32 could
1614*9880d681SAndroid Build Coastguard Worker // be considered as setting high 32 bits as zero. Our strategy here is to
1615*9880d681SAndroid Build Coastguard Worker // always generate 64bit UBFM. This consistency will help the CSE pass
1616*9880d681SAndroid Build Coastguard Worker // later find more redundancy.
1617*9880d681SAndroid Build Coastguard Worker Opd0 = N->getOperand(0).getOperand(0);
1618*9880d681SAndroid Build Coastguard Worker TruncBits = Opd0->getValueType(0).getSizeInBits() - VT.getSizeInBits();
1619*9880d681SAndroid Build Coastguard Worker VT = Opd0->getValueType(0);
1620*9880d681SAndroid Build Coastguard Worker assert(VT == MVT::i64 && "the promoted type should be i64");
1621*9880d681SAndroid Build Coastguard Worker } else if (BiggerPattern) {
1622*9880d681SAndroid Build Coastguard Worker // Let's pretend a 0 shift left has been performed.
1623*9880d681SAndroid Build Coastguard Worker // FIXME: Currently we limit this to the bigger pattern case,
1624*9880d681SAndroid Build Coastguard Worker // because some optimizations expect AND and not UBFM
1625*9880d681SAndroid Build Coastguard Worker Opd0 = N->getOperand(0);
1626*9880d681SAndroid Build Coastguard Worker } else
1627*9880d681SAndroid Build Coastguard Worker return false;
1628*9880d681SAndroid Build Coastguard Worker
1629*9880d681SAndroid Build Coastguard Worker // Missing combines/constant folding may have left us with strange
1630*9880d681SAndroid Build Coastguard Worker // constants.
1631*9880d681SAndroid Build Coastguard Worker if (ShlImm >= VT.getSizeInBits()) {
1632*9880d681SAndroid Build Coastguard Worker DEBUG((dbgs() << N
1633*9880d681SAndroid Build Coastguard Worker << ": Found large shift immediate, this should not happen\n"));
1634*9880d681SAndroid Build Coastguard Worker return false;
1635*9880d681SAndroid Build Coastguard Worker }
1636*9880d681SAndroid Build Coastguard Worker
1637*9880d681SAndroid Build Coastguard Worker uint64_t SrlImm = 0;
1638*9880d681SAndroid Build Coastguard Worker if (!isIntImmediate(N->getOperand(1), SrlImm))
1639*9880d681SAndroid Build Coastguard Worker return false;
1640*9880d681SAndroid Build Coastguard Worker
1641*9880d681SAndroid Build Coastguard Worker assert(SrlImm > 0 && SrlImm < VT.getSizeInBits() &&
1642*9880d681SAndroid Build Coastguard Worker "bad amount in shift node!");
1643*9880d681SAndroid Build Coastguard Worker int immr = SrlImm - ShlImm;
1644*9880d681SAndroid Build Coastguard Worker Immr = immr < 0 ? immr + VT.getSizeInBits() : immr;
1645*9880d681SAndroid Build Coastguard Worker Imms = VT.getSizeInBits() - ShlImm - TruncBits - 1;
1646*9880d681SAndroid Build Coastguard Worker // SRA requires a signed extraction
1647*9880d681SAndroid Build Coastguard Worker if (VT == MVT::i32)
1648*9880d681SAndroid Build Coastguard Worker Opc = N->getOpcode() == ISD::SRA ? AArch64::SBFMWri : AArch64::UBFMWri;
1649*9880d681SAndroid Build Coastguard Worker else
1650*9880d681SAndroid Build Coastguard Worker Opc = N->getOpcode() == ISD::SRA ? AArch64::SBFMXri : AArch64::UBFMXri;
1651*9880d681SAndroid Build Coastguard Worker return true;
1652*9880d681SAndroid Build Coastguard Worker }
1653*9880d681SAndroid Build Coastguard Worker
tryBitfieldExtractOpFromSExt(SDNode * N)1654*9880d681SAndroid Build Coastguard Worker bool AArch64DAGToDAGISel::tryBitfieldExtractOpFromSExt(SDNode *N) {
1655*9880d681SAndroid Build Coastguard Worker assert(N->getOpcode() == ISD::SIGN_EXTEND);
1656*9880d681SAndroid Build Coastguard Worker
1657*9880d681SAndroid Build Coastguard Worker EVT VT = N->getValueType(0);
1658*9880d681SAndroid Build Coastguard Worker EVT NarrowVT = N->getOperand(0)->getValueType(0);
1659*9880d681SAndroid Build Coastguard Worker if (VT != MVT::i64 || NarrowVT != MVT::i32)
1660*9880d681SAndroid Build Coastguard Worker return false;
1661*9880d681SAndroid Build Coastguard Worker
1662*9880d681SAndroid Build Coastguard Worker uint64_t ShiftImm;
1663*9880d681SAndroid Build Coastguard Worker SDValue Op = N->getOperand(0);
1664*9880d681SAndroid Build Coastguard Worker if (!isOpcWithIntImmediate(Op.getNode(), ISD::SRA, ShiftImm))
1665*9880d681SAndroid Build Coastguard Worker return false;
1666*9880d681SAndroid Build Coastguard Worker
1667*9880d681SAndroid Build Coastguard Worker SDLoc dl(N);
1668*9880d681SAndroid Build Coastguard Worker // Extend the incoming operand of the shift to 64-bits.
1669*9880d681SAndroid Build Coastguard Worker SDValue Opd0 = Widen(CurDAG, Op.getOperand(0));
1670*9880d681SAndroid Build Coastguard Worker unsigned Immr = ShiftImm;
1671*9880d681SAndroid Build Coastguard Worker unsigned Imms = NarrowVT.getSizeInBits() - 1;
1672*9880d681SAndroid Build Coastguard Worker SDValue Ops[] = {Opd0, CurDAG->getTargetConstant(Immr, dl, VT),
1673*9880d681SAndroid Build Coastguard Worker CurDAG->getTargetConstant(Imms, dl, VT)};
1674*9880d681SAndroid Build Coastguard Worker CurDAG->SelectNodeTo(N, AArch64::SBFMXri, VT, Ops);
1675*9880d681SAndroid Build Coastguard Worker return true;
1676*9880d681SAndroid Build Coastguard Worker }
1677*9880d681SAndroid Build Coastguard Worker
isBitfieldExtractOp(SelectionDAG * CurDAG,SDNode * N,unsigned & Opc,SDValue & Opd0,unsigned & Immr,unsigned & Imms,unsigned NumberOfIgnoredLowBits=0,bool BiggerPattern=false)1678*9880d681SAndroid Build Coastguard Worker static bool isBitfieldExtractOp(SelectionDAG *CurDAG, SDNode *N, unsigned &Opc,
1679*9880d681SAndroid Build Coastguard Worker SDValue &Opd0, unsigned &Immr, unsigned &Imms,
1680*9880d681SAndroid Build Coastguard Worker unsigned NumberOfIgnoredLowBits = 0,
1681*9880d681SAndroid Build Coastguard Worker bool BiggerPattern = false) {
1682*9880d681SAndroid Build Coastguard Worker if (N->getValueType(0) != MVT::i32 && N->getValueType(0) != MVT::i64)
1683*9880d681SAndroid Build Coastguard Worker return false;
1684*9880d681SAndroid Build Coastguard Worker
1685*9880d681SAndroid Build Coastguard Worker switch (N->getOpcode()) {
1686*9880d681SAndroid Build Coastguard Worker default:
1687*9880d681SAndroid Build Coastguard Worker if (!N->isMachineOpcode())
1688*9880d681SAndroid Build Coastguard Worker return false;
1689*9880d681SAndroid Build Coastguard Worker break;
1690*9880d681SAndroid Build Coastguard Worker case ISD::AND:
1691*9880d681SAndroid Build Coastguard Worker return isBitfieldExtractOpFromAnd(CurDAG, N, Opc, Opd0, Immr, Imms,
1692*9880d681SAndroid Build Coastguard Worker NumberOfIgnoredLowBits, BiggerPattern);
1693*9880d681SAndroid Build Coastguard Worker case ISD::SRL:
1694*9880d681SAndroid Build Coastguard Worker case ISD::SRA:
1695*9880d681SAndroid Build Coastguard Worker return isBitfieldExtractOpFromShr(N, Opc, Opd0, Immr, Imms, BiggerPattern);
1696*9880d681SAndroid Build Coastguard Worker
1697*9880d681SAndroid Build Coastguard Worker case ISD::SIGN_EXTEND_INREG:
1698*9880d681SAndroid Build Coastguard Worker return isBitfieldExtractOpFromSExtInReg(N, Opc, Opd0, Immr, Imms);
1699*9880d681SAndroid Build Coastguard Worker }
1700*9880d681SAndroid Build Coastguard Worker
1701*9880d681SAndroid Build Coastguard Worker unsigned NOpc = N->getMachineOpcode();
1702*9880d681SAndroid Build Coastguard Worker switch (NOpc) {
1703*9880d681SAndroid Build Coastguard Worker default:
1704*9880d681SAndroid Build Coastguard Worker return false;
1705*9880d681SAndroid Build Coastguard Worker case AArch64::SBFMWri:
1706*9880d681SAndroid Build Coastguard Worker case AArch64::UBFMWri:
1707*9880d681SAndroid Build Coastguard Worker case AArch64::SBFMXri:
1708*9880d681SAndroid Build Coastguard Worker case AArch64::UBFMXri:
1709*9880d681SAndroid Build Coastguard Worker Opc = NOpc;
1710*9880d681SAndroid Build Coastguard Worker Opd0 = N->getOperand(0);
1711*9880d681SAndroid Build Coastguard Worker Immr = cast<ConstantSDNode>(N->getOperand(1).getNode())->getZExtValue();
1712*9880d681SAndroid Build Coastguard Worker Imms = cast<ConstantSDNode>(N->getOperand(2).getNode())->getZExtValue();
1713*9880d681SAndroid Build Coastguard Worker return true;
1714*9880d681SAndroid Build Coastguard Worker }
1715*9880d681SAndroid Build Coastguard Worker // Unreachable
1716*9880d681SAndroid Build Coastguard Worker return false;
1717*9880d681SAndroid Build Coastguard Worker }
1718*9880d681SAndroid Build Coastguard Worker
tryBitfieldExtractOp(SDNode * N)1719*9880d681SAndroid Build Coastguard Worker bool AArch64DAGToDAGISel::tryBitfieldExtractOp(SDNode *N) {
1720*9880d681SAndroid Build Coastguard Worker unsigned Opc, Immr, Imms;
1721*9880d681SAndroid Build Coastguard Worker SDValue Opd0;
1722*9880d681SAndroid Build Coastguard Worker if (!isBitfieldExtractOp(CurDAG, N, Opc, Opd0, Immr, Imms))
1723*9880d681SAndroid Build Coastguard Worker return false;
1724*9880d681SAndroid Build Coastguard Worker
1725*9880d681SAndroid Build Coastguard Worker EVT VT = N->getValueType(0);
1726*9880d681SAndroid Build Coastguard Worker SDLoc dl(N);
1727*9880d681SAndroid Build Coastguard Worker
1728*9880d681SAndroid Build Coastguard Worker // If the bit extract operation is 64bit but the original type is 32bit, we
1729*9880d681SAndroid Build Coastguard Worker // need to add one EXTRACT_SUBREG.
1730*9880d681SAndroid Build Coastguard Worker if ((Opc == AArch64::SBFMXri || Opc == AArch64::UBFMXri) && VT == MVT::i32) {
1731*9880d681SAndroid Build Coastguard Worker SDValue Ops64[] = {Opd0, CurDAG->getTargetConstant(Immr, dl, MVT::i64),
1732*9880d681SAndroid Build Coastguard Worker CurDAG->getTargetConstant(Imms, dl, MVT::i64)};
1733*9880d681SAndroid Build Coastguard Worker
1734*9880d681SAndroid Build Coastguard Worker SDNode *BFM = CurDAG->getMachineNode(Opc, dl, MVT::i64, Ops64);
1735*9880d681SAndroid Build Coastguard Worker SDValue SubReg = CurDAG->getTargetConstant(AArch64::sub_32, dl, MVT::i32);
1736*9880d681SAndroid Build Coastguard Worker ReplaceNode(N, CurDAG->getMachineNode(TargetOpcode::EXTRACT_SUBREG, dl,
1737*9880d681SAndroid Build Coastguard Worker MVT::i32, SDValue(BFM, 0), SubReg));
1738*9880d681SAndroid Build Coastguard Worker return true;
1739*9880d681SAndroid Build Coastguard Worker }
1740*9880d681SAndroid Build Coastguard Worker
1741*9880d681SAndroid Build Coastguard Worker SDValue Ops[] = {Opd0, CurDAG->getTargetConstant(Immr, dl, VT),
1742*9880d681SAndroid Build Coastguard Worker CurDAG->getTargetConstant(Imms, dl, VT)};
1743*9880d681SAndroid Build Coastguard Worker CurDAG->SelectNodeTo(N, Opc, VT, Ops);
1744*9880d681SAndroid Build Coastguard Worker return true;
1745*9880d681SAndroid Build Coastguard Worker }
1746*9880d681SAndroid Build Coastguard Worker
1747*9880d681SAndroid Build Coastguard Worker /// Does DstMask form a complementary pair with the mask provided by
1748*9880d681SAndroid Build Coastguard Worker /// BitsToBeInserted, suitable for use in a BFI instruction. Roughly speaking,
1749*9880d681SAndroid Build Coastguard Worker /// this asks whether DstMask zeroes precisely those bits that will be set by
1750*9880d681SAndroid Build Coastguard Worker /// the other half.
isBitfieldDstMask(uint64_t DstMask,const APInt & BitsToBeInserted,unsigned NumberOfIgnoredHighBits,EVT VT)1751*9880d681SAndroid Build Coastguard Worker static bool isBitfieldDstMask(uint64_t DstMask, const APInt &BitsToBeInserted,
1752*9880d681SAndroid Build Coastguard Worker unsigned NumberOfIgnoredHighBits, EVT VT) {
1753*9880d681SAndroid Build Coastguard Worker assert((VT == MVT::i32 || VT == MVT::i64) &&
1754*9880d681SAndroid Build Coastguard Worker "i32 or i64 mask type expected!");
1755*9880d681SAndroid Build Coastguard Worker unsigned BitWidth = VT.getSizeInBits() - NumberOfIgnoredHighBits;
1756*9880d681SAndroid Build Coastguard Worker
1757*9880d681SAndroid Build Coastguard Worker APInt SignificantDstMask = APInt(BitWidth, DstMask);
1758*9880d681SAndroid Build Coastguard Worker APInt SignificantBitsToBeInserted = BitsToBeInserted.zextOrTrunc(BitWidth);
1759*9880d681SAndroid Build Coastguard Worker
1760*9880d681SAndroid Build Coastguard Worker return (SignificantDstMask & SignificantBitsToBeInserted) == 0 &&
1761*9880d681SAndroid Build Coastguard Worker (SignificantDstMask | SignificantBitsToBeInserted).isAllOnesValue();
1762*9880d681SAndroid Build Coastguard Worker }
1763*9880d681SAndroid Build Coastguard Worker
1764*9880d681SAndroid Build Coastguard Worker // Look for bits that will be useful for later uses.
1765*9880d681SAndroid Build Coastguard Worker // A bit is consider useless as soon as it is dropped and never used
1766*9880d681SAndroid Build Coastguard Worker // before it as been dropped.
1767*9880d681SAndroid Build Coastguard Worker // E.g., looking for useful bit of x
1768*9880d681SAndroid Build Coastguard Worker // 1. y = x & 0x7
1769*9880d681SAndroid Build Coastguard Worker // 2. z = y >> 2
1770*9880d681SAndroid Build Coastguard Worker // After #1, x useful bits are 0x7, then the useful bits of x, live through
1771*9880d681SAndroid Build Coastguard Worker // y.
1772*9880d681SAndroid Build Coastguard Worker // After #2, the useful bits of x are 0x4.
1773*9880d681SAndroid Build Coastguard Worker // However, if x is used on an unpredicatable instruction, then all its bits
1774*9880d681SAndroid Build Coastguard Worker // are useful.
1775*9880d681SAndroid Build Coastguard Worker // E.g.
1776*9880d681SAndroid Build Coastguard Worker // 1. y = x & 0x7
1777*9880d681SAndroid Build Coastguard Worker // 2. z = y >> 2
1778*9880d681SAndroid Build Coastguard Worker // 3. str x, [@x]
1779*9880d681SAndroid Build Coastguard Worker static void getUsefulBits(SDValue Op, APInt &UsefulBits, unsigned Depth = 0);
1780*9880d681SAndroid Build Coastguard Worker
getUsefulBitsFromAndWithImmediate(SDValue Op,APInt & UsefulBits,unsigned Depth)1781*9880d681SAndroid Build Coastguard Worker static void getUsefulBitsFromAndWithImmediate(SDValue Op, APInt &UsefulBits,
1782*9880d681SAndroid Build Coastguard Worker unsigned Depth) {
1783*9880d681SAndroid Build Coastguard Worker uint64_t Imm =
1784*9880d681SAndroid Build Coastguard Worker cast<const ConstantSDNode>(Op.getOperand(1).getNode())->getZExtValue();
1785*9880d681SAndroid Build Coastguard Worker Imm = AArch64_AM::decodeLogicalImmediate(Imm, UsefulBits.getBitWidth());
1786*9880d681SAndroid Build Coastguard Worker UsefulBits &= APInt(UsefulBits.getBitWidth(), Imm);
1787*9880d681SAndroid Build Coastguard Worker getUsefulBits(Op, UsefulBits, Depth + 1);
1788*9880d681SAndroid Build Coastguard Worker }
1789*9880d681SAndroid Build Coastguard Worker
getUsefulBitsFromBitfieldMoveOpd(SDValue Op,APInt & UsefulBits,uint64_t Imm,uint64_t MSB,unsigned Depth)1790*9880d681SAndroid Build Coastguard Worker static void getUsefulBitsFromBitfieldMoveOpd(SDValue Op, APInt &UsefulBits,
1791*9880d681SAndroid Build Coastguard Worker uint64_t Imm, uint64_t MSB,
1792*9880d681SAndroid Build Coastguard Worker unsigned Depth) {
1793*9880d681SAndroid Build Coastguard Worker // inherit the bitwidth value
1794*9880d681SAndroid Build Coastguard Worker APInt OpUsefulBits(UsefulBits);
1795*9880d681SAndroid Build Coastguard Worker OpUsefulBits = 1;
1796*9880d681SAndroid Build Coastguard Worker
1797*9880d681SAndroid Build Coastguard Worker if (MSB >= Imm) {
1798*9880d681SAndroid Build Coastguard Worker OpUsefulBits = OpUsefulBits.shl(MSB - Imm + 1);
1799*9880d681SAndroid Build Coastguard Worker --OpUsefulBits;
1800*9880d681SAndroid Build Coastguard Worker // The interesting part will be in the lower part of the result
1801*9880d681SAndroid Build Coastguard Worker getUsefulBits(Op, OpUsefulBits, Depth + 1);
1802*9880d681SAndroid Build Coastguard Worker // The interesting part was starting at Imm in the argument
1803*9880d681SAndroid Build Coastguard Worker OpUsefulBits = OpUsefulBits.shl(Imm);
1804*9880d681SAndroid Build Coastguard Worker } else {
1805*9880d681SAndroid Build Coastguard Worker OpUsefulBits = OpUsefulBits.shl(MSB + 1);
1806*9880d681SAndroid Build Coastguard Worker --OpUsefulBits;
1807*9880d681SAndroid Build Coastguard Worker // The interesting part will be shifted in the result
1808*9880d681SAndroid Build Coastguard Worker OpUsefulBits = OpUsefulBits.shl(OpUsefulBits.getBitWidth() - Imm);
1809*9880d681SAndroid Build Coastguard Worker getUsefulBits(Op, OpUsefulBits, Depth + 1);
1810*9880d681SAndroid Build Coastguard Worker // The interesting part was at zero in the argument
1811*9880d681SAndroid Build Coastguard Worker OpUsefulBits = OpUsefulBits.lshr(OpUsefulBits.getBitWidth() - Imm);
1812*9880d681SAndroid Build Coastguard Worker }
1813*9880d681SAndroid Build Coastguard Worker
1814*9880d681SAndroid Build Coastguard Worker UsefulBits &= OpUsefulBits;
1815*9880d681SAndroid Build Coastguard Worker }
1816*9880d681SAndroid Build Coastguard Worker
getUsefulBitsFromUBFM(SDValue Op,APInt & UsefulBits,unsigned Depth)1817*9880d681SAndroid Build Coastguard Worker static void getUsefulBitsFromUBFM(SDValue Op, APInt &UsefulBits,
1818*9880d681SAndroid Build Coastguard Worker unsigned Depth) {
1819*9880d681SAndroid Build Coastguard Worker uint64_t Imm =
1820*9880d681SAndroid Build Coastguard Worker cast<const ConstantSDNode>(Op.getOperand(1).getNode())->getZExtValue();
1821*9880d681SAndroid Build Coastguard Worker uint64_t MSB =
1822*9880d681SAndroid Build Coastguard Worker cast<const ConstantSDNode>(Op.getOperand(2).getNode())->getZExtValue();
1823*9880d681SAndroid Build Coastguard Worker
1824*9880d681SAndroid Build Coastguard Worker getUsefulBitsFromBitfieldMoveOpd(Op, UsefulBits, Imm, MSB, Depth);
1825*9880d681SAndroid Build Coastguard Worker }
1826*9880d681SAndroid Build Coastguard Worker
getUsefulBitsFromOrWithShiftedReg(SDValue Op,APInt & UsefulBits,unsigned Depth)1827*9880d681SAndroid Build Coastguard Worker static void getUsefulBitsFromOrWithShiftedReg(SDValue Op, APInt &UsefulBits,
1828*9880d681SAndroid Build Coastguard Worker unsigned Depth) {
1829*9880d681SAndroid Build Coastguard Worker uint64_t ShiftTypeAndValue =
1830*9880d681SAndroid Build Coastguard Worker cast<const ConstantSDNode>(Op.getOperand(2).getNode())->getZExtValue();
1831*9880d681SAndroid Build Coastguard Worker APInt Mask(UsefulBits);
1832*9880d681SAndroid Build Coastguard Worker Mask.clearAllBits();
1833*9880d681SAndroid Build Coastguard Worker Mask.flipAllBits();
1834*9880d681SAndroid Build Coastguard Worker
1835*9880d681SAndroid Build Coastguard Worker if (AArch64_AM::getShiftType(ShiftTypeAndValue) == AArch64_AM::LSL) {
1836*9880d681SAndroid Build Coastguard Worker // Shift Left
1837*9880d681SAndroid Build Coastguard Worker uint64_t ShiftAmt = AArch64_AM::getShiftValue(ShiftTypeAndValue);
1838*9880d681SAndroid Build Coastguard Worker Mask = Mask.shl(ShiftAmt);
1839*9880d681SAndroid Build Coastguard Worker getUsefulBits(Op, Mask, Depth + 1);
1840*9880d681SAndroid Build Coastguard Worker Mask = Mask.lshr(ShiftAmt);
1841*9880d681SAndroid Build Coastguard Worker } else if (AArch64_AM::getShiftType(ShiftTypeAndValue) == AArch64_AM::LSR) {
1842*9880d681SAndroid Build Coastguard Worker // Shift Right
1843*9880d681SAndroid Build Coastguard Worker // We do not handle AArch64_AM::ASR, because the sign will change the
1844*9880d681SAndroid Build Coastguard Worker // number of useful bits
1845*9880d681SAndroid Build Coastguard Worker uint64_t ShiftAmt = AArch64_AM::getShiftValue(ShiftTypeAndValue);
1846*9880d681SAndroid Build Coastguard Worker Mask = Mask.lshr(ShiftAmt);
1847*9880d681SAndroid Build Coastguard Worker getUsefulBits(Op, Mask, Depth + 1);
1848*9880d681SAndroid Build Coastguard Worker Mask = Mask.shl(ShiftAmt);
1849*9880d681SAndroid Build Coastguard Worker } else
1850*9880d681SAndroid Build Coastguard Worker return;
1851*9880d681SAndroid Build Coastguard Worker
1852*9880d681SAndroid Build Coastguard Worker UsefulBits &= Mask;
1853*9880d681SAndroid Build Coastguard Worker }
1854*9880d681SAndroid Build Coastguard Worker
getUsefulBitsFromBFM(SDValue Op,SDValue Orig,APInt & UsefulBits,unsigned Depth)1855*9880d681SAndroid Build Coastguard Worker static void getUsefulBitsFromBFM(SDValue Op, SDValue Orig, APInt &UsefulBits,
1856*9880d681SAndroid Build Coastguard Worker unsigned Depth) {
1857*9880d681SAndroid Build Coastguard Worker uint64_t Imm =
1858*9880d681SAndroid Build Coastguard Worker cast<const ConstantSDNode>(Op.getOperand(2).getNode())->getZExtValue();
1859*9880d681SAndroid Build Coastguard Worker uint64_t MSB =
1860*9880d681SAndroid Build Coastguard Worker cast<const ConstantSDNode>(Op.getOperand(3).getNode())->getZExtValue();
1861*9880d681SAndroid Build Coastguard Worker
1862*9880d681SAndroid Build Coastguard Worker if (Op.getOperand(1) == Orig)
1863*9880d681SAndroid Build Coastguard Worker return getUsefulBitsFromBitfieldMoveOpd(Op, UsefulBits, Imm, MSB, Depth);
1864*9880d681SAndroid Build Coastguard Worker
1865*9880d681SAndroid Build Coastguard Worker APInt OpUsefulBits(UsefulBits);
1866*9880d681SAndroid Build Coastguard Worker OpUsefulBits = 1;
1867*9880d681SAndroid Build Coastguard Worker
1868*9880d681SAndroid Build Coastguard Worker if (MSB >= Imm) {
1869*9880d681SAndroid Build Coastguard Worker OpUsefulBits = OpUsefulBits.shl(MSB - Imm + 1);
1870*9880d681SAndroid Build Coastguard Worker --OpUsefulBits;
1871*9880d681SAndroid Build Coastguard Worker UsefulBits &= ~OpUsefulBits;
1872*9880d681SAndroid Build Coastguard Worker getUsefulBits(Op, UsefulBits, Depth + 1);
1873*9880d681SAndroid Build Coastguard Worker } else {
1874*9880d681SAndroid Build Coastguard Worker OpUsefulBits = OpUsefulBits.shl(MSB + 1);
1875*9880d681SAndroid Build Coastguard Worker --OpUsefulBits;
1876*9880d681SAndroid Build Coastguard Worker UsefulBits = ~(OpUsefulBits.shl(OpUsefulBits.getBitWidth() - Imm));
1877*9880d681SAndroid Build Coastguard Worker getUsefulBits(Op, UsefulBits, Depth + 1);
1878*9880d681SAndroid Build Coastguard Worker }
1879*9880d681SAndroid Build Coastguard Worker }
1880*9880d681SAndroid Build Coastguard Worker
getUsefulBitsForUse(SDNode * UserNode,APInt & UsefulBits,SDValue Orig,unsigned Depth)1881*9880d681SAndroid Build Coastguard Worker static void getUsefulBitsForUse(SDNode *UserNode, APInt &UsefulBits,
1882*9880d681SAndroid Build Coastguard Worker SDValue Orig, unsigned Depth) {
1883*9880d681SAndroid Build Coastguard Worker
1884*9880d681SAndroid Build Coastguard Worker // Users of this node should have already been instruction selected
1885*9880d681SAndroid Build Coastguard Worker // FIXME: Can we turn that into an assert?
1886*9880d681SAndroid Build Coastguard Worker if (!UserNode->isMachineOpcode())
1887*9880d681SAndroid Build Coastguard Worker return;
1888*9880d681SAndroid Build Coastguard Worker
1889*9880d681SAndroid Build Coastguard Worker switch (UserNode->getMachineOpcode()) {
1890*9880d681SAndroid Build Coastguard Worker default:
1891*9880d681SAndroid Build Coastguard Worker return;
1892*9880d681SAndroid Build Coastguard Worker case AArch64::ANDSWri:
1893*9880d681SAndroid Build Coastguard Worker case AArch64::ANDSXri:
1894*9880d681SAndroid Build Coastguard Worker case AArch64::ANDWri:
1895*9880d681SAndroid Build Coastguard Worker case AArch64::ANDXri:
1896*9880d681SAndroid Build Coastguard Worker // We increment Depth only when we call the getUsefulBits
1897*9880d681SAndroid Build Coastguard Worker return getUsefulBitsFromAndWithImmediate(SDValue(UserNode, 0), UsefulBits,
1898*9880d681SAndroid Build Coastguard Worker Depth);
1899*9880d681SAndroid Build Coastguard Worker case AArch64::UBFMWri:
1900*9880d681SAndroid Build Coastguard Worker case AArch64::UBFMXri:
1901*9880d681SAndroid Build Coastguard Worker return getUsefulBitsFromUBFM(SDValue(UserNode, 0), UsefulBits, Depth);
1902*9880d681SAndroid Build Coastguard Worker
1903*9880d681SAndroid Build Coastguard Worker case AArch64::ORRWrs:
1904*9880d681SAndroid Build Coastguard Worker case AArch64::ORRXrs:
1905*9880d681SAndroid Build Coastguard Worker if (UserNode->getOperand(1) != Orig)
1906*9880d681SAndroid Build Coastguard Worker return;
1907*9880d681SAndroid Build Coastguard Worker return getUsefulBitsFromOrWithShiftedReg(SDValue(UserNode, 0), UsefulBits,
1908*9880d681SAndroid Build Coastguard Worker Depth);
1909*9880d681SAndroid Build Coastguard Worker case AArch64::BFMWri:
1910*9880d681SAndroid Build Coastguard Worker case AArch64::BFMXri:
1911*9880d681SAndroid Build Coastguard Worker return getUsefulBitsFromBFM(SDValue(UserNode, 0), Orig, UsefulBits, Depth);
1912*9880d681SAndroid Build Coastguard Worker
1913*9880d681SAndroid Build Coastguard Worker case AArch64::STRBBui:
1914*9880d681SAndroid Build Coastguard Worker case AArch64::STURBBi:
1915*9880d681SAndroid Build Coastguard Worker if (UserNode->getOperand(0) != Orig)
1916*9880d681SAndroid Build Coastguard Worker return;
1917*9880d681SAndroid Build Coastguard Worker UsefulBits &= APInt(UsefulBits.getBitWidth(), 0xff);
1918*9880d681SAndroid Build Coastguard Worker return;
1919*9880d681SAndroid Build Coastguard Worker
1920*9880d681SAndroid Build Coastguard Worker case AArch64::STRHHui:
1921*9880d681SAndroid Build Coastguard Worker case AArch64::STURHHi:
1922*9880d681SAndroid Build Coastguard Worker if (UserNode->getOperand(0) != Orig)
1923*9880d681SAndroid Build Coastguard Worker return;
1924*9880d681SAndroid Build Coastguard Worker UsefulBits &= APInt(UsefulBits.getBitWidth(), 0xffff);
1925*9880d681SAndroid Build Coastguard Worker return;
1926*9880d681SAndroid Build Coastguard Worker }
1927*9880d681SAndroid Build Coastguard Worker }
1928*9880d681SAndroid Build Coastguard Worker
getUsefulBits(SDValue Op,APInt & UsefulBits,unsigned Depth)1929*9880d681SAndroid Build Coastguard Worker static void getUsefulBits(SDValue Op, APInt &UsefulBits, unsigned Depth) {
1930*9880d681SAndroid Build Coastguard Worker if (Depth >= 6)
1931*9880d681SAndroid Build Coastguard Worker return;
1932*9880d681SAndroid Build Coastguard Worker // Initialize UsefulBits
1933*9880d681SAndroid Build Coastguard Worker if (!Depth) {
1934*9880d681SAndroid Build Coastguard Worker unsigned Bitwidth = Op.getValueType().getScalarType().getSizeInBits();
1935*9880d681SAndroid Build Coastguard Worker // At the beginning, assume every produced bits is useful
1936*9880d681SAndroid Build Coastguard Worker UsefulBits = APInt(Bitwidth, 0);
1937*9880d681SAndroid Build Coastguard Worker UsefulBits.flipAllBits();
1938*9880d681SAndroid Build Coastguard Worker }
1939*9880d681SAndroid Build Coastguard Worker APInt UsersUsefulBits(UsefulBits.getBitWidth(), 0);
1940*9880d681SAndroid Build Coastguard Worker
1941*9880d681SAndroid Build Coastguard Worker for (SDNode *Node : Op.getNode()->uses()) {
1942*9880d681SAndroid Build Coastguard Worker // A use cannot produce useful bits
1943*9880d681SAndroid Build Coastguard Worker APInt UsefulBitsForUse = APInt(UsefulBits);
1944*9880d681SAndroid Build Coastguard Worker getUsefulBitsForUse(Node, UsefulBitsForUse, Op, Depth);
1945*9880d681SAndroid Build Coastguard Worker UsersUsefulBits |= UsefulBitsForUse;
1946*9880d681SAndroid Build Coastguard Worker }
1947*9880d681SAndroid Build Coastguard Worker // UsefulBits contains the produced bits that are meaningful for the
1948*9880d681SAndroid Build Coastguard Worker // current definition, thus a user cannot make a bit meaningful at
1949*9880d681SAndroid Build Coastguard Worker // this point
1950*9880d681SAndroid Build Coastguard Worker UsefulBits &= UsersUsefulBits;
1951*9880d681SAndroid Build Coastguard Worker }
1952*9880d681SAndroid Build Coastguard Worker
1953*9880d681SAndroid Build Coastguard Worker /// Create a machine node performing a notional SHL of Op by ShlAmount. If
1954*9880d681SAndroid Build Coastguard Worker /// ShlAmount is negative, do a (logical) right-shift instead. If ShlAmount is
1955*9880d681SAndroid Build Coastguard Worker /// 0, return Op unchanged.
getLeftShift(SelectionDAG * CurDAG,SDValue Op,int ShlAmount)1956*9880d681SAndroid Build Coastguard Worker static SDValue getLeftShift(SelectionDAG *CurDAG, SDValue Op, int ShlAmount) {
1957*9880d681SAndroid Build Coastguard Worker if (ShlAmount == 0)
1958*9880d681SAndroid Build Coastguard Worker return Op;
1959*9880d681SAndroid Build Coastguard Worker
1960*9880d681SAndroid Build Coastguard Worker EVT VT = Op.getValueType();
1961*9880d681SAndroid Build Coastguard Worker SDLoc dl(Op);
1962*9880d681SAndroid Build Coastguard Worker unsigned BitWidth = VT.getSizeInBits();
1963*9880d681SAndroid Build Coastguard Worker unsigned UBFMOpc = BitWidth == 32 ? AArch64::UBFMWri : AArch64::UBFMXri;
1964*9880d681SAndroid Build Coastguard Worker
1965*9880d681SAndroid Build Coastguard Worker SDNode *ShiftNode;
1966*9880d681SAndroid Build Coastguard Worker if (ShlAmount > 0) {
1967*9880d681SAndroid Build Coastguard Worker // LSL wD, wN, #Amt == UBFM wD, wN, #32-Amt, #31-Amt
1968*9880d681SAndroid Build Coastguard Worker ShiftNode = CurDAG->getMachineNode(
1969*9880d681SAndroid Build Coastguard Worker UBFMOpc, dl, VT, Op,
1970*9880d681SAndroid Build Coastguard Worker CurDAG->getTargetConstant(BitWidth - ShlAmount, dl, VT),
1971*9880d681SAndroid Build Coastguard Worker CurDAG->getTargetConstant(BitWidth - 1 - ShlAmount, dl, VT));
1972*9880d681SAndroid Build Coastguard Worker } else {
1973*9880d681SAndroid Build Coastguard Worker // LSR wD, wN, #Amt == UBFM wD, wN, #Amt, #32-1
1974*9880d681SAndroid Build Coastguard Worker assert(ShlAmount < 0 && "expected right shift");
1975*9880d681SAndroid Build Coastguard Worker int ShrAmount = -ShlAmount;
1976*9880d681SAndroid Build Coastguard Worker ShiftNode = CurDAG->getMachineNode(
1977*9880d681SAndroid Build Coastguard Worker UBFMOpc, dl, VT, Op, CurDAG->getTargetConstant(ShrAmount, dl, VT),
1978*9880d681SAndroid Build Coastguard Worker CurDAG->getTargetConstant(BitWidth - 1, dl, VT));
1979*9880d681SAndroid Build Coastguard Worker }
1980*9880d681SAndroid Build Coastguard Worker
1981*9880d681SAndroid Build Coastguard Worker return SDValue(ShiftNode, 0);
1982*9880d681SAndroid Build Coastguard Worker }
1983*9880d681SAndroid Build Coastguard Worker
1984*9880d681SAndroid Build Coastguard Worker /// Does this tree qualify as an attempt to move a bitfield into position,
1985*9880d681SAndroid Build Coastguard Worker /// essentially "(and (shl VAL, N), Mask)".
isBitfieldPositioningOp(SelectionDAG * CurDAG,SDValue Op,bool BiggerPattern,SDValue & Src,int & ShiftAmount,int & MaskWidth)1986*9880d681SAndroid Build Coastguard Worker static bool isBitfieldPositioningOp(SelectionDAG *CurDAG, SDValue Op,
1987*9880d681SAndroid Build Coastguard Worker bool BiggerPattern,
1988*9880d681SAndroid Build Coastguard Worker SDValue &Src, int &ShiftAmount,
1989*9880d681SAndroid Build Coastguard Worker int &MaskWidth) {
1990*9880d681SAndroid Build Coastguard Worker EVT VT = Op.getValueType();
1991*9880d681SAndroid Build Coastguard Worker unsigned BitWidth = VT.getSizeInBits();
1992*9880d681SAndroid Build Coastguard Worker (void)BitWidth;
1993*9880d681SAndroid Build Coastguard Worker assert(BitWidth == 32 || BitWidth == 64);
1994*9880d681SAndroid Build Coastguard Worker
1995*9880d681SAndroid Build Coastguard Worker APInt KnownZero, KnownOne;
1996*9880d681SAndroid Build Coastguard Worker CurDAG->computeKnownBits(Op, KnownZero, KnownOne);
1997*9880d681SAndroid Build Coastguard Worker
1998*9880d681SAndroid Build Coastguard Worker // Non-zero in the sense that they're not provably zero, which is the key
1999*9880d681SAndroid Build Coastguard Worker // point if we want to use this value
2000*9880d681SAndroid Build Coastguard Worker uint64_t NonZeroBits = (~KnownZero).getZExtValue();
2001*9880d681SAndroid Build Coastguard Worker
2002*9880d681SAndroid Build Coastguard Worker // Discard a constant AND mask if present. It's safe because the node will
2003*9880d681SAndroid Build Coastguard Worker // already have been factored into the computeKnownBits calculation above.
2004*9880d681SAndroid Build Coastguard Worker uint64_t AndImm;
2005*9880d681SAndroid Build Coastguard Worker if (isOpcWithIntImmediate(Op.getNode(), ISD::AND, AndImm)) {
2006*9880d681SAndroid Build Coastguard Worker assert((~APInt(BitWidth, AndImm) & ~KnownZero) == 0);
2007*9880d681SAndroid Build Coastguard Worker Op = Op.getOperand(0);
2008*9880d681SAndroid Build Coastguard Worker }
2009*9880d681SAndroid Build Coastguard Worker
2010*9880d681SAndroid Build Coastguard Worker // Don't match if the SHL has more than one use, since then we'll end up
2011*9880d681SAndroid Build Coastguard Worker // generating SHL+UBFIZ instead of just keeping SHL+AND.
2012*9880d681SAndroid Build Coastguard Worker if (!BiggerPattern && !Op.hasOneUse())
2013*9880d681SAndroid Build Coastguard Worker return false;
2014*9880d681SAndroid Build Coastguard Worker
2015*9880d681SAndroid Build Coastguard Worker uint64_t ShlImm;
2016*9880d681SAndroid Build Coastguard Worker if (!isOpcWithIntImmediate(Op.getNode(), ISD::SHL, ShlImm))
2017*9880d681SAndroid Build Coastguard Worker return false;
2018*9880d681SAndroid Build Coastguard Worker Op = Op.getOperand(0);
2019*9880d681SAndroid Build Coastguard Worker
2020*9880d681SAndroid Build Coastguard Worker if (!isShiftedMask_64(NonZeroBits))
2021*9880d681SAndroid Build Coastguard Worker return false;
2022*9880d681SAndroid Build Coastguard Worker
2023*9880d681SAndroid Build Coastguard Worker ShiftAmount = countTrailingZeros(NonZeroBits);
2024*9880d681SAndroid Build Coastguard Worker MaskWidth = countTrailingOnes(NonZeroBits >> ShiftAmount);
2025*9880d681SAndroid Build Coastguard Worker
2026*9880d681SAndroid Build Coastguard Worker // BFI encompasses sufficiently many nodes that it's worth inserting an extra
2027*9880d681SAndroid Build Coastguard Worker // LSL/LSR if the mask in NonZeroBits doesn't quite match up with the ISD::SHL
2028*9880d681SAndroid Build Coastguard Worker // amount. BiggerPattern is true when this pattern is being matched for BFI,
2029*9880d681SAndroid Build Coastguard Worker // BiggerPattern is false when this pattern is being matched for UBFIZ, in
2030*9880d681SAndroid Build Coastguard Worker // which case it is not profitable to insert an extra shift.
2031*9880d681SAndroid Build Coastguard Worker if (ShlImm - ShiftAmount != 0 && !BiggerPattern)
2032*9880d681SAndroid Build Coastguard Worker return false;
2033*9880d681SAndroid Build Coastguard Worker Src = getLeftShift(CurDAG, Op, ShlImm - ShiftAmount);
2034*9880d681SAndroid Build Coastguard Worker
2035*9880d681SAndroid Build Coastguard Worker return true;
2036*9880d681SAndroid Build Coastguard Worker }
2037*9880d681SAndroid Build Coastguard Worker
isShiftedMask(uint64_t Mask,EVT VT)2038*9880d681SAndroid Build Coastguard Worker static bool isShiftedMask(uint64_t Mask, EVT VT) {
2039*9880d681SAndroid Build Coastguard Worker assert(VT == MVT::i32 || VT == MVT::i64);
2040*9880d681SAndroid Build Coastguard Worker if (VT == MVT::i32)
2041*9880d681SAndroid Build Coastguard Worker return isShiftedMask_32(Mask);
2042*9880d681SAndroid Build Coastguard Worker return isShiftedMask_64(Mask);
2043*9880d681SAndroid Build Coastguard Worker }
2044*9880d681SAndroid Build Coastguard Worker
2045*9880d681SAndroid Build Coastguard Worker // Generate a BFI/BFXIL from 'or (and X, MaskImm), OrImm' iff the value being
2046*9880d681SAndroid Build Coastguard Worker // inserted only sets known zero bits.
tryBitfieldInsertOpFromOrAndImm(SDNode * N,SelectionDAG * CurDAG)2047*9880d681SAndroid Build Coastguard Worker static bool tryBitfieldInsertOpFromOrAndImm(SDNode *N, SelectionDAG *CurDAG) {
2048*9880d681SAndroid Build Coastguard Worker assert(N->getOpcode() == ISD::OR && "Expect a OR operation");
2049*9880d681SAndroid Build Coastguard Worker
2050*9880d681SAndroid Build Coastguard Worker EVT VT = N->getValueType(0);
2051*9880d681SAndroid Build Coastguard Worker if (VT != MVT::i32 && VT != MVT::i64)
2052*9880d681SAndroid Build Coastguard Worker return false;
2053*9880d681SAndroid Build Coastguard Worker
2054*9880d681SAndroid Build Coastguard Worker unsigned BitWidth = VT.getSizeInBits();
2055*9880d681SAndroid Build Coastguard Worker
2056*9880d681SAndroid Build Coastguard Worker uint64_t OrImm;
2057*9880d681SAndroid Build Coastguard Worker if (!isOpcWithIntImmediate(N, ISD::OR, OrImm))
2058*9880d681SAndroid Build Coastguard Worker return false;
2059*9880d681SAndroid Build Coastguard Worker
2060*9880d681SAndroid Build Coastguard Worker // Skip this transformation if the ORR immediate can be encoded in the ORR.
2061*9880d681SAndroid Build Coastguard Worker // Otherwise, we'll trade an AND+ORR for ORR+BFI/BFXIL, which is most likely
2062*9880d681SAndroid Build Coastguard Worker // performance neutral.
2063*9880d681SAndroid Build Coastguard Worker if (AArch64_AM::isLogicalImmediate(OrImm, BitWidth))
2064*9880d681SAndroid Build Coastguard Worker return false;
2065*9880d681SAndroid Build Coastguard Worker
2066*9880d681SAndroid Build Coastguard Worker uint64_t MaskImm;
2067*9880d681SAndroid Build Coastguard Worker SDValue And = N->getOperand(0);
2068*9880d681SAndroid Build Coastguard Worker // Must be a single use AND with an immediate operand.
2069*9880d681SAndroid Build Coastguard Worker if (!And.hasOneUse() ||
2070*9880d681SAndroid Build Coastguard Worker !isOpcWithIntImmediate(And.getNode(), ISD::AND, MaskImm))
2071*9880d681SAndroid Build Coastguard Worker return false;
2072*9880d681SAndroid Build Coastguard Worker
2073*9880d681SAndroid Build Coastguard Worker // Compute the Known Zero for the AND as this allows us to catch more general
2074*9880d681SAndroid Build Coastguard Worker // cases than just looking for AND with imm.
2075*9880d681SAndroid Build Coastguard Worker APInt KnownZero, KnownOne;
2076*9880d681SAndroid Build Coastguard Worker CurDAG->computeKnownBits(And, KnownZero, KnownOne);
2077*9880d681SAndroid Build Coastguard Worker
2078*9880d681SAndroid Build Coastguard Worker // Non-zero in the sense that they're not provably zero, which is the key
2079*9880d681SAndroid Build Coastguard Worker // point if we want to use this value.
2080*9880d681SAndroid Build Coastguard Worker uint64_t NotKnownZero = (~KnownZero).getZExtValue();
2081*9880d681SAndroid Build Coastguard Worker
2082*9880d681SAndroid Build Coastguard Worker // The KnownZero mask must be a shifted mask (e.g., 1110..011, 11100..00).
2083*9880d681SAndroid Build Coastguard Worker if (!isShiftedMask(KnownZero.getZExtValue(), VT))
2084*9880d681SAndroid Build Coastguard Worker return false;
2085*9880d681SAndroid Build Coastguard Worker
2086*9880d681SAndroid Build Coastguard Worker // The bits being inserted must only set those bits that are known to be zero.
2087*9880d681SAndroid Build Coastguard Worker if ((OrImm & NotKnownZero) != 0) {
2088*9880d681SAndroid Build Coastguard Worker // FIXME: It's okay if the OrImm sets NotKnownZero bits to 1, but we don't
2089*9880d681SAndroid Build Coastguard Worker // currently handle this case.
2090*9880d681SAndroid Build Coastguard Worker return false;
2091*9880d681SAndroid Build Coastguard Worker }
2092*9880d681SAndroid Build Coastguard Worker
2093*9880d681SAndroid Build Coastguard Worker // BFI/BFXIL dst, src, #lsb, #width.
2094*9880d681SAndroid Build Coastguard Worker int LSB = countTrailingOnes(NotKnownZero);
2095*9880d681SAndroid Build Coastguard Worker int Width = BitWidth - APInt(BitWidth, NotKnownZero).countPopulation();
2096*9880d681SAndroid Build Coastguard Worker
2097*9880d681SAndroid Build Coastguard Worker // BFI/BFXIL is an alias of BFM, so translate to BFM operands.
2098*9880d681SAndroid Build Coastguard Worker unsigned ImmR = (BitWidth - LSB) % BitWidth;
2099*9880d681SAndroid Build Coastguard Worker unsigned ImmS = Width - 1;
2100*9880d681SAndroid Build Coastguard Worker
2101*9880d681SAndroid Build Coastguard Worker // If we're creating a BFI instruction avoid cases where we need more
2102*9880d681SAndroid Build Coastguard Worker // instructions to materialize the BFI constant as compared to the original
2103*9880d681SAndroid Build Coastguard Worker // ORR. A BFXIL will use the same constant as the original ORR, so the code
2104*9880d681SAndroid Build Coastguard Worker // should be no worse in this case.
2105*9880d681SAndroid Build Coastguard Worker bool IsBFI = LSB != 0;
2106*9880d681SAndroid Build Coastguard Worker uint64_t BFIImm = OrImm >> LSB;
2107*9880d681SAndroid Build Coastguard Worker if (IsBFI && !AArch64_AM::isLogicalImmediate(BFIImm, BitWidth)) {
2108*9880d681SAndroid Build Coastguard Worker // We have a BFI instruction and we know the constant can't be materialized
2109*9880d681SAndroid Build Coastguard Worker // with a ORR-immediate with the zero register.
2110*9880d681SAndroid Build Coastguard Worker unsigned OrChunks = 0, BFIChunks = 0;
2111*9880d681SAndroid Build Coastguard Worker for (unsigned Shift = 0; Shift < BitWidth; Shift += 16) {
2112*9880d681SAndroid Build Coastguard Worker if (((OrImm >> Shift) & 0xFFFF) != 0)
2113*9880d681SAndroid Build Coastguard Worker ++OrChunks;
2114*9880d681SAndroid Build Coastguard Worker if (((BFIImm >> Shift) & 0xFFFF) != 0)
2115*9880d681SAndroid Build Coastguard Worker ++BFIChunks;
2116*9880d681SAndroid Build Coastguard Worker }
2117*9880d681SAndroid Build Coastguard Worker if (BFIChunks > OrChunks)
2118*9880d681SAndroid Build Coastguard Worker return false;
2119*9880d681SAndroid Build Coastguard Worker }
2120*9880d681SAndroid Build Coastguard Worker
2121*9880d681SAndroid Build Coastguard Worker // Materialize the constant to be inserted.
2122*9880d681SAndroid Build Coastguard Worker SDLoc DL(N);
2123*9880d681SAndroid Build Coastguard Worker unsigned MOVIOpc = VT == MVT::i32 ? AArch64::MOVi32imm : AArch64::MOVi64imm;
2124*9880d681SAndroid Build Coastguard Worker SDNode *MOVI = CurDAG->getMachineNode(
2125*9880d681SAndroid Build Coastguard Worker MOVIOpc, DL, VT, CurDAG->getTargetConstant(BFIImm, DL, VT));
2126*9880d681SAndroid Build Coastguard Worker
2127*9880d681SAndroid Build Coastguard Worker // Create the BFI/BFXIL instruction.
2128*9880d681SAndroid Build Coastguard Worker SDValue Ops[] = {And.getOperand(0), SDValue(MOVI, 0),
2129*9880d681SAndroid Build Coastguard Worker CurDAG->getTargetConstant(ImmR, DL, VT),
2130*9880d681SAndroid Build Coastguard Worker CurDAG->getTargetConstant(ImmS, DL, VT)};
2131*9880d681SAndroid Build Coastguard Worker unsigned Opc = (VT == MVT::i32) ? AArch64::BFMWri : AArch64::BFMXri;
2132*9880d681SAndroid Build Coastguard Worker CurDAG->SelectNodeTo(N, Opc, VT, Ops);
2133*9880d681SAndroid Build Coastguard Worker return true;
2134*9880d681SAndroid Build Coastguard Worker }
2135*9880d681SAndroid Build Coastguard Worker
tryBitfieldInsertOpFromOr(SDNode * N,const APInt & UsefulBits,SelectionDAG * CurDAG)2136*9880d681SAndroid Build Coastguard Worker static bool tryBitfieldInsertOpFromOr(SDNode *N, const APInt &UsefulBits,
2137*9880d681SAndroid Build Coastguard Worker SelectionDAG *CurDAG) {
2138*9880d681SAndroid Build Coastguard Worker assert(N->getOpcode() == ISD::OR && "Expect a OR operation");
2139*9880d681SAndroid Build Coastguard Worker
2140*9880d681SAndroid Build Coastguard Worker EVT VT = N->getValueType(0);
2141*9880d681SAndroid Build Coastguard Worker if (VT != MVT::i32 && VT != MVT::i64)
2142*9880d681SAndroid Build Coastguard Worker return false;
2143*9880d681SAndroid Build Coastguard Worker
2144*9880d681SAndroid Build Coastguard Worker unsigned BitWidth = VT.getSizeInBits();
2145*9880d681SAndroid Build Coastguard Worker
2146*9880d681SAndroid Build Coastguard Worker // Because of simplify-demanded-bits in DAGCombine, involved masks may not
2147*9880d681SAndroid Build Coastguard Worker // have the expected shape. Try to undo that.
2148*9880d681SAndroid Build Coastguard Worker
2149*9880d681SAndroid Build Coastguard Worker unsigned NumberOfIgnoredLowBits = UsefulBits.countTrailingZeros();
2150*9880d681SAndroid Build Coastguard Worker unsigned NumberOfIgnoredHighBits = UsefulBits.countLeadingZeros();
2151*9880d681SAndroid Build Coastguard Worker
2152*9880d681SAndroid Build Coastguard Worker // Given a OR operation, check if we have the following pattern
2153*9880d681SAndroid Build Coastguard Worker // ubfm c, b, imm, imm2 (or something that does the same jobs, see
2154*9880d681SAndroid Build Coastguard Worker // isBitfieldExtractOp)
2155*9880d681SAndroid Build Coastguard Worker // d = e & mask2 ; where mask is a binary sequence of 1..10..0 and
2156*9880d681SAndroid Build Coastguard Worker // countTrailingZeros(mask2) == imm2 - imm + 1
2157*9880d681SAndroid Build Coastguard Worker // f = d | c
2158*9880d681SAndroid Build Coastguard Worker // if yes, replace the OR instruction with:
2159*9880d681SAndroid Build Coastguard Worker // f = BFM Opd0, Opd1, LSB, MSB ; where LSB = imm, and MSB = imm2
2160*9880d681SAndroid Build Coastguard Worker
2161*9880d681SAndroid Build Coastguard Worker // OR is commutative, check all combinations of operand order and values of
2162*9880d681SAndroid Build Coastguard Worker // BiggerPattern, i.e.
2163*9880d681SAndroid Build Coastguard Worker // Opd0, Opd1, BiggerPattern=false
2164*9880d681SAndroid Build Coastguard Worker // Opd1, Opd0, BiggerPattern=false
2165*9880d681SAndroid Build Coastguard Worker // Opd0, Opd1, BiggerPattern=true
2166*9880d681SAndroid Build Coastguard Worker // Opd1, Opd0, BiggerPattern=true
2167*9880d681SAndroid Build Coastguard Worker // Several of these combinations may match, so check with BiggerPattern=false
2168*9880d681SAndroid Build Coastguard Worker // first since that will produce better results by matching more instructions
2169*9880d681SAndroid Build Coastguard Worker // and/or inserting fewer extra instructions.
2170*9880d681SAndroid Build Coastguard Worker for (int I = 0; I < 4; ++I) {
2171*9880d681SAndroid Build Coastguard Worker
2172*9880d681SAndroid Build Coastguard Worker SDValue Dst, Src;
2173*9880d681SAndroid Build Coastguard Worker unsigned ImmR, ImmS;
2174*9880d681SAndroid Build Coastguard Worker bool BiggerPattern = I / 2;
2175*9880d681SAndroid Build Coastguard Worker SDValue OrOpd0Val = N->getOperand(I % 2);
2176*9880d681SAndroid Build Coastguard Worker SDNode *OrOpd0 = OrOpd0Val.getNode();
2177*9880d681SAndroid Build Coastguard Worker SDValue OrOpd1Val = N->getOperand((I + 1) % 2);
2178*9880d681SAndroid Build Coastguard Worker SDNode *OrOpd1 = OrOpd1Val.getNode();
2179*9880d681SAndroid Build Coastguard Worker
2180*9880d681SAndroid Build Coastguard Worker unsigned BFXOpc;
2181*9880d681SAndroid Build Coastguard Worker int DstLSB, Width;
2182*9880d681SAndroid Build Coastguard Worker if (isBitfieldExtractOp(CurDAG, OrOpd0, BFXOpc, Src, ImmR, ImmS,
2183*9880d681SAndroid Build Coastguard Worker NumberOfIgnoredLowBits, BiggerPattern)) {
2184*9880d681SAndroid Build Coastguard Worker // Check that the returned opcode is compatible with the pattern,
2185*9880d681SAndroid Build Coastguard Worker // i.e., same type and zero extended (U and not S)
2186*9880d681SAndroid Build Coastguard Worker if ((BFXOpc != AArch64::UBFMXri && VT == MVT::i64) ||
2187*9880d681SAndroid Build Coastguard Worker (BFXOpc != AArch64::UBFMWri && VT == MVT::i32))
2188*9880d681SAndroid Build Coastguard Worker continue;
2189*9880d681SAndroid Build Coastguard Worker
2190*9880d681SAndroid Build Coastguard Worker // Compute the width of the bitfield insertion
2191*9880d681SAndroid Build Coastguard Worker DstLSB = 0;
2192*9880d681SAndroid Build Coastguard Worker Width = ImmS - ImmR + 1;
2193*9880d681SAndroid Build Coastguard Worker // FIXME: This constraint is to catch bitfield insertion we may
2194*9880d681SAndroid Build Coastguard Worker // want to widen the pattern if we want to grab general bitfied
2195*9880d681SAndroid Build Coastguard Worker // move case
2196*9880d681SAndroid Build Coastguard Worker if (Width <= 0)
2197*9880d681SAndroid Build Coastguard Worker continue;
2198*9880d681SAndroid Build Coastguard Worker
2199*9880d681SAndroid Build Coastguard Worker // If the mask on the insertee is correct, we have a BFXIL operation. We
2200*9880d681SAndroid Build Coastguard Worker // can share the ImmR and ImmS values from the already-computed UBFM.
2201*9880d681SAndroid Build Coastguard Worker } else if (isBitfieldPositioningOp(CurDAG, OrOpd0Val,
2202*9880d681SAndroid Build Coastguard Worker BiggerPattern,
2203*9880d681SAndroid Build Coastguard Worker Src, DstLSB, Width)) {
2204*9880d681SAndroid Build Coastguard Worker ImmR = (BitWidth - DstLSB) % BitWidth;
2205*9880d681SAndroid Build Coastguard Worker ImmS = Width - 1;
2206*9880d681SAndroid Build Coastguard Worker } else
2207*9880d681SAndroid Build Coastguard Worker continue;
2208*9880d681SAndroid Build Coastguard Worker
2209*9880d681SAndroid Build Coastguard Worker // Check the second part of the pattern
2210*9880d681SAndroid Build Coastguard Worker EVT VT = OrOpd1->getValueType(0);
2211*9880d681SAndroid Build Coastguard Worker assert((VT == MVT::i32 || VT == MVT::i64) && "unexpected OR operand");
2212*9880d681SAndroid Build Coastguard Worker
2213*9880d681SAndroid Build Coastguard Worker // Compute the Known Zero for the candidate of the first operand.
2214*9880d681SAndroid Build Coastguard Worker // This allows to catch more general case than just looking for
2215*9880d681SAndroid Build Coastguard Worker // AND with imm. Indeed, simplify-demanded-bits may have removed
2216*9880d681SAndroid Build Coastguard Worker // the AND instruction because it proves it was useless.
2217*9880d681SAndroid Build Coastguard Worker APInt KnownZero, KnownOne;
2218*9880d681SAndroid Build Coastguard Worker CurDAG->computeKnownBits(OrOpd1Val, KnownZero, KnownOne);
2219*9880d681SAndroid Build Coastguard Worker
2220*9880d681SAndroid Build Coastguard Worker // Check if there is enough room for the second operand to appear
2221*9880d681SAndroid Build Coastguard Worker // in the first one
2222*9880d681SAndroid Build Coastguard Worker APInt BitsToBeInserted =
2223*9880d681SAndroid Build Coastguard Worker APInt::getBitsSet(KnownZero.getBitWidth(), DstLSB, DstLSB + Width);
2224*9880d681SAndroid Build Coastguard Worker
2225*9880d681SAndroid Build Coastguard Worker if ((BitsToBeInserted & ~KnownZero) != 0)
2226*9880d681SAndroid Build Coastguard Worker continue;
2227*9880d681SAndroid Build Coastguard Worker
2228*9880d681SAndroid Build Coastguard Worker // Set the first operand
2229*9880d681SAndroid Build Coastguard Worker uint64_t Imm;
2230*9880d681SAndroid Build Coastguard Worker if (isOpcWithIntImmediate(OrOpd1, ISD::AND, Imm) &&
2231*9880d681SAndroid Build Coastguard Worker isBitfieldDstMask(Imm, BitsToBeInserted, NumberOfIgnoredHighBits, VT))
2232*9880d681SAndroid Build Coastguard Worker // In that case, we can eliminate the AND
2233*9880d681SAndroid Build Coastguard Worker Dst = OrOpd1->getOperand(0);
2234*9880d681SAndroid Build Coastguard Worker else
2235*9880d681SAndroid Build Coastguard Worker // Maybe the AND has been removed by simplify-demanded-bits
2236*9880d681SAndroid Build Coastguard Worker // or is useful because it discards more bits
2237*9880d681SAndroid Build Coastguard Worker Dst = OrOpd1Val;
2238*9880d681SAndroid Build Coastguard Worker
2239*9880d681SAndroid Build Coastguard Worker // both parts match
2240*9880d681SAndroid Build Coastguard Worker SDLoc DL(N);
2241*9880d681SAndroid Build Coastguard Worker SDValue Ops[] = {Dst, Src, CurDAG->getTargetConstant(ImmR, DL, VT),
2242*9880d681SAndroid Build Coastguard Worker CurDAG->getTargetConstant(ImmS, DL, VT)};
2243*9880d681SAndroid Build Coastguard Worker unsigned Opc = (VT == MVT::i32) ? AArch64::BFMWri : AArch64::BFMXri;
2244*9880d681SAndroid Build Coastguard Worker CurDAG->SelectNodeTo(N, Opc, VT, Ops);
2245*9880d681SAndroid Build Coastguard Worker return true;
2246*9880d681SAndroid Build Coastguard Worker }
2247*9880d681SAndroid Build Coastguard Worker
2248*9880d681SAndroid Build Coastguard Worker // Generate a BFXIL from 'or (and X, Mask0Imm), (and Y, Mask1Imm)' iff
2249*9880d681SAndroid Build Coastguard Worker // Mask0Imm and ~Mask1Imm are equivalent and one of the MaskImms is a shifted
2250*9880d681SAndroid Build Coastguard Worker // mask (e.g., 0x000ffff0).
2251*9880d681SAndroid Build Coastguard Worker uint64_t Mask0Imm, Mask1Imm;
2252*9880d681SAndroid Build Coastguard Worker SDValue And0 = N->getOperand(0);
2253*9880d681SAndroid Build Coastguard Worker SDValue And1 = N->getOperand(1);
2254*9880d681SAndroid Build Coastguard Worker if (And0.hasOneUse() && And1.hasOneUse() &&
2255*9880d681SAndroid Build Coastguard Worker isOpcWithIntImmediate(And0.getNode(), ISD::AND, Mask0Imm) &&
2256*9880d681SAndroid Build Coastguard Worker isOpcWithIntImmediate(And1.getNode(), ISD::AND, Mask1Imm) &&
2257*9880d681SAndroid Build Coastguard Worker APInt(BitWidth, Mask0Imm) == ~APInt(BitWidth, Mask1Imm) &&
2258*9880d681SAndroid Build Coastguard Worker (isShiftedMask(Mask0Imm, VT) || isShiftedMask(Mask1Imm, VT))) {
2259*9880d681SAndroid Build Coastguard Worker
2260*9880d681SAndroid Build Coastguard Worker // ORR is commutative, so canonicalize to the form 'or (and X, Mask0Imm),
2261*9880d681SAndroid Build Coastguard Worker // (and Y, Mask1Imm)' where Mask1Imm is the shifted mask masking off the
2262*9880d681SAndroid Build Coastguard Worker // bits to be inserted.
2263*9880d681SAndroid Build Coastguard Worker if (isShiftedMask(Mask0Imm, VT)) {
2264*9880d681SAndroid Build Coastguard Worker std::swap(And0, And1);
2265*9880d681SAndroid Build Coastguard Worker std::swap(Mask0Imm, Mask1Imm);
2266*9880d681SAndroid Build Coastguard Worker }
2267*9880d681SAndroid Build Coastguard Worker
2268*9880d681SAndroid Build Coastguard Worker SDValue Src = And1->getOperand(0);
2269*9880d681SAndroid Build Coastguard Worker SDValue Dst = And0->getOperand(0);
2270*9880d681SAndroid Build Coastguard Worker unsigned LSB = countTrailingZeros(Mask1Imm);
2271*9880d681SAndroid Build Coastguard Worker int Width = BitWidth - APInt(BitWidth, Mask0Imm).countPopulation();
2272*9880d681SAndroid Build Coastguard Worker
2273*9880d681SAndroid Build Coastguard Worker // The BFXIL inserts the low-order bits from a source register, so right
2274*9880d681SAndroid Build Coastguard Worker // shift the needed bits into place.
2275*9880d681SAndroid Build Coastguard Worker SDLoc DL(N);
2276*9880d681SAndroid Build Coastguard Worker unsigned ShiftOpc = (VT == MVT::i32) ? AArch64::UBFMWri : AArch64::UBFMXri;
2277*9880d681SAndroid Build Coastguard Worker SDNode *LSR = CurDAG->getMachineNode(
2278*9880d681SAndroid Build Coastguard Worker ShiftOpc, DL, VT, Src, CurDAG->getTargetConstant(LSB, DL, VT),
2279*9880d681SAndroid Build Coastguard Worker CurDAG->getTargetConstant(BitWidth - 1, DL, VT));
2280*9880d681SAndroid Build Coastguard Worker
2281*9880d681SAndroid Build Coastguard Worker // BFXIL is an alias of BFM, so translate to BFM operands.
2282*9880d681SAndroid Build Coastguard Worker unsigned ImmR = (BitWidth - LSB) % BitWidth;
2283*9880d681SAndroid Build Coastguard Worker unsigned ImmS = Width - 1;
2284*9880d681SAndroid Build Coastguard Worker
2285*9880d681SAndroid Build Coastguard Worker // Create the BFXIL instruction.
2286*9880d681SAndroid Build Coastguard Worker SDValue Ops[] = {Dst, SDValue(LSR, 0),
2287*9880d681SAndroid Build Coastguard Worker CurDAG->getTargetConstant(ImmR, DL, VT),
2288*9880d681SAndroid Build Coastguard Worker CurDAG->getTargetConstant(ImmS, DL, VT)};
2289*9880d681SAndroid Build Coastguard Worker unsigned Opc = (VT == MVT::i32) ? AArch64::BFMWri : AArch64::BFMXri;
2290*9880d681SAndroid Build Coastguard Worker CurDAG->SelectNodeTo(N, Opc, VT, Ops);
2291*9880d681SAndroid Build Coastguard Worker return true;
2292*9880d681SAndroid Build Coastguard Worker }
2293*9880d681SAndroid Build Coastguard Worker
2294*9880d681SAndroid Build Coastguard Worker return false;
2295*9880d681SAndroid Build Coastguard Worker }
2296*9880d681SAndroid Build Coastguard Worker
tryBitfieldInsertOp(SDNode * N)2297*9880d681SAndroid Build Coastguard Worker bool AArch64DAGToDAGISel::tryBitfieldInsertOp(SDNode *N) {
2298*9880d681SAndroid Build Coastguard Worker if (N->getOpcode() != ISD::OR)
2299*9880d681SAndroid Build Coastguard Worker return false;
2300*9880d681SAndroid Build Coastguard Worker
2301*9880d681SAndroid Build Coastguard Worker APInt NUsefulBits;
2302*9880d681SAndroid Build Coastguard Worker getUsefulBits(SDValue(N, 0), NUsefulBits);
2303*9880d681SAndroid Build Coastguard Worker
2304*9880d681SAndroid Build Coastguard Worker // If all bits are not useful, just return UNDEF.
2305*9880d681SAndroid Build Coastguard Worker if (!NUsefulBits) {
2306*9880d681SAndroid Build Coastguard Worker CurDAG->SelectNodeTo(N, TargetOpcode::IMPLICIT_DEF, N->getValueType(0));
2307*9880d681SAndroid Build Coastguard Worker return true;
2308*9880d681SAndroid Build Coastguard Worker }
2309*9880d681SAndroid Build Coastguard Worker
2310*9880d681SAndroid Build Coastguard Worker if (tryBitfieldInsertOpFromOr(N, NUsefulBits, CurDAG))
2311*9880d681SAndroid Build Coastguard Worker return true;
2312*9880d681SAndroid Build Coastguard Worker
2313*9880d681SAndroid Build Coastguard Worker return tryBitfieldInsertOpFromOrAndImm(N, CurDAG);
2314*9880d681SAndroid Build Coastguard Worker }
2315*9880d681SAndroid Build Coastguard Worker
2316*9880d681SAndroid Build Coastguard Worker /// SelectBitfieldInsertInZeroOp - Match a UBFIZ instruction that is the
2317*9880d681SAndroid Build Coastguard Worker /// equivalent of a left shift by a constant amount followed by an and masking
2318*9880d681SAndroid Build Coastguard Worker /// out a contiguous set of bits.
tryBitfieldInsertInZeroOp(SDNode * N)2319*9880d681SAndroid Build Coastguard Worker bool AArch64DAGToDAGISel::tryBitfieldInsertInZeroOp(SDNode *N) {
2320*9880d681SAndroid Build Coastguard Worker if (N->getOpcode() != ISD::AND)
2321*9880d681SAndroid Build Coastguard Worker return false;
2322*9880d681SAndroid Build Coastguard Worker
2323*9880d681SAndroid Build Coastguard Worker EVT VT = N->getValueType(0);
2324*9880d681SAndroid Build Coastguard Worker if (VT != MVT::i32 && VT != MVT::i64)
2325*9880d681SAndroid Build Coastguard Worker return false;
2326*9880d681SAndroid Build Coastguard Worker
2327*9880d681SAndroid Build Coastguard Worker SDValue Op0;
2328*9880d681SAndroid Build Coastguard Worker int DstLSB, Width;
2329*9880d681SAndroid Build Coastguard Worker if (!isBitfieldPositioningOp(CurDAG, SDValue(N, 0), /*BiggerPattern=*/false,
2330*9880d681SAndroid Build Coastguard Worker Op0, DstLSB, Width))
2331*9880d681SAndroid Build Coastguard Worker return false;
2332*9880d681SAndroid Build Coastguard Worker
2333*9880d681SAndroid Build Coastguard Worker // ImmR is the rotate right amount.
2334*9880d681SAndroid Build Coastguard Worker unsigned ImmR = (VT.getSizeInBits() - DstLSB) % VT.getSizeInBits();
2335*9880d681SAndroid Build Coastguard Worker // ImmS is the most significant bit of the source to be moved.
2336*9880d681SAndroid Build Coastguard Worker unsigned ImmS = Width - 1;
2337*9880d681SAndroid Build Coastguard Worker
2338*9880d681SAndroid Build Coastguard Worker SDLoc DL(N);
2339*9880d681SAndroid Build Coastguard Worker SDValue Ops[] = {Op0, CurDAG->getTargetConstant(ImmR, DL, VT),
2340*9880d681SAndroid Build Coastguard Worker CurDAG->getTargetConstant(ImmS, DL, VT)};
2341*9880d681SAndroid Build Coastguard Worker unsigned Opc = (VT == MVT::i32) ? AArch64::UBFMWri : AArch64::UBFMXri;
2342*9880d681SAndroid Build Coastguard Worker CurDAG->SelectNodeTo(N, Opc, VT, Ops);
2343*9880d681SAndroid Build Coastguard Worker return true;
2344*9880d681SAndroid Build Coastguard Worker }
2345*9880d681SAndroid Build Coastguard Worker
2346*9880d681SAndroid Build Coastguard Worker bool
SelectCVTFixedPosOperand(SDValue N,SDValue & FixedPos,unsigned RegWidth)2347*9880d681SAndroid Build Coastguard Worker AArch64DAGToDAGISel::SelectCVTFixedPosOperand(SDValue N, SDValue &FixedPos,
2348*9880d681SAndroid Build Coastguard Worker unsigned RegWidth) {
2349*9880d681SAndroid Build Coastguard Worker APFloat FVal(0.0);
2350*9880d681SAndroid Build Coastguard Worker if (ConstantFPSDNode *CN = dyn_cast<ConstantFPSDNode>(N))
2351*9880d681SAndroid Build Coastguard Worker FVal = CN->getValueAPF();
2352*9880d681SAndroid Build Coastguard Worker else if (LoadSDNode *LN = dyn_cast<LoadSDNode>(N)) {
2353*9880d681SAndroid Build Coastguard Worker // Some otherwise illegal constants are allowed in this case.
2354*9880d681SAndroid Build Coastguard Worker if (LN->getOperand(1).getOpcode() != AArch64ISD::ADDlow ||
2355*9880d681SAndroid Build Coastguard Worker !isa<ConstantPoolSDNode>(LN->getOperand(1)->getOperand(1)))
2356*9880d681SAndroid Build Coastguard Worker return false;
2357*9880d681SAndroid Build Coastguard Worker
2358*9880d681SAndroid Build Coastguard Worker ConstantPoolSDNode *CN =
2359*9880d681SAndroid Build Coastguard Worker dyn_cast<ConstantPoolSDNode>(LN->getOperand(1)->getOperand(1));
2360*9880d681SAndroid Build Coastguard Worker FVal = cast<ConstantFP>(CN->getConstVal())->getValueAPF();
2361*9880d681SAndroid Build Coastguard Worker } else
2362*9880d681SAndroid Build Coastguard Worker return false;
2363*9880d681SAndroid Build Coastguard Worker
2364*9880d681SAndroid Build Coastguard Worker // An FCVT[SU] instruction performs: convertToInt(Val * 2^fbits) where fbits
2365*9880d681SAndroid Build Coastguard Worker // is between 1 and 32 for a destination w-register, or 1 and 64 for an
2366*9880d681SAndroid Build Coastguard Worker // x-register.
2367*9880d681SAndroid Build Coastguard Worker //
2368*9880d681SAndroid Build Coastguard Worker // By this stage, we've detected (fp_to_[su]int (fmul Val, THIS_NODE)) so we
2369*9880d681SAndroid Build Coastguard Worker // want THIS_NODE to be 2^fbits. This is much easier to deal with using
2370*9880d681SAndroid Build Coastguard Worker // integers.
2371*9880d681SAndroid Build Coastguard Worker bool IsExact;
2372*9880d681SAndroid Build Coastguard Worker
2373*9880d681SAndroid Build Coastguard Worker // fbits is between 1 and 64 in the worst-case, which means the fmul
2374*9880d681SAndroid Build Coastguard Worker // could have 2^64 as an actual operand. Need 65 bits of precision.
2375*9880d681SAndroid Build Coastguard Worker APSInt IntVal(65, true);
2376*9880d681SAndroid Build Coastguard Worker FVal.convertToInteger(IntVal, APFloat::rmTowardZero, &IsExact);
2377*9880d681SAndroid Build Coastguard Worker
2378*9880d681SAndroid Build Coastguard Worker // N.b. isPowerOf2 also checks for > 0.
2379*9880d681SAndroid Build Coastguard Worker if (!IsExact || !IntVal.isPowerOf2()) return false;
2380*9880d681SAndroid Build Coastguard Worker unsigned FBits = IntVal.logBase2();
2381*9880d681SAndroid Build Coastguard Worker
2382*9880d681SAndroid Build Coastguard Worker // Checks above should have guaranteed that we haven't lost information in
2383*9880d681SAndroid Build Coastguard Worker // finding FBits, but it must still be in range.
2384*9880d681SAndroid Build Coastguard Worker if (FBits == 0 || FBits > RegWidth) return false;
2385*9880d681SAndroid Build Coastguard Worker
2386*9880d681SAndroid Build Coastguard Worker FixedPos = CurDAG->getTargetConstant(FBits, SDLoc(N), MVT::i32);
2387*9880d681SAndroid Build Coastguard Worker return true;
2388*9880d681SAndroid Build Coastguard Worker }
2389*9880d681SAndroid Build Coastguard Worker
2390*9880d681SAndroid Build Coastguard Worker // Inspects a register string of the form o0:op1:CRn:CRm:op2 gets the fields
2391*9880d681SAndroid Build Coastguard Worker // of the string and obtains the integer values from them and combines these
2392*9880d681SAndroid Build Coastguard Worker // into a single value to be used in the MRS/MSR instruction.
getIntOperandFromRegisterString(StringRef RegString)2393*9880d681SAndroid Build Coastguard Worker static int getIntOperandFromRegisterString(StringRef RegString) {
2394*9880d681SAndroid Build Coastguard Worker SmallVector<StringRef, 5> Fields;
2395*9880d681SAndroid Build Coastguard Worker RegString.split(Fields, ':');
2396*9880d681SAndroid Build Coastguard Worker
2397*9880d681SAndroid Build Coastguard Worker if (Fields.size() == 1)
2398*9880d681SAndroid Build Coastguard Worker return -1;
2399*9880d681SAndroid Build Coastguard Worker
2400*9880d681SAndroid Build Coastguard Worker assert(Fields.size() == 5
2401*9880d681SAndroid Build Coastguard Worker && "Invalid number of fields in read register string");
2402*9880d681SAndroid Build Coastguard Worker
2403*9880d681SAndroid Build Coastguard Worker SmallVector<int, 5> Ops;
2404*9880d681SAndroid Build Coastguard Worker bool AllIntFields = true;
2405*9880d681SAndroid Build Coastguard Worker
2406*9880d681SAndroid Build Coastguard Worker for (StringRef Field : Fields) {
2407*9880d681SAndroid Build Coastguard Worker unsigned IntField;
2408*9880d681SAndroid Build Coastguard Worker AllIntFields &= !Field.getAsInteger(10, IntField);
2409*9880d681SAndroid Build Coastguard Worker Ops.push_back(IntField);
2410*9880d681SAndroid Build Coastguard Worker }
2411*9880d681SAndroid Build Coastguard Worker
2412*9880d681SAndroid Build Coastguard Worker assert(AllIntFields &&
2413*9880d681SAndroid Build Coastguard Worker "Unexpected non-integer value in special register string.");
2414*9880d681SAndroid Build Coastguard Worker
2415*9880d681SAndroid Build Coastguard Worker // Need to combine the integer fields of the string into a single value
2416*9880d681SAndroid Build Coastguard Worker // based on the bit encoding of MRS/MSR instruction.
2417*9880d681SAndroid Build Coastguard Worker return (Ops[0] << 14) | (Ops[1] << 11) | (Ops[2] << 7) |
2418*9880d681SAndroid Build Coastguard Worker (Ops[3] << 3) | (Ops[4]);
2419*9880d681SAndroid Build Coastguard Worker }
2420*9880d681SAndroid Build Coastguard Worker
2421*9880d681SAndroid Build Coastguard Worker // Lower the read_register intrinsic to an MRS instruction node if the special
2422*9880d681SAndroid Build Coastguard Worker // register string argument is either of the form detailed in the ALCE (the
2423*9880d681SAndroid Build Coastguard Worker // form described in getIntOperandsFromRegsterString) or is a named register
2424*9880d681SAndroid Build Coastguard Worker // known by the MRS SysReg mapper.
tryReadRegister(SDNode * N)2425*9880d681SAndroid Build Coastguard Worker bool AArch64DAGToDAGISel::tryReadRegister(SDNode *N) {
2426*9880d681SAndroid Build Coastguard Worker const MDNodeSDNode *MD = dyn_cast<MDNodeSDNode>(N->getOperand(1));
2427*9880d681SAndroid Build Coastguard Worker const MDString *RegString = dyn_cast<MDString>(MD->getMD()->getOperand(0));
2428*9880d681SAndroid Build Coastguard Worker SDLoc DL(N);
2429*9880d681SAndroid Build Coastguard Worker
2430*9880d681SAndroid Build Coastguard Worker int Reg = getIntOperandFromRegisterString(RegString->getString());
2431*9880d681SAndroid Build Coastguard Worker if (Reg != -1) {
2432*9880d681SAndroid Build Coastguard Worker ReplaceNode(N, CurDAG->getMachineNode(
2433*9880d681SAndroid Build Coastguard Worker AArch64::MRS, DL, N->getSimpleValueType(0), MVT::Other,
2434*9880d681SAndroid Build Coastguard Worker CurDAG->getTargetConstant(Reg, DL, MVT::i32),
2435*9880d681SAndroid Build Coastguard Worker N->getOperand(0)));
2436*9880d681SAndroid Build Coastguard Worker return true;
2437*9880d681SAndroid Build Coastguard Worker }
2438*9880d681SAndroid Build Coastguard Worker
2439*9880d681SAndroid Build Coastguard Worker // Use the sysreg mapper to map the remaining possible strings to the
2440*9880d681SAndroid Build Coastguard Worker // value for the register to be used for the instruction operand.
2441*9880d681SAndroid Build Coastguard Worker auto TheReg = AArch64SysReg::lookupSysRegByName(RegString->getString());
2442*9880d681SAndroid Build Coastguard Worker if (TheReg && TheReg->Readable &&
2443*9880d681SAndroid Build Coastguard Worker TheReg->haveFeatures(Subtarget->getFeatureBits()))
2444*9880d681SAndroid Build Coastguard Worker Reg = TheReg->Encoding;
2445*9880d681SAndroid Build Coastguard Worker else
2446*9880d681SAndroid Build Coastguard Worker Reg = AArch64SysReg::parseGenericRegister(RegString->getString());
2447*9880d681SAndroid Build Coastguard Worker
2448*9880d681SAndroid Build Coastguard Worker if (Reg != -1) {
2449*9880d681SAndroid Build Coastguard Worker ReplaceNode(N, CurDAG->getMachineNode(
2450*9880d681SAndroid Build Coastguard Worker AArch64::MRS, DL, N->getSimpleValueType(0), MVT::Other,
2451*9880d681SAndroid Build Coastguard Worker CurDAG->getTargetConstant(Reg, DL, MVT::i32),
2452*9880d681SAndroid Build Coastguard Worker N->getOperand(0)));
2453*9880d681SAndroid Build Coastguard Worker return true;
2454*9880d681SAndroid Build Coastguard Worker }
2455*9880d681SAndroid Build Coastguard Worker
2456*9880d681SAndroid Build Coastguard Worker return false;
2457*9880d681SAndroid Build Coastguard Worker }
2458*9880d681SAndroid Build Coastguard Worker
2459*9880d681SAndroid Build Coastguard Worker // Lower the write_register intrinsic to an MSR instruction node if the special
2460*9880d681SAndroid Build Coastguard Worker // register string argument is either of the form detailed in the ALCE (the
2461*9880d681SAndroid Build Coastguard Worker // form described in getIntOperandsFromRegsterString) or is a named register
2462*9880d681SAndroid Build Coastguard Worker // known by the MSR SysReg mapper.
tryWriteRegister(SDNode * N)2463*9880d681SAndroid Build Coastguard Worker bool AArch64DAGToDAGISel::tryWriteRegister(SDNode *N) {
2464*9880d681SAndroid Build Coastguard Worker const MDNodeSDNode *MD = dyn_cast<MDNodeSDNode>(N->getOperand(1));
2465*9880d681SAndroid Build Coastguard Worker const MDString *RegString = dyn_cast<MDString>(MD->getMD()->getOperand(0));
2466*9880d681SAndroid Build Coastguard Worker SDLoc DL(N);
2467*9880d681SAndroid Build Coastguard Worker
2468*9880d681SAndroid Build Coastguard Worker int Reg = getIntOperandFromRegisterString(RegString->getString());
2469*9880d681SAndroid Build Coastguard Worker if (Reg != -1) {
2470*9880d681SAndroid Build Coastguard Worker ReplaceNode(
2471*9880d681SAndroid Build Coastguard Worker N, CurDAG->getMachineNode(AArch64::MSR, DL, MVT::Other,
2472*9880d681SAndroid Build Coastguard Worker CurDAG->getTargetConstant(Reg, DL, MVT::i32),
2473*9880d681SAndroid Build Coastguard Worker N->getOperand(2), N->getOperand(0)));
2474*9880d681SAndroid Build Coastguard Worker return true;
2475*9880d681SAndroid Build Coastguard Worker }
2476*9880d681SAndroid Build Coastguard Worker
2477*9880d681SAndroid Build Coastguard Worker // Check if the register was one of those allowed as the pstatefield value in
2478*9880d681SAndroid Build Coastguard Worker // the MSR (immediate) instruction. To accept the values allowed in the
2479*9880d681SAndroid Build Coastguard Worker // pstatefield for the MSR (immediate) instruction, we also require that an
2480*9880d681SAndroid Build Coastguard Worker // immediate value has been provided as an argument, we know that this is
2481*9880d681SAndroid Build Coastguard Worker // the case as it has been ensured by semantic checking.
2482*9880d681SAndroid Build Coastguard Worker auto PMapper = AArch64PState::lookupPStateByName(RegString->getString());;
2483*9880d681SAndroid Build Coastguard Worker if (PMapper) {
2484*9880d681SAndroid Build Coastguard Worker assert (isa<ConstantSDNode>(N->getOperand(2))
2485*9880d681SAndroid Build Coastguard Worker && "Expected a constant integer expression.");
2486*9880d681SAndroid Build Coastguard Worker unsigned Reg = PMapper->Encoding;
2487*9880d681SAndroid Build Coastguard Worker uint64_t Immed = cast<ConstantSDNode>(N->getOperand(2))->getZExtValue();
2488*9880d681SAndroid Build Coastguard Worker unsigned State;
2489*9880d681SAndroid Build Coastguard Worker if (Reg == AArch64PState::PAN || Reg == AArch64PState::UAO) {
2490*9880d681SAndroid Build Coastguard Worker assert(Immed < 2 && "Bad imm");
2491*9880d681SAndroid Build Coastguard Worker State = AArch64::MSRpstateImm1;
2492*9880d681SAndroid Build Coastguard Worker } else {
2493*9880d681SAndroid Build Coastguard Worker assert(Immed < 16 && "Bad imm");
2494*9880d681SAndroid Build Coastguard Worker State = AArch64::MSRpstateImm4;
2495*9880d681SAndroid Build Coastguard Worker }
2496*9880d681SAndroid Build Coastguard Worker ReplaceNode(N, CurDAG->getMachineNode(
2497*9880d681SAndroid Build Coastguard Worker State, DL, MVT::Other,
2498*9880d681SAndroid Build Coastguard Worker CurDAG->getTargetConstant(Reg, DL, MVT::i32),
2499*9880d681SAndroid Build Coastguard Worker CurDAG->getTargetConstant(Immed, DL, MVT::i16),
2500*9880d681SAndroid Build Coastguard Worker N->getOperand(0)));
2501*9880d681SAndroid Build Coastguard Worker return true;
2502*9880d681SAndroid Build Coastguard Worker }
2503*9880d681SAndroid Build Coastguard Worker
2504*9880d681SAndroid Build Coastguard Worker // Use the sysreg mapper to attempt to map the remaining possible strings
2505*9880d681SAndroid Build Coastguard Worker // to the value for the register to be used for the MSR (register)
2506*9880d681SAndroid Build Coastguard Worker // instruction operand.
2507*9880d681SAndroid Build Coastguard Worker auto TheReg = AArch64SysReg::lookupSysRegByName(RegString->getString());
2508*9880d681SAndroid Build Coastguard Worker if (TheReg && TheReg->Writeable &&
2509*9880d681SAndroid Build Coastguard Worker TheReg->haveFeatures(Subtarget->getFeatureBits()))
2510*9880d681SAndroid Build Coastguard Worker Reg = TheReg->Encoding;
2511*9880d681SAndroid Build Coastguard Worker else
2512*9880d681SAndroid Build Coastguard Worker Reg = AArch64SysReg::parseGenericRegister(RegString->getString());
2513*9880d681SAndroid Build Coastguard Worker if (Reg != -1) {
2514*9880d681SAndroid Build Coastguard Worker ReplaceNode(N, CurDAG->getMachineNode(
2515*9880d681SAndroid Build Coastguard Worker AArch64::MSR, DL, MVT::Other,
2516*9880d681SAndroid Build Coastguard Worker CurDAG->getTargetConstant(Reg, DL, MVT::i32),
2517*9880d681SAndroid Build Coastguard Worker N->getOperand(2), N->getOperand(0)));
2518*9880d681SAndroid Build Coastguard Worker return true;
2519*9880d681SAndroid Build Coastguard Worker }
2520*9880d681SAndroid Build Coastguard Worker
2521*9880d681SAndroid Build Coastguard Worker return false;
2522*9880d681SAndroid Build Coastguard Worker }
2523*9880d681SAndroid Build Coastguard Worker
2524*9880d681SAndroid Build Coastguard Worker /// We've got special pseudo-instructions for these
SelectCMP_SWAP(SDNode * N)2525*9880d681SAndroid Build Coastguard Worker void AArch64DAGToDAGISel::SelectCMP_SWAP(SDNode *N) {
2526*9880d681SAndroid Build Coastguard Worker unsigned Opcode;
2527*9880d681SAndroid Build Coastguard Worker EVT MemTy = cast<MemSDNode>(N)->getMemoryVT();
2528*9880d681SAndroid Build Coastguard Worker if (MemTy == MVT::i8)
2529*9880d681SAndroid Build Coastguard Worker Opcode = AArch64::CMP_SWAP_8;
2530*9880d681SAndroid Build Coastguard Worker else if (MemTy == MVT::i16)
2531*9880d681SAndroid Build Coastguard Worker Opcode = AArch64::CMP_SWAP_16;
2532*9880d681SAndroid Build Coastguard Worker else if (MemTy == MVT::i32)
2533*9880d681SAndroid Build Coastguard Worker Opcode = AArch64::CMP_SWAP_32;
2534*9880d681SAndroid Build Coastguard Worker else if (MemTy == MVT::i64)
2535*9880d681SAndroid Build Coastguard Worker Opcode = AArch64::CMP_SWAP_64;
2536*9880d681SAndroid Build Coastguard Worker else
2537*9880d681SAndroid Build Coastguard Worker llvm_unreachable("Unknown AtomicCmpSwap type");
2538*9880d681SAndroid Build Coastguard Worker
2539*9880d681SAndroid Build Coastguard Worker MVT RegTy = MemTy == MVT::i64 ? MVT::i64 : MVT::i32;
2540*9880d681SAndroid Build Coastguard Worker SDValue Ops[] = {N->getOperand(1), N->getOperand(2), N->getOperand(3),
2541*9880d681SAndroid Build Coastguard Worker N->getOperand(0)};
2542*9880d681SAndroid Build Coastguard Worker SDNode *CmpSwap = CurDAG->getMachineNode(
2543*9880d681SAndroid Build Coastguard Worker Opcode, SDLoc(N),
2544*9880d681SAndroid Build Coastguard Worker CurDAG->getVTList(RegTy, MVT::i32, MVT::Other), Ops);
2545*9880d681SAndroid Build Coastguard Worker
2546*9880d681SAndroid Build Coastguard Worker MachineSDNode::mmo_iterator MemOp = MF->allocateMemRefsArray(1);
2547*9880d681SAndroid Build Coastguard Worker MemOp[0] = cast<MemSDNode>(N)->getMemOperand();
2548*9880d681SAndroid Build Coastguard Worker cast<MachineSDNode>(CmpSwap)->setMemRefs(MemOp, MemOp + 1);
2549*9880d681SAndroid Build Coastguard Worker
2550*9880d681SAndroid Build Coastguard Worker ReplaceUses(SDValue(N, 0), SDValue(CmpSwap, 0));
2551*9880d681SAndroid Build Coastguard Worker ReplaceUses(SDValue(N, 1), SDValue(CmpSwap, 2));
2552*9880d681SAndroid Build Coastguard Worker CurDAG->RemoveDeadNode(N);
2553*9880d681SAndroid Build Coastguard Worker }
2554*9880d681SAndroid Build Coastguard Worker
Select(SDNode * Node)2555*9880d681SAndroid Build Coastguard Worker void AArch64DAGToDAGISel::Select(SDNode *Node) {
2556*9880d681SAndroid Build Coastguard Worker // Dump information about the Node being selected
2557*9880d681SAndroid Build Coastguard Worker DEBUG(errs() << "Selecting: ");
2558*9880d681SAndroid Build Coastguard Worker DEBUG(Node->dump(CurDAG));
2559*9880d681SAndroid Build Coastguard Worker DEBUG(errs() << "\n");
2560*9880d681SAndroid Build Coastguard Worker
2561*9880d681SAndroid Build Coastguard Worker // If we have a custom node, we already have selected!
2562*9880d681SAndroid Build Coastguard Worker if (Node->isMachineOpcode()) {
2563*9880d681SAndroid Build Coastguard Worker DEBUG(errs() << "== "; Node->dump(CurDAG); errs() << "\n");
2564*9880d681SAndroid Build Coastguard Worker Node->setNodeId(-1);
2565*9880d681SAndroid Build Coastguard Worker return;
2566*9880d681SAndroid Build Coastguard Worker }
2567*9880d681SAndroid Build Coastguard Worker
2568*9880d681SAndroid Build Coastguard Worker // Few custom selection stuff.
2569*9880d681SAndroid Build Coastguard Worker EVT VT = Node->getValueType(0);
2570*9880d681SAndroid Build Coastguard Worker
2571*9880d681SAndroid Build Coastguard Worker switch (Node->getOpcode()) {
2572*9880d681SAndroid Build Coastguard Worker default:
2573*9880d681SAndroid Build Coastguard Worker break;
2574*9880d681SAndroid Build Coastguard Worker
2575*9880d681SAndroid Build Coastguard Worker case ISD::ATOMIC_CMP_SWAP:
2576*9880d681SAndroid Build Coastguard Worker SelectCMP_SWAP(Node);
2577*9880d681SAndroid Build Coastguard Worker return;
2578*9880d681SAndroid Build Coastguard Worker
2579*9880d681SAndroid Build Coastguard Worker case ISD::READ_REGISTER:
2580*9880d681SAndroid Build Coastguard Worker if (tryReadRegister(Node))
2581*9880d681SAndroid Build Coastguard Worker return;
2582*9880d681SAndroid Build Coastguard Worker break;
2583*9880d681SAndroid Build Coastguard Worker
2584*9880d681SAndroid Build Coastguard Worker case ISD::WRITE_REGISTER:
2585*9880d681SAndroid Build Coastguard Worker if (tryWriteRegister(Node))
2586*9880d681SAndroid Build Coastguard Worker return;
2587*9880d681SAndroid Build Coastguard Worker break;
2588*9880d681SAndroid Build Coastguard Worker
2589*9880d681SAndroid Build Coastguard Worker case ISD::ADD:
2590*9880d681SAndroid Build Coastguard Worker if (tryMLAV64LaneV128(Node))
2591*9880d681SAndroid Build Coastguard Worker return;
2592*9880d681SAndroid Build Coastguard Worker break;
2593*9880d681SAndroid Build Coastguard Worker
2594*9880d681SAndroid Build Coastguard Worker case ISD::LOAD: {
2595*9880d681SAndroid Build Coastguard Worker // Try to select as an indexed load. Fall through to normal processing
2596*9880d681SAndroid Build Coastguard Worker // if we can't.
2597*9880d681SAndroid Build Coastguard Worker if (tryIndexedLoad(Node))
2598*9880d681SAndroid Build Coastguard Worker return;
2599*9880d681SAndroid Build Coastguard Worker break;
2600*9880d681SAndroid Build Coastguard Worker }
2601*9880d681SAndroid Build Coastguard Worker
2602*9880d681SAndroid Build Coastguard Worker case ISD::SRL:
2603*9880d681SAndroid Build Coastguard Worker case ISD::AND:
2604*9880d681SAndroid Build Coastguard Worker case ISD::SRA:
2605*9880d681SAndroid Build Coastguard Worker case ISD::SIGN_EXTEND_INREG:
2606*9880d681SAndroid Build Coastguard Worker if (tryBitfieldExtractOp(Node))
2607*9880d681SAndroid Build Coastguard Worker return;
2608*9880d681SAndroid Build Coastguard Worker if (tryBitfieldInsertInZeroOp(Node))
2609*9880d681SAndroid Build Coastguard Worker return;
2610*9880d681SAndroid Build Coastguard Worker break;
2611*9880d681SAndroid Build Coastguard Worker
2612*9880d681SAndroid Build Coastguard Worker case ISD::SIGN_EXTEND:
2613*9880d681SAndroid Build Coastguard Worker if (tryBitfieldExtractOpFromSExt(Node))
2614*9880d681SAndroid Build Coastguard Worker return;
2615*9880d681SAndroid Build Coastguard Worker break;
2616*9880d681SAndroid Build Coastguard Worker
2617*9880d681SAndroid Build Coastguard Worker case ISD::OR:
2618*9880d681SAndroid Build Coastguard Worker if (tryBitfieldInsertOp(Node))
2619*9880d681SAndroid Build Coastguard Worker return;
2620*9880d681SAndroid Build Coastguard Worker break;
2621*9880d681SAndroid Build Coastguard Worker
2622*9880d681SAndroid Build Coastguard Worker case ISD::EXTRACT_VECTOR_ELT: {
2623*9880d681SAndroid Build Coastguard Worker // Extracting lane zero is a special case where we can just use a plain
2624*9880d681SAndroid Build Coastguard Worker // EXTRACT_SUBREG instruction, which will become FMOV. This is easier for
2625*9880d681SAndroid Build Coastguard Worker // the rest of the compiler, especially the register allocator and copyi
2626*9880d681SAndroid Build Coastguard Worker // propagation, to reason about, so is preferred when it's possible to
2627*9880d681SAndroid Build Coastguard Worker // use it.
2628*9880d681SAndroid Build Coastguard Worker ConstantSDNode *LaneNode = cast<ConstantSDNode>(Node->getOperand(1));
2629*9880d681SAndroid Build Coastguard Worker // Bail and use the default Select() for non-zero lanes.
2630*9880d681SAndroid Build Coastguard Worker if (LaneNode->getZExtValue() != 0)
2631*9880d681SAndroid Build Coastguard Worker break;
2632*9880d681SAndroid Build Coastguard Worker // If the element type is not the same as the result type, likewise
2633*9880d681SAndroid Build Coastguard Worker // bail and use the default Select(), as there's more to do than just
2634*9880d681SAndroid Build Coastguard Worker // a cross-class COPY. This catches extracts of i8 and i16 elements
2635*9880d681SAndroid Build Coastguard Worker // since they will need an explicit zext.
2636*9880d681SAndroid Build Coastguard Worker if (VT != Node->getOperand(0).getValueType().getVectorElementType())
2637*9880d681SAndroid Build Coastguard Worker break;
2638*9880d681SAndroid Build Coastguard Worker unsigned SubReg;
2639*9880d681SAndroid Build Coastguard Worker switch (Node->getOperand(0)
2640*9880d681SAndroid Build Coastguard Worker .getValueType()
2641*9880d681SAndroid Build Coastguard Worker .getVectorElementType()
2642*9880d681SAndroid Build Coastguard Worker .getSizeInBits()) {
2643*9880d681SAndroid Build Coastguard Worker default:
2644*9880d681SAndroid Build Coastguard Worker llvm_unreachable("Unexpected vector element type!");
2645*9880d681SAndroid Build Coastguard Worker case 64:
2646*9880d681SAndroid Build Coastguard Worker SubReg = AArch64::dsub;
2647*9880d681SAndroid Build Coastguard Worker break;
2648*9880d681SAndroid Build Coastguard Worker case 32:
2649*9880d681SAndroid Build Coastguard Worker SubReg = AArch64::ssub;
2650*9880d681SAndroid Build Coastguard Worker break;
2651*9880d681SAndroid Build Coastguard Worker case 16:
2652*9880d681SAndroid Build Coastguard Worker SubReg = AArch64::hsub;
2653*9880d681SAndroid Build Coastguard Worker break;
2654*9880d681SAndroid Build Coastguard Worker case 8:
2655*9880d681SAndroid Build Coastguard Worker llvm_unreachable("unexpected zext-requiring extract element!");
2656*9880d681SAndroid Build Coastguard Worker }
2657*9880d681SAndroid Build Coastguard Worker SDValue Extract = CurDAG->getTargetExtractSubreg(SubReg, SDLoc(Node), VT,
2658*9880d681SAndroid Build Coastguard Worker Node->getOperand(0));
2659*9880d681SAndroid Build Coastguard Worker DEBUG(dbgs() << "ISEL: Custom selection!\n=> ");
2660*9880d681SAndroid Build Coastguard Worker DEBUG(Extract->dumpr(CurDAG));
2661*9880d681SAndroid Build Coastguard Worker DEBUG(dbgs() << "\n");
2662*9880d681SAndroid Build Coastguard Worker ReplaceNode(Node, Extract.getNode());
2663*9880d681SAndroid Build Coastguard Worker return;
2664*9880d681SAndroid Build Coastguard Worker }
2665*9880d681SAndroid Build Coastguard Worker case ISD::Constant: {
2666*9880d681SAndroid Build Coastguard Worker // Materialize zero constants as copies from WZR/XZR. This allows
2667*9880d681SAndroid Build Coastguard Worker // the coalescer to propagate these into other instructions.
2668*9880d681SAndroid Build Coastguard Worker ConstantSDNode *ConstNode = cast<ConstantSDNode>(Node);
2669*9880d681SAndroid Build Coastguard Worker if (ConstNode->isNullValue()) {
2670*9880d681SAndroid Build Coastguard Worker if (VT == MVT::i32) {
2671*9880d681SAndroid Build Coastguard Worker SDValue New = CurDAG->getCopyFromReg(
2672*9880d681SAndroid Build Coastguard Worker CurDAG->getEntryNode(), SDLoc(Node), AArch64::WZR, MVT::i32);
2673*9880d681SAndroid Build Coastguard Worker ReplaceNode(Node, New.getNode());
2674*9880d681SAndroid Build Coastguard Worker return;
2675*9880d681SAndroid Build Coastguard Worker } else if (VT == MVT::i64) {
2676*9880d681SAndroid Build Coastguard Worker SDValue New = CurDAG->getCopyFromReg(
2677*9880d681SAndroid Build Coastguard Worker CurDAG->getEntryNode(), SDLoc(Node), AArch64::XZR, MVT::i64);
2678*9880d681SAndroid Build Coastguard Worker ReplaceNode(Node, New.getNode());
2679*9880d681SAndroid Build Coastguard Worker return;
2680*9880d681SAndroid Build Coastguard Worker }
2681*9880d681SAndroid Build Coastguard Worker }
2682*9880d681SAndroid Build Coastguard Worker break;
2683*9880d681SAndroid Build Coastguard Worker }
2684*9880d681SAndroid Build Coastguard Worker
2685*9880d681SAndroid Build Coastguard Worker case ISD::FrameIndex: {
2686*9880d681SAndroid Build Coastguard Worker // Selects to ADDXri FI, 0 which in turn will become ADDXri SP, imm.
2687*9880d681SAndroid Build Coastguard Worker int FI = cast<FrameIndexSDNode>(Node)->getIndex();
2688*9880d681SAndroid Build Coastguard Worker unsigned Shifter = AArch64_AM::getShifterImm(AArch64_AM::LSL, 0);
2689*9880d681SAndroid Build Coastguard Worker const TargetLowering *TLI = getTargetLowering();
2690*9880d681SAndroid Build Coastguard Worker SDValue TFI = CurDAG->getTargetFrameIndex(
2691*9880d681SAndroid Build Coastguard Worker FI, TLI->getPointerTy(CurDAG->getDataLayout()));
2692*9880d681SAndroid Build Coastguard Worker SDLoc DL(Node);
2693*9880d681SAndroid Build Coastguard Worker SDValue Ops[] = { TFI, CurDAG->getTargetConstant(0, DL, MVT::i32),
2694*9880d681SAndroid Build Coastguard Worker CurDAG->getTargetConstant(Shifter, DL, MVT::i32) };
2695*9880d681SAndroid Build Coastguard Worker CurDAG->SelectNodeTo(Node, AArch64::ADDXri, MVT::i64, Ops);
2696*9880d681SAndroid Build Coastguard Worker return;
2697*9880d681SAndroid Build Coastguard Worker }
2698*9880d681SAndroid Build Coastguard Worker case ISD::INTRINSIC_W_CHAIN: {
2699*9880d681SAndroid Build Coastguard Worker unsigned IntNo = cast<ConstantSDNode>(Node->getOperand(1))->getZExtValue();
2700*9880d681SAndroid Build Coastguard Worker switch (IntNo) {
2701*9880d681SAndroid Build Coastguard Worker default:
2702*9880d681SAndroid Build Coastguard Worker break;
2703*9880d681SAndroid Build Coastguard Worker case Intrinsic::aarch64_ldaxp:
2704*9880d681SAndroid Build Coastguard Worker case Intrinsic::aarch64_ldxp: {
2705*9880d681SAndroid Build Coastguard Worker unsigned Op =
2706*9880d681SAndroid Build Coastguard Worker IntNo == Intrinsic::aarch64_ldaxp ? AArch64::LDAXPX : AArch64::LDXPX;
2707*9880d681SAndroid Build Coastguard Worker SDValue MemAddr = Node->getOperand(2);
2708*9880d681SAndroid Build Coastguard Worker SDLoc DL(Node);
2709*9880d681SAndroid Build Coastguard Worker SDValue Chain = Node->getOperand(0);
2710*9880d681SAndroid Build Coastguard Worker
2711*9880d681SAndroid Build Coastguard Worker SDNode *Ld = CurDAG->getMachineNode(Op, DL, MVT::i64, MVT::i64,
2712*9880d681SAndroid Build Coastguard Worker MVT::Other, MemAddr, Chain);
2713*9880d681SAndroid Build Coastguard Worker
2714*9880d681SAndroid Build Coastguard Worker // Transfer memoperands.
2715*9880d681SAndroid Build Coastguard Worker MachineSDNode::mmo_iterator MemOp = MF->allocateMemRefsArray(1);
2716*9880d681SAndroid Build Coastguard Worker MemOp[0] = cast<MemIntrinsicSDNode>(Node)->getMemOperand();
2717*9880d681SAndroid Build Coastguard Worker cast<MachineSDNode>(Ld)->setMemRefs(MemOp, MemOp + 1);
2718*9880d681SAndroid Build Coastguard Worker ReplaceNode(Node, Ld);
2719*9880d681SAndroid Build Coastguard Worker return;
2720*9880d681SAndroid Build Coastguard Worker }
2721*9880d681SAndroid Build Coastguard Worker case Intrinsic::aarch64_stlxp:
2722*9880d681SAndroid Build Coastguard Worker case Intrinsic::aarch64_stxp: {
2723*9880d681SAndroid Build Coastguard Worker unsigned Op =
2724*9880d681SAndroid Build Coastguard Worker IntNo == Intrinsic::aarch64_stlxp ? AArch64::STLXPX : AArch64::STXPX;
2725*9880d681SAndroid Build Coastguard Worker SDLoc DL(Node);
2726*9880d681SAndroid Build Coastguard Worker SDValue Chain = Node->getOperand(0);
2727*9880d681SAndroid Build Coastguard Worker SDValue ValLo = Node->getOperand(2);
2728*9880d681SAndroid Build Coastguard Worker SDValue ValHi = Node->getOperand(3);
2729*9880d681SAndroid Build Coastguard Worker SDValue MemAddr = Node->getOperand(4);
2730*9880d681SAndroid Build Coastguard Worker
2731*9880d681SAndroid Build Coastguard Worker // Place arguments in the right order.
2732*9880d681SAndroid Build Coastguard Worker SDValue Ops[] = {ValLo, ValHi, MemAddr, Chain};
2733*9880d681SAndroid Build Coastguard Worker
2734*9880d681SAndroid Build Coastguard Worker SDNode *St = CurDAG->getMachineNode(Op, DL, MVT::i32, MVT::Other, Ops);
2735*9880d681SAndroid Build Coastguard Worker // Transfer memoperands.
2736*9880d681SAndroid Build Coastguard Worker MachineSDNode::mmo_iterator MemOp = MF->allocateMemRefsArray(1);
2737*9880d681SAndroid Build Coastguard Worker MemOp[0] = cast<MemIntrinsicSDNode>(Node)->getMemOperand();
2738*9880d681SAndroid Build Coastguard Worker cast<MachineSDNode>(St)->setMemRefs(MemOp, MemOp + 1);
2739*9880d681SAndroid Build Coastguard Worker
2740*9880d681SAndroid Build Coastguard Worker ReplaceNode(Node, St);
2741*9880d681SAndroid Build Coastguard Worker return;
2742*9880d681SAndroid Build Coastguard Worker }
2743*9880d681SAndroid Build Coastguard Worker case Intrinsic::aarch64_neon_ld1x2:
2744*9880d681SAndroid Build Coastguard Worker if (VT == MVT::v8i8) {
2745*9880d681SAndroid Build Coastguard Worker SelectLoad(Node, 2, AArch64::LD1Twov8b, AArch64::dsub0);
2746*9880d681SAndroid Build Coastguard Worker return;
2747*9880d681SAndroid Build Coastguard Worker } else if (VT == MVT::v16i8) {
2748*9880d681SAndroid Build Coastguard Worker SelectLoad(Node, 2, AArch64::LD1Twov16b, AArch64::qsub0);
2749*9880d681SAndroid Build Coastguard Worker return;
2750*9880d681SAndroid Build Coastguard Worker } else if (VT == MVT::v4i16 || VT == MVT::v4f16) {
2751*9880d681SAndroid Build Coastguard Worker SelectLoad(Node, 2, AArch64::LD1Twov4h, AArch64::dsub0);
2752*9880d681SAndroid Build Coastguard Worker return;
2753*9880d681SAndroid Build Coastguard Worker } else if (VT == MVT::v8i16 || VT == MVT::v8f16) {
2754*9880d681SAndroid Build Coastguard Worker SelectLoad(Node, 2, AArch64::LD1Twov8h, AArch64::qsub0);
2755*9880d681SAndroid Build Coastguard Worker return;
2756*9880d681SAndroid Build Coastguard Worker } else if (VT == MVT::v2i32 || VT == MVT::v2f32) {
2757*9880d681SAndroid Build Coastguard Worker SelectLoad(Node, 2, AArch64::LD1Twov2s, AArch64::dsub0);
2758*9880d681SAndroid Build Coastguard Worker return;
2759*9880d681SAndroid Build Coastguard Worker } else if (VT == MVT::v4i32 || VT == MVT::v4f32) {
2760*9880d681SAndroid Build Coastguard Worker SelectLoad(Node, 2, AArch64::LD1Twov4s, AArch64::qsub0);
2761*9880d681SAndroid Build Coastguard Worker return;
2762*9880d681SAndroid Build Coastguard Worker } else if (VT == MVT::v1i64 || VT == MVT::v1f64) {
2763*9880d681SAndroid Build Coastguard Worker SelectLoad(Node, 2, AArch64::LD1Twov1d, AArch64::dsub0);
2764*9880d681SAndroid Build Coastguard Worker return;
2765*9880d681SAndroid Build Coastguard Worker } else if (VT == MVT::v2i64 || VT == MVT::v2f64) {
2766*9880d681SAndroid Build Coastguard Worker SelectLoad(Node, 2, AArch64::LD1Twov2d, AArch64::qsub0);
2767*9880d681SAndroid Build Coastguard Worker return;
2768*9880d681SAndroid Build Coastguard Worker }
2769*9880d681SAndroid Build Coastguard Worker break;
2770*9880d681SAndroid Build Coastguard Worker case Intrinsic::aarch64_neon_ld1x3:
2771*9880d681SAndroid Build Coastguard Worker if (VT == MVT::v8i8) {
2772*9880d681SAndroid Build Coastguard Worker SelectLoad(Node, 3, AArch64::LD1Threev8b, AArch64::dsub0);
2773*9880d681SAndroid Build Coastguard Worker return;
2774*9880d681SAndroid Build Coastguard Worker } else if (VT == MVT::v16i8) {
2775*9880d681SAndroid Build Coastguard Worker SelectLoad(Node, 3, AArch64::LD1Threev16b, AArch64::qsub0);
2776*9880d681SAndroid Build Coastguard Worker return;
2777*9880d681SAndroid Build Coastguard Worker } else if (VT == MVT::v4i16 || VT == MVT::v4f16) {
2778*9880d681SAndroid Build Coastguard Worker SelectLoad(Node, 3, AArch64::LD1Threev4h, AArch64::dsub0);
2779*9880d681SAndroid Build Coastguard Worker return;
2780*9880d681SAndroid Build Coastguard Worker } else if (VT == MVT::v8i16 || VT == MVT::v8f16) {
2781*9880d681SAndroid Build Coastguard Worker SelectLoad(Node, 3, AArch64::LD1Threev8h, AArch64::qsub0);
2782*9880d681SAndroid Build Coastguard Worker return;
2783*9880d681SAndroid Build Coastguard Worker } else if (VT == MVT::v2i32 || VT == MVT::v2f32) {
2784*9880d681SAndroid Build Coastguard Worker SelectLoad(Node, 3, AArch64::LD1Threev2s, AArch64::dsub0);
2785*9880d681SAndroid Build Coastguard Worker return;
2786*9880d681SAndroid Build Coastguard Worker } else if (VT == MVT::v4i32 || VT == MVT::v4f32) {
2787*9880d681SAndroid Build Coastguard Worker SelectLoad(Node, 3, AArch64::LD1Threev4s, AArch64::qsub0);
2788*9880d681SAndroid Build Coastguard Worker return;
2789*9880d681SAndroid Build Coastguard Worker } else if (VT == MVT::v1i64 || VT == MVT::v1f64) {
2790*9880d681SAndroid Build Coastguard Worker SelectLoad(Node, 3, AArch64::LD1Threev1d, AArch64::dsub0);
2791*9880d681SAndroid Build Coastguard Worker return;
2792*9880d681SAndroid Build Coastguard Worker } else if (VT == MVT::v2i64 || VT == MVT::v2f64) {
2793*9880d681SAndroid Build Coastguard Worker SelectLoad(Node, 3, AArch64::LD1Threev2d, AArch64::qsub0);
2794*9880d681SAndroid Build Coastguard Worker return;
2795*9880d681SAndroid Build Coastguard Worker }
2796*9880d681SAndroid Build Coastguard Worker break;
2797*9880d681SAndroid Build Coastguard Worker case Intrinsic::aarch64_neon_ld1x4:
2798*9880d681SAndroid Build Coastguard Worker if (VT == MVT::v8i8) {
2799*9880d681SAndroid Build Coastguard Worker SelectLoad(Node, 4, AArch64::LD1Fourv8b, AArch64::dsub0);
2800*9880d681SAndroid Build Coastguard Worker return;
2801*9880d681SAndroid Build Coastguard Worker } else if (VT == MVT::v16i8) {
2802*9880d681SAndroid Build Coastguard Worker SelectLoad(Node, 4, AArch64::LD1Fourv16b, AArch64::qsub0);
2803*9880d681SAndroid Build Coastguard Worker return;
2804*9880d681SAndroid Build Coastguard Worker } else if (VT == MVT::v4i16 || VT == MVT::v4f16) {
2805*9880d681SAndroid Build Coastguard Worker SelectLoad(Node, 4, AArch64::LD1Fourv4h, AArch64::dsub0);
2806*9880d681SAndroid Build Coastguard Worker return;
2807*9880d681SAndroid Build Coastguard Worker } else if (VT == MVT::v8i16 || VT == MVT::v8f16) {
2808*9880d681SAndroid Build Coastguard Worker SelectLoad(Node, 4, AArch64::LD1Fourv8h, AArch64::qsub0);
2809*9880d681SAndroid Build Coastguard Worker return;
2810*9880d681SAndroid Build Coastguard Worker } else if (VT == MVT::v2i32 || VT == MVT::v2f32) {
2811*9880d681SAndroid Build Coastguard Worker SelectLoad(Node, 4, AArch64::LD1Fourv2s, AArch64::dsub0);
2812*9880d681SAndroid Build Coastguard Worker return;
2813*9880d681SAndroid Build Coastguard Worker } else if (VT == MVT::v4i32 || VT == MVT::v4f32) {
2814*9880d681SAndroid Build Coastguard Worker SelectLoad(Node, 4, AArch64::LD1Fourv4s, AArch64::qsub0);
2815*9880d681SAndroid Build Coastguard Worker return;
2816*9880d681SAndroid Build Coastguard Worker } else if (VT == MVT::v1i64 || VT == MVT::v1f64) {
2817*9880d681SAndroid Build Coastguard Worker SelectLoad(Node, 4, AArch64::LD1Fourv1d, AArch64::dsub0);
2818*9880d681SAndroid Build Coastguard Worker return;
2819*9880d681SAndroid Build Coastguard Worker } else if (VT == MVT::v2i64 || VT == MVT::v2f64) {
2820*9880d681SAndroid Build Coastguard Worker SelectLoad(Node, 4, AArch64::LD1Fourv2d, AArch64::qsub0);
2821*9880d681SAndroid Build Coastguard Worker return;
2822*9880d681SAndroid Build Coastguard Worker }
2823*9880d681SAndroid Build Coastguard Worker break;
2824*9880d681SAndroid Build Coastguard Worker case Intrinsic::aarch64_neon_ld2:
2825*9880d681SAndroid Build Coastguard Worker if (VT == MVT::v8i8) {
2826*9880d681SAndroid Build Coastguard Worker SelectLoad(Node, 2, AArch64::LD2Twov8b, AArch64::dsub0);
2827*9880d681SAndroid Build Coastguard Worker return;
2828*9880d681SAndroid Build Coastguard Worker } else if (VT == MVT::v16i8) {
2829*9880d681SAndroid Build Coastguard Worker SelectLoad(Node, 2, AArch64::LD2Twov16b, AArch64::qsub0);
2830*9880d681SAndroid Build Coastguard Worker return;
2831*9880d681SAndroid Build Coastguard Worker } else if (VT == MVT::v4i16 || VT == MVT::v4f16) {
2832*9880d681SAndroid Build Coastguard Worker SelectLoad(Node, 2, AArch64::LD2Twov4h, AArch64::dsub0);
2833*9880d681SAndroid Build Coastguard Worker return;
2834*9880d681SAndroid Build Coastguard Worker } else if (VT == MVT::v8i16 || VT == MVT::v8f16) {
2835*9880d681SAndroid Build Coastguard Worker SelectLoad(Node, 2, AArch64::LD2Twov8h, AArch64::qsub0);
2836*9880d681SAndroid Build Coastguard Worker return;
2837*9880d681SAndroid Build Coastguard Worker } else if (VT == MVT::v2i32 || VT == MVT::v2f32) {
2838*9880d681SAndroid Build Coastguard Worker SelectLoad(Node, 2, AArch64::LD2Twov2s, AArch64::dsub0);
2839*9880d681SAndroid Build Coastguard Worker return;
2840*9880d681SAndroid Build Coastguard Worker } else if (VT == MVT::v4i32 || VT == MVT::v4f32) {
2841*9880d681SAndroid Build Coastguard Worker SelectLoad(Node, 2, AArch64::LD2Twov4s, AArch64::qsub0);
2842*9880d681SAndroid Build Coastguard Worker return;
2843*9880d681SAndroid Build Coastguard Worker } else if (VT == MVT::v1i64 || VT == MVT::v1f64) {
2844*9880d681SAndroid Build Coastguard Worker SelectLoad(Node, 2, AArch64::LD1Twov1d, AArch64::dsub0);
2845*9880d681SAndroid Build Coastguard Worker return;
2846*9880d681SAndroid Build Coastguard Worker } else if (VT == MVT::v2i64 || VT == MVT::v2f64) {
2847*9880d681SAndroid Build Coastguard Worker SelectLoad(Node, 2, AArch64::LD2Twov2d, AArch64::qsub0);
2848*9880d681SAndroid Build Coastguard Worker return;
2849*9880d681SAndroid Build Coastguard Worker }
2850*9880d681SAndroid Build Coastguard Worker break;
2851*9880d681SAndroid Build Coastguard Worker case Intrinsic::aarch64_neon_ld3:
2852*9880d681SAndroid Build Coastguard Worker if (VT == MVT::v8i8) {
2853*9880d681SAndroid Build Coastguard Worker SelectLoad(Node, 3, AArch64::LD3Threev8b, AArch64::dsub0);
2854*9880d681SAndroid Build Coastguard Worker return;
2855*9880d681SAndroid Build Coastguard Worker } else if (VT == MVT::v16i8) {
2856*9880d681SAndroid Build Coastguard Worker SelectLoad(Node, 3, AArch64::LD3Threev16b, AArch64::qsub0);
2857*9880d681SAndroid Build Coastguard Worker return;
2858*9880d681SAndroid Build Coastguard Worker } else if (VT == MVT::v4i16 || VT == MVT::v4f16) {
2859*9880d681SAndroid Build Coastguard Worker SelectLoad(Node, 3, AArch64::LD3Threev4h, AArch64::dsub0);
2860*9880d681SAndroid Build Coastguard Worker return;
2861*9880d681SAndroid Build Coastguard Worker } else if (VT == MVT::v8i16 || VT == MVT::v8f16) {
2862*9880d681SAndroid Build Coastguard Worker SelectLoad(Node, 3, AArch64::LD3Threev8h, AArch64::qsub0);
2863*9880d681SAndroid Build Coastguard Worker return;
2864*9880d681SAndroid Build Coastguard Worker } else if (VT == MVT::v2i32 || VT == MVT::v2f32) {
2865*9880d681SAndroid Build Coastguard Worker SelectLoad(Node, 3, AArch64::LD3Threev2s, AArch64::dsub0);
2866*9880d681SAndroid Build Coastguard Worker return;
2867*9880d681SAndroid Build Coastguard Worker } else if (VT == MVT::v4i32 || VT == MVT::v4f32) {
2868*9880d681SAndroid Build Coastguard Worker SelectLoad(Node, 3, AArch64::LD3Threev4s, AArch64::qsub0);
2869*9880d681SAndroid Build Coastguard Worker return;
2870*9880d681SAndroid Build Coastguard Worker } else if (VT == MVT::v1i64 || VT == MVT::v1f64) {
2871*9880d681SAndroid Build Coastguard Worker SelectLoad(Node, 3, AArch64::LD1Threev1d, AArch64::dsub0);
2872*9880d681SAndroid Build Coastguard Worker return;
2873*9880d681SAndroid Build Coastguard Worker } else if (VT == MVT::v2i64 || VT == MVT::v2f64) {
2874*9880d681SAndroid Build Coastguard Worker SelectLoad(Node, 3, AArch64::LD3Threev2d, AArch64::qsub0);
2875*9880d681SAndroid Build Coastguard Worker return;
2876*9880d681SAndroid Build Coastguard Worker }
2877*9880d681SAndroid Build Coastguard Worker break;
2878*9880d681SAndroid Build Coastguard Worker case Intrinsic::aarch64_neon_ld4:
2879*9880d681SAndroid Build Coastguard Worker if (VT == MVT::v8i8) {
2880*9880d681SAndroid Build Coastguard Worker SelectLoad(Node, 4, AArch64::LD4Fourv8b, AArch64::dsub0);
2881*9880d681SAndroid Build Coastguard Worker return;
2882*9880d681SAndroid Build Coastguard Worker } else if (VT == MVT::v16i8) {
2883*9880d681SAndroid Build Coastguard Worker SelectLoad(Node, 4, AArch64::LD4Fourv16b, AArch64::qsub0);
2884*9880d681SAndroid Build Coastguard Worker return;
2885*9880d681SAndroid Build Coastguard Worker } else if (VT == MVT::v4i16 || VT == MVT::v4f16) {
2886*9880d681SAndroid Build Coastguard Worker SelectLoad(Node, 4, AArch64::LD4Fourv4h, AArch64::dsub0);
2887*9880d681SAndroid Build Coastguard Worker return;
2888*9880d681SAndroid Build Coastguard Worker } else if (VT == MVT::v8i16 || VT == MVT::v8f16) {
2889*9880d681SAndroid Build Coastguard Worker SelectLoad(Node, 4, AArch64::LD4Fourv8h, AArch64::qsub0);
2890*9880d681SAndroid Build Coastguard Worker return;
2891*9880d681SAndroid Build Coastguard Worker } else if (VT == MVT::v2i32 || VT == MVT::v2f32) {
2892*9880d681SAndroid Build Coastguard Worker SelectLoad(Node, 4, AArch64::LD4Fourv2s, AArch64::dsub0);
2893*9880d681SAndroid Build Coastguard Worker return;
2894*9880d681SAndroid Build Coastguard Worker } else if (VT == MVT::v4i32 || VT == MVT::v4f32) {
2895*9880d681SAndroid Build Coastguard Worker SelectLoad(Node, 4, AArch64::LD4Fourv4s, AArch64::qsub0);
2896*9880d681SAndroid Build Coastguard Worker return;
2897*9880d681SAndroid Build Coastguard Worker } else if (VT == MVT::v1i64 || VT == MVT::v1f64) {
2898*9880d681SAndroid Build Coastguard Worker SelectLoad(Node, 4, AArch64::LD1Fourv1d, AArch64::dsub0);
2899*9880d681SAndroid Build Coastguard Worker return;
2900*9880d681SAndroid Build Coastguard Worker } else if (VT == MVT::v2i64 || VT == MVT::v2f64) {
2901*9880d681SAndroid Build Coastguard Worker SelectLoad(Node, 4, AArch64::LD4Fourv2d, AArch64::qsub0);
2902*9880d681SAndroid Build Coastguard Worker return;
2903*9880d681SAndroid Build Coastguard Worker }
2904*9880d681SAndroid Build Coastguard Worker break;
2905*9880d681SAndroid Build Coastguard Worker case Intrinsic::aarch64_neon_ld2r:
2906*9880d681SAndroid Build Coastguard Worker if (VT == MVT::v8i8) {
2907*9880d681SAndroid Build Coastguard Worker SelectLoad(Node, 2, AArch64::LD2Rv8b, AArch64::dsub0);
2908*9880d681SAndroid Build Coastguard Worker return;
2909*9880d681SAndroid Build Coastguard Worker } else if (VT == MVT::v16i8) {
2910*9880d681SAndroid Build Coastguard Worker SelectLoad(Node, 2, AArch64::LD2Rv16b, AArch64::qsub0);
2911*9880d681SAndroid Build Coastguard Worker return;
2912*9880d681SAndroid Build Coastguard Worker } else if (VT == MVT::v4i16 || VT == MVT::v4f16) {
2913*9880d681SAndroid Build Coastguard Worker SelectLoad(Node, 2, AArch64::LD2Rv4h, AArch64::dsub0);
2914*9880d681SAndroid Build Coastguard Worker return;
2915*9880d681SAndroid Build Coastguard Worker } else if (VT == MVT::v8i16 || VT == MVT::v8f16) {
2916*9880d681SAndroid Build Coastguard Worker SelectLoad(Node, 2, AArch64::LD2Rv8h, AArch64::qsub0);
2917*9880d681SAndroid Build Coastguard Worker return;
2918*9880d681SAndroid Build Coastguard Worker } else if (VT == MVT::v2i32 || VT == MVT::v2f32) {
2919*9880d681SAndroid Build Coastguard Worker SelectLoad(Node, 2, AArch64::LD2Rv2s, AArch64::dsub0);
2920*9880d681SAndroid Build Coastguard Worker return;
2921*9880d681SAndroid Build Coastguard Worker } else if (VT == MVT::v4i32 || VT == MVT::v4f32) {
2922*9880d681SAndroid Build Coastguard Worker SelectLoad(Node, 2, AArch64::LD2Rv4s, AArch64::qsub0);
2923*9880d681SAndroid Build Coastguard Worker return;
2924*9880d681SAndroid Build Coastguard Worker } else if (VT == MVT::v1i64 || VT == MVT::v1f64) {
2925*9880d681SAndroid Build Coastguard Worker SelectLoad(Node, 2, AArch64::LD2Rv1d, AArch64::dsub0);
2926*9880d681SAndroid Build Coastguard Worker return;
2927*9880d681SAndroid Build Coastguard Worker } else if (VT == MVT::v2i64 || VT == MVT::v2f64) {
2928*9880d681SAndroid Build Coastguard Worker SelectLoad(Node, 2, AArch64::LD2Rv2d, AArch64::qsub0);
2929*9880d681SAndroid Build Coastguard Worker return;
2930*9880d681SAndroid Build Coastguard Worker }
2931*9880d681SAndroid Build Coastguard Worker break;
2932*9880d681SAndroid Build Coastguard Worker case Intrinsic::aarch64_neon_ld3r:
2933*9880d681SAndroid Build Coastguard Worker if (VT == MVT::v8i8) {
2934*9880d681SAndroid Build Coastguard Worker SelectLoad(Node, 3, AArch64::LD3Rv8b, AArch64::dsub0);
2935*9880d681SAndroid Build Coastguard Worker return;
2936*9880d681SAndroid Build Coastguard Worker } else if (VT == MVT::v16i8) {
2937*9880d681SAndroid Build Coastguard Worker SelectLoad(Node, 3, AArch64::LD3Rv16b, AArch64::qsub0);
2938*9880d681SAndroid Build Coastguard Worker return;
2939*9880d681SAndroid Build Coastguard Worker } else if (VT == MVT::v4i16 || VT == MVT::v4f16) {
2940*9880d681SAndroid Build Coastguard Worker SelectLoad(Node, 3, AArch64::LD3Rv4h, AArch64::dsub0);
2941*9880d681SAndroid Build Coastguard Worker return;
2942*9880d681SAndroid Build Coastguard Worker } else if (VT == MVT::v8i16 || VT == MVT::v8f16) {
2943*9880d681SAndroid Build Coastguard Worker SelectLoad(Node, 3, AArch64::LD3Rv8h, AArch64::qsub0);
2944*9880d681SAndroid Build Coastguard Worker return;
2945*9880d681SAndroid Build Coastguard Worker } else if (VT == MVT::v2i32 || VT == MVT::v2f32) {
2946*9880d681SAndroid Build Coastguard Worker SelectLoad(Node, 3, AArch64::LD3Rv2s, AArch64::dsub0);
2947*9880d681SAndroid Build Coastguard Worker return;
2948*9880d681SAndroid Build Coastguard Worker } else if (VT == MVT::v4i32 || VT == MVT::v4f32) {
2949*9880d681SAndroid Build Coastguard Worker SelectLoad(Node, 3, AArch64::LD3Rv4s, AArch64::qsub0);
2950*9880d681SAndroid Build Coastguard Worker return;
2951*9880d681SAndroid Build Coastguard Worker } else if (VT == MVT::v1i64 || VT == MVT::v1f64) {
2952*9880d681SAndroid Build Coastguard Worker SelectLoad(Node, 3, AArch64::LD3Rv1d, AArch64::dsub0);
2953*9880d681SAndroid Build Coastguard Worker return;
2954*9880d681SAndroid Build Coastguard Worker } else if (VT == MVT::v2i64 || VT == MVT::v2f64) {
2955*9880d681SAndroid Build Coastguard Worker SelectLoad(Node, 3, AArch64::LD3Rv2d, AArch64::qsub0);
2956*9880d681SAndroid Build Coastguard Worker return;
2957*9880d681SAndroid Build Coastguard Worker }
2958*9880d681SAndroid Build Coastguard Worker break;
2959*9880d681SAndroid Build Coastguard Worker case Intrinsic::aarch64_neon_ld4r:
2960*9880d681SAndroid Build Coastguard Worker if (VT == MVT::v8i8) {
2961*9880d681SAndroid Build Coastguard Worker SelectLoad(Node, 4, AArch64::LD4Rv8b, AArch64::dsub0);
2962*9880d681SAndroid Build Coastguard Worker return;
2963*9880d681SAndroid Build Coastguard Worker } else if (VT == MVT::v16i8) {
2964*9880d681SAndroid Build Coastguard Worker SelectLoad(Node, 4, AArch64::LD4Rv16b, AArch64::qsub0);
2965*9880d681SAndroid Build Coastguard Worker return;
2966*9880d681SAndroid Build Coastguard Worker } else if (VT == MVT::v4i16 || VT == MVT::v4f16) {
2967*9880d681SAndroid Build Coastguard Worker SelectLoad(Node, 4, AArch64::LD4Rv4h, AArch64::dsub0);
2968*9880d681SAndroid Build Coastguard Worker return;
2969*9880d681SAndroid Build Coastguard Worker } else if (VT == MVT::v8i16 || VT == MVT::v8f16) {
2970*9880d681SAndroid Build Coastguard Worker SelectLoad(Node, 4, AArch64::LD4Rv8h, AArch64::qsub0);
2971*9880d681SAndroid Build Coastguard Worker return;
2972*9880d681SAndroid Build Coastguard Worker } else if (VT == MVT::v2i32 || VT == MVT::v2f32) {
2973*9880d681SAndroid Build Coastguard Worker SelectLoad(Node, 4, AArch64::LD4Rv2s, AArch64::dsub0);
2974*9880d681SAndroid Build Coastguard Worker return;
2975*9880d681SAndroid Build Coastguard Worker } else if (VT == MVT::v4i32 || VT == MVT::v4f32) {
2976*9880d681SAndroid Build Coastguard Worker SelectLoad(Node, 4, AArch64::LD4Rv4s, AArch64::qsub0);
2977*9880d681SAndroid Build Coastguard Worker return;
2978*9880d681SAndroid Build Coastguard Worker } else if (VT == MVT::v1i64 || VT == MVT::v1f64) {
2979*9880d681SAndroid Build Coastguard Worker SelectLoad(Node, 4, AArch64::LD4Rv1d, AArch64::dsub0);
2980*9880d681SAndroid Build Coastguard Worker return;
2981*9880d681SAndroid Build Coastguard Worker } else if (VT == MVT::v2i64 || VT == MVT::v2f64) {
2982*9880d681SAndroid Build Coastguard Worker SelectLoad(Node, 4, AArch64::LD4Rv2d, AArch64::qsub0);
2983*9880d681SAndroid Build Coastguard Worker return;
2984*9880d681SAndroid Build Coastguard Worker }
2985*9880d681SAndroid Build Coastguard Worker break;
2986*9880d681SAndroid Build Coastguard Worker case Intrinsic::aarch64_neon_ld2lane:
2987*9880d681SAndroid Build Coastguard Worker if (VT == MVT::v16i8 || VT == MVT::v8i8) {
2988*9880d681SAndroid Build Coastguard Worker SelectLoadLane(Node, 2, AArch64::LD2i8);
2989*9880d681SAndroid Build Coastguard Worker return;
2990*9880d681SAndroid Build Coastguard Worker } else if (VT == MVT::v8i16 || VT == MVT::v4i16 || VT == MVT::v4f16 ||
2991*9880d681SAndroid Build Coastguard Worker VT == MVT::v8f16) {
2992*9880d681SAndroid Build Coastguard Worker SelectLoadLane(Node, 2, AArch64::LD2i16);
2993*9880d681SAndroid Build Coastguard Worker return;
2994*9880d681SAndroid Build Coastguard Worker } else if (VT == MVT::v4i32 || VT == MVT::v2i32 || VT == MVT::v4f32 ||
2995*9880d681SAndroid Build Coastguard Worker VT == MVT::v2f32) {
2996*9880d681SAndroid Build Coastguard Worker SelectLoadLane(Node, 2, AArch64::LD2i32);
2997*9880d681SAndroid Build Coastguard Worker return;
2998*9880d681SAndroid Build Coastguard Worker } else if (VT == MVT::v2i64 || VT == MVT::v1i64 || VT == MVT::v2f64 ||
2999*9880d681SAndroid Build Coastguard Worker VT == MVT::v1f64) {
3000*9880d681SAndroid Build Coastguard Worker SelectLoadLane(Node, 2, AArch64::LD2i64);
3001*9880d681SAndroid Build Coastguard Worker return;
3002*9880d681SAndroid Build Coastguard Worker }
3003*9880d681SAndroid Build Coastguard Worker break;
3004*9880d681SAndroid Build Coastguard Worker case Intrinsic::aarch64_neon_ld3lane:
3005*9880d681SAndroid Build Coastguard Worker if (VT == MVT::v16i8 || VT == MVT::v8i8) {
3006*9880d681SAndroid Build Coastguard Worker SelectLoadLane(Node, 3, AArch64::LD3i8);
3007*9880d681SAndroid Build Coastguard Worker return;
3008*9880d681SAndroid Build Coastguard Worker } else if (VT == MVT::v8i16 || VT == MVT::v4i16 || VT == MVT::v4f16 ||
3009*9880d681SAndroid Build Coastguard Worker VT == MVT::v8f16) {
3010*9880d681SAndroid Build Coastguard Worker SelectLoadLane(Node, 3, AArch64::LD3i16);
3011*9880d681SAndroid Build Coastguard Worker return;
3012*9880d681SAndroid Build Coastguard Worker } else if (VT == MVT::v4i32 || VT == MVT::v2i32 || VT == MVT::v4f32 ||
3013*9880d681SAndroid Build Coastguard Worker VT == MVT::v2f32) {
3014*9880d681SAndroid Build Coastguard Worker SelectLoadLane(Node, 3, AArch64::LD3i32);
3015*9880d681SAndroid Build Coastguard Worker return;
3016*9880d681SAndroid Build Coastguard Worker } else if (VT == MVT::v2i64 || VT == MVT::v1i64 || VT == MVT::v2f64 ||
3017*9880d681SAndroid Build Coastguard Worker VT == MVT::v1f64) {
3018*9880d681SAndroid Build Coastguard Worker SelectLoadLane(Node, 3, AArch64::LD3i64);
3019*9880d681SAndroid Build Coastguard Worker return;
3020*9880d681SAndroid Build Coastguard Worker }
3021*9880d681SAndroid Build Coastguard Worker break;
3022*9880d681SAndroid Build Coastguard Worker case Intrinsic::aarch64_neon_ld4lane:
3023*9880d681SAndroid Build Coastguard Worker if (VT == MVT::v16i8 || VT == MVT::v8i8) {
3024*9880d681SAndroid Build Coastguard Worker SelectLoadLane(Node, 4, AArch64::LD4i8);
3025*9880d681SAndroid Build Coastguard Worker return;
3026*9880d681SAndroid Build Coastguard Worker } else if (VT == MVT::v8i16 || VT == MVT::v4i16 || VT == MVT::v4f16 ||
3027*9880d681SAndroid Build Coastguard Worker VT == MVT::v8f16) {
3028*9880d681SAndroid Build Coastguard Worker SelectLoadLane(Node, 4, AArch64::LD4i16);
3029*9880d681SAndroid Build Coastguard Worker return;
3030*9880d681SAndroid Build Coastguard Worker } else if (VT == MVT::v4i32 || VT == MVT::v2i32 || VT == MVT::v4f32 ||
3031*9880d681SAndroid Build Coastguard Worker VT == MVT::v2f32) {
3032*9880d681SAndroid Build Coastguard Worker SelectLoadLane(Node, 4, AArch64::LD4i32);
3033*9880d681SAndroid Build Coastguard Worker return;
3034*9880d681SAndroid Build Coastguard Worker } else if (VT == MVT::v2i64 || VT == MVT::v1i64 || VT == MVT::v2f64 ||
3035*9880d681SAndroid Build Coastguard Worker VT == MVT::v1f64) {
3036*9880d681SAndroid Build Coastguard Worker SelectLoadLane(Node, 4, AArch64::LD4i64);
3037*9880d681SAndroid Build Coastguard Worker return;
3038*9880d681SAndroid Build Coastguard Worker }
3039*9880d681SAndroid Build Coastguard Worker break;
3040*9880d681SAndroid Build Coastguard Worker }
3041*9880d681SAndroid Build Coastguard Worker } break;
3042*9880d681SAndroid Build Coastguard Worker case ISD::INTRINSIC_WO_CHAIN: {
3043*9880d681SAndroid Build Coastguard Worker unsigned IntNo = cast<ConstantSDNode>(Node->getOperand(0))->getZExtValue();
3044*9880d681SAndroid Build Coastguard Worker switch (IntNo) {
3045*9880d681SAndroid Build Coastguard Worker default:
3046*9880d681SAndroid Build Coastguard Worker break;
3047*9880d681SAndroid Build Coastguard Worker case Intrinsic::aarch64_neon_tbl2:
3048*9880d681SAndroid Build Coastguard Worker SelectTable(Node, 2,
3049*9880d681SAndroid Build Coastguard Worker VT == MVT::v8i8 ? AArch64::TBLv8i8Two : AArch64::TBLv16i8Two,
3050*9880d681SAndroid Build Coastguard Worker false);
3051*9880d681SAndroid Build Coastguard Worker return;
3052*9880d681SAndroid Build Coastguard Worker case Intrinsic::aarch64_neon_tbl3:
3053*9880d681SAndroid Build Coastguard Worker SelectTable(Node, 3, VT == MVT::v8i8 ? AArch64::TBLv8i8Three
3054*9880d681SAndroid Build Coastguard Worker : AArch64::TBLv16i8Three,
3055*9880d681SAndroid Build Coastguard Worker false);
3056*9880d681SAndroid Build Coastguard Worker return;
3057*9880d681SAndroid Build Coastguard Worker case Intrinsic::aarch64_neon_tbl4:
3058*9880d681SAndroid Build Coastguard Worker SelectTable(Node, 4, VT == MVT::v8i8 ? AArch64::TBLv8i8Four
3059*9880d681SAndroid Build Coastguard Worker : AArch64::TBLv16i8Four,
3060*9880d681SAndroid Build Coastguard Worker false);
3061*9880d681SAndroid Build Coastguard Worker return;
3062*9880d681SAndroid Build Coastguard Worker case Intrinsic::aarch64_neon_tbx2:
3063*9880d681SAndroid Build Coastguard Worker SelectTable(Node, 2,
3064*9880d681SAndroid Build Coastguard Worker VT == MVT::v8i8 ? AArch64::TBXv8i8Two : AArch64::TBXv16i8Two,
3065*9880d681SAndroid Build Coastguard Worker true);
3066*9880d681SAndroid Build Coastguard Worker return;
3067*9880d681SAndroid Build Coastguard Worker case Intrinsic::aarch64_neon_tbx3:
3068*9880d681SAndroid Build Coastguard Worker SelectTable(Node, 3, VT == MVT::v8i8 ? AArch64::TBXv8i8Three
3069*9880d681SAndroid Build Coastguard Worker : AArch64::TBXv16i8Three,
3070*9880d681SAndroid Build Coastguard Worker true);
3071*9880d681SAndroid Build Coastguard Worker return;
3072*9880d681SAndroid Build Coastguard Worker case Intrinsic::aarch64_neon_tbx4:
3073*9880d681SAndroid Build Coastguard Worker SelectTable(Node, 4, VT == MVT::v8i8 ? AArch64::TBXv8i8Four
3074*9880d681SAndroid Build Coastguard Worker : AArch64::TBXv16i8Four,
3075*9880d681SAndroid Build Coastguard Worker true);
3076*9880d681SAndroid Build Coastguard Worker return;
3077*9880d681SAndroid Build Coastguard Worker case Intrinsic::aarch64_neon_smull:
3078*9880d681SAndroid Build Coastguard Worker case Intrinsic::aarch64_neon_umull:
3079*9880d681SAndroid Build Coastguard Worker if (tryMULLV64LaneV128(IntNo, Node))
3080*9880d681SAndroid Build Coastguard Worker return;
3081*9880d681SAndroid Build Coastguard Worker break;
3082*9880d681SAndroid Build Coastguard Worker }
3083*9880d681SAndroid Build Coastguard Worker break;
3084*9880d681SAndroid Build Coastguard Worker }
3085*9880d681SAndroid Build Coastguard Worker case ISD::INTRINSIC_VOID: {
3086*9880d681SAndroid Build Coastguard Worker unsigned IntNo = cast<ConstantSDNode>(Node->getOperand(1))->getZExtValue();
3087*9880d681SAndroid Build Coastguard Worker if (Node->getNumOperands() >= 3)
3088*9880d681SAndroid Build Coastguard Worker VT = Node->getOperand(2)->getValueType(0);
3089*9880d681SAndroid Build Coastguard Worker switch (IntNo) {
3090*9880d681SAndroid Build Coastguard Worker default:
3091*9880d681SAndroid Build Coastguard Worker break;
3092*9880d681SAndroid Build Coastguard Worker case Intrinsic::aarch64_neon_st1x2: {
3093*9880d681SAndroid Build Coastguard Worker if (VT == MVT::v8i8) {
3094*9880d681SAndroid Build Coastguard Worker SelectStore(Node, 2, AArch64::ST1Twov8b);
3095*9880d681SAndroid Build Coastguard Worker return;
3096*9880d681SAndroid Build Coastguard Worker } else if (VT == MVT::v16i8) {
3097*9880d681SAndroid Build Coastguard Worker SelectStore(Node, 2, AArch64::ST1Twov16b);
3098*9880d681SAndroid Build Coastguard Worker return;
3099*9880d681SAndroid Build Coastguard Worker } else if (VT == MVT::v4i16 || VT == MVT::v4f16) {
3100*9880d681SAndroid Build Coastguard Worker SelectStore(Node, 2, AArch64::ST1Twov4h);
3101*9880d681SAndroid Build Coastguard Worker return;
3102*9880d681SAndroid Build Coastguard Worker } else if (VT == MVT::v8i16 || VT == MVT::v8f16) {
3103*9880d681SAndroid Build Coastguard Worker SelectStore(Node, 2, AArch64::ST1Twov8h);
3104*9880d681SAndroid Build Coastguard Worker return;
3105*9880d681SAndroid Build Coastguard Worker } else if (VT == MVT::v2i32 || VT == MVT::v2f32) {
3106*9880d681SAndroid Build Coastguard Worker SelectStore(Node, 2, AArch64::ST1Twov2s);
3107*9880d681SAndroid Build Coastguard Worker return;
3108*9880d681SAndroid Build Coastguard Worker } else if (VT == MVT::v4i32 || VT == MVT::v4f32) {
3109*9880d681SAndroid Build Coastguard Worker SelectStore(Node, 2, AArch64::ST1Twov4s);
3110*9880d681SAndroid Build Coastguard Worker return;
3111*9880d681SAndroid Build Coastguard Worker } else if (VT == MVT::v2i64 || VT == MVT::v2f64) {
3112*9880d681SAndroid Build Coastguard Worker SelectStore(Node, 2, AArch64::ST1Twov2d);
3113*9880d681SAndroid Build Coastguard Worker return;
3114*9880d681SAndroid Build Coastguard Worker } else if (VT == MVT::v1i64 || VT == MVT::v1f64) {
3115*9880d681SAndroid Build Coastguard Worker SelectStore(Node, 2, AArch64::ST1Twov1d);
3116*9880d681SAndroid Build Coastguard Worker return;
3117*9880d681SAndroid Build Coastguard Worker }
3118*9880d681SAndroid Build Coastguard Worker break;
3119*9880d681SAndroid Build Coastguard Worker }
3120*9880d681SAndroid Build Coastguard Worker case Intrinsic::aarch64_neon_st1x3: {
3121*9880d681SAndroid Build Coastguard Worker if (VT == MVT::v8i8) {
3122*9880d681SAndroid Build Coastguard Worker SelectStore(Node, 3, AArch64::ST1Threev8b);
3123*9880d681SAndroid Build Coastguard Worker return;
3124*9880d681SAndroid Build Coastguard Worker } else if (VT == MVT::v16i8) {
3125*9880d681SAndroid Build Coastguard Worker SelectStore(Node, 3, AArch64::ST1Threev16b);
3126*9880d681SAndroid Build Coastguard Worker return;
3127*9880d681SAndroid Build Coastguard Worker } else if (VT == MVT::v4i16 || VT == MVT::v4f16) {
3128*9880d681SAndroid Build Coastguard Worker SelectStore(Node, 3, AArch64::ST1Threev4h);
3129*9880d681SAndroid Build Coastguard Worker return;
3130*9880d681SAndroid Build Coastguard Worker } else if (VT == MVT::v8i16 || VT == MVT::v8f16) {
3131*9880d681SAndroid Build Coastguard Worker SelectStore(Node, 3, AArch64::ST1Threev8h);
3132*9880d681SAndroid Build Coastguard Worker return;
3133*9880d681SAndroid Build Coastguard Worker } else if (VT == MVT::v2i32 || VT == MVT::v2f32) {
3134*9880d681SAndroid Build Coastguard Worker SelectStore(Node, 3, AArch64::ST1Threev2s);
3135*9880d681SAndroid Build Coastguard Worker return;
3136*9880d681SAndroid Build Coastguard Worker } else if (VT == MVT::v4i32 || VT == MVT::v4f32) {
3137*9880d681SAndroid Build Coastguard Worker SelectStore(Node, 3, AArch64::ST1Threev4s);
3138*9880d681SAndroid Build Coastguard Worker return;
3139*9880d681SAndroid Build Coastguard Worker } else if (VT == MVT::v2i64 || VT == MVT::v2f64) {
3140*9880d681SAndroid Build Coastguard Worker SelectStore(Node, 3, AArch64::ST1Threev2d);
3141*9880d681SAndroid Build Coastguard Worker return;
3142*9880d681SAndroid Build Coastguard Worker } else if (VT == MVT::v1i64 || VT == MVT::v1f64) {
3143*9880d681SAndroid Build Coastguard Worker SelectStore(Node, 3, AArch64::ST1Threev1d);
3144*9880d681SAndroid Build Coastguard Worker return;
3145*9880d681SAndroid Build Coastguard Worker }
3146*9880d681SAndroid Build Coastguard Worker break;
3147*9880d681SAndroid Build Coastguard Worker }
3148*9880d681SAndroid Build Coastguard Worker case Intrinsic::aarch64_neon_st1x4: {
3149*9880d681SAndroid Build Coastguard Worker if (VT == MVT::v8i8) {
3150*9880d681SAndroid Build Coastguard Worker SelectStore(Node, 4, AArch64::ST1Fourv8b);
3151*9880d681SAndroid Build Coastguard Worker return;
3152*9880d681SAndroid Build Coastguard Worker } else if (VT == MVT::v16i8) {
3153*9880d681SAndroid Build Coastguard Worker SelectStore(Node, 4, AArch64::ST1Fourv16b);
3154*9880d681SAndroid Build Coastguard Worker return;
3155*9880d681SAndroid Build Coastguard Worker } else if (VT == MVT::v4i16 || VT == MVT::v4f16) {
3156*9880d681SAndroid Build Coastguard Worker SelectStore(Node, 4, AArch64::ST1Fourv4h);
3157*9880d681SAndroid Build Coastguard Worker return;
3158*9880d681SAndroid Build Coastguard Worker } else if (VT == MVT::v8i16 || VT == MVT::v8f16) {
3159*9880d681SAndroid Build Coastguard Worker SelectStore(Node, 4, AArch64::ST1Fourv8h);
3160*9880d681SAndroid Build Coastguard Worker return;
3161*9880d681SAndroid Build Coastguard Worker } else if (VT == MVT::v2i32 || VT == MVT::v2f32) {
3162*9880d681SAndroid Build Coastguard Worker SelectStore(Node, 4, AArch64::ST1Fourv2s);
3163*9880d681SAndroid Build Coastguard Worker return;
3164*9880d681SAndroid Build Coastguard Worker } else if (VT == MVT::v4i32 || VT == MVT::v4f32) {
3165*9880d681SAndroid Build Coastguard Worker SelectStore(Node, 4, AArch64::ST1Fourv4s);
3166*9880d681SAndroid Build Coastguard Worker return;
3167*9880d681SAndroid Build Coastguard Worker } else if (VT == MVT::v2i64 || VT == MVT::v2f64) {
3168*9880d681SAndroid Build Coastguard Worker SelectStore(Node, 4, AArch64::ST1Fourv2d);
3169*9880d681SAndroid Build Coastguard Worker return;
3170*9880d681SAndroid Build Coastguard Worker } else if (VT == MVT::v1i64 || VT == MVT::v1f64) {
3171*9880d681SAndroid Build Coastguard Worker SelectStore(Node, 4, AArch64::ST1Fourv1d);
3172*9880d681SAndroid Build Coastguard Worker return;
3173*9880d681SAndroid Build Coastguard Worker }
3174*9880d681SAndroid Build Coastguard Worker break;
3175*9880d681SAndroid Build Coastguard Worker }
3176*9880d681SAndroid Build Coastguard Worker case Intrinsic::aarch64_neon_st2: {
3177*9880d681SAndroid Build Coastguard Worker if (VT == MVT::v8i8) {
3178*9880d681SAndroid Build Coastguard Worker SelectStore(Node, 2, AArch64::ST2Twov8b);
3179*9880d681SAndroid Build Coastguard Worker return;
3180*9880d681SAndroid Build Coastguard Worker } else if (VT == MVT::v16i8) {
3181*9880d681SAndroid Build Coastguard Worker SelectStore(Node, 2, AArch64::ST2Twov16b);
3182*9880d681SAndroid Build Coastguard Worker return;
3183*9880d681SAndroid Build Coastguard Worker } else if (VT == MVT::v4i16 || VT == MVT::v4f16) {
3184*9880d681SAndroid Build Coastguard Worker SelectStore(Node, 2, AArch64::ST2Twov4h);
3185*9880d681SAndroid Build Coastguard Worker return;
3186*9880d681SAndroid Build Coastguard Worker } else if (VT == MVT::v8i16 || VT == MVT::v8f16) {
3187*9880d681SAndroid Build Coastguard Worker SelectStore(Node, 2, AArch64::ST2Twov8h);
3188*9880d681SAndroid Build Coastguard Worker return;
3189*9880d681SAndroid Build Coastguard Worker } else if (VT == MVT::v2i32 || VT == MVT::v2f32) {
3190*9880d681SAndroid Build Coastguard Worker SelectStore(Node, 2, AArch64::ST2Twov2s);
3191*9880d681SAndroid Build Coastguard Worker return;
3192*9880d681SAndroid Build Coastguard Worker } else if (VT == MVT::v4i32 || VT == MVT::v4f32) {
3193*9880d681SAndroid Build Coastguard Worker SelectStore(Node, 2, AArch64::ST2Twov4s);
3194*9880d681SAndroid Build Coastguard Worker return;
3195*9880d681SAndroid Build Coastguard Worker } else if (VT == MVT::v2i64 || VT == MVT::v2f64) {
3196*9880d681SAndroid Build Coastguard Worker SelectStore(Node, 2, AArch64::ST2Twov2d);
3197*9880d681SAndroid Build Coastguard Worker return;
3198*9880d681SAndroid Build Coastguard Worker } else if (VT == MVT::v1i64 || VT == MVT::v1f64) {
3199*9880d681SAndroid Build Coastguard Worker SelectStore(Node, 2, AArch64::ST1Twov1d);
3200*9880d681SAndroid Build Coastguard Worker return;
3201*9880d681SAndroid Build Coastguard Worker }
3202*9880d681SAndroid Build Coastguard Worker break;
3203*9880d681SAndroid Build Coastguard Worker }
3204*9880d681SAndroid Build Coastguard Worker case Intrinsic::aarch64_neon_st3: {
3205*9880d681SAndroid Build Coastguard Worker if (VT == MVT::v8i8) {
3206*9880d681SAndroid Build Coastguard Worker SelectStore(Node, 3, AArch64::ST3Threev8b);
3207*9880d681SAndroid Build Coastguard Worker return;
3208*9880d681SAndroid Build Coastguard Worker } else if (VT == MVT::v16i8) {
3209*9880d681SAndroid Build Coastguard Worker SelectStore(Node, 3, AArch64::ST3Threev16b);
3210*9880d681SAndroid Build Coastguard Worker return;
3211*9880d681SAndroid Build Coastguard Worker } else if (VT == MVT::v4i16 || VT == MVT::v4f16) {
3212*9880d681SAndroid Build Coastguard Worker SelectStore(Node, 3, AArch64::ST3Threev4h);
3213*9880d681SAndroid Build Coastguard Worker return;
3214*9880d681SAndroid Build Coastguard Worker } else if (VT == MVT::v8i16 || VT == MVT::v8f16) {
3215*9880d681SAndroid Build Coastguard Worker SelectStore(Node, 3, AArch64::ST3Threev8h);
3216*9880d681SAndroid Build Coastguard Worker return;
3217*9880d681SAndroid Build Coastguard Worker } else if (VT == MVT::v2i32 || VT == MVT::v2f32) {
3218*9880d681SAndroid Build Coastguard Worker SelectStore(Node, 3, AArch64::ST3Threev2s);
3219*9880d681SAndroid Build Coastguard Worker return;
3220*9880d681SAndroid Build Coastguard Worker } else if (VT == MVT::v4i32 || VT == MVT::v4f32) {
3221*9880d681SAndroid Build Coastguard Worker SelectStore(Node, 3, AArch64::ST3Threev4s);
3222*9880d681SAndroid Build Coastguard Worker return;
3223*9880d681SAndroid Build Coastguard Worker } else if (VT == MVT::v2i64 || VT == MVT::v2f64) {
3224*9880d681SAndroid Build Coastguard Worker SelectStore(Node, 3, AArch64::ST3Threev2d);
3225*9880d681SAndroid Build Coastguard Worker return;
3226*9880d681SAndroid Build Coastguard Worker } else if (VT == MVT::v1i64 || VT == MVT::v1f64) {
3227*9880d681SAndroid Build Coastguard Worker SelectStore(Node, 3, AArch64::ST1Threev1d);
3228*9880d681SAndroid Build Coastguard Worker return;
3229*9880d681SAndroid Build Coastguard Worker }
3230*9880d681SAndroid Build Coastguard Worker break;
3231*9880d681SAndroid Build Coastguard Worker }
3232*9880d681SAndroid Build Coastguard Worker case Intrinsic::aarch64_neon_st4: {
3233*9880d681SAndroid Build Coastguard Worker if (VT == MVT::v8i8) {
3234*9880d681SAndroid Build Coastguard Worker SelectStore(Node, 4, AArch64::ST4Fourv8b);
3235*9880d681SAndroid Build Coastguard Worker return;
3236*9880d681SAndroid Build Coastguard Worker } else if (VT == MVT::v16i8) {
3237*9880d681SAndroid Build Coastguard Worker SelectStore(Node, 4, AArch64::ST4Fourv16b);
3238*9880d681SAndroid Build Coastguard Worker return;
3239*9880d681SAndroid Build Coastguard Worker } else if (VT == MVT::v4i16 || VT == MVT::v4f16) {
3240*9880d681SAndroid Build Coastguard Worker SelectStore(Node, 4, AArch64::ST4Fourv4h);
3241*9880d681SAndroid Build Coastguard Worker return;
3242*9880d681SAndroid Build Coastguard Worker } else if (VT == MVT::v8i16 || VT == MVT::v8f16) {
3243*9880d681SAndroid Build Coastguard Worker SelectStore(Node, 4, AArch64::ST4Fourv8h);
3244*9880d681SAndroid Build Coastguard Worker return;
3245*9880d681SAndroid Build Coastguard Worker } else if (VT == MVT::v2i32 || VT == MVT::v2f32) {
3246*9880d681SAndroid Build Coastguard Worker SelectStore(Node, 4, AArch64::ST4Fourv2s);
3247*9880d681SAndroid Build Coastguard Worker return;
3248*9880d681SAndroid Build Coastguard Worker } else if (VT == MVT::v4i32 || VT == MVT::v4f32) {
3249*9880d681SAndroid Build Coastguard Worker SelectStore(Node, 4, AArch64::ST4Fourv4s);
3250*9880d681SAndroid Build Coastguard Worker return;
3251*9880d681SAndroid Build Coastguard Worker } else if (VT == MVT::v2i64 || VT == MVT::v2f64) {
3252*9880d681SAndroid Build Coastguard Worker SelectStore(Node, 4, AArch64::ST4Fourv2d);
3253*9880d681SAndroid Build Coastguard Worker return;
3254*9880d681SAndroid Build Coastguard Worker } else if (VT == MVT::v1i64 || VT == MVT::v1f64) {
3255*9880d681SAndroid Build Coastguard Worker SelectStore(Node, 4, AArch64::ST1Fourv1d);
3256*9880d681SAndroid Build Coastguard Worker return;
3257*9880d681SAndroid Build Coastguard Worker }
3258*9880d681SAndroid Build Coastguard Worker break;
3259*9880d681SAndroid Build Coastguard Worker }
3260*9880d681SAndroid Build Coastguard Worker case Intrinsic::aarch64_neon_st2lane: {
3261*9880d681SAndroid Build Coastguard Worker if (VT == MVT::v16i8 || VT == MVT::v8i8) {
3262*9880d681SAndroid Build Coastguard Worker SelectStoreLane(Node, 2, AArch64::ST2i8);
3263*9880d681SAndroid Build Coastguard Worker return;
3264*9880d681SAndroid Build Coastguard Worker } else if (VT == MVT::v8i16 || VT == MVT::v4i16 || VT == MVT::v4f16 ||
3265*9880d681SAndroid Build Coastguard Worker VT == MVT::v8f16) {
3266*9880d681SAndroid Build Coastguard Worker SelectStoreLane(Node, 2, AArch64::ST2i16);
3267*9880d681SAndroid Build Coastguard Worker return;
3268*9880d681SAndroid Build Coastguard Worker } else if (VT == MVT::v4i32 || VT == MVT::v2i32 || VT == MVT::v4f32 ||
3269*9880d681SAndroid Build Coastguard Worker VT == MVT::v2f32) {
3270*9880d681SAndroid Build Coastguard Worker SelectStoreLane(Node, 2, AArch64::ST2i32);
3271*9880d681SAndroid Build Coastguard Worker return;
3272*9880d681SAndroid Build Coastguard Worker } else if (VT == MVT::v2i64 || VT == MVT::v1i64 || VT == MVT::v2f64 ||
3273*9880d681SAndroid Build Coastguard Worker VT == MVT::v1f64) {
3274*9880d681SAndroid Build Coastguard Worker SelectStoreLane(Node, 2, AArch64::ST2i64);
3275*9880d681SAndroid Build Coastguard Worker return;
3276*9880d681SAndroid Build Coastguard Worker }
3277*9880d681SAndroid Build Coastguard Worker break;
3278*9880d681SAndroid Build Coastguard Worker }
3279*9880d681SAndroid Build Coastguard Worker case Intrinsic::aarch64_neon_st3lane: {
3280*9880d681SAndroid Build Coastguard Worker if (VT == MVT::v16i8 || VT == MVT::v8i8) {
3281*9880d681SAndroid Build Coastguard Worker SelectStoreLane(Node, 3, AArch64::ST3i8);
3282*9880d681SAndroid Build Coastguard Worker return;
3283*9880d681SAndroid Build Coastguard Worker } else if (VT == MVT::v8i16 || VT == MVT::v4i16 || VT == MVT::v4f16 ||
3284*9880d681SAndroid Build Coastguard Worker VT == MVT::v8f16) {
3285*9880d681SAndroid Build Coastguard Worker SelectStoreLane(Node, 3, AArch64::ST3i16);
3286*9880d681SAndroid Build Coastguard Worker return;
3287*9880d681SAndroid Build Coastguard Worker } else if (VT == MVT::v4i32 || VT == MVT::v2i32 || VT == MVT::v4f32 ||
3288*9880d681SAndroid Build Coastguard Worker VT == MVT::v2f32) {
3289*9880d681SAndroid Build Coastguard Worker SelectStoreLane(Node, 3, AArch64::ST3i32);
3290*9880d681SAndroid Build Coastguard Worker return;
3291*9880d681SAndroid Build Coastguard Worker } else if (VT == MVT::v2i64 || VT == MVT::v1i64 || VT == MVT::v2f64 ||
3292*9880d681SAndroid Build Coastguard Worker VT == MVT::v1f64) {
3293*9880d681SAndroid Build Coastguard Worker SelectStoreLane(Node, 3, AArch64::ST3i64);
3294*9880d681SAndroid Build Coastguard Worker return;
3295*9880d681SAndroid Build Coastguard Worker }
3296*9880d681SAndroid Build Coastguard Worker break;
3297*9880d681SAndroid Build Coastguard Worker }
3298*9880d681SAndroid Build Coastguard Worker case Intrinsic::aarch64_neon_st4lane: {
3299*9880d681SAndroid Build Coastguard Worker if (VT == MVT::v16i8 || VT == MVT::v8i8) {
3300*9880d681SAndroid Build Coastguard Worker SelectStoreLane(Node, 4, AArch64::ST4i8);
3301*9880d681SAndroid Build Coastguard Worker return;
3302*9880d681SAndroid Build Coastguard Worker } else if (VT == MVT::v8i16 || VT == MVT::v4i16 || VT == MVT::v4f16 ||
3303*9880d681SAndroid Build Coastguard Worker VT == MVT::v8f16) {
3304*9880d681SAndroid Build Coastguard Worker SelectStoreLane(Node, 4, AArch64::ST4i16);
3305*9880d681SAndroid Build Coastguard Worker return;
3306*9880d681SAndroid Build Coastguard Worker } else if (VT == MVT::v4i32 || VT == MVT::v2i32 || VT == MVT::v4f32 ||
3307*9880d681SAndroid Build Coastguard Worker VT == MVT::v2f32) {
3308*9880d681SAndroid Build Coastguard Worker SelectStoreLane(Node, 4, AArch64::ST4i32);
3309*9880d681SAndroid Build Coastguard Worker return;
3310*9880d681SAndroid Build Coastguard Worker } else if (VT == MVT::v2i64 || VT == MVT::v1i64 || VT == MVT::v2f64 ||
3311*9880d681SAndroid Build Coastguard Worker VT == MVT::v1f64) {
3312*9880d681SAndroid Build Coastguard Worker SelectStoreLane(Node, 4, AArch64::ST4i64);
3313*9880d681SAndroid Build Coastguard Worker return;
3314*9880d681SAndroid Build Coastguard Worker }
3315*9880d681SAndroid Build Coastguard Worker break;
3316*9880d681SAndroid Build Coastguard Worker }
3317*9880d681SAndroid Build Coastguard Worker }
3318*9880d681SAndroid Build Coastguard Worker break;
3319*9880d681SAndroid Build Coastguard Worker }
3320*9880d681SAndroid Build Coastguard Worker case AArch64ISD::LD2post: {
3321*9880d681SAndroid Build Coastguard Worker if (VT == MVT::v8i8) {
3322*9880d681SAndroid Build Coastguard Worker SelectPostLoad(Node, 2, AArch64::LD2Twov8b_POST, AArch64::dsub0);
3323*9880d681SAndroid Build Coastguard Worker return;
3324*9880d681SAndroid Build Coastguard Worker } else if (VT == MVT::v16i8) {
3325*9880d681SAndroid Build Coastguard Worker SelectPostLoad(Node, 2, AArch64::LD2Twov16b_POST, AArch64::qsub0);
3326*9880d681SAndroid Build Coastguard Worker return;
3327*9880d681SAndroid Build Coastguard Worker } else if (VT == MVT::v4i16 || VT == MVT::v4f16) {
3328*9880d681SAndroid Build Coastguard Worker SelectPostLoad(Node, 2, AArch64::LD2Twov4h_POST, AArch64::dsub0);
3329*9880d681SAndroid Build Coastguard Worker return;
3330*9880d681SAndroid Build Coastguard Worker } else if (VT == MVT::v8i16 || VT == MVT::v8f16) {
3331*9880d681SAndroid Build Coastguard Worker SelectPostLoad(Node, 2, AArch64::LD2Twov8h_POST, AArch64::qsub0);
3332*9880d681SAndroid Build Coastguard Worker return;
3333*9880d681SAndroid Build Coastguard Worker } else if (VT == MVT::v2i32 || VT == MVT::v2f32) {
3334*9880d681SAndroid Build Coastguard Worker SelectPostLoad(Node, 2, AArch64::LD2Twov2s_POST, AArch64::dsub0);
3335*9880d681SAndroid Build Coastguard Worker return;
3336*9880d681SAndroid Build Coastguard Worker } else if (VT == MVT::v4i32 || VT == MVT::v4f32) {
3337*9880d681SAndroid Build Coastguard Worker SelectPostLoad(Node, 2, AArch64::LD2Twov4s_POST, AArch64::qsub0);
3338*9880d681SAndroid Build Coastguard Worker return;
3339*9880d681SAndroid Build Coastguard Worker } else if (VT == MVT::v1i64 || VT == MVT::v1f64) {
3340*9880d681SAndroid Build Coastguard Worker SelectPostLoad(Node, 2, AArch64::LD1Twov1d_POST, AArch64::dsub0);
3341*9880d681SAndroid Build Coastguard Worker return;
3342*9880d681SAndroid Build Coastguard Worker } else if (VT == MVT::v2i64 || VT == MVT::v2f64) {
3343*9880d681SAndroid Build Coastguard Worker SelectPostLoad(Node, 2, AArch64::LD2Twov2d_POST, AArch64::qsub0);
3344*9880d681SAndroid Build Coastguard Worker return;
3345*9880d681SAndroid Build Coastguard Worker }
3346*9880d681SAndroid Build Coastguard Worker break;
3347*9880d681SAndroid Build Coastguard Worker }
3348*9880d681SAndroid Build Coastguard Worker case AArch64ISD::LD3post: {
3349*9880d681SAndroid Build Coastguard Worker if (VT == MVT::v8i8) {
3350*9880d681SAndroid Build Coastguard Worker SelectPostLoad(Node, 3, AArch64::LD3Threev8b_POST, AArch64::dsub0);
3351*9880d681SAndroid Build Coastguard Worker return;
3352*9880d681SAndroid Build Coastguard Worker } else if (VT == MVT::v16i8) {
3353*9880d681SAndroid Build Coastguard Worker SelectPostLoad(Node, 3, AArch64::LD3Threev16b_POST, AArch64::qsub0);
3354*9880d681SAndroid Build Coastguard Worker return;
3355*9880d681SAndroid Build Coastguard Worker } else if (VT == MVT::v4i16 || VT == MVT::v4f16) {
3356*9880d681SAndroid Build Coastguard Worker SelectPostLoad(Node, 3, AArch64::LD3Threev4h_POST, AArch64::dsub0);
3357*9880d681SAndroid Build Coastguard Worker return;
3358*9880d681SAndroid Build Coastguard Worker } else if (VT == MVT::v8i16 || VT == MVT::v8f16) {
3359*9880d681SAndroid Build Coastguard Worker SelectPostLoad(Node, 3, AArch64::LD3Threev8h_POST, AArch64::qsub0);
3360*9880d681SAndroid Build Coastguard Worker return;
3361*9880d681SAndroid Build Coastguard Worker } else if (VT == MVT::v2i32 || VT == MVT::v2f32) {
3362*9880d681SAndroid Build Coastguard Worker SelectPostLoad(Node, 3, AArch64::LD3Threev2s_POST, AArch64::dsub0);
3363*9880d681SAndroid Build Coastguard Worker return;
3364*9880d681SAndroid Build Coastguard Worker } else if (VT == MVT::v4i32 || VT == MVT::v4f32) {
3365*9880d681SAndroid Build Coastguard Worker SelectPostLoad(Node, 3, AArch64::LD3Threev4s_POST, AArch64::qsub0);
3366*9880d681SAndroid Build Coastguard Worker return;
3367*9880d681SAndroid Build Coastguard Worker } else if (VT == MVT::v1i64 || VT == MVT::v1f64) {
3368*9880d681SAndroid Build Coastguard Worker SelectPostLoad(Node, 3, AArch64::LD1Threev1d_POST, AArch64::dsub0);
3369*9880d681SAndroid Build Coastguard Worker return;
3370*9880d681SAndroid Build Coastguard Worker } else if (VT == MVT::v2i64 || VT == MVT::v2f64) {
3371*9880d681SAndroid Build Coastguard Worker SelectPostLoad(Node, 3, AArch64::LD3Threev2d_POST, AArch64::qsub0);
3372*9880d681SAndroid Build Coastguard Worker return;
3373*9880d681SAndroid Build Coastguard Worker }
3374*9880d681SAndroid Build Coastguard Worker break;
3375*9880d681SAndroid Build Coastguard Worker }
3376*9880d681SAndroid Build Coastguard Worker case AArch64ISD::LD4post: {
3377*9880d681SAndroid Build Coastguard Worker if (VT == MVT::v8i8) {
3378*9880d681SAndroid Build Coastguard Worker SelectPostLoad(Node, 4, AArch64::LD4Fourv8b_POST, AArch64::dsub0);
3379*9880d681SAndroid Build Coastguard Worker return;
3380*9880d681SAndroid Build Coastguard Worker } else if (VT == MVT::v16i8) {
3381*9880d681SAndroid Build Coastguard Worker SelectPostLoad(Node, 4, AArch64::LD4Fourv16b_POST, AArch64::qsub0);
3382*9880d681SAndroid Build Coastguard Worker return;
3383*9880d681SAndroid Build Coastguard Worker } else if (VT == MVT::v4i16 || VT == MVT::v4f16) {
3384*9880d681SAndroid Build Coastguard Worker SelectPostLoad(Node, 4, AArch64::LD4Fourv4h_POST, AArch64::dsub0);
3385*9880d681SAndroid Build Coastguard Worker return;
3386*9880d681SAndroid Build Coastguard Worker } else if (VT == MVT::v8i16 || VT == MVT::v8f16) {
3387*9880d681SAndroid Build Coastguard Worker SelectPostLoad(Node, 4, AArch64::LD4Fourv8h_POST, AArch64::qsub0);
3388*9880d681SAndroid Build Coastguard Worker return;
3389*9880d681SAndroid Build Coastguard Worker } else if (VT == MVT::v2i32 || VT == MVT::v2f32) {
3390*9880d681SAndroid Build Coastguard Worker SelectPostLoad(Node, 4, AArch64::LD4Fourv2s_POST, AArch64::dsub0);
3391*9880d681SAndroid Build Coastguard Worker return;
3392*9880d681SAndroid Build Coastguard Worker } else if (VT == MVT::v4i32 || VT == MVT::v4f32) {
3393*9880d681SAndroid Build Coastguard Worker SelectPostLoad(Node, 4, AArch64::LD4Fourv4s_POST, AArch64::qsub0);
3394*9880d681SAndroid Build Coastguard Worker return;
3395*9880d681SAndroid Build Coastguard Worker } else if (VT == MVT::v1i64 || VT == MVT::v1f64) {
3396*9880d681SAndroid Build Coastguard Worker SelectPostLoad(Node, 4, AArch64::LD1Fourv1d_POST, AArch64::dsub0);
3397*9880d681SAndroid Build Coastguard Worker return;
3398*9880d681SAndroid Build Coastguard Worker } else if (VT == MVT::v2i64 || VT == MVT::v2f64) {
3399*9880d681SAndroid Build Coastguard Worker SelectPostLoad(Node, 4, AArch64::LD4Fourv2d_POST, AArch64::qsub0);
3400*9880d681SAndroid Build Coastguard Worker return;
3401*9880d681SAndroid Build Coastguard Worker }
3402*9880d681SAndroid Build Coastguard Worker break;
3403*9880d681SAndroid Build Coastguard Worker }
3404*9880d681SAndroid Build Coastguard Worker case AArch64ISD::LD1x2post: {
3405*9880d681SAndroid Build Coastguard Worker if (VT == MVT::v8i8) {
3406*9880d681SAndroid Build Coastguard Worker SelectPostLoad(Node, 2, AArch64::LD1Twov8b_POST, AArch64::dsub0);
3407*9880d681SAndroid Build Coastguard Worker return;
3408*9880d681SAndroid Build Coastguard Worker } else if (VT == MVT::v16i8) {
3409*9880d681SAndroid Build Coastguard Worker SelectPostLoad(Node, 2, AArch64::LD1Twov16b_POST, AArch64::qsub0);
3410*9880d681SAndroid Build Coastguard Worker return;
3411*9880d681SAndroid Build Coastguard Worker } else if (VT == MVT::v4i16 || VT == MVT::v4f16) {
3412*9880d681SAndroid Build Coastguard Worker SelectPostLoad(Node, 2, AArch64::LD1Twov4h_POST, AArch64::dsub0);
3413*9880d681SAndroid Build Coastguard Worker return;
3414*9880d681SAndroid Build Coastguard Worker } else if (VT == MVT::v8i16 || VT == MVT::v8f16) {
3415*9880d681SAndroid Build Coastguard Worker SelectPostLoad(Node, 2, AArch64::LD1Twov8h_POST, AArch64::qsub0);
3416*9880d681SAndroid Build Coastguard Worker return;
3417*9880d681SAndroid Build Coastguard Worker } else if (VT == MVT::v2i32 || VT == MVT::v2f32) {
3418*9880d681SAndroid Build Coastguard Worker SelectPostLoad(Node, 2, AArch64::LD1Twov2s_POST, AArch64::dsub0);
3419*9880d681SAndroid Build Coastguard Worker return;
3420*9880d681SAndroid Build Coastguard Worker } else if (VT == MVT::v4i32 || VT == MVT::v4f32) {
3421*9880d681SAndroid Build Coastguard Worker SelectPostLoad(Node, 2, AArch64::LD1Twov4s_POST, AArch64::qsub0);
3422*9880d681SAndroid Build Coastguard Worker return;
3423*9880d681SAndroid Build Coastguard Worker } else if (VT == MVT::v1i64 || VT == MVT::v1f64) {
3424*9880d681SAndroid Build Coastguard Worker SelectPostLoad(Node, 2, AArch64::LD1Twov1d_POST, AArch64::dsub0);
3425*9880d681SAndroid Build Coastguard Worker return;
3426*9880d681SAndroid Build Coastguard Worker } else if (VT == MVT::v2i64 || VT == MVT::v2f64) {
3427*9880d681SAndroid Build Coastguard Worker SelectPostLoad(Node, 2, AArch64::LD1Twov2d_POST, AArch64::qsub0);
3428*9880d681SAndroid Build Coastguard Worker return;
3429*9880d681SAndroid Build Coastguard Worker }
3430*9880d681SAndroid Build Coastguard Worker break;
3431*9880d681SAndroid Build Coastguard Worker }
3432*9880d681SAndroid Build Coastguard Worker case AArch64ISD::LD1x3post: {
3433*9880d681SAndroid Build Coastguard Worker if (VT == MVT::v8i8) {
3434*9880d681SAndroid Build Coastguard Worker SelectPostLoad(Node, 3, AArch64::LD1Threev8b_POST, AArch64::dsub0);
3435*9880d681SAndroid Build Coastguard Worker return;
3436*9880d681SAndroid Build Coastguard Worker } else if (VT == MVT::v16i8) {
3437*9880d681SAndroid Build Coastguard Worker SelectPostLoad(Node, 3, AArch64::LD1Threev16b_POST, AArch64::qsub0);
3438*9880d681SAndroid Build Coastguard Worker return;
3439*9880d681SAndroid Build Coastguard Worker } else if (VT == MVT::v4i16 || VT == MVT::v4f16) {
3440*9880d681SAndroid Build Coastguard Worker SelectPostLoad(Node, 3, AArch64::LD1Threev4h_POST, AArch64::dsub0);
3441*9880d681SAndroid Build Coastguard Worker return;
3442*9880d681SAndroid Build Coastguard Worker } else if (VT == MVT::v8i16 || VT == MVT::v8f16) {
3443*9880d681SAndroid Build Coastguard Worker SelectPostLoad(Node, 3, AArch64::LD1Threev8h_POST, AArch64::qsub0);
3444*9880d681SAndroid Build Coastguard Worker return;
3445*9880d681SAndroid Build Coastguard Worker } else if (VT == MVT::v2i32 || VT == MVT::v2f32) {
3446*9880d681SAndroid Build Coastguard Worker SelectPostLoad(Node, 3, AArch64::LD1Threev2s_POST, AArch64::dsub0);
3447*9880d681SAndroid Build Coastguard Worker return;
3448*9880d681SAndroid Build Coastguard Worker } else if (VT == MVT::v4i32 || VT == MVT::v4f32) {
3449*9880d681SAndroid Build Coastguard Worker SelectPostLoad(Node, 3, AArch64::LD1Threev4s_POST, AArch64::qsub0);
3450*9880d681SAndroid Build Coastguard Worker return;
3451*9880d681SAndroid Build Coastguard Worker } else if (VT == MVT::v1i64 || VT == MVT::v1f64) {
3452*9880d681SAndroid Build Coastguard Worker SelectPostLoad(Node, 3, AArch64::LD1Threev1d_POST, AArch64::dsub0);
3453*9880d681SAndroid Build Coastguard Worker return;
3454*9880d681SAndroid Build Coastguard Worker } else if (VT == MVT::v2i64 || VT == MVT::v2f64) {
3455*9880d681SAndroid Build Coastguard Worker SelectPostLoad(Node, 3, AArch64::LD1Threev2d_POST, AArch64::qsub0);
3456*9880d681SAndroid Build Coastguard Worker return;
3457*9880d681SAndroid Build Coastguard Worker }
3458*9880d681SAndroid Build Coastguard Worker break;
3459*9880d681SAndroid Build Coastguard Worker }
3460*9880d681SAndroid Build Coastguard Worker case AArch64ISD::LD1x4post: {
3461*9880d681SAndroid Build Coastguard Worker if (VT == MVT::v8i8) {
3462*9880d681SAndroid Build Coastguard Worker SelectPostLoad(Node, 4, AArch64::LD1Fourv8b_POST, AArch64::dsub0);
3463*9880d681SAndroid Build Coastguard Worker return;
3464*9880d681SAndroid Build Coastguard Worker } else if (VT == MVT::v16i8) {
3465*9880d681SAndroid Build Coastguard Worker SelectPostLoad(Node, 4, AArch64::LD1Fourv16b_POST, AArch64::qsub0);
3466*9880d681SAndroid Build Coastguard Worker return;
3467*9880d681SAndroid Build Coastguard Worker } else if (VT == MVT::v4i16 || VT == MVT::v4f16) {
3468*9880d681SAndroid Build Coastguard Worker SelectPostLoad(Node, 4, AArch64::LD1Fourv4h_POST, AArch64::dsub0);
3469*9880d681SAndroid Build Coastguard Worker return;
3470*9880d681SAndroid Build Coastguard Worker } else if (VT == MVT::v8i16 || VT == MVT::v8f16) {
3471*9880d681SAndroid Build Coastguard Worker SelectPostLoad(Node, 4, AArch64::LD1Fourv8h_POST, AArch64::qsub0);
3472*9880d681SAndroid Build Coastguard Worker return;
3473*9880d681SAndroid Build Coastguard Worker } else if (VT == MVT::v2i32 || VT == MVT::v2f32) {
3474*9880d681SAndroid Build Coastguard Worker SelectPostLoad(Node, 4, AArch64::LD1Fourv2s_POST, AArch64::dsub0);
3475*9880d681SAndroid Build Coastguard Worker return;
3476*9880d681SAndroid Build Coastguard Worker } else if (VT == MVT::v4i32 || VT == MVT::v4f32) {
3477*9880d681SAndroid Build Coastguard Worker SelectPostLoad(Node, 4, AArch64::LD1Fourv4s_POST, AArch64::qsub0);
3478*9880d681SAndroid Build Coastguard Worker return;
3479*9880d681SAndroid Build Coastguard Worker } else if (VT == MVT::v1i64 || VT == MVT::v1f64) {
3480*9880d681SAndroid Build Coastguard Worker SelectPostLoad(Node, 4, AArch64::LD1Fourv1d_POST, AArch64::dsub0);
3481*9880d681SAndroid Build Coastguard Worker return;
3482*9880d681SAndroid Build Coastguard Worker } else if (VT == MVT::v2i64 || VT == MVT::v2f64) {
3483*9880d681SAndroid Build Coastguard Worker SelectPostLoad(Node, 4, AArch64::LD1Fourv2d_POST, AArch64::qsub0);
3484*9880d681SAndroid Build Coastguard Worker return;
3485*9880d681SAndroid Build Coastguard Worker }
3486*9880d681SAndroid Build Coastguard Worker break;
3487*9880d681SAndroid Build Coastguard Worker }
3488*9880d681SAndroid Build Coastguard Worker case AArch64ISD::LD1DUPpost: {
3489*9880d681SAndroid Build Coastguard Worker if (VT == MVT::v8i8) {
3490*9880d681SAndroid Build Coastguard Worker SelectPostLoad(Node, 1, AArch64::LD1Rv8b_POST, AArch64::dsub0);
3491*9880d681SAndroid Build Coastguard Worker return;
3492*9880d681SAndroid Build Coastguard Worker } else if (VT == MVT::v16i8) {
3493*9880d681SAndroid Build Coastguard Worker SelectPostLoad(Node, 1, AArch64::LD1Rv16b_POST, AArch64::qsub0);
3494*9880d681SAndroid Build Coastguard Worker return;
3495*9880d681SAndroid Build Coastguard Worker } else if (VT == MVT::v4i16 || VT == MVT::v4f16) {
3496*9880d681SAndroid Build Coastguard Worker SelectPostLoad(Node, 1, AArch64::LD1Rv4h_POST, AArch64::dsub0);
3497*9880d681SAndroid Build Coastguard Worker return;
3498*9880d681SAndroid Build Coastguard Worker } else if (VT == MVT::v8i16 || VT == MVT::v8f16) {
3499*9880d681SAndroid Build Coastguard Worker SelectPostLoad(Node, 1, AArch64::LD1Rv8h_POST, AArch64::qsub0);
3500*9880d681SAndroid Build Coastguard Worker return;
3501*9880d681SAndroid Build Coastguard Worker } else if (VT == MVT::v2i32 || VT == MVT::v2f32) {
3502*9880d681SAndroid Build Coastguard Worker SelectPostLoad(Node, 1, AArch64::LD1Rv2s_POST, AArch64::dsub0);
3503*9880d681SAndroid Build Coastguard Worker return;
3504*9880d681SAndroid Build Coastguard Worker } else if (VT == MVT::v4i32 || VT == MVT::v4f32) {
3505*9880d681SAndroid Build Coastguard Worker SelectPostLoad(Node, 1, AArch64::LD1Rv4s_POST, AArch64::qsub0);
3506*9880d681SAndroid Build Coastguard Worker return;
3507*9880d681SAndroid Build Coastguard Worker } else if (VT == MVT::v1i64 || VT == MVT::v1f64) {
3508*9880d681SAndroid Build Coastguard Worker SelectPostLoad(Node, 1, AArch64::LD1Rv1d_POST, AArch64::dsub0);
3509*9880d681SAndroid Build Coastguard Worker return;
3510*9880d681SAndroid Build Coastguard Worker } else if (VT == MVT::v2i64 || VT == MVT::v2f64) {
3511*9880d681SAndroid Build Coastguard Worker SelectPostLoad(Node, 1, AArch64::LD1Rv2d_POST, AArch64::qsub0);
3512*9880d681SAndroid Build Coastguard Worker return;
3513*9880d681SAndroid Build Coastguard Worker }
3514*9880d681SAndroid Build Coastguard Worker break;
3515*9880d681SAndroid Build Coastguard Worker }
3516*9880d681SAndroid Build Coastguard Worker case AArch64ISD::LD2DUPpost: {
3517*9880d681SAndroid Build Coastguard Worker if (VT == MVT::v8i8) {
3518*9880d681SAndroid Build Coastguard Worker SelectPostLoad(Node, 2, AArch64::LD2Rv8b_POST, AArch64::dsub0);
3519*9880d681SAndroid Build Coastguard Worker return;
3520*9880d681SAndroid Build Coastguard Worker } else if (VT == MVT::v16i8) {
3521*9880d681SAndroid Build Coastguard Worker SelectPostLoad(Node, 2, AArch64::LD2Rv16b_POST, AArch64::qsub0);
3522*9880d681SAndroid Build Coastguard Worker return;
3523*9880d681SAndroid Build Coastguard Worker } else if (VT == MVT::v4i16 || VT == MVT::v4f16) {
3524*9880d681SAndroid Build Coastguard Worker SelectPostLoad(Node, 2, AArch64::LD2Rv4h_POST, AArch64::dsub0);
3525*9880d681SAndroid Build Coastguard Worker return;
3526*9880d681SAndroid Build Coastguard Worker } else if (VT == MVT::v8i16 || VT == MVT::v8f16) {
3527*9880d681SAndroid Build Coastguard Worker SelectPostLoad(Node, 2, AArch64::LD2Rv8h_POST, AArch64::qsub0);
3528*9880d681SAndroid Build Coastguard Worker return;
3529*9880d681SAndroid Build Coastguard Worker } else if (VT == MVT::v2i32 || VT == MVT::v2f32) {
3530*9880d681SAndroid Build Coastguard Worker SelectPostLoad(Node, 2, AArch64::LD2Rv2s_POST, AArch64::dsub0);
3531*9880d681SAndroid Build Coastguard Worker return;
3532*9880d681SAndroid Build Coastguard Worker } else if (VT == MVT::v4i32 || VT == MVT::v4f32) {
3533*9880d681SAndroid Build Coastguard Worker SelectPostLoad(Node, 2, AArch64::LD2Rv4s_POST, AArch64::qsub0);
3534*9880d681SAndroid Build Coastguard Worker return;
3535*9880d681SAndroid Build Coastguard Worker } else if (VT == MVT::v1i64 || VT == MVT::v1f64) {
3536*9880d681SAndroid Build Coastguard Worker SelectPostLoad(Node, 2, AArch64::LD2Rv1d_POST, AArch64::dsub0);
3537*9880d681SAndroid Build Coastguard Worker return;
3538*9880d681SAndroid Build Coastguard Worker } else if (VT == MVT::v2i64 || VT == MVT::v2f64) {
3539*9880d681SAndroid Build Coastguard Worker SelectPostLoad(Node, 2, AArch64::LD2Rv2d_POST, AArch64::qsub0);
3540*9880d681SAndroid Build Coastguard Worker return;
3541*9880d681SAndroid Build Coastguard Worker }
3542*9880d681SAndroid Build Coastguard Worker break;
3543*9880d681SAndroid Build Coastguard Worker }
3544*9880d681SAndroid Build Coastguard Worker case AArch64ISD::LD3DUPpost: {
3545*9880d681SAndroid Build Coastguard Worker if (VT == MVT::v8i8) {
3546*9880d681SAndroid Build Coastguard Worker SelectPostLoad(Node, 3, AArch64::LD3Rv8b_POST, AArch64::dsub0);
3547*9880d681SAndroid Build Coastguard Worker return;
3548*9880d681SAndroid Build Coastguard Worker } else if (VT == MVT::v16i8) {
3549*9880d681SAndroid Build Coastguard Worker SelectPostLoad(Node, 3, AArch64::LD3Rv16b_POST, AArch64::qsub0);
3550*9880d681SAndroid Build Coastguard Worker return;
3551*9880d681SAndroid Build Coastguard Worker } else if (VT == MVT::v4i16 || VT == MVT::v4f16) {
3552*9880d681SAndroid Build Coastguard Worker SelectPostLoad(Node, 3, AArch64::LD3Rv4h_POST, AArch64::dsub0);
3553*9880d681SAndroid Build Coastguard Worker return;
3554*9880d681SAndroid Build Coastguard Worker } else if (VT == MVT::v8i16 || VT == MVT::v8f16) {
3555*9880d681SAndroid Build Coastguard Worker SelectPostLoad(Node, 3, AArch64::LD3Rv8h_POST, AArch64::qsub0);
3556*9880d681SAndroid Build Coastguard Worker return;
3557*9880d681SAndroid Build Coastguard Worker } else if (VT == MVT::v2i32 || VT == MVT::v2f32) {
3558*9880d681SAndroid Build Coastguard Worker SelectPostLoad(Node, 3, AArch64::LD3Rv2s_POST, AArch64::dsub0);
3559*9880d681SAndroid Build Coastguard Worker return;
3560*9880d681SAndroid Build Coastguard Worker } else if (VT == MVT::v4i32 || VT == MVT::v4f32) {
3561*9880d681SAndroid Build Coastguard Worker SelectPostLoad(Node, 3, AArch64::LD3Rv4s_POST, AArch64::qsub0);
3562*9880d681SAndroid Build Coastguard Worker return;
3563*9880d681SAndroid Build Coastguard Worker } else if (VT == MVT::v1i64 || VT == MVT::v1f64) {
3564*9880d681SAndroid Build Coastguard Worker SelectPostLoad(Node, 3, AArch64::LD3Rv1d_POST, AArch64::dsub0);
3565*9880d681SAndroid Build Coastguard Worker return;
3566*9880d681SAndroid Build Coastguard Worker } else if (VT == MVT::v2i64 || VT == MVT::v2f64) {
3567*9880d681SAndroid Build Coastguard Worker SelectPostLoad(Node, 3, AArch64::LD3Rv2d_POST, AArch64::qsub0);
3568*9880d681SAndroid Build Coastguard Worker return;
3569*9880d681SAndroid Build Coastguard Worker }
3570*9880d681SAndroid Build Coastguard Worker break;
3571*9880d681SAndroid Build Coastguard Worker }
3572*9880d681SAndroid Build Coastguard Worker case AArch64ISD::LD4DUPpost: {
3573*9880d681SAndroid Build Coastguard Worker if (VT == MVT::v8i8) {
3574*9880d681SAndroid Build Coastguard Worker SelectPostLoad(Node, 4, AArch64::LD4Rv8b_POST, AArch64::dsub0);
3575*9880d681SAndroid Build Coastguard Worker return;
3576*9880d681SAndroid Build Coastguard Worker } else if (VT == MVT::v16i8) {
3577*9880d681SAndroid Build Coastguard Worker SelectPostLoad(Node, 4, AArch64::LD4Rv16b_POST, AArch64::qsub0);
3578*9880d681SAndroid Build Coastguard Worker return;
3579*9880d681SAndroid Build Coastguard Worker } else if (VT == MVT::v4i16 || VT == MVT::v4f16) {
3580*9880d681SAndroid Build Coastguard Worker SelectPostLoad(Node, 4, AArch64::LD4Rv4h_POST, AArch64::dsub0);
3581*9880d681SAndroid Build Coastguard Worker return;
3582*9880d681SAndroid Build Coastguard Worker } else if (VT == MVT::v8i16 || VT == MVT::v8f16) {
3583*9880d681SAndroid Build Coastguard Worker SelectPostLoad(Node, 4, AArch64::LD4Rv8h_POST, AArch64::qsub0);
3584*9880d681SAndroid Build Coastguard Worker return;
3585*9880d681SAndroid Build Coastguard Worker } else if (VT == MVT::v2i32 || VT == MVT::v2f32) {
3586*9880d681SAndroid Build Coastguard Worker SelectPostLoad(Node, 4, AArch64::LD4Rv2s_POST, AArch64::dsub0);
3587*9880d681SAndroid Build Coastguard Worker return;
3588*9880d681SAndroid Build Coastguard Worker } else if (VT == MVT::v4i32 || VT == MVT::v4f32) {
3589*9880d681SAndroid Build Coastguard Worker SelectPostLoad(Node, 4, AArch64::LD4Rv4s_POST, AArch64::qsub0);
3590*9880d681SAndroid Build Coastguard Worker return;
3591*9880d681SAndroid Build Coastguard Worker } else if (VT == MVT::v1i64 || VT == MVT::v1f64) {
3592*9880d681SAndroid Build Coastguard Worker SelectPostLoad(Node, 4, AArch64::LD4Rv1d_POST, AArch64::dsub0);
3593*9880d681SAndroid Build Coastguard Worker return;
3594*9880d681SAndroid Build Coastguard Worker } else if (VT == MVT::v2i64 || VT == MVT::v2f64) {
3595*9880d681SAndroid Build Coastguard Worker SelectPostLoad(Node, 4, AArch64::LD4Rv2d_POST, AArch64::qsub0);
3596*9880d681SAndroid Build Coastguard Worker return;
3597*9880d681SAndroid Build Coastguard Worker }
3598*9880d681SAndroid Build Coastguard Worker break;
3599*9880d681SAndroid Build Coastguard Worker }
3600*9880d681SAndroid Build Coastguard Worker case AArch64ISD::LD1LANEpost: {
3601*9880d681SAndroid Build Coastguard Worker if (VT == MVT::v16i8 || VT == MVT::v8i8) {
3602*9880d681SAndroid Build Coastguard Worker SelectPostLoadLane(Node, 1, AArch64::LD1i8_POST);
3603*9880d681SAndroid Build Coastguard Worker return;
3604*9880d681SAndroid Build Coastguard Worker } else if (VT == MVT::v8i16 || VT == MVT::v4i16 || VT == MVT::v4f16 ||
3605*9880d681SAndroid Build Coastguard Worker VT == MVT::v8f16) {
3606*9880d681SAndroid Build Coastguard Worker SelectPostLoadLane(Node, 1, AArch64::LD1i16_POST);
3607*9880d681SAndroid Build Coastguard Worker return;
3608*9880d681SAndroid Build Coastguard Worker } else if (VT == MVT::v4i32 || VT == MVT::v2i32 || VT == MVT::v4f32 ||
3609*9880d681SAndroid Build Coastguard Worker VT == MVT::v2f32) {
3610*9880d681SAndroid Build Coastguard Worker SelectPostLoadLane(Node, 1, AArch64::LD1i32_POST);
3611*9880d681SAndroid Build Coastguard Worker return;
3612*9880d681SAndroid Build Coastguard Worker } else if (VT == MVT::v2i64 || VT == MVT::v1i64 || VT == MVT::v2f64 ||
3613*9880d681SAndroid Build Coastguard Worker VT == MVT::v1f64) {
3614*9880d681SAndroid Build Coastguard Worker SelectPostLoadLane(Node, 1, AArch64::LD1i64_POST);
3615*9880d681SAndroid Build Coastguard Worker return;
3616*9880d681SAndroid Build Coastguard Worker }
3617*9880d681SAndroid Build Coastguard Worker break;
3618*9880d681SAndroid Build Coastguard Worker }
3619*9880d681SAndroid Build Coastguard Worker case AArch64ISD::LD2LANEpost: {
3620*9880d681SAndroid Build Coastguard Worker if (VT == MVT::v16i8 || VT == MVT::v8i8) {
3621*9880d681SAndroid Build Coastguard Worker SelectPostLoadLane(Node, 2, AArch64::LD2i8_POST);
3622*9880d681SAndroid Build Coastguard Worker return;
3623*9880d681SAndroid Build Coastguard Worker } else if (VT == MVT::v8i16 || VT == MVT::v4i16 || VT == MVT::v4f16 ||
3624*9880d681SAndroid Build Coastguard Worker VT == MVT::v8f16) {
3625*9880d681SAndroid Build Coastguard Worker SelectPostLoadLane(Node, 2, AArch64::LD2i16_POST);
3626*9880d681SAndroid Build Coastguard Worker return;
3627*9880d681SAndroid Build Coastguard Worker } else if (VT == MVT::v4i32 || VT == MVT::v2i32 || VT == MVT::v4f32 ||
3628*9880d681SAndroid Build Coastguard Worker VT == MVT::v2f32) {
3629*9880d681SAndroid Build Coastguard Worker SelectPostLoadLane(Node, 2, AArch64::LD2i32_POST);
3630*9880d681SAndroid Build Coastguard Worker return;
3631*9880d681SAndroid Build Coastguard Worker } else if (VT == MVT::v2i64 || VT == MVT::v1i64 || VT == MVT::v2f64 ||
3632*9880d681SAndroid Build Coastguard Worker VT == MVT::v1f64) {
3633*9880d681SAndroid Build Coastguard Worker SelectPostLoadLane(Node, 2, AArch64::LD2i64_POST);
3634*9880d681SAndroid Build Coastguard Worker return;
3635*9880d681SAndroid Build Coastguard Worker }
3636*9880d681SAndroid Build Coastguard Worker break;
3637*9880d681SAndroid Build Coastguard Worker }
3638*9880d681SAndroid Build Coastguard Worker case AArch64ISD::LD3LANEpost: {
3639*9880d681SAndroid Build Coastguard Worker if (VT == MVT::v16i8 || VT == MVT::v8i8) {
3640*9880d681SAndroid Build Coastguard Worker SelectPostLoadLane(Node, 3, AArch64::LD3i8_POST);
3641*9880d681SAndroid Build Coastguard Worker return;
3642*9880d681SAndroid Build Coastguard Worker } else if (VT == MVT::v8i16 || VT == MVT::v4i16 || VT == MVT::v4f16 ||
3643*9880d681SAndroid Build Coastguard Worker VT == MVT::v8f16) {
3644*9880d681SAndroid Build Coastguard Worker SelectPostLoadLane(Node, 3, AArch64::LD3i16_POST);
3645*9880d681SAndroid Build Coastguard Worker return;
3646*9880d681SAndroid Build Coastguard Worker } else if (VT == MVT::v4i32 || VT == MVT::v2i32 || VT == MVT::v4f32 ||
3647*9880d681SAndroid Build Coastguard Worker VT == MVT::v2f32) {
3648*9880d681SAndroid Build Coastguard Worker SelectPostLoadLane(Node, 3, AArch64::LD3i32_POST);
3649*9880d681SAndroid Build Coastguard Worker return;
3650*9880d681SAndroid Build Coastguard Worker } else if (VT == MVT::v2i64 || VT == MVT::v1i64 || VT == MVT::v2f64 ||
3651*9880d681SAndroid Build Coastguard Worker VT == MVT::v1f64) {
3652*9880d681SAndroid Build Coastguard Worker SelectPostLoadLane(Node, 3, AArch64::LD3i64_POST);
3653*9880d681SAndroid Build Coastguard Worker return;
3654*9880d681SAndroid Build Coastguard Worker }
3655*9880d681SAndroid Build Coastguard Worker break;
3656*9880d681SAndroid Build Coastguard Worker }
3657*9880d681SAndroid Build Coastguard Worker case AArch64ISD::LD4LANEpost: {
3658*9880d681SAndroid Build Coastguard Worker if (VT == MVT::v16i8 || VT == MVT::v8i8) {
3659*9880d681SAndroid Build Coastguard Worker SelectPostLoadLane(Node, 4, AArch64::LD4i8_POST);
3660*9880d681SAndroid Build Coastguard Worker return;
3661*9880d681SAndroid Build Coastguard Worker } else if (VT == MVT::v8i16 || VT == MVT::v4i16 || VT == MVT::v4f16 ||
3662*9880d681SAndroid Build Coastguard Worker VT == MVT::v8f16) {
3663*9880d681SAndroid Build Coastguard Worker SelectPostLoadLane(Node, 4, AArch64::LD4i16_POST);
3664*9880d681SAndroid Build Coastguard Worker return;
3665*9880d681SAndroid Build Coastguard Worker } else if (VT == MVT::v4i32 || VT == MVT::v2i32 || VT == MVT::v4f32 ||
3666*9880d681SAndroid Build Coastguard Worker VT == MVT::v2f32) {
3667*9880d681SAndroid Build Coastguard Worker SelectPostLoadLane(Node, 4, AArch64::LD4i32_POST);
3668*9880d681SAndroid Build Coastguard Worker return;
3669*9880d681SAndroid Build Coastguard Worker } else if (VT == MVT::v2i64 || VT == MVT::v1i64 || VT == MVT::v2f64 ||
3670*9880d681SAndroid Build Coastguard Worker VT == MVT::v1f64) {
3671*9880d681SAndroid Build Coastguard Worker SelectPostLoadLane(Node, 4, AArch64::LD4i64_POST);
3672*9880d681SAndroid Build Coastguard Worker return;
3673*9880d681SAndroid Build Coastguard Worker }
3674*9880d681SAndroid Build Coastguard Worker break;
3675*9880d681SAndroid Build Coastguard Worker }
3676*9880d681SAndroid Build Coastguard Worker case AArch64ISD::ST2post: {
3677*9880d681SAndroid Build Coastguard Worker VT = Node->getOperand(1).getValueType();
3678*9880d681SAndroid Build Coastguard Worker if (VT == MVT::v8i8) {
3679*9880d681SAndroid Build Coastguard Worker SelectPostStore(Node, 2, AArch64::ST2Twov8b_POST);
3680*9880d681SAndroid Build Coastguard Worker return;
3681*9880d681SAndroid Build Coastguard Worker } else if (VT == MVT::v16i8) {
3682*9880d681SAndroid Build Coastguard Worker SelectPostStore(Node, 2, AArch64::ST2Twov16b_POST);
3683*9880d681SAndroid Build Coastguard Worker return;
3684*9880d681SAndroid Build Coastguard Worker } else if (VT == MVT::v4i16 || VT == MVT::v4f16) {
3685*9880d681SAndroid Build Coastguard Worker SelectPostStore(Node, 2, AArch64::ST2Twov4h_POST);
3686*9880d681SAndroid Build Coastguard Worker return;
3687*9880d681SAndroid Build Coastguard Worker } else if (VT == MVT::v8i16 || VT == MVT::v8f16) {
3688*9880d681SAndroid Build Coastguard Worker SelectPostStore(Node, 2, AArch64::ST2Twov8h_POST);
3689*9880d681SAndroid Build Coastguard Worker return;
3690*9880d681SAndroid Build Coastguard Worker } else if (VT == MVT::v2i32 || VT == MVT::v2f32) {
3691*9880d681SAndroid Build Coastguard Worker SelectPostStore(Node, 2, AArch64::ST2Twov2s_POST);
3692*9880d681SAndroid Build Coastguard Worker return;
3693*9880d681SAndroid Build Coastguard Worker } else if (VT == MVT::v4i32 || VT == MVT::v4f32) {
3694*9880d681SAndroid Build Coastguard Worker SelectPostStore(Node, 2, AArch64::ST2Twov4s_POST);
3695*9880d681SAndroid Build Coastguard Worker return;
3696*9880d681SAndroid Build Coastguard Worker } else if (VT == MVT::v2i64 || VT == MVT::v2f64) {
3697*9880d681SAndroid Build Coastguard Worker SelectPostStore(Node, 2, AArch64::ST2Twov2d_POST);
3698*9880d681SAndroid Build Coastguard Worker return;
3699*9880d681SAndroid Build Coastguard Worker } else if (VT == MVT::v1i64 || VT == MVT::v1f64) {
3700*9880d681SAndroid Build Coastguard Worker SelectPostStore(Node, 2, AArch64::ST1Twov1d_POST);
3701*9880d681SAndroid Build Coastguard Worker return;
3702*9880d681SAndroid Build Coastguard Worker }
3703*9880d681SAndroid Build Coastguard Worker break;
3704*9880d681SAndroid Build Coastguard Worker }
3705*9880d681SAndroid Build Coastguard Worker case AArch64ISD::ST3post: {
3706*9880d681SAndroid Build Coastguard Worker VT = Node->getOperand(1).getValueType();
3707*9880d681SAndroid Build Coastguard Worker if (VT == MVT::v8i8) {
3708*9880d681SAndroid Build Coastguard Worker SelectPostStore(Node, 3, AArch64::ST3Threev8b_POST);
3709*9880d681SAndroid Build Coastguard Worker return;
3710*9880d681SAndroid Build Coastguard Worker } else if (VT == MVT::v16i8) {
3711*9880d681SAndroid Build Coastguard Worker SelectPostStore(Node, 3, AArch64::ST3Threev16b_POST);
3712*9880d681SAndroid Build Coastguard Worker return;
3713*9880d681SAndroid Build Coastguard Worker } else if (VT == MVT::v4i16 || VT == MVT::v4f16) {
3714*9880d681SAndroid Build Coastguard Worker SelectPostStore(Node, 3, AArch64::ST3Threev4h_POST);
3715*9880d681SAndroid Build Coastguard Worker return;
3716*9880d681SAndroid Build Coastguard Worker } else if (VT == MVT::v8i16 || VT == MVT::v8f16) {
3717*9880d681SAndroid Build Coastguard Worker SelectPostStore(Node, 3, AArch64::ST3Threev8h_POST);
3718*9880d681SAndroid Build Coastguard Worker return;
3719*9880d681SAndroid Build Coastguard Worker } else if (VT == MVT::v2i32 || VT == MVT::v2f32) {
3720*9880d681SAndroid Build Coastguard Worker SelectPostStore(Node, 3, AArch64::ST3Threev2s_POST);
3721*9880d681SAndroid Build Coastguard Worker return;
3722*9880d681SAndroid Build Coastguard Worker } else if (VT == MVT::v4i32 || VT == MVT::v4f32) {
3723*9880d681SAndroid Build Coastguard Worker SelectPostStore(Node, 3, AArch64::ST3Threev4s_POST);
3724*9880d681SAndroid Build Coastguard Worker return;
3725*9880d681SAndroid Build Coastguard Worker } else if (VT == MVT::v2i64 || VT == MVT::v2f64) {
3726*9880d681SAndroid Build Coastguard Worker SelectPostStore(Node, 3, AArch64::ST3Threev2d_POST);
3727*9880d681SAndroid Build Coastguard Worker return;
3728*9880d681SAndroid Build Coastguard Worker } else if (VT == MVT::v1i64 || VT == MVT::v1f64) {
3729*9880d681SAndroid Build Coastguard Worker SelectPostStore(Node, 3, AArch64::ST1Threev1d_POST);
3730*9880d681SAndroid Build Coastguard Worker return;
3731*9880d681SAndroid Build Coastguard Worker }
3732*9880d681SAndroid Build Coastguard Worker break;
3733*9880d681SAndroid Build Coastguard Worker }
3734*9880d681SAndroid Build Coastguard Worker case AArch64ISD::ST4post: {
3735*9880d681SAndroid Build Coastguard Worker VT = Node->getOperand(1).getValueType();
3736*9880d681SAndroid Build Coastguard Worker if (VT == MVT::v8i8) {
3737*9880d681SAndroid Build Coastguard Worker SelectPostStore(Node, 4, AArch64::ST4Fourv8b_POST);
3738*9880d681SAndroid Build Coastguard Worker return;
3739*9880d681SAndroid Build Coastguard Worker } else if (VT == MVT::v16i8) {
3740*9880d681SAndroid Build Coastguard Worker SelectPostStore(Node, 4, AArch64::ST4Fourv16b_POST);
3741*9880d681SAndroid Build Coastguard Worker return;
3742*9880d681SAndroid Build Coastguard Worker } else if (VT == MVT::v4i16 || VT == MVT::v4f16) {
3743*9880d681SAndroid Build Coastguard Worker SelectPostStore(Node, 4, AArch64::ST4Fourv4h_POST);
3744*9880d681SAndroid Build Coastguard Worker return;
3745*9880d681SAndroid Build Coastguard Worker } else if (VT == MVT::v8i16 || VT == MVT::v8f16) {
3746*9880d681SAndroid Build Coastguard Worker SelectPostStore(Node, 4, AArch64::ST4Fourv8h_POST);
3747*9880d681SAndroid Build Coastguard Worker return;
3748*9880d681SAndroid Build Coastguard Worker } else if (VT == MVT::v2i32 || VT == MVT::v2f32) {
3749*9880d681SAndroid Build Coastguard Worker SelectPostStore(Node, 4, AArch64::ST4Fourv2s_POST);
3750*9880d681SAndroid Build Coastguard Worker return;
3751*9880d681SAndroid Build Coastguard Worker } else if (VT == MVT::v4i32 || VT == MVT::v4f32) {
3752*9880d681SAndroid Build Coastguard Worker SelectPostStore(Node, 4, AArch64::ST4Fourv4s_POST);
3753*9880d681SAndroid Build Coastguard Worker return;
3754*9880d681SAndroid Build Coastguard Worker } else if (VT == MVT::v2i64 || VT == MVT::v2f64) {
3755*9880d681SAndroid Build Coastguard Worker SelectPostStore(Node, 4, AArch64::ST4Fourv2d_POST);
3756*9880d681SAndroid Build Coastguard Worker return;
3757*9880d681SAndroid Build Coastguard Worker } else if (VT == MVT::v1i64 || VT == MVT::v1f64) {
3758*9880d681SAndroid Build Coastguard Worker SelectPostStore(Node, 4, AArch64::ST1Fourv1d_POST);
3759*9880d681SAndroid Build Coastguard Worker return;
3760*9880d681SAndroid Build Coastguard Worker }
3761*9880d681SAndroid Build Coastguard Worker break;
3762*9880d681SAndroid Build Coastguard Worker }
3763*9880d681SAndroid Build Coastguard Worker case AArch64ISD::ST1x2post: {
3764*9880d681SAndroid Build Coastguard Worker VT = Node->getOperand(1).getValueType();
3765*9880d681SAndroid Build Coastguard Worker if (VT == MVT::v8i8) {
3766*9880d681SAndroid Build Coastguard Worker SelectPostStore(Node, 2, AArch64::ST1Twov8b_POST);
3767*9880d681SAndroid Build Coastguard Worker return;
3768*9880d681SAndroid Build Coastguard Worker } else if (VT == MVT::v16i8) {
3769*9880d681SAndroid Build Coastguard Worker SelectPostStore(Node, 2, AArch64::ST1Twov16b_POST);
3770*9880d681SAndroid Build Coastguard Worker return;
3771*9880d681SAndroid Build Coastguard Worker } else if (VT == MVT::v4i16 || VT == MVT::v4f16) {
3772*9880d681SAndroid Build Coastguard Worker SelectPostStore(Node, 2, AArch64::ST1Twov4h_POST);
3773*9880d681SAndroid Build Coastguard Worker return;
3774*9880d681SAndroid Build Coastguard Worker } else if (VT == MVT::v8i16 || VT == MVT::v8f16) {
3775*9880d681SAndroid Build Coastguard Worker SelectPostStore(Node, 2, AArch64::ST1Twov8h_POST);
3776*9880d681SAndroid Build Coastguard Worker return;
3777*9880d681SAndroid Build Coastguard Worker } else if (VT == MVT::v2i32 || VT == MVT::v2f32) {
3778*9880d681SAndroid Build Coastguard Worker SelectPostStore(Node, 2, AArch64::ST1Twov2s_POST);
3779*9880d681SAndroid Build Coastguard Worker return;
3780*9880d681SAndroid Build Coastguard Worker } else if (VT == MVT::v4i32 || VT == MVT::v4f32) {
3781*9880d681SAndroid Build Coastguard Worker SelectPostStore(Node, 2, AArch64::ST1Twov4s_POST);
3782*9880d681SAndroid Build Coastguard Worker return;
3783*9880d681SAndroid Build Coastguard Worker } else if (VT == MVT::v1i64 || VT == MVT::v1f64) {
3784*9880d681SAndroid Build Coastguard Worker SelectPostStore(Node, 2, AArch64::ST1Twov1d_POST);
3785*9880d681SAndroid Build Coastguard Worker return;
3786*9880d681SAndroid Build Coastguard Worker } else if (VT == MVT::v2i64 || VT == MVT::v2f64) {
3787*9880d681SAndroid Build Coastguard Worker SelectPostStore(Node, 2, AArch64::ST1Twov2d_POST);
3788*9880d681SAndroid Build Coastguard Worker return;
3789*9880d681SAndroid Build Coastguard Worker }
3790*9880d681SAndroid Build Coastguard Worker break;
3791*9880d681SAndroid Build Coastguard Worker }
3792*9880d681SAndroid Build Coastguard Worker case AArch64ISD::ST1x3post: {
3793*9880d681SAndroid Build Coastguard Worker VT = Node->getOperand(1).getValueType();
3794*9880d681SAndroid Build Coastguard Worker if (VT == MVT::v8i8) {
3795*9880d681SAndroid Build Coastguard Worker SelectPostStore(Node, 3, AArch64::ST1Threev8b_POST);
3796*9880d681SAndroid Build Coastguard Worker return;
3797*9880d681SAndroid Build Coastguard Worker } else if (VT == MVT::v16i8) {
3798*9880d681SAndroid Build Coastguard Worker SelectPostStore(Node, 3, AArch64::ST1Threev16b_POST);
3799*9880d681SAndroid Build Coastguard Worker return;
3800*9880d681SAndroid Build Coastguard Worker } else if (VT == MVT::v4i16 || VT == MVT::v4f16) {
3801*9880d681SAndroid Build Coastguard Worker SelectPostStore(Node, 3, AArch64::ST1Threev4h_POST);
3802*9880d681SAndroid Build Coastguard Worker return;
3803*9880d681SAndroid Build Coastguard Worker } else if (VT == MVT::v8i16 || VT == MVT::v8f16) {
3804*9880d681SAndroid Build Coastguard Worker SelectPostStore(Node, 3, AArch64::ST1Threev8h_POST);
3805*9880d681SAndroid Build Coastguard Worker return;
3806*9880d681SAndroid Build Coastguard Worker } else if (VT == MVT::v2i32 || VT == MVT::v2f32) {
3807*9880d681SAndroid Build Coastguard Worker SelectPostStore(Node, 3, AArch64::ST1Threev2s_POST);
3808*9880d681SAndroid Build Coastguard Worker return;
3809*9880d681SAndroid Build Coastguard Worker } else if (VT == MVT::v4i32 || VT == MVT::v4f32) {
3810*9880d681SAndroid Build Coastguard Worker SelectPostStore(Node, 3, AArch64::ST1Threev4s_POST);
3811*9880d681SAndroid Build Coastguard Worker return;
3812*9880d681SAndroid Build Coastguard Worker } else if (VT == MVT::v1i64 || VT == MVT::v1f64) {
3813*9880d681SAndroid Build Coastguard Worker SelectPostStore(Node, 3, AArch64::ST1Threev1d_POST);
3814*9880d681SAndroid Build Coastguard Worker return;
3815*9880d681SAndroid Build Coastguard Worker } else if (VT == MVT::v2i64 || VT == MVT::v2f64) {
3816*9880d681SAndroid Build Coastguard Worker SelectPostStore(Node, 3, AArch64::ST1Threev2d_POST);
3817*9880d681SAndroid Build Coastguard Worker return;
3818*9880d681SAndroid Build Coastguard Worker }
3819*9880d681SAndroid Build Coastguard Worker break;
3820*9880d681SAndroid Build Coastguard Worker }
3821*9880d681SAndroid Build Coastguard Worker case AArch64ISD::ST1x4post: {
3822*9880d681SAndroid Build Coastguard Worker VT = Node->getOperand(1).getValueType();
3823*9880d681SAndroid Build Coastguard Worker if (VT == MVT::v8i8) {
3824*9880d681SAndroid Build Coastguard Worker SelectPostStore(Node, 4, AArch64::ST1Fourv8b_POST);
3825*9880d681SAndroid Build Coastguard Worker return;
3826*9880d681SAndroid Build Coastguard Worker } else if (VT == MVT::v16i8) {
3827*9880d681SAndroid Build Coastguard Worker SelectPostStore(Node, 4, AArch64::ST1Fourv16b_POST);
3828*9880d681SAndroid Build Coastguard Worker return;
3829*9880d681SAndroid Build Coastguard Worker } else if (VT == MVT::v4i16 || VT == MVT::v4f16) {
3830*9880d681SAndroid Build Coastguard Worker SelectPostStore(Node, 4, AArch64::ST1Fourv4h_POST);
3831*9880d681SAndroid Build Coastguard Worker return;
3832*9880d681SAndroid Build Coastguard Worker } else if (VT == MVT::v8i16 || VT == MVT::v8f16) {
3833*9880d681SAndroid Build Coastguard Worker SelectPostStore(Node, 4, AArch64::ST1Fourv8h_POST);
3834*9880d681SAndroid Build Coastguard Worker return;
3835*9880d681SAndroid Build Coastguard Worker } else if (VT == MVT::v2i32 || VT == MVT::v2f32) {
3836*9880d681SAndroid Build Coastguard Worker SelectPostStore(Node, 4, AArch64::ST1Fourv2s_POST);
3837*9880d681SAndroid Build Coastguard Worker return;
3838*9880d681SAndroid Build Coastguard Worker } else if (VT == MVT::v4i32 || VT == MVT::v4f32) {
3839*9880d681SAndroid Build Coastguard Worker SelectPostStore(Node, 4, AArch64::ST1Fourv4s_POST);
3840*9880d681SAndroid Build Coastguard Worker return;
3841*9880d681SAndroid Build Coastguard Worker } else if (VT == MVT::v1i64 || VT == MVT::v1f64) {
3842*9880d681SAndroid Build Coastguard Worker SelectPostStore(Node, 4, AArch64::ST1Fourv1d_POST);
3843*9880d681SAndroid Build Coastguard Worker return;
3844*9880d681SAndroid Build Coastguard Worker } else if (VT == MVT::v2i64 || VT == MVT::v2f64) {
3845*9880d681SAndroid Build Coastguard Worker SelectPostStore(Node, 4, AArch64::ST1Fourv2d_POST);
3846*9880d681SAndroid Build Coastguard Worker return;
3847*9880d681SAndroid Build Coastguard Worker }
3848*9880d681SAndroid Build Coastguard Worker break;
3849*9880d681SAndroid Build Coastguard Worker }
3850*9880d681SAndroid Build Coastguard Worker case AArch64ISD::ST2LANEpost: {
3851*9880d681SAndroid Build Coastguard Worker VT = Node->getOperand(1).getValueType();
3852*9880d681SAndroid Build Coastguard Worker if (VT == MVT::v16i8 || VT == MVT::v8i8) {
3853*9880d681SAndroid Build Coastguard Worker SelectPostStoreLane(Node, 2, AArch64::ST2i8_POST);
3854*9880d681SAndroid Build Coastguard Worker return;
3855*9880d681SAndroid Build Coastguard Worker } else if (VT == MVT::v8i16 || VT == MVT::v4i16 || VT == MVT::v4f16 ||
3856*9880d681SAndroid Build Coastguard Worker VT == MVT::v8f16) {
3857*9880d681SAndroid Build Coastguard Worker SelectPostStoreLane(Node, 2, AArch64::ST2i16_POST);
3858*9880d681SAndroid Build Coastguard Worker return;
3859*9880d681SAndroid Build Coastguard Worker } else if (VT == MVT::v4i32 || VT == MVT::v2i32 || VT == MVT::v4f32 ||
3860*9880d681SAndroid Build Coastguard Worker VT == MVT::v2f32) {
3861*9880d681SAndroid Build Coastguard Worker SelectPostStoreLane(Node, 2, AArch64::ST2i32_POST);
3862*9880d681SAndroid Build Coastguard Worker return;
3863*9880d681SAndroid Build Coastguard Worker } else if (VT == MVT::v2i64 || VT == MVT::v1i64 || VT == MVT::v2f64 ||
3864*9880d681SAndroid Build Coastguard Worker VT == MVT::v1f64) {
3865*9880d681SAndroid Build Coastguard Worker SelectPostStoreLane(Node, 2, AArch64::ST2i64_POST);
3866*9880d681SAndroid Build Coastguard Worker return;
3867*9880d681SAndroid Build Coastguard Worker }
3868*9880d681SAndroid Build Coastguard Worker break;
3869*9880d681SAndroid Build Coastguard Worker }
3870*9880d681SAndroid Build Coastguard Worker case AArch64ISD::ST3LANEpost: {
3871*9880d681SAndroid Build Coastguard Worker VT = Node->getOperand(1).getValueType();
3872*9880d681SAndroid Build Coastguard Worker if (VT == MVT::v16i8 || VT == MVT::v8i8) {
3873*9880d681SAndroid Build Coastguard Worker SelectPostStoreLane(Node, 3, AArch64::ST3i8_POST);
3874*9880d681SAndroid Build Coastguard Worker return;
3875*9880d681SAndroid Build Coastguard Worker } else if (VT == MVT::v8i16 || VT == MVT::v4i16 || VT == MVT::v4f16 ||
3876*9880d681SAndroid Build Coastguard Worker VT == MVT::v8f16) {
3877*9880d681SAndroid Build Coastguard Worker SelectPostStoreLane(Node, 3, AArch64::ST3i16_POST);
3878*9880d681SAndroid Build Coastguard Worker return;
3879*9880d681SAndroid Build Coastguard Worker } else if (VT == MVT::v4i32 || VT == MVT::v2i32 || VT == MVT::v4f32 ||
3880*9880d681SAndroid Build Coastguard Worker VT == MVT::v2f32) {
3881*9880d681SAndroid Build Coastguard Worker SelectPostStoreLane(Node, 3, AArch64::ST3i32_POST);
3882*9880d681SAndroid Build Coastguard Worker return;
3883*9880d681SAndroid Build Coastguard Worker } else if (VT == MVT::v2i64 || VT == MVT::v1i64 || VT == MVT::v2f64 ||
3884*9880d681SAndroid Build Coastguard Worker VT == MVT::v1f64) {
3885*9880d681SAndroid Build Coastguard Worker SelectPostStoreLane(Node, 3, AArch64::ST3i64_POST);
3886*9880d681SAndroid Build Coastguard Worker return;
3887*9880d681SAndroid Build Coastguard Worker }
3888*9880d681SAndroid Build Coastguard Worker break;
3889*9880d681SAndroid Build Coastguard Worker }
3890*9880d681SAndroid Build Coastguard Worker case AArch64ISD::ST4LANEpost: {
3891*9880d681SAndroid Build Coastguard Worker VT = Node->getOperand(1).getValueType();
3892*9880d681SAndroid Build Coastguard Worker if (VT == MVT::v16i8 || VT == MVT::v8i8) {
3893*9880d681SAndroid Build Coastguard Worker SelectPostStoreLane(Node, 4, AArch64::ST4i8_POST);
3894*9880d681SAndroid Build Coastguard Worker return;
3895*9880d681SAndroid Build Coastguard Worker } else if (VT == MVT::v8i16 || VT == MVT::v4i16 || VT == MVT::v4f16 ||
3896*9880d681SAndroid Build Coastguard Worker VT == MVT::v8f16) {
3897*9880d681SAndroid Build Coastguard Worker SelectPostStoreLane(Node, 4, AArch64::ST4i16_POST);
3898*9880d681SAndroid Build Coastguard Worker return;
3899*9880d681SAndroid Build Coastguard Worker } else if (VT == MVT::v4i32 || VT == MVT::v2i32 || VT == MVT::v4f32 ||
3900*9880d681SAndroid Build Coastguard Worker VT == MVT::v2f32) {
3901*9880d681SAndroid Build Coastguard Worker SelectPostStoreLane(Node, 4, AArch64::ST4i32_POST);
3902*9880d681SAndroid Build Coastguard Worker return;
3903*9880d681SAndroid Build Coastguard Worker } else if (VT == MVT::v2i64 || VT == MVT::v1i64 || VT == MVT::v2f64 ||
3904*9880d681SAndroid Build Coastguard Worker VT == MVT::v1f64) {
3905*9880d681SAndroid Build Coastguard Worker SelectPostStoreLane(Node, 4, AArch64::ST4i64_POST);
3906*9880d681SAndroid Build Coastguard Worker return;
3907*9880d681SAndroid Build Coastguard Worker }
3908*9880d681SAndroid Build Coastguard Worker break;
3909*9880d681SAndroid Build Coastguard Worker }
3910*9880d681SAndroid Build Coastguard Worker }
3911*9880d681SAndroid Build Coastguard Worker
3912*9880d681SAndroid Build Coastguard Worker // Select the default instruction
3913*9880d681SAndroid Build Coastguard Worker SelectCode(Node);
3914*9880d681SAndroid Build Coastguard Worker }
3915*9880d681SAndroid Build Coastguard Worker
3916*9880d681SAndroid Build Coastguard Worker /// createAArch64ISelDag - This pass converts a legalized DAG into a
3917*9880d681SAndroid Build Coastguard Worker /// AArch64-specific DAG, ready for instruction scheduling.
createAArch64ISelDag(AArch64TargetMachine & TM,CodeGenOpt::Level OptLevel)3918*9880d681SAndroid Build Coastguard Worker FunctionPass *llvm::createAArch64ISelDag(AArch64TargetMachine &TM,
3919*9880d681SAndroid Build Coastguard Worker CodeGenOpt::Level OptLevel) {
3920*9880d681SAndroid Build Coastguard Worker return new AArch64DAGToDAGISel(TM, OptLevel);
3921*9880d681SAndroid Build Coastguard Worker }
3922