1*9880d681SAndroid Build Coastguard Worker //===----- AggressiveAntiDepBreaker.cpp - Anti-dep breaker ----------------===//
2*9880d681SAndroid Build Coastguard Worker //
3*9880d681SAndroid Build Coastguard Worker // The LLVM Compiler Infrastructure
4*9880d681SAndroid Build Coastguard Worker //
5*9880d681SAndroid Build Coastguard Worker // This file is distributed under the University of Illinois Open Source
6*9880d681SAndroid Build Coastguard Worker // License. See LICENSE.TXT for details.
7*9880d681SAndroid Build Coastguard Worker //
8*9880d681SAndroid Build Coastguard Worker //===----------------------------------------------------------------------===//
9*9880d681SAndroid Build Coastguard Worker //
10*9880d681SAndroid Build Coastguard Worker // This file implements the AggressiveAntiDepBreaker class, which
11*9880d681SAndroid Build Coastguard Worker // implements register anti-dependence breaking during post-RA
12*9880d681SAndroid Build Coastguard Worker // scheduling. It attempts to break all anti-dependencies within a
13*9880d681SAndroid Build Coastguard Worker // block.
14*9880d681SAndroid Build Coastguard Worker //
15*9880d681SAndroid Build Coastguard Worker //===----------------------------------------------------------------------===//
16*9880d681SAndroid Build Coastguard Worker
17*9880d681SAndroid Build Coastguard Worker #include "AggressiveAntiDepBreaker.h"
18*9880d681SAndroid Build Coastguard Worker #include "llvm/CodeGen/MachineBasicBlock.h"
19*9880d681SAndroid Build Coastguard Worker #include "llvm/CodeGen/MachineFrameInfo.h"
20*9880d681SAndroid Build Coastguard Worker #include "llvm/CodeGen/MachineInstr.h"
21*9880d681SAndroid Build Coastguard Worker #include "llvm/CodeGen/RegisterClassInfo.h"
22*9880d681SAndroid Build Coastguard Worker #include "llvm/Support/CommandLine.h"
23*9880d681SAndroid Build Coastguard Worker #include "llvm/Support/Debug.h"
24*9880d681SAndroid Build Coastguard Worker #include "llvm/Support/ErrorHandling.h"
25*9880d681SAndroid Build Coastguard Worker #include "llvm/Support/raw_ostream.h"
26*9880d681SAndroid Build Coastguard Worker #include "llvm/Target/TargetInstrInfo.h"
27*9880d681SAndroid Build Coastguard Worker #include "llvm/Target/TargetRegisterInfo.h"
28*9880d681SAndroid Build Coastguard Worker using namespace llvm;
29*9880d681SAndroid Build Coastguard Worker
30*9880d681SAndroid Build Coastguard Worker #define DEBUG_TYPE "post-RA-sched"
31*9880d681SAndroid Build Coastguard Worker
32*9880d681SAndroid Build Coastguard Worker // If DebugDiv > 0 then only break antidep with (ID % DebugDiv) == DebugMod
33*9880d681SAndroid Build Coastguard Worker static cl::opt<int>
34*9880d681SAndroid Build Coastguard Worker DebugDiv("agg-antidep-debugdiv",
35*9880d681SAndroid Build Coastguard Worker cl::desc("Debug control for aggressive anti-dep breaker"),
36*9880d681SAndroid Build Coastguard Worker cl::init(0), cl::Hidden);
37*9880d681SAndroid Build Coastguard Worker static cl::opt<int>
38*9880d681SAndroid Build Coastguard Worker DebugMod("agg-antidep-debugmod",
39*9880d681SAndroid Build Coastguard Worker cl::desc("Debug control for aggressive anti-dep breaker"),
40*9880d681SAndroid Build Coastguard Worker cl::init(0), cl::Hidden);
41*9880d681SAndroid Build Coastguard Worker
AggressiveAntiDepState(const unsigned TargetRegs,MachineBasicBlock * BB)42*9880d681SAndroid Build Coastguard Worker AggressiveAntiDepState::AggressiveAntiDepState(const unsigned TargetRegs,
43*9880d681SAndroid Build Coastguard Worker MachineBasicBlock *BB) :
44*9880d681SAndroid Build Coastguard Worker NumTargetRegs(TargetRegs), GroupNodes(TargetRegs, 0),
45*9880d681SAndroid Build Coastguard Worker GroupNodeIndices(TargetRegs, 0),
46*9880d681SAndroid Build Coastguard Worker KillIndices(TargetRegs, 0),
47*9880d681SAndroid Build Coastguard Worker DefIndices(TargetRegs, 0)
48*9880d681SAndroid Build Coastguard Worker {
49*9880d681SAndroid Build Coastguard Worker const unsigned BBSize = BB->size();
50*9880d681SAndroid Build Coastguard Worker for (unsigned i = 0; i < NumTargetRegs; ++i) {
51*9880d681SAndroid Build Coastguard Worker // Initialize all registers to be in their own group. Initially we
52*9880d681SAndroid Build Coastguard Worker // assign the register to the same-indexed GroupNode.
53*9880d681SAndroid Build Coastguard Worker GroupNodeIndices[i] = i;
54*9880d681SAndroid Build Coastguard Worker // Initialize the indices to indicate that no registers are live.
55*9880d681SAndroid Build Coastguard Worker KillIndices[i] = ~0u;
56*9880d681SAndroid Build Coastguard Worker DefIndices[i] = BBSize;
57*9880d681SAndroid Build Coastguard Worker }
58*9880d681SAndroid Build Coastguard Worker }
59*9880d681SAndroid Build Coastguard Worker
GetGroup(unsigned Reg)60*9880d681SAndroid Build Coastguard Worker unsigned AggressiveAntiDepState::GetGroup(unsigned Reg) {
61*9880d681SAndroid Build Coastguard Worker unsigned Node = GroupNodeIndices[Reg];
62*9880d681SAndroid Build Coastguard Worker while (GroupNodes[Node] != Node)
63*9880d681SAndroid Build Coastguard Worker Node = GroupNodes[Node];
64*9880d681SAndroid Build Coastguard Worker
65*9880d681SAndroid Build Coastguard Worker return Node;
66*9880d681SAndroid Build Coastguard Worker }
67*9880d681SAndroid Build Coastguard Worker
GetGroupRegs(unsigned Group,std::vector<unsigned> & Regs,std::multimap<unsigned,AggressiveAntiDepState::RegisterReference> * RegRefs)68*9880d681SAndroid Build Coastguard Worker void AggressiveAntiDepState::GetGroupRegs(
69*9880d681SAndroid Build Coastguard Worker unsigned Group,
70*9880d681SAndroid Build Coastguard Worker std::vector<unsigned> &Regs,
71*9880d681SAndroid Build Coastguard Worker std::multimap<unsigned, AggressiveAntiDepState::RegisterReference> *RegRefs)
72*9880d681SAndroid Build Coastguard Worker {
73*9880d681SAndroid Build Coastguard Worker for (unsigned Reg = 0; Reg != NumTargetRegs; ++Reg) {
74*9880d681SAndroid Build Coastguard Worker if ((GetGroup(Reg) == Group) && (RegRefs->count(Reg) > 0))
75*9880d681SAndroid Build Coastguard Worker Regs.push_back(Reg);
76*9880d681SAndroid Build Coastguard Worker }
77*9880d681SAndroid Build Coastguard Worker }
78*9880d681SAndroid Build Coastguard Worker
UnionGroups(unsigned Reg1,unsigned Reg2)79*9880d681SAndroid Build Coastguard Worker unsigned AggressiveAntiDepState::UnionGroups(unsigned Reg1, unsigned Reg2)
80*9880d681SAndroid Build Coastguard Worker {
81*9880d681SAndroid Build Coastguard Worker assert(GroupNodes[0] == 0 && "GroupNode 0 not parent!");
82*9880d681SAndroid Build Coastguard Worker assert(GroupNodeIndices[0] == 0 && "Reg 0 not in Group 0!");
83*9880d681SAndroid Build Coastguard Worker
84*9880d681SAndroid Build Coastguard Worker // find group for each register
85*9880d681SAndroid Build Coastguard Worker unsigned Group1 = GetGroup(Reg1);
86*9880d681SAndroid Build Coastguard Worker unsigned Group2 = GetGroup(Reg2);
87*9880d681SAndroid Build Coastguard Worker
88*9880d681SAndroid Build Coastguard Worker // if either group is 0, then that must become the parent
89*9880d681SAndroid Build Coastguard Worker unsigned Parent = (Group1 == 0) ? Group1 : Group2;
90*9880d681SAndroid Build Coastguard Worker unsigned Other = (Parent == Group1) ? Group2 : Group1;
91*9880d681SAndroid Build Coastguard Worker GroupNodes.at(Other) = Parent;
92*9880d681SAndroid Build Coastguard Worker return Parent;
93*9880d681SAndroid Build Coastguard Worker }
94*9880d681SAndroid Build Coastguard Worker
LeaveGroup(unsigned Reg)95*9880d681SAndroid Build Coastguard Worker unsigned AggressiveAntiDepState::LeaveGroup(unsigned Reg)
96*9880d681SAndroid Build Coastguard Worker {
97*9880d681SAndroid Build Coastguard Worker // Create a new GroupNode for Reg. Reg's existing GroupNode must
98*9880d681SAndroid Build Coastguard Worker // stay as is because there could be other GroupNodes referring to
99*9880d681SAndroid Build Coastguard Worker // it.
100*9880d681SAndroid Build Coastguard Worker unsigned idx = GroupNodes.size();
101*9880d681SAndroid Build Coastguard Worker GroupNodes.push_back(idx);
102*9880d681SAndroid Build Coastguard Worker GroupNodeIndices[Reg] = idx;
103*9880d681SAndroid Build Coastguard Worker return idx;
104*9880d681SAndroid Build Coastguard Worker }
105*9880d681SAndroid Build Coastguard Worker
IsLive(unsigned Reg)106*9880d681SAndroid Build Coastguard Worker bool AggressiveAntiDepState::IsLive(unsigned Reg)
107*9880d681SAndroid Build Coastguard Worker {
108*9880d681SAndroid Build Coastguard Worker // KillIndex must be defined and DefIndex not defined for a register
109*9880d681SAndroid Build Coastguard Worker // to be live.
110*9880d681SAndroid Build Coastguard Worker return((KillIndices[Reg] != ~0u) && (DefIndices[Reg] == ~0u));
111*9880d681SAndroid Build Coastguard Worker }
112*9880d681SAndroid Build Coastguard Worker
AggressiveAntiDepBreaker(MachineFunction & MFi,const RegisterClassInfo & RCI,TargetSubtargetInfo::RegClassVector & CriticalPathRCs)113*9880d681SAndroid Build Coastguard Worker AggressiveAntiDepBreaker::AggressiveAntiDepBreaker(
114*9880d681SAndroid Build Coastguard Worker MachineFunction &MFi, const RegisterClassInfo &RCI,
115*9880d681SAndroid Build Coastguard Worker TargetSubtargetInfo::RegClassVector &CriticalPathRCs)
116*9880d681SAndroid Build Coastguard Worker : AntiDepBreaker(), MF(MFi), MRI(MF.getRegInfo()),
117*9880d681SAndroid Build Coastguard Worker TII(MF.getSubtarget().getInstrInfo()),
118*9880d681SAndroid Build Coastguard Worker TRI(MF.getSubtarget().getRegisterInfo()), RegClassInfo(RCI),
119*9880d681SAndroid Build Coastguard Worker State(nullptr) {
120*9880d681SAndroid Build Coastguard Worker /* Collect a bitset of all registers that are only broken if they
121*9880d681SAndroid Build Coastguard Worker are on the critical path. */
122*9880d681SAndroid Build Coastguard Worker for (unsigned i = 0, e = CriticalPathRCs.size(); i < e; ++i) {
123*9880d681SAndroid Build Coastguard Worker BitVector CPSet = TRI->getAllocatableSet(MF, CriticalPathRCs[i]);
124*9880d681SAndroid Build Coastguard Worker if (CriticalPathSet.none())
125*9880d681SAndroid Build Coastguard Worker CriticalPathSet = CPSet;
126*9880d681SAndroid Build Coastguard Worker else
127*9880d681SAndroid Build Coastguard Worker CriticalPathSet |= CPSet;
128*9880d681SAndroid Build Coastguard Worker }
129*9880d681SAndroid Build Coastguard Worker
130*9880d681SAndroid Build Coastguard Worker DEBUG(dbgs() << "AntiDep Critical-Path Registers:");
131*9880d681SAndroid Build Coastguard Worker DEBUG(for (int r = CriticalPathSet.find_first(); r != -1;
132*9880d681SAndroid Build Coastguard Worker r = CriticalPathSet.find_next(r))
133*9880d681SAndroid Build Coastguard Worker dbgs() << " " << TRI->getName(r));
134*9880d681SAndroid Build Coastguard Worker DEBUG(dbgs() << '\n');
135*9880d681SAndroid Build Coastguard Worker }
136*9880d681SAndroid Build Coastguard Worker
~AggressiveAntiDepBreaker()137*9880d681SAndroid Build Coastguard Worker AggressiveAntiDepBreaker::~AggressiveAntiDepBreaker() {
138*9880d681SAndroid Build Coastguard Worker delete State;
139*9880d681SAndroid Build Coastguard Worker }
140*9880d681SAndroid Build Coastguard Worker
StartBlock(MachineBasicBlock * BB)141*9880d681SAndroid Build Coastguard Worker void AggressiveAntiDepBreaker::StartBlock(MachineBasicBlock *BB) {
142*9880d681SAndroid Build Coastguard Worker assert(!State);
143*9880d681SAndroid Build Coastguard Worker State = new AggressiveAntiDepState(TRI->getNumRegs(), BB);
144*9880d681SAndroid Build Coastguard Worker
145*9880d681SAndroid Build Coastguard Worker bool IsReturnBlock = BB->isReturnBlock();
146*9880d681SAndroid Build Coastguard Worker std::vector<unsigned> &KillIndices = State->GetKillIndices();
147*9880d681SAndroid Build Coastguard Worker std::vector<unsigned> &DefIndices = State->GetDefIndices();
148*9880d681SAndroid Build Coastguard Worker
149*9880d681SAndroid Build Coastguard Worker // Examine the live-in regs of all successors.
150*9880d681SAndroid Build Coastguard Worker for (MachineBasicBlock::succ_iterator SI = BB->succ_begin(),
151*9880d681SAndroid Build Coastguard Worker SE = BB->succ_end(); SI != SE; ++SI)
152*9880d681SAndroid Build Coastguard Worker for (const auto &LI : (*SI)->liveins()) {
153*9880d681SAndroid Build Coastguard Worker for (MCRegAliasIterator AI(LI.PhysReg, TRI, true); AI.isValid(); ++AI) {
154*9880d681SAndroid Build Coastguard Worker unsigned Reg = *AI;
155*9880d681SAndroid Build Coastguard Worker State->UnionGroups(Reg, 0);
156*9880d681SAndroid Build Coastguard Worker KillIndices[Reg] = BB->size();
157*9880d681SAndroid Build Coastguard Worker DefIndices[Reg] = ~0u;
158*9880d681SAndroid Build Coastguard Worker }
159*9880d681SAndroid Build Coastguard Worker }
160*9880d681SAndroid Build Coastguard Worker
161*9880d681SAndroid Build Coastguard Worker // Mark live-out callee-saved registers. In a return block this is
162*9880d681SAndroid Build Coastguard Worker // all callee-saved registers. In non-return this is any
163*9880d681SAndroid Build Coastguard Worker // callee-saved register that is not saved in the prolog.
164*9880d681SAndroid Build Coastguard Worker const MachineFrameInfo *MFI = MF.getFrameInfo();
165*9880d681SAndroid Build Coastguard Worker BitVector Pristine = MFI->getPristineRegs(MF);
166*9880d681SAndroid Build Coastguard Worker for (const MCPhysReg *I = TRI->getCalleeSavedRegs(&MF); *I; ++I) {
167*9880d681SAndroid Build Coastguard Worker unsigned Reg = *I;
168*9880d681SAndroid Build Coastguard Worker if (!IsReturnBlock && !Pristine.test(Reg)) continue;
169*9880d681SAndroid Build Coastguard Worker for (MCRegAliasIterator AI(Reg, TRI, true); AI.isValid(); ++AI) {
170*9880d681SAndroid Build Coastguard Worker unsigned AliasReg = *AI;
171*9880d681SAndroid Build Coastguard Worker State->UnionGroups(AliasReg, 0);
172*9880d681SAndroid Build Coastguard Worker KillIndices[AliasReg] = BB->size();
173*9880d681SAndroid Build Coastguard Worker DefIndices[AliasReg] = ~0u;
174*9880d681SAndroid Build Coastguard Worker }
175*9880d681SAndroid Build Coastguard Worker }
176*9880d681SAndroid Build Coastguard Worker }
177*9880d681SAndroid Build Coastguard Worker
FinishBlock()178*9880d681SAndroid Build Coastguard Worker void AggressiveAntiDepBreaker::FinishBlock() {
179*9880d681SAndroid Build Coastguard Worker delete State;
180*9880d681SAndroid Build Coastguard Worker State = nullptr;
181*9880d681SAndroid Build Coastguard Worker }
182*9880d681SAndroid Build Coastguard Worker
Observe(MachineInstr & MI,unsigned Count,unsigned InsertPosIndex)183*9880d681SAndroid Build Coastguard Worker void AggressiveAntiDepBreaker::Observe(MachineInstr &MI, unsigned Count,
184*9880d681SAndroid Build Coastguard Worker unsigned InsertPosIndex) {
185*9880d681SAndroid Build Coastguard Worker assert(Count < InsertPosIndex && "Instruction index out of expected range!");
186*9880d681SAndroid Build Coastguard Worker
187*9880d681SAndroid Build Coastguard Worker std::set<unsigned> PassthruRegs;
188*9880d681SAndroid Build Coastguard Worker GetPassthruRegs(MI, PassthruRegs);
189*9880d681SAndroid Build Coastguard Worker PrescanInstruction(MI, Count, PassthruRegs);
190*9880d681SAndroid Build Coastguard Worker ScanInstruction(MI, Count);
191*9880d681SAndroid Build Coastguard Worker
192*9880d681SAndroid Build Coastguard Worker DEBUG(dbgs() << "Observe: ");
193*9880d681SAndroid Build Coastguard Worker DEBUG(MI.dump());
194*9880d681SAndroid Build Coastguard Worker DEBUG(dbgs() << "\tRegs:");
195*9880d681SAndroid Build Coastguard Worker
196*9880d681SAndroid Build Coastguard Worker std::vector<unsigned> &DefIndices = State->GetDefIndices();
197*9880d681SAndroid Build Coastguard Worker for (unsigned Reg = 0; Reg != TRI->getNumRegs(); ++Reg) {
198*9880d681SAndroid Build Coastguard Worker // If Reg is current live, then mark that it can't be renamed as
199*9880d681SAndroid Build Coastguard Worker // we don't know the extent of its live-range anymore (now that it
200*9880d681SAndroid Build Coastguard Worker // has been scheduled). If it is not live but was defined in the
201*9880d681SAndroid Build Coastguard Worker // previous schedule region, then set its def index to the most
202*9880d681SAndroid Build Coastguard Worker // conservative location (i.e. the beginning of the previous
203*9880d681SAndroid Build Coastguard Worker // schedule region).
204*9880d681SAndroid Build Coastguard Worker if (State->IsLive(Reg)) {
205*9880d681SAndroid Build Coastguard Worker DEBUG(if (State->GetGroup(Reg) != 0)
206*9880d681SAndroid Build Coastguard Worker dbgs() << " " << TRI->getName(Reg) << "=g" <<
207*9880d681SAndroid Build Coastguard Worker State->GetGroup(Reg) << "->g0(region live-out)");
208*9880d681SAndroid Build Coastguard Worker State->UnionGroups(Reg, 0);
209*9880d681SAndroid Build Coastguard Worker } else if ((DefIndices[Reg] < InsertPosIndex)
210*9880d681SAndroid Build Coastguard Worker && (DefIndices[Reg] >= Count)) {
211*9880d681SAndroid Build Coastguard Worker DefIndices[Reg] = Count;
212*9880d681SAndroid Build Coastguard Worker }
213*9880d681SAndroid Build Coastguard Worker }
214*9880d681SAndroid Build Coastguard Worker DEBUG(dbgs() << '\n');
215*9880d681SAndroid Build Coastguard Worker }
216*9880d681SAndroid Build Coastguard Worker
IsImplicitDefUse(MachineInstr & MI,MachineOperand & MO)217*9880d681SAndroid Build Coastguard Worker bool AggressiveAntiDepBreaker::IsImplicitDefUse(MachineInstr &MI,
218*9880d681SAndroid Build Coastguard Worker MachineOperand &MO) {
219*9880d681SAndroid Build Coastguard Worker if (!MO.isReg() || !MO.isImplicit())
220*9880d681SAndroid Build Coastguard Worker return false;
221*9880d681SAndroid Build Coastguard Worker
222*9880d681SAndroid Build Coastguard Worker unsigned Reg = MO.getReg();
223*9880d681SAndroid Build Coastguard Worker if (Reg == 0)
224*9880d681SAndroid Build Coastguard Worker return false;
225*9880d681SAndroid Build Coastguard Worker
226*9880d681SAndroid Build Coastguard Worker MachineOperand *Op = nullptr;
227*9880d681SAndroid Build Coastguard Worker if (MO.isDef())
228*9880d681SAndroid Build Coastguard Worker Op = MI.findRegisterUseOperand(Reg, true);
229*9880d681SAndroid Build Coastguard Worker else
230*9880d681SAndroid Build Coastguard Worker Op = MI.findRegisterDefOperand(Reg);
231*9880d681SAndroid Build Coastguard Worker
232*9880d681SAndroid Build Coastguard Worker return(Op && Op->isImplicit());
233*9880d681SAndroid Build Coastguard Worker }
234*9880d681SAndroid Build Coastguard Worker
GetPassthruRegs(MachineInstr & MI,std::set<unsigned> & PassthruRegs)235*9880d681SAndroid Build Coastguard Worker void AggressiveAntiDepBreaker::GetPassthruRegs(
236*9880d681SAndroid Build Coastguard Worker MachineInstr &MI, std::set<unsigned> &PassthruRegs) {
237*9880d681SAndroid Build Coastguard Worker for (unsigned i = 0, e = MI.getNumOperands(); i != e; ++i) {
238*9880d681SAndroid Build Coastguard Worker MachineOperand &MO = MI.getOperand(i);
239*9880d681SAndroid Build Coastguard Worker if (!MO.isReg()) continue;
240*9880d681SAndroid Build Coastguard Worker if ((MO.isDef() && MI.isRegTiedToUseOperand(i)) ||
241*9880d681SAndroid Build Coastguard Worker IsImplicitDefUse(MI, MO)) {
242*9880d681SAndroid Build Coastguard Worker const unsigned Reg = MO.getReg();
243*9880d681SAndroid Build Coastguard Worker for (MCSubRegIterator SubRegs(Reg, TRI, /*IncludeSelf=*/true);
244*9880d681SAndroid Build Coastguard Worker SubRegs.isValid(); ++SubRegs)
245*9880d681SAndroid Build Coastguard Worker PassthruRegs.insert(*SubRegs);
246*9880d681SAndroid Build Coastguard Worker }
247*9880d681SAndroid Build Coastguard Worker }
248*9880d681SAndroid Build Coastguard Worker }
249*9880d681SAndroid Build Coastguard Worker
250*9880d681SAndroid Build Coastguard Worker /// AntiDepEdges - Return in Edges the anti- and output- dependencies
251*9880d681SAndroid Build Coastguard Worker /// in SU that we want to consider for breaking.
AntiDepEdges(const SUnit * SU,std::vector<const SDep * > & Edges)252*9880d681SAndroid Build Coastguard Worker static void AntiDepEdges(const SUnit *SU, std::vector<const SDep*>& Edges) {
253*9880d681SAndroid Build Coastguard Worker SmallSet<unsigned, 4> RegSet;
254*9880d681SAndroid Build Coastguard Worker for (SUnit::const_pred_iterator P = SU->Preds.begin(), PE = SU->Preds.end();
255*9880d681SAndroid Build Coastguard Worker P != PE; ++P) {
256*9880d681SAndroid Build Coastguard Worker if ((P->getKind() == SDep::Anti) || (P->getKind() == SDep::Output)) {
257*9880d681SAndroid Build Coastguard Worker if (RegSet.insert(P->getReg()).second)
258*9880d681SAndroid Build Coastguard Worker Edges.push_back(&*P);
259*9880d681SAndroid Build Coastguard Worker }
260*9880d681SAndroid Build Coastguard Worker }
261*9880d681SAndroid Build Coastguard Worker }
262*9880d681SAndroid Build Coastguard Worker
263*9880d681SAndroid Build Coastguard Worker /// CriticalPathStep - Return the next SUnit after SU on the bottom-up
264*9880d681SAndroid Build Coastguard Worker /// critical path.
CriticalPathStep(const SUnit * SU)265*9880d681SAndroid Build Coastguard Worker static const SUnit *CriticalPathStep(const SUnit *SU) {
266*9880d681SAndroid Build Coastguard Worker const SDep *Next = nullptr;
267*9880d681SAndroid Build Coastguard Worker unsigned NextDepth = 0;
268*9880d681SAndroid Build Coastguard Worker // Find the predecessor edge with the greatest depth.
269*9880d681SAndroid Build Coastguard Worker if (SU) {
270*9880d681SAndroid Build Coastguard Worker for (SUnit::const_pred_iterator P = SU->Preds.begin(), PE = SU->Preds.end();
271*9880d681SAndroid Build Coastguard Worker P != PE; ++P) {
272*9880d681SAndroid Build Coastguard Worker const SUnit *PredSU = P->getSUnit();
273*9880d681SAndroid Build Coastguard Worker unsigned PredLatency = P->getLatency();
274*9880d681SAndroid Build Coastguard Worker unsigned PredTotalLatency = PredSU->getDepth() + PredLatency;
275*9880d681SAndroid Build Coastguard Worker // In the case of a latency tie, prefer an anti-dependency edge over
276*9880d681SAndroid Build Coastguard Worker // other types of edges.
277*9880d681SAndroid Build Coastguard Worker if (NextDepth < PredTotalLatency ||
278*9880d681SAndroid Build Coastguard Worker (NextDepth == PredTotalLatency && P->getKind() == SDep::Anti)) {
279*9880d681SAndroid Build Coastguard Worker NextDepth = PredTotalLatency;
280*9880d681SAndroid Build Coastguard Worker Next = &*P;
281*9880d681SAndroid Build Coastguard Worker }
282*9880d681SAndroid Build Coastguard Worker }
283*9880d681SAndroid Build Coastguard Worker }
284*9880d681SAndroid Build Coastguard Worker
285*9880d681SAndroid Build Coastguard Worker return (Next) ? Next->getSUnit() : nullptr;
286*9880d681SAndroid Build Coastguard Worker }
287*9880d681SAndroid Build Coastguard Worker
HandleLastUse(unsigned Reg,unsigned KillIdx,const char * tag,const char * header,const char * footer)288*9880d681SAndroid Build Coastguard Worker void AggressiveAntiDepBreaker::HandleLastUse(unsigned Reg, unsigned KillIdx,
289*9880d681SAndroid Build Coastguard Worker const char *tag,
290*9880d681SAndroid Build Coastguard Worker const char *header,
291*9880d681SAndroid Build Coastguard Worker const char *footer) {
292*9880d681SAndroid Build Coastguard Worker std::vector<unsigned> &KillIndices = State->GetKillIndices();
293*9880d681SAndroid Build Coastguard Worker std::vector<unsigned> &DefIndices = State->GetDefIndices();
294*9880d681SAndroid Build Coastguard Worker std::multimap<unsigned, AggressiveAntiDepState::RegisterReference>&
295*9880d681SAndroid Build Coastguard Worker RegRefs = State->GetRegRefs();
296*9880d681SAndroid Build Coastguard Worker
297*9880d681SAndroid Build Coastguard Worker // FIXME: We must leave subregisters of live super registers as live, so that
298*9880d681SAndroid Build Coastguard Worker // we don't clear out the register tracking information for subregisters of
299*9880d681SAndroid Build Coastguard Worker // super registers we're still tracking (and with which we're unioning
300*9880d681SAndroid Build Coastguard Worker // subregister definitions).
301*9880d681SAndroid Build Coastguard Worker for (MCRegAliasIterator AI(Reg, TRI, true); AI.isValid(); ++AI)
302*9880d681SAndroid Build Coastguard Worker if (TRI->isSuperRegister(Reg, *AI) && State->IsLive(*AI)) {
303*9880d681SAndroid Build Coastguard Worker DEBUG(if (!header && footer) dbgs() << footer);
304*9880d681SAndroid Build Coastguard Worker return;
305*9880d681SAndroid Build Coastguard Worker }
306*9880d681SAndroid Build Coastguard Worker
307*9880d681SAndroid Build Coastguard Worker if (!State->IsLive(Reg)) {
308*9880d681SAndroid Build Coastguard Worker KillIndices[Reg] = KillIdx;
309*9880d681SAndroid Build Coastguard Worker DefIndices[Reg] = ~0u;
310*9880d681SAndroid Build Coastguard Worker RegRefs.erase(Reg);
311*9880d681SAndroid Build Coastguard Worker State->LeaveGroup(Reg);
312*9880d681SAndroid Build Coastguard Worker DEBUG(if (header) {
313*9880d681SAndroid Build Coastguard Worker dbgs() << header << TRI->getName(Reg); header = nullptr; });
314*9880d681SAndroid Build Coastguard Worker DEBUG(dbgs() << "->g" << State->GetGroup(Reg) << tag);
315*9880d681SAndroid Build Coastguard Worker // Repeat for subregisters. Note that we only do this if the superregister
316*9880d681SAndroid Build Coastguard Worker // was not live because otherwise, regardless whether we have an explicit
317*9880d681SAndroid Build Coastguard Worker // use of the subregister, the subregister's contents are needed for the
318*9880d681SAndroid Build Coastguard Worker // uses of the superregister.
319*9880d681SAndroid Build Coastguard Worker for (MCSubRegIterator SubRegs(Reg, TRI); SubRegs.isValid(); ++SubRegs) {
320*9880d681SAndroid Build Coastguard Worker unsigned SubregReg = *SubRegs;
321*9880d681SAndroid Build Coastguard Worker if (!State->IsLive(SubregReg)) {
322*9880d681SAndroid Build Coastguard Worker KillIndices[SubregReg] = KillIdx;
323*9880d681SAndroid Build Coastguard Worker DefIndices[SubregReg] = ~0u;
324*9880d681SAndroid Build Coastguard Worker RegRefs.erase(SubregReg);
325*9880d681SAndroid Build Coastguard Worker State->LeaveGroup(SubregReg);
326*9880d681SAndroid Build Coastguard Worker DEBUG(if (header) {
327*9880d681SAndroid Build Coastguard Worker dbgs() << header << TRI->getName(Reg); header = nullptr; });
328*9880d681SAndroid Build Coastguard Worker DEBUG(dbgs() << " " << TRI->getName(SubregReg) << "->g" <<
329*9880d681SAndroid Build Coastguard Worker State->GetGroup(SubregReg) << tag);
330*9880d681SAndroid Build Coastguard Worker }
331*9880d681SAndroid Build Coastguard Worker }
332*9880d681SAndroid Build Coastguard Worker }
333*9880d681SAndroid Build Coastguard Worker
334*9880d681SAndroid Build Coastguard Worker DEBUG(if (!header && footer) dbgs() << footer);
335*9880d681SAndroid Build Coastguard Worker }
336*9880d681SAndroid Build Coastguard Worker
PrescanInstruction(MachineInstr & MI,unsigned Count,std::set<unsigned> & PassthruRegs)337*9880d681SAndroid Build Coastguard Worker void AggressiveAntiDepBreaker::PrescanInstruction(
338*9880d681SAndroid Build Coastguard Worker MachineInstr &MI, unsigned Count, std::set<unsigned> &PassthruRegs) {
339*9880d681SAndroid Build Coastguard Worker std::vector<unsigned> &DefIndices = State->GetDefIndices();
340*9880d681SAndroid Build Coastguard Worker std::multimap<unsigned, AggressiveAntiDepState::RegisterReference>&
341*9880d681SAndroid Build Coastguard Worker RegRefs = State->GetRegRefs();
342*9880d681SAndroid Build Coastguard Worker
343*9880d681SAndroid Build Coastguard Worker // Handle dead defs by simulating a last-use of the register just
344*9880d681SAndroid Build Coastguard Worker // after the def. A dead def can occur because the def is truly
345*9880d681SAndroid Build Coastguard Worker // dead, or because only a subregister is live at the def. If we
346*9880d681SAndroid Build Coastguard Worker // don't do this the dead def will be incorrectly merged into the
347*9880d681SAndroid Build Coastguard Worker // previous def.
348*9880d681SAndroid Build Coastguard Worker for (unsigned i = 0, e = MI.getNumOperands(); i != e; ++i) {
349*9880d681SAndroid Build Coastguard Worker MachineOperand &MO = MI.getOperand(i);
350*9880d681SAndroid Build Coastguard Worker if (!MO.isReg() || !MO.isDef()) continue;
351*9880d681SAndroid Build Coastguard Worker unsigned Reg = MO.getReg();
352*9880d681SAndroid Build Coastguard Worker if (Reg == 0) continue;
353*9880d681SAndroid Build Coastguard Worker
354*9880d681SAndroid Build Coastguard Worker HandleLastUse(Reg, Count + 1, "", "\tDead Def: ", "\n");
355*9880d681SAndroid Build Coastguard Worker }
356*9880d681SAndroid Build Coastguard Worker
357*9880d681SAndroid Build Coastguard Worker DEBUG(dbgs() << "\tDef Groups:");
358*9880d681SAndroid Build Coastguard Worker for (unsigned i = 0, e = MI.getNumOperands(); i != e; ++i) {
359*9880d681SAndroid Build Coastguard Worker MachineOperand &MO = MI.getOperand(i);
360*9880d681SAndroid Build Coastguard Worker if (!MO.isReg() || !MO.isDef()) continue;
361*9880d681SAndroid Build Coastguard Worker unsigned Reg = MO.getReg();
362*9880d681SAndroid Build Coastguard Worker if (Reg == 0) continue;
363*9880d681SAndroid Build Coastguard Worker
364*9880d681SAndroid Build Coastguard Worker DEBUG(dbgs() << " " << TRI->getName(Reg) << "=g" << State->GetGroup(Reg));
365*9880d681SAndroid Build Coastguard Worker
366*9880d681SAndroid Build Coastguard Worker // If MI's defs have a special allocation requirement, don't allow
367*9880d681SAndroid Build Coastguard Worker // any def registers to be changed. Also assume all registers
368*9880d681SAndroid Build Coastguard Worker // defined in a call must not be changed (ABI). Inline assembly may
369*9880d681SAndroid Build Coastguard Worker // reference either system calls or the register directly. Skip it until we
370*9880d681SAndroid Build Coastguard Worker // can tell user specified registers from compiler-specified.
371*9880d681SAndroid Build Coastguard Worker if (MI.isCall() || MI.hasExtraDefRegAllocReq() || TII->isPredicated(MI) ||
372*9880d681SAndroid Build Coastguard Worker MI.isInlineAsm()) {
373*9880d681SAndroid Build Coastguard Worker DEBUG(if (State->GetGroup(Reg) != 0) dbgs() << "->g0(alloc-req)");
374*9880d681SAndroid Build Coastguard Worker State->UnionGroups(Reg, 0);
375*9880d681SAndroid Build Coastguard Worker }
376*9880d681SAndroid Build Coastguard Worker
377*9880d681SAndroid Build Coastguard Worker // Any aliased that are live at this point are completely or
378*9880d681SAndroid Build Coastguard Worker // partially defined here, so group those aliases with Reg.
379*9880d681SAndroid Build Coastguard Worker for (MCRegAliasIterator AI(Reg, TRI, false); AI.isValid(); ++AI) {
380*9880d681SAndroid Build Coastguard Worker unsigned AliasReg = *AI;
381*9880d681SAndroid Build Coastguard Worker if (State->IsLive(AliasReg)) {
382*9880d681SAndroid Build Coastguard Worker State->UnionGroups(Reg, AliasReg);
383*9880d681SAndroid Build Coastguard Worker DEBUG(dbgs() << "->g" << State->GetGroup(Reg) << "(via " <<
384*9880d681SAndroid Build Coastguard Worker TRI->getName(AliasReg) << ")");
385*9880d681SAndroid Build Coastguard Worker }
386*9880d681SAndroid Build Coastguard Worker }
387*9880d681SAndroid Build Coastguard Worker
388*9880d681SAndroid Build Coastguard Worker // Note register reference...
389*9880d681SAndroid Build Coastguard Worker const TargetRegisterClass *RC = nullptr;
390*9880d681SAndroid Build Coastguard Worker if (i < MI.getDesc().getNumOperands())
391*9880d681SAndroid Build Coastguard Worker RC = TII->getRegClass(MI.getDesc(), i, TRI, MF);
392*9880d681SAndroid Build Coastguard Worker AggressiveAntiDepState::RegisterReference RR = { &MO, RC };
393*9880d681SAndroid Build Coastguard Worker RegRefs.insert(std::make_pair(Reg, RR));
394*9880d681SAndroid Build Coastguard Worker }
395*9880d681SAndroid Build Coastguard Worker
396*9880d681SAndroid Build Coastguard Worker DEBUG(dbgs() << '\n');
397*9880d681SAndroid Build Coastguard Worker
398*9880d681SAndroid Build Coastguard Worker // Scan the register defs for this instruction and update
399*9880d681SAndroid Build Coastguard Worker // live-ranges.
400*9880d681SAndroid Build Coastguard Worker for (unsigned i = 0, e = MI.getNumOperands(); i != e; ++i) {
401*9880d681SAndroid Build Coastguard Worker MachineOperand &MO = MI.getOperand(i);
402*9880d681SAndroid Build Coastguard Worker if (!MO.isReg() || !MO.isDef()) continue;
403*9880d681SAndroid Build Coastguard Worker unsigned Reg = MO.getReg();
404*9880d681SAndroid Build Coastguard Worker if (Reg == 0) continue;
405*9880d681SAndroid Build Coastguard Worker // Ignore KILLs and passthru registers for liveness...
406*9880d681SAndroid Build Coastguard Worker if (MI.isKill() || (PassthruRegs.count(Reg) != 0))
407*9880d681SAndroid Build Coastguard Worker continue;
408*9880d681SAndroid Build Coastguard Worker
409*9880d681SAndroid Build Coastguard Worker // Update def for Reg and aliases.
410*9880d681SAndroid Build Coastguard Worker for (MCRegAliasIterator AI(Reg, TRI, true); AI.isValid(); ++AI) {
411*9880d681SAndroid Build Coastguard Worker // We need to be careful here not to define already-live super registers.
412*9880d681SAndroid Build Coastguard Worker // If the super register is already live, then this definition is not
413*9880d681SAndroid Build Coastguard Worker // a definition of the whole super register (just a partial insertion
414*9880d681SAndroid Build Coastguard Worker // into it). Earlier subregister definitions (which we've not yet visited
415*9880d681SAndroid Build Coastguard Worker // because we're iterating bottom-up) need to be linked to the same group
416*9880d681SAndroid Build Coastguard Worker // as this definition.
417*9880d681SAndroid Build Coastguard Worker if (TRI->isSuperRegister(Reg, *AI) && State->IsLive(*AI))
418*9880d681SAndroid Build Coastguard Worker continue;
419*9880d681SAndroid Build Coastguard Worker
420*9880d681SAndroid Build Coastguard Worker DefIndices[*AI] = Count;
421*9880d681SAndroid Build Coastguard Worker }
422*9880d681SAndroid Build Coastguard Worker }
423*9880d681SAndroid Build Coastguard Worker }
424*9880d681SAndroid Build Coastguard Worker
ScanInstruction(MachineInstr & MI,unsigned Count)425*9880d681SAndroid Build Coastguard Worker void AggressiveAntiDepBreaker::ScanInstruction(MachineInstr &MI,
426*9880d681SAndroid Build Coastguard Worker unsigned Count) {
427*9880d681SAndroid Build Coastguard Worker DEBUG(dbgs() << "\tUse Groups:");
428*9880d681SAndroid Build Coastguard Worker std::multimap<unsigned, AggressiveAntiDepState::RegisterReference>&
429*9880d681SAndroid Build Coastguard Worker RegRefs = State->GetRegRefs();
430*9880d681SAndroid Build Coastguard Worker
431*9880d681SAndroid Build Coastguard Worker // If MI's uses have special allocation requirement, don't allow
432*9880d681SAndroid Build Coastguard Worker // any use registers to be changed. Also assume all registers
433*9880d681SAndroid Build Coastguard Worker // used in a call must not be changed (ABI).
434*9880d681SAndroid Build Coastguard Worker // Inline Assembly register uses also cannot be safely changed.
435*9880d681SAndroid Build Coastguard Worker // FIXME: The issue with predicated instruction is more complex. We are being
436*9880d681SAndroid Build Coastguard Worker // conservatively here because the kill markers cannot be trusted after
437*9880d681SAndroid Build Coastguard Worker // if-conversion:
438*9880d681SAndroid Build Coastguard Worker // %R6<def> = LDR %SP, %reg0, 92, pred:14, pred:%reg0; mem:LD4[FixedStack14]
439*9880d681SAndroid Build Coastguard Worker // ...
440*9880d681SAndroid Build Coastguard Worker // STR %R0, %R6<kill>, %reg0, 0, pred:0, pred:%CPSR; mem:ST4[%395]
441*9880d681SAndroid Build Coastguard Worker // %R6<def> = LDR %SP, %reg0, 100, pred:0, pred:%CPSR; mem:LD4[FixedStack12]
442*9880d681SAndroid Build Coastguard Worker // STR %R0, %R6<kill>, %reg0, 0, pred:14, pred:%reg0; mem:ST4[%396](align=8)
443*9880d681SAndroid Build Coastguard Worker //
444*9880d681SAndroid Build Coastguard Worker // The first R6 kill is not really a kill since it's killed by a predicated
445*9880d681SAndroid Build Coastguard Worker // instruction which may not be executed. The second R6 def may or may not
446*9880d681SAndroid Build Coastguard Worker // re-define R6 so it's not safe to change it since the last R6 use cannot be
447*9880d681SAndroid Build Coastguard Worker // changed.
448*9880d681SAndroid Build Coastguard Worker bool Special = MI.isCall() || MI.hasExtraSrcRegAllocReq() ||
449*9880d681SAndroid Build Coastguard Worker TII->isPredicated(MI) || MI.isInlineAsm();
450*9880d681SAndroid Build Coastguard Worker
451*9880d681SAndroid Build Coastguard Worker // Scan the register uses for this instruction and update
452*9880d681SAndroid Build Coastguard Worker // live-ranges, groups and RegRefs.
453*9880d681SAndroid Build Coastguard Worker for (unsigned i = 0, e = MI.getNumOperands(); i != e; ++i) {
454*9880d681SAndroid Build Coastguard Worker MachineOperand &MO = MI.getOperand(i);
455*9880d681SAndroid Build Coastguard Worker if (!MO.isReg() || !MO.isUse()) continue;
456*9880d681SAndroid Build Coastguard Worker unsigned Reg = MO.getReg();
457*9880d681SAndroid Build Coastguard Worker if (Reg == 0) continue;
458*9880d681SAndroid Build Coastguard Worker
459*9880d681SAndroid Build Coastguard Worker DEBUG(dbgs() << " " << TRI->getName(Reg) << "=g" <<
460*9880d681SAndroid Build Coastguard Worker State->GetGroup(Reg));
461*9880d681SAndroid Build Coastguard Worker
462*9880d681SAndroid Build Coastguard Worker // It wasn't previously live but now it is, this is a kill. Forget
463*9880d681SAndroid Build Coastguard Worker // the previous live-range information and start a new live-range
464*9880d681SAndroid Build Coastguard Worker // for the register.
465*9880d681SAndroid Build Coastguard Worker HandleLastUse(Reg, Count, "(last-use)");
466*9880d681SAndroid Build Coastguard Worker
467*9880d681SAndroid Build Coastguard Worker if (Special) {
468*9880d681SAndroid Build Coastguard Worker DEBUG(if (State->GetGroup(Reg) != 0) dbgs() << "->g0(alloc-req)");
469*9880d681SAndroid Build Coastguard Worker State->UnionGroups(Reg, 0);
470*9880d681SAndroid Build Coastguard Worker }
471*9880d681SAndroid Build Coastguard Worker
472*9880d681SAndroid Build Coastguard Worker // Note register reference...
473*9880d681SAndroid Build Coastguard Worker const TargetRegisterClass *RC = nullptr;
474*9880d681SAndroid Build Coastguard Worker if (i < MI.getDesc().getNumOperands())
475*9880d681SAndroid Build Coastguard Worker RC = TII->getRegClass(MI.getDesc(), i, TRI, MF);
476*9880d681SAndroid Build Coastguard Worker AggressiveAntiDepState::RegisterReference RR = { &MO, RC };
477*9880d681SAndroid Build Coastguard Worker RegRefs.insert(std::make_pair(Reg, RR));
478*9880d681SAndroid Build Coastguard Worker }
479*9880d681SAndroid Build Coastguard Worker
480*9880d681SAndroid Build Coastguard Worker DEBUG(dbgs() << '\n');
481*9880d681SAndroid Build Coastguard Worker
482*9880d681SAndroid Build Coastguard Worker // Form a group of all defs and uses of a KILL instruction to ensure
483*9880d681SAndroid Build Coastguard Worker // that all registers are renamed as a group.
484*9880d681SAndroid Build Coastguard Worker if (MI.isKill()) {
485*9880d681SAndroid Build Coastguard Worker DEBUG(dbgs() << "\tKill Group:");
486*9880d681SAndroid Build Coastguard Worker
487*9880d681SAndroid Build Coastguard Worker unsigned FirstReg = 0;
488*9880d681SAndroid Build Coastguard Worker for (unsigned i = 0, e = MI.getNumOperands(); i != e; ++i) {
489*9880d681SAndroid Build Coastguard Worker MachineOperand &MO = MI.getOperand(i);
490*9880d681SAndroid Build Coastguard Worker if (!MO.isReg()) continue;
491*9880d681SAndroid Build Coastguard Worker unsigned Reg = MO.getReg();
492*9880d681SAndroid Build Coastguard Worker if (Reg == 0) continue;
493*9880d681SAndroid Build Coastguard Worker
494*9880d681SAndroid Build Coastguard Worker if (FirstReg != 0) {
495*9880d681SAndroid Build Coastguard Worker DEBUG(dbgs() << "=" << TRI->getName(Reg));
496*9880d681SAndroid Build Coastguard Worker State->UnionGroups(FirstReg, Reg);
497*9880d681SAndroid Build Coastguard Worker } else {
498*9880d681SAndroid Build Coastguard Worker DEBUG(dbgs() << " " << TRI->getName(Reg));
499*9880d681SAndroid Build Coastguard Worker FirstReg = Reg;
500*9880d681SAndroid Build Coastguard Worker }
501*9880d681SAndroid Build Coastguard Worker }
502*9880d681SAndroid Build Coastguard Worker
503*9880d681SAndroid Build Coastguard Worker DEBUG(dbgs() << "->g" << State->GetGroup(FirstReg) << '\n');
504*9880d681SAndroid Build Coastguard Worker }
505*9880d681SAndroid Build Coastguard Worker }
506*9880d681SAndroid Build Coastguard Worker
GetRenameRegisters(unsigned Reg)507*9880d681SAndroid Build Coastguard Worker BitVector AggressiveAntiDepBreaker::GetRenameRegisters(unsigned Reg) {
508*9880d681SAndroid Build Coastguard Worker BitVector BV(TRI->getNumRegs(), false);
509*9880d681SAndroid Build Coastguard Worker bool first = true;
510*9880d681SAndroid Build Coastguard Worker
511*9880d681SAndroid Build Coastguard Worker // Check all references that need rewriting for Reg. For each, use
512*9880d681SAndroid Build Coastguard Worker // the corresponding register class to narrow the set of registers
513*9880d681SAndroid Build Coastguard Worker // that are appropriate for renaming.
514*9880d681SAndroid Build Coastguard Worker for (const auto &Q : make_range(State->GetRegRefs().equal_range(Reg))) {
515*9880d681SAndroid Build Coastguard Worker const TargetRegisterClass *RC = Q.second.RC;
516*9880d681SAndroid Build Coastguard Worker if (!RC) continue;
517*9880d681SAndroid Build Coastguard Worker
518*9880d681SAndroid Build Coastguard Worker BitVector RCBV = TRI->getAllocatableSet(MF, RC);
519*9880d681SAndroid Build Coastguard Worker if (first) {
520*9880d681SAndroid Build Coastguard Worker BV |= RCBV;
521*9880d681SAndroid Build Coastguard Worker first = false;
522*9880d681SAndroid Build Coastguard Worker } else {
523*9880d681SAndroid Build Coastguard Worker BV &= RCBV;
524*9880d681SAndroid Build Coastguard Worker }
525*9880d681SAndroid Build Coastguard Worker
526*9880d681SAndroid Build Coastguard Worker DEBUG(dbgs() << " " << TRI->getRegClassName(RC));
527*9880d681SAndroid Build Coastguard Worker }
528*9880d681SAndroid Build Coastguard Worker
529*9880d681SAndroid Build Coastguard Worker return BV;
530*9880d681SAndroid Build Coastguard Worker }
531*9880d681SAndroid Build Coastguard Worker
FindSuitableFreeRegisters(unsigned AntiDepGroupIndex,RenameOrderType & RenameOrder,std::map<unsigned,unsigned> & RenameMap)532*9880d681SAndroid Build Coastguard Worker bool AggressiveAntiDepBreaker::FindSuitableFreeRegisters(
533*9880d681SAndroid Build Coastguard Worker unsigned AntiDepGroupIndex,
534*9880d681SAndroid Build Coastguard Worker RenameOrderType& RenameOrder,
535*9880d681SAndroid Build Coastguard Worker std::map<unsigned, unsigned> &RenameMap) {
536*9880d681SAndroid Build Coastguard Worker std::vector<unsigned> &KillIndices = State->GetKillIndices();
537*9880d681SAndroid Build Coastguard Worker std::vector<unsigned> &DefIndices = State->GetDefIndices();
538*9880d681SAndroid Build Coastguard Worker std::multimap<unsigned, AggressiveAntiDepState::RegisterReference>&
539*9880d681SAndroid Build Coastguard Worker RegRefs = State->GetRegRefs();
540*9880d681SAndroid Build Coastguard Worker
541*9880d681SAndroid Build Coastguard Worker // Collect all referenced registers in the same group as
542*9880d681SAndroid Build Coastguard Worker // AntiDepReg. These all need to be renamed together if we are to
543*9880d681SAndroid Build Coastguard Worker // break the anti-dependence.
544*9880d681SAndroid Build Coastguard Worker std::vector<unsigned> Regs;
545*9880d681SAndroid Build Coastguard Worker State->GetGroupRegs(AntiDepGroupIndex, Regs, &RegRefs);
546*9880d681SAndroid Build Coastguard Worker assert(Regs.size() > 0 && "Empty register group!");
547*9880d681SAndroid Build Coastguard Worker if (Regs.size() == 0)
548*9880d681SAndroid Build Coastguard Worker return false;
549*9880d681SAndroid Build Coastguard Worker
550*9880d681SAndroid Build Coastguard Worker // Find the "superest" register in the group. At the same time,
551*9880d681SAndroid Build Coastguard Worker // collect the BitVector of registers that can be used to rename
552*9880d681SAndroid Build Coastguard Worker // each register.
553*9880d681SAndroid Build Coastguard Worker DEBUG(dbgs() << "\tRename Candidates for Group g" << AntiDepGroupIndex
554*9880d681SAndroid Build Coastguard Worker << ":\n");
555*9880d681SAndroid Build Coastguard Worker std::map<unsigned, BitVector> RenameRegisterMap;
556*9880d681SAndroid Build Coastguard Worker unsigned SuperReg = 0;
557*9880d681SAndroid Build Coastguard Worker for (unsigned i = 0, e = Regs.size(); i != e; ++i) {
558*9880d681SAndroid Build Coastguard Worker unsigned Reg = Regs[i];
559*9880d681SAndroid Build Coastguard Worker if ((SuperReg == 0) || TRI->isSuperRegister(SuperReg, Reg))
560*9880d681SAndroid Build Coastguard Worker SuperReg = Reg;
561*9880d681SAndroid Build Coastguard Worker
562*9880d681SAndroid Build Coastguard Worker // If Reg has any references, then collect possible rename regs
563*9880d681SAndroid Build Coastguard Worker if (RegRefs.count(Reg) > 0) {
564*9880d681SAndroid Build Coastguard Worker DEBUG(dbgs() << "\t\t" << TRI->getName(Reg) << ":");
565*9880d681SAndroid Build Coastguard Worker
566*9880d681SAndroid Build Coastguard Worker BitVector &BV = RenameRegisterMap[Reg];
567*9880d681SAndroid Build Coastguard Worker assert(BV.empty());
568*9880d681SAndroid Build Coastguard Worker BV = GetRenameRegisters(Reg);
569*9880d681SAndroid Build Coastguard Worker
570*9880d681SAndroid Build Coastguard Worker DEBUG({
571*9880d681SAndroid Build Coastguard Worker dbgs() << " ::";
572*9880d681SAndroid Build Coastguard Worker for (int r = BV.find_first(); r != -1; r = BV.find_next(r))
573*9880d681SAndroid Build Coastguard Worker dbgs() << " " << TRI->getName(r);
574*9880d681SAndroid Build Coastguard Worker dbgs() << "\n";
575*9880d681SAndroid Build Coastguard Worker });
576*9880d681SAndroid Build Coastguard Worker }
577*9880d681SAndroid Build Coastguard Worker }
578*9880d681SAndroid Build Coastguard Worker
579*9880d681SAndroid Build Coastguard Worker // All group registers should be a subreg of SuperReg.
580*9880d681SAndroid Build Coastguard Worker for (unsigned i = 0, e = Regs.size(); i != e; ++i) {
581*9880d681SAndroid Build Coastguard Worker unsigned Reg = Regs[i];
582*9880d681SAndroid Build Coastguard Worker if (Reg == SuperReg) continue;
583*9880d681SAndroid Build Coastguard Worker bool IsSub = TRI->isSubRegister(SuperReg, Reg);
584*9880d681SAndroid Build Coastguard Worker // FIXME: remove this once PR18663 has been properly fixed. For now,
585*9880d681SAndroid Build Coastguard Worker // return a conservative answer:
586*9880d681SAndroid Build Coastguard Worker // assert(IsSub && "Expecting group subregister");
587*9880d681SAndroid Build Coastguard Worker if (!IsSub)
588*9880d681SAndroid Build Coastguard Worker return false;
589*9880d681SAndroid Build Coastguard Worker }
590*9880d681SAndroid Build Coastguard Worker
591*9880d681SAndroid Build Coastguard Worker #ifndef NDEBUG
592*9880d681SAndroid Build Coastguard Worker // If DebugDiv > 0 then only rename (renamecnt % DebugDiv) == DebugMod
593*9880d681SAndroid Build Coastguard Worker if (DebugDiv > 0) {
594*9880d681SAndroid Build Coastguard Worker static int renamecnt = 0;
595*9880d681SAndroid Build Coastguard Worker if (renamecnt++ % DebugDiv != DebugMod)
596*9880d681SAndroid Build Coastguard Worker return false;
597*9880d681SAndroid Build Coastguard Worker
598*9880d681SAndroid Build Coastguard Worker dbgs() << "*** Performing rename " << TRI->getName(SuperReg) <<
599*9880d681SAndroid Build Coastguard Worker " for debug ***\n";
600*9880d681SAndroid Build Coastguard Worker }
601*9880d681SAndroid Build Coastguard Worker #endif
602*9880d681SAndroid Build Coastguard Worker
603*9880d681SAndroid Build Coastguard Worker // Check each possible rename register for SuperReg in round-robin
604*9880d681SAndroid Build Coastguard Worker // order. If that register is available, and the corresponding
605*9880d681SAndroid Build Coastguard Worker // registers are available for the other group subregisters, then we
606*9880d681SAndroid Build Coastguard Worker // can use those registers to rename.
607*9880d681SAndroid Build Coastguard Worker
608*9880d681SAndroid Build Coastguard Worker // FIXME: Using getMinimalPhysRegClass is very conservative. We should
609*9880d681SAndroid Build Coastguard Worker // check every use of the register and find the largest register class
610*9880d681SAndroid Build Coastguard Worker // that can be used in all of them.
611*9880d681SAndroid Build Coastguard Worker const TargetRegisterClass *SuperRC =
612*9880d681SAndroid Build Coastguard Worker TRI->getMinimalPhysRegClass(SuperReg, MVT::Other);
613*9880d681SAndroid Build Coastguard Worker
614*9880d681SAndroid Build Coastguard Worker ArrayRef<MCPhysReg> Order = RegClassInfo.getOrder(SuperRC);
615*9880d681SAndroid Build Coastguard Worker if (Order.empty()) {
616*9880d681SAndroid Build Coastguard Worker DEBUG(dbgs() << "\tEmpty Super Regclass!!\n");
617*9880d681SAndroid Build Coastguard Worker return false;
618*9880d681SAndroid Build Coastguard Worker }
619*9880d681SAndroid Build Coastguard Worker
620*9880d681SAndroid Build Coastguard Worker DEBUG(dbgs() << "\tFind Registers:");
621*9880d681SAndroid Build Coastguard Worker
622*9880d681SAndroid Build Coastguard Worker RenameOrder.insert(RenameOrderType::value_type(SuperRC, Order.size()));
623*9880d681SAndroid Build Coastguard Worker
624*9880d681SAndroid Build Coastguard Worker unsigned OrigR = RenameOrder[SuperRC];
625*9880d681SAndroid Build Coastguard Worker unsigned EndR = ((OrigR == Order.size()) ? 0 : OrigR);
626*9880d681SAndroid Build Coastguard Worker unsigned R = OrigR;
627*9880d681SAndroid Build Coastguard Worker do {
628*9880d681SAndroid Build Coastguard Worker if (R == 0) R = Order.size();
629*9880d681SAndroid Build Coastguard Worker --R;
630*9880d681SAndroid Build Coastguard Worker const unsigned NewSuperReg = Order[R];
631*9880d681SAndroid Build Coastguard Worker // Don't consider non-allocatable registers
632*9880d681SAndroid Build Coastguard Worker if (!MRI.isAllocatable(NewSuperReg)) continue;
633*9880d681SAndroid Build Coastguard Worker // Don't replace a register with itself.
634*9880d681SAndroid Build Coastguard Worker if (NewSuperReg == SuperReg) continue;
635*9880d681SAndroid Build Coastguard Worker
636*9880d681SAndroid Build Coastguard Worker DEBUG(dbgs() << " [" << TRI->getName(NewSuperReg) << ':');
637*9880d681SAndroid Build Coastguard Worker RenameMap.clear();
638*9880d681SAndroid Build Coastguard Worker
639*9880d681SAndroid Build Coastguard Worker // For each referenced group register (which must be a SuperReg or
640*9880d681SAndroid Build Coastguard Worker // a subregister of SuperReg), find the corresponding subregister
641*9880d681SAndroid Build Coastguard Worker // of NewSuperReg and make sure it is free to be renamed.
642*9880d681SAndroid Build Coastguard Worker for (unsigned i = 0, e = Regs.size(); i != e; ++i) {
643*9880d681SAndroid Build Coastguard Worker unsigned Reg = Regs[i];
644*9880d681SAndroid Build Coastguard Worker unsigned NewReg = 0;
645*9880d681SAndroid Build Coastguard Worker if (Reg == SuperReg) {
646*9880d681SAndroid Build Coastguard Worker NewReg = NewSuperReg;
647*9880d681SAndroid Build Coastguard Worker } else {
648*9880d681SAndroid Build Coastguard Worker unsigned NewSubRegIdx = TRI->getSubRegIndex(SuperReg, Reg);
649*9880d681SAndroid Build Coastguard Worker if (NewSubRegIdx != 0)
650*9880d681SAndroid Build Coastguard Worker NewReg = TRI->getSubReg(NewSuperReg, NewSubRegIdx);
651*9880d681SAndroid Build Coastguard Worker }
652*9880d681SAndroid Build Coastguard Worker
653*9880d681SAndroid Build Coastguard Worker DEBUG(dbgs() << " " << TRI->getName(NewReg));
654*9880d681SAndroid Build Coastguard Worker
655*9880d681SAndroid Build Coastguard Worker // Check if Reg can be renamed to NewReg.
656*9880d681SAndroid Build Coastguard Worker if (!RenameRegisterMap[Reg].test(NewReg)) {
657*9880d681SAndroid Build Coastguard Worker DEBUG(dbgs() << "(no rename)");
658*9880d681SAndroid Build Coastguard Worker goto next_super_reg;
659*9880d681SAndroid Build Coastguard Worker }
660*9880d681SAndroid Build Coastguard Worker
661*9880d681SAndroid Build Coastguard Worker // If NewReg is dead and NewReg's most recent def is not before
662*9880d681SAndroid Build Coastguard Worker // Regs's kill, it's safe to replace Reg with NewReg. We
663*9880d681SAndroid Build Coastguard Worker // must also check all aliases of NewReg, because we can't define a
664*9880d681SAndroid Build Coastguard Worker // register when any sub or super is already live.
665*9880d681SAndroid Build Coastguard Worker if (State->IsLive(NewReg) || (KillIndices[Reg] > DefIndices[NewReg])) {
666*9880d681SAndroid Build Coastguard Worker DEBUG(dbgs() << "(live)");
667*9880d681SAndroid Build Coastguard Worker goto next_super_reg;
668*9880d681SAndroid Build Coastguard Worker } else {
669*9880d681SAndroid Build Coastguard Worker bool found = false;
670*9880d681SAndroid Build Coastguard Worker for (MCRegAliasIterator AI(NewReg, TRI, false); AI.isValid(); ++AI) {
671*9880d681SAndroid Build Coastguard Worker unsigned AliasReg = *AI;
672*9880d681SAndroid Build Coastguard Worker if (State->IsLive(AliasReg) ||
673*9880d681SAndroid Build Coastguard Worker (KillIndices[Reg] > DefIndices[AliasReg])) {
674*9880d681SAndroid Build Coastguard Worker DEBUG(dbgs() << "(alias " << TRI->getName(AliasReg) << " live)");
675*9880d681SAndroid Build Coastguard Worker found = true;
676*9880d681SAndroid Build Coastguard Worker break;
677*9880d681SAndroid Build Coastguard Worker }
678*9880d681SAndroid Build Coastguard Worker }
679*9880d681SAndroid Build Coastguard Worker if (found)
680*9880d681SAndroid Build Coastguard Worker goto next_super_reg;
681*9880d681SAndroid Build Coastguard Worker }
682*9880d681SAndroid Build Coastguard Worker
683*9880d681SAndroid Build Coastguard Worker // We cannot rename 'Reg' to 'NewReg' if one of the uses of 'Reg' also
684*9880d681SAndroid Build Coastguard Worker // defines 'NewReg' via an early-clobber operand.
685*9880d681SAndroid Build Coastguard Worker for (const auto &Q : make_range(RegRefs.equal_range(Reg))) {
686*9880d681SAndroid Build Coastguard Worker MachineInstr *UseMI = Q.second.Operand->getParent();
687*9880d681SAndroid Build Coastguard Worker int Idx = UseMI->findRegisterDefOperandIdx(NewReg, false, true, TRI);
688*9880d681SAndroid Build Coastguard Worker if (Idx == -1)
689*9880d681SAndroid Build Coastguard Worker continue;
690*9880d681SAndroid Build Coastguard Worker
691*9880d681SAndroid Build Coastguard Worker if (UseMI->getOperand(Idx).isEarlyClobber()) {
692*9880d681SAndroid Build Coastguard Worker DEBUG(dbgs() << "(ec)");
693*9880d681SAndroid Build Coastguard Worker goto next_super_reg;
694*9880d681SAndroid Build Coastguard Worker }
695*9880d681SAndroid Build Coastguard Worker }
696*9880d681SAndroid Build Coastguard Worker
697*9880d681SAndroid Build Coastguard Worker // Also, we cannot rename 'Reg' to 'NewReg' if the instruction defining
698*9880d681SAndroid Build Coastguard Worker // 'Reg' is an early-clobber define and that instruction also uses
699*9880d681SAndroid Build Coastguard Worker // 'NewReg'.
700*9880d681SAndroid Build Coastguard Worker for (const auto &Q : make_range(RegRefs.equal_range(Reg))) {
701*9880d681SAndroid Build Coastguard Worker if (!Q.second.Operand->isDef() || !Q.second.Operand->isEarlyClobber())
702*9880d681SAndroid Build Coastguard Worker continue;
703*9880d681SAndroid Build Coastguard Worker
704*9880d681SAndroid Build Coastguard Worker MachineInstr *DefMI = Q.second.Operand->getParent();
705*9880d681SAndroid Build Coastguard Worker if (DefMI->readsRegister(NewReg, TRI)) {
706*9880d681SAndroid Build Coastguard Worker DEBUG(dbgs() << "(ec)");
707*9880d681SAndroid Build Coastguard Worker goto next_super_reg;
708*9880d681SAndroid Build Coastguard Worker }
709*9880d681SAndroid Build Coastguard Worker }
710*9880d681SAndroid Build Coastguard Worker
711*9880d681SAndroid Build Coastguard Worker // Record that 'Reg' can be renamed to 'NewReg'.
712*9880d681SAndroid Build Coastguard Worker RenameMap.insert(std::pair<unsigned, unsigned>(Reg, NewReg));
713*9880d681SAndroid Build Coastguard Worker }
714*9880d681SAndroid Build Coastguard Worker
715*9880d681SAndroid Build Coastguard Worker // If we fall-out here, then every register in the group can be
716*9880d681SAndroid Build Coastguard Worker // renamed, as recorded in RenameMap.
717*9880d681SAndroid Build Coastguard Worker RenameOrder.erase(SuperRC);
718*9880d681SAndroid Build Coastguard Worker RenameOrder.insert(RenameOrderType::value_type(SuperRC, R));
719*9880d681SAndroid Build Coastguard Worker DEBUG(dbgs() << "]\n");
720*9880d681SAndroid Build Coastguard Worker return true;
721*9880d681SAndroid Build Coastguard Worker
722*9880d681SAndroid Build Coastguard Worker next_super_reg:
723*9880d681SAndroid Build Coastguard Worker DEBUG(dbgs() << ']');
724*9880d681SAndroid Build Coastguard Worker } while (R != EndR);
725*9880d681SAndroid Build Coastguard Worker
726*9880d681SAndroid Build Coastguard Worker DEBUG(dbgs() << '\n');
727*9880d681SAndroid Build Coastguard Worker
728*9880d681SAndroid Build Coastguard Worker // No registers are free and available!
729*9880d681SAndroid Build Coastguard Worker return false;
730*9880d681SAndroid Build Coastguard Worker }
731*9880d681SAndroid Build Coastguard Worker
732*9880d681SAndroid Build Coastguard Worker /// BreakAntiDependencies - Identifiy anti-dependencies within the
733*9880d681SAndroid Build Coastguard Worker /// ScheduleDAG and break them by renaming registers.
734*9880d681SAndroid Build Coastguard Worker ///
BreakAntiDependencies(const std::vector<SUnit> & SUnits,MachineBasicBlock::iterator Begin,MachineBasicBlock::iterator End,unsigned InsertPosIndex,DbgValueVector & DbgValues)735*9880d681SAndroid Build Coastguard Worker unsigned AggressiveAntiDepBreaker::BreakAntiDependencies(
736*9880d681SAndroid Build Coastguard Worker const std::vector<SUnit>& SUnits,
737*9880d681SAndroid Build Coastguard Worker MachineBasicBlock::iterator Begin,
738*9880d681SAndroid Build Coastguard Worker MachineBasicBlock::iterator End,
739*9880d681SAndroid Build Coastguard Worker unsigned InsertPosIndex,
740*9880d681SAndroid Build Coastguard Worker DbgValueVector &DbgValues) {
741*9880d681SAndroid Build Coastguard Worker
742*9880d681SAndroid Build Coastguard Worker std::vector<unsigned> &KillIndices = State->GetKillIndices();
743*9880d681SAndroid Build Coastguard Worker std::vector<unsigned> &DefIndices = State->GetDefIndices();
744*9880d681SAndroid Build Coastguard Worker std::multimap<unsigned, AggressiveAntiDepState::RegisterReference>&
745*9880d681SAndroid Build Coastguard Worker RegRefs = State->GetRegRefs();
746*9880d681SAndroid Build Coastguard Worker
747*9880d681SAndroid Build Coastguard Worker // The code below assumes that there is at least one instruction,
748*9880d681SAndroid Build Coastguard Worker // so just duck out immediately if the block is empty.
749*9880d681SAndroid Build Coastguard Worker if (SUnits.empty()) return 0;
750*9880d681SAndroid Build Coastguard Worker
751*9880d681SAndroid Build Coastguard Worker // For each regclass the next register to use for renaming.
752*9880d681SAndroid Build Coastguard Worker RenameOrderType RenameOrder;
753*9880d681SAndroid Build Coastguard Worker
754*9880d681SAndroid Build Coastguard Worker // ...need a map from MI to SUnit.
755*9880d681SAndroid Build Coastguard Worker std::map<MachineInstr *, const SUnit *> MISUnitMap;
756*9880d681SAndroid Build Coastguard Worker for (unsigned i = 0, e = SUnits.size(); i != e; ++i) {
757*9880d681SAndroid Build Coastguard Worker const SUnit *SU = &SUnits[i];
758*9880d681SAndroid Build Coastguard Worker MISUnitMap.insert(std::pair<MachineInstr *, const SUnit *>(SU->getInstr(),
759*9880d681SAndroid Build Coastguard Worker SU));
760*9880d681SAndroid Build Coastguard Worker }
761*9880d681SAndroid Build Coastguard Worker
762*9880d681SAndroid Build Coastguard Worker // Track progress along the critical path through the SUnit graph as
763*9880d681SAndroid Build Coastguard Worker // we walk the instructions. This is needed for regclasses that only
764*9880d681SAndroid Build Coastguard Worker // break critical-path anti-dependencies.
765*9880d681SAndroid Build Coastguard Worker const SUnit *CriticalPathSU = nullptr;
766*9880d681SAndroid Build Coastguard Worker MachineInstr *CriticalPathMI = nullptr;
767*9880d681SAndroid Build Coastguard Worker if (CriticalPathSet.any()) {
768*9880d681SAndroid Build Coastguard Worker for (unsigned i = 0, e = SUnits.size(); i != e; ++i) {
769*9880d681SAndroid Build Coastguard Worker const SUnit *SU = &SUnits[i];
770*9880d681SAndroid Build Coastguard Worker if (!CriticalPathSU ||
771*9880d681SAndroid Build Coastguard Worker ((SU->getDepth() + SU->Latency) >
772*9880d681SAndroid Build Coastguard Worker (CriticalPathSU->getDepth() + CriticalPathSU->Latency))) {
773*9880d681SAndroid Build Coastguard Worker CriticalPathSU = SU;
774*9880d681SAndroid Build Coastguard Worker }
775*9880d681SAndroid Build Coastguard Worker }
776*9880d681SAndroid Build Coastguard Worker
777*9880d681SAndroid Build Coastguard Worker CriticalPathMI = CriticalPathSU->getInstr();
778*9880d681SAndroid Build Coastguard Worker }
779*9880d681SAndroid Build Coastguard Worker
780*9880d681SAndroid Build Coastguard Worker #ifndef NDEBUG
781*9880d681SAndroid Build Coastguard Worker DEBUG(dbgs() << "\n===== Aggressive anti-dependency breaking\n");
782*9880d681SAndroid Build Coastguard Worker DEBUG(dbgs() << "Available regs:");
783*9880d681SAndroid Build Coastguard Worker for (unsigned Reg = 0; Reg < TRI->getNumRegs(); ++Reg) {
784*9880d681SAndroid Build Coastguard Worker if (!State->IsLive(Reg))
785*9880d681SAndroid Build Coastguard Worker DEBUG(dbgs() << " " << TRI->getName(Reg));
786*9880d681SAndroid Build Coastguard Worker }
787*9880d681SAndroid Build Coastguard Worker DEBUG(dbgs() << '\n');
788*9880d681SAndroid Build Coastguard Worker #endif
789*9880d681SAndroid Build Coastguard Worker
790*9880d681SAndroid Build Coastguard Worker BitVector RegAliases(TRI->getNumRegs());
791*9880d681SAndroid Build Coastguard Worker
792*9880d681SAndroid Build Coastguard Worker // Attempt to break anti-dependence edges. Walk the instructions
793*9880d681SAndroid Build Coastguard Worker // from the bottom up, tracking information about liveness as we go
794*9880d681SAndroid Build Coastguard Worker // to help determine which registers are available.
795*9880d681SAndroid Build Coastguard Worker unsigned Broken = 0;
796*9880d681SAndroid Build Coastguard Worker unsigned Count = InsertPosIndex - 1;
797*9880d681SAndroid Build Coastguard Worker for (MachineBasicBlock::iterator I = End, E = Begin;
798*9880d681SAndroid Build Coastguard Worker I != E; --Count) {
799*9880d681SAndroid Build Coastguard Worker MachineInstr &MI = *--I;
800*9880d681SAndroid Build Coastguard Worker
801*9880d681SAndroid Build Coastguard Worker if (MI.isDebugValue())
802*9880d681SAndroid Build Coastguard Worker continue;
803*9880d681SAndroid Build Coastguard Worker
804*9880d681SAndroid Build Coastguard Worker DEBUG(dbgs() << "Anti: ");
805*9880d681SAndroid Build Coastguard Worker DEBUG(MI.dump());
806*9880d681SAndroid Build Coastguard Worker
807*9880d681SAndroid Build Coastguard Worker std::set<unsigned> PassthruRegs;
808*9880d681SAndroid Build Coastguard Worker GetPassthruRegs(MI, PassthruRegs);
809*9880d681SAndroid Build Coastguard Worker
810*9880d681SAndroid Build Coastguard Worker // Process the defs in MI...
811*9880d681SAndroid Build Coastguard Worker PrescanInstruction(MI, Count, PassthruRegs);
812*9880d681SAndroid Build Coastguard Worker
813*9880d681SAndroid Build Coastguard Worker // The dependence edges that represent anti- and output-
814*9880d681SAndroid Build Coastguard Worker // dependencies that are candidates for breaking.
815*9880d681SAndroid Build Coastguard Worker std::vector<const SDep *> Edges;
816*9880d681SAndroid Build Coastguard Worker const SUnit *PathSU = MISUnitMap[&MI];
817*9880d681SAndroid Build Coastguard Worker AntiDepEdges(PathSU, Edges);
818*9880d681SAndroid Build Coastguard Worker
819*9880d681SAndroid Build Coastguard Worker // If MI is not on the critical path, then we don't rename
820*9880d681SAndroid Build Coastguard Worker // registers in the CriticalPathSet.
821*9880d681SAndroid Build Coastguard Worker BitVector *ExcludeRegs = nullptr;
822*9880d681SAndroid Build Coastguard Worker if (&MI == CriticalPathMI) {
823*9880d681SAndroid Build Coastguard Worker CriticalPathSU = CriticalPathStep(CriticalPathSU);
824*9880d681SAndroid Build Coastguard Worker CriticalPathMI = (CriticalPathSU) ? CriticalPathSU->getInstr() : nullptr;
825*9880d681SAndroid Build Coastguard Worker } else if (CriticalPathSet.any()) {
826*9880d681SAndroid Build Coastguard Worker ExcludeRegs = &CriticalPathSet;
827*9880d681SAndroid Build Coastguard Worker }
828*9880d681SAndroid Build Coastguard Worker
829*9880d681SAndroid Build Coastguard Worker // Ignore KILL instructions (they form a group in ScanInstruction
830*9880d681SAndroid Build Coastguard Worker // but don't cause any anti-dependence breaking themselves)
831*9880d681SAndroid Build Coastguard Worker if (!MI.isKill()) {
832*9880d681SAndroid Build Coastguard Worker // Attempt to break each anti-dependency...
833*9880d681SAndroid Build Coastguard Worker for (unsigned i = 0, e = Edges.size(); i != e; ++i) {
834*9880d681SAndroid Build Coastguard Worker const SDep *Edge = Edges[i];
835*9880d681SAndroid Build Coastguard Worker SUnit *NextSU = Edge->getSUnit();
836*9880d681SAndroid Build Coastguard Worker
837*9880d681SAndroid Build Coastguard Worker if ((Edge->getKind() != SDep::Anti) &&
838*9880d681SAndroid Build Coastguard Worker (Edge->getKind() != SDep::Output)) continue;
839*9880d681SAndroid Build Coastguard Worker
840*9880d681SAndroid Build Coastguard Worker unsigned AntiDepReg = Edge->getReg();
841*9880d681SAndroid Build Coastguard Worker DEBUG(dbgs() << "\tAntidep reg: " << TRI->getName(AntiDepReg));
842*9880d681SAndroid Build Coastguard Worker assert(AntiDepReg != 0 && "Anti-dependence on reg0?");
843*9880d681SAndroid Build Coastguard Worker
844*9880d681SAndroid Build Coastguard Worker if (!MRI.isAllocatable(AntiDepReg)) {
845*9880d681SAndroid Build Coastguard Worker // Don't break anti-dependencies on non-allocatable registers.
846*9880d681SAndroid Build Coastguard Worker DEBUG(dbgs() << " (non-allocatable)\n");
847*9880d681SAndroid Build Coastguard Worker continue;
848*9880d681SAndroid Build Coastguard Worker } else if (ExcludeRegs && ExcludeRegs->test(AntiDepReg)) {
849*9880d681SAndroid Build Coastguard Worker // Don't break anti-dependencies for critical path registers
850*9880d681SAndroid Build Coastguard Worker // if not on the critical path
851*9880d681SAndroid Build Coastguard Worker DEBUG(dbgs() << " (not critical-path)\n");
852*9880d681SAndroid Build Coastguard Worker continue;
853*9880d681SAndroid Build Coastguard Worker } else if (PassthruRegs.count(AntiDepReg) != 0) {
854*9880d681SAndroid Build Coastguard Worker // If the anti-dep register liveness "passes-thru", then
855*9880d681SAndroid Build Coastguard Worker // don't try to change it. It will be changed along with
856*9880d681SAndroid Build Coastguard Worker // the use if required to break an earlier antidep.
857*9880d681SAndroid Build Coastguard Worker DEBUG(dbgs() << " (passthru)\n");
858*9880d681SAndroid Build Coastguard Worker continue;
859*9880d681SAndroid Build Coastguard Worker } else {
860*9880d681SAndroid Build Coastguard Worker // No anti-dep breaking for implicit deps
861*9880d681SAndroid Build Coastguard Worker MachineOperand *AntiDepOp = MI.findRegisterDefOperand(AntiDepReg);
862*9880d681SAndroid Build Coastguard Worker assert(AntiDepOp && "Can't find index for defined register operand");
863*9880d681SAndroid Build Coastguard Worker if (!AntiDepOp || AntiDepOp->isImplicit()) {
864*9880d681SAndroid Build Coastguard Worker DEBUG(dbgs() << " (implicit)\n");
865*9880d681SAndroid Build Coastguard Worker continue;
866*9880d681SAndroid Build Coastguard Worker }
867*9880d681SAndroid Build Coastguard Worker
868*9880d681SAndroid Build Coastguard Worker // If the SUnit has other dependencies on the SUnit that
869*9880d681SAndroid Build Coastguard Worker // it anti-depends on, don't bother breaking the
870*9880d681SAndroid Build Coastguard Worker // anti-dependency since those edges would prevent such
871*9880d681SAndroid Build Coastguard Worker // units from being scheduled past each other
872*9880d681SAndroid Build Coastguard Worker // regardless.
873*9880d681SAndroid Build Coastguard Worker //
874*9880d681SAndroid Build Coastguard Worker // Also, if there are dependencies on other SUnits with the
875*9880d681SAndroid Build Coastguard Worker // same register as the anti-dependency, don't attempt to
876*9880d681SAndroid Build Coastguard Worker // break it.
877*9880d681SAndroid Build Coastguard Worker for (SUnit::const_pred_iterator P = PathSU->Preds.begin(),
878*9880d681SAndroid Build Coastguard Worker PE = PathSU->Preds.end(); P != PE; ++P) {
879*9880d681SAndroid Build Coastguard Worker if (P->getSUnit() == NextSU ?
880*9880d681SAndroid Build Coastguard Worker (P->getKind() != SDep::Anti || P->getReg() != AntiDepReg) :
881*9880d681SAndroid Build Coastguard Worker (P->getKind() == SDep::Data && P->getReg() == AntiDepReg)) {
882*9880d681SAndroid Build Coastguard Worker AntiDepReg = 0;
883*9880d681SAndroid Build Coastguard Worker break;
884*9880d681SAndroid Build Coastguard Worker }
885*9880d681SAndroid Build Coastguard Worker }
886*9880d681SAndroid Build Coastguard Worker for (SUnit::const_pred_iterator P = PathSU->Preds.begin(),
887*9880d681SAndroid Build Coastguard Worker PE = PathSU->Preds.end(); P != PE; ++P) {
888*9880d681SAndroid Build Coastguard Worker if ((P->getSUnit() == NextSU) && (P->getKind() != SDep::Anti) &&
889*9880d681SAndroid Build Coastguard Worker (P->getKind() != SDep::Output)) {
890*9880d681SAndroid Build Coastguard Worker DEBUG(dbgs() << " (real dependency)\n");
891*9880d681SAndroid Build Coastguard Worker AntiDepReg = 0;
892*9880d681SAndroid Build Coastguard Worker break;
893*9880d681SAndroid Build Coastguard Worker } else if ((P->getSUnit() != NextSU) &&
894*9880d681SAndroid Build Coastguard Worker (P->getKind() == SDep::Data) &&
895*9880d681SAndroid Build Coastguard Worker (P->getReg() == AntiDepReg)) {
896*9880d681SAndroid Build Coastguard Worker DEBUG(dbgs() << " (other dependency)\n");
897*9880d681SAndroid Build Coastguard Worker AntiDepReg = 0;
898*9880d681SAndroid Build Coastguard Worker break;
899*9880d681SAndroid Build Coastguard Worker }
900*9880d681SAndroid Build Coastguard Worker }
901*9880d681SAndroid Build Coastguard Worker
902*9880d681SAndroid Build Coastguard Worker if (AntiDepReg == 0) continue;
903*9880d681SAndroid Build Coastguard Worker
904*9880d681SAndroid Build Coastguard Worker // If the definition of the anti-dependency register does not start
905*9880d681SAndroid Build Coastguard Worker // a new live range, bail out. This can happen if the anti-dep
906*9880d681SAndroid Build Coastguard Worker // register is a sub-register of another register whose live range
907*9880d681SAndroid Build Coastguard Worker // spans over PathSU. In such case, PathSU defines only a part of
908*9880d681SAndroid Build Coastguard Worker // the larger register.
909*9880d681SAndroid Build Coastguard Worker RegAliases.reset();
910*9880d681SAndroid Build Coastguard Worker for (MCRegAliasIterator AI(AntiDepReg, TRI, true); AI.isValid(); ++AI)
911*9880d681SAndroid Build Coastguard Worker RegAliases.set(*AI);
912*9880d681SAndroid Build Coastguard Worker for (SDep S : PathSU->Succs) {
913*9880d681SAndroid Build Coastguard Worker SDep::Kind K = S.getKind();
914*9880d681SAndroid Build Coastguard Worker if (K != SDep::Data && K != SDep::Output && K != SDep::Anti)
915*9880d681SAndroid Build Coastguard Worker continue;
916*9880d681SAndroid Build Coastguard Worker unsigned R = S.getReg();
917*9880d681SAndroid Build Coastguard Worker if (!RegAliases[R])
918*9880d681SAndroid Build Coastguard Worker continue;
919*9880d681SAndroid Build Coastguard Worker if (R == AntiDepReg || TRI->isSubRegister(AntiDepReg, R))
920*9880d681SAndroid Build Coastguard Worker continue;
921*9880d681SAndroid Build Coastguard Worker AntiDepReg = 0;
922*9880d681SAndroid Build Coastguard Worker break;
923*9880d681SAndroid Build Coastguard Worker }
924*9880d681SAndroid Build Coastguard Worker
925*9880d681SAndroid Build Coastguard Worker if (AntiDepReg == 0) continue;
926*9880d681SAndroid Build Coastguard Worker }
927*9880d681SAndroid Build Coastguard Worker
928*9880d681SAndroid Build Coastguard Worker assert(AntiDepReg != 0);
929*9880d681SAndroid Build Coastguard Worker if (AntiDepReg == 0) continue;
930*9880d681SAndroid Build Coastguard Worker
931*9880d681SAndroid Build Coastguard Worker // Determine AntiDepReg's register group.
932*9880d681SAndroid Build Coastguard Worker const unsigned GroupIndex = State->GetGroup(AntiDepReg);
933*9880d681SAndroid Build Coastguard Worker if (GroupIndex == 0) {
934*9880d681SAndroid Build Coastguard Worker DEBUG(dbgs() << " (zero group)\n");
935*9880d681SAndroid Build Coastguard Worker continue;
936*9880d681SAndroid Build Coastguard Worker }
937*9880d681SAndroid Build Coastguard Worker
938*9880d681SAndroid Build Coastguard Worker DEBUG(dbgs() << '\n');
939*9880d681SAndroid Build Coastguard Worker
940*9880d681SAndroid Build Coastguard Worker // Look for a suitable register to use to break the anti-dependence.
941*9880d681SAndroid Build Coastguard Worker std::map<unsigned, unsigned> RenameMap;
942*9880d681SAndroid Build Coastguard Worker if (FindSuitableFreeRegisters(GroupIndex, RenameOrder, RenameMap)) {
943*9880d681SAndroid Build Coastguard Worker DEBUG(dbgs() << "\tBreaking anti-dependence edge on "
944*9880d681SAndroid Build Coastguard Worker << TRI->getName(AntiDepReg) << ":");
945*9880d681SAndroid Build Coastguard Worker
946*9880d681SAndroid Build Coastguard Worker // Handle each group register...
947*9880d681SAndroid Build Coastguard Worker for (std::map<unsigned, unsigned>::iterator
948*9880d681SAndroid Build Coastguard Worker S = RenameMap.begin(), E = RenameMap.end(); S != E; ++S) {
949*9880d681SAndroid Build Coastguard Worker unsigned CurrReg = S->first;
950*9880d681SAndroid Build Coastguard Worker unsigned NewReg = S->second;
951*9880d681SAndroid Build Coastguard Worker
952*9880d681SAndroid Build Coastguard Worker DEBUG(dbgs() << " " << TRI->getName(CurrReg) << "->" <<
953*9880d681SAndroid Build Coastguard Worker TRI->getName(NewReg) << "(" <<
954*9880d681SAndroid Build Coastguard Worker RegRefs.count(CurrReg) << " refs)");
955*9880d681SAndroid Build Coastguard Worker
956*9880d681SAndroid Build Coastguard Worker // Update the references to the old register CurrReg to
957*9880d681SAndroid Build Coastguard Worker // refer to the new register NewReg.
958*9880d681SAndroid Build Coastguard Worker for (const auto &Q : make_range(RegRefs.equal_range(CurrReg))) {
959*9880d681SAndroid Build Coastguard Worker Q.second.Operand->setReg(NewReg);
960*9880d681SAndroid Build Coastguard Worker // If the SU for the instruction being updated has debug
961*9880d681SAndroid Build Coastguard Worker // information related to the anti-dependency register, make
962*9880d681SAndroid Build Coastguard Worker // sure to update that as well.
963*9880d681SAndroid Build Coastguard Worker const SUnit *SU = MISUnitMap[Q.second.Operand->getParent()];
964*9880d681SAndroid Build Coastguard Worker if (!SU) continue;
965*9880d681SAndroid Build Coastguard Worker for (DbgValueVector::iterator DVI = DbgValues.begin(),
966*9880d681SAndroid Build Coastguard Worker DVE = DbgValues.end(); DVI != DVE; ++DVI)
967*9880d681SAndroid Build Coastguard Worker if (DVI->second == Q.second.Operand->getParent())
968*9880d681SAndroid Build Coastguard Worker UpdateDbgValue(*DVI->first, AntiDepReg, NewReg);
969*9880d681SAndroid Build Coastguard Worker }
970*9880d681SAndroid Build Coastguard Worker
971*9880d681SAndroid Build Coastguard Worker // We just went back in time and modified history; the
972*9880d681SAndroid Build Coastguard Worker // liveness information for CurrReg is now inconsistent. Set
973*9880d681SAndroid Build Coastguard Worker // the state as if it were dead.
974*9880d681SAndroid Build Coastguard Worker State->UnionGroups(NewReg, 0);
975*9880d681SAndroid Build Coastguard Worker RegRefs.erase(NewReg);
976*9880d681SAndroid Build Coastguard Worker DefIndices[NewReg] = DefIndices[CurrReg];
977*9880d681SAndroid Build Coastguard Worker KillIndices[NewReg] = KillIndices[CurrReg];
978*9880d681SAndroid Build Coastguard Worker
979*9880d681SAndroid Build Coastguard Worker State->UnionGroups(CurrReg, 0);
980*9880d681SAndroid Build Coastguard Worker RegRefs.erase(CurrReg);
981*9880d681SAndroid Build Coastguard Worker DefIndices[CurrReg] = KillIndices[CurrReg];
982*9880d681SAndroid Build Coastguard Worker KillIndices[CurrReg] = ~0u;
983*9880d681SAndroid Build Coastguard Worker assert(((KillIndices[CurrReg] == ~0u) !=
984*9880d681SAndroid Build Coastguard Worker (DefIndices[CurrReg] == ~0u)) &&
985*9880d681SAndroid Build Coastguard Worker "Kill and Def maps aren't consistent for AntiDepReg!");
986*9880d681SAndroid Build Coastguard Worker }
987*9880d681SAndroid Build Coastguard Worker
988*9880d681SAndroid Build Coastguard Worker ++Broken;
989*9880d681SAndroid Build Coastguard Worker DEBUG(dbgs() << '\n');
990*9880d681SAndroid Build Coastguard Worker }
991*9880d681SAndroid Build Coastguard Worker }
992*9880d681SAndroid Build Coastguard Worker }
993*9880d681SAndroid Build Coastguard Worker
994*9880d681SAndroid Build Coastguard Worker ScanInstruction(MI, Count);
995*9880d681SAndroid Build Coastguard Worker }
996*9880d681SAndroid Build Coastguard Worker
997*9880d681SAndroid Build Coastguard Worker return Broken;
998*9880d681SAndroid Build Coastguard Worker }
999