1*7c3d14c8STreehugger Robot /* ===-- clear_cache.c - Implement __clear_cache ---------------------------===
2*7c3d14c8STreehugger Robot *
3*7c3d14c8STreehugger Robot * The LLVM Compiler Infrastructure
4*7c3d14c8STreehugger Robot *
5*7c3d14c8STreehugger Robot * This file is dual licensed under the MIT and the University of Illinois Open
6*7c3d14c8STreehugger Robot * Source Licenses. See LICENSE.TXT for details.
7*7c3d14c8STreehugger Robot *
8*7c3d14c8STreehugger Robot * ===----------------------------------------------------------------------===
9*7c3d14c8STreehugger Robot */
10*7c3d14c8STreehugger Robot
11*7c3d14c8STreehugger Robot #include "int_lib.h"
12*7c3d14c8STreehugger Robot #include <stddef.h>
13*7c3d14c8STreehugger Robot
14*7c3d14c8STreehugger Robot #if __APPLE__
15*7c3d14c8STreehugger Robot #include <libkern/OSCacheControl.h>
16*7c3d14c8STreehugger Robot #endif
17*7c3d14c8STreehugger Robot
18*7c3d14c8STreehugger Robot #if defined(_WIN32)
19*7c3d14c8STreehugger Robot /* Forward declare Win32 APIs since the GCC mode driver does not handle the
20*7c3d14c8STreehugger Robot newer SDKs as well as needed. */
21*7c3d14c8STreehugger Robot uint32_t FlushInstructionCache(uintptr_t hProcess, void *lpBaseAddress,
22*7c3d14c8STreehugger Robot uintptr_t dwSize);
23*7c3d14c8STreehugger Robot uintptr_t GetCurrentProcess(void);
24*7c3d14c8STreehugger Robot #endif
25*7c3d14c8STreehugger Robot
26*7c3d14c8STreehugger Robot #if (defined(__FreeBSD__) || defined(__Bitrig__)) && defined(__arm__)
27*7c3d14c8STreehugger Robot #include <sys/types.h>
28*7c3d14c8STreehugger Robot #include <machine/sysarch.h>
29*7c3d14c8STreehugger Robot #endif
30*7c3d14c8STreehugger Robot
31*7c3d14c8STreehugger Robot #if defined(__NetBSD__) && defined(__arm__)
32*7c3d14c8STreehugger Robot #include <machine/sysarch.h>
33*7c3d14c8STreehugger Robot #endif
34*7c3d14c8STreehugger Robot
35*7c3d14c8STreehugger Robot #if defined(__mips__)
36*7c3d14c8STreehugger Robot #include <sys/cachectl.h>
37*7c3d14c8STreehugger Robot #include <sys/syscall.h>
38*7c3d14c8STreehugger Robot #include <unistd.h>
39*7c3d14c8STreehugger Robot #if defined(__ANDROID__) && defined(__LP64__)
40*7c3d14c8STreehugger Robot /*
41*7c3d14c8STreehugger Robot * clear_mips_cache - Invalidates instruction cache for Mips.
42*7c3d14c8STreehugger Robot */
clear_mips_cache(const void * Addr,size_t Size)43*7c3d14c8STreehugger Robot static void clear_mips_cache(const void* Addr, size_t Size) {
44*7c3d14c8STreehugger Robot asm volatile (
45*7c3d14c8STreehugger Robot ".set push\n"
46*7c3d14c8STreehugger Robot ".set noreorder\n"
47*7c3d14c8STreehugger Robot ".set noat\n"
48*7c3d14c8STreehugger Robot "beq %[Size], $zero, 20f\n" /* If size == 0, branch around. */
49*7c3d14c8STreehugger Robot "nop\n"
50*7c3d14c8STreehugger Robot "daddu %[Size], %[Addr], %[Size]\n" /* Calculate end address + 1 */
51*7c3d14c8STreehugger Robot "rdhwr $v0, $1\n" /* Get step size for SYNCI.
52*7c3d14c8STreehugger Robot $1 is $HW_SYNCI_Step */
53*7c3d14c8STreehugger Robot "beq $v0, $zero, 20f\n" /* If no caches require
54*7c3d14c8STreehugger Robot synchronization, branch
55*7c3d14c8STreehugger Robot around. */
56*7c3d14c8STreehugger Robot "nop\n"
57*7c3d14c8STreehugger Robot "10:\n"
58*7c3d14c8STreehugger Robot "synci 0(%[Addr])\n" /* Synchronize all caches around
59*7c3d14c8STreehugger Robot address. */
60*7c3d14c8STreehugger Robot "daddu %[Addr], %[Addr], $v0\n" /* Add step size. */
61*7c3d14c8STreehugger Robot "sltu $at, %[Addr], %[Size]\n" /* Compare current with end
62*7c3d14c8STreehugger Robot address. */
63*7c3d14c8STreehugger Robot "bne $at, $zero, 10b\n" /* Branch if more to do. */
64*7c3d14c8STreehugger Robot "nop\n"
65*7c3d14c8STreehugger Robot "sync\n" /* Clear memory hazards. */
66*7c3d14c8STreehugger Robot "20:\n"
67*7c3d14c8STreehugger Robot "bal 30f\n"
68*7c3d14c8STreehugger Robot "nop\n"
69*7c3d14c8STreehugger Robot "30:\n"
70*7c3d14c8STreehugger Robot "daddiu $ra, $ra, 12\n" /* $ra has a value of $pc here.
71*7c3d14c8STreehugger Robot Add offset of 12 to point to the
72*7c3d14c8STreehugger Robot instruction after the last nop.
73*7c3d14c8STreehugger Robot */
74*7c3d14c8STreehugger Robot "jr.hb $ra\n" /* Return, clearing instruction
75*7c3d14c8STreehugger Robot hazards. */
76*7c3d14c8STreehugger Robot "nop\n"
77*7c3d14c8STreehugger Robot ".set pop\n"
78*7c3d14c8STreehugger Robot : [Addr] "+r"(Addr), [Size] "+r"(Size)
79*7c3d14c8STreehugger Robot :: "at", "ra", "v0", "memory"
80*7c3d14c8STreehugger Robot );
81*7c3d14c8STreehugger Robot }
82*7c3d14c8STreehugger Robot #endif
83*7c3d14c8STreehugger Robot #endif
84*7c3d14c8STreehugger Robot
85*7c3d14c8STreehugger Robot #if defined(__linux__) && defined(__arm__)
86*7c3d14c8STreehugger Robot #include <asm/unistd.h>
87*7c3d14c8STreehugger Robot #endif
88*7c3d14c8STreehugger Robot
89*7c3d14c8STreehugger Robot /*
90*7c3d14c8STreehugger Robot * The compiler generates calls to __clear_cache() when creating
91*7c3d14c8STreehugger Robot * trampoline functions on the stack for use with nested functions.
92*7c3d14c8STreehugger Robot * It is expected to invalidate the instruction cache for the
93*7c3d14c8STreehugger Robot * specified range.
94*7c3d14c8STreehugger Robot */
95*7c3d14c8STreehugger Robot
__clear_cache(void * start,void * end)96*7c3d14c8STreehugger Robot void __clear_cache(void *start, void *end) {
97*7c3d14c8STreehugger Robot #if __i386__ || __x86_64__
98*7c3d14c8STreehugger Robot /*
99*7c3d14c8STreehugger Robot * Intel processors have a unified instruction and data cache
100*7c3d14c8STreehugger Robot * so there is nothing to do
101*7c3d14c8STreehugger Robot */
102*7c3d14c8STreehugger Robot #elif defined(__arm__) && !defined(__APPLE__)
103*7c3d14c8STreehugger Robot #if defined(__FreeBSD__) || defined(__NetBSD__) || defined(__Bitrig__)
104*7c3d14c8STreehugger Robot struct arm_sync_icache_args arg;
105*7c3d14c8STreehugger Robot
106*7c3d14c8STreehugger Robot arg.addr = (uintptr_t)start;
107*7c3d14c8STreehugger Robot arg.len = (uintptr_t)end - (uintptr_t)start;
108*7c3d14c8STreehugger Robot
109*7c3d14c8STreehugger Robot sysarch(ARM_SYNC_ICACHE, &arg);
110*7c3d14c8STreehugger Robot #elif defined(__linux__)
111*7c3d14c8STreehugger Robot register int start_reg __asm("r0") = (int) (intptr_t) start;
112*7c3d14c8STreehugger Robot const register int end_reg __asm("r1") = (int) (intptr_t) end;
113*7c3d14c8STreehugger Robot const register int syscall_nr __asm("r7") = __ARM_NR_cacheflush;
114*7c3d14c8STreehugger Robot __asm __volatile("svc 0x0"
115*7c3d14c8STreehugger Robot : "=r"(start_reg)
116*7c3d14c8STreehugger Robot : "r"(syscall_nr), "r"(start_reg), "r"(end_reg));
117*7c3d14c8STreehugger Robot if (start_reg != 0) {
118*7c3d14c8STreehugger Robot compilerrt_abort();
119*7c3d14c8STreehugger Robot }
120*7c3d14c8STreehugger Robot #elif defined(_WIN32)
121*7c3d14c8STreehugger Robot FlushInstructionCache(GetCurrentProcess(), start, end - start);
122*7c3d14c8STreehugger Robot #else
123*7c3d14c8STreehugger Robot compilerrt_abort();
124*7c3d14c8STreehugger Robot #endif
125*7c3d14c8STreehugger Robot #elif defined(__mips__)
126*7c3d14c8STreehugger Robot const uintptr_t start_int = (uintptr_t) start;
127*7c3d14c8STreehugger Robot const uintptr_t end_int = (uintptr_t) end;
128*7c3d14c8STreehugger Robot #if defined(__ANDROID__) && defined(__LP64__)
129*7c3d14c8STreehugger Robot // Call synci implementation for short address range.
130*7c3d14c8STreehugger Robot const uintptr_t address_range_limit = 256;
131*7c3d14c8STreehugger Robot if ((end_int - start_int) <= address_range_limit) {
132*7c3d14c8STreehugger Robot clear_mips_cache(start, (end_int - start_int));
133*7c3d14c8STreehugger Robot } else {
134*7c3d14c8STreehugger Robot syscall(__NR_cacheflush, start, (end_int - start_int), BCACHE);
135*7c3d14c8STreehugger Robot }
136*7c3d14c8STreehugger Robot #else
137*7c3d14c8STreehugger Robot syscall(__NR_cacheflush, start, (end_int - start_int), BCACHE);
138*7c3d14c8STreehugger Robot #endif
139*7c3d14c8STreehugger Robot #elif defined(__aarch64__) && !defined(__APPLE__)
140*7c3d14c8STreehugger Robot uint64_t xstart = (uint64_t)(uintptr_t) start;
141*7c3d14c8STreehugger Robot uint64_t xend = (uint64_t)(uintptr_t) end;
142*7c3d14c8STreehugger Robot uint64_t addr;
143*7c3d14c8STreehugger Robot
144*7c3d14c8STreehugger Robot // Get Cache Type Info
145*7c3d14c8STreehugger Robot uint64_t ctr_el0;
146*7c3d14c8STreehugger Robot __asm __volatile("mrs %0, ctr_el0" : "=r"(ctr_el0));
147*7c3d14c8STreehugger Robot
148*7c3d14c8STreehugger Robot /*
149*7c3d14c8STreehugger Robot * dc & ic instructions must use 64bit registers so we don't use
150*7c3d14c8STreehugger Robot * uintptr_t in case this runs in an IPL32 environment.
151*7c3d14c8STreehugger Robot */
152*7c3d14c8STreehugger Robot const size_t dcache_line_size = 4 << ((ctr_el0 >> 16) & 15);
153*7c3d14c8STreehugger Robot for (addr = xstart; addr < xend; addr += dcache_line_size)
154*7c3d14c8STreehugger Robot __asm __volatile("dc cvau, %0" :: "r"(addr));
155*7c3d14c8STreehugger Robot __asm __volatile("dsb ish");
156*7c3d14c8STreehugger Robot
157*7c3d14c8STreehugger Robot const size_t icache_line_size = 4 << ((ctr_el0 >> 0) & 15);
158*7c3d14c8STreehugger Robot for (addr = xstart; addr < xend; addr += icache_line_size)
159*7c3d14c8STreehugger Robot __asm __volatile("ic ivau, %0" :: "r"(addr));
160*7c3d14c8STreehugger Robot __asm __volatile("isb sy");
161*7c3d14c8STreehugger Robot #else
162*7c3d14c8STreehugger Robot #if __APPLE__
163*7c3d14c8STreehugger Robot /* On Darwin, sys_icache_invalidate() provides this functionality */
164*7c3d14c8STreehugger Robot sys_icache_invalidate(start, end-start);
165*7c3d14c8STreehugger Robot #else
166*7c3d14c8STreehugger Robot compilerrt_abort();
167*7c3d14c8STreehugger Robot #endif
168*7c3d14c8STreehugger Robot #endif
169*7c3d14c8STreehugger Robot }
170*7c3d14c8STreehugger Robot
171