xref: /aosp_15_r20/external/clang/test/OpenMP/target_codegen.cpp (revision 67e74705e28f6214e480b399dd47ea732279e315)
1*67e74705SXin Li // Test host codegen.
2*67e74705SXin Li // RUN: %clang_cc1 -verify -fopenmp -x c++ -triple powerpc64le-unknown-unknown -fopenmp-targets=powerpc64le-ibm-linux-gnu -emit-llvm %s -o - | FileCheck %s --check-prefix CHECK --check-prefix CHECK-64
3*67e74705SXin Li // RUN: %clang_cc1 -fopenmp -x c++ -std=c++11 -triple powerpc64le-unknown-unknown -fopenmp-targets=powerpc64le-ibm-linux-gnu -emit-pch -o %t %s
4*67e74705SXin Li // RUN: %clang_cc1 -fopenmp -x c++ -triple powerpc64le-unknown-unknown -fopenmp-targets=powerpc64le-ibm-linux-gnu -std=c++11 -include-pch %t -verify %s -emit-llvm -o - | FileCheck %s --check-prefix CHECK --check-prefix CHECK-64
5*67e74705SXin Li // RUN: %clang_cc1 -verify -fopenmp -x c++ -triple i386-unknown-unknown -fopenmp-targets=i386-pc-linux-gnu -emit-llvm %s -o - | FileCheck %s --check-prefix CHECK --check-prefix CHECK-32
6*67e74705SXin Li // RUN: %clang_cc1 -fopenmp -x c++ -std=c++11 -triple i386-unknown-unknown -fopenmp-targets=i386-pc-linux-gnu -emit-pch -o %t %s
7*67e74705SXin Li // RUN: %clang_cc1 -fopenmp -x c++ -triple i386-unknown-unknown -fopenmp-targets=i386-pc-linux-gnu -std=c++11 -include-pch %t -verify %s -emit-llvm -o - | FileCheck %s --check-prefix CHECK --check-prefix CHECK-32
8*67e74705SXin Li 
9*67e74705SXin Li // Test target codegen - host bc file has to be created first.
10*67e74705SXin Li // RUN: %clang_cc1 -verify -fopenmp -x c++ -triple powerpc64le-unknown-unknown -fopenmp-targets=powerpc64le-ibm-linux-gnu -emit-llvm-bc %s -o %t-ppc-host.bc
11*67e74705SXin Li // RUN: %clang_cc1 -verify -fopenmp -x c++ -triple powerpc64le-unknown-unknown -fopenmp-targets=powerpc64le-ibm-linux-gnu -emit-llvm %s -fopenmp-is-device -fopenmp-host-ir-file-path %t-ppc-host.bc -o - | FileCheck %s --check-prefix TCHECK --check-prefix TCHECK-64
12*67e74705SXin Li // RUN: %clang_cc1 -fopenmp -x c++ -std=c++11 -triple powerpc64le-unknown-unknown -fopenmp-targets=powerpc64le-ibm-linux-gnu -emit-pch -fopenmp-is-device -fopenmp-host-ir-file-path %t-ppc-host.bc -o %t %s
13*67e74705SXin Li // RUN: %clang_cc1 -fopenmp -x c++ -triple powerpc64le-unknown-unknown -fopenmp-targets=powerpc64le-ibm-linux-gnu -std=c++11 -fopenmp-is-device -fopenmp-host-ir-file-path %t-ppc-host.bc -include-pch %t -verify %s -emit-llvm -o - | FileCheck %s --check-prefix TCHECK --check-prefix TCHECK-64
14*67e74705SXin Li // RUN: %clang_cc1 -verify -fopenmp -x c++ -triple i386-unknown-unknown -fopenmp-targets=i386-pc-linux-gnu -emit-llvm-bc %s -o %t-x86-host.bc
15*67e74705SXin Li // RUN: %clang_cc1 -verify -fopenmp -x c++ -triple i386-unknown-unknown -fopenmp-targets=i386-pc-linux-gnu -emit-llvm %s -fopenmp-is-device -fopenmp-host-ir-file-path %t-x86-host.bc -o - | FileCheck %s --check-prefix TCHECK --check-prefix TCHECK-32
16*67e74705SXin Li // RUN: %clang_cc1 -fopenmp -x c++ -std=c++11 -triple i386-unknown-unknown -fopenmp-targets=i386-pc-linux-gnu -emit-pch -fopenmp-is-device -fopenmp-host-ir-file-path %t-x86-host.bc -o %t %s
17*67e74705SXin Li // RUN: %clang_cc1 -fopenmp -x c++ -triple i386-unknown-unknown -fopenmp-targets=i386-pc-linux-gnu -std=c++11 -fopenmp-is-device -fopenmp-host-ir-file-path %t-x86-host.bc -include-pch %t -verify %s -emit-llvm -o - | FileCheck %s --check-prefix TCHECK --check-prefix TCHECK-32
18*67e74705SXin Li 
19*67e74705SXin Li // expected-no-diagnostics
20*67e74705SXin Li #ifndef HEADER
21*67e74705SXin Li #define HEADER
22*67e74705SXin Li 
23*67e74705SXin Li // CHECK-DAG: [[TT:%.+]] = type { i64, i8 }
24*67e74705SXin Li // CHECK-DAG: [[S1:%.+]] = type { double }
25*67e74705SXin Li // CHECK-DAG: [[ENTTY:%.+]] = type { i8*, i8*, i[[SZ:32|64]] }
26*67e74705SXin Li // CHECK-DAG: [[DEVTY:%.+]] = type { i8*, i8*, [[ENTTY]]*, [[ENTTY]]* }
27*67e74705SXin Li // CHECK-DAG: [[DSCTY:%.+]] = type { i32, [[DEVTY]]*, [[ENTTY]]*, [[ENTTY]]* }
28*67e74705SXin Li 
29*67e74705SXin Li // TCHECK: [[ENTTY:%.+]] = type { i8*, i8*, i{{32|64}} }
30*67e74705SXin Li 
31*67e74705SXin Li // We have 8 target regions, but only 7 that actually will generate offloading
32*67e74705SXin Li // code, only 6 will have mapped arguments, and only 4 have all-constant map
33*67e74705SXin Li // sizes.
34*67e74705SXin Li 
35*67e74705SXin Li // CHECK-DAG: [[SIZET2:@.+]] = private unnamed_addr constant [1 x i{{32|64}}] [i[[SZ:32|64]] 2]
36*67e74705SXin Li // CHECK-DAG: [[MAPT2:@.+]] = private unnamed_addr constant [1 x i32] [i32 288]
37*67e74705SXin Li // CHECK-DAG: [[SIZET3:@.+]] = private unnamed_addr constant [2 x i[[SZ]]] [i[[SZ]] 4, i[[SZ]] 2]
38*67e74705SXin Li // CHECK-DAG: [[MAPT3:@.+]] = private unnamed_addr constant [2 x i32] [i32 288, i32 288]
39*67e74705SXin Li // CHECK-DAG: [[MAPT4:@.+]] = private unnamed_addr constant [9 x i32] [i32 288, i32 35, i32 288, i32 35, i32 35, i32 288, i32 288, i32 35, i32 35]
40*67e74705SXin Li // CHECK-DAG: [[SIZET5:@.+]] = private unnamed_addr constant [3 x i[[SZ]]] [i[[SZ]] 4, i[[SZ]] 2, i[[SZ]] 40]
41*67e74705SXin Li // CHECK-DAG: [[MAPT5:@.+]] = private unnamed_addr constant [3 x i32] [i32 288, i32 288, i32 35]
42*67e74705SXin Li // CHECK-DAG: [[SIZET6:@.+]] = private unnamed_addr constant [4 x i[[SZ]]] [i[[SZ]] 4, i[[SZ]] 2, i[[SZ]] 1, i[[SZ]] 40]
43*67e74705SXin Li // CHECK-DAG: [[MAPT6:@.+]] = private unnamed_addr constant [4 x i32] [i32 288, i32 288, i32 288, i32 35]
44*67e74705SXin Li // CHECK-DAG: [[MAPT7:@.+]] = private unnamed_addr constant [5 x i32] [i32 35, i32 288, i32 288, i32 288, i32 35]
45*67e74705SXin Li // CHECK-DAG: @{{.*}} = private constant i8 0
46*67e74705SXin Li // CHECK-DAG: @{{.*}} = private constant i8 0
47*67e74705SXin Li // CHECK-DAG: @{{.*}} = private constant i8 0
48*67e74705SXin Li // CHECK-DAG: @{{.*}} = private constant i8 0
49*67e74705SXin Li // CHECK-DAG: @{{.*}} = private constant i8 0
50*67e74705SXin Li // CHECK-DAG: @{{.*}} = private constant i8 0
51*67e74705SXin Li // CHECK-DAG: @{{.*}} = private constant i8 0
52*67e74705SXin Li 
53*67e74705SXin Li // TCHECK: @{{.+}} = constant [[ENTTY]]
54*67e74705SXin Li // TCHECK: @{{.+}} = constant [[ENTTY]]
55*67e74705SXin Li // TCHECK: @{{.+}} = constant [[ENTTY]]
56*67e74705SXin Li // TCHECK: @{{.+}} = constant [[ENTTY]]
57*67e74705SXin Li // TCHECK: @{{.+}} = constant [[ENTTY]]
58*67e74705SXin Li // TCHECK: @{{.+}} = constant [[ENTTY]]
59*67e74705SXin Li // TCHECK: @{{.+}} = constant [[ENTTY]]
60*67e74705SXin Li // TCHECK-NOT: @{{.+}} = constant [[ENTTY]]
61*67e74705SXin Li 
62*67e74705SXin Li // Check if offloading descriptor is created.
63*67e74705SXin Li // CHECK: [[ENTBEGIN:@.+]] = external constant [[ENTTY]]
64*67e74705SXin Li // CHECK: [[ENTEND:@.+]] = external constant [[ENTTY]]
65*67e74705SXin Li // CHECK: [[DEVBEGIN:@.+]] = external constant i8
66*67e74705SXin Li // CHECK: [[DEVEND:@.+]] = external constant i8
67*67e74705SXin Li // CHECK: [[IMAGES:@.+]] = internal unnamed_addr constant [1 x [[DEVTY]]] [{{.+}} { i8* [[DEVBEGIN]], i8* [[DEVEND]], [[ENTTY]]* [[ENTBEGIN]], [[ENTTY]]* [[ENTEND]] }]
68*67e74705SXin Li // CHECK: [[DESC:@.+]] = internal constant [[DSCTY]] { i32 1, [[DEVTY]]* getelementptr inbounds ([1 x [[DEVTY]]], [1 x [[DEVTY]]]* [[IMAGES]], i32 0, i32 0), [[ENTTY]]* [[ENTBEGIN]], [[ENTTY]]* [[ENTEND]] }
69*67e74705SXin Li 
70*67e74705SXin Li // Check target registration is registered as a Ctor.
71*67e74705SXin Li // CHECK: appending global [1 x { i32, void ()*, i8* }] [{ i32, void ()*, i8* } { i32 0, void ()* bitcast (void (i8*)* [[REGFN:@.+]] to void ()*), i8* null }]
72*67e74705SXin Li 
73*67e74705SXin Li 
74*67e74705SXin Li template<typename tx, typename ty>
75*67e74705SXin Li struct TT{
76*67e74705SXin Li   tx X;
77*67e74705SXin Li   ty Y;
78*67e74705SXin Li };
79*67e74705SXin Li 
80*67e74705SXin Li // CHECK: define {{.*}}[[FOO:@.+]](
foo(int n)81*67e74705SXin Li int foo(int n) {
82*67e74705SXin Li   int a = 0;
83*67e74705SXin Li   short aa = 0;
84*67e74705SXin Li   float b[10];
85*67e74705SXin Li   float bn[n];
86*67e74705SXin Li   double c[5][10];
87*67e74705SXin Li   double cn[5][n];
88*67e74705SXin Li   TT<long long, char> d;
89*67e74705SXin Li 
90*67e74705SXin Li   // CHECK:       [[RET:%.+]] = call i32 @__tgt_target(i32 -1, i8* @{{[^,]+}}, i32 0, i8** null, i8** null, i[[SZ]]* null, i32* null)
91*67e74705SXin Li   // CHECK:       store i32 [[RET]], i32* [[RHV:%.+]], align 4
92*67e74705SXin Li   // CHECK:       [[RET2:%.+]] = load i32, i32* [[RHV]], align 4
93*67e74705SXin Li   // CHECK-NEXT:  [[ERROR:%.+]] = icmp ne i32 [[RET2]], 0
94*67e74705SXin Li   // CHECK-NEXT:  br i1 [[ERROR]], label %[[FAIL:[^,]+]], label %[[END:[^,]+]]
95*67e74705SXin Li   // CHECK:       [[FAIL]]
96*67e74705SXin Li   // CHECK:       call void [[HVT0:@.+]]()
97*67e74705SXin Li   // CHECK-NEXT:  br label %[[END]]
98*67e74705SXin Li   // CHECK:       [[END]]
99*67e74705SXin Li   #pragma omp target
100*67e74705SXin Li   {
101*67e74705SXin Li   }
102*67e74705SXin Li 
103*67e74705SXin Li   // CHECK:       store i32 0, i32* [[RHV:%.+]], align 4
104*67e74705SXin Li   // CHECK:       store i32 -1, i32* [[RHV]], align 4
105*67e74705SXin Li   // CHECK:       [[RET2:%.+]] = load i32, i32* [[RHV]], align 4
106*67e74705SXin Li   // CHECK-NEXT:  [[ERROR:%.+]] = icmp ne i32 [[RET2]], 0
107*67e74705SXin Li   // CHECK:       call void [[HVT1:@.+]](i[[SZ]] {{[^,]+}})
108*67e74705SXin Li   #pragma omp target if(0)
109*67e74705SXin Li   {
110*67e74705SXin Li     a += 1;
111*67e74705SXin Li   }
112*67e74705SXin Li 
113*67e74705SXin Li   // CHECK-DAG:   [[RET:%.+]] = call i32 @__tgt_target(i32 -1, i8* @{{[^,]+}}, i32 1, i8** [[BP:%[^,]+]], i8** [[P:%[^,]+]], i[[SZ]]* getelementptr inbounds ([1 x i[[SZ]]], [1 x i[[SZ]]]* [[SIZET2]], i32 0, i32 0), i32* getelementptr inbounds ([1 x i32], [1 x i32]* [[MAPT2]], i32 0, i32 0))
114*67e74705SXin Li   // CHECK-DAG:   [[BP]] = getelementptr inbounds [1 x i8*], [1 x i8*]* [[BPR:%[^,]+]], i32 0, i32 0
115*67e74705SXin Li   // CHECK-DAG:   [[P]] = getelementptr inbounds [1 x i8*], [1 x i8*]* [[PR:%[^,]+]], i32 0, i32 0
116*67e74705SXin Li   // CHECK-DAG:   [[BPADDR0:%.+]] = getelementptr inbounds [1 x i8*], [1 x i8*]* [[BPR]], i32 0, i32 [[IDX0:[0-9]+]]
117*67e74705SXin Li   // CHECK-DAG:   [[PADDR0:%.+]] = getelementptr inbounds [1 x i8*], [1 x i8*]* [[PR]], i32 0, i32 [[IDX0]]
118*67e74705SXin Li   // CHECK-DAG:   store i8* [[BP0:%[^,]+]], i8** [[BPADDR0]]
119*67e74705SXin Li   // CHECK-DAG:   store i8* [[P0:%[^,]+]], i8** [[PADDR0]]
120*67e74705SXin Li   // CHECK-DAG:   [[BP0]] = inttoptr i[[SZ]] %{{.+}} to i8*
121*67e74705SXin Li   // CHECK-DAG:   [[P0]] = inttoptr i[[SZ]] %{{.+}} to i8*
122*67e74705SXin Li 
123*67e74705SXin Li   // CHECK:       store i32 [[RET]], i32* [[RHV:%.+]], align 4
124*67e74705SXin Li   // CHECK:       [[RET2:%.+]] = load i32, i32* [[RHV]], align 4
125*67e74705SXin Li   // CHECK-NEXT:  [[ERROR:%.+]] = icmp ne i32 [[RET2]], 0
126*67e74705SXin Li   // CHECK-NEXT:  br i1 [[ERROR]], label %[[FAIL:[^,]+]], label %[[END:[^,]+]]
127*67e74705SXin Li   // CHECK:       [[FAIL]]
128*67e74705SXin Li   // CHECK:       call void [[HVT2:@.+]](i[[SZ]] {{[^,]+}})
129*67e74705SXin Li   // CHECK-NEXT:  br label %[[END]]
130*67e74705SXin Li   // CHECK:       [[END]]
131*67e74705SXin Li   #pragma omp target if(1)
132*67e74705SXin Li   {
133*67e74705SXin Li     aa += 1;
134*67e74705SXin Li   }
135*67e74705SXin Li 
136*67e74705SXin Li   // CHECK:       [[IF:%.+]] = icmp sgt i32 {{[^,]+}}, 10
137*67e74705SXin Li   // CHECK:       br i1 [[IF]], label %[[IFTHEN:[^,]+]], label %[[IFELSE:[^,]+]]
138*67e74705SXin Li   // CHECK:       [[IFTHEN]]
139*67e74705SXin Li   // CHECK-DAG:   [[RET:%.+]] = call i32 @__tgt_target(i32 -1, i8* @{{[^,]+}}, i32 2, i8** [[BPR:%[^,]+]], i8** [[PR:%[^,]+]], i[[SZ]]* getelementptr inbounds ([2 x i[[SZ]]], [2 x i[[SZ]]]* [[SIZET3]], i32 0, i32 0), i32* getelementptr inbounds ([2 x i32], [2 x i32]* [[MAPT3]], i32 0, i32 0))
140*67e74705SXin Li   // CHECK-DAG:   [[BPR]] = getelementptr inbounds [2 x i8*], [2 x i8*]* [[BP:%[^,]+]], i32 0, i32 0
141*67e74705SXin Li   // CHECK-DAG:   [[PR]] = getelementptr inbounds [2 x i8*], [2 x i8*]* [[P:%[^,]+]], i32 0, i32 0
142*67e74705SXin Li 
143*67e74705SXin Li   // CHECK-DAG:   [[BPADDR0:%.+]] = getelementptr inbounds [2 x i8*], [2 x i8*]* [[BP]], i32 0, i32 0
144*67e74705SXin Li   // CHECK-DAG:   [[PADDR0:%.+]] = getelementptr inbounds [2 x i8*], [2 x i8*]* [[P]], i32 0, i32 0
145*67e74705SXin Li   // CHECK-DAG:   store i8* [[BP0:%[^,]+]], i8** [[BPADDR0]]
146*67e74705SXin Li   // CHECK-DAG:   store i8* [[P0:%[^,]+]], i8** [[PADDR0]]
147*67e74705SXin Li   // CHECK-DAG:   [[BP0]] = inttoptr i[[SZ]] %{{.+}} to i8*
148*67e74705SXin Li   // CHECK-DAG:   [[P0]] = inttoptr i[[SZ]] %{{.+}} to i8*
149*67e74705SXin Li 
150*67e74705SXin Li   // CHECK-DAG:   [[BPADDR1:%.+]] = getelementptr inbounds [2 x i8*], [2 x i8*]* [[BP]], i32 0, i32 1
151*67e74705SXin Li   // CHECK-DAG:   [[PADDR1:%.+]] = getelementptr inbounds [2 x i8*], [2 x i8*]* [[P]], i32 0, i32 1
152*67e74705SXin Li   // CHECK-DAG:   store i8* [[BP1:%[^,]+]], i8** [[BPADDR1]]
153*67e74705SXin Li   // CHECK-DAG:   store i8* [[P1:%[^,]+]], i8** [[PADDR1]]
154*67e74705SXin Li   // CHECK-DAG:   [[BP1]] = inttoptr i[[SZ]] %{{.+}} to i8*
155*67e74705SXin Li   // CHECK-DAG:   [[P1]] = inttoptr i[[SZ]] %{{.+}} to i8*
156*67e74705SXin Li   // CHECK:       store i32 [[RET]], i32* [[RHV:%.+]], align 4
157*67e74705SXin Li   // CHECK-NEXT:  br label %[[IFEND:.+]]
158*67e74705SXin Li 
159*67e74705SXin Li   // CHECK:       [[IFELSE]]
160*67e74705SXin Li   // CHECK:       store i32 -1, i32* [[RHV]], align 4
161*67e74705SXin Li   // CHECK-NEXT:  br label %[[IFEND:.+]]
162*67e74705SXin Li 
163*67e74705SXin Li   // CHECK:       [[IFEND]]
164*67e74705SXin Li   // CHECK:       [[RET2:%.+]] = load i32, i32* [[RHV]], align 4
165*67e74705SXin Li   // CHECK:       [[ERROR:%.+]] = icmp ne i32 [[RET2]], 0
166*67e74705SXin Li   // CHECK-NEXT:  br i1 [[ERROR]], label %[[FAIL:.+]], label %[[END:[^,]+]]
167*67e74705SXin Li   // CHECK:       [[FAIL]]
168*67e74705SXin Li   // CHECK:       call void [[HVT3:@.+]]({{[^,]+}}, {{[^,]+}})
169*67e74705SXin Li   // CHECK-NEXT:  br label %[[END]]
170*67e74705SXin Li   // CHECK:       [[END]]
171*67e74705SXin Li   #pragma omp target if(n>10)
172*67e74705SXin Li   {
173*67e74705SXin Li     a += 1;
174*67e74705SXin Li     aa += 1;
175*67e74705SXin Li   }
176*67e74705SXin Li 
177*67e74705SXin Li   // We capture 3 VLA sizes in this target region
178*67e74705SXin Li   // CHECK-64:       [[A_VAL:%.+]] = load i32, i32* %{{.+}},
179*67e74705SXin Li   // CHECK-64:       [[A_ADDR:%.+]] = bitcast i[[SZ]]* [[A_CADDR:%.+]] to i32*
180*67e74705SXin Li   // CHECK-64:       store i32 [[A_VAL]], i32* [[A_ADDR]],
181*67e74705SXin Li   // CHECK-64:       [[A_CVAL:%.+]] = load i[[SZ]], i[[SZ]]* [[A_CADDR]],
182*67e74705SXin Li 
183*67e74705SXin Li   // CHECK-32:       [[A_VAL:%.+]] = load i32, i32* %{{.+}},
184*67e74705SXin Li   // CHECK-32:       store i32 [[A_VAL]], i32* [[A_CADDR:%.+]],
185*67e74705SXin Li   // CHECK-32:       [[A_CVAL:%.+]] = load i[[SZ]], i[[SZ]]* [[A_CADDR]],
186*67e74705SXin Li 
187*67e74705SXin Li   // CHECK:       [[BNSIZE:%.+]] = mul nuw i[[SZ]] [[VLA0:%.+]], 4
188*67e74705SXin Li   // CHECK:       [[CNELEMSIZE2:%.+]] = mul nuw i[[SZ]] 5, [[VLA1:%.+]]
189*67e74705SXin Li   // CHECK:       [[CNSIZE:%.+]] = mul nuw i[[SZ]] [[CNELEMSIZE2]], 8
190*67e74705SXin Li 
191*67e74705SXin Li   // CHECK:       [[IF:%.+]] = icmp sgt i32 {{[^,]+}}, 20
192*67e74705SXin Li   // CHECK:       br i1 [[IF]], label %[[TRY:[^,]+]], label %[[FAIL:[^,]+]]
193*67e74705SXin Li   // CHECK:       [[TRY]]
194*67e74705SXin Li   // CHECK-DAG:   [[RET:%.+]] = call i32 @__tgt_target(i32 -1, i8* @{{[^,]+}}, i32 9, i8** [[BPR:%[^,]+]], i8** [[PR:%[^,]+]], i[[SZ]]* [[SR:%[^,]+]], i32* getelementptr inbounds ([9 x i32], [9 x i32]* [[MAPT4]], i32 0, i32 0))
195*67e74705SXin Li   // CHECK-DAG:   [[BPR]] = getelementptr inbounds [9 x i8*], [9 x i8*]* [[BP:%[^,]+]], i32 0, i32 0
196*67e74705SXin Li   // CHECK-DAG:   [[PR]] = getelementptr inbounds [9 x i8*], [9 x i8*]* [[P:%[^,]+]], i32 0, i32 0
197*67e74705SXin Li   // CHECK-DAG:   [[SR]] = getelementptr inbounds [9 x i[[SZ]]], [9 x i[[SZ]]]* [[S:%[^,]+]], i32 0, i32 0
198*67e74705SXin Li 
199*67e74705SXin Li   // CHECK-DAG:   [[SADDR0:%.+]] = getelementptr inbounds [9 x i[[SZ]]], [9 x i[[SZ]]]* [[S]], i32 0, i32 [[IDX0:[0-9]+]]
200*67e74705SXin Li   // CHECK-DAG:   [[BPADDR0:%.+]] = getelementptr inbounds [9 x i8*], [9 x i8*]* [[BP]], i32 0, i32 [[IDX0]]
201*67e74705SXin Li   // CHECK-DAG:   [[PADDR0:%.+]] = getelementptr inbounds [9 x i8*], [9 x i8*]* [[P]], i32 0, i32 [[IDX0]]
202*67e74705SXin Li   // CHECK-DAG:   [[SADDR1:%.+]] = getelementptr inbounds [9 x i[[SZ]]], [9 x i[[SZ]]]* [[S]], i32 0, i32 [[IDX1:[0-9]+]]
203*67e74705SXin Li   // CHECK-DAG:   [[BPADDR1:%.+]] = getelementptr inbounds [9 x i8*], [9 x i8*]* [[BP]], i32 0, i32 [[IDX1]]
204*67e74705SXin Li   // CHECK-DAG:   [[PADDR1:%.+]] = getelementptr inbounds [9 x i8*], [9 x i8*]* [[P]], i32 0, i32 [[IDX1]]
205*67e74705SXin Li   // CHECK-DAG:   [[SADDR2:%.+]] = getelementptr inbounds [9 x i[[SZ]]], [9 x i[[SZ]]]* [[S]], i32 0, i32 [[IDX2:[0-9]+]]
206*67e74705SXin Li   // CHECK-DAG:   [[BPADDR2:%.+]] = getelementptr inbounds [9 x i8*], [9 x i8*]* [[BP]], i32 0, i32 [[IDX2]]
207*67e74705SXin Li   // CHECK-DAG:   [[PADDR2:%.+]] = getelementptr inbounds [9 x i8*], [9 x i8*]* [[P]], i32 0, i32 [[IDX2]]
208*67e74705SXin Li   // CHECK-DAG:   [[SADDR3:%.+]] = getelementptr inbounds [9 x i[[SZ]]], [9 x i[[SZ]]]* [[S]], i32 0, i32 [[IDX3:[0-9]+]]
209*67e74705SXin Li   // CHECK-DAG:   [[BPADDR3:%.+]] = getelementptr inbounds [9 x i8*], [9 x i8*]* [[BP]], i32 0, i32 [[IDX3]]
210*67e74705SXin Li   // CHECK-DAG:   [[PADDR3:%.+]] = getelementptr inbounds [9 x i8*], [9 x i8*]* [[P]], i32 0, i32 [[IDX3]]
211*67e74705SXin Li   // CHECK-DAG:   [[SADDR4:%.+]] = getelementptr inbounds [9 x i[[SZ]]], [9 x i[[SZ]]]* [[S]], i32 0, i32 [[IDX4:[0-9]+]]
212*67e74705SXin Li   // CHECK-DAG:   [[BPADDR4:%.+]] = getelementptr inbounds [9 x i8*], [9 x i8*]* [[BP]], i32 0, i32 [[IDX4]]
213*67e74705SXin Li   // CHECK-DAG:   [[PADDR4:%.+]] = getelementptr inbounds [9 x i8*], [9 x i8*]* [[P]], i32 0, i32 [[IDX4]]
214*67e74705SXin Li   // CHECK-DAG:   [[SADDR5:%.+]] = getelementptr inbounds [9 x i[[SZ]]], [9 x i[[SZ]]]* [[S]], i32 0, i32 [[IDX5:[0-9]+]]
215*67e74705SXin Li   // CHECK-DAG:   [[BPADDR5:%.+]] = getelementptr inbounds [9 x i8*], [9 x i8*]* [[BP]], i32 0, i32 [[IDX5]]
216*67e74705SXin Li   // CHECK-DAG:   [[PADDR5:%.+]] = getelementptr inbounds [9 x i8*], [9 x i8*]* [[P]], i32 0, i32 [[IDX5]]
217*67e74705SXin Li   // CHECK-DAG:   [[SADDR6:%.+]] = getelementptr inbounds [9 x i[[SZ]]], [9 x i[[SZ]]]* [[S]], i32 0, i32 [[IDX6:[0-9]+]]
218*67e74705SXin Li   // CHECK-DAG:   [[BPADDR6:%.+]] = getelementptr inbounds [9 x i8*], [9 x i8*]* [[BP]], i32 0, i32 [[IDX6]]
219*67e74705SXin Li   // CHECK-DAG:   [[PADDR6:%.+]] = getelementptr inbounds [9 x i8*], [9 x i8*]* [[P]], i32 0, i32 [[IDX6]]
220*67e74705SXin Li   // CHECK-DAG:   [[SADDR7:%.+]] = getelementptr inbounds [9 x i[[SZ]]], [9 x i[[SZ]]]* [[S]], i32 0, i32 [[IDX7:[0-9]+]]
221*67e74705SXin Li   // CHECK-DAG:   [[BPADDR7:%.+]] = getelementptr inbounds [9 x i8*], [9 x i8*]* [[BP]], i32 0, i32 [[IDX7]]
222*67e74705SXin Li   // CHECK-DAG:   [[PADDR7:%.+]] = getelementptr inbounds [9 x i8*], [9 x i8*]* [[P]], i32 0, i32 [[IDX7]]
223*67e74705SXin Li   // CHECK-DAG:   [[SADDR8:%.+]] = getelementptr inbounds [9 x i[[SZ]]], [9 x i[[SZ]]]* [[S]], i32 0, i32 [[IDX8:[0-9]+]]
224*67e74705SXin Li   // CHECK-DAG:   [[BPADDR8:%.+]] = getelementptr inbounds [9 x i8*], [9 x i8*]* [[BP]], i32 0, i32 [[IDX8]]
225*67e74705SXin Li   // CHECK-DAG:   [[PADDR8:%.+]] = getelementptr inbounds [9 x i8*], [9 x i8*]* [[P]], i32 0, i32 [[IDX8]]
226*67e74705SXin Li 
227*67e74705SXin Li   // The names below are not necessarily consistent with the names used for the
228*67e74705SXin Li   // addresses above as some are repeated.
229*67e74705SXin Li   // CHECK-DAG:   [[BP0:%[^,]+]] = inttoptr i[[SZ]] [[VLA0]] to i8*
230*67e74705SXin Li   // CHECK-DAG:   [[P0:%[^,]+]] = inttoptr i[[SZ]] [[VLA0]] to i8*
231*67e74705SXin Li   // CHECK-DAG:   store i8* [[BP0]], i8** {{%[^,]+}}
232*67e74705SXin Li   // CHECK-DAG:   store i8* [[P0]], i8** {{%[^,]+}}
233*67e74705SXin Li   // CHECK-DAG:   store i[[SZ]] {{4|8}}, i[[SZ]]* {{%[^,]+}}
234*67e74705SXin Li 
235*67e74705SXin Li   // CHECK-DAG:   [[BP1:%[^,]+]] = inttoptr i[[SZ]] [[VLA1]] to i8*
236*67e74705SXin Li   // CHECK-DAG:   [[P1:%[^,]+]] = inttoptr i[[SZ]] [[VLA1]] to i8*
237*67e74705SXin Li   // CHECK-DAG:   store i8* [[BP1]], i8** {{%[^,]+}}
238*67e74705SXin Li   // CHECK-DAG:   store i8* [[P1]], i8** {{%[^,]+}}
239*67e74705SXin Li   // CHECK-DAG:   store i[[SZ]] {{4|8}}, i[[SZ]]* {{%[^,]+}}
240*67e74705SXin Li 
241*67e74705SXin Li   // CHECK-DAG:   store i8* inttoptr (i[[SZ]] 5 to i8*), i8** {{%[^,]+}}
242*67e74705SXin Li   // CHECK-DAG:   store i8* inttoptr (i[[SZ]] 5 to i8*), i8** {{%[^,]+}}
243*67e74705SXin Li   // CHECK-DAG:   store i[[SZ]] {{4|8}}, i[[SZ]]* {{%[^,]+}}
244*67e74705SXin Li 
245*67e74705SXin Li   // CHECK-DAG:   [[BP3:%[^,]+]] = inttoptr i[[SZ]] [[A_CVAL]] to i8*
246*67e74705SXin Li   // CHECK-DAG:   [[P3:%[^,]+]] = inttoptr i[[SZ]] [[A_CVAL]] to i8*
247*67e74705SXin Li   // CHECK-DAG:   store i8* [[BP3]], i8** {{%[^,]+}}
248*67e74705SXin Li   // CHECK-DAG:   store i8* [[P3]], i8** {{%[^,]+}}
249*67e74705SXin Li   // CHECK-DAG:   store i[[SZ]] 4, i[[SZ]]* {{%[^,]+}}
250*67e74705SXin Li 
251*67e74705SXin Li   // CHECK-DAG:   [[BP4:%[^,]+]] = bitcast [10 x float]* %{{.+}} to i8*
252*67e74705SXin Li   // CHECK-DAG:   [[P4:%[^,]+]] = bitcast [10 x float]* %{{.+}} to i8*
253*67e74705SXin Li   // CHECK-DAG:   store i8* [[BP4]], i8** {{%[^,]+}}
254*67e74705SXin Li   // CHECK-DAG:   store i8* [[P4]], i8** {{%[^,]+}}
255*67e74705SXin Li   // CHECK-DAG:   store i[[SZ]] 40, i[[SZ]]* {{%[^,]+}}
256*67e74705SXin Li 
257*67e74705SXin Li   // CHECK-DAG:   [[BP5:%[^,]+]] = bitcast float* %{{.+}} to i8*
258*67e74705SXin Li   // CHECK-DAG:   [[P5:%[^,]+]] = bitcast float* %{{.+}} to i8*
259*67e74705SXin Li   // CHECK-DAG:   store i8* [[BP5]], i8** {{%[^,]+}}
260*67e74705SXin Li   // CHECK-DAG:   store i8* [[P5]], i8** {{%[^,]+}}
261*67e74705SXin Li   // CHECK-DAG:   store i[[SZ]] [[BNSIZE]], i[[SZ]]* {{%[^,]+}}
262*67e74705SXin Li 
263*67e74705SXin Li   // CHECK-DAG:   [[BP6:%[^,]+]] = bitcast [5 x [10 x double]]* %{{.+}} to i8*
264*67e74705SXin Li   // CHECK-DAG:   [[P6:%[^,]+]] = bitcast [5 x [10 x double]]* %{{.+}} to i8*
265*67e74705SXin Li   // CHECK-DAG:   store i8* [[BP6]], i8** {{%[^,]+}}
266*67e74705SXin Li   // CHECK-DAG:   store i8* [[P6]], i8** {{%[^,]+}}
267*67e74705SXin Li   // CHECK-DAG:   store i[[SZ]] 400, i[[SZ]]* {{%[^,]+}}
268*67e74705SXin Li 
269*67e74705SXin Li   // CHECK-DAG:   [[BP7:%[^,]+]] = bitcast double* %{{.+}} to i8*
270*67e74705SXin Li   // CHECK-DAG:   [[P7:%[^,]+]] = bitcast double* %{{.+}} to i8*
271*67e74705SXin Li   // CHECK-DAG:   store i8* [[BP7]], i8** {{%[^,]+}}
272*67e74705SXin Li   // CHECK-DAG:   store i8* [[P7]], i8** {{%[^,]+}}
273*67e74705SXin Li   // CHECK-DAG:   store i[[SZ]] [[CNSIZE]], i[[SZ]]* {{%[^,]+}}
274*67e74705SXin Li 
275*67e74705SXin Li   // CHECK-DAG:   [[BP8:%[^,]+]] = bitcast [[TT]]* %{{.+}} to i8*
276*67e74705SXin Li   // CHECK-DAG:   [[P8:%[^,]+]] = bitcast [[TT]]* %{{.+}} to i8*
277*67e74705SXin Li   // CHECK-DAG:   store i8* [[BP8]], i8** {{%[^,]+}}
278*67e74705SXin Li   // CHECK-DAG:   store i8* [[P8]], i8** {{%[^,]+}}
279*67e74705SXin Li   // CHECK-DAG:   store i[[SZ]] {{12|16}}, i[[SZ]]* {{%[^,]+}}
280*67e74705SXin Li 
281*67e74705SXin Li   // CHECK:       store i32 [[RET]], i32* [[RHV:%.+]], align 4
282*67e74705SXin Li   // CHECK:       [[RET2:%.+]] = load i32, i32* [[RHV]], align 4
283*67e74705SXin Li   // CHECK-NEXT:  [[ERROR:%.+]] = icmp ne i32 [[RET2]], 0
284*67e74705SXin Li   // CHECK-NEXT:  br i1 [[ERROR]], label %[[FAIL:[^,]+]], label %[[END:[^,]+]]
285*67e74705SXin Li 
286*67e74705SXin Li   // CHECK:       [[FAIL]]
287*67e74705SXin Li   // CHECK:       call void [[HVT4:@.+]]({{[^,]+}}, {{[^,]+}}, {{[^,]+}}, {{[^,]+}}, {{[^,]+}}, {{[^,]+}}, {{[^,]+}}, {{[^,]+}}, {{[^,]+}})
288*67e74705SXin Li   // CHECK-NEXT:  br label %[[END]]
289*67e74705SXin Li   // CHECK:       [[END]]
290*67e74705SXin Li   #pragma omp target if(n>20)
291*67e74705SXin Li   {
292*67e74705SXin Li     a += 1;
293*67e74705SXin Li     b[2] += 1.0;
294*67e74705SXin Li     bn[3] += 1.0;
295*67e74705SXin Li     c[1][2] += 1.0;
296*67e74705SXin Li     cn[1][3] += 1.0;
297*67e74705SXin Li     d.X += 1;
298*67e74705SXin Li     d.Y += 1;
299*67e74705SXin Li   }
300*67e74705SXin Li 
301*67e74705SXin Li   return a;
302*67e74705SXin Li }
303*67e74705SXin Li 
304*67e74705SXin Li // Check that the offloading functions are emitted and that the arguments are
305*67e74705SXin Li // correct and loaded correctly for the target regions in foo().
306*67e74705SXin Li 
307*67e74705SXin Li // CHECK:       define internal void [[HVT0]]()
308*67e74705SXin Li 
309*67e74705SXin Li // CHECK:       define internal void [[HVT1]](i[[SZ]] %{{.+}})
310*67e74705SXin Li // Create stack storage and store argument in there.
311*67e74705SXin Li // CHECK:       [[AA_ADDR:%.+]] = alloca i[[SZ]], align
312*67e74705SXin Li // CHECK:       store i[[SZ]] %{{.+}}, i[[SZ]]* [[AA_ADDR]], align
313*67e74705SXin Li // CHECK-64:    [[AA_CADDR:%.+]] = bitcast i[[SZ]]* [[AA_ADDR]] to i32*
314*67e74705SXin Li // CHECK-64:    load i32, i32* [[AA_CADDR]], align
315*67e74705SXin Li // CHECK-32:    load i32, i32* [[AA_ADDR]], align
316*67e74705SXin Li 
317*67e74705SXin Li // CHECK:       define internal void [[HVT2]](i[[SZ]] %{{.+}})
318*67e74705SXin Li // Create stack storage and store argument in there.
319*67e74705SXin Li // CHECK:       [[AA_ADDR:%.+]] = alloca i[[SZ]], align
320*67e74705SXin Li // CHECK:       store i[[SZ]] %{{.+}}, i[[SZ]]* [[AA_ADDR]], align
321*67e74705SXin Li // CHECK:       [[AA_CADDR:%.+]] = bitcast i[[SZ]]* [[AA_ADDR]] to i16*
322*67e74705SXin Li // CHECK:       load i16, i16* [[AA_CADDR]], align
323*67e74705SXin Li 
324*67e74705SXin Li // CHECK:       define internal void [[HVT3]]
325*67e74705SXin Li // Create stack storage and store argument in there.
326*67e74705SXin Li // CHECK:       [[A_ADDR:%.+]] = alloca i[[SZ]], align
327*67e74705SXin Li // CHECK:       [[AA_ADDR:%.+]] = alloca i[[SZ]], align
328*67e74705SXin Li // CHECK-DAG:   store i[[SZ]] %{{.+}}, i[[SZ]]* [[A_ADDR]], align
329*67e74705SXin Li // CHECK-DAG:   store i[[SZ]] %{{.+}}, i[[SZ]]* [[AA_ADDR]], align
330*67e74705SXin Li // CHECK-64-DAG:[[A_CADDR:%.+]] = bitcast i[[SZ]]* [[A_ADDR]] to i32*
331*67e74705SXin Li // CHECK-DAG:   [[AA_CADDR:%.+]] = bitcast i[[SZ]]* [[AA_ADDR]] to i16*
332*67e74705SXin Li // CHECK-64-DAG:load i32, i32* [[A_CADDR]], align
333*67e74705SXin Li // CHECK-32-DAG:load i32, i32* [[A_ADDR]], align
334*67e74705SXin Li // CHECK-DAG:   load i16, i16* [[AA_CADDR]], align
335*67e74705SXin Li 
336*67e74705SXin Li // CHECK:       define internal void [[HVT4]]
337*67e74705SXin Li // Create local storage for each capture.
338*67e74705SXin Li // CHECK:       [[LOCAL_A:%.+]] = alloca i[[SZ]]
339*67e74705SXin Li // CHECK:       [[LOCAL_B:%.+]] = alloca [10 x float]*
340*67e74705SXin Li // CHECK:       [[LOCAL_VLA1:%.+]] = alloca i[[SZ]]
341*67e74705SXin Li // CHECK:       [[LOCAL_BN:%.+]] = alloca float*
342*67e74705SXin Li // CHECK:       [[LOCAL_C:%.+]] = alloca [5 x [10 x double]]*
343*67e74705SXin Li // CHECK:       [[LOCAL_VLA2:%.+]] = alloca i[[SZ]]
344*67e74705SXin Li // CHECK:       [[LOCAL_VLA3:%.+]] = alloca i[[SZ]]
345*67e74705SXin Li // CHECK:       [[LOCAL_CN:%.+]] = alloca double*
346*67e74705SXin Li // CHECK:       [[LOCAL_D:%.+]] = alloca [[TT]]*
347*67e74705SXin Li // CHECK-DAG:   store i[[SZ]] [[ARG_A:%.+]], i[[SZ]]* [[LOCAL_A]]
348*67e74705SXin Li // CHECK-DAG:   store [10 x float]* [[ARG_B:%.+]], [10 x float]** [[LOCAL_B]]
349*67e74705SXin Li // CHECK-DAG:   store i[[SZ]] [[ARG_VLA1:%.+]], i[[SZ]]* [[LOCAL_VLA1]]
350*67e74705SXin Li // CHECK-DAG:   store float* [[ARG_BN:%.+]], float** [[LOCAL_BN]]
351*67e74705SXin Li // CHECK-DAG:   store [5 x [10 x double]]* [[ARG_C:%.+]], [5 x [10 x double]]** [[LOCAL_C]]
352*67e74705SXin Li // CHECK-DAG:   store i[[SZ]] [[ARG_VLA2:%.+]], i[[SZ]]* [[LOCAL_VLA2]]
353*67e74705SXin Li // CHECK-DAG:   store i[[SZ]] [[ARG_VLA3:%.+]], i[[SZ]]* [[LOCAL_VLA3]]
354*67e74705SXin Li // CHECK-DAG:   store double* [[ARG_CN:%.+]], double** [[LOCAL_CN]]
355*67e74705SXin Li // CHECK-DAG:   store [[TT]]* [[ARG_D:%.+]], [[TT]]** [[LOCAL_D]]
356*67e74705SXin Li 
357*67e74705SXin Li // CHECK-64-DAG:[[REF_A:%.+]] = bitcast i[[SZ]]* [[LOCAL_A]] to i32*
358*67e74705SXin Li // CHECK-DAG:   [[REF_B:%.+]] = load [10 x float]*, [10 x float]** [[LOCAL_B]],
359*67e74705SXin Li // CHECK-DAG:   [[VAL_VLA1:%.+]] = load i[[SZ]], i[[SZ]]* [[LOCAL_VLA1]],
360*67e74705SXin Li // CHECK-DAG:   [[REF_BN:%.+]] = load float*, float** [[LOCAL_BN]],
361*67e74705SXin Li // CHECK-DAG:   [[REF_C:%.+]] = load [5 x [10 x double]]*, [5 x [10 x double]]** [[LOCAL_C]],
362*67e74705SXin Li // CHECK-DAG:   [[VAL_VLA2:%.+]] = load i[[SZ]], i[[SZ]]* [[LOCAL_VLA2]],
363*67e74705SXin Li // CHECK-DAG:   [[VAL_VLA3:%.+]] = load i[[SZ]], i[[SZ]]* [[LOCAL_VLA3]],
364*67e74705SXin Li // CHECK-DAG:   [[REF_CN:%.+]] = load double*, double** [[LOCAL_CN]],
365*67e74705SXin Li // CHECK-DAG:   [[REF_D:%.+]] = load [[TT]]*, [[TT]]** [[LOCAL_D]],
366*67e74705SXin Li 
367*67e74705SXin Li // Use captures.
368*67e74705SXin Li // CHECK-64-DAG:   load i32, i32* [[REF_A]]
369*67e74705SXin Li // CHECK-32-DAG:   load i32, i32* [[LOCAL_A]]
370*67e74705SXin Li // CHECK-DAG:   getelementptr inbounds [10 x float], [10 x float]* [[REF_B]], i[[SZ]] 0, i[[SZ]] 2
371*67e74705SXin Li // CHECK-DAG:   getelementptr inbounds float, float* [[REF_BN]], i[[SZ]] 3
372*67e74705SXin Li // CHECK-DAG:   getelementptr inbounds [5 x [10 x double]], [5 x [10 x double]]* [[REF_C]], i[[SZ]] 0, i[[SZ]] 1
373*67e74705SXin Li // CHECK-DAG:   getelementptr inbounds double, double* [[REF_CN]], i[[SZ]] %{{.+}}
374*67e74705SXin Li // CHECK-DAG:   getelementptr inbounds [[TT]], [[TT]]* [[REF_D]], i32 0, i32 0
375*67e74705SXin Li 
376*67e74705SXin Li template<typename tx>
ftemplate(int n)377*67e74705SXin Li tx ftemplate(int n) {
378*67e74705SXin Li   tx a = 0;
379*67e74705SXin Li   short aa = 0;
380*67e74705SXin Li   tx b[10];
381*67e74705SXin Li 
382*67e74705SXin Li   #pragma omp target if(n>40)
383*67e74705SXin Li   {
384*67e74705SXin Li     a += 1;
385*67e74705SXin Li     aa += 1;
386*67e74705SXin Li     b[2] += 1;
387*67e74705SXin Li   }
388*67e74705SXin Li 
389*67e74705SXin Li   return a;
390*67e74705SXin Li }
391*67e74705SXin Li 
392*67e74705SXin Li static
fstatic(int n)393*67e74705SXin Li int fstatic(int n) {
394*67e74705SXin Li   int a = 0;
395*67e74705SXin Li   short aa = 0;
396*67e74705SXin Li   char aaa = 0;
397*67e74705SXin Li   int b[10];
398*67e74705SXin Li 
399*67e74705SXin Li   #pragma omp target if(n>50)
400*67e74705SXin Li   {
401*67e74705SXin Li     a += 1;
402*67e74705SXin Li     aa += 1;
403*67e74705SXin Li     aaa += 1;
404*67e74705SXin Li     b[2] += 1;
405*67e74705SXin Li   }
406*67e74705SXin Li 
407*67e74705SXin Li   return a;
408*67e74705SXin Li }
409*67e74705SXin Li 
410*67e74705SXin Li struct S1 {
411*67e74705SXin Li   double a;
412*67e74705SXin Li 
r1S1413*67e74705SXin Li   int r1(int n){
414*67e74705SXin Li     int b = n+1;
415*67e74705SXin Li     short int c[2][n];
416*67e74705SXin Li 
417*67e74705SXin Li     #pragma omp target if(n>60)
418*67e74705SXin Li     {
419*67e74705SXin Li       this->a = (double)b + 1.5;
420*67e74705SXin Li       c[1][1] = ++a;
421*67e74705SXin Li     }
422*67e74705SXin Li 
423*67e74705SXin Li     return c[1][1] + (int)b;
424*67e74705SXin Li   }
425*67e74705SXin Li };
426*67e74705SXin Li 
427*67e74705SXin Li // CHECK: define {{.*}}@{{.*}}bar{{.*}}
bar(int n)428*67e74705SXin Li int bar(int n){
429*67e74705SXin Li   int a = 0;
430*67e74705SXin Li 
431*67e74705SXin Li   // CHECK: call {{.*}}i32 [[FOO]](i32 {{.*}})
432*67e74705SXin Li   a += foo(n);
433*67e74705SXin Li 
434*67e74705SXin Li   S1 S;
435*67e74705SXin Li   // CHECK: call {{.*}}i32 [[FS1:@.+]]([[S1]]* {{.*}}, i32 {{.*}})
436*67e74705SXin Li   a += S.r1(n);
437*67e74705SXin Li 
438*67e74705SXin Li   // CHECK: call {{.*}}i32 [[FSTATIC:@.+]](i32 {{.*}})
439*67e74705SXin Li   a += fstatic(n);
440*67e74705SXin Li 
441*67e74705SXin Li   // CHECK: call {{.*}}i32 [[FTEMPLATE:@.+]](i32 {{.*}})
442*67e74705SXin Li   a += ftemplate<int>(n);
443*67e74705SXin Li 
444*67e74705SXin Li   return a;
445*67e74705SXin Li }
446*67e74705SXin Li 
447*67e74705SXin Li //
448*67e74705SXin Li // CHECK: define {{.*}}[[FS1]]
449*67e74705SXin Li //
450*67e74705SXin Li // CHECK:          i8* @llvm.stacksave()
451*67e74705SXin Li // CHECK-64:       [[B_ADDR:%.+]] = bitcast i[[SZ]]* [[B_CADDR:%.+]] to i32*
452*67e74705SXin Li // CHECK-64:       store i32 %{{.+}}, i32* [[B_ADDR]],
453*67e74705SXin Li // CHECK-64:       [[B_CVAL:%.+]] = load i[[SZ]], i[[SZ]]* [[B_CADDR]],
454*67e74705SXin Li 
455*67e74705SXin Li // CHECK-32:       store i32 %{{.+}}, i32* [[B_ADDR:%.+]],
456*67e74705SXin Li // CHECK-32:       [[B_CVAL:%.+]] = load i[[SZ]], i[[SZ]]* [[B_ADDR]],
457*67e74705SXin Li 
458*67e74705SXin Li // We capture 2 VLA sizes in this target region
459*67e74705SXin Li // CHECK:       [[CELEMSIZE2:%.+]] = mul nuw i[[SZ]] 2, [[VLA0:%.+]]
460*67e74705SXin Li // CHECK:       [[CSIZE:%.+]] = mul nuw i[[SZ]] [[CELEMSIZE2]], 2
461*67e74705SXin Li 
462*67e74705SXin Li // CHECK:       [[IF:%.+]] = icmp sgt i32 {{[^,]+}}, 60
463*67e74705SXin Li // CHECK:       br i1 [[IF]], label %[[TRY:[^,]+]], label %[[FAIL:[^,]+]]
464*67e74705SXin Li // CHECK:       [[TRY]]
465*67e74705SXin Li // CHECK-DAG:   [[RET:%.+]] = call i32 @__tgt_target(i32 -1, i8* @{{[^,]+}}, i32 5, i8** [[BPR:%[^,]+]], i8** [[PR:%[^,]+]], i[[SZ]]* [[SR:%[^,]+]], i32* getelementptr inbounds ([5 x i32], [5 x i32]* [[MAPT7]], i32 0, i32 0))
466*67e74705SXin Li // CHECK-DAG:   [[BPR]] = getelementptr inbounds [5 x i8*], [5 x i8*]* [[BP:%.+]], i32 0, i32 0
467*67e74705SXin Li // CHECK-DAG:   [[PR]] = getelementptr inbounds [5 x i8*], [5 x i8*]* [[P:%.+]], i32 0, i32 0
468*67e74705SXin Li // CHECK-DAG:   [[SR]] = getelementptr inbounds [5 x i[[SZ]]], [5 x i[[SZ]]]* [[S:%.+]], i32 0, i32 0
469*67e74705SXin Li // CHECK-DAG:   [[SADDR0:%.+]] = getelementptr inbounds [5 x i[[SZ]]], [5 x i[[SZ]]]* [[S]], i32 [[IDX0:[0-9]+]]
470*67e74705SXin Li // CHECK-DAG:   [[BPADDR0:%.+]] = getelementptr inbounds [5 x i8*], [5 x i8*]* [[BP]], i32 [[IDX0]]
471*67e74705SXin Li // CHECK-DAG:   [[PADDR0:%.+]] = getelementptr inbounds [5 x i8*], [5 x i8*]* [[P]], i32 [[IDX0]]
472*67e74705SXin Li // CHECK-DAG:   [[SADDR1:%.+]] = getelementptr inbounds [5 x i[[SZ]]], [5 x i[[SZ]]]* [[S]], i32 [[IDX1:[0-9]+]]
473*67e74705SXin Li // CHECK-DAG:   [[BPADDR1:%.+]] = getelementptr inbounds [5 x i8*], [5 x i8*]* [[BP]], i32 [[IDX1]]
474*67e74705SXin Li // CHECK-DAG:   [[PADDR1:%.+]] = getelementptr inbounds [5 x i8*], [5 x i8*]* [[P]], i32 [[IDX1]]
475*67e74705SXin Li // CHECK-DAG:   [[SADDR2:%.+]] = getelementptr inbounds [5 x i[[SZ]]], [5 x i[[SZ]]]* [[S]], i32 [[IDX2:[0-9]+]]
476*67e74705SXin Li // CHECK-DAG:   [[BPADDR2:%.+]] = getelementptr inbounds [5 x i8*], [5 x i8*]* [[BP]], i32 [[IDX2]]
477*67e74705SXin Li // CHECK-DAG:   [[PADDR2:%.+]] = getelementptr inbounds [5 x i8*], [5 x i8*]* [[P]], i32 [[IDX2]]
478*67e74705SXin Li // CHECK-DAG:   [[SADDR3:%.+]] = getelementptr inbounds [5 x i[[SZ]]], [5 x i[[SZ]]]* [[S]], i32 [[IDX3:[0-9]+]]
479*67e74705SXin Li // CHECK-DAG:   [[BPADDR3:%.+]] = getelementptr inbounds [5 x i8*], [5 x i8*]* [[BP]], i32 [[IDX3]]
480*67e74705SXin Li // CHECK-DAG:   [[PADDR3:%.+]] = getelementptr inbounds [5 x i8*], [5 x i8*]* [[P]], i32 [[IDX3]]
481*67e74705SXin Li 
482*67e74705SXin Li // The names below are not necessarily consistent with the names used for the
483*67e74705SXin Li // addresses above as some are repeated.
484*67e74705SXin Li // CHECK-DAG:   [[BP0:%[^,]+]] = inttoptr i[[SZ]] [[VLA0]] to i8*
485*67e74705SXin Li // CHECK-DAG:   [[P0:%[^,]+]] = inttoptr i[[SZ]] [[VLA0]] to i8*
486*67e74705SXin Li // CHECK-DAG:   store i8* [[BP0]], i8** {{%[^,]+}}
487*67e74705SXin Li // CHECK-DAG:   store i8* [[P0]], i8** {{%[^,]+}}
488*67e74705SXin Li // CHECK-DAG:   store i[[SZ]] {{4|8}}, i[[SZ]]* {{%[^,]+}}
489*67e74705SXin Li 
490*67e74705SXin Li // CHECK-DAG:   store i8* inttoptr (i[[SZ]] 2 to i8*), i8** {{%[^,]+}}
491*67e74705SXin Li // CHECK-DAG:   store i8* inttoptr (i[[SZ]] 2 to i8*), i8** {{%[^,]+}}
492*67e74705SXin Li // CHECK-DAG:   store i[[SZ]] {{4|8}}, i[[SZ]]* {{%[^,]+}}
493*67e74705SXin Li 
494*67e74705SXin Li // CHECK-DAG:   [[BP2:%[^,]+]] = inttoptr i[[SZ]] [[B_CVAL]] to i8*
495*67e74705SXin Li // CHECK-DAG:   [[P2:%[^,]+]] = inttoptr i[[SZ]] [[B_CVAL]] to i8*
496*67e74705SXin Li // CHECK-DAG:   store i8* [[BP2]], i8** {{%[^,]+}}
497*67e74705SXin Li // CHECK-DAG:   store i8* [[P2]], i8** {{%[^,]+}}
498*67e74705SXin Li // CHECK-DAG:   store i[[SZ]] 4, i[[SZ]]* {{%[^,]+}}
499*67e74705SXin Li 
500*67e74705SXin Li // CHECK-DAG:   [[BP3:%[^,]+]] = bitcast [[S1]]* %{{.+}} to i8*
501*67e74705SXin Li // CHECK-DAG:   [[P3:%[^,]+]] = bitcast [[S1]]* %{{.+}} to i8*
502*67e74705SXin Li // CHECK-DAG:   store i8* [[BP3]], i8** {{%[^,]+}}
503*67e74705SXin Li // CHECK-DAG:   store i8* [[P3]], i8** {{%[^,]+}}
504*67e74705SXin Li // CHECK-DAG:   store i[[SZ]] 8, i[[SZ]]* {{%[^,]+}}
505*67e74705SXin Li 
506*67e74705SXin Li // CHECK-DAG:   [[BP4:%[^,]+]] = bitcast i16* %{{.+}} to i8*
507*67e74705SXin Li // CHECK-DAG:   [[P4:%[^,]+]] = bitcast i16* %{{.+}} to i8*
508*67e74705SXin Li // CHECK-DAG:   store i8* [[BP4]], i8** {{%[^,]+}}
509*67e74705SXin Li // CHECK-DAG:   store i8* [[P4]], i8** {{%[^,]+}}
510*67e74705SXin Li // CHECK-DAG:   store i[[SZ]] [[CSIZE]], i[[SZ]]* {{%[^,]+}}
511*67e74705SXin Li 
512*67e74705SXin Li // CHECK:       store i32 [[RET]], i32* [[RHV:%.+]], align 4
513*67e74705SXin Li // CHECK:       [[RET2:%.+]] = load i32, i32* [[RHV]], align 4
514*67e74705SXin Li // CHECK-NEXT:  [[ERROR:%.+]] = icmp ne i32 [[RET2]], 0
515*67e74705SXin Li // CHECK-NEXT:  br i1 [[ERROR]], label %[[FAIL:[^,]+]], label %[[END:[^,]+]]
516*67e74705SXin Li 
517*67e74705SXin Li // CHECK:       [[FAIL]]
518*67e74705SXin Li // CHECK:       call void [[HVT7:@.+]]({{[^,]+}}, {{[^,]+}}, {{[^,]+}}, {{[^,]+}}, {{[^,]+}})
519*67e74705SXin Li // CHECK-NEXT:  br label %[[END]]
520*67e74705SXin Li // CHECK:       [[END]]
521*67e74705SXin Li 
522*67e74705SXin Li //
523*67e74705SXin Li // CHECK: define {{.*}}[[FSTATIC]]
524*67e74705SXin Li //
525*67e74705SXin Li // CHECK:       [[IF:%.+]] = icmp sgt i32 {{[^,]+}}, 50
526*67e74705SXin Li // CHECK:       br i1 [[IF]], label %[[IFTHEN:[^,]+]], label %[[IFELSE:[^,]+]]
527*67e74705SXin Li // CHECK:       [[IFTHEN]]
528*67e74705SXin Li // CHECK-DAG:   [[RET:%.+]] = call i32 @__tgt_target(i32 -1, i8* @{{[^,]+}}, i32 4, i8** [[BPR:%[^,]+]], i8** [[PR:%[^,]+]], i[[SZ]]* getelementptr inbounds ([4 x i[[SZ]]], [4 x i[[SZ]]]* [[SIZET6]], i32 0, i32 0), i32* getelementptr inbounds ([4 x i32], [4 x i32]* [[MAPT6]], i32 0, i32 0))
529*67e74705SXin Li // CHECK-DAG:   [[BPR]] = getelementptr inbounds [4 x i8*], [4 x i8*]* [[BP:%.+]], i32 0, i32 0
530*67e74705SXin Li // CHECK-DAG:   [[PR]] = getelementptr inbounds [4 x i8*], [4 x i8*]* [[P:%.+]], i32 0, i32 0
531*67e74705SXin Li 
532*67e74705SXin Li // CHECK-DAG:   [[BPADDR0:%.+]] = getelementptr inbounds [4 x i8*], [4 x i8*]* [[BP]], i32 0, i32 0
533*67e74705SXin Li // CHECK-DAG:   [[PADDR0:%.+]] = getelementptr inbounds [4 x i8*], [4 x i8*]* [[P]], i32 0, i32 0
534*67e74705SXin Li // CHECK-DAG:   store i8* [[BP0:%[^,]+]], i8** [[BPADDR0]]
535*67e74705SXin Li // CHECK-DAG:   store i8* [[P0:%[^,]+]], i8** [[PADDR0]]
536*67e74705SXin Li // CHECK-DAG:   [[BP0]] = inttoptr i[[SZ]] [[VAL0:%.+]] to i8*
537*67e74705SXin Li // CHECK-DAG:   [[P0]] = inttoptr i[[SZ]] [[VAL0]] to i8*
538*67e74705SXin Li 
539*67e74705SXin Li // CHECK-DAG:   [[BPADDR1:%.+]] = getelementptr inbounds [4 x i8*], [4 x i8*]* [[BP]], i32 0, i32 1
540*67e74705SXin Li // CHECK-DAG:   [[PADDR1:%.+]] = getelementptr inbounds [4 x i8*], [4 x i8*]* [[P]], i32 0, i32 1
541*67e74705SXin Li // CHECK-DAG:   store i8* [[BP1:%[^,]+]], i8** [[BPADDR1]]
542*67e74705SXin Li // CHECK-DAG:   store i8* [[P1:%[^,]+]], i8** [[PADDR1]]
543*67e74705SXin Li // CHECK-DAG:   [[BP1]] = inttoptr i[[SZ]] [[VAL1:%.+]] to i8*
544*67e74705SXin Li // CHECK-DAG:   [[P1]] = inttoptr i[[SZ]] [[VAL1]] to i8*
545*67e74705SXin Li 
546*67e74705SXin Li // CHECK-DAG:   [[BPADDR2:%.+]] = getelementptr inbounds [4 x i8*], [4 x i8*]* [[BP]], i32 0, i32 2
547*67e74705SXin Li // CHECK-DAG:   [[PADDR2:%.+]] = getelementptr inbounds [4 x i8*], [4 x i8*]* [[P]], i32 0, i32 2
548*67e74705SXin Li // CHECK-DAG:   store i8* [[BP2:%[^,]+]], i8** [[BPADDR2]]
549*67e74705SXin Li // CHECK-DAG:   store i8* [[P2:%[^,]+]], i8** [[PADDR2]]
550*67e74705SXin Li 
551*67e74705SXin Li // CHECK-DAG:   [[BPADDR3:%.+]] = getelementptr inbounds [4 x i8*], [4 x i8*]* [[BP]], i32 0, i32 3
552*67e74705SXin Li // CHECK-DAG:   [[PADDR3:%.+]] = getelementptr inbounds [4 x i8*], [4 x i8*]* [[P]], i32 0, i32 3
553*67e74705SXin Li // CHECK-DAG:   store i8* [[BP3:%[^,]+]], i8** [[BPADDR3]]
554*67e74705SXin Li // CHECK-DAG:   store i8* [[P3:%[^,]+]], i8** [[PADDR3]]
555*67e74705SXin Li // CHECK-DAG:   [[BP3]] = bitcast [10 x i32]* %{{.+}} to i8*
556*67e74705SXin Li // CHECK-DAG:   [[P3]] = bitcast [10 x i32]* %{{.+}} to i8*
557*67e74705SXin Li 
558*67e74705SXin Li // CHECK:       store i32 [[RET]], i32* [[RHV:%.+]], align 4
559*67e74705SXin Li // CHECK-NEXT:  br label %[[IFEND:.+]]
560*67e74705SXin Li 
561*67e74705SXin Li // CHECK:       [[IFELSE]]
562*67e74705SXin Li // CHECK:       store i32 -1, i32* [[RHV]], align 4
563*67e74705SXin Li // CHECK-NEXT:  br label %[[IFEND:.+]]
564*67e74705SXin Li 
565*67e74705SXin Li // CHECK:       [[IFEND]]
566*67e74705SXin Li // CHECK:       [[RET2:%.+]] = load i32, i32* [[RHV]], align 4
567*67e74705SXin Li // CHECK:       [[ERROR:%.+]] = icmp ne i32 [[RET2]], 0
568*67e74705SXin Li // CHECK-NEXT:  br i1 [[ERROR]], label %[[FAIL:.+]], label %[[END:[^,]+]]
569*67e74705SXin Li // CHECK:       [[FAIL]]
570*67e74705SXin Li // CHECK:       call void [[HVT6:@.+]]({{[^,]+}}, {{[^,]+}}, {{[^,]+}}, {{[^,]+}})
571*67e74705SXin Li // CHECK-NEXT:  br label %[[END]]
572*67e74705SXin Li // CHECK:       [[END]]
573*67e74705SXin Li 
574*67e74705SXin Li //
575*67e74705SXin Li // CHECK: define {{.*}}[[FTEMPLATE]]
576*67e74705SXin Li //
577*67e74705SXin Li // CHECK:       [[IF:%.+]] = icmp sgt i32 {{[^,]+}}, 40
578*67e74705SXin Li // CHECK:       br i1 [[IF]], label %[[IFTHEN:[^,]+]], label %[[IFELSE:[^,]+]]
579*67e74705SXin Li // CHECK:       [[IFTHEN]]
580*67e74705SXin Li // CHECK-DAG:   [[RET:%.+]] = call i32 @__tgt_target(i32 -1, i8* @{{[^,]+}}, i32 3, i8** [[BPR:%[^,]+]], i8** [[PR:%[^,]+]], i[[SZ]]* getelementptr inbounds ([3 x i[[SZ]]], [3 x i[[SZ]]]* [[SIZET5]], i32 0, i32 0), i32* getelementptr inbounds ([3 x i32], [3 x i32]* [[MAPT5]], i32 0, i32 0))
581*67e74705SXin Li // CHECK-DAG:   [[BPR]] = getelementptr inbounds [3 x i8*], [3 x i8*]* [[BP:%.+]], i32 0, i32 0
582*67e74705SXin Li // CHECK-DAG:   [[PR]] = getelementptr inbounds [3 x i8*], [3 x i8*]* [[P:%.+]], i32 0, i32 0
583*67e74705SXin Li 
584*67e74705SXin Li // CHECK-DAG:   [[BPADDR0:%.+]] = getelementptr inbounds [3 x i8*], [3 x i8*]* [[BP]], i32 0, i32 0
585*67e74705SXin Li // CHECK-DAG:   [[PADDR0:%.+]] = getelementptr inbounds [3 x i8*], [3 x i8*]* [[P]], i32 0, i32 0
586*67e74705SXin Li // CHECK-DAG:   store i8* [[BP0:%[^,]+]], i8** [[BPADDR0]]
587*67e74705SXin Li // CHECK-DAG:   store i8* [[P0:%[^,]+]], i8** [[PADDR0]]
588*67e74705SXin Li // CHECK-DAG:   [[BP0]] = inttoptr i[[SZ]] [[VAL0:%.+]] to i8*
589*67e74705SXin Li // CHECK-DAG:   [[P0]] = inttoptr i[[SZ]] [[VAL0]] to i8*
590*67e74705SXin Li 
591*67e74705SXin Li // CHECK-DAG:   [[BPADDR1:%.+]] = getelementptr inbounds [3 x i8*], [3 x i8*]* [[BP]], i32 0, i32 1
592*67e74705SXin Li // CHECK-DAG:   [[PADDR1:%.+]] = getelementptr inbounds [3 x i8*], [3 x i8*]* [[P]], i32 0, i32 1
593*67e74705SXin Li // CHECK-DAG:   store i8* [[BP1:%[^,]+]], i8** [[BPADDR1]]
594*67e74705SXin Li // CHECK-DAG:   store i8* [[P1:%[^,]+]], i8** [[PADDR1]]
595*67e74705SXin Li // CHECK-DAG:   [[BP1]] = inttoptr i[[SZ]] [[VAL1:%.+]] to i8*
596*67e74705SXin Li // CHECK-DAG:   [[P1]] = inttoptr i[[SZ]] [[VAL1]] to i8*
597*67e74705SXin Li 
598*67e74705SXin Li // CHECK-DAG:   [[BPADDR2:%.+]] = getelementptr inbounds [3 x i8*], [3 x i8*]* [[BP]], i32 0, i32 2
599*67e74705SXin Li // CHECK-DAG:   [[PADDR2:%.+]] = getelementptr inbounds [3 x i8*], [3 x i8*]* [[P]], i32 0, i32 2
600*67e74705SXin Li // CHECK-DAG:   store i8* [[BP2:%[^,]+]], i8** [[BPADDR2]]
601*67e74705SXin Li // CHECK-DAG:   store i8* [[P2:%[^,]+]], i8** [[PADDR2]]
602*67e74705SXin Li // CHECK-DAG:   [[BP2]] = bitcast [10 x i32]* %{{.+}} to i8*
603*67e74705SXin Li // CHECK-DAG:   [[P2]] = bitcast [10 x i32]* %{{.+}} to i8*
604*67e74705SXin Li 
605*67e74705SXin Li // CHECK:       store i32 [[RET]], i32* [[RHV:%.+]], align 4
606*67e74705SXin Li // CHECK-NEXT:  br label %[[IFEND:.+]]
607*67e74705SXin Li 
608*67e74705SXin Li // CHECK:       [[IFELSE]]
609*67e74705SXin Li // CHECK:       store i32 -1, i32* [[RHV]], align 4
610*67e74705SXin Li // CHECK-NEXT:  br label %[[IFEND:.+]]
611*67e74705SXin Li 
612*67e74705SXin Li // CHECK:       [[IFEND]]
613*67e74705SXin Li // CHECK:       [[RET2:%.+]] = load i32, i32* [[RHV]], align 4
614*67e74705SXin Li // CHECK:       [[ERROR:%.+]] = icmp ne i32 [[RET2]], 0
615*67e74705SXin Li // CHECK-NEXT:  br i1 [[ERROR]], label %[[FAIL:.+]], label %[[END:[^,]+]]
616*67e74705SXin Li // CHECK:       [[FAIL]]
617*67e74705SXin Li // CHECK:       call void [[HVT5:@.+]]({{[^,]+}}, {{[^,]+}}, {{[^,]+}})
618*67e74705SXin Li // CHECK-NEXT:  br label %[[END]]
619*67e74705SXin Li // CHECK:       [[END]]
620*67e74705SXin Li 
621*67e74705SXin Li 
622*67e74705SXin Li 
623*67e74705SXin Li // Check that the offloading functions are emitted and that the arguments are
624*67e74705SXin Li // correct and loaded correctly for the target regions of the callees of bar().
625*67e74705SXin Li 
626*67e74705SXin Li // CHECK:       define internal void [[HVT7]]
627*67e74705SXin Li // Create local storage for each capture.
628*67e74705SXin Li // CHECK:       [[LOCAL_THIS:%.+]] = alloca [[S1]]*
629*67e74705SXin Li // CHECK:       [[LOCAL_B:%.+]] = alloca i[[SZ]]
630*67e74705SXin Li // CHECK:       [[LOCAL_VLA1:%.+]] = alloca i[[SZ]]
631*67e74705SXin Li // CHECK:       [[LOCAL_VLA2:%.+]] = alloca i[[SZ]]
632*67e74705SXin Li // CHECK:       [[LOCAL_C:%.+]] = alloca i16*
633*67e74705SXin Li // CHECK-DAG:   store [[S1]]* [[ARG_THIS:%.+]], [[S1]]** [[LOCAL_THIS]]
634*67e74705SXin Li // CHECK-DAG:   store i[[SZ]] [[ARG_B:%.+]], i[[SZ]]* [[LOCAL_B]]
635*67e74705SXin Li // CHECK-DAG:   store i[[SZ]] [[ARG_VLA1:%.+]], i[[SZ]]* [[LOCAL_VLA1]]
636*67e74705SXin Li // CHECK-DAG:   store i[[SZ]] [[ARG_VLA2:%.+]], i[[SZ]]* [[LOCAL_VLA2]]
637*67e74705SXin Li // CHECK-DAG:   store i16* [[ARG_C:%.+]], i16** [[LOCAL_C]]
638*67e74705SXin Li // Store captures in the context.
639*67e74705SXin Li // CHECK-DAG:   [[REF_THIS:%.+]] = load [[S1]]*, [[S1]]** [[LOCAL_THIS]],
640*67e74705SXin Li // CHECK-64-DAG:[[REF_B:%.+]] = bitcast i[[SZ]]* [[LOCAL_B]] to i32*
641*67e74705SXin Li // CHECK-DAG:   [[VAL_VLA1:%.+]] = load i[[SZ]], i[[SZ]]* [[LOCAL_VLA1]],
642*67e74705SXin Li // CHECK-DAG:   [[VAL_VLA2:%.+]] = load i[[SZ]], i[[SZ]]* [[LOCAL_VLA2]],
643*67e74705SXin Li // CHECK-DAG:   [[REF_C:%.+]] = load i16*, i16** [[LOCAL_C]],
644*67e74705SXin Li // Use captures.
645*67e74705SXin Li // CHECK-DAG:   getelementptr inbounds [[S1]], [[S1]]* [[REF_THIS]], i32 0, i32 0
646*67e74705SXin Li // CHECK-64-DAG:load i32, i32* [[REF_B]]
647*67e74705SXin Li // CHECK-32-DAG:load i32, i32* [[LOCAL_B]]
648*67e74705SXin Li // CHECK-DAG:   getelementptr inbounds i16, i16* [[REF_C]], i[[SZ]] %{{.+}}
649*67e74705SXin Li 
650*67e74705SXin Li 
651*67e74705SXin Li // CHECK:       define internal void [[HVT6]]
652*67e74705SXin Li // Create local storage for each capture.
653*67e74705SXin Li // CHECK:       [[LOCAL_A:%.+]] = alloca i[[SZ]]
654*67e74705SXin Li // CHECK:       [[LOCAL_AA:%.+]] = alloca i[[SZ]]
655*67e74705SXin Li // CHECK:       [[LOCAL_AAA:%.+]] = alloca i[[SZ]]
656*67e74705SXin Li // CHECK:       [[LOCAL_B:%.+]] = alloca [10 x i32]*
657*67e74705SXin Li // CHECK-DAG:   store i[[SZ]] [[ARG_A:%.+]], i[[SZ]]* [[LOCAL_A]]
658*67e74705SXin Li // CHECK-DAG:   store i[[SZ]] [[ARG_AA:%.+]], i[[SZ]]* [[LOCAL_AA]]
659*67e74705SXin Li // CHECK-DAG:   store i[[SZ]] [[ARG_AAA:%.+]], i[[SZ]]* [[LOCAL_AAA]]
660*67e74705SXin Li // CHECK-DAG:   store [10 x i32]* [[ARG_B:%.+]], [10 x i32]** [[LOCAL_B]]
661*67e74705SXin Li // Store captures in the context.
662*67e74705SXin Li // CHECK-64-DAG:   [[REF_A:%.+]] = bitcast i[[SZ]]* [[LOCAL_A]] to i32*
663*67e74705SXin Li // CHECK-DAG:      [[REF_AA:%.+]] = bitcast i[[SZ]]* [[LOCAL_AA]] to i16*
664*67e74705SXin Li // CHECK-DAG:      [[REF_AAA:%.+]] = bitcast i[[SZ]]* [[LOCAL_AAA]] to i8*
665*67e74705SXin Li // CHECK-DAG:      [[REF_B:%.+]] = load [10 x i32]*, [10 x i32]** [[LOCAL_B]],
666*67e74705SXin Li // Use captures.
667*67e74705SXin Li // CHECK-64-DAG:   load i32, i32* [[REF_A]]
668*67e74705SXin Li // CHECK-DAG:      load i16, i16* [[REF_AA]]
669*67e74705SXin Li // CHECK-DAG:      load i8, i8* [[REF_AAA]]
670*67e74705SXin Li // CHECK-32-DAG:   load i32, i32* [[LOCAL_A]]
671*67e74705SXin Li // CHECK-DAG:      getelementptr inbounds [10 x i32], [10 x i32]* [[REF_B]], i[[SZ]] 0, i[[SZ]] 2
672*67e74705SXin Li 
673*67e74705SXin Li // CHECK:       define internal void [[HVT5]]
674*67e74705SXin Li // Create local storage for each capture.
675*67e74705SXin Li // CHECK:       [[LOCAL_A:%.+]] = alloca i[[SZ]]
676*67e74705SXin Li // CHECK:       [[LOCAL_AA:%.+]] = alloca i[[SZ]]
677*67e74705SXin Li // CHECK:       [[LOCAL_B:%.+]] = alloca [10 x i32]*
678*67e74705SXin Li // CHECK-DAG:   store i[[SZ]] [[ARG_A:%.+]], i[[SZ]]* [[LOCAL_A]]
679*67e74705SXin Li // CHECK-DAG:   store i[[SZ]] [[ARG_AA:%.+]], i[[SZ]]* [[LOCAL_AA]]
680*67e74705SXin Li // CHECK-DAG:   store [10 x i32]* [[ARG_B:%.+]], [10 x i32]** [[LOCAL_B]]
681*67e74705SXin Li // Store captures in the context.
682*67e74705SXin Li // CHECK-64-DAG:[[REF_A:%.+]] = bitcast i[[SZ]]* [[LOCAL_A]] to i32*
683*67e74705SXin Li // CHECK-DAG:   [[REF_AA:%.+]] = bitcast i[[SZ]]* [[LOCAL_AA]] to i16*
684*67e74705SXin Li // CHECK-DAG:   [[REF_B:%.+]] = load [10 x i32]*, [10 x i32]** [[LOCAL_B]],
685*67e74705SXin Li // Use captures.
686*67e74705SXin Li // CHECK-64-DAG:   load i32, i32* [[REF_A]]
687*67e74705SXin Li // CHECK-32-DAG:   load i32, i32* [[LOCAL_A]]
688*67e74705SXin Li // CHECK-DAG:   load i16, i16* [[REF_AA]]
689*67e74705SXin Li // CHECK-DAG:   getelementptr inbounds [10 x i32], [10 x i32]* [[REF_B]], i[[SZ]] 0, i[[SZ]] 2
690*67e74705SXin Li #endif
691