1*67e74705SXin Li // RUN: %clang_cc1 %s -emit-llvm -o - -triple=arm64-apple-ios7 | FileCheck %s
2*67e74705SXin Li
3*67e74705SXin Li // Memory ordering values.
4*67e74705SXin Li enum {
5*67e74705SXin Li memory_order_relaxed = 0,
6*67e74705SXin Li memory_order_consume = 1,
7*67e74705SXin Li memory_order_acquire = 2,
8*67e74705SXin Li memory_order_release = 3,
9*67e74705SXin Li memory_order_acq_rel = 4,
10*67e74705SXin Li memory_order_seq_cst = 5
11*67e74705SXin Li };
12*67e74705SXin Li
13*67e74705SXin Li typedef struct { void *a, *b; } pointer_pair_t;
14*67e74705SXin Li typedef struct { void *a, *b, *c, *d; } pointer_quad_t;
15*67e74705SXin Li
16*67e74705SXin Li // rdar://13489679
17*67e74705SXin Li
18*67e74705SXin Li extern _Atomic(_Bool) a_bool;
19*67e74705SXin Li extern _Atomic(float) a_float;
20*67e74705SXin Li extern _Atomic(void*) a_pointer;
21*67e74705SXin Li extern _Atomic(pointer_pair_t) a_pointer_pair;
22*67e74705SXin Li extern _Atomic(pointer_quad_t) a_pointer_quad;
23*67e74705SXin Li
24*67e74705SXin Li // CHECK-LABEL:define void @test0()
25*67e74705SXin Li // CHECK: [[TEMP:%.*]] = alloca i8, align 1
26*67e74705SXin Li // CHECK-NEXT: store i8 1, i8* [[TEMP]]
27*67e74705SXin Li // CHECK-NEXT: [[T0:%.*]] = load i8, i8* [[TEMP]], align 1
28*67e74705SXin Li // CHECK-NEXT: store atomic i8 [[T0]], i8* @a_bool seq_cst, align 1
test0()29*67e74705SXin Li void test0() {
30*67e74705SXin Li __c11_atomic_store(&a_bool, 1, memory_order_seq_cst);
31*67e74705SXin Li }
32*67e74705SXin Li
33*67e74705SXin Li // CHECK-LABEL:define void @test1()
34*67e74705SXin Li // CHECK: [[TEMP:%.*]] = alloca float, align 4
35*67e74705SXin Li // CHECK-NEXT: store float 3.000000e+00, float* [[TEMP]]
36*67e74705SXin Li // CHECK-NEXT: [[T0:%.*]] = bitcast float* [[TEMP]] to i32*
37*67e74705SXin Li // CHECK-NEXT: [[T1:%.*]] = load i32, i32* [[T0]], align 4
38*67e74705SXin Li // CHECK-NEXT: store atomic i32 [[T1]], i32* bitcast (float* @a_float to i32*) seq_cst, align 4
test1()39*67e74705SXin Li void test1() {
40*67e74705SXin Li __c11_atomic_store(&a_float, 3, memory_order_seq_cst);
41*67e74705SXin Li }
42*67e74705SXin Li
43*67e74705SXin Li // CHECK-LABEL:define void @test2()
44*67e74705SXin Li // CHECK: [[TEMP:%.*]] = alloca i8*, align 8
45*67e74705SXin Li // CHECK-NEXT: store i8* @a_bool, i8** [[TEMP]]
46*67e74705SXin Li // CHECK-NEXT: [[T0:%.*]] = bitcast i8** [[TEMP]] to i64*
47*67e74705SXin Li // CHECK-NEXT: [[T1:%.*]] = load i64, i64* [[T0]], align 8
48*67e74705SXin Li // CHECK-NEXT: store atomic i64 [[T1]], i64* bitcast (i8** @a_pointer to i64*) seq_cst, align 8
test2()49*67e74705SXin Li void test2() {
50*67e74705SXin Li __c11_atomic_store(&a_pointer, &a_bool, memory_order_seq_cst);
51*67e74705SXin Li }
52*67e74705SXin Li
53*67e74705SXin Li // CHECK-LABEL:define void @test3(
54*67e74705SXin Li // CHECK: [[PAIR:%.*]] = alloca [[PAIR_T:%.*]], align 8
55*67e74705SXin Li // CHECK-NEXT: [[TEMP:%.*]] = alloca [[PAIR_T]], align 8
56*67e74705SXin Li // CHECK: llvm.memcpy
57*67e74705SXin Li // CHECK-NEXT: [[T0:%.*]] = bitcast [[PAIR_T]]* [[TEMP]] to i128*
58*67e74705SXin Li // CHECK-NEXT: [[T1:%.*]] = load i128, i128* [[T0]], align 8
59*67e74705SXin Li // CHECK-NEXT: store atomic i128 [[T1]], i128* bitcast ([[PAIR_T]]* @a_pointer_pair to i128*) seq_cst, align 16
test3(pointer_pair_t pair)60*67e74705SXin Li void test3(pointer_pair_t pair) {
61*67e74705SXin Li __c11_atomic_store(&a_pointer_pair, pair, memory_order_seq_cst);
62*67e74705SXin Li }
63*67e74705SXin Li
64*67e74705SXin Li // CHECK-LABEL:define void @test4(
65*67e74705SXin Li // CHECK: [[TEMP:%.*]] = alloca [[QUAD_T:%.*]], align 8
66*67e74705SXin Li // CHECK-NEXT: [[T0:%.*]] = bitcast [[QUAD_T]]* [[TEMP]] to i8*
67*67e74705SXin Li // CHECK-NEXT: [[T1:%.*]] = bitcast [[QUAD_T]]* {{%.*}} to i8*
68*67e74705SXin Li // CHECK-NEXT: call void @llvm.memcpy.p0i8.p0i8.i64(i8* [[T0]], i8* [[T1]], i64 32, i32 8, i1 false)
69*67e74705SXin Li // CHECK-NEXT: [[T0:%.*]] = bitcast [[QUAD_T]]* [[TEMP]] to i256*
70*67e74705SXin Li // CHECK-NEXT: [[T1:%.*]] = bitcast i256* [[T0]] to i8*
71*67e74705SXin Li // CHECK-NEXT: call void @__atomic_store(i64 32, i8* bitcast ([[QUAD_T]]* @a_pointer_quad to i8*), i8* [[T1]], i32 5)
test4(pointer_quad_t quad)72*67e74705SXin Li void test4(pointer_quad_t quad) {
73*67e74705SXin Li __c11_atomic_store(&a_pointer_quad, quad, memory_order_seq_cst);
74*67e74705SXin Li }
75