xref: /aosp_15_r20/external/arm-trusted-firmware/plat/socionext/uniphier/uniphier_emmc.c (revision 54fd6939e177f8ff529b10183254802c76df6d08)
1*54fd6939SJiyong Park /*
2*54fd6939SJiyong Park  * Copyright (c) 2017-2020, ARM Limited and Contributors. All rights reserved.
3*54fd6939SJiyong Park  *
4*54fd6939SJiyong Park  * SPDX-License-Identifier: BSD-3-Clause
5*54fd6939SJiyong Park  */
6*54fd6939SJiyong Park 
7*54fd6939SJiyong Park #include <assert.h>
8*54fd6939SJiyong Park #include <stdint.h>
9*54fd6939SJiyong Park 
10*54fd6939SJiyong Park #include <platform_def.h>
11*54fd6939SJiyong Park 
12*54fd6939SJiyong Park #include <arch_helpers.h>
13*54fd6939SJiyong Park #include <drivers/io/io_block.h>
14*54fd6939SJiyong Park #include <lib/mmio.h>
15*54fd6939SJiyong Park #include <lib/utils_def.h>
16*54fd6939SJiyong Park 
17*54fd6939SJiyong Park #include "uniphier.h"
18*54fd6939SJiyong Park 
19*54fd6939SJiyong Park #define MMC_CMD_SWITCH			6
20*54fd6939SJiyong Park #define MMC_CMD_SELECT_CARD		7
21*54fd6939SJiyong Park #define MMC_CMD_SEND_CSD		9
22*54fd6939SJiyong Park #define MMC_CMD_READ_MULTIPLE_BLOCK	18
23*54fd6939SJiyong Park 
24*54fd6939SJiyong Park #define EXT_CSD_PART_CONF		179	/* R/W */
25*54fd6939SJiyong Park 
26*54fd6939SJiyong Park #define MMC_RSP_PRESENT BIT(0)
27*54fd6939SJiyong Park #define MMC_RSP_136	BIT(1)		/* 136 bit response */
28*54fd6939SJiyong Park #define MMC_RSP_CRC	BIT(2)		/* expect valid crc */
29*54fd6939SJiyong Park #define MMC_RSP_BUSY	BIT(3)		/* card may send busy */
30*54fd6939SJiyong Park #define MMC_RSP_OPCODE	BIT(4)		/* response contains opcode */
31*54fd6939SJiyong Park 
32*54fd6939SJiyong Park #define MMC_RSP_NONE	(0)
33*54fd6939SJiyong Park #define MMC_RSP_R1	(MMC_RSP_PRESENT | MMC_RSP_CRC | MMC_RSP_OPCODE)
34*54fd6939SJiyong Park #define MMC_RSP_R1b	(MMC_RSP_PRESENT | MMC_RSP_CRC | MMC_RSP_OPCODE | \
35*54fd6939SJiyong Park 			MMC_RSP_BUSY)
36*54fd6939SJiyong Park #define MMC_RSP_R2	(MMC_RSP_PRESENT | MMC_RSP_136 | MMC_RSP_CRC)
37*54fd6939SJiyong Park #define MMC_RSP_R3	(MMC_RSP_PRESENT)
38*54fd6939SJiyong Park #define MMC_RSP_R4	(MMC_RSP_PRESENT)
39*54fd6939SJiyong Park #define MMC_RSP_R5	(MMC_RSP_PRESENT | MMC_RSP_CRC | MMC_RSP_OPCODE)
40*54fd6939SJiyong Park #define MMC_RSP_R6	(MMC_RSP_PRESENT | MMC_RSP_CRC | MMC_RSP_OPCODE)
41*54fd6939SJiyong Park #define MMC_RSP_R7	(MMC_RSP_PRESENT | MMC_RSP_CRC | MMC_RSP_OPCODE)
42*54fd6939SJiyong Park 
43*54fd6939SJiyong Park #define SDHCI_DMA_ADDRESS	0x00
44*54fd6939SJiyong Park #define SDHCI_BLOCK_SIZE	0x04
45*54fd6939SJiyong Park #define  SDHCI_MAKE_BLKSZ(dma, blksz) ((((dma) & 0x7) << 12) | ((blksz) & 0xFFF))
46*54fd6939SJiyong Park #define SDHCI_BLOCK_COUNT	0x06
47*54fd6939SJiyong Park #define SDHCI_ARGUMENT		0x08
48*54fd6939SJiyong Park #define SDHCI_TRANSFER_MODE	0x0C
49*54fd6939SJiyong Park #define  SDHCI_TRNS_DMA		BIT(0)
50*54fd6939SJiyong Park #define  SDHCI_TRNS_BLK_CNT_EN	BIT(1)
51*54fd6939SJiyong Park #define  SDHCI_TRNS_ACMD12	BIT(2)
52*54fd6939SJiyong Park #define  SDHCI_TRNS_READ	BIT(4)
53*54fd6939SJiyong Park #define  SDHCI_TRNS_MULTI	BIT(5)
54*54fd6939SJiyong Park #define SDHCI_COMMAND		0x0E
55*54fd6939SJiyong Park #define  SDHCI_CMD_RESP_MASK	0x03
56*54fd6939SJiyong Park #define  SDHCI_CMD_CRC		0x08
57*54fd6939SJiyong Park #define  SDHCI_CMD_INDEX	0x10
58*54fd6939SJiyong Park #define  SDHCI_CMD_DATA		0x20
59*54fd6939SJiyong Park #define  SDHCI_CMD_ABORTCMD	0xC0
60*54fd6939SJiyong Park #define  SDHCI_CMD_RESP_NONE	0x00
61*54fd6939SJiyong Park #define  SDHCI_CMD_RESP_LONG	0x01
62*54fd6939SJiyong Park #define  SDHCI_CMD_RESP_SHORT	0x02
63*54fd6939SJiyong Park #define  SDHCI_CMD_RESP_SHORT_BUSY 0x03
64*54fd6939SJiyong Park #define  SDHCI_MAKE_CMD(c, f) ((((c) & 0xff) << 8) | ((f) & 0xff))
65*54fd6939SJiyong Park #define SDHCI_RESPONSE		0x10
66*54fd6939SJiyong Park #define SDHCI_HOST_CONTROL	0x28
67*54fd6939SJiyong Park #define  SDHCI_CTRL_DMA_MASK	0x18
68*54fd6939SJiyong Park #define   SDHCI_CTRL_SDMA	0x00
69*54fd6939SJiyong Park #define SDHCI_BLOCK_GAP_CONTROL	0x2A
70*54fd6939SJiyong Park #define SDHCI_SOFTWARE_RESET	0x2F
71*54fd6939SJiyong Park #define  SDHCI_RESET_CMD	0x02
72*54fd6939SJiyong Park #define  SDHCI_RESET_DATA	0x04
73*54fd6939SJiyong Park #define SDHCI_INT_STATUS	0x30
74*54fd6939SJiyong Park #define  SDHCI_INT_RESPONSE	BIT(0)
75*54fd6939SJiyong Park #define  SDHCI_INT_DATA_END	BIT(1)
76*54fd6939SJiyong Park #define  SDHCI_INT_DMA_END	BIT(3)
77*54fd6939SJiyong Park #define  SDHCI_INT_ERROR	BIT(15)
78*54fd6939SJiyong Park #define SDHCI_SIGNAL_ENABLE	0x38
79*54fd6939SJiyong Park 
80*54fd6939SJiyong Park /* RCA assigned by Boot ROM */
81*54fd6939SJiyong Park #define UNIPHIER_EMMC_RCA	0x1000
82*54fd6939SJiyong Park 
83*54fd6939SJiyong Park struct uniphier_mmc_cmd {
84*54fd6939SJiyong Park 	unsigned int cmdidx;
85*54fd6939SJiyong Park 	unsigned int resp_type;
86*54fd6939SJiyong Park 	unsigned int cmdarg;
87*54fd6939SJiyong Park 	unsigned int is_data;
88*54fd6939SJiyong Park };
89*54fd6939SJiyong Park 
90*54fd6939SJiyong Park struct uniphier_emmc_host {
91*54fd6939SJiyong Park 	uintptr_t base;
92*54fd6939SJiyong Park 	bool is_block_addressing;
93*54fd6939SJiyong Park };
94*54fd6939SJiyong Park 
95*54fd6939SJiyong Park static struct uniphier_emmc_host uniphier_emmc_host;
96*54fd6939SJiyong Park 
uniphier_emmc_send_cmd(uintptr_t host_base,struct uniphier_mmc_cmd * cmd)97*54fd6939SJiyong Park static int uniphier_emmc_send_cmd(uintptr_t host_base,
98*54fd6939SJiyong Park 				  struct uniphier_mmc_cmd *cmd)
99*54fd6939SJiyong Park {
100*54fd6939SJiyong Park 	uint32_t mode = 0;
101*54fd6939SJiyong Park 	uint32_t end_bit;
102*54fd6939SJiyong Park 	uint32_t stat, flags, dma_addr;
103*54fd6939SJiyong Park 
104*54fd6939SJiyong Park 	mmio_write_32(host_base + SDHCI_INT_STATUS, -1);
105*54fd6939SJiyong Park 	mmio_write_32(host_base + SDHCI_SIGNAL_ENABLE, 0);
106*54fd6939SJiyong Park 	mmio_write_32(host_base + SDHCI_ARGUMENT, cmd->cmdarg);
107*54fd6939SJiyong Park 
108*54fd6939SJiyong Park 	if (cmd->is_data)
109*54fd6939SJiyong Park 		mode = SDHCI_TRNS_DMA | SDHCI_TRNS_BLK_CNT_EN |
110*54fd6939SJiyong Park 			SDHCI_TRNS_ACMD12 | SDHCI_TRNS_READ |
111*54fd6939SJiyong Park 			SDHCI_TRNS_MULTI;
112*54fd6939SJiyong Park 
113*54fd6939SJiyong Park 	mmio_write_16(host_base + SDHCI_TRANSFER_MODE, mode);
114*54fd6939SJiyong Park 
115*54fd6939SJiyong Park 	if (!(cmd->resp_type & MMC_RSP_PRESENT))
116*54fd6939SJiyong Park 		flags = SDHCI_CMD_RESP_NONE;
117*54fd6939SJiyong Park 	else if (cmd->resp_type & MMC_RSP_136)
118*54fd6939SJiyong Park 		flags = SDHCI_CMD_RESP_LONG;
119*54fd6939SJiyong Park 	else if (cmd->resp_type & MMC_RSP_BUSY)
120*54fd6939SJiyong Park 		flags = SDHCI_CMD_RESP_SHORT_BUSY;
121*54fd6939SJiyong Park 	else
122*54fd6939SJiyong Park 		flags = SDHCI_CMD_RESP_SHORT;
123*54fd6939SJiyong Park 
124*54fd6939SJiyong Park 	if (cmd->resp_type & MMC_RSP_CRC)
125*54fd6939SJiyong Park 		flags |= SDHCI_CMD_CRC;
126*54fd6939SJiyong Park 	if (cmd->resp_type & MMC_RSP_OPCODE)
127*54fd6939SJiyong Park 		flags |= SDHCI_CMD_INDEX;
128*54fd6939SJiyong Park 	if (cmd->is_data)
129*54fd6939SJiyong Park 		flags |= SDHCI_CMD_DATA;
130*54fd6939SJiyong Park 
131*54fd6939SJiyong Park 	if (cmd->resp_type & MMC_RSP_BUSY || cmd->is_data)
132*54fd6939SJiyong Park 		end_bit = SDHCI_INT_DATA_END;
133*54fd6939SJiyong Park 	else
134*54fd6939SJiyong Park 		end_bit = SDHCI_INT_RESPONSE;
135*54fd6939SJiyong Park 
136*54fd6939SJiyong Park 	mmio_write_16(host_base + SDHCI_COMMAND,
137*54fd6939SJiyong Park 		      SDHCI_MAKE_CMD(cmd->cmdidx, flags));
138*54fd6939SJiyong Park 
139*54fd6939SJiyong Park 	do {
140*54fd6939SJiyong Park 		stat = mmio_read_32(host_base + SDHCI_INT_STATUS);
141*54fd6939SJiyong Park 		if (stat & SDHCI_INT_ERROR)
142*54fd6939SJiyong Park 			return -EIO;
143*54fd6939SJiyong Park 
144*54fd6939SJiyong Park 		if (stat & SDHCI_INT_DMA_END) {
145*54fd6939SJiyong Park 			mmio_write_32(host_base + SDHCI_INT_STATUS, stat);
146*54fd6939SJiyong Park 			dma_addr = mmio_read_32(host_base + SDHCI_DMA_ADDRESS);
147*54fd6939SJiyong Park 			mmio_write_32(host_base + SDHCI_DMA_ADDRESS, dma_addr);
148*54fd6939SJiyong Park 		}
149*54fd6939SJiyong Park 	} while (!(stat & end_bit));
150*54fd6939SJiyong Park 
151*54fd6939SJiyong Park 	return 0;
152*54fd6939SJiyong Park }
153*54fd6939SJiyong Park 
uniphier_emmc_switch_part(uintptr_t host_base,int part_num)154*54fd6939SJiyong Park static int uniphier_emmc_switch_part(uintptr_t host_base, int part_num)
155*54fd6939SJiyong Park {
156*54fd6939SJiyong Park 	struct uniphier_mmc_cmd cmd = {0};
157*54fd6939SJiyong Park 
158*54fd6939SJiyong Park 	cmd.cmdidx = MMC_CMD_SWITCH;
159*54fd6939SJiyong Park 	cmd.resp_type = MMC_RSP_R1b;
160*54fd6939SJiyong Park 	cmd.cmdarg = (EXT_CSD_PART_CONF << 16) | (part_num << 8) | (3 << 24);
161*54fd6939SJiyong Park 
162*54fd6939SJiyong Park 	return uniphier_emmc_send_cmd(host_base, &cmd);
163*54fd6939SJiyong Park }
164*54fd6939SJiyong Park 
uniphier_emmc_check_device_size(uintptr_t host_base,bool * is_block_addressing)165*54fd6939SJiyong Park static int uniphier_emmc_check_device_size(uintptr_t host_base,
166*54fd6939SJiyong Park 					   bool *is_block_addressing)
167*54fd6939SJiyong Park {
168*54fd6939SJiyong Park 	struct uniphier_mmc_cmd cmd = {0};
169*54fd6939SJiyong Park 	uint32_t csd40, csd72;	/* CSD[71:40], CSD[103:72] */
170*54fd6939SJiyong Park 	int ret;
171*54fd6939SJiyong Park 
172*54fd6939SJiyong Park 	cmd.cmdidx = MMC_CMD_SEND_CSD;
173*54fd6939SJiyong Park 	cmd.resp_type = MMC_RSP_R2;
174*54fd6939SJiyong Park 	cmd.cmdarg = UNIPHIER_EMMC_RCA << 16;
175*54fd6939SJiyong Park 
176*54fd6939SJiyong Park 	ret = uniphier_emmc_send_cmd(host_base, &cmd);
177*54fd6939SJiyong Park 	if (ret)
178*54fd6939SJiyong Park 		return ret;
179*54fd6939SJiyong Park 
180*54fd6939SJiyong Park 	csd40 = mmio_read_32(host_base + SDHCI_RESPONSE + 4);
181*54fd6939SJiyong Park 	csd72 = mmio_read_32(host_base + SDHCI_RESPONSE + 8);
182*54fd6939SJiyong Park 
183*54fd6939SJiyong Park 	/* C_SIZE == 0xfff && C_SIZE_MULT == 0x7 ? */
184*54fd6939SJiyong Park 	*is_block_addressing = !(~csd40 & 0xffc00380) && !(~csd72 & 0x3);
185*54fd6939SJiyong Park 
186*54fd6939SJiyong Park 	return 0;
187*54fd6939SJiyong Park }
188*54fd6939SJiyong Park 
uniphier_emmc_load_image(uintptr_t host_base,uint32_t dev_addr,unsigned long load_addr,uint32_t block_cnt)189*54fd6939SJiyong Park static int uniphier_emmc_load_image(uintptr_t host_base,
190*54fd6939SJiyong Park 				    uint32_t dev_addr,
191*54fd6939SJiyong Park 				    unsigned long load_addr,
192*54fd6939SJiyong Park 				    uint32_t block_cnt)
193*54fd6939SJiyong Park {
194*54fd6939SJiyong Park 	struct uniphier_mmc_cmd cmd = {0};
195*54fd6939SJiyong Park 	uint8_t tmp;
196*54fd6939SJiyong Park 
197*54fd6939SJiyong Park 	assert((load_addr >> 32) == 0);
198*54fd6939SJiyong Park 
199*54fd6939SJiyong Park 	mmio_write_32(host_base + SDHCI_DMA_ADDRESS, load_addr);
200*54fd6939SJiyong Park 	mmio_write_16(host_base + SDHCI_BLOCK_SIZE, SDHCI_MAKE_BLKSZ(7, 512));
201*54fd6939SJiyong Park 	mmio_write_16(host_base + SDHCI_BLOCK_COUNT, block_cnt);
202*54fd6939SJiyong Park 
203*54fd6939SJiyong Park 	tmp = mmio_read_8(host_base + SDHCI_HOST_CONTROL);
204*54fd6939SJiyong Park 	tmp &= ~SDHCI_CTRL_DMA_MASK;
205*54fd6939SJiyong Park 	tmp |= SDHCI_CTRL_SDMA;
206*54fd6939SJiyong Park 	mmio_write_8(host_base + SDHCI_HOST_CONTROL, tmp);
207*54fd6939SJiyong Park 
208*54fd6939SJiyong Park 	tmp = mmio_read_8(host_base + SDHCI_BLOCK_GAP_CONTROL);
209*54fd6939SJiyong Park 	tmp &= ~1;		/* clear Stop At Block Gap Request */
210*54fd6939SJiyong Park 	mmio_write_8(host_base + SDHCI_BLOCK_GAP_CONTROL, tmp);
211*54fd6939SJiyong Park 
212*54fd6939SJiyong Park 	cmd.cmdidx = MMC_CMD_READ_MULTIPLE_BLOCK;
213*54fd6939SJiyong Park 	cmd.resp_type = MMC_RSP_R1;
214*54fd6939SJiyong Park 	cmd.cmdarg = dev_addr;
215*54fd6939SJiyong Park 	cmd.is_data = 1;
216*54fd6939SJiyong Park 
217*54fd6939SJiyong Park 	return uniphier_emmc_send_cmd(host_base, &cmd);
218*54fd6939SJiyong Park }
219*54fd6939SJiyong Park 
uniphier_emmc_read(int lba,uintptr_t buf,size_t size)220*54fd6939SJiyong Park static size_t uniphier_emmc_read(int lba, uintptr_t buf, size_t size)
221*54fd6939SJiyong Park {
222*54fd6939SJiyong Park 	int ret;
223*54fd6939SJiyong Park 
224*54fd6939SJiyong Park 	inv_dcache_range(buf, size);
225*54fd6939SJiyong Park 
226*54fd6939SJiyong Park 	if (!uniphier_emmc_host.is_block_addressing)
227*54fd6939SJiyong Park 		lba *= 512;
228*54fd6939SJiyong Park 
229*54fd6939SJiyong Park 	ret = uniphier_emmc_load_image(uniphier_emmc_host.base,
230*54fd6939SJiyong Park 				       lba, buf, size / 512);
231*54fd6939SJiyong Park 
232*54fd6939SJiyong Park 	inv_dcache_range(buf, size);
233*54fd6939SJiyong Park 
234*54fd6939SJiyong Park 	return ret ? 0 : size;
235*54fd6939SJiyong Park }
236*54fd6939SJiyong Park 
237*54fd6939SJiyong Park static struct io_block_dev_spec uniphier_emmc_dev_spec = {
238*54fd6939SJiyong Park 	.ops = {
239*54fd6939SJiyong Park 		.read = uniphier_emmc_read,
240*54fd6939SJiyong Park 	},
241*54fd6939SJiyong Park 	.block_size = 512,
242*54fd6939SJiyong Park };
243*54fd6939SJiyong Park 
uniphier_emmc_hw_init(struct uniphier_emmc_host * host)244*54fd6939SJiyong Park static int uniphier_emmc_hw_init(struct uniphier_emmc_host *host)
245*54fd6939SJiyong Park {
246*54fd6939SJiyong Park 	struct uniphier_mmc_cmd cmd = {0};
247*54fd6939SJiyong Park 	uintptr_t host_base = uniphier_emmc_host.base;
248*54fd6939SJiyong Park 	int ret;
249*54fd6939SJiyong Park 
250*54fd6939SJiyong Park 	/*
251*54fd6939SJiyong Park 	 * deselect card before SEND_CSD command.
252*54fd6939SJiyong Park 	 * Do not check the return code.  It fails, but it is OK.
253*54fd6939SJiyong Park 	 */
254*54fd6939SJiyong Park 	cmd.cmdidx = MMC_CMD_SELECT_CARD;
255*54fd6939SJiyong Park 	cmd.resp_type = MMC_RSP_R1;
256*54fd6939SJiyong Park 
257*54fd6939SJiyong Park 	uniphier_emmc_send_cmd(host_base, &cmd); /* CMD7 (arg=0) */
258*54fd6939SJiyong Park 
259*54fd6939SJiyong Park 	/* reset CMD Line */
260*54fd6939SJiyong Park 	mmio_write_8(host_base + SDHCI_SOFTWARE_RESET,
261*54fd6939SJiyong Park 		     SDHCI_RESET_CMD | SDHCI_RESET_DATA);
262*54fd6939SJiyong Park 	while (mmio_read_8(host_base + SDHCI_SOFTWARE_RESET))
263*54fd6939SJiyong Park 		;
264*54fd6939SJiyong Park 
265*54fd6939SJiyong Park 	ret = uniphier_emmc_check_device_size(host_base,
266*54fd6939SJiyong Park 				&uniphier_emmc_host.is_block_addressing);
267*54fd6939SJiyong Park 	if (ret)
268*54fd6939SJiyong Park 		return ret;
269*54fd6939SJiyong Park 
270*54fd6939SJiyong Park 	cmd.cmdarg = UNIPHIER_EMMC_RCA << 16;
271*54fd6939SJiyong Park 
272*54fd6939SJiyong Park 	/* select card again */
273*54fd6939SJiyong Park 	ret = uniphier_emmc_send_cmd(host_base, &cmd);
274*54fd6939SJiyong Park 	if (ret)
275*54fd6939SJiyong Park 		return ret;
276*54fd6939SJiyong Park 
277*54fd6939SJiyong Park 	/* switch to Boot Partition 1 */
278*54fd6939SJiyong Park 	ret = uniphier_emmc_switch_part(host_base, 1);
279*54fd6939SJiyong Park 	if (ret)
280*54fd6939SJiyong Park 		return ret;
281*54fd6939SJiyong Park 
282*54fd6939SJiyong Park 	return 0;
283*54fd6939SJiyong Park }
284*54fd6939SJiyong Park 
285*54fd6939SJiyong Park static const uintptr_t uniphier_emmc_base[] = {
286*54fd6939SJiyong Park 	[UNIPHIER_SOC_LD11] = 0x5a000200,
287*54fd6939SJiyong Park 	[UNIPHIER_SOC_LD20] = 0x5a000200,
288*54fd6939SJiyong Park 	[UNIPHIER_SOC_PXS3] = 0x5a000200,
289*54fd6939SJiyong Park };
290*54fd6939SJiyong Park 
uniphier_emmc_init(unsigned int soc,struct io_block_dev_spec ** block_dev_spec)291*54fd6939SJiyong Park int uniphier_emmc_init(unsigned int soc,
292*54fd6939SJiyong Park 		       struct io_block_dev_spec **block_dev_spec)
293*54fd6939SJiyong Park {
294*54fd6939SJiyong Park 	int ret;
295*54fd6939SJiyong Park 
296*54fd6939SJiyong Park 	assert(soc < ARRAY_SIZE(uniphier_emmc_base));
297*54fd6939SJiyong Park 	uniphier_emmc_host.base = uniphier_emmc_base[soc];
298*54fd6939SJiyong Park 	if (uniphier_emmc_host.base == 0UL)
299*54fd6939SJiyong Park 		return -ENOTSUP;
300*54fd6939SJiyong Park 
301*54fd6939SJiyong Park 	ret = uniphier_emmc_hw_init(&uniphier_emmc_host);
302*54fd6939SJiyong Park 	if (ret)
303*54fd6939SJiyong Park 		return ret;
304*54fd6939SJiyong Park 
305*54fd6939SJiyong Park 	*block_dev_spec = &uniphier_emmc_dev_spec;
306*54fd6939SJiyong Park 
307*54fd6939SJiyong Park 	return 0;
308*54fd6939SJiyong Park }
309