xref: /aosp_15_r20/external/arm-trusted-firmware/plat/rockchip/common/plat_pm.c (revision 54fd6939e177f8ff529b10183254802c76df6d08)
1*54fd6939SJiyong Park /*
2*54fd6939SJiyong Park  * Copyright (c) 2013-2020, ARM Limited and Contributors. All rights reserved.
3*54fd6939SJiyong Park  *
4*54fd6939SJiyong Park  * SPDX-License-Identifier: BSD-3-Clause
5*54fd6939SJiyong Park  */
6*54fd6939SJiyong Park 
7*54fd6939SJiyong Park #include <assert.h>
8*54fd6939SJiyong Park #include <errno.h>
9*54fd6939SJiyong Park 
10*54fd6939SJiyong Park #include <platform_def.h>
11*54fd6939SJiyong Park 
12*54fd6939SJiyong Park #include <arch_helpers.h>
13*54fd6939SJiyong Park #include <common/debug.h>
14*54fd6939SJiyong Park #include <drivers/console.h>
15*54fd6939SJiyong Park #include <drivers/delay_timer.h>
16*54fd6939SJiyong Park #include <lib/psci/psci.h>
17*54fd6939SJiyong Park 
18*54fd6939SJiyong Park #include <plat_private.h>
19*54fd6939SJiyong Park 
20*54fd6939SJiyong Park /* Macros to read the rk power domain state */
21*54fd6939SJiyong Park #define RK_CORE_PWR_STATE(state) \
22*54fd6939SJiyong Park 	((state)->pwr_domain_state[MPIDR_AFFLVL0])
23*54fd6939SJiyong Park #define RK_CLUSTER_PWR_STATE(state) \
24*54fd6939SJiyong Park 	((state)->pwr_domain_state[MPIDR_AFFLVL1])
25*54fd6939SJiyong Park #define RK_SYSTEM_PWR_STATE(state) \
26*54fd6939SJiyong Park 	((state)->pwr_domain_state[PLAT_MAX_PWR_LVL])
27*54fd6939SJiyong Park 
28*54fd6939SJiyong Park static uintptr_t rockchip_sec_entrypoint;
29*54fd6939SJiyong Park 
30*54fd6939SJiyong Park #pragma weak rockchip_soc_cores_pwr_dm_on
31*54fd6939SJiyong Park #pragma weak rockchip_soc_hlvl_pwr_dm_off
32*54fd6939SJiyong Park #pragma weak rockchip_soc_cores_pwr_dm_off
33*54fd6939SJiyong Park #pragma weak rockchip_soc_sys_pwr_dm_suspend
34*54fd6939SJiyong Park #pragma weak rockchip_soc_cores_pwr_dm_suspend
35*54fd6939SJiyong Park #pragma weak rockchip_soc_hlvl_pwr_dm_suspend
36*54fd6939SJiyong Park #pragma weak rockchip_soc_hlvl_pwr_dm_on_finish
37*54fd6939SJiyong Park #pragma weak rockchip_soc_cores_pwr_dm_on_finish
38*54fd6939SJiyong Park #pragma weak rockchip_soc_sys_pwr_dm_resume
39*54fd6939SJiyong Park #pragma weak rockchip_soc_hlvl_pwr_dm_resume
40*54fd6939SJiyong Park #pragma weak rockchip_soc_cores_pwr_dm_resume
41*54fd6939SJiyong Park #pragma weak rockchip_soc_soft_reset
42*54fd6939SJiyong Park #pragma weak rockchip_soc_system_off
43*54fd6939SJiyong Park #pragma weak rockchip_soc_sys_pd_pwr_dn_wfi
44*54fd6939SJiyong Park #pragma weak rockchip_soc_cores_pd_pwr_dn_wfi
45*54fd6939SJiyong Park 
rockchip_soc_cores_pwr_dm_on(unsigned long mpidr,uint64_t entrypoint)46*54fd6939SJiyong Park int rockchip_soc_cores_pwr_dm_on(unsigned long mpidr, uint64_t entrypoint)
47*54fd6939SJiyong Park {
48*54fd6939SJiyong Park 	return PSCI_E_NOT_SUPPORTED;
49*54fd6939SJiyong Park }
50*54fd6939SJiyong Park 
rockchip_soc_hlvl_pwr_dm_off(uint32_t lvl,plat_local_state_t lvl_state)51*54fd6939SJiyong Park int rockchip_soc_hlvl_pwr_dm_off(uint32_t lvl,
52*54fd6939SJiyong Park 				 plat_local_state_t lvl_state)
53*54fd6939SJiyong Park {
54*54fd6939SJiyong Park 	return PSCI_E_NOT_SUPPORTED;
55*54fd6939SJiyong Park }
56*54fd6939SJiyong Park 
rockchip_soc_cores_pwr_dm_off(void)57*54fd6939SJiyong Park int rockchip_soc_cores_pwr_dm_off(void)
58*54fd6939SJiyong Park {
59*54fd6939SJiyong Park 	return PSCI_E_NOT_SUPPORTED;
60*54fd6939SJiyong Park }
61*54fd6939SJiyong Park 
rockchip_soc_sys_pwr_dm_suspend(void)62*54fd6939SJiyong Park int rockchip_soc_sys_pwr_dm_suspend(void)
63*54fd6939SJiyong Park {
64*54fd6939SJiyong Park 	return PSCI_E_NOT_SUPPORTED;
65*54fd6939SJiyong Park }
66*54fd6939SJiyong Park 
rockchip_soc_cores_pwr_dm_suspend(void)67*54fd6939SJiyong Park int rockchip_soc_cores_pwr_dm_suspend(void)
68*54fd6939SJiyong Park {
69*54fd6939SJiyong Park 	return PSCI_E_NOT_SUPPORTED;
70*54fd6939SJiyong Park }
71*54fd6939SJiyong Park 
rockchip_soc_hlvl_pwr_dm_suspend(uint32_t lvl,plat_local_state_t lvl_state)72*54fd6939SJiyong Park int rockchip_soc_hlvl_pwr_dm_suspend(uint32_t lvl,
73*54fd6939SJiyong Park 				     plat_local_state_t lvl_state)
74*54fd6939SJiyong Park {
75*54fd6939SJiyong Park 	return PSCI_E_NOT_SUPPORTED;
76*54fd6939SJiyong Park }
77*54fd6939SJiyong Park 
rockchip_soc_hlvl_pwr_dm_on_finish(uint32_t lvl,plat_local_state_t lvl_state)78*54fd6939SJiyong Park int rockchip_soc_hlvl_pwr_dm_on_finish(uint32_t lvl,
79*54fd6939SJiyong Park 				       plat_local_state_t lvl_state)
80*54fd6939SJiyong Park {
81*54fd6939SJiyong Park 	return PSCI_E_NOT_SUPPORTED;
82*54fd6939SJiyong Park }
83*54fd6939SJiyong Park 
rockchip_soc_cores_pwr_dm_on_finish(void)84*54fd6939SJiyong Park int rockchip_soc_cores_pwr_dm_on_finish(void)
85*54fd6939SJiyong Park {
86*54fd6939SJiyong Park 	return PSCI_E_NOT_SUPPORTED;
87*54fd6939SJiyong Park }
88*54fd6939SJiyong Park 
rockchip_soc_sys_pwr_dm_resume(void)89*54fd6939SJiyong Park int rockchip_soc_sys_pwr_dm_resume(void)
90*54fd6939SJiyong Park {
91*54fd6939SJiyong Park 	return PSCI_E_NOT_SUPPORTED;
92*54fd6939SJiyong Park }
93*54fd6939SJiyong Park 
rockchip_soc_hlvl_pwr_dm_resume(uint32_t lvl,plat_local_state_t lvl_state)94*54fd6939SJiyong Park int rockchip_soc_hlvl_pwr_dm_resume(uint32_t lvl,
95*54fd6939SJiyong Park 				    plat_local_state_t lvl_state)
96*54fd6939SJiyong Park {
97*54fd6939SJiyong Park 	return PSCI_E_NOT_SUPPORTED;
98*54fd6939SJiyong Park }
99*54fd6939SJiyong Park 
rockchip_soc_cores_pwr_dm_resume(void)100*54fd6939SJiyong Park int rockchip_soc_cores_pwr_dm_resume(void)
101*54fd6939SJiyong Park {
102*54fd6939SJiyong Park 	return PSCI_E_NOT_SUPPORTED;
103*54fd6939SJiyong Park }
104*54fd6939SJiyong Park 
rockchip_soc_soft_reset(void)105*54fd6939SJiyong Park void __dead2 rockchip_soc_soft_reset(void)
106*54fd6939SJiyong Park {
107*54fd6939SJiyong Park 	while (1)
108*54fd6939SJiyong Park 		;
109*54fd6939SJiyong Park }
110*54fd6939SJiyong Park 
rockchip_soc_system_off(void)111*54fd6939SJiyong Park void __dead2 rockchip_soc_system_off(void)
112*54fd6939SJiyong Park {
113*54fd6939SJiyong Park 	while (1)
114*54fd6939SJiyong Park 		;
115*54fd6939SJiyong Park }
116*54fd6939SJiyong Park 
rockchip_soc_cores_pd_pwr_dn_wfi(const psci_power_state_t * target_state)117*54fd6939SJiyong Park void __dead2 rockchip_soc_cores_pd_pwr_dn_wfi(
118*54fd6939SJiyong Park 				const psci_power_state_t *target_state)
119*54fd6939SJiyong Park {
120*54fd6939SJiyong Park 	psci_power_down_wfi();
121*54fd6939SJiyong Park }
122*54fd6939SJiyong Park 
rockchip_soc_sys_pd_pwr_dn_wfi(void)123*54fd6939SJiyong Park void __dead2 rockchip_soc_sys_pd_pwr_dn_wfi(void)
124*54fd6939SJiyong Park {
125*54fd6939SJiyong Park 	psci_power_down_wfi();
126*54fd6939SJiyong Park }
127*54fd6939SJiyong Park 
128*54fd6939SJiyong Park /*******************************************************************************
129*54fd6939SJiyong Park  * Rockchip standard platform handler called to check the validity of the power
130*54fd6939SJiyong Park  * state parameter.
131*54fd6939SJiyong Park  ******************************************************************************/
rockchip_validate_power_state(unsigned int power_state,psci_power_state_t * req_state)132*54fd6939SJiyong Park int rockchip_validate_power_state(unsigned int power_state,
133*54fd6939SJiyong Park 				  psci_power_state_t *req_state)
134*54fd6939SJiyong Park {
135*54fd6939SJiyong Park 	int pstate = psci_get_pstate_type(power_state);
136*54fd6939SJiyong Park 	int pwr_lvl = psci_get_pstate_pwrlvl(power_state);
137*54fd6939SJiyong Park 	int i;
138*54fd6939SJiyong Park 
139*54fd6939SJiyong Park 	assert(req_state);
140*54fd6939SJiyong Park 
141*54fd6939SJiyong Park 	if (pwr_lvl > PLAT_MAX_PWR_LVL)
142*54fd6939SJiyong Park 		return PSCI_E_INVALID_PARAMS;
143*54fd6939SJiyong Park 
144*54fd6939SJiyong Park 	/* Sanity check the requested state */
145*54fd6939SJiyong Park 	if (pstate == PSTATE_TYPE_STANDBY) {
146*54fd6939SJiyong Park 		/*
147*54fd6939SJiyong Park 		 * It's probably to enter standby only on power level 0
148*54fd6939SJiyong Park 		 * ignore any other power level.
149*54fd6939SJiyong Park 		 */
150*54fd6939SJiyong Park 		if (pwr_lvl != MPIDR_AFFLVL0)
151*54fd6939SJiyong Park 			return PSCI_E_INVALID_PARAMS;
152*54fd6939SJiyong Park 
153*54fd6939SJiyong Park 		req_state->pwr_domain_state[MPIDR_AFFLVL0] =
154*54fd6939SJiyong Park 					PLAT_MAX_RET_STATE;
155*54fd6939SJiyong Park 	} else {
156*54fd6939SJiyong Park 		for (i = MPIDR_AFFLVL0; i <= pwr_lvl; i++)
157*54fd6939SJiyong Park 			req_state->pwr_domain_state[i] =
158*54fd6939SJiyong Park 					PLAT_MAX_OFF_STATE;
159*54fd6939SJiyong Park 
160*54fd6939SJiyong Park 		for (i = (pwr_lvl + 1); i <= PLAT_MAX_PWR_LVL; i++)
161*54fd6939SJiyong Park 			req_state->pwr_domain_state[i] =
162*54fd6939SJiyong Park 					PLAT_MAX_RET_STATE;
163*54fd6939SJiyong Park 	}
164*54fd6939SJiyong Park 
165*54fd6939SJiyong Park 	/* We expect the 'state id' to be zero */
166*54fd6939SJiyong Park 	if (psci_get_pstate_id(power_state))
167*54fd6939SJiyong Park 		return PSCI_E_INVALID_PARAMS;
168*54fd6939SJiyong Park 
169*54fd6939SJiyong Park 	return PSCI_E_SUCCESS;
170*54fd6939SJiyong Park }
171*54fd6939SJiyong Park 
rockchip_get_sys_suspend_power_state(psci_power_state_t * req_state)172*54fd6939SJiyong Park void rockchip_get_sys_suspend_power_state(psci_power_state_t *req_state)
173*54fd6939SJiyong Park {
174*54fd6939SJiyong Park 	int i;
175*54fd6939SJiyong Park 
176*54fd6939SJiyong Park 	for (i = MPIDR_AFFLVL0; i <= PLAT_MAX_PWR_LVL; i++)
177*54fd6939SJiyong Park 		req_state->pwr_domain_state[i] = PLAT_MAX_OFF_STATE;
178*54fd6939SJiyong Park }
179*54fd6939SJiyong Park 
180*54fd6939SJiyong Park /*******************************************************************************
181*54fd6939SJiyong Park  * RockChip handler called when a CPU is about to enter standby.
182*54fd6939SJiyong Park  ******************************************************************************/
rockchip_cpu_standby(plat_local_state_t cpu_state)183*54fd6939SJiyong Park void rockchip_cpu_standby(plat_local_state_t cpu_state)
184*54fd6939SJiyong Park {
185*54fd6939SJiyong Park 	u_register_t scr;
186*54fd6939SJiyong Park 
187*54fd6939SJiyong Park 	assert(cpu_state == PLAT_MAX_RET_STATE);
188*54fd6939SJiyong Park 
189*54fd6939SJiyong Park 	scr = read_scr_el3();
190*54fd6939SJiyong Park 	/* Enable PhysicalIRQ bit for NS world to wake the CPU */
191*54fd6939SJiyong Park 	write_scr_el3(scr | SCR_IRQ_BIT);
192*54fd6939SJiyong Park 	isb();
193*54fd6939SJiyong Park 	dsb();
194*54fd6939SJiyong Park 	wfi();
195*54fd6939SJiyong Park 
196*54fd6939SJiyong Park 	/*
197*54fd6939SJiyong Park 	 * Restore SCR to the original value, synchronisation of scr_el3 is
198*54fd6939SJiyong Park 	 * done by eret while el3_exit to save some execution cycles.
199*54fd6939SJiyong Park 	 */
200*54fd6939SJiyong Park 	write_scr_el3(scr);
201*54fd6939SJiyong Park }
202*54fd6939SJiyong Park 
203*54fd6939SJiyong Park /*******************************************************************************
204*54fd6939SJiyong Park  * RockChip handler called when a power domain is about to be turned on. The
205*54fd6939SJiyong Park  * mpidr determines the CPU to be turned on.
206*54fd6939SJiyong Park  ******************************************************************************/
rockchip_pwr_domain_on(u_register_t mpidr)207*54fd6939SJiyong Park int rockchip_pwr_domain_on(u_register_t mpidr)
208*54fd6939SJiyong Park {
209*54fd6939SJiyong Park 	return rockchip_soc_cores_pwr_dm_on(mpidr, rockchip_sec_entrypoint);
210*54fd6939SJiyong Park }
211*54fd6939SJiyong Park 
212*54fd6939SJiyong Park /*******************************************************************************
213*54fd6939SJiyong Park  * RockChip handler called when a power domain is about to be turned off. The
214*54fd6939SJiyong Park  * target_state encodes the power state that each level should transition to.
215*54fd6939SJiyong Park  ******************************************************************************/
rockchip_pwr_domain_off(const psci_power_state_t * target_state)216*54fd6939SJiyong Park void rockchip_pwr_domain_off(const psci_power_state_t *target_state)
217*54fd6939SJiyong Park {
218*54fd6939SJiyong Park 	uint32_t lvl;
219*54fd6939SJiyong Park 	plat_local_state_t lvl_state;
220*54fd6939SJiyong Park 	int ret;
221*54fd6939SJiyong Park 
222*54fd6939SJiyong Park 	assert(RK_CORE_PWR_STATE(target_state) == PLAT_MAX_OFF_STATE);
223*54fd6939SJiyong Park 
224*54fd6939SJiyong Park 	plat_rockchip_gic_cpuif_disable();
225*54fd6939SJiyong Park 
226*54fd6939SJiyong Park 	if (RK_CLUSTER_PWR_STATE(target_state) == PLAT_MAX_OFF_STATE)
227*54fd6939SJiyong Park 		plat_cci_disable();
228*54fd6939SJiyong Park 
229*54fd6939SJiyong Park 	rockchip_soc_cores_pwr_dm_off();
230*54fd6939SJiyong Park 
231*54fd6939SJiyong Park 	for (lvl = MPIDR_AFFLVL1; lvl <= PLAT_MAX_PWR_LVL; lvl++) {
232*54fd6939SJiyong Park 		lvl_state = target_state->pwr_domain_state[lvl];
233*54fd6939SJiyong Park 		ret = rockchip_soc_hlvl_pwr_dm_off(lvl, lvl_state);
234*54fd6939SJiyong Park 		if (ret == PSCI_E_NOT_SUPPORTED)
235*54fd6939SJiyong Park 			break;
236*54fd6939SJiyong Park 	}
237*54fd6939SJiyong Park }
238*54fd6939SJiyong Park 
239*54fd6939SJiyong Park /*******************************************************************************
240*54fd6939SJiyong Park  * RockChip handler called when a power domain is about to be suspended. The
241*54fd6939SJiyong Park  * target_state encodes the power state that each level should transition to.
242*54fd6939SJiyong Park  ******************************************************************************/
rockchip_pwr_domain_suspend(const psci_power_state_t * target_state)243*54fd6939SJiyong Park void rockchip_pwr_domain_suspend(const psci_power_state_t *target_state)
244*54fd6939SJiyong Park {
245*54fd6939SJiyong Park 	uint32_t lvl;
246*54fd6939SJiyong Park 	plat_local_state_t lvl_state;
247*54fd6939SJiyong Park 	int ret;
248*54fd6939SJiyong Park 
249*54fd6939SJiyong Park 	if (RK_CORE_PWR_STATE(target_state) != PLAT_MAX_OFF_STATE)
250*54fd6939SJiyong Park 		return;
251*54fd6939SJiyong Park 
252*54fd6939SJiyong Park 	/* Prevent interrupts from spuriously waking up this cpu */
253*54fd6939SJiyong Park 	plat_rockchip_gic_cpuif_disable();
254*54fd6939SJiyong Park 
255*54fd6939SJiyong Park 	if (RK_SYSTEM_PWR_STATE(target_state) == PLAT_MAX_OFF_STATE)
256*54fd6939SJiyong Park 		rockchip_soc_sys_pwr_dm_suspend();
257*54fd6939SJiyong Park 	else
258*54fd6939SJiyong Park 		rockchip_soc_cores_pwr_dm_suspend();
259*54fd6939SJiyong Park 
260*54fd6939SJiyong Park 	/* Perform the common cluster specific operations */
261*54fd6939SJiyong Park 	if (RK_CLUSTER_PWR_STATE(target_state) == PLAT_MAX_OFF_STATE)
262*54fd6939SJiyong Park 		plat_cci_disable();
263*54fd6939SJiyong Park 
264*54fd6939SJiyong Park 	if (RK_SYSTEM_PWR_STATE(target_state) == PLAT_MAX_OFF_STATE)
265*54fd6939SJiyong Park 		return;
266*54fd6939SJiyong Park 
267*54fd6939SJiyong Park 	for (lvl = MPIDR_AFFLVL1; lvl <= PLAT_MAX_PWR_LVL; lvl++) {
268*54fd6939SJiyong Park 		lvl_state = target_state->pwr_domain_state[lvl];
269*54fd6939SJiyong Park 		ret = rockchip_soc_hlvl_pwr_dm_suspend(lvl, lvl_state);
270*54fd6939SJiyong Park 		if (ret == PSCI_E_NOT_SUPPORTED)
271*54fd6939SJiyong Park 			break;
272*54fd6939SJiyong Park 	}
273*54fd6939SJiyong Park }
274*54fd6939SJiyong Park 
275*54fd6939SJiyong Park /*******************************************************************************
276*54fd6939SJiyong Park  * RockChip handler called when a power domain has just been powered on after
277*54fd6939SJiyong Park  * being turned off earlier. The target_state encodes the low power state that
278*54fd6939SJiyong Park  * each level has woken up from.
279*54fd6939SJiyong Park  ******************************************************************************/
rockchip_pwr_domain_on_finish(const psci_power_state_t * target_state)280*54fd6939SJiyong Park void rockchip_pwr_domain_on_finish(const psci_power_state_t *target_state)
281*54fd6939SJiyong Park {
282*54fd6939SJiyong Park 	uint32_t lvl;
283*54fd6939SJiyong Park 	plat_local_state_t lvl_state;
284*54fd6939SJiyong Park 	int ret;
285*54fd6939SJiyong Park 
286*54fd6939SJiyong Park 	assert(RK_CORE_PWR_STATE(target_state) == PLAT_MAX_OFF_STATE);
287*54fd6939SJiyong Park 
288*54fd6939SJiyong Park 	for (lvl = MPIDR_AFFLVL1; lvl <= PLAT_MAX_PWR_LVL; lvl++) {
289*54fd6939SJiyong Park 		lvl_state = target_state->pwr_domain_state[lvl];
290*54fd6939SJiyong Park 		ret = rockchip_soc_hlvl_pwr_dm_on_finish(lvl, lvl_state);
291*54fd6939SJiyong Park 		if (ret == PSCI_E_NOT_SUPPORTED)
292*54fd6939SJiyong Park 			break;
293*54fd6939SJiyong Park 	}
294*54fd6939SJiyong Park 
295*54fd6939SJiyong Park 	rockchip_soc_cores_pwr_dm_on_finish();
296*54fd6939SJiyong Park 
297*54fd6939SJiyong Park 	/* Perform the common cluster specific operations */
298*54fd6939SJiyong Park 	if (RK_CLUSTER_PWR_STATE(target_state) == PLAT_MAX_OFF_STATE) {
299*54fd6939SJiyong Park 		/* Enable coherency if this cluster was off */
300*54fd6939SJiyong Park 		plat_cci_enable();
301*54fd6939SJiyong Park 	}
302*54fd6939SJiyong Park 
303*54fd6939SJiyong Park 	/* Enable the gic cpu interface */
304*54fd6939SJiyong Park 	plat_rockchip_gic_pcpu_init();
305*54fd6939SJiyong Park 
306*54fd6939SJiyong Park 	/* Program the gic per-cpu distributor or re-distributor interface */
307*54fd6939SJiyong Park 	plat_rockchip_gic_cpuif_enable();
308*54fd6939SJiyong Park }
309*54fd6939SJiyong Park 
310*54fd6939SJiyong Park /*******************************************************************************
311*54fd6939SJiyong Park  * RockChip handler called when a power domain has just been powered on after
312*54fd6939SJiyong Park  * having been suspended earlier. The target_state encodes the low power state
313*54fd6939SJiyong Park  * that each level has woken up from.
314*54fd6939SJiyong Park  * TODO: At the moment we reuse the on finisher and reinitialize the secure
315*54fd6939SJiyong Park  * context. Need to implement a separate suspend finisher.
316*54fd6939SJiyong Park  ******************************************************************************/
rockchip_pwr_domain_suspend_finish(const psci_power_state_t * target_state)317*54fd6939SJiyong Park void rockchip_pwr_domain_suspend_finish(const psci_power_state_t *target_state)
318*54fd6939SJiyong Park {
319*54fd6939SJiyong Park 	uint32_t lvl;
320*54fd6939SJiyong Park 	plat_local_state_t lvl_state;
321*54fd6939SJiyong Park 	int ret;
322*54fd6939SJiyong Park 
323*54fd6939SJiyong Park 	/* Nothing to be done on waking up from retention from CPU level */
324*54fd6939SJiyong Park 	if (RK_CORE_PWR_STATE(target_state) != PLAT_MAX_OFF_STATE)
325*54fd6939SJiyong Park 		return;
326*54fd6939SJiyong Park 
327*54fd6939SJiyong Park 	if (RK_SYSTEM_PWR_STATE(target_state) == PLAT_MAX_OFF_STATE) {
328*54fd6939SJiyong Park 		rockchip_soc_sys_pwr_dm_resume();
329*54fd6939SJiyong Park 		goto comm_finish;
330*54fd6939SJiyong Park 	}
331*54fd6939SJiyong Park 
332*54fd6939SJiyong Park 	for (lvl = MPIDR_AFFLVL1; lvl <= PLAT_MAX_PWR_LVL; lvl++) {
333*54fd6939SJiyong Park 		lvl_state = target_state->pwr_domain_state[lvl];
334*54fd6939SJiyong Park 		ret = rockchip_soc_hlvl_pwr_dm_resume(lvl, lvl_state);
335*54fd6939SJiyong Park 		if (ret == PSCI_E_NOT_SUPPORTED)
336*54fd6939SJiyong Park 			break;
337*54fd6939SJiyong Park 	}
338*54fd6939SJiyong Park 
339*54fd6939SJiyong Park 	rockchip_soc_cores_pwr_dm_resume();
340*54fd6939SJiyong Park 
341*54fd6939SJiyong Park 	/*
342*54fd6939SJiyong Park 	 * Program the gic per-cpu distributor or re-distributor interface.
343*54fd6939SJiyong Park 	 * For sys power domain operation, resuming of the gic needs to operate
344*54fd6939SJiyong Park 	 * in rockchip_soc_sys_pwr_dm_resume(), according to the sys power mode
345*54fd6939SJiyong Park 	 * implements.
346*54fd6939SJiyong Park 	 */
347*54fd6939SJiyong Park 	plat_rockchip_gic_cpuif_enable();
348*54fd6939SJiyong Park 
349*54fd6939SJiyong Park comm_finish:
350*54fd6939SJiyong Park 	/* Perform the common cluster specific operations */
351*54fd6939SJiyong Park 	if (RK_CLUSTER_PWR_STATE(target_state) == PLAT_MAX_OFF_STATE) {
352*54fd6939SJiyong Park 		/* Enable coherency if this cluster was off */
353*54fd6939SJiyong Park 		plat_cci_enable();
354*54fd6939SJiyong Park 	}
355*54fd6939SJiyong Park }
356*54fd6939SJiyong Park 
357*54fd6939SJiyong Park /*******************************************************************************
358*54fd6939SJiyong Park  * RockChip handlers to reboot the system
359*54fd6939SJiyong Park  ******************************************************************************/
rockchip_system_reset(void)360*54fd6939SJiyong Park static void __dead2 rockchip_system_reset(void)
361*54fd6939SJiyong Park {
362*54fd6939SJiyong Park 	rockchip_soc_soft_reset();
363*54fd6939SJiyong Park }
364*54fd6939SJiyong Park 
365*54fd6939SJiyong Park /*******************************************************************************
366*54fd6939SJiyong Park  * RockChip handlers to power off the system
367*54fd6939SJiyong Park  ******************************************************************************/
rockchip_system_poweroff(void)368*54fd6939SJiyong Park static void __dead2 rockchip_system_poweroff(void)
369*54fd6939SJiyong Park {
370*54fd6939SJiyong Park 	rockchip_soc_system_off();
371*54fd6939SJiyong Park }
372*54fd6939SJiyong Park 
rockchip_pd_pwr_down_wfi(const psci_power_state_t * target_state)373*54fd6939SJiyong Park static void __dead2 rockchip_pd_pwr_down_wfi(
374*54fd6939SJiyong Park 		const psci_power_state_t *target_state)
375*54fd6939SJiyong Park {
376*54fd6939SJiyong Park 	if (RK_SYSTEM_PWR_STATE(target_state) == PLAT_MAX_OFF_STATE)
377*54fd6939SJiyong Park 		rockchip_soc_sys_pd_pwr_dn_wfi();
378*54fd6939SJiyong Park 	else
379*54fd6939SJiyong Park 		rockchip_soc_cores_pd_pwr_dn_wfi(target_state);
380*54fd6939SJiyong Park }
381*54fd6939SJiyong Park 
382*54fd6939SJiyong Park /*******************************************************************************
383*54fd6939SJiyong Park  * Export the platform handlers via plat_rockchip_psci_pm_ops. The rockchip
384*54fd6939SJiyong Park  * standard
385*54fd6939SJiyong Park  * platform layer will take care of registering the handlers with PSCI.
386*54fd6939SJiyong Park  ******************************************************************************/
387*54fd6939SJiyong Park const plat_psci_ops_t plat_rockchip_psci_pm_ops = {
388*54fd6939SJiyong Park 	.cpu_standby = rockchip_cpu_standby,
389*54fd6939SJiyong Park 	.pwr_domain_on = rockchip_pwr_domain_on,
390*54fd6939SJiyong Park 	.pwr_domain_off = rockchip_pwr_domain_off,
391*54fd6939SJiyong Park 	.pwr_domain_suspend = rockchip_pwr_domain_suspend,
392*54fd6939SJiyong Park 	.pwr_domain_on_finish = rockchip_pwr_domain_on_finish,
393*54fd6939SJiyong Park 	.pwr_domain_suspend_finish = rockchip_pwr_domain_suspend_finish,
394*54fd6939SJiyong Park 	.pwr_domain_pwr_down_wfi = rockchip_pd_pwr_down_wfi,
395*54fd6939SJiyong Park 	.system_reset = rockchip_system_reset,
396*54fd6939SJiyong Park 	.system_off = rockchip_system_poweroff,
397*54fd6939SJiyong Park 	.validate_power_state = rockchip_validate_power_state,
398*54fd6939SJiyong Park 	.get_sys_suspend_power_state = rockchip_get_sys_suspend_power_state
399*54fd6939SJiyong Park };
400*54fd6939SJiyong Park 
plat_setup_psci_ops(uintptr_t sec_entrypoint,const plat_psci_ops_t ** psci_ops)401*54fd6939SJiyong Park int plat_setup_psci_ops(uintptr_t sec_entrypoint,
402*54fd6939SJiyong Park 			const plat_psci_ops_t **psci_ops)
403*54fd6939SJiyong Park {
404*54fd6939SJiyong Park 	*psci_ops = &plat_rockchip_psci_pm_ops;
405*54fd6939SJiyong Park 	rockchip_sec_entrypoint = sec_entrypoint;
406*54fd6939SJiyong Park 	return 0;
407*54fd6939SJiyong Park }
408*54fd6939SJiyong Park 
plat_get_sec_entrypoint(void)409*54fd6939SJiyong Park uintptr_t plat_get_sec_entrypoint(void)
410*54fd6939SJiyong Park {
411*54fd6939SJiyong Park 	assert(rockchip_sec_entrypoint);
412*54fd6939SJiyong Park 	return rockchip_sec_entrypoint;
413*54fd6939SJiyong Park }
414