xref: /aosp_15_r20/external/arm-trusted-firmware/plat/nxp/soc-lx2160a/include/soc.h (revision 54fd6939e177f8ff529b10183254802c76df6d08)
1*54fd6939SJiyong Park /*
2*54fd6939SJiyong Park  * Copyright 2018-2021 NXP
3*54fd6939SJiyong Park  *
4*54fd6939SJiyong Park  * SPDX-License-Identifier: BSD-3-Clause
5*54fd6939SJiyong Park  *
6*54fd6939SJiyong Park  */
7*54fd6939SJiyong Park 
8*54fd6939SJiyong Park #ifndef _SOC_H
9*54fd6939SJiyong Park #define	_SOC_H
10*54fd6939SJiyong Park 
11*54fd6939SJiyong Park /* Chassis specific defines - common across SoC's of a particular platform */
12*54fd6939SJiyong Park #include <dcfg_lsch3.h>
13*54fd6939SJiyong Park #include <soc_default_base_addr.h>
14*54fd6939SJiyong Park #include <soc_default_helper_macros.h>
15*54fd6939SJiyong Park 
16*54fd6939SJiyong Park 
17*54fd6939SJiyong Park #define NUM_DRAM_REGIONS		3
18*54fd6939SJiyong Park #define	NXP_DRAM0_ADDR			0x80000000
19*54fd6939SJiyong Park #define NXP_DRAM0_MAX_SIZE		0x80000000	/*  2 GB  */
20*54fd6939SJiyong Park 
21*54fd6939SJiyong Park #define NXP_DRAM1_ADDR			0x2080000000
22*54fd6939SJiyong Park #define NXP_DRAM1_MAX_SIZE		0x1F80000000	/* 126 G */
23*54fd6939SJiyong Park 
24*54fd6939SJiyong Park #define NXP_DRAM2_ADDR			0x6000000000
25*54fd6939SJiyong Park #define NXP_DRAM2_MAX_SIZE		0x2000000000	/* 128G */
26*54fd6939SJiyong Park 
27*54fd6939SJiyong Park /*DRAM0 Size defined in platform_def.h */
28*54fd6939SJiyong Park #define	NXP_DRAM0_SIZE			PLAT_DEF_DRAM0_SIZE
29*54fd6939SJiyong Park 
30*54fd6939SJiyong Park #define DDR_PLL_FIX
31*54fd6939SJiyong Park #define NXP_DDR_PHY1_ADDR		0x01400000
32*54fd6939SJiyong Park #define NXP_DDR_PHY2_ADDR		0x01600000
33*54fd6939SJiyong Park 
34*54fd6939SJiyong Park #if defined(IMAGE_BL31)
35*54fd6939SJiyong Park #define LS_SYS_TIMCTL_BASE		0x2890000
36*54fd6939SJiyong Park 
37*54fd6939SJiyong Park #ifdef LS_SYS_TIMCTL_BASE
38*54fd6939SJiyong Park #define PLAT_LS_NSTIMER_FRAME_ID	0
39*54fd6939SJiyong Park #define LS_CONFIG_CNTACR		1
40*54fd6939SJiyong Park #endif
41*54fd6939SJiyong Park #endif
42*54fd6939SJiyong Park 
43*54fd6939SJiyong Park /* Start: Macros used by soc.c: get_boot_dev */
44*54fd6939SJiyong Park #define PORSR1_RCW_MASK		0x07800000
45*54fd6939SJiyong Park #define PORSR1_RCW_SHIFT	23
46*54fd6939SJiyong Park 
47*54fd6939SJiyong Park #define SDHC1_VAL		0x8
48*54fd6939SJiyong Park #define SDHC2_VAL		0x9
49*54fd6939SJiyong Park #define I2C1_VAL		0xa
50*54fd6939SJiyong Park #define FLEXSPI_NAND2K_VAL	0xc
51*54fd6939SJiyong Park #define FLEXSPI_NAND4K_VAL	0xd
52*54fd6939SJiyong Park #define FLEXSPI_NOR		0xf
53*54fd6939SJiyong Park /* End: Macros used by soc.c: get_boot_dev */
54*54fd6939SJiyong Park 
55*54fd6939SJiyong Park /* SVR Definition (not include major and minor rev) */
56*54fd6939SJiyong Park #define SVR_LX2160A		0x873601
57*54fd6939SJiyong Park #define SVR_LX2120A		0x873621
58*54fd6939SJiyong Park #define SVR_LX2080A		0x873603
59*54fd6939SJiyong Park 
60*54fd6939SJiyong Park /* Number of cores in platform */
61*54fd6939SJiyong Park /* Used by common code for array initialization */
62*54fd6939SJiyong Park #define NUMBER_OF_CLUSTERS		8
63*54fd6939SJiyong Park #define CORES_PER_CLUSTER		2
64*54fd6939SJiyong Park #define PLATFORM_CORE_COUNT		NUMBER_OF_CLUSTERS * CORES_PER_CLUSTER
65*54fd6939SJiyong Park 
66*54fd6939SJiyong Park /*
67*54fd6939SJiyong Park  * Required LS standard platform porting definitions
68*54fd6939SJiyong Park  * for CCN-508
69*54fd6939SJiyong Park  */
70*54fd6939SJiyong Park #define PLAT_CLUSTER_TO_CCN_ID_MAP 11, 15, 27, 31, 12, 28, 16, 0
71*54fd6939SJiyong Park #define PLAT_6CLUSTER_TO_CCN_ID_MAP 11, 15, 27, 31, 12, 28
72*54fd6939SJiyong Park 
73*54fd6939SJiyong Park 
74*54fd6939SJiyong Park /* Defines required for using XLAT tables from ARM common code */
75*54fd6939SJiyong Park #define PLAT_PHY_ADDR_SPACE_SIZE	(1ull << 40)
76*54fd6939SJiyong Park #define PLAT_VIRT_ADDR_SPACE_SIZE	(1ull << 40)
77*54fd6939SJiyong Park 
78*54fd6939SJiyong Park /* Clock Divisors */
79*54fd6939SJiyong Park #define NXP_PLATFORM_CLK_DIVIDER	2
80*54fd6939SJiyong Park #define NXP_UART_CLK_DIVIDER		4
81*54fd6939SJiyong Park 
82*54fd6939SJiyong Park /* Start: Macros used by lx2160a.S */
83*54fd6939SJiyong Park #define MPIDR_AFFINITY0_MASK			0x00FF
84*54fd6939SJiyong Park #define MPIDR_AFFINITY1_MASK			0xFF00
85*54fd6939SJiyong Park #define CPUECTLR_DISABLE_TWALK_PREFETCH		0x4000000000
86*54fd6939SJiyong Park #define CPUECTLR_INS_PREFETCH_MASK		0x1800000000
87*54fd6939SJiyong Park #define CPUECTLR_DAT_PREFETCH_MASK		0x0300000000
88*54fd6939SJiyong Park #define CPUECTLR_RET_8CLK			0x2
89*54fd6939SJiyong Park #define OSDLR_EL1_DLK_LOCK			0x1
90*54fd6939SJiyong Park #define CNTP_CTL_EL0_EN				0x1
91*54fd6939SJiyong Park #define CNTP_CTL_EL0_IMASK			0x2
92*54fd6939SJiyong Park /* set to 0 if the clusters are not symmetrical */
93*54fd6939SJiyong Park #define SYMMETRICAL_CLUSTERS			1
94*54fd6939SJiyong Park /* End: Macros used by lx2160a.S */
95*54fd6939SJiyong Park 
96*54fd6939SJiyong Park /* Start: Macros used by lib/psci files */
97*54fd6939SJiyong Park #define SYSTEM_PWR_DOMAINS 1
98*54fd6939SJiyong Park #define PLAT_NUM_PWR_DOMAINS   (PLATFORM_CORE_COUNT + \
99*54fd6939SJiyong Park 				NUMBER_OF_CLUSTERS  + \
100*54fd6939SJiyong Park 				SYSTEM_PWR_DOMAINS)
101*54fd6939SJiyong Park 
102*54fd6939SJiyong Park /* Power state coordination occurs at the system level */
103*54fd6939SJiyong Park #define PLAT_MAX_PWR_LVL  MPIDR_AFFLVL2
104*54fd6939SJiyong Park 
105*54fd6939SJiyong Park /* define retention state */
106*54fd6939SJiyong Park #define PLAT_MAX_RET_STATE  (PSCI_LOCAL_STATE_RUN + 1)
107*54fd6939SJiyong Park 
108*54fd6939SJiyong Park /* define power-down state */
109*54fd6939SJiyong Park #define PLAT_MAX_OFF_STATE  (PLAT_MAX_RET_STATE + 1)
110*54fd6939SJiyong Park /* End: Macros used by lib/psci files */
111*54fd6939SJiyong Park 
112*54fd6939SJiyong Park /* Some data must be aligned on the biggest cache line size in the platform.
113*54fd6939SJiyong Park  * This is known only to the platform as it might have a combination of
114*54fd6939SJiyong Park  * integrated and external caches.
115*54fd6939SJiyong Park  *
116*54fd6939SJiyong Park  * CACHE_WRITEBACK_GRANULE is defined in soc.def
117*54fd6939SJiyong Park  *
118*54fd6939SJiyong Park  * One cache line needed for bakery locks on ARM platforms
119*54fd6939SJiyong Park  */
120*54fd6939SJiyong Park #define PLAT_PERCPU_BAKERY_LOCK_SIZE (1 * CACHE_WRITEBACK_GRANULE)
121*54fd6939SJiyong Park 
122*54fd6939SJiyong Park #ifndef WDOG_RESET_FLAG
123*54fd6939SJiyong Park #define WDOG_RESET_FLAG DEFAULT_SET_VALUE
124*54fd6939SJiyong Park #endif
125*54fd6939SJiyong Park 
126*54fd6939SJiyong Park #ifndef WARM_BOOT_SUCCESS
127*54fd6939SJiyong Park #define WARM_BOOT_SUCCESS DEFAULT_SET_VALUE
128*54fd6939SJiyong Park #endif
129*54fd6939SJiyong Park 
130*54fd6939SJiyong Park #ifndef __ASSEMBLER__
131*54fd6939SJiyong Park 
132*54fd6939SJiyong Park void set_base_freq_CNTFID0(void);
133*54fd6939SJiyong Park void soc_init_start(void);
134*54fd6939SJiyong Park void soc_init_finish(void);
135*54fd6939SJiyong Park void soc_init_percpu(void);
136*54fd6939SJiyong Park void _soc_set_start_addr(unsigned long addr);
137*54fd6939SJiyong Park void _set_platform_security(void);
138*54fd6939SJiyong Park 
139*54fd6939SJiyong Park #endif
140*54fd6939SJiyong Park 
141*54fd6939SJiyong Park #endif /* _SOC_H */
142