xref: /aosp_15_r20/external/arm-trusted-firmware/plat/mediatek/mt8195/plat_pm.c (revision 54fd6939e177f8ff529b10183254802c76df6d08)
1*54fd6939SJiyong Park /*
2*54fd6939SJiyong Park  * Copyright (c) 2021, MediaTek Inc. All rights reserved.
3*54fd6939SJiyong Park  *
4*54fd6939SJiyong Park  * SPDX-License-Identifier: BSD-3-Clause
5*54fd6939SJiyong Park  */
6*54fd6939SJiyong Park 
7*54fd6939SJiyong Park /* common headers */
8*54fd6939SJiyong Park #include <assert.h>
9*54fd6939SJiyong Park 
10*54fd6939SJiyong Park #include <arch_helpers.h>
11*54fd6939SJiyong Park #include <common/debug.h>
12*54fd6939SJiyong Park #include <drivers/gpio.h>
13*54fd6939SJiyong Park #include <lib/psci/psci.h>
14*54fd6939SJiyong Park 
15*54fd6939SJiyong Park /* platform specific headers */
16*54fd6939SJiyong Park #include <mt_gic_v3.h>
17*54fd6939SJiyong Park #include <mtk_ptp3_common.h>
18*54fd6939SJiyong Park #include <mtspmc.h>
19*54fd6939SJiyong Park #include <plat/common/platform.h>
20*54fd6939SJiyong Park #include <plat_dfd.h>
21*54fd6939SJiyong Park #include <plat_mtk_lpm.h>
22*54fd6939SJiyong Park #include <plat_params.h>
23*54fd6939SJiyong Park #include <plat_pm.h>
24*54fd6939SJiyong Park #include <pmic.h>
25*54fd6939SJiyong Park #include <rtc.h>
26*54fd6939SJiyong Park 
27*54fd6939SJiyong Park /*
28*54fd6939SJiyong Park  * Cluster state request:
29*54fd6939SJiyong Park  * [0] : The CPU requires cluster power down
30*54fd6939SJiyong Park  * [1] : The CPU requires cluster power on
31*54fd6939SJiyong Park  */
32*54fd6939SJiyong Park #define coordinate_cluster(onoff)	write_clusterpwrdn_el1(onoff)
33*54fd6939SJiyong Park #define coordinate_cluster_pwron()	coordinate_cluster(1)
34*54fd6939SJiyong Park #define coordinate_cluster_pwroff()	coordinate_cluster(0)
35*54fd6939SJiyong Park 
36*54fd6939SJiyong Park /* platform secure entry point */
37*54fd6939SJiyong Park static uintptr_t secure_entrypoint;
38*54fd6939SJiyong Park /* per-CPU power state */
39*54fd6939SJiyong Park static unsigned int plat_power_state[PLATFORM_CORE_COUNT];
40*54fd6939SJiyong Park 
41*54fd6939SJiyong Park /* platform CPU power domain - ops */
42*54fd6939SJiyong Park static const struct mt_lpm_tz *plat_mt_pm;
43*54fd6939SJiyong Park 
44*54fd6939SJiyong Park #define plat_mt_pm_invoke(_name, _cpu, _state) ({ \
45*54fd6939SJiyong Park 	int ret = -1; \
46*54fd6939SJiyong Park 	if (plat_mt_pm != NULL && plat_mt_pm->_name != NULL) { \
47*54fd6939SJiyong Park 		ret = plat_mt_pm->_name(_cpu, _state); \
48*54fd6939SJiyong Park 	} \
49*54fd6939SJiyong Park 	ret; })
50*54fd6939SJiyong Park 
51*54fd6939SJiyong Park #define plat_mt_pm_invoke_no_check(_name, _cpu, _state) ({ \
52*54fd6939SJiyong Park 	if (plat_mt_pm != NULL && plat_mt_pm->_name != NULL) { \
53*54fd6939SJiyong Park 		(void) plat_mt_pm->_name(_cpu, _state); \
54*54fd6939SJiyong Park 	} \
55*54fd6939SJiyong Park 	})
56*54fd6939SJiyong Park 
57*54fd6939SJiyong Park /*
58*54fd6939SJiyong Park  * Common MTK_platform operations to power on/off a
59*54fd6939SJiyong Park  * CPU in response to a CPU_ON, CPU_OFF or CPU_SUSPEND request.
60*54fd6939SJiyong Park  */
61*54fd6939SJiyong Park 
plat_cpu_pwrdwn_common(unsigned int cpu,const psci_power_state_t * state,unsigned int req_pstate)62*54fd6939SJiyong Park static void plat_cpu_pwrdwn_common(unsigned int cpu,
63*54fd6939SJiyong Park 		const psci_power_state_t *state, unsigned int req_pstate)
64*54fd6939SJiyong Park {
65*54fd6939SJiyong Park 	assert(cpu == plat_my_core_pos());
66*54fd6939SJiyong Park 
67*54fd6939SJiyong Park 	plat_mt_pm_invoke_no_check(pwr_cpu_dwn, cpu, state);
68*54fd6939SJiyong Park 
69*54fd6939SJiyong Park 	if ((psci_get_pstate_pwrlvl(req_pstate) >= MTK_AFFLVL_CLUSTER) ||
70*54fd6939SJiyong Park 			(req_pstate == 0U)) { /* hotplug off */
71*54fd6939SJiyong Park 		coordinate_cluster_pwroff();
72*54fd6939SJiyong Park 	}
73*54fd6939SJiyong Park 
74*54fd6939SJiyong Park 	/* Prevent interrupts from spuriously waking up this CPU */
75*54fd6939SJiyong Park 	mt_gic_rdistif_save();
76*54fd6939SJiyong Park 	gicv3_cpuif_disable(cpu);
77*54fd6939SJiyong Park 	gicv3_rdistif_off(cpu);
78*54fd6939SJiyong Park }
79*54fd6939SJiyong Park 
plat_cpu_pwron_common(unsigned int cpu,const psci_power_state_t * state,unsigned int req_pstate)80*54fd6939SJiyong Park static void plat_cpu_pwron_common(unsigned int cpu,
81*54fd6939SJiyong Park 		const psci_power_state_t *state, unsigned int req_pstate)
82*54fd6939SJiyong Park {
83*54fd6939SJiyong Park 	assert(cpu == plat_my_core_pos());
84*54fd6939SJiyong Park 
85*54fd6939SJiyong Park 	plat_mt_pm_invoke_no_check(pwr_cpu_on, cpu, state);
86*54fd6939SJiyong Park 
87*54fd6939SJiyong Park 	coordinate_cluster_pwron();
88*54fd6939SJiyong Park 
89*54fd6939SJiyong Park 	/* PTP3 config */
90*54fd6939SJiyong Park 	ptp3_core_init(cpu);
91*54fd6939SJiyong Park 
92*54fd6939SJiyong Park 	/*
93*54fd6939SJiyong Park 	 * If mcusys does power down before then restore
94*54fd6939SJiyong Park 	 * all CPUs' GIC Redistributors
95*54fd6939SJiyong Park 	 */
96*54fd6939SJiyong Park 	if (IS_MCUSYS_OFF_STATE(state)) {
97*54fd6939SJiyong Park 		mt_gic_rdistif_restore_all();
98*54fd6939SJiyong Park 	} else {
99*54fd6939SJiyong Park 		gicv3_rdistif_on(cpu);
100*54fd6939SJiyong Park 		gicv3_cpuif_enable(cpu);
101*54fd6939SJiyong Park 		mt_gic_rdistif_init();
102*54fd6939SJiyong Park 		mt_gic_rdistif_restore();
103*54fd6939SJiyong Park 	}
104*54fd6939SJiyong Park }
105*54fd6939SJiyong Park 
106*54fd6939SJiyong Park /*
107*54fd6939SJiyong Park  * Common MTK_platform operations to power on/off a
108*54fd6939SJiyong Park  * cluster in response to a CPU_ON, CPU_OFF or CPU_SUSPEND request.
109*54fd6939SJiyong Park  */
110*54fd6939SJiyong Park 
plat_cluster_pwrdwn_common(unsigned int cpu,const psci_power_state_t * state,unsigned int req_pstate)111*54fd6939SJiyong Park static void plat_cluster_pwrdwn_common(unsigned int cpu,
112*54fd6939SJiyong Park 		const psci_power_state_t *state, unsigned int req_pstate)
113*54fd6939SJiyong Park {
114*54fd6939SJiyong Park 	assert(cpu == plat_my_core_pos());
115*54fd6939SJiyong Park 
116*54fd6939SJiyong Park 	if (plat_mt_pm_invoke(pwr_cluster_dwn, cpu, state) != 0) {
117*54fd6939SJiyong Park 		coordinate_cluster_pwron();
118*54fd6939SJiyong Park 
119*54fd6939SJiyong Park 		/* TODO: return on fail.
120*54fd6939SJiyong Park 		 *       Add a 'return' here before adding any code following
121*54fd6939SJiyong Park 		 *       the if-block.
122*54fd6939SJiyong Park 		 */
123*54fd6939SJiyong Park 	}
124*54fd6939SJiyong Park }
125*54fd6939SJiyong Park 
plat_cluster_pwron_common(unsigned int cpu,const psci_power_state_t * state,unsigned int req_pstate)126*54fd6939SJiyong Park static void plat_cluster_pwron_common(unsigned int cpu,
127*54fd6939SJiyong Park 		const psci_power_state_t *state, unsigned int req_pstate)
128*54fd6939SJiyong Park {
129*54fd6939SJiyong Park 	assert(cpu == plat_my_core_pos());
130*54fd6939SJiyong Park 
131*54fd6939SJiyong Park 	if (plat_mt_pm_invoke(pwr_cluster_on, cpu, state) != 0) {
132*54fd6939SJiyong Park 		/* TODO: return on fail.
133*54fd6939SJiyong Park 		 *       Add a 'return' here before adding any code following
134*54fd6939SJiyong Park 		 *       the if-block.
135*54fd6939SJiyong Park 		 */
136*54fd6939SJiyong Park 	}
137*54fd6939SJiyong Park }
138*54fd6939SJiyong Park 
139*54fd6939SJiyong Park /*
140*54fd6939SJiyong Park  * Common MTK_platform operations to power on/off a
141*54fd6939SJiyong Park  * mcusys in response to a CPU_ON, CPU_OFF or CPU_SUSPEND request.
142*54fd6939SJiyong Park  */
143*54fd6939SJiyong Park 
plat_mcusys_pwrdwn_common(unsigned int cpu,const psci_power_state_t * state,unsigned int req_pstate)144*54fd6939SJiyong Park static void plat_mcusys_pwrdwn_common(unsigned int cpu,
145*54fd6939SJiyong Park 		const psci_power_state_t *state, unsigned int req_pstate)
146*54fd6939SJiyong Park {
147*54fd6939SJiyong Park 	assert(cpu == plat_my_core_pos());
148*54fd6939SJiyong Park 
149*54fd6939SJiyong Park 	if (plat_mt_pm_invoke(pwr_mcusys_dwn, cpu, state) != 0) {
150*54fd6939SJiyong Park 		return;		/* return on fail */
151*54fd6939SJiyong Park 	}
152*54fd6939SJiyong Park 
153*54fd6939SJiyong Park 	mt_gic_distif_save();
154*54fd6939SJiyong Park 	gic_sgi_save_all();
155*54fd6939SJiyong Park }
156*54fd6939SJiyong Park 
plat_mcusys_pwron_common(unsigned int cpu,const psci_power_state_t * state,unsigned int req_pstate)157*54fd6939SJiyong Park static void plat_mcusys_pwron_common(unsigned int cpu,
158*54fd6939SJiyong Park 		const psci_power_state_t *state, unsigned int req_pstate)
159*54fd6939SJiyong Park {
160*54fd6939SJiyong Park 	assert(cpu == plat_my_core_pos());
161*54fd6939SJiyong Park 
162*54fd6939SJiyong Park 	if (plat_mt_pm_invoke(pwr_mcusys_on, cpu, state) != 0) {
163*54fd6939SJiyong Park 		return;		/* return on fail */
164*54fd6939SJiyong Park 	}
165*54fd6939SJiyong Park 
166*54fd6939SJiyong Park 	mt_gic_init();
167*54fd6939SJiyong Park 	mt_gic_distif_restore();
168*54fd6939SJiyong Park 	gic_sgi_restore_all();
169*54fd6939SJiyong Park 
170*54fd6939SJiyong Park 	dfd_resume();
171*54fd6939SJiyong Park 
172*54fd6939SJiyong Park 	plat_mt_pm_invoke_no_check(pwr_mcusys_on_finished, cpu, state);
173*54fd6939SJiyong Park }
174*54fd6939SJiyong Park 
175*54fd6939SJiyong Park /*
176*54fd6939SJiyong Park  * plat_psci_ops implementation
177*54fd6939SJiyong Park  */
178*54fd6939SJiyong Park 
plat_cpu_standby(plat_local_state_t cpu_state)179*54fd6939SJiyong Park static void plat_cpu_standby(plat_local_state_t cpu_state)
180*54fd6939SJiyong Park {
181*54fd6939SJiyong Park 	uint64_t scr;
182*54fd6939SJiyong Park 
183*54fd6939SJiyong Park 	scr = read_scr_el3();
184*54fd6939SJiyong Park 	write_scr_el3(scr | SCR_IRQ_BIT | SCR_FIQ_BIT);
185*54fd6939SJiyong Park 
186*54fd6939SJiyong Park 	isb();
187*54fd6939SJiyong Park 	dsb();
188*54fd6939SJiyong Park 	wfi();
189*54fd6939SJiyong Park 
190*54fd6939SJiyong Park 	write_scr_el3(scr);
191*54fd6939SJiyong Park }
192*54fd6939SJiyong Park 
plat_power_domain_on(u_register_t mpidr)193*54fd6939SJiyong Park static int plat_power_domain_on(u_register_t mpidr)
194*54fd6939SJiyong Park {
195*54fd6939SJiyong Park 	unsigned int cpu = (unsigned int)plat_core_pos_by_mpidr(mpidr);
196*54fd6939SJiyong Park 	unsigned int cluster = 0U;
197*54fd6939SJiyong Park 
198*54fd6939SJiyong Park 	if (cpu >= PLATFORM_CORE_COUNT) {
199*54fd6939SJiyong Park 		return PSCI_E_INVALID_PARAMS;
200*54fd6939SJiyong Park 	}
201*54fd6939SJiyong Park 
202*54fd6939SJiyong Park 	if (!spm_get_cluster_powerstate(cluster)) {
203*54fd6939SJiyong Park 		spm_poweron_cluster(cluster);
204*54fd6939SJiyong Park 	}
205*54fd6939SJiyong Park 
206*54fd6939SJiyong Park 	/* init CPU reset arch as AARCH64 */
207*54fd6939SJiyong Park 	mcucfg_init_archstate(cluster, cpu, true);
208*54fd6939SJiyong Park 	mcucfg_set_bootaddr(cluster, cpu, secure_entrypoint);
209*54fd6939SJiyong Park 	spm_poweron_cpu(cluster, cpu);
210*54fd6939SJiyong Park 
211*54fd6939SJiyong Park 	return PSCI_E_SUCCESS;
212*54fd6939SJiyong Park }
213*54fd6939SJiyong Park 
plat_power_domain_on_finish(const psci_power_state_t * state)214*54fd6939SJiyong Park static void plat_power_domain_on_finish(const psci_power_state_t *state)
215*54fd6939SJiyong Park {
216*54fd6939SJiyong Park 	unsigned long mpidr = read_mpidr_el1();
217*54fd6939SJiyong Park 	unsigned int cpu = (unsigned int)plat_core_pos_by_mpidr(mpidr);
218*54fd6939SJiyong Park 
219*54fd6939SJiyong Park 	assert(cpu < PLATFORM_CORE_COUNT);
220*54fd6939SJiyong Park 
221*54fd6939SJiyong Park 	/* Allow IRQs to wakeup this core in IDLE flow */
222*54fd6939SJiyong Park 	mcucfg_enable_gic_wakeup(0U, cpu);
223*54fd6939SJiyong Park 
224*54fd6939SJiyong Park 	if (IS_CLUSTER_OFF_STATE(state)) {
225*54fd6939SJiyong Park 		plat_cluster_pwron_common(cpu, state, 0U);
226*54fd6939SJiyong Park 	}
227*54fd6939SJiyong Park 
228*54fd6939SJiyong Park 	plat_cpu_pwron_common(cpu, state, 0U);
229*54fd6939SJiyong Park }
230*54fd6939SJiyong Park 
plat_power_domain_off(const psci_power_state_t * state)231*54fd6939SJiyong Park static void plat_power_domain_off(const psci_power_state_t *state)
232*54fd6939SJiyong Park {
233*54fd6939SJiyong Park 	unsigned long mpidr = read_mpidr_el1();
234*54fd6939SJiyong Park 	unsigned int cpu = (unsigned int)plat_core_pos_by_mpidr(mpidr);
235*54fd6939SJiyong Park 
236*54fd6939SJiyong Park 	assert(cpu < PLATFORM_CORE_COUNT);
237*54fd6939SJiyong Park 
238*54fd6939SJiyong Park 	plat_cpu_pwrdwn_common(cpu, state, 0U);
239*54fd6939SJiyong Park 	spm_poweroff_cpu(0U, cpu);
240*54fd6939SJiyong Park 
241*54fd6939SJiyong Park 	/* prevent unintended IRQs from waking up the hot-unplugged core */
242*54fd6939SJiyong Park 	mcucfg_disable_gic_wakeup(0U, cpu);
243*54fd6939SJiyong Park 
244*54fd6939SJiyong Park 	if (IS_CLUSTER_OFF_STATE(state)) {
245*54fd6939SJiyong Park 		plat_cluster_pwrdwn_common(cpu, state, 0U);
246*54fd6939SJiyong Park 	}
247*54fd6939SJiyong Park }
248*54fd6939SJiyong Park 
plat_power_domain_suspend(const psci_power_state_t * state)249*54fd6939SJiyong Park static void plat_power_domain_suspend(const psci_power_state_t *state)
250*54fd6939SJiyong Park {
251*54fd6939SJiyong Park 	unsigned int cpu = plat_my_core_pos();
252*54fd6939SJiyong Park 
253*54fd6939SJiyong Park 	assert(cpu < PLATFORM_CORE_COUNT);
254*54fd6939SJiyong Park 
255*54fd6939SJiyong Park 	plat_mt_pm_invoke_no_check(pwr_prompt, cpu, state);
256*54fd6939SJiyong Park 
257*54fd6939SJiyong Park 	/* Perform the common CPU specific operations */
258*54fd6939SJiyong Park 	plat_cpu_pwrdwn_common(cpu, state, plat_power_state[cpu]);
259*54fd6939SJiyong Park 
260*54fd6939SJiyong Park 	if (IS_CLUSTER_OFF_STATE(state)) {
261*54fd6939SJiyong Park 		/* Perform the common cluster specific operations */
262*54fd6939SJiyong Park 		plat_cluster_pwrdwn_common(cpu, state, plat_power_state[cpu]);
263*54fd6939SJiyong Park 	}
264*54fd6939SJiyong Park 
265*54fd6939SJiyong Park 	if (IS_MCUSYS_OFF_STATE(state)) {
266*54fd6939SJiyong Park 		/* Perform the common mcusys specific operations */
267*54fd6939SJiyong Park 		plat_mcusys_pwrdwn_common(cpu, state, plat_power_state[cpu]);
268*54fd6939SJiyong Park 	}
269*54fd6939SJiyong Park }
270*54fd6939SJiyong Park 
plat_power_domain_suspend_finish(const psci_power_state_t * state)271*54fd6939SJiyong Park static void plat_power_domain_suspend_finish(const psci_power_state_t *state)
272*54fd6939SJiyong Park {
273*54fd6939SJiyong Park 	unsigned int cpu = plat_my_core_pos();
274*54fd6939SJiyong Park 
275*54fd6939SJiyong Park 	assert(cpu < PLATFORM_CORE_COUNT);
276*54fd6939SJiyong Park 
277*54fd6939SJiyong Park 	if (IS_MCUSYS_OFF_STATE(state)) {
278*54fd6939SJiyong Park 		/* Perform the common mcusys specific operations */
279*54fd6939SJiyong Park 		plat_mcusys_pwron_common(cpu, state, plat_power_state[cpu]);
280*54fd6939SJiyong Park 	}
281*54fd6939SJiyong Park 
282*54fd6939SJiyong Park 	if (IS_CLUSTER_OFF_STATE(state)) {
283*54fd6939SJiyong Park 		/* Perform the common cluster specific operations */
284*54fd6939SJiyong Park 		plat_cluster_pwron_common(cpu, state, plat_power_state[cpu]);
285*54fd6939SJiyong Park 	}
286*54fd6939SJiyong Park 
287*54fd6939SJiyong Park 	/* Perform the common CPU specific operations */
288*54fd6939SJiyong Park 	plat_cpu_pwron_common(cpu, state, plat_power_state[cpu]);
289*54fd6939SJiyong Park 
290*54fd6939SJiyong Park 	plat_mt_pm_invoke_no_check(pwr_reflect, cpu, state);
291*54fd6939SJiyong Park }
292*54fd6939SJiyong Park 
plat_validate_power_state(unsigned int power_state,psci_power_state_t * req_state)293*54fd6939SJiyong Park static int plat_validate_power_state(unsigned int power_state,
294*54fd6939SJiyong Park 					psci_power_state_t *req_state)
295*54fd6939SJiyong Park {
296*54fd6939SJiyong Park 	unsigned int pstate = psci_get_pstate_type(power_state);
297*54fd6939SJiyong Park 	unsigned int aff_lvl = psci_get_pstate_pwrlvl(power_state);
298*54fd6939SJiyong Park 	unsigned int cpu = plat_my_core_pos();
299*54fd6939SJiyong Park 
300*54fd6939SJiyong Park 	if (aff_lvl > PLAT_MAX_PWR_LVL) {
301*54fd6939SJiyong Park 		return PSCI_E_INVALID_PARAMS;
302*54fd6939SJiyong Park 	}
303*54fd6939SJiyong Park 
304*54fd6939SJiyong Park 	if (pstate == PSTATE_TYPE_STANDBY) {
305*54fd6939SJiyong Park 		req_state->pwr_domain_state[0] = PLAT_MAX_RET_STATE;
306*54fd6939SJiyong Park 	} else {
307*54fd6939SJiyong Park 		unsigned int i;
308*54fd6939SJiyong Park 		unsigned int pstate_id = psci_get_pstate_id(power_state);
309*54fd6939SJiyong Park 		plat_local_state_t s = MTK_LOCAL_STATE_OFF;
310*54fd6939SJiyong Park 
311*54fd6939SJiyong Park 		/* Use pstate_id to be power domain state */
312*54fd6939SJiyong Park 		if (pstate_id > s) {
313*54fd6939SJiyong Park 			s = (plat_local_state_t)pstate_id;
314*54fd6939SJiyong Park 		}
315*54fd6939SJiyong Park 
316*54fd6939SJiyong Park 		for (i = 0U; i <= aff_lvl; i++) {
317*54fd6939SJiyong Park 			req_state->pwr_domain_state[i] = s;
318*54fd6939SJiyong Park 		}
319*54fd6939SJiyong Park 	}
320*54fd6939SJiyong Park 
321*54fd6939SJiyong Park 	plat_power_state[cpu] = power_state;
322*54fd6939SJiyong Park 	return PSCI_E_SUCCESS;
323*54fd6939SJiyong Park }
324*54fd6939SJiyong Park 
plat_get_sys_suspend_power_state(psci_power_state_t * req_state)325*54fd6939SJiyong Park static void plat_get_sys_suspend_power_state(psci_power_state_t *req_state)
326*54fd6939SJiyong Park {
327*54fd6939SJiyong Park 	unsigned int lv;
328*54fd6939SJiyong Park 	unsigned int cpu = plat_my_core_pos();
329*54fd6939SJiyong Park 
330*54fd6939SJiyong Park 	for (lv = PSCI_CPU_PWR_LVL; lv <= PLAT_MAX_PWR_LVL; lv++) {
331*54fd6939SJiyong Park 		req_state->pwr_domain_state[lv] = PLAT_MAX_OFF_STATE;
332*54fd6939SJiyong Park 	}
333*54fd6939SJiyong Park 
334*54fd6939SJiyong Park 	plat_power_state[cpu] =
335*54fd6939SJiyong Park 			psci_make_powerstate(
336*54fd6939SJiyong Park 				MT_PLAT_PWR_STATE_SYSTEM_SUSPEND,
337*54fd6939SJiyong Park 				PSTATE_TYPE_POWERDOWN, PLAT_MAX_PWR_LVL);
338*54fd6939SJiyong Park 
339*54fd6939SJiyong Park 	flush_dcache_range((uintptr_t)
340*54fd6939SJiyong Park 			&plat_power_state[cpu],
341*54fd6939SJiyong Park 			sizeof(plat_power_state[cpu]));
342*54fd6939SJiyong Park }
343*54fd6939SJiyong Park 
344*54fd6939SJiyong Park /*******************************************************************************
345*54fd6939SJiyong Park  * MTK handlers to shutdown/reboot the system
346*54fd6939SJiyong Park  ******************************************************************************/
plat_mtk_system_reset(void)347*54fd6939SJiyong Park static void __dead2 plat_mtk_system_reset(void)
348*54fd6939SJiyong Park {
349*54fd6939SJiyong Park 	struct bl_aux_gpio_info *gpio_reset = plat_get_mtk_gpio_reset();
350*54fd6939SJiyong Park 
351*54fd6939SJiyong Park 	INFO("MTK System Reset\n");
352*54fd6939SJiyong Park 
353*54fd6939SJiyong Park 	gpio_set_value(gpio_reset->index, gpio_reset->polarity);
354*54fd6939SJiyong Park 
355*54fd6939SJiyong Park 	wfi();
356*54fd6939SJiyong Park 	ERROR("MTK System Reset: operation not handled.\n");
357*54fd6939SJiyong Park 	panic();
358*54fd6939SJiyong Park }
359*54fd6939SJiyong Park 
plat_mtk_system_off(void)360*54fd6939SJiyong Park static void __dead2 plat_mtk_system_off(void)
361*54fd6939SJiyong Park {
362*54fd6939SJiyong Park 	INFO("MTK System Off\n");
363*54fd6939SJiyong Park 
364*54fd6939SJiyong Park 	rtc_power_off_sequence();
365*54fd6939SJiyong Park 	pmic_power_off();
366*54fd6939SJiyong Park 
367*54fd6939SJiyong Park 	wfi();
368*54fd6939SJiyong Park 	ERROR("MTK System Off: operation not handled.\n");
369*54fd6939SJiyong Park 	panic();
370*54fd6939SJiyong Park }
371*54fd6939SJiyong Park 
372*54fd6939SJiyong Park static const plat_psci_ops_t plat_psci_ops = {
373*54fd6939SJiyong Park 	.system_reset			= plat_mtk_system_reset,
374*54fd6939SJiyong Park 	.system_off			= plat_mtk_system_off,
375*54fd6939SJiyong Park 	.cpu_standby			= plat_cpu_standby,
376*54fd6939SJiyong Park 	.pwr_domain_on			= plat_power_domain_on,
377*54fd6939SJiyong Park 	.pwr_domain_on_finish		= plat_power_domain_on_finish,
378*54fd6939SJiyong Park 	.pwr_domain_off			= plat_power_domain_off,
379*54fd6939SJiyong Park 	.pwr_domain_suspend		= plat_power_domain_suspend,
380*54fd6939SJiyong Park 	.pwr_domain_suspend_finish	= plat_power_domain_suspend_finish,
381*54fd6939SJiyong Park 	.validate_power_state		= plat_validate_power_state,
382*54fd6939SJiyong Park 	.get_sys_suspend_power_state	= plat_get_sys_suspend_power_state
383*54fd6939SJiyong Park };
384*54fd6939SJiyong Park 
plat_setup_psci_ops(uintptr_t sec_entrypoint,const plat_psci_ops_t ** psci_ops)385*54fd6939SJiyong Park int plat_setup_psci_ops(uintptr_t sec_entrypoint,
386*54fd6939SJiyong Park 			const plat_psci_ops_t **psci_ops)
387*54fd6939SJiyong Park {
388*54fd6939SJiyong Park 	*psci_ops = &plat_psci_ops;
389*54fd6939SJiyong Park 	secure_entrypoint = sec_entrypoint;
390*54fd6939SJiyong Park 
391*54fd6939SJiyong Park 	/*
392*54fd6939SJiyong Park 	 * init the warm reset config for boot CPU
393*54fd6939SJiyong Park 	 * reset arch as AARCH64
394*54fd6939SJiyong Park 	 * reset addr as function bl31_warm_entrypoint()
395*54fd6939SJiyong Park 	 */
396*54fd6939SJiyong Park 	mcucfg_init_archstate(0U, 0U, true);
397*54fd6939SJiyong Park 	mcucfg_set_bootaddr(0U, 0U, secure_entrypoint);
398*54fd6939SJiyong Park 
399*54fd6939SJiyong Park 	spmc_init();
400*54fd6939SJiyong Park 	plat_mt_pm = mt_plat_cpu_pm_init();
401*54fd6939SJiyong Park 
402*54fd6939SJiyong Park 	return 0;
403*54fd6939SJiyong Park }
404