1*54fd6939SJiyong Park /* 2*54fd6939SJiyong Park * Copyright (c) 2020, MediaTek Inc. All rights reserved. 3*54fd6939SJiyong Park * 4*54fd6939SJiyong Park * SPDX-License-Identifier: BSD-3-Clause 5*54fd6939SJiyong Park */ 6*54fd6939SJiyong Park 7*54fd6939SJiyong Park #ifndef MCUCFG_H 8*54fd6939SJiyong Park #define MCUCFG_H 9*54fd6939SJiyong Park 10*54fd6939SJiyong Park #ifndef __ASSEMBLER__ 11*54fd6939SJiyong Park #include <stdint.h> 12*54fd6939SJiyong Park #endif /* __ASSEMBLER__ */ 13*54fd6939SJiyong Park 14*54fd6939SJiyong Park #include <platform_def.h> 15*54fd6939SJiyong Park 16*54fd6939SJiyong Park #define MCUCFG_REG(ofs) (uint32_t)(MCUCFG_BASE + (ofs)) 17*54fd6939SJiyong Park 18*54fd6939SJiyong Park #define MP2_MISC_CONFIG_BOOT_ADDR_L(cpu) (MCUCFG_REG(0x2290) + ((cpu) * 8)) 19*54fd6939SJiyong Park #define MP2_MISC_CONFIG_BOOT_ADDR_H(cpu) (MCUCFG_REG(0x2294) + ((cpu) * 8)) 20*54fd6939SJiyong Park 21*54fd6939SJiyong Park #define MP2_CPUCFG MCUCFG_REG(0x2208) 22*54fd6939SJiyong Park 23*54fd6939SJiyong Park #define MP2_CPU0_STANDBYWFE BIT(4) 24*54fd6939SJiyong Park #define MP2_CPU1_STANDBYWFE BIT(5) 25*54fd6939SJiyong Park 26*54fd6939SJiyong Park #define MP0_CPUTOP_SPMC_CTL MCUCFG_REG(0x788) 27*54fd6939SJiyong Park #define MP1_CPUTOP_SPMC_CTL MCUCFG_REG(0x78C) 28*54fd6939SJiyong Park #define MP1_CPUTOP_SPMC_SRAM_CTL MCUCFG_REG(0x790) 29*54fd6939SJiyong Park 30*54fd6939SJiyong Park #define sw_spark_en BIT(0) 31*54fd6939SJiyong Park #define sw_no_wait_for_q_channel BIT(1) 32*54fd6939SJiyong Park #define sw_fsm_override BIT(2) 33*54fd6939SJiyong Park #define sw_logic_pre1_pdb BIT(3) 34*54fd6939SJiyong Park #define sw_logic_pre2_pdb BIT(4) 35*54fd6939SJiyong Park #define sw_logic_pdb BIT(5) 36*54fd6939SJiyong Park #define sw_iso BIT(6) 37*54fd6939SJiyong Park #define sw_sram_sleepb (U(0x3F) << 7) 38*54fd6939SJiyong Park #define sw_sram_isointb BIT(13) 39*54fd6939SJiyong Park #define sw_clk_dis BIT(14) 40*54fd6939SJiyong Park #define sw_ckiso BIT(15) 41*54fd6939SJiyong Park #define sw_pd (U(0x3F) << 16) 42*54fd6939SJiyong Park #define sw_hot_plug_reset BIT(22) 43*54fd6939SJiyong Park #define sw_pwr_on_override_en BIT(23) 44*54fd6939SJiyong Park #define sw_pwr_on BIT(24) 45*54fd6939SJiyong Park #define sw_coq_dis BIT(25) 46*54fd6939SJiyong Park #define logic_pdbo_all_off_ack BIT(26) 47*54fd6939SJiyong Park #define logic_pdbo_all_on_ack BIT(27) 48*54fd6939SJiyong Park #define logic_pre2_pdbo_all_on_ack BIT(28) 49*54fd6939SJiyong Park #define logic_pre1_pdbo_all_on_ack BIT(29) 50*54fd6939SJiyong Park 51*54fd6939SJiyong Park 52*54fd6939SJiyong Park #define CPUSYSx_CPUx_SPMC_CTL(cluster, cpu) \ 53*54fd6939SJiyong Park (MCUCFG_REG(0x1c30) + cluster * 0x2000 + cpu * 4) 54*54fd6939SJiyong Park 55*54fd6939SJiyong Park #define CPUSYS0_CPU0_SPMC_CTL MCUCFG_REG(0x1c30) 56*54fd6939SJiyong Park #define CPUSYS0_CPU1_SPMC_CTL MCUCFG_REG(0x1c34) 57*54fd6939SJiyong Park #define CPUSYS0_CPU2_SPMC_CTL MCUCFG_REG(0x1c38) 58*54fd6939SJiyong Park #define CPUSYS0_CPU3_SPMC_CTL MCUCFG_REG(0x1c3C) 59*54fd6939SJiyong Park 60*54fd6939SJiyong Park #define CPUSYS1_CPU0_SPMC_CTL MCUCFG_REG(0x3c30) 61*54fd6939SJiyong Park #define CPUSYS1_CPU1_SPMC_CTL MCUCFG_REG(0x3c34) 62*54fd6939SJiyong Park #define CPUSYS1_CPU2_SPMC_CTL MCUCFG_REG(0x3c38) 63*54fd6939SJiyong Park #define CPUSYS1_CPU3_SPMC_CTL MCUCFG_REG(0x3c3C) 64*54fd6939SJiyong Park 65*54fd6939SJiyong Park #define cpu_sw_spark_en BIT(0) 66*54fd6939SJiyong Park #define cpu_sw_no_wait_for_q_channel BIT(1) 67*54fd6939SJiyong Park #define cpu_sw_fsm_override BIT(2) 68*54fd6939SJiyong Park #define cpu_sw_logic_pre1_pdb BIT(3) 69*54fd6939SJiyong Park #define cpu_sw_logic_pre2_pdb BIT(4) 70*54fd6939SJiyong Park #define cpu_sw_logic_pdb BIT(5) 71*54fd6939SJiyong Park #define cpu_sw_iso BIT(6) 72*54fd6939SJiyong Park #define cpu_sw_sram_sleepb BIT(7) 73*54fd6939SJiyong Park #define cpu_sw_sram_isointb BIT(8) 74*54fd6939SJiyong Park #define cpu_sw_clk_dis BIT(9) 75*54fd6939SJiyong Park #define cpu_sw_ckiso BIT(10) 76*54fd6939SJiyong Park #define cpu_sw_pd (U(0x1F) << 11) 77*54fd6939SJiyong Park #define cpu_sw_hot_plug_reset BIT(16) 78*54fd6939SJiyong Park #define cpu_sw_powr_on_override_en BIT(17) 79*54fd6939SJiyong Park #define cpu_sw_pwr_on BIT(18) 80*54fd6939SJiyong Park #define cpu_spark2ldo_allswoff BIT(19) 81*54fd6939SJiyong Park #define cpu_pdbo_all_on_ack BIT(20) 82*54fd6939SJiyong Park #define cpu_pre2_pdbo_allon_ack BIT(21) 83*54fd6939SJiyong Park #define cpu_pre1_pdbo_allon_ack BIT(22) 84*54fd6939SJiyong Park 85*54fd6939SJiyong Park /* CPC related registers */ 86*54fd6939SJiyong Park #define CPC_MCUSYS_CPC_OFF_THRES MCUCFG_REG(0xa714) 87*54fd6939SJiyong Park #define CPC_MCUSYS_PWR_CTRL MCUCFG_REG(0xa804) 88*54fd6939SJiyong Park #define CPC_MCUSYS_CPC_FLOW_CTRL_CFG MCUCFG_REG(0xa814) 89*54fd6939SJiyong Park #define CPC_MCUSYS_LAST_CORE_REQ MCUCFG_REG(0xa818) 90*54fd6939SJiyong Park #define CPC_MCUSYS_MP_LAST_CORE_RESP MCUCFG_REG(0xa81c) 91*54fd6939SJiyong Park #define CPC_MCUSYS_LAST_CORE_RESP MCUCFG_REG(0xa824) 92*54fd6939SJiyong Park #define CPC_MCUSYS_PWR_ON_MASK MCUCFG_REG(0xa828) 93*54fd6939SJiyong Park #define CPC_MCUSYS_CPU_ON_SW_HINT_SET MCUCFG_REG(0xa8a8) 94*54fd6939SJiyong Park #define CPC_MCUSYS_CPU_ON_SW_HINT_CLR MCUCFG_REG(0xa8ac) 95*54fd6939SJiyong Park #define CPC_MCUSYS_CPC_DBG_SETTING MCUCFG_REG(0xab00) 96*54fd6939SJiyong Park #define CPC_MCUSYS_CPC_KERNEL_TIME_L_BASE MCUCFG_REG(0xab04) 97*54fd6939SJiyong Park #define CPC_MCUSYS_CPC_KERNEL_TIME_H_BASE MCUCFG_REG(0xab08) 98*54fd6939SJiyong Park #define CPC_MCUSYS_CPC_SYSTEM_TIME_L_BASE MCUCFG_REG(0xab0c) 99*54fd6939SJiyong Park #define CPC_MCUSYS_CPC_SYSTEM_TIME_H_BASE MCUCFG_REG(0xab10) 100*54fd6939SJiyong Park #define CPC_MCUSYS_TRACE_SEL MCUCFG_REG(0xab14) 101*54fd6939SJiyong Park #define CPC_MCUSYS_TRACE_DATA MCUCFG_REG(0xab20) 102*54fd6939SJiyong Park #define CPC_MCUSYS_CLUSTER_COUNTER MCUCFG_REG(0xab70) 103*54fd6939SJiyong Park #define CPC_MCUSYS_CLUSTER_COUNTER_CLR MCUCFG_REG(0xab74) 104*54fd6939SJiyong Park 105*54fd6939SJiyong Park #define SPARK2LDO MCUCFG_REG(0x2700) 106*54fd6939SJiyong Park /* APB Module mcucfg */ 107*54fd6939SJiyong Park #define MP0_CA7_CACHE_CONFIG MCUCFG_REG(0x000) 108*54fd6939SJiyong Park #define MP0_AXI_CONFIG MCUCFG_REG(0x02C) 109*54fd6939SJiyong Park #define MP0_MISC_CONFIG0 MCUCFG_REG(0x030) 110*54fd6939SJiyong Park #define MP0_MISC_CONFIG1 MCUCFG_REG(0x034) 111*54fd6939SJiyong Park #define MP0_MISC_CONFIG2 MCUCFG_REG(0x038) 112*54fd6939SJiyong Park #define MP0_MISC_CONFIG_BOOT_ADDR(cpu) (MP0_MISC_CONFIG2 + ((cpu) * 8)) 113*54fd6939SJiyong Park #define MP0_MISC_CONFIG3 MCUCFG_REG(0x03C) 114*54fd6939SJiyong Park #define MP0_MISC_CONFIG9 MCUCFG_REG(0x054) 115*54fd6939SJiyong Park #define MP0_CA7_MISC_CONFIG MCUCFG_REG(0x064) 116*54fd6939SJiyong Park 117*54fd6939SJiyong Park #define MP0_RW_RSVD0 MCUCFG_REG(0x06C) 118*54fd6939SJiyong Park 119*54fd6939SJiyong Park 120*54fd6939SJiyong Park #define MP1_CA7_CACHE_CONFIG MCUCFG_REG(0x200) 121*54fd6939SJiyong Park #define MP1_AXI_CONFIG MCUCFG_REG(0x22C) 122*54fd6939SJiyong Park #define MP1_MISC_CONFIG0 MCUCFG_REG(0x230) 123*54fd6939SJiyong Park #define MP1_MISC_CONFIG1 MCUCFG_REG(0x234) 124*54fd6939SJiyong Park #define MP1_MISC_CONFIG2 MCUCFG_REG(0x238) 125*54fd6939SJiyong Park #define MP1_MISC_CONFIG_BOOT_ADDR(cpu) (MP1_MISC_CONFIG2 + ((cpu) * 8)) 126*54fd6939SJiyong Park #define MP1_MISC_CONFIG3 MCUCFG_REG(0x23C) 127*54fd6939SJiyong Park #define MP1_MISC_CONFIG9 MCUCFG_REG(0x254) 128*54fd6939SJiyong Park #define MP1_CA7_MISC_CONFIG MCUCFG_REG(0x264) 129*54fd6939SJiyong Park 130*54fd6939SJiyong Park #define CCI_ADB400_DCM_CONFIG MCUCFG_REG(0x740) 131*54fd6939SJiyong Park #define SYNC_DCM_CONFIG MCUCFG_REG(0x744) 132*54fd6939SJiyong Park 133*54fd6939SJiyong Park #define MP0_CLUSTER_CFG0 MCUCFG_REG(0xC8D0) 134*54fd6939SJiyong Park 135*54fd6939SJiyong Park #define MP0_SPMC MCUCFG_REG(0x788) 136*54fd6939SJiyong Park #define MP1_SPMC MCUCFG_REG(0x78C) 137*54fd6939SJiyong Park #define MP2_AXI_CONFIG MCUCFG_REG(0x220C) 138*54fd6939SJiyong Park #define MP2_AXI_CONFIG_ACINACTM BIT(0) 139*54fd6939SJiyong Park #define MP2_AXI_CONFIG_AINACTS BIT(4) 140*54fd6939SJiyong Park 141*54fd6939SJiyong Park #define MPx_AXI_CONFIG_ACINACTM BIT(4) 142*54fd6939SJiyong Park #define MPx_AXI_CONFIG_AINACTS BIT(5) 143*54fd6939SJiyong Park 144*54fd6939SJiyong Park #define MPx_CA7_MISC_CONFIG_standbywfil2 BIT(28) 145*54fd6939SJiyong Park 146*54fd6939SJiyong Park #define MP0_CPU0_STANDBYWFE BIT(20) 147*54fd6939SJiyong Park #define MP0_CPU1_STANDBYWFE BIT(21) 148*54fd6939SJiyong Park #define MP0_CPU2_STANDBYWFE BIT(22) 149*54fd6939SJiyong Park #define MP0_CPU3_STANDBYWFE BIT(23) 150*54fd6939SJiyong Park 151*54fd6939SJiyong Park #define MP1_CPU0_STANDBYWFE BIT(20) 152*54fd6939SJiyong Park #define MP1_CPU1_STANDBYWFE BIT(21) 153*54fd6939SJiyong Park #define MP1_CPU2_STANDBYWFE BIT(22) 154*54fd6939SJiyong Park #define MP1_CPU3_STANDBYWFE BIT(23) 155*54fd6939SJiyong Park 156*54fd6939SJiyong Park #define CPUSYS0_SPARKVRETCNTRL MCUCFG_REG(0x1c00) 157*54fd6939SJiyong Park #define CPUSYS0_SPARKEN MCUCFG_REG(0x1c04) 158*54fd6939SJiyong Park #define CPUSYS0_AMUXSEL MCUCFG_REG(0x1c08) 159*54fd6939SJiyong Park #define CPUSYS1_SPARKVRETCNTRL MCUCFG_REG(0x3c00) 160*54fd6939SJiyong Park #define CPUSYS1_SPARKEN MCUCFG_REG(0x3c04) 161*54fd6939SJiyong Park #define CPUSYS1_AMUXSEL MCUCFG_REG(0x3c08) 162*54fd6939SJiyong Park 163*54fd6939SJiyong Park #define MP2_PWR_RST_CTL MCUCFG_REG(0x2008) 164*54fd6939SJiyong Park #define MP2_PTP3_CPUTOP_SPMC0 MCUCFG_REG(0x22A0) 165*54fd6939SJiyong Park #define MP2_PTP3_CPUTOP_SPMC1 MCUCFG_REG(0x22A4) 166*54fd6939SJiyong Park 167*54fd6939SJiyong Park #define MP2_COQ MCUCFG_REG(0x22BC) 168*54fd6939SJiyong Park #define MP2_COQ_SW_DIS BIT(0) 169*54fd6939SJiyong Park 170*54fd6939SJiyong Park #define MP2_CA15M_MON_SEL MCUCFG_REG(0x2400) 171*54fd6939SJiyong Park #define MP2_CA15M_MON_L MCUCFG_REG(0x2404) 172*54fd6939SJiyong Park 173*54fd6939SJiyong Park #define CPUSYS2_CPU0_SPMC_CTL MCUCFG_REG(0x2430) 174*54fd6939SJiyong Park #define CPUSYS2_CPU1_SPMC_CTL MCUCFG_REG(0x2438) 175*54fd6939SJiyong Park #define CPUSYS2_CPU0_SPMC_STA MCUCFG_REG(0x2434) 176*54fd6939SJiyong Park #define CPUSYS2_CPU1_SPMC_STA MCUCFG_REG(0x243C) 177*54fd6939SJiyong Park 178*54fd6939SJiyong Park #define MP0_CA7L_DBG_PWR_CTRL MCUCFG_REG(0x068) 179*54fd6939SJiyong Park #define MP1_CA7L_DBG_PWR_CTRL MCUCFG_REG(0x268) 180*54fd6939SJiyong Park #define BIG_DBG_PWR_CTRL MCUCFG_REG(0x75C) 181*54fd6939SJiyong Park 182*54fd6939SJiyong Park #define MP2_SW_RST_B BIT(0) 183*54fd6939SJiyong Park #define MP2_TOPAON_APB_MASK BIT(1) 184*54fd6939SJiyong Park 185*54fd6939SJiyong Park #define B_SW_HOT_PLUG_RESET BIT(30) 186*54fd6939SJiyong Park 187*54fd6939SJiyong Park #define B_SW_PD_OFFSET 18U 188*54fd6939SJiyong Park #define B_SW_PD (U(0x3f) << B_SW_PD_OFFSET) 189*54fd6939SJiyong Park 190*54fd6939SJiyong Park #define B_SW_SRAM_SLEEPB_OFFSET 12U 191*54fd6939SJiyong Park #define B_SW_SRAM_SLEEPB (U(0x3f) << B_SW_SRAM_SLEEPB_OFFSET) 192*54fd6939SJiyong Park 193*54fd6939SJiyong Park #define B_SW_SRAM_ISOINTB BIT(9) 194*54fd6939SJiyong Park #define B_SW_ISO BIT(8) 195*54fd6939SJiyong Park #define B_SW_LOGIC_PDB BIT(7) 196*54fd6939SJiyong Park #define B_SW_LOGIC_PRE2_PDB BIT(6) 197*54fd6939SJiyong Park #define B_SW_LOGIC_PRE1_PDB BIT(5) 198*54fd6939SJiyong Park #define B_SW_FSM_OVERRIDE BIT(4) 199*54fd6939SJiyong Park #define B_SW_PWR_ON BIT(3) 200*54fd6939SJiyong Park #define B_SW_PWR_ON_OVERRIDE_EN BIT(2) 201*54fd6939SJiyong Park 202*54fd6939SJiyong Park #define B_FSM_STATE_OUT_OFFSET (6U) 203*54fd6939SJiyong Park #define B_FSM_STATE_OUT_MASK (U(0x1f) << B_FSM_STATE_OUT_OFFSET) 204*54fd6939SJiyong Park #define B_SW_LOGIC_PDBO_ALL_OFF_ACK BIT(5) 205*54fd6939SJiyong Park #define B_SW_LOGIC_PDBO_ALL_ON_ACK BIT(4) 206*54fd6939SJiyong Park #define B_SW_LOGIC_PRE2_PDBO_ALL_ON_ACK BIT(3) 207*54fd6939SJiyong Park #define B_SW_LOGIC_PRE1_PDBO_ALL_ON_ACK BIT(2) 208*54fd6939SJiyong Park 209*54fd6939SJiyong Park #define B_FSM_OFF (0U << B_FSM_STATE_OUT_OFFSET) 210*54fd6939SJiyong Park #define B_FSM_ON (1U << B_FSM_STATE_OUT_OFFSET) 211*54fd6939SJiyong Park #define B_FSM_RET (2U << B_FSM_STATE_OUT_OFFSET) 212*54fd6939SJiyong Park 213*54fd6939SJiyong Park #ifndef __ASSEMBLER__ 214*54fd6939SJiyong Park /* cpu boot mode */ 215*54fd6939SJiyong Park enum { 216*54fd6939SJiyong Park MP0_CPUCFG_64BIT_SHIFT = 12U, 217*54fd6939SJiyong Park MP1_CPUCFG_64BIT_SHIFT = 28U, 218*54fd6939SJiyong Park MP0_CPUCFG_64BIT = U(0xf) << MP0_CPUCFG_64BIT_SHIFT, 219*54fd6939SJiyong Park MP1_CPUCFG_64BIT = U(0xf) << MP1_CPUCFG_64BIT_SHIFT 220*54fd6939SJiyong Park }; 221*54fd6939SJiyong Park 222*54fd6939SJiyong Park enum { 223*54fd6939SJiyong Park MP1_DIS_RGU0_WAIT_PD_CPUS_L1_ACK_SHIFT = 0U, 224*54fd6939SJiyong Park MP1_DIS_RGU1_WAIT_PD_CPUS_L1_ACK_SHIFT = 4U, 225*54fd6939SJiyong Park MP1_DIS_RGU2_WAIT_PD_CPUS_L1_ACK_SHIFT = 8U, 226*54fd6939SJiyong Park MP1_DIS_RGU3_WAIT_PD_CPUS_L1_ACK_SHIFT = 12U, 227*54fd6939SJiyong Park MP1_DIS_RGU_NOCPU_WAIT_PD_CPUS_L1_ACK_SHIFT = 16U, 228*54fd6939SJiyong Park 229*54fd6939SJiyong Park MP1_DIS_RGU0_WAIT_PD_CPUS_L1_ACK = 230*54fd6939SJiyong Park U(0xf) << MP1_DIS_RGU0_WAIT_PD_CPUS_L1_ACK_SHIFT, 231*54fd6939SJiyong Park MP1_DIS_RGU1_WAIT_PD_CPUS_L1_ACK = 232*54fd6939SJiyong Park U(0xf) << MP1_DIS_RGU1_WAIT_PD_CPUS_L1_ACK_SHIFT, 233*54fd6939SJiyong Park MP1_DIS_RGU2_WAIT_PD_CPUS_L1_ACK = 234*54fd6939SJiyong Park U(0xf) << MP1_DIS_RGU2_WAIT_PD_CPUS_L1_ACK_SHIFT, 235*54fd6939SJiyong Park MP1_DIS_RGU3_WAIT_PD_CPUS_L1_ACK = 236*54fd6939SJiyong Park U(0xf) << MP1_DIS_RGU3_WAIT_PD_CPUS_L1_ACK_SHIFT, 237*54fd6939SJiyong Park MP1_DIS_RGU_NOCPU_WAIT_PD_CPUS_L1_ACK = 238*54fd6939SJiyong Park U(0xf) << MP1_DIS_RGU_NOCPU_WAIT_PD_CPUS_L1_ACK_SHIFT 239*54fd6939SJiyong Park }; 240*54fd6939SJiyong Park 241*54fd6939SJiyong Park enum { 242*54fd6939SJiyong Park MP1_AINACTS_SHIFT = 4U, 243*54fd6939SJiyong Park MP1_AINACTS = 1U << MP1_AINACTS_SHIFT 244*54fd6939SJiyong Park }; 245*54fd6939SJiyong Park 246*54fd6939SJiyong Park enum { 247*54fd6939SJiyong Park MP1_SW_CG_GEN_SHIFT = 12U, 248*54fd6939SJiyong Park MP1_SW_CG_GEN = 1U << MP1_SW_CG_GEN_SHIFT 249*54fd6939SJiyong Park }; 250*54fd6939SJiyong Park 251*54fd6939SJiyong Park enum { 252*54fd6939SJiyong Park MP1_L2RSTDISABLE_SHIFT = 14U, 253*54fd6939SJiyong Park MP1_L2RSTDISABLE = 1U << MP1_L2RSTDISABLE_SHIFT 254*54fd6939SJiyong Park }; 255*54fd6939SJiyong Park #endif /* __ASSEMBLER__ */ 256*54fd6939SJiyong Park 257*54fd6939SJiyong Park #endif /* MCUCFG_H */ 258