xref: /aosp_15_r20/external/arm-trusted-firmware/plat/mediatek/mt8183/plat_pm.c (revision 54fd6939e177f8ff529b10183254802c76df6d08)
1*54fd6939SJiyong Park /*
2*54fd6939SJiyong Park  * Copyright (c) 2019-2020, MediaTek Inc. All rights reserved.
3*54fd6939SJiyong Park  *
4*54fd6939SJiyong Park  * SPDX-License-Identifier: BSD-3-Clause
5*54fd6939SJiyong Park  */
6*54fd6939SJiyong Park 
7*54fd6939SJiyong Park /* common headers */
8*54fd6939SJiyong Park #include <arch_helpers.h>
9*54fd6939SJiyong Park #include <assert.h>
10*54fd6939SJiyong Park #include <common/debug.h>
11*54fd6939SJiyong Park #include <lib/mmio.h>
12*54fd6939SJiyong Park #include <lib/psci/psci.h>
13*54fd6939SJiyong Park #include <errno.h>
14*54fd6939SJiyong Park 
15*54fd6939SJiyong Park /* mediatek platform specific headers */
16*54fd6939SJiyong Park #include <platform_def.h>
17*54fd6939SJiyong Park #include <scu.h>
18*54fd6939SJiyong Park #include <mt_gic_v3.h>
19*54fd6939SJiyong Park #include <mtk_mcdi.h>
20*54fd6939SJiyong Park #include <mtk_plat_common.h>
21*54fd6939SJiyong Park #include <mtgpio.h>
22*54fd6939SJiyong Park #include <mtspmc.h>
23*54fd6939SJiyong Park #include <plat_dcm.h>
24*54fd6939SJiyong Park #include <plat_debug.h>
25*54fd6939SJiyong Park #include <plat_params.h>
26*54fd6939SJiyong Park #include <plat_private.h>
27*54fd6939SJiyong Park #include <power_tracer.h>
28*54fd6939SJiyong Park #include <pmic.h>
29*54fd6939SJiyong Park #include <spm.h>
30*54fd6939SJiyong Park #include <spm_suspend.h>
31*54fd6939SJiyong Park #include <sspm.h>
32*54fd6939SJiyong Park #include <rtc.h>
33*54fd6939SJiyong Park 
34*54fd6939SJiyong Park /* Local power state for power domains in Run state. */
35*54fd6939SJiyong Park #define MTK_LOCAL_STATE_RUN	0
36*54fd6939SJiyong Park /* Local power state for retention. */
37*54fd6939SJiyong Park #define MTK_LOCAL_STATE_RET	1
38*54fd6939SJiyong Park /* Local power state for OFF/power-down. */
39*54fd6939SJiyong Park #define MTK_LOCAL_STATE_OFF	2
40*54fd6939SJiyong Park 
41*54fd6939SJiyong Park #if PSCI_EXTENDED_STATE_ID
42*54fd6939SJiyong Park /*
43*54fd6939SJiyong Park  * Macros used to parse state information from State-ID if it is using the
44*54fd6939SJiyong Park  * recommended encoding for State-ID.
45*54fd6939SJiyong Park  */
46*54fd6939SJiyong Park #define MTK_LOCAL_PSTATE_WIDTH		4
47*54fd6939SJiyong Park #define MTK_LOCAL_PSTATE_MASK		((1 << MTK_LOCAL_PSTATE_WIDTH) - 1)
48*54fd6939SJiyong Park 
49*54fd6939SJiyong Park /* Macros to construct the composite power state */
50*54fd6939SJiyong Park 
51*54fd6939SJiyong Park /* Make composite power state parameter till power level 0 */
52*54fd6939SJiyong Park 
53*54fd6939SJiyong Park #define mtk_make_pwrstate_lvl0(lvl0_state, pwr_lvl, type) \
54*54fd6939SJiyong Park 	(((lvl0_state) << PSTATE_ID_SHIFT) | ((type) << PSTATE_TYPE_SHIFT))
55*54fd6939SJiyong Park 
56*54fd6939SJiyong Park #else /* !PSCI_EXTENDED_STATE_ID */
57*54fd6939SJiyong Park 
58*54fd6939SJiyong Park #define mtk_make_pwrstate_lvl0(lvl0_state, pwr_lvl, type) \
59*54fd6939SJiyong Park 		(((lvl0_state) << PSTATE_ID_SHIFT) | \
60*54fd6939SJiyong Park 		((pwr_lvl) << PSTATE_PWR_LVL_SHIFT) | \
61*54fd6939SJiyong Park 		((type) << PSTATE_TYPE_SHIFT))
62*54fd6939SJiyong Park 
63*54fd6939SJiyong Park #endif /* PSCI_EXTENDED_STATE_ID */
64*54fd6939SJiyong Park 
65*54fd6939SJiyong Park /* Make composite power state parameter till power level 1 */
66*54fd6939SJiyong Park #define mtk_make_pwrstate_lvl1(lvl1_state, lvl0_state, pwr_lvl, type) \
67*54fd6939SJiyong Park 		(((lvl1_state) << MTK_LOCAL_PSTATE_WIDTH) | \
68*54fd6939SJiyong Park 		mtk_make_pwrstate_lvl0(lvl0_state, pwr_lvl, type))
69*54fd6939SJiyong Park 
70*54fd6939SJiyong Park /* Make composite power state parameter till power level 2 */
71*54fd6939SJiyong Park #define mtk_make_pwrstate_lvl2( \
72*54fd6939SJiyong Park 		lvl2_state, lvl1_state, lvl0_state, pwr_lvl, type) \
73*54fd6939SJiyong Park 		(((lvl2_state) << (MTK_LOCAL_PSTATE_WIDTH * 2)) | \
74*54fd6939SJiyong Park 		mtk_make_pwrstate_lvl1(lvl1_state, lvl0_state, pwr_lvl, type))
75*54fd6939SJiyong Park 
76*54fd6939SJiyong Park #define MTK_PWR_LVL0	0
77*54fd6939SJiyong Park #define MTK_PWR_LVL1	1
78*54fd6939SJiyong Park #define MTK_PWR_LVL2	2
79*54fd6939SJiyong Park 
80*54fd6939SJiyong Park /* Macros to read the MTK power domain state */
81*54fd6939SJiyong Park #define MTK_CORE_PWR_STATE(state)	(state)->pwr_domain_state[MTK_PWR_LVL0]
82*54fd6939SJiyong Park #define MTK_CLUSTER_PWR_STATE(state)	(state)->pwr_domain_state[MTK_PWR_LVL1]
83*54fd6939SJiyong Park #define MTK_SYSTEM_PWR_STATE(state)	((PLAT_MAX_PWR_LVL > MTK_PWR_LVL1) ? \
84*54fd6939SJiyong Park 			(state)->pwr_domain_state[MTK_PWR_LVL2] : 0)
85*54fd6939SJiyong Park 
86*54fd6939SJiyong Park #if PSCI_EXTENDED_STATE_ID
87*54fd6939SJiyong Park /*
88*54fd6939SJiyong Park  *  The table storing the valid idle power states. Ensure that the
89*54fd6939SJiyong Park  *  array entries are populated in ascending order of state-id to
90*54fd6939SJiyong Park  *  enable us to use binary search during power state validation.
91*54fd6939SJiyong Park  *  The table must be terminated by a NULL entry.
92*54fd6939SJiyong Park  */
93*54fd6939SJiyong Park const unsigned int mtk_pm_idle_states[] = {
94*54fd6939SJiyong Park 	/* State-id - 0x001 */
95*54fd6939SJiyong Park 	mtk_make_pwrstate_lvl2(MTK_LOCAL_STATE_RUN, MTK_LOCAL_STATE_RUN,
96*54fd6939SJiyong Park 		MTK_LOCAL_STATE_RET, MTK_PWR_LVL0, PSTATE_TYPE_STANDBY),
97*54fd6939SJiyong Park 	/* State-id - 0x002 */
98*54fd6939SJiyong Park 	mtk_make_pwrstate_lvl2(MTK_LOCAL_STATE_RUN, MTK_LOCAL_STATE_RUN,
99*54fd6939SJiyong Park 		MTK_LOCAL_STATE_OFF, MTK_PWR_LVL0, PSTATE_TYPE_POWERDOWN),
100*54fd6939SJiyong Park 	/* State-id - 0x022 */
101*54fd6939SJiyong Park 	mtk_make_pwrstate_lvl2(MTK_LOCAL_STATE_RUN, MTK_LOCAL_STATE_OFF,
102*54fd6939SJiyong Park 		MTK_LOCAL_STATE_OFF, MTK_PWR_LVL1, PSTATE_TYPE_POWERDOWN),
103*54fd6939SJiyong Park #if PLAT_MAX_PWR_LVL > MTK_PWR_LVL1
104*54fd6939SJiyong Park 	/* State-id - 0x222 */
105*54fd6939SJiyong Park 	mtk_make_pwrstate_lvl2(MTK_LOCAL_STATE_OFF, MTK_LOCAL_STATE_OFF,
106*54fd6939SJiyong Park 		MTK_LOCAL_STATE_OFF, MTK_PWR_LVL2, PSTATE_TYPE_POWERDOWN),
107*54fd6939SJiyong Park #endif
108*54fd6939SJiyong Park 	0,
109*54fd6939SJiyong Park };
110*54fd6939SJiyong Park #endif
111*54fd6939SJiyong Park 
112*54fd6939SJiyong Park #define CPU_IDX(cluster, cpu)		((cluster << 2) + cpu)
113*54fd6939SJiyong Park #define ON	true
114*54fd6939SJiyong Park #define OFF	false
115*54fd6939SJiyong Park 
116*54fd6939SJiyong Park /* Pause MCDI when CPU hotplug */
117*54fd6939SJiyong Park static bool HP_SSPM_PAUSE;
118*54fd6939SJiyong Park /* CPU Hotplug by SSPM */
119*54fd6939SJiyong Park static bool HP_SSPM_CTRL = true;
120*54fd6939SJiyong Park /* Turn off cluster when CPU hotplug off */
121*54fd6939SJiyong Park static bool HP_CLUSTER_OFF = true;
122*54fd6939SJiyong Park /* Turn off cluster when CPU MCDI off */
123*54fd6939SJiyong Park static bool MCDI_C2 = true;
124*54fd6939SJiyong Park /* Enable MCDI */
125*54fd6939SJiyong Park static bool MCDI_SSPM = true;
126*54fd6939SJiyong Park 
127*54fd6939SJiyong Park static uintptr_t secure_entrypoint;
128*54fd6939SJiyong Park 
mp1_L2_desel_config(void)129*54fd6939SJiyong Park static void mp1_L2_desel_config(void)
130*54fd6939SJiyong Park {
131*54fd6939SJiyong Park 	mmio_write_64(MCUCFG_BASE + 0x2200, 0x2092c820);
132*54fd6939SJiyong Park 
133*54fd6939SJiyong Park 	dsb();
134*54fd6939SJiyong Park }
135*54fd6939SJiyong Park 
clst_single_pwr(int cluster,int cpu)136*54fd6939SJiyong Park static bool clst_single_pwr(int cluster, int cpu)
137*54fd6939SJiyong Park {
138*54fd6939SJiyong Park 	uint32_t cpu_mask[2] = {0x00001e00, 0x000f0000};
139*54fd6939SJiyong Park 	uint32_t cpu_pwr_bit[] = {9, 10, 11, 12, 16, 17, 18, 19};
140*54fd6939SJiyong Park 	int my_idx = (cluster << 2) + cpu;
141*54fd6939SJiyong Park 	uint32_t pwr_stat = mmio_read_32(0x10006180);
142*54fd6939SJiyong Park 
143*54fd6939SJiyong Park 	return !(pwr_stat & (cpu_mask[cluster] & ~BIT(cpu_pwr_bit[my_idx])));
144*54fd6939SJiyong Park }
145*54fd6939SJiyong Park 
clst_single_on(int cluster,int cpu)146*54fd6939SJiyong Park static bool clst_single_on(int cluster, int cpu)
147*54fd6939SJiyong Park {
148*54fd6939SJiyong Park 	uint32_t cpu_mask[2] = {0x0f, 0xf0};
149*54fd6939SJiyong Park 	int my_idx = (cluster << 2) + cpu;
150*54fd6939SJiyong Park 	uint32_t on_stat = mcdi_avail_cpu_mask_read();
151*54fd6939SJiyong Park 
152*54fd6939SJiyong Park 	return !(on_stat & (cpu_mask[cluster] & ~BIT(my_idx)));
153*54fd6939SJiyong Park }
154*54fd6939SJiyong Park 
plat_cpu_pwrdwn_common(void)155*54fd6939SJiyong Park static void plat_cpu_pwrdwn_common(void)
156*54fd6939SJiyong Park {
157*54fd6939SJiyong Park 	/* Prevent interrupts from spuriously waking up this cpu */
158*54fd6939SJiyong Park 	mt_gic_rdistif_save();
159*54fd6939SJiyong Park 	mt_gic_cpuif_disable();
160*54fd6939SJiyong Park }
161*54fd6939SJiyong Park 
plat_cpu_pwron_common(void)162*54fd6939SJiyong Park static void plat_cpu_pwron_common(void)
163*54fd6939SJiyong Park {
164*54fd6939SJiyong Park 	/* Enable the gic cpu interface */
165*54fd6939SJiyong Park 	mt_gic_cpuif_enable();
166*54fd6939SJiyong Park 	mt_gic_rdistif_init();
167*54fd6939SJiyong Park 	mt_gic_rdistif_restore();
168*54fd6939SJiyong Park }
169*54fd6939SJiyong Park 
plat_cluster_pwrdwn_common(uint64_t mpidr,int cluster)170*54fd6939SJiyong Park static void plat_cluster_pwrdwn_common(uint64_t mpidr, int cluster)
171*54fd6939SJiyong Park {
172*54fd6939SJiyong Park 	if (cluster > 0)
173*54fd6939SJiyong Park 		mt_gic_sync_dcm_enable();
174*54fd6939SJiyong Park 
175*54fd6939SJiyong Park 	/* Disable coherency */
176*54fd6939SJiyong Park 	plat_mtk_cci_disable();
177*54fd6939SJiyong Park 	disable_scu(mpidr);
178*54fd6939SJiyong Park }
179*54fd6939SJiyong Park 
plat_cluster_pwron_common(uint64_t mpidr,int cluster)180*54fd6939SJiyong Park static void plat_cluster_pwron_common(uint64_t mpidr, int cluster)
181*54fd6939SJiyong Park {
182*54fd6939SJiyong Park 	if (cluster > 0) {
183*54fd6939SJiyong Park 		l2c_parity_check_setup();
184*54fd6939SJiyong Park 		circular_buffer_setup();
185*54fd6939SJiyong Park 		mp1_L2_desel_config();
186*54fd6939SJiyong Park 		mt_gic_sync_dcm_disable();
187*54fd6939SJiyong Park 	}
188*54fd6939SJiyong Park 
189*54fd6939SJiyong Park 	/* Enable coherency */
190*54fd6939SJiyong Park 	enable_scu(mpidr);
191*54fd6939SJiyong Park 	plat_mtk_cci_enable();
192*54fd6939SJiyong Park 	/* Enable big core dcm */
193*54fd6939SJiyong Park 	plat_dcm_restore_cluster_on(mpidr);
194*54fd6939SJiyong Park 	/* Enable rgu dcm */
195*54fd6939SJiyong Park 	plat_dcm_rgu_enable();
196*54fd6939SJiyong Park }
197*54fd6939SJiyong Park 
plat_cpu_standby(plat_local_state_t cpu_state)198*54fd6939SJiyong Park static void plat_cpu_standby(plat_local_state_t cpu_state)
199*54fd6939SJiyong Park {
200*54fd6939SJiyong Park 	u_register_t scr;
201*54fd6939SJiyong Park 
202*54fd6939SJiyong Park 	scr = read_scr_el3();
203*54fd6939SJiyong Park 	write_scr_el3(scr | SCR_IRQ_BIT | SCR_FIQ_BIT);
204*54fd6939SJiyong Park 
205*54fd6939SJiyong Park 	isb();
206*54fd6939SJiyong Park 	dsb();
207*54fd6939SJiyong Park 	wfi();
208*54fd6939SJiyong Park 
209*54fd6939SJiyong Park 	write_scr_el3(scr);
210*54fd6939SJiyong Park }
211*54fd6939SJiyong Park 
mcdi_ctrl_before_hotplug_on(int cluster,int cpu)212*54fd6939SJiyong Park static void mcdi_ctrl_before_hotplug_on(int cluster, int cpu)
213*54fd6939SJiyong Park {
214*54fd6939SJiyong Park 	if (!HP_SSPM_CTRL && HP_SSPM_PAUSE && MCDI_SSPM) {
215*54fd6939SJiyong Park 		mcdi_pause_clr(cluster, CPU_IDX(cluster, cpu), OFF);
216*54fd6939SJiyong Park 		mcdi_pause_set(cluster, CPU_IDX(cluster, cpu), ON);
217*54fd6939SJiyong Park 	}
218*54fd6939SJiyong Park }
219*54fd6939SJiyong Park 
mcdi_ctrl_before_hotplug_off(int cluster,int cpu,bool cluster_off)220*54fd6939SJiyong Park static void mcdi_ctrl_before_hotplug_off(int cluster, int cpu, bool cluster_off)
221*54fd6939SJiyong Park {
222*54fd6939SJiyong Park 	if (!HP_SSPM_CTRL && HP_SSPM_PAUSE && MCDI_SSPM)
223*54fd6939SJiyong Park 		mcdi_pause_set(cluster_off ? cluster : -1,
224*54fd6939SJiyong Park 				CPU_IDX(cluster, cpu), OFF);
225*54fd6939SJiyong Park }
226*54fd6939SJiyong Park 
mcdi_ctrl_cluster_cpu_off(int cluster,int cpu,bool cluster_off)227*54fd6939SJiyong Park static void mcdi_ctrl_cluster_cpu_off(int cluster, int cpu, bool cluster_off)
228*54fd6939SJiyong Park {
229*54fd6939SJiyong Park 	if (MCDI_SSPM) {
230*54fd6939SJiyong Park 		sspm_set_bootaddr(secure_entrypoint);
231*54fd6939SJiyong Park 
232*54fd6939SJiyong Park 		sspm_standbywfi_irq_enable(CPU_IDX(cluster, cpu));
233*54fd6939SJiyong Park 
234*54fd6939SJiyong Park 		if (cluster_off)
235*54fd6939SJiyong Park 			sspm_cluster_pwr_off_notify(cluster);
236*54fd6939SJiyong Park 		else
237*54fd6939SJiyong Park 			sspm_cluster_pwr_on_notify(cluster);
238*54fd6939SJiyong Park 	}
239*54fd6939SJiyong Park }
240*54fd6939SJiyong Park 
mcdi_ctrl_suspend(void)241*54fd6939SJiyong Park static void mcdi_ctrl_suspend(void)
242*54fd6939SJiyong Park {
243*54fd6939SJiyong Park 	if (MCDI_SSPM)
244*54fd6939SJiyong Park 		mcdi_pause();
245*54fd6939SJiyong Park }
246*54fd6939SJiyong Park 
mcdi_ctrl_resume(void)247*54fd6939SJiyong Park static void mcdi_ctrl_resume(void)
248*54fd6939SJiyong Park {
249*54fd6939SJiyong Park 	if (MCDI_SSPM)
250*54fd6939SJiyong Park 		mcdi_unpause();
251*54fd6939SJiyong Park }
252*54fd6939SJiyong Park 
hotplug_ctrl_cluster_on(int cluster,int cpu)253*54fd6939SJiyong Park static void hotplug_ctrl_cluster_on(int cluster, int cpu)
254*54fd6939SJiyong Park {
255*54fd6939SJiyong Park 	if (HP_SSPM_CTRL && MCDI_SSPM) {
256*54fd6939SJiyong Park 		mcdi_hotplug_clr(cluster, CPU_IDX(cluster, cpu), OFF);
257*54fd6939SJiyong Park 		mcdi_hotplug_set(cluster, -1, ON);
258*54fd6939SJiyong Park 		mcdi_hotplug_wait_ack(cluster, -1, ON);
259*54fd6939SJiyong Park 	} else {
260*54fd6939SJiyong Park 		/* power on cluster */
261*54fd6939SJiyong Park 		if (!spm_get_cluster_powerstate(cluster))
262*54fd6939SJiyong Park 			spm_poweron_cluster(cluster);
263*54fd6939SJiyong Park 	}
264*54fd6939SJiyong Park }
265*54fd6939SJiyong Park 
hotplug_ctrl_cpu_on(int cluster,int cpu)266*54fd6939SJiyong Park static void hotplug_ctrl_cpu_on(int cluster, int cpu)
267*54fd6939SJiyong Park {
268*54fd6939SJiyong Park 	if (HP_SSPM_CTRL && MCDI_SSPM)
269*54fd6939SJiyong Park 		mcdi_hotplug_set(cluster, CPU_IDX(cluster, cpu), ON);
270*54fd6939SJiyong Park 	else
271*54fd6939SJiyong Park 		spm_poweron_cpu(cluster, cpu);
272*54fd6939SJiyong Park }
273*54fd6939SJiyong Park 
hotplug_ctrl_cpu_on_finish(int cluster,int cpu)274*54fd6939SJiyong Park static void hotplug_ctrl_cpu_on_finish(int cluster, int cpu)
275*54fd6939SJiyong Park {
276*54fd6939SJiyong Park 	spm_disable_cpu_auto_off(cluster, cpu);
277*54fd6939SJiyong Park 
278*54fd6939SJiyong Park 	if (HP_SSPM_CTRL && MCDI_SSPM)
279*54fd6939SJiyong Park 		mcdi_hotplug_clr(cluster, CPU_IDX(cluster, cpu), ON);
280*54fd6939SJiyong Park 	else if (HP_SSPM_PAUSE && MCDI_SSPM)
281*54fd6939SJiyong Park 		mcdi_pause_clr(cluster, CPU_IDX(cluster, cpu), ON);
282*54fd6939SJiyong Park 
283*54fd6939SJiyong Park 	mcdi_avail_cpu_mask_set(BIT(CPU_IDX(cluster, cpu)));
284*54fd6939SJiyong Park }
285*54fd6939SJiyong Park 
hotplug_ctrl_cluster_cpu_off(int cluster,int cpu,bool cluster_off)286*54fd6939SJiyong Park static void hotplug_ctrl_cluster_cpu_off(int cluster, int cpu, bool cluster_off)
287*54fd6939SJiyong Park {
288*54fd6939SJiyong Park 	mcdi_avail_cpu_mask_clr(BIT(CPU_IDX(cluster, cpu)));
289*54fd6939SJiyong Park 
290*54fd6939SJiyong Park 	if (HP_SSPM_CTRL && MCDI_SSPM) {
291*54fd6939SJiyong Park 		mcdi_hotplug_set(cluster_off ? cluster : -1,
292*54fd6939SJiyong Park 				CPU_IDX(cluster, cpu), OFF);
293*54fd6939SJiyong Park 	} else {
294*54fd6939SJiyong Park 		spm_enable_cpu_auto_off(cluster, cpu);
295*54fd6939SJiyong Park 
296*54fd6939SJiyong Park 		if (cluster_off)
297*54fd6939SJiyong Park 			spm_enable_cluster_auto_off(cluster);
298*54fd6939SJiyong Park 
299*54fd6939SJiyong Park 		spm_set_cpu_power_off(cluster, cpu);
300*54fd6939SJiyong Park 	}
301*54fd6939SJiyong Park }
302*54fd6939SJiyong Park 
plat_mtk_power_domain_on(unsigned long mpidr)303*54fd6939SJiyong Park static int plat_mtk_power_domain_on(unsigned long mpidr)
304*54fd6939SJiyong Park {
305*54fd6939SJiyong Park 	int cpu = MPIDR_AFFLVL0_VAL(mpidr);
306*54fd6939SJiyong Park 	int cluster = MPIDR_AFFLVL1_VAL(mpidr);
307*54fd6939SJiyong Park 	int clst_pwr = spm_get_cluster_powerstate(cluster);
308*54fd6939SJiyong Park 	unsigned int i;
309*54fd6939SJiyong Park 
310*54fd6939SJiyong Park 	mcdi_ctrl_before_hotplug_on(cluster, cpu);
311*54fd6939SJiyong Park 	hotplug_ctrl_cluster_on(cluster, cpu);
312*54fd6939SJiyong Park 
313*54fd6939SJiyong Park 	if (clst_pwr == 0) {
314*54fd6939SJiyong Park 		/* init cpu reset arch as AARCH64 of cluster */
315*54fd6939SJiyong Park 		for (i = 0; i < PLATFORM_MAX_CPUS_PER_CLUSTER; i++) {
316*54fd6939SJiyong Park 			mcucfg_init_archstate(cluster, i, 1);
317*54fd6939SJiyong Park 			mcucfg_set_bootaddr(cluster, i, secure_entrypoint);
318*54fd6939SJiyong Park 		}
319*54fd6939SJiyong Park 	}
320*54fd6939SJiyong Park 
321*54fd6939SJiyong Park 	hotplug_ctrl_cpu_on(cluster, cpu);
322*54fd6939SJiyong Park 
323*54fd6939SJiyong Park 	return PSCI_E_SUCCESS;
324*54fd6939SJiyong Park }
325*54fd6939SJiyong Park 
plat_mtk_power_domain_off(const psci_power_state_t * state)326*54fd6939SJiyong Park static void plat_mtk_power_domain_off(const psci_power_state_t *state)
327*54fd6939SJiyong Park {
328*54fd6939SJiyong Park 	uint64_t mpidr = read_mpidr();
329*54fd6939SJiyong Park 	int cpu = MPIDR_AFFLVL0_VAL(mpidr);
330*54fd6939SJiyong Park 	int cluster = MPIDR_AFFLVL1_VAL(mpidr);
331*54fd6939SJiyong Park 	const plat_local_state_t *pds = state->pwr_domain_state;
332*54fd6939SJiyong Park 	bool afflvl1 = (pds[MPIDR_AFFLVL1] == MTK_LOCAL_STATE_OFF);
333*54fd6939SJiyong Park 	bool cluster_off = (HP_CLUSTER_OFF && afflvl1 &&
334*54fd6939SJiyong Park 					clst_single_on(cluster, cpu));
335*54fd6939SJiyong Park 
336*54fd6939SJiyong Park 	plat_cpu_pwrdwn_common();
337*54fd6939SJiyong Park 
338*54fd6939SJiyong Park 	if (cluster_off)
339*54fd6939SJiyong Park 		plat_cluster_pwrdwn_common(mpidr, cluster);
340*54fd6939SJiyong Park 
341*54fd6939SJiyong Park 	mcdi_ctrl_before_hotplug_off(cluster, cpu, cluster_off);
342*54fd6939SJiyong Park 	hotplug_ctrl_cluster_cpu_off(cluster, cpu, cluster_off);
343*54fd6939SJiyong Park }
344*54fd6939SJiyong Park 
plat_mtk_power_domain_on_finish(const psci_power_state_t * state)345*54fd6939SJiyong Park static void plat_mtk_power_domain_on_finish(const psci_power_state_t *state)
346*54fd6939SJiyong Park {
347*54fd6939SJiyong Park 	uint64_t mpidr = read_mpidr();
348*54fd6939SJiyong Park 	int cpu = MPIDR_AFFLVL0_VAL(mpidr);
349*54fd6939SJiyong Park 	int cluster = MPIDR_AFFLVL1_VAL(mpidr);
350*54fd6939SJiyong Park 	const plat_local_state_t *pds = state->pwr_domain_state;
351*54fd6939SJiyong Park 	bool afflvl1 = (pds[MPIDR_AFFLVL1] == MTK_LOCAL_STATE_OFF);
352*54fd6939SJiyong Park 
353*54fd6939SJiyong Park 	if (afflvl1)
354*54fd6939SJiyong Park 		plat_cluster_pwron_common(mpidr, cluster);
355*54fd6939SJiyong Park 
356*54fd6939SJiyong Park 	plat_cpu_pwron_common();
357*54fd6939SJiyong Park 
358*54fd6939SJiyong Park 	hotplug_ctrl_cpu_on_finish(cluster, cpu);
359*54fd6939SJiyong Park }
360*54fd6939SJiyong Park 
plat_mtk_power_domain_suspend(const psci_power_state_t * state)361*54fd6939SJiyong Park static void plat_mtk_power_domain_suspend(const psci_power_state_t *state)
362*54fd6939SJiyong Park {
363*54fd6939SJiyong Park 	uint64_t mpidr = read_mpidr();
364*54fd6939SJiyong Park 	int cpu = MPIDR_AFFLVL0_VAL(mpidr);
365*54fd6939SJiyong Park 	int cluster = MPIDR_AFFLVL1_VAL(mpidr);
366*54fd6939SJiyong Park 	const plat_local_state_t *pds = state->pwr_domain_state;
367*54fd6939SJiyong Park 	bool afflvl1 = (pds[MPIDR_AFFLVL1] == MTK_LOCAL_STATE_OFF);
368*54fd6939SJiyong Park 	bool afflvl2 = (pds[MPIDR_AFFLVL2] == MTK_LOCAL_STATE_OFF);
369*54fd6939SJiyong Park 	bool cluster_off = MCDI_C2 && afflvl1 && clst_single_pwr(cluster, cpu);
370*54fd6939SJiyong Park 
371*54fd6939SJiyong Park 	plat_cpu_pwrdwn_common();
372*54fd6939SJiyong Park 
373*54fd6939SJiyong Park 	plat_dcm_mcsi_a_backup();
374*54fd6939SJiyong Park 
375*54fd6939SJiyong Park 	if (cluster_off || afflvl2)
376*54fd6939SJiyong Park 		plat_cluster_pwrdwn_common(mpidr, cluster);
377*54fd6939SJiyong Park 
378*54fd6939SJiyong Park 	if (afflvl2) {
379*54fd6939SJiyong Park 		spm_data_t spm_d = { .cmd = SPM_SUSPEND };
380*54fd6939SJiyong Park 		uint32_t *d = (uint32_t *)&spm_d;
381*54fd6939SJiyong Park 		uint32_t l = sizeof(spm_d) / sizeof(uint32_t);
382*54fd6939SJiyong Park 
383*54fd6939SJiyong Park 		mcdi_ctrl_suspend();
384*54fd6939SJiyong Park 
385*54fd6939SJiyong Park 		spm_set_bootaddr(secure_entrypoint);
386*54fd6939SJiyong Park 
387*54fd6939SJiyong Park 		if (MCDI_SSPM)
388*54fd6939SJiyong Park 			sspm_ipi_send_non_blocking(IPI_ID_SUSPEND, d);
389*54fd6939SJiyong Park 
390*54fd6939SJiyong Park 		spm_system_suspend();
391*54fd6939SJiyong Park 
392*54fd6939SJiyong Park 		if (MCDI_SSPM)
393*54fd6939SJiyong Park 			while (sspm_ipi_recv_non_blocking(IPI_ID_SUSPEND, d, l))
394*54fd6939SJiyong Park 				;
395*54fd6939SJiyong Park 
396*54fd6939SJiyong Park 		mt_gic_distif_save();
397*54fd6939SJiyong Park 	} else {
398*54fd6939SJiyong Park 		mcdi_ctrl_cluster_cpu_off(cluster, cpu, cluster_off);
399*54fd6939SJiyong Park 	}
400*54fd6939SJiyong Park }
401*54fd6939SJiyong Park 
plat_mtk_power_domain_suspend_finish(const psci_power_state_t * state)402*54fd6939SJiyong Park static void plat_mtk_power_domain_suspend_finish(const psci_power_state_t *state)
403*54fd6939SJiyong Park {
404*54fd6939SJiyong Park 	uint64_t mpidr = read_mpidr();
405*54fd6939SJiyong Park 	int cluster = MPIDR_AFFLVL1_VAL(mpidr);
406*54fd6939SJiyong Park 	const plat_local_state_t *pds = state->pwr_domain_state;
407*54fd6939SJiyong Park 	bool afflvl2 = (pds[MPIDR_AFFLVL2] == MTK_LOCAL_STATE_OFF);
408*54fd6939SJiyong Park 
409*54fd6939SJiyong Park 	if (afflvl2) {
410*54fd6939SJiyong Park 		spm_data_t spm_d = { .cmd = SPM_RESUME };
411*54fd6939SJiyong Park 		uint32_t *d = (uint32_t *)&spm_d;
412*54fd6939SJiyong Park 		uint32_t l = sizeof(spm_d) / sizeof(uint32_t);
413*54fd6939SJiyong Park 
414*54fd6939SJiyong Park 		mt_gic_init();
415*54fd6939SJiyong Park 		mt_gic_distif_restore();
416*54fd6939SJiyong Park 		mt_gic_rdistif_restore();
417*54fd6939SJiyong Park 
418*54fd6939SJiyong Park 		mmio_write_32(EMI_WFIFO, 0xf);
419*54fd6939SJiyong Park 
420*54fd6939SJiyong Park 		if (MCDI_SSPM)
421*54fd6939SJiyong Park 			sspm_ipi_send_non_blocking(IPI_ID_SUSPEND, d);
422*54fd6939SJiyong Park 
423*54fd6939SJiyong Park 		spm_system_suspend_finish();
424*54fd6939SJiyong Park 
425*54fd6939SJiyong Park 		if (MCDI_SSPM)
426*54fd6939SJiyong Park 			while (sspm_ipi_recv_non_blocking(IPI_ID_SUSPEND, d, l))
427*54fd6939SJiyong Park 				;
428*54fd6939SJiyong Park 
429*54fd6939SJiyong Park 		mcdi_ctrl_resume();
430*54fd6939SJiyong Park 	} else {
431*54fd6939SJiyong Park 		plat_cpu_pwron_common();
432*54fd6939SJiyong Park 	}
433*54fd6939SJiyong Park 
434*54fd6939SJiyong Park 	plat_cluster_pwron_common(mpidr, cluster);
435*54fd6939SJiyong Park 
436*54fd6939SJiyong Park 	plat_dcm_mcsi_a_restore();
437*54fd6939SJiyong Park }
438*54fd6939SJiyong Park 
439*54fd6939SJiyong Park #if PSCI_EXTENDED_STATE_ID
440*54fd6939SJiyong Park 
plat_mtk_validate_power_state(unsigned int power_state,psci_power_state_t * req_state)441*54fd6939SJiyong Park static int plat_mtk_validate_power_state(unsigned int power_state,
442*54fd6939SJiyong Park 				psci_power_state_t *req_state)
443*54fd6939SJiyong Park {
444*54fd6939SJiyong Park 	unsigned int state_id;
445*54fd6939SJiyong Park 	int i;
446*54fd6939SJiyong Park 
447*54fd6939SJiyong Park 	assert(req_state);
448*54fd6939SJiyong Park 
449*54fd6939SJiyong Park 	if (!MCDI_SSPM)
450*54fd6939SJiyong Park 		return PSCI_E_INVALID_PARAMS;
451*54fd6939SJiyong Park 
452*54fd6939SJiyong Park 	/*
453*54fd6939SJiyong Park 	 *  Currently we are using a linear search for finding the matching
454*54fd6939SJiyong Park 	 *  entry in the idle power state array. This can be made a binary
455*54fd6939SJiyong Park 	 *  search if the number of entries justify the additional complexity.
456*54fd6939SJiyong Park 	 */
457*54fd6939SJiyong Park 	for (i = 0; !!mtk_pm_idle_states[i]; i++) {
458*54fd6939SJiyong Park 		if (power_state == mtk_pm_idle_states[i])
459*54fd6939SJiyong Park 			break;
460*54fd6939SJiyong Park 	}
461*54fd6939SJiyong Park 
462*54fd6939SJiyong Park 	/* Return error if entry not found in the idle state array */
463*54fd6939SJiyong Park 	if (!mtk_pm_idle_states[i])
464*54fd6939SJiyong Park 		return PSCI_E_INVALID_PARAMS;
465*54fd6939SJiyong Park 
466*54fd6939SJiyong Park 	i = 0;
467*54fd6939SJiyong Park 	state_id = psci_get_pstate_id(power_state);
468*54fd6939SJiyong Park 
469*54fd6939SJiyong Park 	/* Parse the State ID and populate the state info parameter */
470*54fd6939SJiyong Park 	while (state_id) {
471*54fd6939SJiyong Park 		req_state->pwr_domain_state[i++] = state_id &
472*54fd6939SJiyong Park 						MTK_LOCAL_PSTATE_MASK;
473*54fd6939SJiyong Park 		state_id >>= MTK_LOCAL_PSTATE_WIDTH;
474*54fd6939SJiyong Park 	}
475*54fd6939SJiyong Park 
476*54fd6939SJiyong Park 	return PSCI_E_SUCCESS;
477*54fd6939SJiyong Park }
478*54fd6939SJiyong Park 
479*54fd6939SJiyong Park #else /* if !PSCI_EXTENDED_STATE_ID */
480*54fd6939SJiyong Park 
plat_mtk_validate_power_state(unsigned int power_state,psci_power_state_t * req_state)481*54fd6939SJiyong Park static int plat_mtk_validate_power_state(unsigned int power_state,
482*54fd6939SJiyong Park 					psci_power_state_t *req_state)
483*54fd6939SJiyong Park {
484*54fd6939SJiyong Park 	int pstate = psci_get_pstate_type(power_state);
485*54fd6939SJiyong Park 	int pwr_lvl = psci_get_pstate_pwrlvl(power_state);
486*54fd6939SJiyong Park 	int i;
487*54fd6939SJiyong Park 
488*54fd6939SJiyong Park 	assert(req_state);
489*54fd6939SJiyong Park 
490*54fd6939SJiyong Park 	if (pwr_lvl > PLAT_MAX_PWR_LVL)
491*54fd6939SJiyong Park 		return PSCI_E_INVALID_PARAMS;
492*54fd6939SJiyong Park 
493*54fd6939SJiyong Park 	/* Sanity check the requested state */
494*54fd6939SJiyong Park 	if (pstate == PSTATE_TYPE_STANDBY) {
495*54fd6939SJiyong Park 		/*
496*54fd6939SJiyong Park 		 * It's possible to enter standby only on power level 0
497*54fd6939SJiyong Park 		 * Ignore any other power level.
498*54fd6939SJiyong Park 		 */
499*54fd6939SJiyong Park 		if (pwr_lvl != 0)
500*54fd6939SJiyong Park 			return PSCI_E_INVALID_PARAMS;
501*54fd6939SJiyong Park 
502*54fd6939SJiyong Park 		req_state->pwr_domain_state[MTK_PWR_LVL0] = MTK_LOCAL_STATE_RET;
503*54fd6939SJiyong Park 	} else if (!MCDI_SSPM) {
504*54fd6939SJiyong Park 		return PSCI_E_INVALID_PARAMS;
505*54fd6939SJiyong Park 	} else {
506*54fd6939SJiyong Park 		for (i = 0; i <= pwr_lvl; i++)
507*54fd6939SJiyong Park 			req_state->pwr_domain_state[i] = MTK_LOCAL_STATE_OFF;
508*54fd6939SJiyong Park 	}
509*54fd6939SJiyong Park 
510*54fd6939SJiyong Park 	return PSCI_E_SUCCESS;
511*54fd6939SJiyong Park }
512*54fd6939SJiyong Park 
513*54fd6939SJiyong Park #endif /* PSCI_EXTENDED_STATE_ID */
514*54fd6939SJiyong Park 
515*54fd6939SJiyong Park /*******************************************************************************
516*54fd6939SJiyong Park  * MTK handlers to shutdown/reboot the system
517*54fd6939SJiyong Park  ******************************************************************************/
plat_mtk_system_off(void)518*54fd6939SJiyong Park static void __dead2 plat_mtk_system_off(void)
519*54fd6939SJiyong Park {
520*54fd6939SJiyong Park 	INFO("MTK System Off\n");
521*54fd6939SJiyong Park 
522*54fd6939SJiyong Park 	rtc_power_off_sequence();
523*54fd6939SJiyong Park 	wk_pmic_enable_sdn_delay();
524*54fd6939SJiyong Park 	pmic_power_off();
525*54fd6939SJiyong Park 
526*54fd6939SJiyong Park 	wfi();
527*54fd6939SJiyong Park 	ERROR("MTK System Off: operation not handled.\n");
528*54fd6939SJiyong Park 	panic();
529*54fd6939SJiyong Park }
530*54fd6939SJiyong Park 
plat_mtk_system_reset(void)531*54fd6939SJiyong Park static void __dead2 plat_mtk_system_reset(void)
532*54fd6939SJiyong Park {
533*54fd6939SJiyong Park 	struct bl_aux_gpio_info *gpio_reset = plat_get_mtk_gpio_reset();
534*54fd6939SJiyong Park 
535*54fd6939SJiyong Park 	INFO("MTK System Reset\n");
536*54fd6939SJiyong Park 
537*54fd6939SJiyong Park 	mt_set_gpio_out(gpio_reset->index, gpio_reset->polarity);
538*54fd6939SJiyong Park 
539*54fd6939SJiyong Park 	wfi();
540*54fd6939SJiyong Park 	ERROR("MTK System Reset: operation not handled.\n");
541*54fd6939SJiyong Park 	panic();
542*54fd6939SJiyong Park }
543*54fd6939SJiyong Park 
plat_mtk_get_sys_suspend_power_state(psci_power_state_t * req_state)544*54fd6939SJiyong Park static void plat_mtk_get_sys_suspend_power_state(psci_power_state_t *req_state)
545*54fd6939SJiyong Park {
546*54fd6939SJiyong Park 	assert(PLAT_MAX_PWR_LVL >= 2);
547*54fd6939SJiyong Park 
548*54fd6939SJiyong Park 	for (int i = MPIDR_AFFLVL0; i <= PLAT_MAX_PWR_LVL; i++)
549*54fd6939SJiyong Park 		req_state->pwr_domain_state[i] = MTK_LOCAL_STATE_OFF;
550*54fd6939SJiyong Park }
551*54fd6939SJiyong Park 
552*54fd6939SJiyong Park /*******************************************************************************
553*54fd6939SJiyong Park  * MTK_platform handler called when an affinity instance is about to be turned
554*54fd6939SJiyong Park  * on. The level and mpidr determine the affinity instance.
555*54fd6939SJiyong Park  ******************************************************************************/
556*54fd6939SJiyong Park static const plat_psci_ops_t plat_plat_pm_ops = {
557*54fd6939SJiyong Park 	.cpu_standby			= plat_cpu_standby,
558*54fd6939SJiyong Park 	.pwr_domain_on			= plat_mtk_power_domain_on,
559*54fd6939SJiyong Park 	.pwr_domain_on_finish		= plat_mtk_power_domain_on_finish,
560*54fd6939SJiyong Park 	.pwr_domain_off			= plat_mtk_power_domain_off,
561*54fd6939SJiyong Park 	.pwr_domain_suspend		= plat_mtk_power_domain_suspend,
562*54fd6939SJiyong Park 	.pwr_domain_suspend_finish	= plat_mtk_power_domain_suspend_finish,
563*54fd6939SJiyong Park 	.system_off			= plat_mtk_system_off,
564*54fd6939SJiyong Park 	.system_reset			= plat_mtk_system_reset,
565*54fd6939SJiyong Park 	.validate_power_state		= plat_mtk_validate_power_state,
566*54fd6939SJiyong Park 	.get_sys_suspend_power_state	= plat_mtk_get_sys_suspend_power_state
567*54fd6939SJiyong Park };
568*54fd6939SJiyong Park 
plat_setup_psci_ops(uintptr_t sec_entrypoint,const plat_psci_ops_t ** psci_ops)569*54fd6939SJiyong Park int plat_setup_psci_ops(uintptr_t sec_entrypoint,
570*54fd6939SJiyong Park 			const plat_psci_ops_t **psci_ops)
571*54fd6939SJiyong Park {
572*54fd6939SJiyong Park 	unsigned int i;
573*54fd6939SJiyong Park 
574*54fd6939SJiyong Park 	*psci_ops = &plat_plat_pm_ops;
575*54fd6939SJiyong Park 	secure_entrypoint = sec_entrypoint;
576*54fd6939SJiyong Park 
577*54fd6939SJiyong Park 	/* Init cpu reset arch as AARCH64 of cluster 0 */
578*54fd6939SJiyong Park 	for (i = 0; i < PLATFORM_MAX_CPUS_PER_CLUSTER; i++) {
579*54fd6939SJiyong Park 		mcucfg_init_archstate(0, i, 1);
580*54fd6939SJiyong Park 		mcucfg_set_bootaddr(0, i, secure_entrypoint);
581*54fd6939SJiyong Park 	}
582*54fd6939SJiyong Park 
583*54fd6939SJiyong Park 	if (!check_mcdi_ctl_stat()) {
584*54fd6939SJiyong Park 		HP_SSPM_CTRL = false;
585*54fd6939SJiyong Park 		MCDI_SSPM = false;
586*54fd6939SJiyong Park 	}
587*54fd6939SJiyong Park 
588*54fd6939SJiyong Park 	return 0;
589*54fd6939SJiyong Park }
590