xref: /aosp_15_r20/external/arm-trusted-firmware/plat/mediatek/mt8183/include/mcucfg.h (revision 54fd6939e177f8ff529b10183254802c76df6d08)
1*54fd6939SJiyong Park /*
2*54fd6939SJiyong Park  * Copyright (c) 2019, ARM Limited and Contributors. All rights reserved.
3*54fd6939SJiyong Park  *
4*54fd6939SJiyong Park  * SPDX-License-Identifier: BSD-3-Clause
5*54fd6939SJiyong Park  */
6*54fd6939SJiyong Park 
7*54fd6939SJiyong Park #ifndef MT8183_MCUCFG_H
8*54fd6939SJiyong Park #define MT8183_MCUCFG_H
9*54fd6939SJiyong Park 
10*54fd6939SJiyong Park #include <platform_def.h>
11*54fd6939SJiyong Park #include <stdint.h>
12*54fd6939SJiyong Park 
13*54fd6939SJiyong Park struct mt8183_mcucfg_regs {
14*54fd6939SJiyong Park 	uint32_t mp0_ca7l_cache_config;		/* 0x0 */
15*54fd6939SJiyong Park 	struct {
16*54fd6939SJiyong Park 		uint32_t mem_delsel0;
17*54fd6939SJiyong Park 		uint32_t mem_delsel1;
18*54fd6939SJiyong Park 	} mp0_cpu[4];				/* 0x4 */
19*54fd6939SJiyong Park 	uint32_t mp0_cache_mem_delsel0;		/* 0x24 */
20*54fd6939SJiyong Park 	uint32_t mp0_cache_mem_delsel1;		/* 0x28 */
21*54fd6939SJiyong Park 	uint32_t mp0_axi_config;		/* 0x2C */
22*54fd6939SJiyong Park 	uint32_t mp0_misc_config[10];		/* 0x30 */
23*54fd6939SJiyong Park 	uint32_t mp0_ca7l_cfg_dis;		/* 0x58 */
24*54fd6939SJiyong Park 	uint32_t mp0_ca7l_clken_ctrl;		/* 0x5C */
25*54fd6939SJiyong Park 	uint32_t mp0_ca7l_rst_ctrl;		/* 0x60 */
26*54fd6939SJiyong Park 	uint32_t mp0_ca7l_misc_config;		/* 0x64 */
27*54fd6939SJiyong Park 	uint32_t mp0_ca7l_dbg_pwr_ctrl;		/* 0x68 */
28*54fd6939SJiyong Park 	uint32_t mp0_rw_rsvd0;			/* 0x6C */
29*54fd6939SJiyong Park 	uint32_t mp0_rw_rsvd1;			/* 0x70 */
30*54fd6939SJiyong Park 	uint32_t mp0_ro_rsvd;			/* 0x74 */
31*54fd6939SJiyong Park 	uint32_t reserved0_0;			/* 0x78 */
32*54fd6939SJiyong Park 	uint32_t mp0_l2_cache_parity1_rdata;	/* 0x7C */
33*54fd6939SJiyong Park 	uint32_t mp0_l2_cache_parity2_rdata;	/* 0x80 */
34*54fd6939SJiyong Park 	uint32_t reserved0_1;			/* 0x84 */
35*54fd6939SJiyong Park 	uint32_t mp0_rgu_dcm_config;		/* 0x88 */
36*54fd6939SJiyong Park 	uint32_t mp0_ca53_specific_ctrl;	/* 0x8C */
37*54fd6939SJiyong Park 	uint32_t mp0_esr_case;			/* 0x90 */
38*54fd6939SJiyong Park 	uint32_t mp0_esr_mask;			/* 0x94 */
39*54fd6939SJiyong Park 	uint32_t mp0_esr_trig_en;		/* 0x98 */
40*54fd6939SJiyong Park 	uint32_t reserved_0_2;			/* 0x9C */
41*54fd6939SJiyong Park 	uint32_t mp0_ses_cg_en;			/* 0xA0 */
42*54fd6939SJiyong Park 	uint32_t reserved0_3[216];		/* 0xA4 */
43*54fd6939SJiyong Park 	uint32_t mp_dbg_ctrl;			/* 0x404 */
44*54fd6939SJiyong Park 	uint32_t reserved0_4[34];		/* 0x408 */
45*54fd6939SJiyong Park 	uint32_t mp_dfd_ctrl;			/* 0x490 */
46*54fd6939SJiyong Park 	uint32_t dfd_cnt_l;			/* 0x494 */
47*54fd6939SJiyong Park 	uint32_t dfd_cnt_h;			/* 0x498 */
48*54fd6939SJiyong Park 	uint32_t misccfg_ro_rsvd;		/* 0x49C */
49*54fd6939SJiyong Park 	uint32_t reserved0_5[24];		/* 0x4A0 */
50*54fd6939SJiyong Park 	uint32_t mp1_rst_status;		/* 0x500 */
51*54fd6939SJiyong Park 	uint32_t mp1_dbg_ctrl;			/* 0x504 */
52*54fd6939SJiyong Park 	uint32_t mp1_dbg_flag;			/* 0x508 */
53*54fd6939SJiyong Park 	uint32_t mp1_ca7l_ir_mon;		/* 0x50C */
54*54fd6939SJiyong Park 	uint32_t reserved0_6[32];		/* 0x510 */
55*54fd6939SJiyong Park 	uint32_t mcusys_dbg_mon_sel_a;		/* 0x590 */
56*54fd6939SJiyong Park 	uint32_t mcucys_dbg_mon;		/* 0x594 */
57*54fd6939SJiyong Park 	uint32_t misccfg_sec_voi_status0;	/* 0x598 */
58*54fd6939SJiyong Park 	uint32_t misccfg_sec_vio_status1;	/* 0x59C */
59*54fd6939SJiyong Park 	uint32_t reserved0_7[18];		/* 0x5A0 */
60*54fd6939SJiyong Park 	uint32_t gic500_int_mask;		/* 0x5E8 */
61*54fd6939SJiyong Park 	uint32_t core_rst_en_latch;		/* 0x5EC */
62*54fd6939SJiyong Park 	uint32_t reserved0_8[3];		/* 0x5F0 */
63*54fd6939SJiyong Park 	uint32_t dbg_core_ret;			/* 0x5FC */
64*54fd6939SJiyong Park 	uint32_t mcusys_config_a;		/* 0x600 */
65*54fd6939SJiyong Park 	uint32_t mcusys_config1_a;		/* 0x604 */
66*54fd6939SJiyong Park 	uint32_t mcusys_gic_prebase_a;		/* 0x608 */
67*54fd6939SJiyong Park 	uint32_t mcusys_pinmux;			/* 0x60C */
68*54fd6939SJiyong Park 	uint32_t sec_range0_start;		/* 0x610 */
69*54fd6939SJiyong Park 	uint32_t sec_range0_end;		/* 0x614 */
70*54fd6939SJiyong Park 	uint32_t sec_range_enable;		/* 0x618 */
71*54fd6939SJiyong Park 	uint32_t l2c_mm_base;			/* 0x61C */
72*54fd6939SJiyong Park 	uint32_t reserved0_9[8];		/* 0x620 */
73*54fd6939SJiyong Park 	uint32_t aclken_div;			/* 0x640 */
74*54fd6939SJiyong Park 	uint32_t pclken_div;			/* 0x644 */
75*54fd6939SJiyong Park 	uint32_t l2c_sram_ctrl;			/* 0x648 */
76*54fd6939SJiyong Park 	uint32_t armpll_jit_ctrl;		/* 0x64C */
77*54fd6939SJiyong Park 	uint32_t cci_addrmap;			/* 0x650 */
78*54fd6939SJiyong Park 	uint32_t cci_config;			/* 0x654 */
79*54fd6939SJiyong Park 	uint32_t cci_periphbase;		/* 0x658 */
80*54fd6939SJiyong Park 	uint32_t cci_nevntcntovfl;		/* 0x65C */
81*54fd6939SJiyong Park 	uint32_t cci_clk_ctrl;			/* 0x660 */
82*54fd6939SJiyong Park 	uint32_t cci_acel_s1_ctrl;		/* 0x664 */
83*54fd6939SJiyong Park 	uint32_t mcusys_bus_fabric_dcm_ctrl;	/* 0x668 */
84*54fd6939SJiyong Park 	uint32_t mcu_misc_dcm_ctrl;		/* 0x66C */
85*54fd6939SJiyong Park 	uint32_t xgpt_ctl;			/* 0x670 */
86*54fd6939SJiyong Park 	uint32_t xgpt_idx;			/* 0x674 */
87*54fd6939SJiyong Park 	uint32_t reserved0_10[3];		/* 0x678 */
88*54fd6939SJiyong Park 	uint32_t mcusys_rw_rsvd0;		/* 0x684 */
89*54fd6939SJiyong Park 	uint32_t mcusys_rw_rsvd1;		/* 0x688 */
90*54fd6939SJiyong Park 	uint32_t reserved0_11[13];		/* 0x68C */
91*54fd6939SJiyong Park 	uint32_t gic_500_delsel_ctl;		/* 0x6C0 */
92*54fd6939SJiyong Park 	uint32_t etb_delsel_ctl;		/* 0x6C4 */
93*54fd6939SJiyong Park 	uint32_t etb_rst_ctl;			/* 0x6C8 */
94*54fd6939SJiyong Park 	uint32_t reserved0_12[29];		/* 0x6CC */
95*54fd6939SJiyong Park 	uint32_t cci_adb400_dcm_config;		/* 0x740 */
96*54fd6939SJiyong Park 	uint32_t sync_dcm_config;		/* 0x744 */
97*54fd6939SJiyong Park 	uint32_t reserved0_13;			/* 0x748 */
98*54fd6939SJiyong Park 	uint32_t sync_dcm_cluster_config;	/* 0x74C */
99*54fd6939SJiyong Park 	uint32_t sw_udi;			/* 0x750 */
100*54fd6939SJiyong Park 	uint32_t reserved0_14;			/* 0x754 */
101*54fd6939SJiyong Park 	uint32_t gic_sync_dcm;			/* 0x758 */
102*54fd6939SJiyong Park 	uint32_t big_dbg_pwr_ctrl;		/* 0x75C */
103*54fd6939SJiyong Park 	uint32_t gic_cpu_periphbase;		/* 0x760 */
104*54fd6939SJiyong Park 	uint32_t axi_cpu_config;		/* 0x764 */
105*54fd6939SJiyong Park 	uint32_t reserved0_15[2];		/* 0x768 */
106*54fd6939SJiyong Park 	uint32_t mcsib_sys_ctrl1;		/* 0x770 */
107*54fd6939SJiyong Park 	uint32_t mcsib_sys_ctrl2;		/* 0x774 */
108*54fd6939SJiyong Park 	uint32_t mcsib_sys_ctrl3;		/* 0x778 */
109*54fd6939SJiyong Park 	uint32_t mcsib_sys_ctrl4;		/* 0x77C */
110*54fd6939SJiyong Park 	uint32_t mcsib_dbg_ctrl1;		/* 0x780 */
111*54fd6939SJiyong Park 	uint32_t pwrmcu_apb2to1;		/* 0x784 */
112*54fd6939SJiyong Park 	uint32_t mp0_spmc;			/* 0x788 */
113*54fd6939SJiyong Park 	uint32_t reserved0_16;			/* 0x78C */
114*54fd6939SJiyong Park 	uint32_t mp0_spmc_sram_ctl;		/* 0x790 */
115*54fd6939SJiyong Park 	uint32_t reserved0_17;			/* 0x794 */
116*54fd6939SJiyong Park 	uint32_t mp0_sw_rst_wait_cycle;		/* 0x798 */
117*54fd6939SJiyong Park 	uint32_t reserved0_18;			/* 0x79C */
118*54fd6939SJiyong Park 	uint32_t mp0_pll_divider_cfg;		/* 0x7A0 */
119*54fd6939SJiyong Park 	uint32_t reserved0_19;			/* 0x7A4 */
120*54fd6939SJiyong Park 	uint32_t mp2_pll_divider_cfg;		/* 0x7A8 */
121*54fd6939SJiyong Park 	uint32_t reserved0_20[5];		/* 0x7AC */
122*54fd6939SJiyong Park 	uint32_t bus_pll_divider_cfg;		/* 0x7C0 */
123*54fd6939SJiyong Park 	uint32_t reserved0_21[7];		/* 0x7C4 */
124*54fd6939SJiyong Park 	uint32_t clusterid_aff1;		/* 0x7E0 */
125*54fd6939SJiyong Park 	uint32_t clusterid_aff2;		/* 0x7E4 */
126*54fd6939SJiyong Park 	uint32_t reserved0_22[2];		/* 0x7E8 */
127*54fd6939SJiyong Park 	uint32_t l2_cfg_mp0;			/* 0x7F0 */
128*54fd6939SJiyong Park 	uint32_t l2_cfg_mp1;			/* 0x7F4 */
129*54fd6939SJiyong Park 	uint32_t reserved0_23[218];		/* 0x7F8 */
130*54fd6939SJiyong Park 	uint32_t mscib_dcm_en;			/* 0xB60 */
131*54fd6939SJiyong Park 	uint32_t reserved0_24[1063];		/* 0xB64 */
132*54fd6939SJiyong Park 	uint32_t cpusys0_sparkvretcntrl;	/* 0x1C00 */
133*54fd6939SJiyong Park 	uint32_t cpusys0_sparken;		/* 0x1C04 */
134*54fd6939SJiyong Park 	uint32_t cpusys0_amuxsel;		/* 0x1C08 */
135*54fd6939SJiyong Park 	uint32_t reserved0_25[9];		/* 0x1C0C */
136*54fd6939SJiyong Park 	uint32_t cpusys0_cpu0_spmc_ctl;		/* 0x1C30 */
137*54fd6939SJiyong Park 	uint32_t cpusys0_cpu1_spmc_ctl;		/* 0x1C34 */
138*54fd6939SJiyong Park 	uint32_t cpusys0_cpu2_spmc_ctl;		/* 0x1C38 */
139*54fd6939SJiyong Park 	uint32_t cpusys0_cpu3_spmc_ctl;		/* 0x1C3C */
140*54fd6939SJiyong Park 	uint32_t reserved0_26[8];		/* 0x1C40 */
141*54fd6939SJiyong Park 	uint32_t mp0_sync_dcm_cgavg_ctrl;	/* 0x1C60 */
142*54fd6939SJiyong Park 	uint32_t mp0_sync_dcm_cgavg_fact;	/* 0x1C64 */
143*54fd6939SJiyong Park 	uint32_t mp0_sync_dcm_cgavg_rfact;	/* 0x1C68 */
144*54fd6939SJiyong Park 	uint32_t mp0_sync_dcm_cgavg;		/* 0x1C6C */
145*54fd6939SJiyong Park 	uint32_t mp0_l2_parity_clr;		/* 0x1C70 */
146*54fd6939SJiyong Park 	uint32_t reserved0_27[357];		/* 0x1C74 */
147*54fd6939SJiyong Park 	uint32_t mp2_cpucfg;			/* 0x2208 */
148*54fd6939SJiyong Park 	uint32_t mp2_axi_config;		/* 0x220C */
149*54fd6939SJiyong Park 	uint32_t reserved0_28[25];		/* 0x2210 */
150*54fd6939SJiyong Park 	uint32_t mp2_sync_dcm;			/* 0x2274 */
151*54fd6939SJiyong Park 	uint32_t reserved0_29[10];		/* 0x2278 */
152*54fd6939SJiyong Park 	uint32_t ptp3_cputop_spmc0;		/* 0x22A0 */
153*54fd6939SJiyong Park 	uint32_t ptp3_cputop_spmc1;		/* 0x22A4 */
154*54fd6939SJiyong Park 	uint32_t reserved0_30[98];		/* 0x22A8 */
155*54fd6939SJiyong Park 	uint32_t ptp3_cpu0_spmc0;		/* 0x2430 */
156*54fd6939SJiyong Park 	uint32_t ptp3_cpu0_spmc1;		/* 0x2434 */
157*54fd6939SJiyong Park 	uint32_t ptp3_cpu1_spmc0;		/* 0x2438 */
158*54fd6939SJiyong Park 	uint32_t ptp3_cpu1_spmc1;		/* 0x243C */
159*54fd6939SJiyong Park 	uint32_t ptp3_cpu2_spmc0;		/* 0x2440 */
160*54fd6939SJiyong Park 	uint32_t ptp3_cpu2_spmc1;		/* 0x2444 */
161*54fd6939SJiyong Park 	uint32_t ptp3_cpu3_spmc0;		/* 0x2448 */
162*54fd6939SJiyong Park 	uint32_t ptp3_cpu3_spmc1;		/* 0x244C */
163*54fd6939SJiyong Park 	uint32_t ptp3_cpux_spmc;		/* 0x2450 */
164*54fd6939SJiyong Park 	uint32_t reserved0_31[171];		/* 0x2454 */
165*54fd6939SJiyong Park 	uint32_t spark2ld0;			/* 0x2700 */
166*54fd6939SJiyong Park };
167*54fd6939SJiyong Park 
168*54fd6939SJiyong Park static struct mt8183_mcucfg_regs *const mt8183_mcucfg = (void *)MCUCFG_BASE;
169*54fd6939SJiyong Park 
170*54fd6939SJiyong Park enum {
171*54fd6939SJiyong Park 	SW_SPARK_EN = 1 << 0,
172*54fd6939SJiyong Park 	SW_NO_WAIT_FOR_Q_CHANNEL = 1 << 1,
173*54fd6939SJiyong Park 	SW_FSM_OVERRIDE = 1 << 2,
174*54fd6939SJiyong Park 	SW_LOGIC_PRE1_PDB = 1 << 3,
175*54fd6939SJiyong Park 	SW_LOGIC_PRE2_PDB = 1 << 4,
176*54fd6939SJiyong Park 	SW_LOGIC_PDB = 1 << 5,
177*54fd6939SJiyong Park 	SW_ISO = 1 << 6,
178*54fd6939SJiyong Park 	SW_SRAM_SLEEPB = 0x3f << 7,
179*54fd6939SJiyong Park 	SW_SRAM_ISOINTB = 1 << 13,
180*54fd6939SJiyong Park 	SW_CLK_DIS = 1 << 14,
181*54fd6939SJiyong Park 	SW_CKISO = 1 << 15,
182*54fd6939SJiyong Park 	SW_PD = 0x3f << 16,
183*54fd6939SJiyong Park 	SW_HOT_PLUG_RESET = 1 << 22,
184*54fd6939SJiyong Park 	SW_PWR_ON_OVERRIDE_EN = 1 << 23,
185*54fd6939SJiyong Park 	SW_PWR_ON = 1 << 24,
186*54fd6939SJiyong Park 	SW_COQ_DIS = 1 << 25,
187*54fd6939SJiyong Park 	LOGIC_PDBO_ALL_OFF_ACK = 1 << 26,
188*54fd6939SJiyong Park 	LOGIC_PDBO_ALL_ON_ACK = 1 << 27,
189*54fd6939SJiyong Park 	LOGIC_PRE2_PDBO_ALL_ON_ACK = 1 << 28,
190*54fd6939SJiyong Park 	LOGIC_PRE1_PDBO_ALL_ON_ACK = 1 << 29
191*54fd6939SJiyong Park };
192*54fd6939SJiyong Park 
193*54fd6939SJiyong Park enum {
194*54fd6939SJiyong Park 	CPU_SW_SPARK_EN = 1 << 0,
195*54fd6939SJiyong Park 	CPU_SW_NO_WAIT_FOR_Q_CHANNEL = 1 << 1,
196*54fd6939SJiyong Park 	CPU_SW_FSM_OVERRIDE = 1 << 2,
197*54fd6939SJiyong Park 	CPU_SW_LOGIC_PRE1_PDB = 1 << 3,
198*54fd6939SJiyong Park 	CPU_SW_LOGIC_PRE2_PDB = 1 << 4,
199*54fd6939SJiyong Park 	CPU_SW_LOGIC_PDB = 1 << 5,
200*54fd6939SJiyong Park 	CPU_SW_ISO = 1 << 6,
201*54fd6939SJiyong Park 	CPU_SW_SRAM_SLEEPB = 1 << 7,
202*54fd6939SJiyong Park 	CPU_SW_SRAM_ISOINTB = 1 << 8,
203*54fd6939SJiyong Park 	CPU_SW_CLK_DIS = 1 << 9,
204*54fd6939SJiyong Park 	CPU_SW_CKISO = 1 << 10,
205*54fd6939SJiyong Park 	CPU_SW_PD = 0x1f << 11,
206*54fd6939SJiyong Park 	CPU_SW_HOT_PLUG_RESET = 1 << 16,
207*54fd6939SJiyong Park 	CPU_SW_POWR_ON_OVERRIDE_EN = 1 << 17,
208*54fd6939SJiyong Park 	CPU_SW_PWR_ON = 1 << 18,
209*54fd6939SJiyong Park 	CPU_SPARK2LDO_ALLSWOFF = 1 << 19,
210*54fd6939SJiyong Park 	CPU_PDBO_ALL_ON_ACK = 1 << 20,
211*54fd6939SJiyong Park 	CPU_PRE2_PDBO_ALLON_ACK = 1 << 21,
212*54fd6939SJiyong Park 	CPU_PRE1_PDBO_ALLON_ACK = 1 << 22
213*54fd6939SJiyong Park };
214*54fd6939SJiyong Park 
215*54fd6939SJiyong Park enum {
216*54fd6939SJiyong Park 	MP2_AXI_CONFIG_ACINACTM = 1 << 0,
217*54fd6939SJiyong Park 	MPx_AXI_CONFIG_ACINACTM = 1 << 4,
218*54fd6939SJiyong Park 	MPX_CA7_MISC_CONFIG_STANDBYWFIL2 = 1 << 28
219*54fd6939SJiyong Park };
220*54fd6939SJiyong Park 
221*54fd6939SJiyong Park enum {
222*54fd6939SJiyong Park 	MP0_CPU0_STANDBYWFE = 1 << 20,
223*54fd6939SJiyong Park 	MP0_CPU1_STANDBYWFE = 1 << 21,
224*54fd6939SJiyong Park 	MP0_CPU2_STANDBYWFE = 1 << 22,
225*54fd6939SJiyong Park 	MP0_CPU3_STANDBYWFE = 1 << 23
226*54fd6939SJiyong Park };
227*54fd6939SJiyong Park 
228*54fd6939SJiyong Park enum {
229*54fd6939SJiyong Park 	MP1_CPU0_STANDBYWFE = 1 << 20,
230*54fd6939SJiyong Park 	MP1_CPU1_STANDBYWFE = 1 << 21,
231*54fd6939SJiyong Park 	MP1_CPU2_STANDBYWFE = 1 << 22,
232*54fd6939SJiyong Park 	MP1_CPU3_STANDBYWFE = 1 << 23
233*54fd6939SJiyong Park };
234*54fd6939SJiyong Park 
235*54fd6939SJiyong Park enum {
236*54fd6939SJiyong Park 	B_SW_HOT_PLUG_RESET = 1 << 30,
237*54fd6939SJiyong Park 	B_SW_PD_OFFSET = 18,
238*54fd6939SJiyong Park 	B_SW_PD = 0x3f << B_SW_PD_OFFSET,
239*54fd6939SJiyong Park 	B_SW_SRAM_SLEEPB_OFFSET = 12,
240*54fd6939SJiyong Park 	B_SW_SRAM_SLEEPB = 0x3f << B_SW_SRAM_SLEEPB_OFFSET
241*54fd6939SJiyong Park };
242*54fd6939SJiyong Park 
243*54fd6939SJiyong Park enum {
244*54fd6939SJiyong Park 	B_SW_SRAM_ISOINTB = 1 << 9,
245*54fd6939SJiyong Park 	B_SW_ISO = 1 << 8,
246*54fd6939SJiyong Park 	B_SW_LOGIC_PDB = 1 << 7,
247*54fd6939SJiyong Park 	B_SW_LOGIC_PRE2_PDB = 1 << 6,
248*54fd6939SJiyong Park 	B_SW_LOGIC_PRE1_PDB = 1 << 5,
249*54fd6939SJiyong Park 	B_SW_FSM_OVERRIDE = 1 << 4,
250*54fd6939SJiyong Park 	B_SW_PWR_ON = 1 << 3,
251*54fd6939SJiyong Park 	B_SW_PWR_ON_OVERRIDE_EN = 1 << 2
252*54fd6939SJiyong Park };
253*54fd6939SJiyong Park 
254*54fd6939SJiyong Park enum {
255*54fd6939SJiyong Park 	B_FSM_STATE_OUT_OFFSET = 6,
256*54fd6939SJiyong Park 	B_FSM_STATE_OUT_MASK = 0x1f << B_FSM_STATE_OUT_OFFSET,
257*54fd6939SJiyong Park 	B_SW_LOGIC_PDBO_ALL_OFF_ACK = 1 << 5,
258*54fd6939SJiyong Park 	B_SW_LOGIC_PDBO_ALL_ON_ACK = 1 << 4,
259*54fd6939SJiyong Park 	B_SW_LOGIC_PRE2_PDBO_ALL_ON_ACK = 1 << 3,
260*54fd6939SJiyong Park 	B_SW_LOGIC_PRE1_PDBO_ALL_ON_ACK = 1 << 2,
261*54fd6939SJiyong Park 	B_FSM_OFF = 0 << B_FSM_STATE_OUT_OFFSET,
262*54fd6939SJiyong Park 	B_FSM_ON = 1 << B_FSM_STATE_OUT_OFFSET,
263*54fd6939SJiyong Park 	B_FSM_RET = 2 << B_FSM_STATE_OUT_OFFSET
264*54fd6939SJiyong Park };
265*54fd6939SJiyong Park 
266*54fd6939SJiyong Park /* APB Module infracfg_ao */
267*54fd6939SJiyong Park enum {
268*54fd6939SJiyong Park 	INFRA_TOPAXI_PROTECTEN_1 = INFRACFG_AO_BASE + 0x250,
269*54fd6939SJiyong Park 	INFRA_TOPAXI_PROTECTSTA1_1 = INFRACFG_AO_BASE + 0x258,
270*54fd6939SJiyong Park 	INFRA_TOPAXI_PROTECTEN_1_SET = INFRACFG_AO_BASE + 0x2A8,
271*54fd6939SJiyong Park 	INFRA_TOPAXI_PROTECTEN_1_CLR = INFRACFG_AO_BASE + 0x2AC
272*54fd6939SJiyong Park };
273*54fd6939SJiyong Park 
274*54fd6939SJiyong Park enum {
275*54fd6939SJiyong Park 	IDX_PROTECT_MP0_CACTIVE = 10,
276*54fd6939SJiyong Park 	IDX_PROTECT_MP1_CACTIVE = 11,
277*54fd6939SJiyong Park 	IDX_PROTECT_ICC0_CACTIVE = 12,
278*54fd6939SJiyong Park 	IDX_PROTECT_ICD0_CACTIVE = 13,
279*54fd6939SJiyong Park 	IDX_PROTECT_ICC1_CACTIVE = 14,
280*54fd6939SJiyong Park 	IDX_PROTECT_ICD1_CACTIVE = 15,
281*54fd6939SJiyong Park 	IDX_PROTECT_L2C0_CACTIVE = 26,
282*54fd6939SJiyong Park 	IDX_PROTECT_L2C1_CACTIVE = 27
283*54fd6939SJiyong Park };
284*54fd6939SJiyong Park 
285*54fd6939SJiyong Park /* cpu boot mode */
286*54fd6939SJiyong Park enum {
287*54fd6939SJiyong Park 	MP0_CPUCFG_64BIT_SHIFT = 12,
288*54fd6939SJiyong Park 	MP1_CPUCFG_64BIT_SHIFT = 28,
289*54fd6939SJiyong Park 	MP0_CPUCFG_64BIT = 0xf << MP0_CPUCFG_64BIT_SHIFT,
290*54fd6939SJiyong Park 	MP1_CPUCFG_64BIT = 0xfu << MP1_CPUCFG_64BIT_SHIFT
291*54fd6939SJiyong Park };
292*54fd6939SJiyong Park 
293*54fd6939SJiyong Park /* scu related */
294*54fd6939SJiyong Park enum {
295*54fd6939SJiyong Park 	MP0_ACINACTM_SHIFT = 4,
296*54fd6939SJiyong Park 	MP1_ACINACTM_SHIFT = 4,
297*54fd6939SJiyong Park 	MP2_ACINACTM_SHIFT = 0,
298*54fd6939SJiyong Park 	MP0_ACINACTM = 1 << MP0_ACINACTM_SHIFT,
299*54fd6939SJiyong Park 	MP1_ACINACTM = 1 << MP1_ACINACTM_SHIFT,
300*54fd6939SJiyong Park 	MP2_ACINACTM = 1 << MP2_ACINACTM_SHIFT
301*54fd6939SJiyong Park };
302*54fd6939SJiyong Park 
303*54fd6939SJiyong Park enum {
304*54fd6939SJiyong Park 	MP1_DIS_RGU0_WAIT_PD_CPUS_L1_ACK_SHIFT = 0,
305*54fd6939SJiyong Park 	MP1_DIS_RGU1_WAIT_PD_CPUS_L1_ACK_SHIFT = 4,
306*54fd6939SJiyong Park 	MP1_DIS_RGU2_WAIT_PD_CPUS_L1_ACK_SHIFT = 8,
307*54fd6939SJiyong Park 	MP1_DIS_RGU3_WAIT_PD_CPUS_L1_ACK_SHIFT = 12,
308*54fd6939SJiyong Park 	MP1_DIS_RGU_NOCPU_WAIT_PD_CPUS_L1_ACK_SHIFT = 16,
309*54fd6939SJiyong Park 
310*54fd6939SJiyong Park 	MP1_DIS_RGU0_WAIT_PD_CPUS_L1_ACK =
311*54fd6939SJiyong Park 		0xf << MP1_DIS_RGU0_WAIT_PD_CPUS_L1_ACK_SHIFT,
312*54fd6939SJiyong Park 	MP1_DIS_RGU1_WAIT_PD_CPUS_L1_ACK =
313*54fd6939SJiyong Park 		0xf << MP1_DIS_RGU1_WAIT_PD_CPUS_L1_ACK_SHIFT,
314*54fd6939SJiyong Park 	MP1_DIS_RGU2_WAIT_PD_CPUS_L1_ACK =
315*54fd6939SJiyong Park 		0xf << MP1_DIS_RGU2_WAIT_PD_CPUS_L1_ACK_SHIFT,
316*54fd6939SJiyong Park 	MP1_DIS_RGU3_WAIT_PD_CPUS_L1_ACK =
317*54fd6939SJiyong Park 		0xf << MP1_DIS_RGU3_WAIT_PD_CPUS_L1_ACK_SHIFT,
318*54fd6939SJiyong Park 	MP1_DIS_RGU_NOCPU_WAIT_PD_CPUS_L1_ACK =
319*54fd6939SJiyong Park 		0xf << MP1_DIS_RGU_NOCPU_WAIT_PD_CPUS_L1_ACK_SHIFT
320*54fd6939SJiyong Park };
321*54fd6939SJiyong Park 
322*54fd6939SJiyong Park enum {
323*54fd6939SJiyong Park 	MP1_AINACTS_SHIFT = 4,
324*54fd6939SJiyong Park 	MP1_AINACTS = 1 << MP1_AINACTS_SHIFT
325*54fd6939SJiyong Park };
326*54fd6939SJiyong Park 
327*54fd6939SJiyong Park enum {
328*54fd6939SJiyong Park 	MP1_SW_CG_GEN_SHIFT = 12,
329*54fd6939SJiyong Park 	MP1_SW_CG_GEN = 1 << MP1_SW_CG_GEN_SHIFT
330*54fd6939SJiyong Park };
331*54fd6939SJiyong Park 
332*54fd6939SJiyong Park enum {
333*54fd6939SJiyong Park 	MP1_L2RSTDISABLE_SHIFT = 14,
334*54fd6939SJiyong Park 	MP1_L2RSTDISABLE = 1 << MP1_L2RSTDISABLE_SHIFT
335*54fd6939SJiyong Park };
336*54fd6939SJiyong Park 
337*54fd6939SJiyong Park /* bus pll divider dcm related */
338*54fd6939SJiyong Park enum {
339*54fd6939SJiyong Park 	BUS_PLLDIVIDER_DCM_DBC_CNT_0_SHIFT = 11,
340*54fd6939SJiyong Park 	BUS_PLLDIV_ARMWFI_DCM_EN_SHIFT = 24,
341*54fd6939SJiyong Park 	BUS_PLLDIV_ARMWFE_DCM_EN_SHIFT = 25,
342*54fd6939SJiyong Park 
343*54fd6939SJiyong Park 	BUS_PLLDIV_DCM = (1 << BUS_PLLDIVIDER_DCM_DBC_CNT_0_SHIFT) |
344*54fd6939SJiyong Park 			 (1 << BUS_PLLDIV_ARMWFI_DCM_EN_SHIFT) |
345*54fd6939SJiyong Park 			 (1 << BUS_PLLDIV_ARMWFE_DCM_EN_SHIFT)
346*54fd6939SJiyong Park };
347*54fd6939SJiyong Park 
348*54fd6939SJiyong Park /* mp0 pll divider dcm related */
349*54fd6939SJiyong Park enum {
350*54fd6939SJiyong Park 	MP0_PLLDIV_DCM_DBC_CNT_0_SHIFT = 11,
351*54fd6939SJiyong Park 	MP0_PLLDIV_ARMWFI_DCM_EN_SHIFT = 24,
352*54fd6939SJiyong Park 	MP0_PLLDIV_ARMWFE_DCM_EN_SHIFT = 25,
353*54fd6939SJiyong Park 	MP0_PLLDIV_LASTCORE_IDLE_EN_SHIFT = 31,
354*54fd6939SJiyong Park 	MP0_PLLDIV_DCM = (1 << MP0_PLLDIV_DCM_DBC_CNT_0_SHIFT) |
355*54fd6939SJiyong Park 			 (1 << MP0_PLLDIV_ARMWFI_DCM_EN_SHIFT) |
356*54fd6939SJiyong Park 			 (1 << MP0_PLLDIV_ARMWFE_DCM_EN_SHIFT) |
357*54fd6939SJiyong Park 			 (1u << MP0_PLLDIV_LASTCORE_IDLE_EN_SHIFT)
358*54fd6939SJiyong Park };
359*54fd6939SJiyong Park 
360*54fd6939SJiyong Park /* mp2 pll divider dcm related */
361*54fd6939SJiyong Park enum {
362*54fd6939SJiyong Park 	MP2_PLLDIV_DCM_DBC_CNT_0_SHIFT = 11,
363*54fd6939SJiyong Park 	MP2_PLLDIV_ARMWFI_DCM_EN_SHIFT = 24,
364*54fd6939SJiyong Park 	MP2_PLLDIV_ARMWFE_DCM_EN_SHIFT = 25,
365*54fd6939SJiyong Park 	MP2_PLLDIV_LASTCORE_IDLE_EN_SHIFT = 31,
366*54fd6939SJiyong Park 	MP2_PLLDIV_DCM = (1 << MP2_PLLDIV_DCM_DBC_CNT_0_SHIFT) |
367*54fd6939SJiyong Park 			 (1 << MP2_PLLDIV_ARMWFI_DCM_EN_SHIFT) |
368*54fd6939SJiyong Park 			 (1 << MP2_PLLDIV_ARMWFE_DCM_EN_SHIFT) |
369*54fd6939SJiyong Park 			 (1u << MP2_PLLDIV_LASTCORE_IDLE_EN_SHIFT)
370*54fd6939SJiyong Park };
371*54fd6939SJiyong Park 
372*54fd6939SJiyong Park /* mcsib dcm related */
373*54fd6939SJiyong Park enum {
374*54fd6939SJiyong Park 	MCSIB_CACTIVE_SEL_SHIFT = 0,
375*54fd6939SJiyong Park 	MCSIB_DCM_EN_SHIFT = 16,
376*54fd6939SJiyong Park 
377*54fd6939SJiyong Park 	MCSIB_CACTIVE_SEL_MASK = 0xffff << MCSIB_CACTIVE_SEL_SHIFT,
378*54fd6939SJiyong Park 	MCSIB_CACTIVE_SEL = 0xffff << MCSIB_CACTIVE_SEL_SHIFT,
379*54fd6939SJiyong Park 
380*54fd6939SJiyong Park 	MCSIB_DCM_MASK = 0xffffu << MCSIB_DCM_EN_SHIFT,
381*54fd6939SJiyong Park 	MCSIB_DCM = 0xffffu << MCSIB_DCM_EN_SHIFT,
382*54fd6939SJiyong Park };
383*54fd6939SJiyong Park 
384*54fd6939SJiyong Park /* cci adb400 dcm related */
385*54fd6939SJiyong Park enum {
386*54fd6939SJiyong Park 	CCI_M0_ADB400_DCM_EN_SHIFT = 0,
387*54fd6939SJiyong Park 	CCI_M1_ADB400_DCM_EN_SHIFT = 1,
388*54fd6939SJiyong Park 	CCI_M2_ADB400_DCM_EN_SHIFT = 2,
389*54fd6939SJiyong Park 	CCI_S2_ADB400_DCM_EN_SHIFT = 3,
390*54fd6939SJiyong Park 	CCI_S3_ADB400_DCM_EN_SHIFT = 4,
391*54fd6939SJiyong Park 	CCI_S4_ADB400_DCM_EN_SHIFT = 5,
392*54fd6939SJiyong Park 	CCI_S5_ADB400_DCM_EN_SHIFT = 6,
393*54fd6939SJiyong Park 	ACP_S3_ADB400_DCM_EN_SHIFT = 11,
394*54fd6939SJiyong Park 
395*54fd6939SJiyong Park 	CCI_ADB400_DCM_MASK = (1 << CCI_M0_ADB400_DCM_EN_SHIFT) |
396*54fd6939SJiyong Park 			      (1 << CCI_M1_ADB400_DCM_EN_SHIFT) |
397*54fd6939SJiyong Park 			      (1 << CCI_M2_ADB400_DCM_EN_SHIFT) |
398*54fd6939SJiyong Park 			      (1 << CCI_S2_ADB400_DCM_EN_SHIFT) |
399*54fd6939SJiyong Park 			      (1 << CCI_S4_ADB400_DCM_EN_SHIFT) |
400*54fd6939SJiyong Park 			      (1 << CCI_S4_ADB400_DCM_EN_SHIFT) |
401*54fd6939SJiyong Park 			      (1 << CCI_S5_ADB400_DCM_EN_SHIFT) |
402*54fd6939SJiyong Park 			      (1 << ACP_S3_ADB400_DCM_EN_SHIFT),
403*54fd6939SJiyong Park 	CCI_ADB400_DCM = (1 << CCI_M0_ADB400_DCM_EN_SHIFT) |
404*54fd6939SJiyong Park 			 (1 << CCI_M1_ADB400_DCM_EN_SHIFT) |
405*54fd6939SJiyong Park 			 (1 << CCI_M2_ADB400_DCM_EN_SHIFT) |
406*54fd6939SJiyong Park 			 (0 << CCI_S2_ADB400_DCM_EN_SHIFT) |
407*54fd6939SJiyong Park 			 (0 << CCI_S4_ADB400_DCM_EN_SHIFT) |
408*54fd6939SJiyong Park 			 (0 << CCI_S4_ADB400_DCM_EN_SHIFT) |
409*54fd6939SJiyong Park 			 (0 << CCI_S5_ADB400_DCM_EN_SHIFT) |
410*54fd6939SJiyong Park 			 (1 << ACP_S3_ADB400_DCM_EN_SHIFT)
411*54fd6939SJiyong Park };
412*54fd6939SJiyong Park 
413*54fd6939SJiyong Park /* sync dcm related */
414*54fd6939SJiyong Park enum {
415*54fd6939SJiyong Park 	CCI_SYNC_DCM_DIV_EN_SHIFT = 0,
416*54fd6939SJiyong Park 	CCI_SYNC_DCM_UPDATE_TOG_SHIFT = 1,
417*54fd6939SJiyong Park 	CCI_SYNC_DCM_DIV_SEL_SHIFT = 2,
418*54fd6939SJiyong Park 	MP0_SYNC_DCM_DIV_EN_SHIFT = 10,
419*54fd6939SJiyong Park 	MP0_SYNC_DCM_UPDATE_TOG_SHIFT = 11,
420*54fd6939SJiyong Park 	MP0_SYNC_DCM_DIV_SEL_SHIFT = 12,
421*54fd6939SJiyong Park 
422*54fd6939SJiyong Park 	SYNC_DCM_MASK = (1 << CCI_SYNC_DCM_DIV_EN_SHIFT) |
423*54fd6939SJiyong Park 			(1 << CCI_SYNC_DCM_UPDATE_TOG_SHIFT) |
424*54fd6939SJiyong Park 			(0x7f << CCI_SYNC_DCM_DIV_SEL_SHIFT) |
425*54fd6939SJiyong Park 			(1 << MP0_SYNC_DCM_DIV_EN_SHIFT) |
426*54fd6939SJiyong Park 			(1 << MP0_SYNC_DCM_UPDATE_TOG_SHIFT) |
427*54fd6939SJiyong Park 			(0x7f << MP0_SYNC_DCM_DIV_SEL_SHIFT),
428*54fd6939SJiyong Park 	SYNC_DCM = (1 << CCI_SYNC_DCM_DIV_EN_SHIFT) |
429*54fd6939SJiyong Park 		   (1 << CCI_SYNC_DCM_UPDATE_TOG_SHIFT) |
430*54fd6939SJiyong Park 		   (0 << CCI_SYNC_DCM_DIV_SEL_SHIFT) |
431*54fd6939SJiyong Park 		   (1 << MP0_SYNC_DCM_DIV_EN_SHIFT) |
432*54fd6939SJiyong Park 		   (1 << MP0_SYNC_DCM_UPDATE_TOG_SHIFT) |
433*54fd6939SJiyong Park 		   (0 << MP0_SYNC_DCM_DIV_SEL_SHIFT)
434*54fd6939SJiyong Park };
435*54fd6939SJiyong Park 
436*54fd6939SJiyong Park /* mcu bus dcm related */
437*54fd6939SJiyong Park enum {
438*54fd6939SJiyong Park 	MCU_BUS_DCM_EN_SHIFT = 8,
439*54fd6939SJiyong Park 	MCU_BUS_DCM = 1 << MCU_BUS_DCM_EN_SHIFT
440*54fd6939SJiyong Park };
441*54fd6939SJiyong Park 
442*54fd6939SJiyong Park /* mcusys bus fabric dcm related */
443*54fd6939SJiyong Park enum {
444*54fd6939SJiyong Park 	ACLK_INFRA_DYNAMIC_CG_EN_SHIFT = 0,
445*54fd6939SJiyong Park 	EMI2_ADB400_S_DCM_CTRL_SHIFT = 1,
446*54fd6939SJiyong Park 	ACLK_GPU_DYNAMIC_CG_EN_SHIFT = 2,
447*54fd6939SJiyong Park 	ACLK_PSYS_DYNAMIC_CG_EN_SHIFT = 3,
448*54fd6939SJiyong Park 	MP0_ADB400_S_DCM_CTRL_SHIFT = 4,
449*54fd6939SJiyong Park 	MP0_ADB400_M_DCM_CTRL_SHIFT = 5,
450*54fd6939SJiyong Park 	MP1_ADB400_S_DCM_CTRL_SHIFT = 6,
451*54fd6939SJiyong Park 	MP1_ADB400_M_DCM_CTRL_SHIFT = 7,
452*54fd6939SJiyong Park 	EMICLK_EMI_DYNAMIC_CG_EN_SHIFT = 8,
453*54fd6939SJiyong Park 	INFRACLK_INFRA_DYNAMIC_CG_EN_SHIFT = 9,
454*54fd6939SJiyong Park 	EMICLK_GPU_DYNAMIC_CG_EN_SHIFT = 10,
455*54fd6939SJiyong Park 	INFRACLK_PSYS_DYNAMIC_CG_EN_SHIFT = 11,
456*54fd6939SJiyong Park 	EMICLK_EMI1_DYNAMIC_CG_EN_SHIFT = 12,
457*54fd6939SJiyong Park 	EMI1_ADB400_S_DCM_CTRL_SHIFT = 16,
458*54fd6939SJiyong Park 	MP2_ADB400_M_DCM_CTRL_SHIFT = 17,
459*54fd6939SJiyong Park 	MP0_ICC_AXI_STREAM_ARCH_CG_SHIFT = 18,
460*54fd6939SJiyong Park 	MP1_ICC_AXI_STREAM_ARCH_CG_SHIFT = 19,
461*54fd6939SJiyong Park 	MP2_ICC_AXI_STREAM_ARCH_CG_SHIFT = 20,
462*54fd6939SJiyong Park 	L2_SHARE_ADB400_DCM_CTRL_SHIFT = 21,
463*54fd6939SJiyong Park 	MP1_AGGRESS_DCM_CTRL_SHIFT = 22,
464*54fd6939SJiyong Park 	MP0_AGGRESS_DCM_CTRL_SHIFT = 23,
465*54fd6939SJiyong Park 	MP0_ADB400_ACP_S_DCM_CTRL_SHIFT = 24,
466*54fd6939SJiyong Park 	MP0_ADB400_ACP_M_DCM_CTRL_SHIFT = 25,
467*54fd6939SJiyong Park 	MP1_ADB400_ACP_S_DCM_CTRL_SHIFT = 26,
468*54fd6939SJiyong Park 	MP1_ADB400_ACP_M_DCM_CTRL_SHIFT = 27,
469*54fd6939SJiyong Park 	MP3_ADB400_M_DCM_CTRL_SHIFT = 28,
470*54fd6939SJiyong Park 	MP3_ICC_AXI_STREAM_ARCH_CG_SHIFT = 29,
471*54fd6939SJiyong Park 
472*54fd6939SJiyong Park 	MCUSYS_BUS_FABRIC_DCM_MASK = (1 << ACLK_INFRA_DYNAMIC_CG_EN_SHIFT) |
473*54fd6939SJiyong Park 				     (1 << EMI2_ADB400_S_DCM_CTRL_SHIFT) |
474*54fd6939SJiyong Park 				     (1 << ACLK_GPU_DYNAMIC_CG_EN_SHIFT) |
475*54fd6939SJiyong Park 				     (1 << ACLK_PSYS_DYNAMIC_CG_EN_SHIFT) |
476*54fd6939SJiyong Park 				     (1 << MP0_ADB400_S_DCM_CTRL_SHIFT) |
477*54fd6939SJiyong Park 				     (1 << MP0_ADB400_M_DCM_CTRL_SHIFT) |
478*54fd6939SJiyong Park 				     (1 << MP1_ADB400_S_DCM_CTRL_SHIFT) |
479*54fd6939SJiyong Park 				     (1 << MP1_ADB400_M_DCM_CTRL_SHIFT) |
480*54fd6939SJiyong Park 				     (1 << EMICLK_EMI_DYNAMIC_CG_EN_SHIFT) |
481*54fd6939SJiyong Park 				     (1 << INFRACLK_INFRA_DYNAMIC_CG_EN_SHIFT) |
482*54fd6939SJiyong Park 				     (1 << EMICLK_GPU_DYNAMIC_CG_EN_SHIFT) |
483*54fd6939SJiyong Park 				     (1 << INFRACLK_PSYS_DYNAMIC_CG_EN_SHIFT) |
484*54fd6939SJiyong Park 				     (1 << EMICLK_EMI1_DYNAMIC_CG_EN_SHIFT) |
485*54fd6939SJiyong Park 				     (1 << EMI1_ADB400_S_DCM_CTRL_SHIFT) |
486*54fd6939SJiyong Park 				     (1 << MP2_ADB400_M_DCM_CTRL_SHIFT) |
487*54fd6939SJiyong Park 				     (1 << MP0_ICC_AXI_STREAM_ARCH_CG_SHIFT) |
488*54fd6939SJiyong Park 				     (1 << MP1_ICC_AXI_STREAM_ARCH_CG_SHIFT) |
489*54fd6939SJiyong Park 				     (1 << MP2_ICC_AXI_STREAM_ARCH_CG_SHIFT) |
490*54fd6939SJiyong Park 				     (1 << L2_SHARE_ADB400_DCM_CTRL_SHIFT) |
491*54fd6939SJiyong Park 				     (1 << MP1_AGGRESS_DCM_CTRL_SHIFT) |
492*54fd6939SJiyong Park 				     (1 << MP0_AGGRESS_DCM_CTRL_SHIFT) |
493*54fd6939SJiyong Park 				     (1 << MP0_ADB400_ACP_S_DCM_CTRL_SHIFT) |
494*54fd6939SJiyong Park 				     (1 << MP0_ADB400_ACP_M_DCM_CTRL_SHIFT) |
495*54fd6939SJiyong Park 				     (1 << MP1_ADB400_ACP_S_DCM_CTRL_SHIFT) |
496*54fd6939SJiyong Park 				     (1 << MP1_ADB400_ACP_M_DCM_CTRL_SHIFT) |
497*54fd6939SJiyong Park 				     (1 << MP3_ADB400_M_DCM_CTRL_SHIFT) |
498*54fd6939SJiyong Park 				     (1 << MP3_ICC_AXI_STREAM_ARCH_CG_SHIFT),
499*54fd6939SJiyong Park 
500*54fd6939SJiyong Park 	MCUSYS_BUS_FABRIC_DCM = (1 << ACLK_INFRA_DYNAMIC_CG_EN_SHIFT) |
501*54fd6939SJiyong Park 				(1 << EMI2_ADB400_S_DCM_CTRL_SHIFT) |
502*54fd6939SJiyong Park 				(1 << ACLK_GPU_DYNAMIC_CG_EN_SHIFT) |
503*54fd6939SJiyong Park 				(1 << ACLK_PSYS_DYNAMIC_CG_EN_SHIFT) |
504*54fd6939SJiyong Park 				(0 << MP0_ADB400_S_DCM_CTRL_SHIFT) |
505*54fd6939SJiyong Park 				(0 << MP0_ADB400_M_DCM_CTRL_SHIFT) |
506*54fd6939SJiyong Park 				(1 << MP1_ADB400_S_DCM_CTRL_SHIFT) |
507*54fd6939SJiyong Park 				(1 << MP1_ADB400_M_DCM_CTRL_SHIFT) |
508*54fd6939SJiyong Park 				(1 << EMICLK_EMI_DYNAMIC_CG_EN_SHIFT) |
509*54fd6939SJiyong Park 				(1 << INFRACLK_INFRA_DYNAMIC_CG_EN_SHIFT) |
510*54fd6939SJiyong Park 				(1 << EMICLK_GPU_DYNAMIC_CG_EN_SHIFT) |
511*54fd6939SJiyong Park 				(1 << INFRACLK_PSYS_DYNAMIC_CG_EN_SHIFT) |
512*54fd6939SJiyong Park 				(1 << EMICLK_EMI1_DYNAMIC_CG_EN_SHIFT) |
513*54fd6939SJiyong Park 				(1 << EMI1_ADB400_S_DCM_CTRL_SHIFT) |
514*54fd6939SJiyong Park 				(0 << MP2_ADB400_M_DCM_CTRL_SHIFT) |
515*54fd6939SJiyong Park 				(1 << MP0_ICC_AXI_STREAM_ARCH_CG_SHIFT) |
516*54fd6939SJiyong Park 				(1 << MP1_ICC_AXI_STREAM_ARCH_CG_SHIFT) |
517*54fd6939SJiyong Park 				(1 << MP2_ICC_AXI_STREAM_ARCH_CG_SHIFT) |
518*54fd6939SJiyong Park 				(1 << L2_SHARE_ADB400_DCM_CTRL_SHIFT) |
519*54fd6939SJiyong Park 				(1 << MP1_AGGRESS_DCM_CTRL_SHIFT) |
520*54fd6939SJiyong Park 				(1 << MP0_AGGRESS_DCM_CTRL_SHIFT) |
521*54fd6939SJiyong Park 				(1 << MP0_ADB400_ACP_S_DCM_CTRL_SHIFT) |
522*54fd6939SJiyong Park 				(1 << MP0_ADB400_ACP_M_DCM_CTRL_SHIFT) |
523*54fd6939SJiyong Park 				(1 << MP1_ADB400_ACP_S_DCM_CTRL_SHIFT) |
524*54fd6939SJiyong Park 				(1 << MP1_ADB400_ACP_M_DCM_CTRL_SHIFT) |
525*54fd6939SJiyong Park 				(1 << MP3_ADB400_M_DCM_CTRL_SHIFT) |
526*54fd6939SJiyong Park 				(1 << MP3_ICC_AXI_STREAM_ARCH_CG_SHIFT)
527*54fd6939SJiyong Park };
528*54fd6939SJiyong Park 
529*54fd6939SJiyong Park /* l2c_sram dcm related */
530*54fd6939SJiyong Park enum {
531*54fd6939SJiyong Park 	L2C_SRAM_DCM_EN_SHIFT = 0,
532*54fd6939SJiyong Park 	L2C_SRAM_DCM = 1 << L2C_SRAM_DCM_EN_SHIFT
533*54fd6939SJiyong Park };
534*54fd6939SJiyong Park 
535*54fd6939SJiyong Park /* mcu misc dcm related */
536*54fd6939SJiyong Park enum {
537*54fd6939SJiyong Park 	MP0_CNTVALUEB_DCM_EN_SHIFT = 0,
538*54fd6939SJiyong Park 	MP_CNTVALUEB_DCM_EN = 8,
539*54fd6939SJiyong Park 
540*54fd6939SJiyong Park 	CNTVALUEB_DCM = (1 << MP0_CNTVALUEB_DCM_EN_SHIFT) |
541*54fd6939SJiyong Park 			(1 << MP_CNTVALUEB_DCM_EN)
542*54fd6939SJiyong Park };
543*54fd6939SJiyong Park 
544*54fd6939SJiyong Park /* sync dcm cluster config related */
545*54fd6939SJiyong Park enum {
546*54fd6939SJiyong Park 	MP0_SYNC_DCM_STALL_WR_EN_SHIFT = 7,
547*54fd6939SJiyong Park 	MCUSYS_MAX_ACCESS_LATENCY_SHIFT = 24,
548*54fd6939SJiyong Park 
549*54fd6939SJiyong Park 	MCU0_SYNC_DCM_STALL_WR_EN = 1 << MP0_SYNC_DCM_STALL_WR_EN_SHIFT,
550*54fd6939SJiyong Park 
551*54fd6939SJiyong Park 	MCUSYS_MAX_ACCESS_LATENCY_MASK = 0xf << MCUSYS_MAX_ACCESS_LATENCY_SHIFT,
552*54fd6939SJiyong Park 	MCUSYS_MAX_ACCESS_LATENCY = 0x5 << MCUSYS_MAX_ACCESS_LATENCY_SHIFT
553*54fd6939SJiyong Park };
554*54fd6939SJiyong Park 
555*54fd6939SJiyong Park /* cpusys rgu dcm related */
556*54fd6939SJiyong Park enum {
557*54fd6939SJiyong Park 	CPUSYS_RGU_DCM_CONFIG_SHIFT = 0,
558*54fd6939SJiyong Park 
559*54fd6939SJiyong Park 	CPUSYS_RGU_DCM_CINFIG = 1 << CPUSYS_RGU_DCM_CONFIG_SHIFT
560*54fd6939SJiyong Park };
561*54fd6939SJiyong Park 
562*54fd6939SJiyong Park /* mp2 sync dcm related */
563*54fd6939SJiyong Park enum {
564*54fd6939SJiyong Park 	MP2_DCM_EN_SHIFT = 0,
565*54fd6939SJiyong Park 
566*54fd6939SJiyong Park 	MP2_DCM_EN = 1 << MP2_DCM_EN_SHIFT
567*54fd6939SJiyong Park };
568*54fd6939SJiyong Park #endif  /* MT8183_MCUCFG_H */
569