1*54fd6939SJiyong Park /*
2*54fd6939SJiyong Park * Copyright (c) 2018, ARM Limited and Contributors. All rights reserved.
3*54fd6939SJiyong Park *
4*54fd6939SJiyong Park * SPDX-License-Identifier: BSD-3-Clause
5*54fd6939SJiyong Park */
6*54fd6939SJiyong Park
7*54fd6939SJiyong Park #include <stdlib.h>
8*54fd6939SJiyong Park #include <stdint.h>
9*54fd6939SJiyong Park #include <stdbool.h>
10*54fd6939SJiyong Park
11*54fd6939SJiyong Park #include <common/debug.h>
12*54fd6939SJiyong Park #include <lib/mmio.h>
13*54fd6939SJiyong Park #include <lib/psci/psci.h>
14*54fd6939SJiyong Park #include <platform_def.h>
15*54fd6939SJiyong Park #include <services/std_svc.h>
16*54fd6939SJiyong Park
17*54fd6939SJiyong Park #include <gpc.h>
18*54fd6939SJiyong Park
19*54fd6939SJiyong Park /* use wfi power down the core */
imx_set_cpu_pwr_off(unsigned int core_id)20*54fd6939SJiyong Park void imx_set_cpu_pwr_off(unsigned int core_id)
21*54fd6939SJiyong Park {
22*54fd6939SJiyong Park bakery_lock_get(&gpc_lock);
23*54fd6939SJiyong Park
24*54fd6939SJiyong Park /* enable the wfi power down of the core */
25*54fd6939SJiyong Park mmio_setbits_32(IMX_GPC_BASE + LPCR_A53_AD, COREx_WFI_PDN(core_id) |
26*54fd6939SJiyong Park (1 << (core_id + 20)));
27*54fd6939SJiyong Park
28*54fd6939SJiyong Park bakery_lock_release(&gpc_lock);
29*54fd6939SJiyong Park
30*54fd6939SJiyong Park /* assert the pcg pcr bit of the core */
31*54fd6939SJiyong Park mmio_setbits_32(IMX_GPC_BASE + COREx_PGC_PCR(core_id), 0x1);
32*54fd6939SJiyong Park };
33*54fd6939SJiyong Park
34*54fd6939SJiyong Park /* if out of lpm, we need to do reverse steps */
imx_set_cpu_lpm(unsigned int core_id,bool pdn)35*54fd6939SJiyong Park void imx_set_cpu_lpm(unsigned int core_id, bool pdn)
36*54fd6939SJiyong Park {
37*54fd6939SJiyong Park bakery_lock_get(&gpc_lock);
38*54fd6939SJiyong Park
39*54fd6939SJiyong Park if (pdn) {
40*54fd6939SJiyong Park /* enable the core WFI PDN & IRQ PUP */
41*54fd6939SJiyong Park mmio_setbits_32(IMX_GPC_BASE + LPCR_A53_AD, COREx_WFI_PDN(core_id) |
42*54fd6939SJiyong Park (1 << (core_id + 20)) | COREx_IRQ_WUP(core_id));
43*54fd6939SJiyong Park /* assert the pcg pcr bit of the core */
44*54fd6939SJiyong Park mmio_setbits_32(IMX_GPC_BASE + COREx_PGC_PCR(core_id), 0x1);
45*54fd6939SJiyong Park } else {
46*54fd6939SJiyong Park /* disable CORE WFI PDN & IRQ PUP */
47*54fd6939SJiyong Park mmio_clrbits_32(IMX_GPC_BASE + LPCR_A53_AD, COREx_WFI_PDN(core_id) |
48*54fd6939SJiyong Park COREx_IRQ_WUP(core_id));
49*54fd6939SJiyong Park /* deassert the pcg pcr bit of the core */
50*54fd6939SJiyong Park mmio_setbits_32(IMX_GPC_BASE + COREx_PGC_PCR(core_id), 0x1);
51*54fd6939SJiyong Park }
52*54fd6939SJiyong Park
53*54fd6939SJiyong Park bakery_lock_release(&gpc_lock);
54*54fd6939SJiyong Park }
55*54fd6939SJiyong Park
imx_pup_pdn_slot_config(int last_core,bool pdn)56*54fd6939SJiyong Park void imx_pup_pdn_slot_config(int last_core, bool pdn)
57*54fd6939SJiyong Park {
58*54fd6939SJiyong Park if (pdn) {
59*54fd6939SJiyong Park /* SLOT0 for A53 PLAT power down */
60*54fd6939SJiyong Park mmio_setbits_32(IMX_GPC_BASE + SLTx_CFG(0), SLT_PLAT_PDN);
61*54fd6939SJiyong Park /* SLOT1 for A53 PLAT power up */
62*54fd6939SJiyong Park mmio_setbits_32(IMX_GPC_BASE + SLTx_CFG(1), SLT_PLAT_PUP);
63*54fd6939SJiyong Park /* SLOT2 for A53 primary core power up */
64*54fd6939SJiyong Park mmio_setbits_32(IMX_GPC_BASE + SLTx_CFG(2), SLT_COREx_PUP(last_core));
65*54fd6939SJiyong Park /* ACK setting: PLAT ACK for PDN, CORE ACK for PUP */
66*54fd6939SJiyong Park mmio_clrsetbits_32(IMX_GPC_BASE + PGC_ACK_SEL_A53, 0xFFFFFFFF,
67*54fd6939SJiyong Park A53_PLAT_PDN_ACK | A53_PLAT_PUP_ACK);
68*54fd6939SJiyong Park } else {
69*54fd6939SJiyong Park mmio_clrbits_32(IMX_GPC_BASE + SLTx_CFG(0), 0xFFFFFFFF);
70*54fd6939SJiyong Park mmio_clrbits_32(IMX_GPC_BASE + SLTx_CFG(1), 0xFFFFFFFF);
71*54fd6939SJiyong Park mmio_clrbits_32(IMX_GPC_BASE + SLTx_CFG(2), 0xFFFFFFFF);
72*54fd6939SJiyong Park mmio_clrsetbits_32(IMX_GPC_BASE + PGC_ACK_SEL_A53, 0xFFFFFFFF,
73*54fd6939SJiyong Park A53_DUMMY_PDN_ACK | A53_DUMMY_PUP_ACK);
74*54fd6939SJiyong Park }
75*54fd6939SJiyong Park }
76*54fd6939SJiyong Park
imx_set_cluster_powerdown(unsigned int last_core,uint8_t power_state)77*54fd6939SJiyong Park void imx_set_cluster_powerdown(unsigned int last_core, uint8_t power_state)
78*54fd6939SJiyong Park {
79*54fd6939SJiyong Park uint32_t val;
80*54fd6939SJiyong Park
81*54fd6939SJiyong Park if (is_local_state_off(power_state)) {
82*54fd6939SJiyong Park val = mmio_read_32(IMX_GPC_BASE + LPCR_A53_BSC);
83*54fd6939SJiyong Park val |= A53_LPM_STOP; /* enable C0-C1's STOP mode */
84*54fd6939SJiyong Park val &= ~CPU_CLOCK_ON_LPM; /* disable CPU clock in LPM mode */
85*54fd6939SJiyong Park mmio_write_32(IMX_GPC_BASE + LPCR_A53_BSC, val);
86*54fd6939SJiyong Park
87*54fd6939SJiyong Park /* enable C2-3's STOP mode */
88*54fd6939SJiyong Park mmio_setbits_32(IMX_GPC_BASE + LPCR_A53_BSC2, A53_LPM_STOP);
89*54fd6939SJiyong Park
90*54fd6939SJiyong Park /* enable PLAT/SCU power down */
91*54fd6939SJiyong Park val = mmio_read_32(IMX_GPC_BASE + LPCR_A53_AD);
92*54fd6939SJiyong Park val &= ~EN_L2_WFI_PDN;
93*54fd6939SJiyong Park val |= L2PGE | EN_PLAT_PDN;
94*54fd6939SJiyong Park val &= ~COREx_IRQ_WUP(last_core); /* disable IRQ PUP for last core */
95*54fd6939SJiyong Park val |= COREx_LPM_PUP(last_core); /* enable LPM PUP for last core */
96*54fd6939SJiyong Park mmio_write_32(IMX_GPC_BASE + LPCR_A53_AD, val);
97*54fd6939SJiyong Park
98*54fd6939SJiyong Park imx_pup_pdn_slot_config(last_core, true);
99*54fd6939SJiyong Park
100*54fd6939SJiyong Park /* enable PLAT PGC */
101*54fd6939SJiyong Park mmio_setbits_32(IMX_GPC_BASE + A53_PLAT_PGC, 0x1);
102*54fd6939SJiyong Park } else {
103*54fd6939SJiyong Park /* clear PLAT PGC */
104*54fd6939SJiyong Park mmio_clrbits_32(IMX_GPC_BASE + A53_PLAT_PGC, 0x1);
105*54fd6939SJiyong Park
106*54fd6939SJiyong Park /* clear the slot and ack for cluster power down */
107*54fd6939SJiyong Park imx_pup_pdn_slot_config(last_core, false);
108*54fd6939SJiyong Park
109*54fd6939SJiyong Park val = mmio_read_32(IMX_GPC_BASE + LPCR_A53_BSC);
110*54fd6939SJiyong Park val &= ~A53_LPM_MASK; /* clear the C0~1 LPM */
111*54fd6939SJiyong Park val |= CPU_CLOCK_ON_LPM; /* disable cpu clock in LPM */
112*54fd6939SJiyong Park mmio_write_32(IMX_GPC_BASE + LPCR_A53_BSC, val);
113*54fd6939SJiyong Park
114*54fd6939SJiyong Park /* set A53 LPM to RUN mode */
115*54fd6939SJiyong Park mmio_clrbits_32(IMX_GPC_BASE + LPCR_A53_BSC2, A53_LPM_MASK);
116*54fd6939SJiyong Park
117*54fd6939SJiyong Park /* clear PLAT/SCU power down */
118*54fd6939SJiyong Park val = mmio_read_32(IMX_GPC_BASE + LPCR_A53_AD);
119*54fd6939SJiyong Park val |= EN_L2_WFI_PDN;
120*54fd6939SJiyong Park val &= ~(L2PGE | EN_PLAT_PDN);
121*54fd6939SJiyong Park val &= ~COREx_LPM_PUP(last_core); /* disable C0's LPM PUP */
122*54fd6939SJiyong Park mmio_write_32(IMX_GPC_BASE + LPCR_A53_AD, val);
123*54fd6939SJiyong Park }
124*54fd6939SJiyong Park }
125*54fd6939SJiyong Park
imx_gpc_init(void)126*54fd6939SJiyong Park void imx_gpc_init(void)
127*54fd6939SJiyong Park {
128*54fd6939SJiyong Park uint32_t val;
129*54fd6939SJiyong Park int i;
130*54fd6939SJiyong Park /* mask all the interrupt by default */
131*54fd6939SJiyong Park for (i = 0; i < 4; i++) {
132*54fd6939SJiyong Park mmio_write_32(IMX_GPC_BASE + IMR1_CORE0_A53 + i * 4, ~0x0);
133*54fd6939SJiyong Park mmio_write_32(IMX_GPC_BASE + IMR1_CORE1_A53 + i * 4, ~0x0);
134*54fd6939SJiyong Park mmio_write_32(IMX_GPC_BASE + IMR1_CORE2_A53 + i * 4, ~0x0);
135*54fd6939SJiyong Park mmio_write_32(IMX_GPC_BASE + IMR1_CORE3_A53 + i * 4, ~0x0);
136*54fd6939SJiyong Park mmio_write_32(IMX_GPC_BASE + IMR1_CORE0_M4 + i * 4, ~0x0);
137*54fd6939SJiyong Park }
138*54fd6939SJiyong Park /* Due to the hardware design requirement, need to make
139*54fd6939SJiyong Park * sure GPR interrupt(#32) is unmasked during RUN mode to
140*54fd6939SJiyong Park * avoid entering DSM mode by mistake.
141*54fd6939SJiyong Park */
142*54fd6939SJiyong Park mmio_write_32(IMX_GPC_BASE + IMR1_CORE0_A53, 0xFFFFFFFE);
143*54fd6939SJiyong Park mmio_write_32(IMX_GPC_BASE + IMR1_CORE1_A53, 0xFFFFFFFE);
144*54fd6939SJiyong Park mmio_write_32(IMX_GPC_BASE + IMR1_CORE2_A53, 0xFFFFFFFE);
145*54fd6939SJiyong Park mmio_write_32(IMX_GPC_BASE + IMR1_CORE3_A53, 0xFFFFFFFE);
146*54fd6939SJiyong Park
147*54fd6939SJiyong Park /* use external IRQs to wakeup C0~C3 from LPM */
148*54fd6939SJiyong Park val = mmio_read_32(IMX_GPC_BASE + LPCR_A53_BSC);
149*54fd6939SJiyong Park val |= IRQ_SRC_A53_WUP;
150*54fd6939SJiyong Park /* clear the MASTER0 LPM handshake */
151*54fd6939SJiyong Park val &= ~MASTER0_LPM_HSK;
152*54fd6939SJiyong Park mmio_write_32(IMX_GPC_BASE + LPCR_A53_BSC, val);
153*54fd6939SJiyong Park
154*54fd6939SJiyong Park /* mask M4 DSM trigger if M4 is NOT enabled */
155*54fd6939SJiyong Park mmio_setbits_32(IMX_GPC_BASE + LPCR_M4, DSM_MODE_MASK);
156*54fd6939SJiyong Park
157*54fd6939SJiyong Park /* set all mix/PU in A53 domain */
158*54fd6939SJiyong Park mmio_write_32(IMX_GPC_BASE + PGC_CPU_0_1_MAPPING, 0xfffd);
159*54fd6939SJiyong Park
160*54fd6939SJiyong Park /* set SCU timming */
161*54fd6939SJiyong Park mmio_write_32(IMX_GPC_BASE + PGC_SCU_TIMING,
162*54fd6939SJiyong Park (0x59 << 10) | 0x5B | (0x2 << 20));
163*54fd6939SJiyong Park
164*54fd6939SJiyong Park /* set DUMMY PDN/PUP ACK by default for A53 domain */
165*54fd6939SJiyong Park mmio_write_32(IMX_GPC_BASE + PGC_ACK_SEL_A53, A53_DUMMY_PUP_ACK |
166*54fd6939SJiyong Park A53_DUMMY_PDN_ACK);
167*54fd6939SJiyong Park
168*54fd6939SJiyong Park /* disable DSM mode by default */
169*54fd6939SJiyong Park mmio_clrbits_32(IMX_GPC_BASE + SLPCR, DSM_MODE_MASK);
170*54fd6939SJiyong Park
171*54fd6939SJiyong Park /*
172*54fd6939SJiyong Park * USB PHY power up needs to make sure RESET bit in SRC is clear,
173*54fd6939SJiyong Park * otherwise, the PU power up bit in GPC will NOT self-cleared.
174*54fd6939SJiyong Park * only need to do it once.
175*54fd6939SJiyong Park */
176*54fd6939SJiyong Park mmio_clrbits_32(IMX_SRC_BASE + SRC_OTG1PHY_SCR, 0x1);
177*54fd6939SJiyong Park mmio_clrbits_32(IMX_SRC_BASE + SRC_OTG2PHY_SCR, 0x1);
178*54fd6939SJiyong Park
179*54fd6939SJiyong Park /* enable all the power domain by default */
180*54fd6939SJiyong Park mmio_write_32(IMX_GPC_BASE + PU_PGC_UP_TRG, 0x3fcf);
181*54fd6939SJiyong Park }
182