1*54fd6939SJiyong Park /*
2*54fd6939SJiyong Park * Copyright (c) 2017-2018, ARM Limited and Contributors. All rights reserved.
3*54fd6939SJiyong Park *
4*54fd6939SJiyong Park * SPDX-License-Identifier: BSD-3-Clause
5*54fd6939SJiyong Park */
6*54fd6939SJiyong Park
7*54fd6939SJiyong Park #include <assert.h>
8*54fd6939SJiyong Park
9*54fd6939SJiyong Park #include <platform_def.h>
10*54fd6939SJiyong Park
11*54fd6939SJiyong Park #include <arch_helpers.h>
12*54fd6939SJiyong Park #include <common/bl_common.h>
13*54fd6939SJiyong Park #include <common/debug.h>
14*54fd6939SJiyong Park #include <context.h>
15*54fd6939SJiyong Park #include <lib/el3_runtime/context_mgmt.h>
16*54fd6939SJiyong Park #include <lib/mmio.h>
17*54fd6939SJiyong Park #include <lib/psci/psci.h>
18*54fd6939SJiyong Park #include <plat/common/platform.h>
19*54fd6939SJiyong Park
20*54fd6939SJiyong Park #include "hi3798cv200.h"
21*54fd6939SJiyong Park #include "plat_private.h"
22*54fd6939SJiyong Park
23*54fd6939SJiyong Park #define REG_PERI_CPU_RVBARADDR 0xF8A80034
24*54fd6939SJiyong Park #define REG_PERI_CPU_AARCH_MODE 0xF8A80030
25*54fd6939SJiyong Park
26*54fd6939SJiyong Park #define REG_CPU_LP_CPU_SW_BEGIN 10
27*54fd6939SJiyong Park #define CPU_REG_COREPO_SRST 12
28*54fd6939SJiyong Park #define CPU_REG_CORE_SRST 8
29*54fd6939SJiyong Park
poplar_cpu_standby(plat_local_state_t cpu_state)30*54fd6939SJiyong Park static void poplar_cpu_standby(plat_local_state_t cpu_state)
31*54fd6939SJiyong Park {
32*54fd6939SJiyong Park dsb();
33*54fd6939SJiyong Park wfi();
34*54fd6939SJiyong Park }
35*54fd6939SJiyong Park
poplar_pwr_domain_on(u_register_t mpidr)36*54fd6939SJiyong Park static int poplar_pwr_domain_on(u_register_t mpidr)
37*54fd6939SJiyong Park {
38*54fd6939SJiyong Park unsigned int cpu = plat_core_pos_by_mpidr(mpidr);
39*54fd6939SJiyong Park unsigned int regval, regval_bak;
40*54fd6939SJiyong Park
41*54fd6939SJiyong Park /* Select 400MHz before start slave cores */
42*54fd6939SJiyong Park regval_bak = mmio_read_32((uintptr_t)(REG_BASE_CRG + REG_CPU_LP));
43*54fd6939SJiyong Park mmio_write_32((uintptr_t)(REG_BASE_CRG + REG_CPU_LP), 0x206);
44*54fd6939SJiyong Park mmio_write_32((uintptr_t)(REG_BASE_CRG + REG_CPU_LP), 0x606);
45*54fd6939SJiyong Park
46*54fd6939SJiyong Park /* Clear the slave cpu arm_por_srst_req reset */
47*54fd6939SJiyong Park regval = mmio_read_32((uintptr_t)(REG_BASE_CRG + REG_CPU_RST));
48*54fd6939SJiyong Park regval &= ~(1 << (cpu + CPU_REG_COREPO_SRST));
49*54fd6939SJiyong Park mmio_write_32((uintptr_t)(REG_BASE_CRG + REG_CPU_RST), regval);
50*54fd6939SJiyong Park
51*54fd6939SJiyong Park /* Clear the slave cpu reset */
52*54fd6939SJiyong Park regval = mmio_read_32((uintptr_t)(REG_BASE_CRG + REG_CPU_RST));
53*54fd6939SJiyong Park regval &= ~(1 << (cpu + CPU_REG_CORE_SRST));
54*54fd6939SJiyong Park mmio_write_32((uintptr_t)(REG_BASE_CRG + REG_CPU_RST), regval);
55*54fd6939SJiyong Park
56*54fd6939SJiyong Park /* Restore cpu frequency */
57*54fd6939SJiyong Park regval = regval_bak & (~(1 << REG_CPU_LP_CPU_SW_BEGIN));
58*54fd6939SJiyong Park mmio_write_32((uintptr_t)(REG_BASE_CRG + REG_CPU_LP), regval);
59*54fd6939SJiyong Park mmio_write_32((uintptr_t)(REG_BASE_CRG + REG_CPU_LP), regval_bak);
60*54fd6939SJiyong Park
61*54fd6939SJiyong Park return PSCI_E_SUCCESS;
62*54fd6939SJiyong Park }
63*54fd6939SJiyong Park
poplar_pwr_domain_off(const psci_power_state_t * target_state)64*54fd6939SJiyong Park static void poplar_pwr_domain_off(const psci_power_state_t *target_state)
65*54fd6939SJiyong Park {
66*54fd6939SJiyong Park assert(0);
67*54fd6939SJiyong Park }
68*54fd6939SJiyong Park
poplar_pwr_domain_suspend(const psci_power_state_t * target_state)69*54fd6939SJiyong Park static void poplar_pwr_domain_suspend(const psci_power_state_t *target_state)
70*54fd6939SJiyong Park {
71*54fd6939SJiyong Park assert(0);
72*54fd6939SJiyong Park }
73*54fd6939SJiyong Park
poplar_pwr_domain_on_finish(const psci_power_state_t * target_state)74*54fd6939SJiyong Park static void poplar_pwr_domain_on_finish(const psci_power_state_t *target_state)
75*54fd6939SJiyong Park {
76*54fd6939SJiyong Park assert(target_state->pwr_domain_state[MPIDR_AFFLVL0] ==
77*54fd6939SJiyong Park PLAT_MAX_OFF_STATE);
78*54fd6939SJiyong Park
79*54fd6939SJiyong Park /* Enable the gic cpu interface */
80*54fd6939SJiyong Park poplar_gic_pcpu_init();
81*54fd6939SJiyong Park
82*54fd6939SJiyong Park /* Program the gic per-cpu distributor or re-distributor interface */
83*54fd6939SJiyong Park poplar_gic_cpuif_enable();
84*54fd6939SJiyong Park }
85*54fd6939SJiyong Park
poplar_pwr_domain_suspend_finish(const psci_power_state_t * target_state)86*54fd6939SJiyong Park static void poplar_pwr_domain_suspend_finish(
87*54fd6939SJiyong Park const psci_power_state_t *target_state)
88*54fd6939SJiyong Park {
89*54fd6939SJiyong Park assert(0);
90*54fd6939SJiyong Park }
91*54fd6939SJiyong Park
poplar_system_off(void)92*54fd6939SJiyong Park static void __dead2 poplar_system_off(void)
93*54fd6939SJiyong Park {
94*54fd6939SJiyong Park ERROR("Poplar System Off: operation not handled.\n");
95*54fd6939SJiyong Park panic();
96*54fd6939SJiyong Park }
97*54fd6939SJiyong Park
poplar_system_reset(void)98*54fd6939SJiyong Park static void __dead2 poplar_system_reset(void)
99*54fd6939SJiyong Park {
100*54fd6939SJiyong Park mmio_write_32((uintptr_t)(HISI_WDG0_BASE + 0xc00), 0x1ACCE551);
101*54fd6939SJiyong Park mmio_write_32((uintptr_t)(HISI_WDG0_BASE + 0x0), 0x00000100);
102*54fd6939SJiyong Park mmio_write_32((uintptr_t)(HISI_WDG0_BASE + 0x8), 0x00000003);
103*54fd6939SJiyong Park
104*54fd6939SJiyong Park wfi();
105*54fd6939SJiyong Park ERROR("Poplar System Reset: operation not handled.\n");
106*54fd6939SJiyong Park panic();
107*54fd6939SJiyong Park }
108*54fd6939SJiyong Park
poplar_validate_power_state(unsigned int power_state,psci_power_state_t * req_state)109*54fd6939SJiyong Park static int32_t poplar_validate_power_state(unsigned int power_state,
110*54fd6939SJiyong Park psci_power_state_t *req_state)
111*54fd6939SJiyong Park {
112*54fd6939SJiyong Park VERBOSE("%s: power_state: 0x%x\n", __func__, power_state);
113*54fd6939SJiyong Park
114*54fd6939SJiyong Park int pstate = psci_get_pstate_type(power_state);
115*54fd6939SJiyong Park
116*54fd6939SJiyong Park assert(req_state);
117*54fd6939SJiyong Park
118*54fd6939SJiyong Park /* Sanity check the requested state */
119*54fd6939SJiyong Park if (pstate == PSTATE_TYPE_STANDBY)
120*54fd6939SJiyong Park req_state->pwr_domain_state[MPIDR_AFFLVL0] = PLAT_MAX_RET_STATE;
121*54fd6939SJiyong Park else
122*54fd6939SJiyong Park req_state->pwr_domain_state[MPIDR_AFFLVL0] = PLAT_MAX_OFF_STATE;
123*54fd6939SJiyong Park
124*54fd6939SJiyong Park /* We expect the 'state id' to be zero */
125*54fd6939SJiyong Park if (psci_get_pstate_id(power_state))
126*54fd6939SJiyong Park return PSCI_E_INVALID_PARAMS;
127*54fd6939SJiyong Park
128*54fd6939SJiyong Park return PSCI_E_SUCCESS;
129*54fd6939SJiyong Park }
130*54fd6939SJiyong Park
poplar_validate_ns_entrypoint(uintptr_t entrypoint)131*54fd6939SJiyong Park static int poplar_validate_ns_entrypoint(uintptr_t entrypoint)
132*54fd6939SJiyong Park {
133*54fd6939SJiyong Park /*
134*54fd6939SJiyong Park * Check if the non secure entrypoint lies within the non
135*54fd6939SJiyong Park * secure DRAM.
136*54fd6939SJiyong Park */
137*54fd6939SJiyong Park if ((entrypoint >= DDR_BASE) && (entrypoint < (DDR_BASE + DDR_SIZE)))
138*54fd6939SJiyong Park return PSCI_E_SUCCESS;
139*54fd6939SJiyong Park
140*54fd6939SJiyong Park return PSCI_E_INVALID_ADDRESS;
141*54fd6939SJiyong Park }
142*54fd6939SJiyong Park
poplar_get_sys_suspend_power_state(psci_power_state_t * req_state)143*54fd6939SJiyong Park static void poplar_get_sys_suspend_power_state(psci_power_state_t *req_state)
144*54fd6939SJiyong Park {
145*54fd6939SJiyong Park int i;
146*54fd6939SJiyong Park
147*54fd6939SJiyong Park for (i = MPIDR_AFFLVL0; i <= PLAT_MAX_PWR_LVL; i++)
148*54fd6939SJiyong Park req_state->pwr_domain_state[i] = PLAT_MAX_OFF_STATE;
149*54fd6939SJiyong Park }
150*54fd6939SJiyong Park
151*54fd6939SJiyong Park static const plat_psci_ops_t poplar_plat_psci_ops = {
152*54fd6939SJiyong Park .cpu_standby = poplar_cpu_standby,
153*54fd6939SJiyong Park .pwr_domain_on = poplar_pwr_domain_on,
154*54fd6939SJiyong Park .pwr_domain_off = poplar_pwr_domain_off,
155*54fd6939SJiyong Park .pwr_domain_suspend = poplar_pwr_domain_suspend,
156*54fd6939SJiyong Park .pwr_domain_on_finish = poplar_pwr_domain_on_finish,
157*54fd6939SJiyong Park .pwr_domain_suspend_finish = poplar_pwr_domain_suspend_finish,
158*54fd6939SJiyong Park .system_off = poplar_system_off,
159*54fd6939SJiyong Park .system_reset = poplar_system_reset,
160*54fd6939SJiyong Park .validate_power_state = poplar_validate_power_state,
161*54fd6939SJiyong Park .validate_ns_entrypoint = poplar_validate_ns_entrypoint,
162*54fd6939SJiyong Park .get_sys_suspend_power_state = poplar_get_sys_suspend_power_state,
163*54fd6939SJiyong Park };
164*54fd6939SJiyong Park
plat_setup_psci_ops(uintptr_t sec_entrypoint,const plat_psci_ops_t ** psci_ops)165*54fd6939SJiyong Park int plat_setup_psci_ops(uintptr_t sec_entrypoint,
166*54fd6939SJiyong Park const plat_psci_ops_t **psci_ops)
167*54fd6939SJiyong Park {
168*54fd6939SJiyong Park *psci_ops = &poplar_plat_psci_ops;
169*54fd6939SJiyong Park
170*54fd6939SJiyong Park mmio_write_32((uintptr_t)REG_PERI_CPU_AARCH_MODE, 0xF);
171*54fd6939SJiyong Park mmio_write_32((uintptr_t)REG_PERI_CPU_RVBARADDR, sec_entrypoint);
172*54fd6939SJiyong Park return 0;
173*54fd6939SJiyong Park }
174