1*54fd6939SJiyong Park /*
2*54fd6939SJiyong Park * Copyright (c) 2017-2018, ARM Limited and Contributors. All rights reserved.
3*54fd6939SJiyong Park *
4*54fd6939SJiyong Park * SPDX-License-Identifier: BSD-3-Clause
5*54fd6939SJiyong Park */
6*54fd6939SJiyong Park
7*54fd6939SJiyong Park #include <assert.h>
8*54fd6939SJiyong Park
9*54fd6939SJiyong Park #include <arch_helpers.h>
10*54fd6939SJiyong Park #include <common/debug.h>
11*54fd6939SJiyong Park #include <drivers/arm/cci.h>
12*54fd6939SJiyong Park #include <drivers/arm/gicv2.h>
13*54fd6939SJiyong Park #include <drivers/arm/sp804_delay_timer.h>
14*54fd6939SJiyong Park #include <lib/mmio.h>
15*54fd6939SJiyong Park #include <lib/psci/psci.h>
16*54fd6939SJiyong Park
17*54fd6939SJiyong Park #include <hi6220.h>
18*54fd6939SJiyong Park #include <hikey_def.h>
19*54fd6939SJiyong Park #include <hisi_ipc.h>
20*54fd6939SJiyong Park #include <hisi_pwrc.h>
21*54fd6939SJiyong Park #include <hisi_sram_map.h>
22*54fd6939SJiyong Park
23*54fd6939SJiyong Park #define CORE_PWR_STATE(state) \
24*54fd6939SJiyong Park ((state)->pwr_domain_state[MPIDR_AFFLVL0])
25*54fd6939SJiyong Park #define CLUSTER_PWR_STATE(state) \
26*54fd6939SJiyong Park ((state)->pwr_domain_state[MPIDR_AFFLVL1])
27*54fd6939SJiyong Park #define SYSTEM_PWR_STATE(state) \
28*54fd6939SJiyong Park ((state)->pwr_domain_state[PLAT_MAX_PWR_LVL])
29*54fd6939SJiyong Park
30*54fd6939SJiyong Park static uintptr_t hikey_sec_entrypoint;
31*54fd6939SJiyong Park
hikey_pwr_domain_on(u_register_t mpidr)32*54fd6939SJiyong Park static int hikey_pwr_domain_on(u_register_t mpidr)
33*54fd6939SJiyong Park {
34*54fd6939SJiyong Park int cpu, cluster;
35*54fd6939SJiyong Park int curr_cluster;
36*54fd6939SJiyong Park
37*54fd6939SJiyong Park cluster = MPIDR_AFFLVL1_VAL(mpidr);
38*54fd6939SJiyong Park cpu = MPIDR_AFFLVL0_VAL(mpidr);
39*54fd6939SJiyong Park curr_cluster = MPIDR_AFFLVL1_VAL(read_mpidr());
40*54fd6939SJiyong Park if (cluster != curr_cluster)
41*54fd6939SJiyong Park hisi_ipc_cluster_on(cpu, cluster);
42*54fd6939SJiyong Park
43*54fd6939SJiyong Park hisi_pwrc_set_core_bx_addr(cpu, cluster, hikey_sec_entrypoint);
44*54fd6939SJiyong Park hisi_pwrc_enable_debug(cpu, cluster);
45*54fd6939SJiyong Park hisi_ipc_cpu_on(cpu, cluster);
46*54fd6939SJiyong Park
47*54fd6939SJiyong Park return 0;
48*54fd6939SJiyong Park }
49*54fd6939SJiyong Park
hikey_pwr_domain_on_finish(const psci_power_state_t * target_state)50*54fd6939SJiyong Park static void hikey_pwr_domain_on_finish(const psci_power_state_t *target_state)
51*54fd6939SJiyong Park {
52*54fd6939SJiyong Park unsigned long mpidr;
53*54fd6939SJiyong Park int cpu, cluster;
54*54fd6939SJiyong Park
55*54fd6939SJiyong Park mpidr = read_mpidr();
56*54fd6939SJiyong Park cluster = MPIDR_AFFLVL1_VAL(mpidr);
57*54fd6939SJiyong Park cpu = MPIDR_AFFLVL0_VAL(mpidr);
58*54fd6939SJiyong Park
59*54fd6939SJiyong Park
60*54fd6939SJiyong Park /*
61*54fd6939SJiyong Park * Enable CCI coherency for this cluster.
62*54fd6939SJiyong Park * No need for locks as no other cpu is active at the moment.
63*54fd6939SJiyong Park */
64*54fd6939SJiyong Park if (CLUSTER_PWR_STATE(target_state) == PLAT_MAX_OFF_STATE)
65*54fd6939SJiyong Park cci_enable_snoop_dvm_reqs(MPIDR_AFFLVL1_VAL(mpidr));
66*54fd6939SJiyong Park
67*54fd6939SJiyong Park /* Zero the jump address in the mailbox for this cpu */
68*54fd6939SJiyong Park hisi_pwrc_set_core_bx_addr(cpu, cluster, 0);
69*54fd6939SJiyong Park
70*54fd6939SJiyong Park /* Program the GIC per-cpu distributor or re-distributor interface */
71*54fd6939SJiyong Park gicv2_pcpu_distif_init();
72*54fd6939SJiyong Park /* Enable the GIC cpu interface */
73*54fd6939SJiyong Park gicv2_cpuif_enable();
74*54fd6939SJiyong Park }
75*54fd6939SJiyong Park
hikey_pwr_domain_off(const psci_power_state_t * target_state)76*54fd6939SJiyong Park void hikey_pwr_domain_off(const psci_power_state_t *target_state)
77*54fd6939SJiyong Park {
78*54fd6939SJiyong Park unsigned long mpidr;
79*54fd6939SJiyong Park int cpu, cluster;
80*54fd6939SJiyong Park
81*54fd6939SJiyong Park mpidr = read_mpidr();
82*54fd6939SJiyong Park cluster = MPIDR_AFFLVL1_VAL(mpidr);
83*54fd6939SJiyong Park cpu = MPIDR_AFFLVL0_VAL(mpidr);
84*54fd6939SJiyong Park
85*54fd6939SJiyong Park gicv2_cpuif_disable();
86*54fd6939SJiyong Park hisi_ipc_cpu_off(cpu, cluster);
87*54fd6939SJiyong Park
88*54fd6939SJiyong Park if (CLUSTER_PWR_STATE(target_state) == PLAT_MAX_OFF_STATE) {
89*54fd6939SJiyong Park hisi_ipc_spin_lock(HISI_IPC_SEM_CPUIDLE);
90*54fd6939SJiyong Park cci_disable_snoop_dvm_reqs(MPIDR_AFFLVL1_VAL(mpidr));
91*54fd6939SJiyong Park hisi_ipc_spin_unlock(HISI_IPC_SEM_CPUIDLE);
92*54fd6939SJiyong Park
93*54fd6939SJiyong Park hisi_ipc_cluster_off(cpu, cluster);
94*54fd6939SJiyong Park }
95*54fd6939SJiyong Park }
96*54fd6939SJiyong Park
hikey_pwr_domain_suspend(const psci_power_state_t * target_state)97*54fd6939SJiyong Park static void hikey_pwr_domain_suspend(const psci_power_state_t *target_state)
98*54fd6939SJiyong Park {
99*54fd6939SJiyong Park u_register_t mpidr = read_mpidr_el1();
100*54fd6939SJiyong Park unsigned int cpu = mpidr & MPIDR_CPU_MASK;
101*54fd6939SJiyong Park unsigned int cluster =
102*54fd6939SJiyong Park (mpidr & MPIDR_CLUSTER_MASK) >> MPIDR_AFFINITY_BITS;
103*54fd6939SJiyong Park
104*54fd6939SJiyong Park if (CORE_PWR_STATE(target_state) != PLAT_MAX_OFF_STATE)
105*54fd6939SJiyong Park return;
106*54fd6939SJiyong Park
107*54fd6939SJiyong Park if (CORE_PWR_STATE(target_state) == PLAT_MAX_OFF_STATE) {
108*54fd6939SJiyong Park
109*54fd6939SJiyong Park /* Program the jump address for the target cpu */
110*54fd6939SJiyong Park hisi_pwrc_set_core_bx_addr(cpu, cluster, hikey_sec_entrypoint);
111*54fd6939SJiyong Park
112*54fd6939SJiyong Park gicv2_cpuif_disable();
113*54fd6939SJiyong Park
114*54fd6939SJiyong Park if (SYSTEM_PWR_STATE(target_state) != PLAT_MAX_OFF_STATE)
115*54fd6939SJiyong Park hisi_ipc_cpu_suspend(cpu, cluster);
116*54fd6939SJiyong Park }
117*54fd6939SJiyong Park
118*54fd6939SJiyong Park /* Perform the common cluster specific operations */
119*54fd6939SJiyong Park if (CLUSTER_PWR_STATE(target_state) == PLAT_MAX_OFF_STATE) {
120*54fd6939SJiyong Park hisi_ipc_spin_lock(HISI_IPC_SEM_CPUIDLE);
121*54fd6939SJiyong Park cci_disable_snoop_dvm_reqs(MPIDR_AFFLVL1_VAL(mpidr));
122*54fd6939SJiyong Park hisi_ipc_spin_unlock(HISI_IPC_SEM_CPUIDLE);
123*54fd6939SJiyong Park
124*54fd6939SJiyong Park if (SYSTEM_PWR_STATE(target_state) == PLAT_MAX_OFF_STATE) {
125*54fd6939SJiyong Park hisi_pwrc_set_cluster_wfi(1);
126*54fd6939SJiyong Park hisi_pwrc_set_cluster_wfi(0);
127*54fd6939SJiyong Park hisi_ipc_psci_system_off();
128*54fd6939SJiyong Park } else
129*54fd6939SJiyong Park hisi_ipc_cluster_suspend(cpu, cluster);
130*54fd6939SJiyong Park }
131*54fd6939SJiyong Park }
132*54fd6939SJiyong Park
hikey_pwr_domain_suspend_finish(const psci_power_state_t * target_state)133*54fd6939SJiyong Park static void hikey_pwr_domain_suspend_finish(const psci_power_state_t *target_state)
134*54fd6939SJiyong Park {
135*54fd6939SJiyong Park unsigned long mpidr;
136*54fd6939SJiyong Park unsigned int cluster, cpu;
137*54fd6939SJiyong Park
138*54fd6939SJiyong Park /* Nothing to be done on waking up from retention from CPU level */
139*54fd6939SJiyong Park if (CORE_PWR_STATE(target_state) != PLAT_MAX_OFF_STATE)
140*54fd6939SJiyong Park return;
141*54fd6939SJiyong Park
142*54fd6939SJiyong Park /* Get the mpidr for this cpu */
143*54fd6939SJiyong Park mpidr = read_mpidr_el1();
144*54fd6939SJiyong Park cluster = (mpidr & MPIDR_CLUSTER_MASK) >> MPIDR_AFF1_SHIFT;
145*54fd6939SJiyong Park cpu = mpidr & MPIDR_CPU_MASK;
146*54fd6939SJiyong Park
147*54fd6939SJiyong Park /* Enable CCI coherency for cluster */
148*54fd6939SJiyong Park if (CLUSTER_PWR_STATE(target_state) == PLAT_MAX_OFF_STATE)
149*54fd6939SJiyong Park cci_enable_snoop_dvm_reqs(MPIDR_AFFLVL1_VAL(mpidr));
150*54fd6939SJiyong Park
151*54fd6939SJiyong Park hisi_pwrc_set_core_bx_addr(cpu, cluster, 0);
152*54fd6939SJiyong Park
153*54fd6939SJiyong Park if (SYSTEM_PWR_STATE(target_state) == PLAT_MAX_OFF_STATE) {
154*54fd6939SJiyong Park gicv2_distif_init();
155*54fd6939SJiyong Park gicv2_pcpu_distif_init();
156*54fd6939SJiyong Park gicv2_cpuif_enable();
157*54fd6939SJiyong Park } else {
158*54fd6939SJiyong Park gicv2_pcpu_distif_init();
159*54fd6939SJiyong Park gicv2_cpuif_enable();
160*54fd6939SJiyong Park }
161*54fd6939SJiyong Park }
162*54fd6939SJiyong Park
hikey_get_sys_suspend_power_state(psci_power_state_t * req_state)163*54fd6939SJiyong Park static void hikey_get_sys_suspend_power_state(psci_power_state_t *req_state)
164*54fd6939SJiyong Park {
165*54fd6939SJiyong Park int i;
166*54fd6939SJiyong Park
167*54fd6939SJiyong Park for (i = MPIDR_AFFLVL0; i <= PLAT_MAX_PWR_LVL; i++)
168*54fd6939SJiyong Park req_state->pwr_domain_state[i] = PLAT_MAX_OFF_STATE;
169*54fd6939SJiyong Park }
170*54fd6939SJiyong Park
hikey_system_off(void)171*54fd6939SJiyong Park static void __dead2 hikey_system_off(void)
172*54fd6939SJiyong Park {
173*54fd6939SJiyong Park NOTICE("%s: off system\n", __func__);
174*54fd6939SJiyong Park
175*54fd6939SJiyong Park /* Pull down GPIO_0_0 to trigger PMIC shutdown */
176*54fd6939SJiyong Park mmio_write_32(0xF8001810, 0x2); /* Pinmux */
177*54fd6939SJiyong Park mmio_write_8(0xF8011400, 1); /* Pin direction */
178*54fd6939SJiyong Park mmio_write_8(0xF8011004, 0); /* Pin output value */
179*54fd6939SJiyong Park
180*54fd6939SJiyong Park /* Wait for 2s to power off system by PMIC */
181*54fd6939SJiyong Park sp804_timer_init(SP804_TIMER0_BASE, 10, 192);
182*54fd6939SJiyong Park mdelay(2000);
183*54fd6939SJiyong Park
184*54fd6939SJiyong Park /*
185*54fd6939SJiyong Park * PMIC shutdown depends on two conditions: GPIO_0_0 (PWR_HOLD) low,
186*54fd6939SJiyong Park * and VBUS_DET < 3.6V. For HiKey, VBUS_DET is connected to VDD_4V2
187*54fd6939SJiyong Park * through Jumper 1-2. So, to complete shutdown, user needs to manually
188*54fd6939SJiyong Park * remove Jumper 1-2.
189*54fd6939SJiyong Park */
190*54fd6939SJiyong Park NOTICE("+------------------------------------------+\n");
191*54fd6939SJiyong Park NOTICE("| IMPORTANT: Remove Jumper 1-2 to shutdown |\n");
192*54fd6939SJiyong Park NOTICE("| DANGER: SoC is still burning. DANGER! |\n");
193*54fd6939SJiyong Park NOTICE("| Board will be reboot to avoid overheat |\n");
194*54fd6939SJiyong Park NOTICE("+------------------------------------------+\n");
195*54fd6939SJiyong Park
196*54fd6939SJiyong Park /* Send the system reset request */
197*54fd6939SJiyong Park mmio_write_32(AO_SC_SYS_STAT0, 0x48698284);
198*54fd6939SJiyong Park
199*54fd6939SJiyong Park wfi();
200*54fd6939SJiyong Park panic();
201*54fd6939SJiyong Park }
202*54fd6939SJiyong Park
hikey_system_reset(void)203*54fd6939SJiyong Park static void __dead2 hikey_system_reset(void)
204*54fd6939SJiyong Park {
205*54fd6939SJiyong Park /* Send the system reset request */
206*54fd6939SJiyong Park mmio_write_32(AO_SC_SYS_STAT0, 0x48698284);
207*54fd6939SJiyong Park isb();
208*54fd6939SJiyong Park dsb();
209*54fd6939SJiyong Park
210*54fd6939SJiyong Park wfi();
211*54fd6939SJiyong Park panic();
212*54fd6939SJiyong Park }
213*54fd6939SJiyong Park
hikey_validate_power_state(unsigned int power_state,psci_power_state_t * req_state)214*54fd6939SJiyong Park int hikey_validate_power_state(unsigned int power_state,
215*54fd6939SJiyong Park psci_power_state_t *req_state)
216*54fd6939SJiyong Park {
217*54fd6939SJiyong Park int pstate = psci_get_pstate_type(power_state);
218*54fd6939SJiyong Park int pwr_lvl = psci_get_pstate_pwrlvl(power_state);
219*54fd6939SJiyong Park int i;
220*54fd6939SJiyong Park
221*54fd6939SJiyong Park assert(req_state);
222*54fd6939SJiyong Park
223*54fd6939SJiyong Park if (pwr_lvl > PLAT_MAX_PWR_LVL)
224*54fd6939SJiyong Park return PSCI_E_INVALID_PARAMS;
225*54fd6939SJiyong Park
226*54fd6939SJiyong Park /* Sanity check the requested state */
227*54fd6939SJiyong Park if (pstate == PSTATE_TYPE_STANDBY) {
228*54fd6939SJiyong Park /*
229*54fd6939SJiyong Park * It's possible to enter standby only on power level 0
230*54fd6939SJiyong Park * Ignore any other power level.
231*54fd6939SJiyong Park */
232*54fd6939SJiyong Park if (pwr_lvl != MPIDR_AFFLVL0)
233*54fd6939SJiyong Park return PSCI_E_INVALID_PARAMS;
234*54fd6939SJiyong Park
235*54fd6939SJiyong Park req_state->pwr_domain_state[MPIDR_AFFLVL0] =
236*54fd6939SJiyong Park PLAT_MAX_RET_STATE;
237*54fd6939SJiyong Park } else {
238*54fd6939SJiyong Park for (i = MPIDR_AFFLVL0; i <= pwr_lvl; i++)
239*54fd6939SJiyong Park req_state->pwr_domain_state[i] =
240*54fd6939SJiyong Park PLAT_MAX_OFF_STATE;
241*54fd6939SJiyong Park }
242*54fd6939SJiyong Park
243*54fd6939SJiyong Park /*
244*54fd6939SJiyong Park * We expect the 'state id' to be zero.
245*54fd6939SJiyong Park */
246*54fd6939SJiyong Park if (psci_get_pstate_id(power_state))
247*54fd6939SJiyong Park return PSCI_E_INVALID_PARAMS;
248*54fd6939SJiyong Park
249*54fd6939SJiyong Park return PSCI_E_SUCCESS;
250*54fd6939SJiyong Park }
251*54fd6939SJiyong Park
hikey_validate_ns_entrypoint(uintptr_t entrypoint)252*54fd6939SJiyong Park static int hikey_validate_ns_entrypoint(uintptr_t entrypoint)
253*54fd6939SJiyong Park {
254*54fd6939SJiyong Park /*
255*54fd6939SJiyong Park * Check if the non secure entrypoint lies within the non
256*54fd6939SJiyong Park * secure DRAM.
257*54fd6939SJiyong Park */
258*54fd6939SJiyong Park if ((entrypoint > DDR_BASE) && (entrypoint < (DDR_BASE + DDR_SIZE)))
259*54fd6939SJiyong Park return PSCI_E_SUCCESS;
260*54fd6939SJiyong Park
261*54fd6939SJiyong Park return PSCI_E_INVALID_ADDRESS;
262*54fd6939SJiyong Park }
263*54fd6939SJiyong Park
264*54fd6939SJiyong Park static const plat_psci_ops_t hikey_psci_ops = {
265*54fd6939SJiyong Park .cpu_standby = NULL,
266*54fd6939SJiyong Park .pwr_domain_on = hikey_pwr_domain_on,
267*54fd6939SJiyong Park .pwr_domain_on_finish = hikey_pwr_domain_on_finish,
268*54fd6939SJiyong Park .pwr_domain_off = hikey_pwr_domain_off,
269*54fd6939SJiyong Park .pwr_domain_suspend = hikey_pwr_domain_suspend,
270*54fd6939SJiyong Park .pwr_domain_suspend_finish = hikey_pwr_domain_suspend_finish,
271*54fd6939SJiyong Park .system_off = hikey_system_off,
272*54fd6939SJiyong Park .system_reset = hikey_system_reset,
273*54fd6939SJiyong Park .validate_power_state = hikey_validate_power_state,
274*54fd6939SJiyong Park .validate_ns_entrypoint = hikey_validate_ns_entrypoint,
275*54fd6939SJiyong Park .get_sys_suspend_power_state = hikey_get_sys_suspend_power_state,
276*54fd6939SJiyong Park };
277*54fd6939SJiyong Park
plat_setup_psci_ops(uintptr_t sec_entrypoint,const plat_psci_ops_t ** psci_ops)278*54fd6939SJiyong Park int plat_setup_psci_ops(uintptr_t sec_entrypoint,
279*54fd6939SJiyong Park const plat_psci_ops_t **psci_ops)
280*54fd6939SJiyong Park {
281*54fd6939SJiyong Park hikey_sec_entrypoint = sec_entrypoint;
282*54fd6939SJiyong Park
283*54fd6939SJiyong Park /*
284*54fd6939SJiyong Park * Initialize PSCI ops struct
285*54fd6939SJiyong Park */
286*54fd6939SJiyong Park *psci_ops = &hikey_psci_ops;
287*54fd6939SJiyong Park return 0;
288*54fd6939SJiyong Park }
289