1*54fd6939SJiyong Park /*
2*54fd6939SJiyong Park * Copyright (c) 2018-2019, ARM Limited and Contributors. All rights reserved.
3*54fd6939SJiyong Park *
4*54fd6939SJiyong Park * SPDX-License-Identifier: BSD-3-Clause
5*54fd6939SJiyong Park */
6*54fd6939SJiyong Park
7*54fd6939SJiyong Park #include <arch_helpers.h>
8*54fd6939SJiyong Park #include <assert.h>
9*54fd6939SJiyong Park #include <common/debug.h>
10*54fd6939SJiyong Park #include <drivers/arm/gicv2.h>
11*54fd6939SJiyong Park #include <drivers/console.h>
12*54fd6939SJiyong Park #include <errno.h>
13*54fd6939SJiyong Park #include <lib/mmio.h>
14*54fd6939SJiyong Park #include <lib/psci/psci.h>
15*54fd6939SJiyong Park #include <plat/common/platform.h>
16*54fd6939SJiyong Park #include <platform_def.h>
17*54fd6939SJiyong Park
18*54fd6939SJiyong Park #include "aml_private.h"
19*54fd6939SJiyong Park
20*54fd6939SJiyong Park #define SCPI_POWER_ON 0
21*54fd6939SJiyong Park #define SCPI_POWER_RETENTION 1
22*54fd6939SJiyong Park #define SCPI_POWER_OFF 3
23*54fd6939SJiyong Park
24*54fd6939SJiyong Park #define SCPI_SYSTEM_SHUTDOWN 0
25*54fd6939SJiyong Park #define SCPI_SYSTEM_REBOOT 1
26*54fd6939SJiyong Park
27*54fd6939SJiyong Park static uintptr_t gxl_sec_entrypoint;
28*54fd6939SJiyong Park static volatile uint32_t gxl_cpu0_go;
29*54fd6939SJiyong Park
gxl_pm_set_reset_addr(u_register_t mpidr,uint64_t value)30*54fd6939SJiyong Park static void gxl_pm_set_reset_addr(u_register_t mpidr, uint64_t value)
31*54fd6939SJiyong Park {
32*54fd6939SJiyong Park unsigned int core = plat_calc_core_pos(mpidr);
33*54fd6939SJiyong Park uintptr_t cpu_mailbox_addr = AML_PSCI_MAILBOX_BASE + (core << 4);
34*54fd6939SJiyong Park
35*54fd6939SJiyong Park mmio_write_64(cpu_mailbox_addr, value);
36*54fd6939SJiyong Park }
37*54fd6939SJiyong Park
gxl_pm_reset(u_register_t mpidr)38*54fd6939SJiyong Park static void gxl_pm_reset(u_register_t mpidr)
39*54fd6939SJiyong Park {
40*54fd6939SJiyong Park unsigned int core = plat_calc_core_pos(mpidr);
41*54fd6939SJiyong Park uintptr_t cpu_mailbox_addr = AML_PSCI_MAILBOX_BASE + (core << 4) + 8;
42*54fd6939SJiyong Park
43*54fd6939SJiyong Park mmio_write_32(cpu_mailbox_addr, 0);
44*54fd6939SJiyong Park }
45*54fd6939SJiyong Park
gxl_system_reset(void)46*54fd6939SJiyong Park static void __dead2 gxl_system_reset(void)
47*54fd6939SJiyong Park {
48*54fd6939SJiyong Park INFO("BL31: PSCI_SYSTEM_RESET\n");
49*54fd6939SJiyong Park
50*54fd6939SJiyong Park u_register_t mpidr = read_mpidr_el1();
51*54fd6939SJiyong Park uint32_t status = mmio_read_32(AML_AO_RTI_STATUS_REG3);
52*54fd6939SJiyong Park int ret;
53*54fd6939SJiyong Park
54*54fd6939SJiyong Park NOTICE("BL31: Reboot reason: 0x%x\n", status);
55*54fd6939SJiyong Park
56*54fd6939SJiyong Park status &= 0xFFFF0FF0;
57*54fd6939SJiyong Park
58*54fd6939SJiyong Park console_flush();
59*54fd6939SJiyong Park
60*54fd6939SJiyong Park mmio_write_32(AML_AO_RTI_STATUS_REG3, status);
61*54fd6939SJiyong Park
62*54fd6939SJiyong Park ret = aml_scpi_sys_power_state(SCPI_SYSTEM_REBOOT);
63*54fd6939SJiyong Park
64*54fd6939SJiyong Park if (ret != 0) {
65*54fd6939SJiyong Park ERROR("BL31: PSCI_SYSTEM_RESET: SCP error: %i\n", ret);
66*54fd6939SJiyong Park panic();
67*54fd6939SJiyong Park }
68*54fd6939SJiyong Park
69*54fd6939SJiyong Park gxl_pm_reset(mpidr);
70*54fd6939SJiyong Park
71*54fd6939SJiyong Park wfi();
72*54fd6939SJiyong Park
73*54fd6939SJiyong Park ERROR("BL31: PSCI_SYSTEM_RESET: Operation not handled\n");
74*54fd6939SJiyong Park panic();
75*54fd6939SJiyong Park }
76*54fd6939SJiyong Park
gxl_system_off(void)77*54fd6939SJiyong Park static void __dead2 gxl_system_off(void)
78*54fd6939SJiyong Park {
79*54fd6939SJiyong Park INFO("BL31: PSCI_SYSTEM_OFF\n");
80*54fd6939SJiyong Park
81*54fd6939SJiyong Park u_register_t mpidr = read_mpidr_el1();
82*54fd6939SJiyong Park int ret;
83*54fd6939SJiyong Park
84*54fd6939SJiyong Park ret = aml_scpi_sys_power_state(SCPI_SYSTEM_SHUTDOWN);
85*54fd6939SJiyong Park
86*54fd6939SJiyong Park if (ret != 0) {
87*54fd6939SJiyong Park ERROR("BL31: PSCI_SYSTEM_OFF: SCP error %i\n", ret);
88*54fd6939SJiyong Park panic();
89*54fd6939SJiyong Park }
90*54fd6939SJiyong Park
91*54fd6939SJiyong Park gxl_pm_set_reset_addr(mpidr, 0);
92*54fd6939SJiyong Park gxl_pm_reset(mpidr);
93*54fd6939SJiyong Park
94*54fd6939SJiyong Park wfi();
95*54fd6939SJiyong Park
96*54fd6939SJiyong Park ERROR("BL31: PSCI_SYSTEM_OFF: Operation not handled\n");
97*54fd6939SJiyong Park panic();
98*54fd6939SJiyong Park }
99*54fd6939SJiyong Park
gxl_pwr_domain_on(u_register_t mpidr)100*54fd6939SJiyong Park static int32_t gxl_pwr_domain_on(u_register_t mpidr)
101*54fd6939SJiyong Park {
102*54fd6939SJiyong Park unsigned int core = plat_calc_core_pos(mpidr);
103*54fd6939SJiyong Park
104*54fd6939SJiyong Park /* CPU0 can't be turned OFF, emulate it with a WFE loop */
105*54fd6939SJiyong Park if (core == AML_PRIMARY_CPU) {
106*54fd6939SJiyong Park VERBOSE("BL31: Releasing CPU0 from wait loop...\n");
107*54fd6939SJiyong Park
108*54fd6939SJiyong Park gxl_cpu0_go = 1;
109*54fd6939SJiyong Park flush_dcache_range((uintptr_t)&gxl_cpu0_go,
110*54fd6939SJiyong Park sizeof(gxl_cpu0_go));
111*54fd6939SJiyong Park dsb();
112*54fd6939SJiyong Park isb();
113*54fd6939SJiyong Park
114*54fd6939SJiyong Park sev();
115*54fd6939SJiyong Park
116*54fd6939SJiyong Park return PSCI_E_SUCCESS;
117*54fd6939SJiyong Park }
118*54fd6939SJiyong Park
119*54fd6939SJiyong Park gxl_pm_set_reset_addr(mpidr, gxl_sec_entrypoint);
120*54fd6939SJiyong Park aml_scpi_set_css_power_state(mpidr,
121*54fd6939SJiyong Park SCPI_POWER_ON, SCPI_POWER_ON, SCPI_POWER_ON);
122*54fd6939SJiyong Park dmbsy();
123*54fd6939SJiyong Park sev();
124*54fd6939SJiyong Park
125*54fd6939SJiyong Park return PSCI_E_SUCCESS;
126*54fd6939SJiyong Park }
127*54fd6939SJiyong Park
gxl_pwr_domain_on_finish(const psci_power_state_t * target_state)128*54fd6939SJiyong Park static void gxl_pwr_domain_on_finish(const psci_power_state_t *target_state)
129*54fd6939SJiyong Park {
130*54fd6939SJiyong Park unsigned int core = plat_calc_core_pos(read_mpidr_el1());
131*54fd6939SJiyong Park
132*54fd6939SJiyong Park assert(target_state->pwr_domain_state[MPIDR_AFFLVL0] ==
133*54fd6939SJiyong Park PLAT_LOCAL_STATE_OFF);
134*54fd6939SJiyong Park
135*54fd6939SJiyong Park if (core == AML_PRIMARY_CPU) {
136*54fd6939SJiyong Park gxl_cpu0_go = 0;
137*54fd6939SJiyong Park flush_dcache_range((uintptr_t)&gxl_cpu0_go,
138*54fd6939SJiyong Park sizeof(gxl_cpu0_go));
139*54fd6939SJiyong Park dsb();
140*54fd6939SJiyong Park isb();
141*54fd6939SJiyong Park }
142*54fd6939SJiyong Park
143*54fd6939SJiyong Park gicv2_pcpu_distif_init();
144*54fd6939SJiyong Park gicv2_cpuif_enable();
145*54fd6939SJiyong Park }
146*54fd6939SJiyong Park
gxl_pwr_domain_off(const psci_power_state_t * target_state)147*54fd6939SJiyong Park static void gxl_pwr_domain_off(const psci_power_state_t *target_state)
148*54fd6939SJiyong Park {
149*54fd6939SJiyong Park u_register_t mpidr = read_mpidr_el1();
150*54fd6939SJiyong Park unsigned int core = plat_calc_core_pos(mpidr);
151*54fd6939SJiyong Park
152*54fd6939SJiyong Park gicv2_cpuif_disable();
153*54fd6939SJiyong Park
154*54fd6939SJiyong Park /* CPU0 can't be turned OFF, emulate it with a WFE loop */
155*54fd6939SJiyong Park if (core == AML_PRIMARY_CPU)
156*54fd6939SJiyong Park return;
157*54fd6939SJiyong Park
158*54fd6939SJiyong Park aml_scpi_set_css_power_state(mpidr,
159*54fd6939SJiyong Park SCPI_POWER_OFF, SCPI_POWER_ON, SCPI_POWER_ON);
160*54fd6939SJiyong Park }
161*54fd6939SJiyong Park
gxl_pwr_domain_pwr_down_wfi(const psci_power_state_t * target_state)162*54fd6939SJiyong Park static void __dead2 gxl_pwr_domain_pwr_down_wfi(const psci_power_state_t
163*54fd6939SJiyong Park *target_state)
164*54fd6939SJiyong Park {
165*54fd6939SJiyong Park u_register_t mpidr = read_mpidr_el1();
166*54fd6939SJiyong Park unsigned int core = plat_calc_core_pos(mpidr);
167*54fd6939SJiyong Park
168*54fd6939SJiyong Park /* CPU0 can't be turned OFF, emulate it with a WFE loop */
169*54fd6939SJiyong Park if (core == AML_PRIMARY_CPU) {
170*54fd6939SJiyong Park VERBOSE("BL31: CPU0 entering wait loop...\n");
171*54fd6939SJiyong Park
172*54fd6939SJiyong Park while (gxl_cpu0_go == 0)
173*54fd6939SJiyong Park wfe();
174*54fd6939SJiyong Park
175*54fd6939SJiyong Park VERBOSE("BL31: CPU0 resumed.\n");
176*54fd6939SJiyong Park
177*54fd6939SJiyong Park /*
178*54fd6939SJiyong Park * Because setting CPU0's warm reset entrypoint through PSCI
179*54fd6939SJiyong Park * mailbox and/or mmio mapped RVBAR (0xda834650) does not seem
180*54fd6939SJiyong Park * to work, jump to it manually.
181*54fd6939SJiyong Park * In order to avoid an assert, mmu has to be disabled.
182*54fd6939SJiyong Park */
183*54fd6939SJiyong Park disable_mmu_el3();
184*54fd6939SJiyong Park ((void(*)(void))gxl_sec_entrypoint)();
185*54fd6939SJiyong Park }
186*54fd6939SJiyong Park
187*54fd6939SJiyong Park dsbsy();
188*54fd6939SJiyong Park gxl_pm_set_reset_addr(mpidr, 0);
189*54fd6939SJiyong Park gxl_pm_reset(mpidr);
190*54fd6939SJiyong Park
191*54fd6939SJiyong Park for (;;)
192*54fd6939SJiyong Park wfi();
193*54fd6939SJiyong Park }
194*54fd6939SJiyong Park
195*54fd6939SJiyong Park /*******************************************************************************
196*54fd6939SJiyong Park * Platform handlers and setup function.
197*54fd6939SJiyong Park ******************************************************************************/
198*54fd6939SJiyong Park static const plat_psci_ops_t gxl_ops = {
199*54fd6939SJiyong Park .pwr_domain_on = gxl_pwr_domain_on,
200*54fd6939SJiyong Park .pwr_domain_on_finish = gxl_pwr_domain_on_finish,
201*54fd6939SJiyong Park .pwr_domain_off = gxl_pwr_domain_off,
202*54fd6939SJiyong Park .pwr_domain_pwr_down_wfi = gxl_pwr_domain_pwr_down_wfi,
203*54fd6939SJiyong Park .system_off = gxl_system_off,
204*54fd6939SJiyong Park .system_reset = gxl_system_reset,
205*54fd6939SJiyong Park };
206*54fd6939SJiyong Park
plat_setup_psci_ops(uintptr_t sec_entrypoint,const plat_psci_ops_t ** psci_ops)207*54fd6939SJiyong Park int plat_setup_psci_ops(uintptr_t sec_entrypoint,
208*54fd6939SJiyong Park const plat_psci_ops_t **psci_ops)
209*54fd6939SJiyong Park {
210*54fd6939SJiyong Park gxl_sec_entrypoint = sec_entrypoint;
211*54fd6939SJiyong Park *psci_ops = &gxl_ops;
212*54fd6939SJiyong Park gxl_cpu0_go = 0;
213*54fd6939SJiyong Park return 0;
214*54fd6939SJiyong Park }
215