1*54fd6939SJiyong Park /* 2*54fd6939SJiyong Park * Copyright (c) 2019, ARM Limited and Contributors. All rights reserved. 3*54fd6939SJiyong Park * 4*54fd6939SJiyong Park * SPDX-License-Identifier: BSD-3-Clause 5*54fd6939SJiyong Park */ 6*54fd6939SJiyong Park 7*54fd6939SJiyong Park #ifndef G12A_DEF_H 8*54fd6939SJiyong Park #define G12A_DEF_H 9*54fd6939SJiyong Park 10*54fd6939SJiyong Park #include <lib/utils_def.h> 11*54fd6939SJiyong Park 12*54fd6939SJiyong Park /******************************************************************************* 13*54fd6939SJiyong Park * System oscillator 14*54fd6939SJiyong Park ******************************************************************************/ 15*54fd6939SJiyong Park #define AML_OSC24M_CLK_IN_HZ ULL(24000000) /* 24 MHz */ 16*54fd6939SJiyong Park 17*54fd6939SJiyong Park /******************************************************************************* 18*54fd6939SJiyong Park * Memory regions 19*54fd6939SJiyong Park ******************************************************************************/ 20*54fd6939SJiyong Park #define AML_HDCP_RX_BASE UL(0xFFE0D000) 21*54fd6939SJiyong Park #define AML_HDCP_RX_SIZE UL(0x00002000) 22*54fd6939SJiyong Park 23*54fd6939SJiyong Park #define AML_HDCP_TX_BASE UL(0xFFE01000) 24*54fd6939SJiyong Park #define AML_HDCP_TX_SIZE UL(0x00001000) 25*54fd6939SJiyong Park 26*54fd6939SJiyong Park #define AML_NS_SHARE_MEM_BASE UL(0x05000000) 27*54fd6939SJiyong Park #define AML_NS_SHARE_MEM_SIZE UL(0x00100000) 28*54fd6939SJiyong Park 29*54fd6939SJiyong Park #define AML_SEC_SHARE_MEM_BASE UL(0x05200000) 30*54fd6939SJiyong Park #define AML_SEC_SHARE_MEM_SIZE UL(0x00100000) 31*54fd6939SJiyong Park 32*54fd6939SJiyong Park #define AML_GIC_DEVICE_BASE UL(0xFFC00000) 33*54fd6939SJiyong Park #define AML_GIC_DEVICE_SIZE UL(0x00008000) 34*54fd6939SJiyong Park 35*54fd6939SJiyong Park #define AML_NSDRAM0_BASE UL(0x01000000) 36*54fd6939SJiyong Park #define AML_NSDRAM0_SIZE UL(0x0F000000) 37*54fd6939SJiyong Park 38*54fd6939SJiyong Park #define BL31_BASE UL(0x05100000) 39*54fd6939SJiyong Park #define BL31_SIZE UL(0x00100000) 40*54fd6939SJiyong Park #define BL31_LIMIT (BL31_BASE + BL31_SIZE) 41*54fd6939SJiyong Park 42*54fd6939SJiyong Park /* Shared memory used for SMC services */ 43*54fd6939SJiyong Park #define AML_SHARE_MEM_INPUT_BASE UL(0x050FE000) 44*54fd6939SJiyong Park #define AML_SHARE_MEM_OUTPUT_BASE UL(0x050FF000) 45*54fd6939SJiyong Park 46*54fd6939SJiyong Park #define AML_SEC_DEVICE0_BASE UL(0xFFD00000) 47*54fd6939SJiyong Park #define AML_SEC_DEVICE0_SIZE UL(0x00026000) 48*54fd6939SJiyong Park 49*54fd6939SJiyong Park #define AML_SEC_DEVICE1_BASE UL(0xFF800000) 50*54fd6939SJiyong Park #define AML_SEC_DEVICE1_SIZE UL(0x0000A000) 51*54fd6939SJiyong Park 52*54fd6939SJiyong Park #define AML_TZRAM_BASE UL(0xFFFA0000) 53*54fd6939SJiyong Park #define AML_TZRAM_SIZE UL(0x00048000) 54*54fd6939SJiyong Park 55*54fd6939SJiyong Park /* Mailboxes */ 56*54fd6939SJiyong Park #define AML_MHU_SECURE_SCP_TO_AP_PAYLOAD UL(0xFFFE7800) 57*54fd6939SJiyong Park #define AML_MHU_SECURE_AP_TO_SCP_PAYLOAD UL(0xFFFE7A00) 58*54fd6939SJiyong Park #define AML_PSCI_MAILBOX_BASE UL(0xFFFE7F00) 59*54fd6939SJiyong Park 60*54fd6939SJiyong Park #define AML_SEC_DEVICE2_BASE UL(0xFF620000) 61*54fd6939SJiyong Park #define AML_SEC_DEVICE2_SIZE UL(0x00028000) 62*54fd6939SJiyong Park 63*54fd6939SJiyong Park /******************************************************************************* 64*54fd6939SJiyong Park * GIC-400 and interrupt handling related constants 65*54fd6939SJiyong Park ******************************************************************************/ 66*54fd6939SJiyong Park #define AML_GICD_BASE UL(0xFFC01000) 67*54fd6939SJiyong Park #define AML_GICC_BASE UL(0xFFC02000) 68*54fd6939SJiyong Park 69*54fd6939SJiyong Park #define IRQ_SEC_PHY_TIMER 29 70*54fd6939SJiyong Park 71*54fd6939SJiyong Park #define IRQ_SEC_SGI_0 8 72*54fd6939SJiyong Park #define IRQ_SEC_SGI_1 9 73*54fd6939SJiyong Park #define IRQ_SEC_SGI_2 10 74*54fd6939SJiyong Park #define IRQ_SEC_SGI_3 11 75*54fd6939SJiyong Park #define IRQ_SEC_SGI_4 12 76*54fd6939SJiyong Park #define IRQ_SEC_SGI_5 13 77*54fd6939SJiyong Park #define IRQ_SEC_SGI_6 14 78*54fd6939SJiyong Park #define IRQ_SEC_SGI_7 15 79*54fd6939SJiyong Park #define IRQ_SEC_SGI_8 16 80*54fd6939SJiyong Park 81*54fd6939SJiyong Park /******************************************************************************* 82*54fd6939SJiyong Park * UART definitions 83*54fd6939SJiyong Park ******************************************************************************/ 84*54fd6939SJiyong Park #define AML_UART0_AO_BASE UL(0xFF803000) 85*54fd6939SJiyong Park #define AML_UART0_AO_CLK_IN_HZ AML_OSC24M_CLK_IN_HZ 86*54fd6939SJiyong Park #define AML_UART_BAUDRATE U(115200) 87*54fd6939SJiyong Park 88*54fd6939SJiyong Park /******************************************************************************* 89*54fd6939SJiyong Park * Memory-mapped I/O Registers 90*54fd6939SJiyong Park ******************************************************************************/ 91*54fd6939SJiyong Park #define AML_AO_TIMESTAMP_CNTL UL(0xFF8000B4) 92*54fd6939SJiyong Park 93*54fd6939SJiyong Park #define AML_SYS_CPU_CFG7 UL(0xFF634664) 94*54fd6939SJiyong Park 95*54fd6939SJiyong Park #define AML_AO_RTI_STATUS_REG3 UL(0xFF80001C) 96*54fd6939SJiyong Park #define AML_AO_RTI_SCP_STAT UL(0xFF80023C) 97*54fd6939SJiyong Park #define AML_AO_RTI_SCP_READY_OFF U(0x14) 98*54fd6939SJiyong Park #define AML_A0_RTI_SCP_READY_MASK U(3) 99*54fd6939SJiyong Park #define AML_AO_RTI_SCP_IS_READY(v) \ 100*54fd6939SJiyong Park ((((v) >> AML_AO_RTI_SCP_READY_OFF) & \ 101*54fd6939SJiyong Park AML_A0_RTI_SCP_READY_MASK) == AML_A0_RTI_SCP_READY_MASK) 102*54fd6939SJiyong Park 103*54fd6939SJiyong Park #define AML_HIU_MAILBOX_SET_0 UL(0xFF63C404) 104*54fd6939SJiyong Park #define AML_HIU_MAILBOX_STAT_0 UL(0xFF63C408) 105*54fd6939SJiyong Park #define AML_HIU_MAILBOX_CLR_0 UL(0xFF63C40C) 106*54fd6939SJiyong Park #define AML_HIU_MAILBOX_SET_3 UL(0xFF63C428) 107*54fd6939SJiyong Park #define AML_HIU_MAILBOX_STAT_3 UL(0xFF63C42C) 108*54fd6939SJiyong Park #define AML_HIU_MAILBOX_CLR_3 UL(0xFF63C430) 109*54fd6939SJiyong Park 110*54fd6939SJiyong Park #define AML_SHA_DMA_BASE UL(0xFF63E000) 111*54fd6939SJiyong Park #define AML_SHA_DMA_DESC (AML_SHA_DMA_BASE + 0x08) 112*54fd6939SJiyong Park #define AML_SHA_DMA_STATUS (AML_SHA_DMA_BASE + 0x28) 113*54fd6939SJiyong Park 114*54fd6939SJiyong Park /******************************************************************************* 115*54fd6939SJiyong Park * System Monitor Call IDs and arguments 116*54fd6939SJiyong Park ******************************************************************************/ 117*54fd6939SJiyong Park #define AML_SM_GET_SHARE_MEM_INPUT_BASE U(0x82000020) 118*54fd6939SJiyong Park #define AML_SM_GET_SHARE_MEM_OUTPUT_BASE U(0x82000021) 119*54fd6939SJiyong Park 120*54fd6939SJiyong Park #define AML_SM_EFUSE_READ U(0x82000030) 121*54fd6939SJiyong Park #define AML_SM_EFUSE_USER_MAX U(0x82000033) 122*54fd6939SJiyong Park 123*54fd6939SJiyong Park #define AML_SM_JTAG_ON U(0x82000040) 124*54fd6939SJiyong Park #define AML_SM_JTAG_OFF U(0x82000041) 125*54fd6939SJiyong Park #define AML_SM_GET_CHIP_ID U(0x82000044) 126*54fd6939SJiyong Park 127*54fd6939SJiyong Park #define AML_JTAG_STATE_ON U(0) 128*54fd6939SJiyong Park #define AML_JTAG_STATE_OFF U(1) 129*54fd6939SJiyong Park 130*54fd6939SJiyong Park #define AML_JTAG_M3_AO U(0) 131*54fd6939SJiyong Park #define AML_JTAG_M3_EE U(1) 132*54fd6939SJiyong Park #define AML_JTAG_A53_AO U(2) 133*54fd6939SJiyong Park #define AML_JTAG_A53_EE U(3) 134*54fd6939SJiyong Park 135*54fd6939SJiyong Park #endif /* G12A_DEF_H */ 136