xref: /aosp_15_r20/external/arm-trusted-firmware/include/drivers/st/stpmic1.h (revision 54fd6939e177f8ff529b10183254802c76df6d08)
1*54fd6939SJiyong Park /*
2*54fd6939SJiyong Park  * Copyright (c) 2016-2021, STMicroelectronics - All Rights Reserved
3*54fd6939SJiyong Park  *
4*54fd6939SJiyong Park  * SPDX-License-Identifier: BSD-3-Clause
5*54fd6939SJiyong Park  */
6*54fd6939SJiyong Park 
7*54fd6939SJiyong Park #ifndef STPMIC1_H
8*54fd6939SJiyong Park #define STPMIC1_H
9*54fd6939SJiyong Park 
10*54fd6939SJiyong Park #include <drivers/st/stm32_i2c.h>
11*54fd6939SJiyong Park #include <lib/utils_def.h>
12*54fd6939SJiyong Park 
13*54fd6939SJiyong Park #define TURN_ON_REG			0x1U
14*54fd6939SJiyong Park #define TURN_OFF_REG			0x2U
15*54fd6939SJiyong Park #define ICC_LDO_TURN_OFF_REG		0x3U
16*54fd6939SJiyong Park #define ICC_BUCK_TURN_OFF_REG		0x4U
17*54fd6939SJiyong Park #define RESET_STATUS_REG		0x5U
18*54fd6939SJiyong Park #define VERSION_STATUS_REG		0x6U
19*54fd6939SJiyong Park #define MAIN_CONTROL_REG		0x10U
20*54fd6939SJiyong Park #define PADS_PULL_REG			0x11U
21*54fd6939SJiyong Park #define BUCK_PULL_DOWN_REG		0x12U
22*54fd6939SJiyong Park #define LDO14_PULL_DOWN_REG		0x13U
23*54fd6939SJiyong Park #define LDO56_PULL_DOWN_REG		0x14U
24*54fd6939SJiyong Park #define VIN_CONTROL_REG			0x15U
25*54fd6939SJiyong Park #define PONKEY_TIMER_REG		0x16U
26*54fd6939SJiyong Park #define MASK_RANK_BUCK_REG		0x17U
27*54fd6939SJiyong Park #define MASK_RESET_BUCK_REG		0x18U
28*54fd6939SJiyong Park #define MASK_RANK_LDO_REG		0x19U
29*54fd6939SJiyong Park #define MASK_RESET_LDO_REG		0x1AU
30*54fd6939SJiyong Park #define WATCHDOG_CONTROL_REG		0x1BU
31*54fd6939SJiyong Park #define WATCHDOG_TIMER_REG		0x1CU
32*54fd6939SJiyong Park #define BUCK_ICC_TURNOFF_REG		0x1DU
33*54fd6939SJiyong Park #define LDO_ICC_TURNOFF_REG		0x1EU
34*54fd6939SJiyong Park #define BUCK_APM_CONTROL_REG		0x1FU
35*54fd6939SJiyong Park #define BUCK1_CONTROL_REG		0x20U
36*54fd6939SJiyong Park #define BUCK2_CONTROL_REG		0x21U
37*54fd6939SJiyong Park #define BUCK3_CONTROL_REG		0x22U
38*54fd6939SJiyong Park #define BUCK4_CONTROL_REG		0x23U
39*54fd6939SJiyong Park #define VREF_DDR_CONTROL_REG		0x24U
40*54fd6939SJiyong Park #define LDO1_CONTROL_REG		0x25U
41*54fd6939SJiyong Park #define LDO2_CONTROL_REG		0x26U
42*54fd6939SJiyong Park #define LDO3_CONTROL_REG		0x27U
43*54fd6939SJiyong Park #define LDO4_CONTROL_REG		0x28U
44*54fd6939SJiyong Park #define LDO5_CONTROL_REG		0x29U
45*54fd6939SJiyong Park #define LDO6_CONTROL_REG		0x2AU
46*54fd6939SJiyong Park #define BUCK1_PWRCTRL_REG		0x30U
47*54fd6939SJiyong Park #define BUCK2_PWRCTRL_REG		0x31U
48*54fd6939SJiyong Park #define BUCK3_PWRCTRL_REG		0x32U
49*54fd6939SJiyong Park #define BUCK4_PWRCTRL_REG		0x33U
50*54fd6939SJiyong Park #define VREF_DDR_PWRCTRL_REG		0x34U
51*54fd6939SJiyong Park #define LDO1_PWRCTRL_REG		0x35U
52*54fd6939SJiyong Park #define LDO2_PWRCTRL_REG		0x36U
53*54fd6939SJiyong Park #define LDO3_PWRCTRL_REG		0x37U
54*54fd6939SJiyong Park #define LDO4_PWRCTRL_REG		0x38U
55*54fd6939SJiyong Park #define LDO5_PWRCTRL_REG		0x39U
56*54fd6939SJiyong Park #define LDO6_PWRCTRL_REG		0x3AU
57*54fd6939SJiyong Park #define FREQUENCY_SPREADING_REG		0x3BU
58*54fd6939SJiyong Park #define USB_CONTROL_REG			0x40U
59*54fd6939SJiyong Park #define ITLATCH1_REG			0x50U
60*54fd6939SJiyong Park #define ITLATCH2_REG			0x51U
61*54fd6939SJiyong Park #define ITLATCH3_REG			0x52U
62*54fd6939SJiyong Park #define ITLATCH4_REG			0x53U
63*54fd6939SJiyong Park #define ITSETLATCH1_REG			0x60U
64*54fd6939SJiyong Park #define ITSETLATCH2_REG			0x61U
65*54fd6939SJiyong Park #define ITSETLATCH3_REG			0x62U
66*54fd6939SJiyong Park #define ITSETLATCH4_REG			0x63U
67*54fd6939SJiyong Park #define ITCLEARLATCH1_REG		0x70U
68*54fd6939SJiyong Park #define ITCLEARLATCH2_REG		0x71U
69*54fd6939SJiyong Park #define ITCLEARLATCH3_REG		0x72U
70*54fd6939SJiyong Park #define ITCLEARLATCH4_REG		0x73U
71*54fd6939SJiyong Park #define ITMASK1_REG			0x80U
72*54fd6939SJiyong Park #define ITMASK2_REG			0x81U
73*54fd6939SJiyong Park #define ITMASK3_REG			0x82U
74*54fd6939SJiyong Park #define ITMASK4_REG			0x83U
75*54fd6939SJiyong Park #define ITSETMASK1_REG			0x90U
76*54fd6939SJiyong Park #define ITSETMASK2_REG			0x91U
77*54fd6939SJiyong Park #define ITSETMASK3_REG			0x92U
78*54fd6939SJiyong Park #define ITSETMASK4_REG			0x93U
79*54fd6939SJiyong Park #define ITCLEARMASK1_REG		0xA0U
80*54fd6939SJiyong Park #define ITCLEARMASK2_REG		0xA1U
81*54fd6939SJiyong Park #define ITCLEARMASK3_REG		0xA2U
82*54fd6939SJiyong Park #define ITCLEARMASK4_REG		0xA3U
83*54fd6939SJiyong Park #define ITSOURCE1_REG			0xB0U
84*54fd6939SJiyong Park #define ITSOURCE2_REG			0xB1U
85*54fd6939SJiyong Park #define ITSOURCE3_REG			0xB2U
86*54fd6939SJiyong Park #define ITSOURCE4_REG			0xB3U
87*54fd6939SJiyong Park 
88*54fd6939SJiyong Park /* Registers masks */
89*54fd6939SJiyong Park #define LDO_VOLTAGE_MASK		GENMASK(6, 2)
90*54fd6939SJiyong Park #define BUCK_VOLTAGE_MASK		GENMASK(7, 2)
91*54fd6939SJiyong Park #define LDO_BUCK_VOLTAGE_SHIFT		2
92*54fd6939SJiyong Park #define LDO_BUCK_ENABLE_MASK		BIT(0)
93*54fd6939SJiyong Park #define LDO_BUCK_HPLP_ENABLE_MASK	BIT(1)
94*54fd6939SJiyong Park #define LDO_BUCK_HPLP_SHIFT		1
95*54fd6939SJiyong Park #define LDO_BUCK_RANK_MASK		BIT(0)
96*54fd6939SJiyong Park #define LDO_BUCK_RESET_MASK		BIT(0)
97*54fd6939SJiyong Park #define LDO_BUCK_PULL_DOWN_MASK		GENMASK(1, 0)
98*54fd6939SJiyong Park 
99*54fd6939SJiyong Park /* Pull down register */
100*54fd6939SJiyong Park #define BUCK1_PULL_DOWN_SHIFT		0
101*54fd6939SJiyong Park #define BUCK2_PULL_DOWN_SHIFT		2
102*54fd6939SJiyong Park #define BUCK3_PULL_DOWN_SHIFT		4
103*54fd6939SJiyong Park #define BUCK4_PULL_DOWN_SHIFT		6
104*54fd6939SJiyong Park #define VREF_DDR_PULL_DOWN_SHIFT	4
105*54fd6939SJiyong Park 
106*54fd6939SJiyong Park /* Buck Mask reset register */
107*54fd6939SJiyong Park #define BUCK1_MASK_RESET		0
108*54fd6939SJiyong Park #define BUCK2_MASK_RESET		1
109*54fd6939SJiyong Park #define BUCK3_MASK_RESET		2
110*54fd6939SJiyong Park #define BUCK4_MASK_RESET		3
111*54fd6939SJiyong Park 
112*54fd6939SJiyong Park /* LDO Mask reset register */
113*54fd6939SJiyong Park #define LDO1_MASK_RESET			0
114*54fd6939SJiyong Park #define LDO2_MASK_RESET			1
115*54fd6939SJiyong Park #define LDO3_MASK_RESET			2
116*54fd6939SJiyong Park #define LDO4_MASK_RESET			3
117*54fd6939SJiyong Park #define LDO5_MASK_RESET			4
118*54fd6939SJiyong Park #define LDO6_MASK_RESET			5
119*54fd6939SJiyong Park #define VREF_DDR_MASK_RESET		6
120*54fd6939SJiyong Park 
121*54fd6939SJiyong Park /* Main PMIC Control Register (MAIN_CONTROL_REG) */
122*54fd6939SJiyong Park #define ICC_EVENT_ENABLED		BIT(4)
123*54fd6939SJiyong Park #define PWRCTRL_POLARITY_HIGH		BIT(3)
124*54fd6939SJiyong Park #define PWRCTRL_PIN_VALID		BIT(2)
125*54fd6939SJiyong Park #define RESTART_REQUEST_ENABLED		BIT(1)
126*54fd6939SJiyong Park #define SOFTWARE_SWITCH_OFF_ENABLED	BIT(0)
127*54fd6939SJiyong Park 
128*54fd6939SJiyong Park /* Main PMIC PADS Control Register (PADS_PULL_REG) */
129*54fd6939SJiyong Park #define WAKEUP_DETECTOR_DISABLED	BIT(4)
130*54fd6939SJiyong Park #define PWRCTRL_PD_ACTIVE		BIT(3)
131*54fd6939SJiyong Park #define PWRCTRL_PU_ACTIVE		BIT(2)
132*54fd6939SJiyong Park #define WAKEUP_PD_ACTIVE		BIT(1)
133*54fd6939SJiyong Park #define PONKEY_PU_ACTIVE		BIT(0)
134*54fd6939SJiyong Park 
135*54fd6939SJiyong Park /* Main PMIC VINLOW Control Register (VIN_CONTROL_REGC DMSC) */
136*54fd6939SJiyong Park #define SWIN_DETECTOR_ENABLED		BIT(7)
137*54fd6939SJiyong Park #define SWOUT_DETECTOR_ENABLED          BIT(6)
138*54fd6939SJiyong Park #define VINLOW_HYST_MASK		GENMASK(1, 0)
139*54fd6939SJiyong Park #define VINLOW_HYST_SHIFT		4
140*54fd6939SJiyong Park #define VINLOW_THRESHOLD_MASK		GENMASK(2, 0)
141*54fd6939SJiyong Park #define VINLOW_THRESHOLD_SHIFT		1
142*54fd6939SJiyong Park #define VINLOW_ENABLED			BIT(0)
143*54fd6939SJiyong Park #define VINLOW_CTRL_REG_MASK		GENMASK(7, 0)
144*54fd6939SJiyong Park 
145*54fd6939SJiyong Park /* USB Control Register */
146*54fd6939SJiyong Park #define BOOST_OVP_DISABLED		BIT(7)
147*54fd6939SJiyong Park #define VBUS_OTG_DETECTION_DISABLED	BIT(6)
148*54fd6939SJiyong Park #define OCP_LIMIT_HIGH			BIT(3)
149*54fd6939SJiyong Park #define SWIN_SWOUT_ENABLED		BIT(2)
150*54fd6939SJiyong Park #define USBSW_OTG_SWITCH_ENABLED	BIT(1)
151*54fd6939SJiyong Park 
152*54fd6939SJiyong Park int stpmic1_powerctrl_on(void);
153*54fd6939SJiyong Park int stpmic1_switch_off(void);
154*54fd6939SJiyong Park int stpmic1_register_read(uint8_t register_id, uint8_t *value);
155*54fd6939SJiyong Park int stpmic1_register_write(uint8_t register_id, uint8_t value);
156*54fd6939SJiyong Park int stpmic1_register_update(uint8_t register_id, uint8_t value, uint8_t mask);
157*54fd6939SJiyong Park int stpmic1_regulator_enable(const char *name);
158*54fd6939SJiyong Park int stpmic1_regulator_disable(const char *name);
159*54fd6939SJiyong Park uint8_t stpmic1_is_regulator_enabled(const char *name);
160*54fd6939SJiyong Park int stpmic1_regulator_voltage_set(const char *name, uint16_t millivolts);
161*54fd6939SJiyong Park int stpmic1_regulator_voltage_get(const char *name);
162*54fd6939SJiyong Park int stpmic1_regulator_pull_down_set(const char *name);
163*54fd6939SJiyong Park int stpmic1_regulator_mask_reset_set(const char *name);
164*54fd6939SJiyong Park void stpmic1_bind_i2c(struct i2c_handle_s *i2c_handle, uint16_t i2c_addr);
165*54fd6939SJiyong Park 
166*54fd6939SJiyong Park int stpmic1_get_version(unsigned long *version);
167*54fd6939SJiyong Park void stpmic1_dump_regulators(void);
168*54fd6939SJiyong Park 
169*54fd6939SJiyong Park #endif /* STPMIC1_H */
170